blob: 86d44bbe666790bbf1b995cab31d0d93ffc3ec72 [file] [log] [blame]
Jack Carter97700972013-08-13 20:19:16 +00001def addrimm12 : ComplexPattern<iPTR, 2, "selectIntAddrMM", [frameindex]>;
2
Jozef Kolekaa2b9272014-11-27 14:41:44 +00003def simm4 : Operand<i32> {
4 let DecoderMethod = "DecodeSimm4";
5}
6def li_simm7 : Operand<i32> {
7 let DecoderMethod = "DecodeLiSimm7";
8}
Zoran Jovanovicb26f8892014-10-10 13:45:34 +00009
Jack Carter97700972013-08-13 20:19:16 +000010def simm12 : Operand<i32> {
11 let DecoderMethod = "DecodeSimm12";
12}
13
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000014def uimm5_lsl2 : Operand<OtherVT> {
15 let EncoderMethod = "getUImm5Lsl2Encoding";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000016 let DecoderMethod = "DecodeUImm5lsl2";
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +000017}
18
Zoran Jovanovic42b84442014-10-23 11:13:59 +000019def uimm6_lsl2 : Operand<i32> {
20 let EncoderMethod = "getUImm6Lsl2Encoding";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000021 let DecoderMethod = "DecodeUImm6Lsl2";
Zoran Jovanovic42b84442014-10-23 11:13:59 +000022}
23
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000024def simm9_addiusp : Operand<i32> {
25 let EncoderMethod = "getSImm9AddiuspValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000026 let DecoderMethod = "DecodeSimm9SP";
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +000027}
28
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000029def uimm3_shift : Operand<i32> {
30 let EncoderMethod = "getUImm3Mod8Encoding";
31}
32
Zoran Jovanovicbac36192014-10-23 11:06:34 +000033def simm3_lsa2 : Operand<i32> {
34 let EncoderMethod = "getSImm3Lsa2Value";
Jozef Kolekaa2b9272014-11-27 14:41:44 +000035 let DecoderMethod = "DecodeAddiur2Simm7";
Zoran Jovanovicbac36192014-10-23 11:06:34 +000036}
37
Zoran Jovanovic88531712014-11-05 17:31:00 +000038def uimm4_andi : Operand<i32> {
39 let EncoderMethod = "getUImm4AndValue";
Vladimir Medicb682ddf2014-12-01 11:12:04 +000040 let DecoderMethod = "DecodeANDI16Imm";
Zoran Jovanovic88531712014-11-05 17:31:00 +000041}
42
Jozef Kolek4d55b4d2014-11-19 13:23:58 +000043def immSExtAddiur2 : ImmLeaf<i32, [{return Imm == 1 || Imm == -1 ||
44 ((Imm % 4 == 0) &&
45 Imm < 28 && Imm > 0);}]>;
46
Jozef Kolek73f64ea2014-11-19 13:11:09 +000047def immSExtAddius5 : ImmLeaf<i32, [{return Imm >= -8 && Imm <= 7;}]>;
48
Zoran Jovanovic06c9d552014-11-05 17:43:00 +000049def immZExtAndi16 : ImmLeaf<i32,
50 [{return (Imm == 128 || (Imm >= 1 && Imm <= 4) || Imm == 7 || Imm == 8 ||
51 Imm == 15 || Imm == 16 || Imm == 31 || Imm == 32 || Imm == 63 ||
52 Imm == 64 || Imm == 255 || Imm == 32768 || Imm == 65535 );}]>;
53
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +000054def immZExt2Shift : ImmLeaf<i32, [{return Imm >= 1 && Imm <= 8;}]>;
55
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +000056def immLi16 : ImmLeaf<i32, [{return Imm >= -1 && Imm <= 126;}]>;
57
Jozef Koleke8c9d1e2014-11-24 14:39:13 +000058def MicroMipsMemGPRMM16AsmOperand : AsmOperandClass {
59 let Name = "MicroMipsMem";
60 let RenderMethod = "addMicroMipsMemOperands";
61 let ParserMethod = "parseMemOperand";
62 let PredicateMethod = "isMemWithGRPMM16Base";
63}
64
65class mem_mm_4_generic : Operand<i32> {
66 let PrintMethod = "printMemOperand";
67 let MIOperandInfo = (ops ptr_rc, simm4);
68 let OperandType = "OPERAND_MEMORY";
69 let ParserMatchClass = MicroMipsMemGPRMM16AsmOperand;
70}
71
72def mem_mm_4 : mem_mm_4_generic {
73 let EncoderMethod = "getMemEncodingMMImm4";
74}
75
76def mem_mm_4_lsl1 : mem_mm_4_generic {
77 let EncoderMethod = "getMemEncodingMMImm4Lsl1";
78}
79
80def mem_mm_4_lsl2 : mem_mm_4_generic {
81 let EncoderMethod = "getMemEncodingMMImm4Lsl2";
82}
83
Jozef Kolek12c69822014-12-23 16:16:33 +000084def MicroMipsMemSPAsmOperand : AsmOperandClass {
85 let Name = "MicroMipsMemSP";
86 let RenderMethod = "addMemOperands";
87 let ParserMethod = "parseMemOperand";
88 let PredicateMethod = "isMemWithUimmWordAlignedOffsetSP<7>";
89}
90
91def mem_mm_sp_imm5_lsl2 : Operand<i32> {
92 let PrintMethod = "printMemOperand";
93 let MIOperandInfo = (ops GPR32:$base, simm5:$offset);
94 let OperandType = "OPERAND_MEMORY";
95 let ParserMatchClass = MicroMipsMemSPAsmOperand;
96 let EncoderMethod = "getMemEncodingMMSPImm5Lsl2";
97}
98
Jack Carter97700972013-08-13 20:19:16 +000099def mem_mm_12 : Operand<i32> {
100 let PrintMethod = "printMemOperand";
101 let MIOperandInfo = (ops GPR32, simm12);
102 let EncoderMethod = "getMemEncodingMMImm12";
103 let ParserMatchClass = MipsMemAsmOperand;
104 let OperandType = "OPERAND_MEMORY";
105}
106
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000107def MipsMemUimm4AsmOperand : AsmOperandClass {
108 let Name = "MemOffsetUimm4";
109 let SuperClasses = [MipsMemAsmOperand];
110 let RenderMethod = "addMemOperands";
111 let ParserMethod = "parseMemOperand";
112 let PredicateMethod = "isMemWithUimmOffsetSP<6>";
113}
114
115def mem_mm_4sp : Operand<i32> {
116 let PrintMethod = "printMemOperand";
117 let MIOperandInfo = (ops GPR32, uimm8);
118 let EncoderMethod = "getMemEncodingMMImm4sp";
119 let ParserMatchClass = MipsMemUimm4AsmOperand;
120 let OperandType = "OPERAND_MEMORY";
121}
122
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000123def jmptarget_mm : Operand<OtherVT> {
124 let EncoderMethod = "getJumpTargetOpValueMM";
125}
126
127def calltarget_mm : Operand<iPTR> {
128 let EncoderMethod = "getJumpTargetOpValueMM";
129}
130
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000131def brtarget_mm : Operand<OtherVT> {
132 let EncoderMethod = "getBranchTargetOpValueMM";
133 let OperandType = "OPERAND_PCREL";
134 let DecoderMethod = "DecodeBranchTargetMM";
135}
136
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000137class CompactBranchMM<string opstr, DAGOperand opnd, PatFrag cond_op,
138 RegisterOperand RO> :
139 InstSE<(outs), (ins RO:$rs, opnd:$offset),
140 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI> {
141 let isBranch = 1;
142 let isTerminator = 1;
143 let hasDelaySlot = 0;
144 let Defs = [AT];
145}
146
Jack Carter97700972013-08-13 20:19:16 +0000147let canFoldAsLoad = 1 in
148class LoadLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
149 Operand MemOpnd> :
150 InstSE<(outs RO:$rt), (ins MemOpnd:$addr, RO:$src),
151 !strconcat(opstr, "\t$rt, $addr"),
152 [(set RO:$rt, (OpNode addrimm12:$addr, RO:$src))],
153 NoItinerary, FrmI> {
Vladimir Medicdde3d582013-09-06 12:30:36 +0000154 let DecoderMethod = "DecodeMemMMImm12";
Jack Carter97700972013-08-13 20:19:16 +0000155 string Constraints = "$src = $rt";
156}
157
158class StoreLeftRightMM<string opstr, SDNode OpNode, RegisterOperand RO,
159 Operand MemOpnd>:
160 InstSE<(outs), (ins RO:$rt, MemOpnd:$addr),
161 !strconcat(opstr, "\t$rt, $addr"),
Vladimir Medicdde3d582013-09-06 12:30:36 +0000162 [(OpNode RO:$rt, addrimm12:$addr)], NoItinerary, FrmI> {
163 let DecoderMethod = "DecodeMemMMImm12";
164}
Jack Carter97700972013-08-13 20:19:16 +0000165
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000166/// A register pair used by load/store pair instructions.
167def RegPairAsmOperand : AsmOperandClass {
168 let Name = "RegPair";
169 let ParserMethod = "parseRegisterPair";
170}
171
172def regpair : Operand<i32> {
173 let EncoderMethod = "getRegisterPairOpValue";
174 let ParserMatchClass = RegPairAsmOperand;
175 let PrintMethod = "printRegisterPair";
176 let DecoderMethod = "DecodeRegPairOperand";
177 let MIOperandInfo = (ops GPR32Opnd, GPR32Opnd);
178}
179
180class StorePairMM<string opstr, InstrItinClass Itin = NoItinerary,
181 ComplexPattern Addr = addr> :
182 InstSE<(outs), (ins regpair:$rt, mem_mm_12:$addr),
183 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
184 let DecoderMethod = "DecodeMemMMImm12";
185 let mayStore = 1;
186}
187
188class LoadPairMM<string opstr, InstrItinClass Itin = NoItinerary,
189 ComplexPattern Addr = addr> :
190 InstSE<(outs regpair:$rt), (ins mem_mm_12:$addr),
191 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
192 let DecoderMethod = "DecodeMemMMImm12";
193 let mayLoad = 1;
194}
195
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000196class LLBaseMM<string opstr, RegisterOperand RO> :
197 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
198 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000199 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000200 let mayLoad = 1;
201}
202
203class SCBaseMM<string opstr, RegisterOperand RO> :
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000204 InstSE<(outs RO:$dst), (ins RO:$rt, mem_mm_12:$addr),
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000205 !strconcat(opstr, "\t$rt, $addr"), [], NoItinerary, FrmI> {
Zoran Jovanovic7d633922014-01-15 13:17:33 +0000206 let DecoderMethod = "DecodeMemMMImm12";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000207 let mayStore = 1;
Zoran Jovanovic285cc282014-02-28 18:22:56 +0000208 let Constraints = "$rt = $dst";
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000209}
210
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000211class LoadMM<string opstr, DAGOperand RO, SDPatternOperator OpNode = null_frag,
212 InstrItinClass Itin = NoItinerary> :
213 InstSE<(outs RO:$rt), (ins mem_mm_12:$addr),
214 !strconcat(opstr, "\t$rt, $addr"),
215 [(set RO:$rt, (OpNode addrimm12:$addr))], Itin, FrmI> {
216 let DecoderMethod = "DecodeMemMMImm12";
217 let canFoldAsLoad = 1;
218 let mayLoad = 1;
219}
220
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000221class ArithRMM16<string opstr, RegisterOperand RO, bit isComm = 0,
222 InstrItinClass Itin = NoItinerary,
223 SDPatternOperator OpNode = null_frag> :
224 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, RO:$rt),
225 !strconcat(opstr, "\t$rd, $rs, $rt"),
226 [(set RO:$rd, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
227 let isCommutable = isComm;
228}
229
Zoran Jovanovic88531712014-11-05 17:31:00 +0000230class AndImmMM16<string opstr, RegisterOperand RO,
231 InstrItinClass Itin = NoItinerary> :
232 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, uimm4_andi:$imm),
233 !strconcat(opstr, "\t$rd, $rs, $imm"), [], Itin, FrmI>;
234
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000235class LogicRMM16<string opstr, RegisterOperand RO,
236 InstrItinClass Itin = NoItinerary,
237 SDPatternOperator OpNode = null_frag> :
238 MicroMipsInst16<(outs RO:$dst), (ins RO:$rs, RO:$rt),
239 !strconcat(opstr, "\t$rt, $rs"),
240 [(set RO:$dst, (OpNode RO:$rs, RO:$rt))], Itin, FrmR> {
241 let isCommutable = 1;
242 let Constraints = "$rt = $dst";
243}
244
245class NotMM16<string opstr, RegisterOperand RO> :
246 MicroMipsInst16<(outs RO:$rt), (ins RO:$rs),
247 !strconcat(opstr, "\t$rt, $rs"),
248 [(set RO:$rt, (not RO:$rs))], NoItinerary, FrmR>;
249
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000250class ShiftIMM16<string opstr, Operand ImmOpnd, RegisterOperand RO,
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000251 InstrItinClass Itin = NoItinerary> :
252 MicroMipsInst16<(outs RO:$rd), (ins RO:$rt, ImmOpnd:$shamt),
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000253 !strconcat(opstr, "\t$rd, $rt, $shamt"), [], Itin, FrmR>;
Zoran Jovanovic4a00fdc2014-10-23 10:42:01 +0000254
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000255class LoadMM16<string opstr, DAGOperand RO, SDPatternOperator OpNode,
256 InstrItinClass Itin, Operand MemOpnd> :
257 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$addr),
258 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000259 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000260 let canFoldAsLoad = 1;
261 let mayLoad = 1;
262}
263
264class StoreMM16<string opstr, DAGOperand RTOpnd, DAGOperand RO,
265 SDPatternOperator OpNode, InstrItinClass Itin,
266 Operand MemOpnd> :
267 MicroMipsInst16<(outs), (ins RTOpnd:$rt, MemOpnd:$addr),
268 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
Jozef Kolek315e7ec2014-11-26 18:56:38 +0000269 let DecoderMethod = "DecodeMemMMImm4";
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000270 let mayStore = 1;
271}
272
Jozef Kolek12c69822014-12-23 16:16:33 +0000273class LoadSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
274 Operand MemOpnd> :
275 MicroMipsInst16<(outs RO:$rt), (ins MemOpnd:$offset),
276 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
277 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
278 let canFoldAsLoad = 1;
279 let mayLoad = 1;
280}
281
282class StoreSPMM16<string opstr, DAGOperand RO, InstrItinClass Itin,
283 Operand MemOpnd> :
284 MicroMipsInst16<(outs), (ins RO:$rt, MemOpnd:$offset),
285 !strconcat(opstr, "\t$rt, $offset"), [], Itin, FrmI> {
286 let DecoderMethod = "DecodeMemMMSPImm5Lsl2";
287 let mayStore = 1;
288}
289
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000290class AddImmUR2<string opstr, RegisterOperand RO> :
291 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs, simm3_lsa2:$imm),
292 !strconcat(opstr, "\t$rd, $rs, $imm"),
293 [], NoItinerary, FrmR> {
294 let isCommutable = 1;
295}
296
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000297class AddImmUS5<string opstr, RegisterOperand RO> :
298 MicroMipsInst16<(outs RO:$dst), (ins RO:$rd, simm4:$imm),
299 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR> {
300 let Constraints = "$rd = $dst";
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000301}
302
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000303class AddImmUR1SP<string opstr, RegisterOperand RO> :
304 MicroMipsInst16<(outs RO:$rd), (ins uimm6_lsl2:$imm),
305 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmR>;
306
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000307class AddImmUSP<string opstr> :
308 MicroMipsInst16<(outs), (ins simm9_addiusp:$imm),
309 !strconcat(opstr, "\t$imm"), [], NoItinerary, FrmI>;
310
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000311class MoveFromHILOMM<string opstr, RegisterOperand RO, Register UseReg> :
312 MicroMipsInst16<(outs RO:$rd), (ins), !strconcat(opstr, "\t$rd"),
313 [], II_MFHI_MFLO, FrmR> {
314 let Uses = [UseReg];
315 let hasSideEffects = 0;
316}
317
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000318class MoveMM16<string opstr, RegisterOperand RO, bit isComm = 0,
319 InstrItinClass Itin = NoItinerary> :
320 MicroMipsInst16<(outs RO:$rd), (ins RO:$rs),
321 !strconcat(opstr, "\t$rd, $rs"), [], Itin, FrmR> {
322 let isCommutable = isComm;
323 let isReMaterializable = 1;
324}
325
Jozef Koleka330a472014-12-11 13:56:23 +0000326class LoadImmMM16<string opstr, Operand Od, RegisterOperand RO> :
Zoran Jovanovic9bda2f12014-10-23 10:59:24 +0000327 MicroMipsInst16<(outs RO:$rd), (ins Od:$imm),
328 !strconcat(opstr, "\t$rd, $imm"), [], NoItinerary, FrmI> {
329 let isReMaterializable = 1;
330}
331
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000332// 16-bit Jump and Link (Call)
333class JumpLinkRegMM16<string opstr, RegisterOperand RO> :
334 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
Zoran Jovanovic9b05a312014-03-31 14:00:10 +0000335 [(MipsJmpLink RO:$rs)], IIBranch, FrmR> {
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000336 let isCall = 1;
337 let hasDelaySlot = 1;
338 let Defs = [RA];
339}
340
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000341// 16-bit Jump Reg
342class JumpRegMM16<string opstr, RegisterOperand RO> :
343 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
344 [], IIBranch, FrmR> {
345 let hasDelaySlot = 1;
346 let isBranch = 1;
347 let isIndirectBranch = 1;
348}
349
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000350// Base class for JRADDIUSP instruction.
351class JumpRAddiuStackMM16 :
352 MicroMipsInst16<(outs), (ins uimm5_lsl2:$imm), "jraddiusp\t$imm",
353 [], IIBranch, FrmR> {
354 let isTerminator = 1;
355 let isBarrier = 1;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000356 let isBranch = 1;
357 let isIndirectBranch = 1;
358}
359
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000360// 16-bit Jump and Link (Call) - Short Delay Slot
361class JumpLinkRegSMM16<string opstr, RegisterOperand RO> :
362 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
363 [], IIBranch, FrmR> {
364 let isCall = 1;
365 let hasDelaySlot = 1;
366 let Defs = [RA];
367}
368
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000369// 16-bit Jump Register Compact - No delay slot
370class JumpRegCMM16<string opstr, RegisterOperand RO> :
371 MicroMipsInst16<(outs), (ins RO:$rs), !strconcat(opstr, "\t$rs"),
372 [], IIBranch, FrmR> {
373 let isTerminator = 1;
374 let isBarrier = 1;
375 let isBranch = 1;
376 let isIndirectBranch = 1;
377}
378
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000379// Break16 and Sdbbp16
380class BrkSdbbp16MM<string opstr> :
381 MicroMipsInst16<(outs), (ins uimm4:$code_),
382 !strconcat(opstr, "\t$code_"),
383 [], NoItinerary, FrmOther>;
384
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000385// MicroMIPS Jump and Link (Call) - Short Delay Slot
386let isCall = 1, hasDelaySlot = 1, Defs = [RA] in {
387 class JumpLinkMM<string opstr, DAGOperand opnd> :
388 InstSE<(outs), (ins opnd:$target), !strconcat(opstr, "\t$target"),
389 [], IIBranch, FrmJ, opstr> {
390 let DecoderMethod = "DecodeJumpTargetMM";
391 }
392
393 class JumpLinkRegMM<string opstr, RegisterOperand RO>:
394 InstSE<(outs RO:$rd), (ins RO:$rs), !strconcat(opstr, "\t$rd, $rs"),
395 [], IIBranch, FrmR>;
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000396
397 class BranchCompareToZeroLinkMM<string opstr, DAGOperand opnd,
398 RegisterOperand RO> :
399 InstSE<(outs), (ins RO:$rs, opnd:$offset),
400 !strconcat(opstr, "\t$rs, $offset"), [], IIBranch, FrmI, opstr>;
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000401}
402
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000403class LoadWordIndexedScaledMM<string opstr, RegisterOperand RO,
404 InstrItinClass Itin = NoItinerary,
405 SDPatternOperator OpNode = null_frag> :
406 InstSE<(outs RO:$rd), (ins PtrRC:$base, PtrRC:$index),
407 !strconcat(opstr, "\t$rd, ${index}(${base})"), [], Itin, FrmFI>;
408
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000409/// A list of registers used by load/store multiple instructions.
410def RegListAsmOperand : AsmOperandClass {
411 let Name = "RegList";
412 let ParserMethod = "parseRegisterList";
413}
414
415def reglist : Operand<i32> {
416 let EncoderMethod = "getRegisterListOpValue";
417 let ParserMatchClass = RegListAsmOperand;
418 let PrintMethod = "printRegisterList";
419 let DecoderMethod = "DecodeRegListOperand";
420}
421
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000422def RegList16AsmOperand : AsmOperandClass {
423 let Name = "RegList16";
424 let ParserMethod = "parseRegisterList";
425 let PredicateMethod = "isRegList16";
426 let RenderMethod = "addRegListOperands";
427}
428
429def reglist16 : Operand<i32> {
430 let EncoderMethod = "getRegisterListOpValue16";
431 let DecoderMethod = "DecodeRegListOperand16";
432 let PrintMethod = "printRegisterList";
433 let ParserMatchClass = RegList16AsmOperand;
434}
435
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000436class StoreMultMM<string opstr,
437 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
438 InstSE<(outs), (ins reglist:$rt, mem_mm_12:$addr),
439 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
440 let DecoderMethod = "DecodeMemMMImm12";
441 let mayStore = 1;
442}
443
444class LoadMultMM<string opstr,
445 InstrItinClass Itin = NoItinerary, ComplexPattern Addr = addr> :
446 InstSE<(outs reglist:$rt), (ins mem_mm_12:$addr),
447 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI, opstr> {
448 let DecoderMethod = "DecodeMemMMImm12";
449 let mayLoad = 1;
450}
451
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000452class StoreMultMM16<string opstr,
453 InstrItinClass Itin = NoItinerary,
454 ComplexPattern Addr = addr> :
455 MicroMipsInst16<(outs), (ins reglist16:$rt, mem_mm_4sp:$addr),
456 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
457 let mayStore = 1;
458}
459
460class LoadMultMM16<string opstr,
461 InstrItinClass Itin = NoItinerary,
462 ComplexPattern Addr = addr> :
463 MicroMipsInst16<(outs reglist16:$rt), (ins mem_mm_4sp:$addr),
464 !strconcat(opstr, "\t$rt, $addr"), [], Itin, FrmI> {
465 let mayLoad = 1;
466}
467
Zoran Jovanovic592239d2014-10-21 08:44:58 +0000468def ADDU16_MM : ArithRMM16<"addu16", GPRMM16Opnd, 1, II_ADDU, add>,
469 ARITH_FM_MM16<0>;
470def SUBU16_MM : ArithRMM16<"subu16", GPRMM16Opnd, 0, II_SUBU, sub>,
471 ARITH_FM_MM16<1>;
Zoran Jovanovic88531712014-11-05 17:31:00 +0000472def ANDI16_MM : AndImmMM16<"andi16", GPRMM16Opnd, II_AND>, ANDI_FM_MM16<0x0b>;
Zoran Jovanovic81ceebc2014-10-21 08:32:40 +0000473def AND16_MM : LogicRMM16<"and16", GPRMM16Opnd, II_AND, and>,
474 LOGIC_FM_MM16<0x2>;
475def OR16_MM : LogicRMM16<"or16", GPRMM16Opnd, II_OR, or>,
476 LOGIC_FM_MM16<0x3>;
477def XOR16_MM : LogicRMM16<"xor16", GPRMM16Opnd, II_XOR, xor>,
478 LOGIC_FM_MM16<0x1>;
479def NOT16_MM : NotMM16<"not16", GPRMM16Opnd>, LOGIC_FM_MM16<0x0>;
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000480def SLL16_MM : ShiftIMM16<"sll16", uimm3_shift, GPRMM16Opnd, II_SLL>,
481 SHIFT_FM_MM16<0>;
482def SRL16_MM : ShiftIMM16<"srl16", uimm3_shift, GPRMM16Opnd, II_SRL>,
483 SHIFT_FM_MM16<1>;
Jozef Koleke8c9d1e2014-11-24 14:39:13 +0000484def LBU16_MM : LoadMM16<"lbu16", GPRMM16Opnd, zextloadi8, II_LBU,
485 mem_mm_4>, LOAD_STORE_FM_MM16<0x02>;
486def LHU16_MM : LoadMM16<"lhu16", GPRMM16Opnd, zextloadi16, II_LHU,
487 mem_mm_4_lsl1>, LOAD_STORE_FM_MM16<0x0a>;
488def LW16_MM : LoadMM16<"lw16", GPRMM16Opnd, load, II_LW, mem_mm_4_lsl2>,
489 LOAD_STORE_FM_MM16<0x1a>;
490def SB16_MM : StoreMM16<"sb16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei8,
491 II_SB, mem_mm_4>, LOAD_STORE_FM_MM16<0x22>;
492def SH16_MM : StoreMM16<"sh16", GPRMM16OpndZero, GPRMM16Opnd, truncstorei16,
493 II_SH, mem_mm_4_lsl1>,
494 LOAD_STORE_FM_MM16<0x2a>;
495def SW16_MM : StoreMM16<"sw16", GPRMM16OpndZero, GPRMM16Opnd, store, II_SW,
496 mem_mm_4_lsl2>, LOAD_STORE_FM_MM16<0x3a>;
Jozef Kolek12c69822014-12-23 16:16:33 +0000497def LWSP_MM : LoadSPMM16<"lw", GPR32Opnd, II_LW, mem_mm_sp_imm5_lsl2>,
498 LOAD_STORE_SP_FM_MM16<0x12>;
499def SWSP_MM : StoreSPMM16<"sw", GPR32Opnd, II_SW, mem_mm_sp_imm5_lsl2>,
500 LOAD_STORE_SP_FM_MM16<0x32>;
Zoran Jovanovic42b84442014-10-23 11:13:59 +0000501def ADDIUR1SP_MM : AddImmUR1SP<"addiur1sp", GPRMM16Opnd>, ADDIUR1SP_FM_MM16;
Zoran Jovanovicbac36192014-10-23 11:06:34 +0000502def ADDIUR2_MM : AddImmUR2<"addiur2", GPRMM16Opnd>, ADDIUR2_FM_MM16;
Zoran Jovanovicb26f8892014-10-10 13:45:34 +0000503def ADDIUS5_MM : AddImmUS5<"addius5", GPR32Opnd>, ADDIUS5_FM_MM16;
Zoran Jovanovic98bd58c2014-10-10 14:37:30 +0000504def ADDIUSP_MM : AddImmUSP<"addiusp">, ADDIUSP_FM_MM16;
Zoran Jovanoviccabf0f42014-04-03 12:47:34 +0000505def MFHI16_MM : MoveFromHILOMM<"mfhi", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x10>;
506def MFLO16_MM : MoveFromHILOMM<"mflo", GPR32Opnd, AC0>, MFHILO_FM_MM16<0x12>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000507def MOVE16_MM : MoveMM16<"move", GPR32Opnd>, MOVE_FM_MM16<0x03>;
Jozef Koleka330a472014-12-11 13:56:23 +0000508def LI16_MM : LoadImmMM16<"li16", li_simm7, GPRMM16Opnd>, LI_FM_MM16,
509 IsAsCheapAsAMove;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000510def JALR16_MM : JumpLinkRegMM16<"jalr", GPR32Opnd>, JALR_FM_MM16<0x0e>;
Zoran Jovanovic6097bad2014-10-10 13:22:28 +0000511def JALRS16_MM : JumpLinkRegSMM16<"jalrs16", GPR32Opnd>, JALR_FM_MM16<0x0f>;
Zoran Jovanovicb39a174f2014-10-10 13:31:18 +0000512def JRC16_MM : JumpRegCMM16<"jrc", GPR32Opnd>, JALR_FM_MM16<0x0d>;
Zoran Jovanovicc74e3eb92014-09-12 14:29:54 +0000513def JRADDIUSP : JumpRAddiuStackMM16, JRADDIUSP_FM_MM16<0x18>;
Zoran Jovanovic95e14e72014-10-10 14:02:44 +0000514def JR16_MM : JumpRegMM16<"jr16", GPR32Opnd>, JALR_FM_MM16<0x0c>;
Jozef Kolek56a6a7d2014-11-27 18:18:42 +0000515def BREAK16_MM : BrkSdbbp16MM<"break16">, BRKSDBBP16_FM_MM<0x28>;
516def SDBBP16_MM : BrkSdbbp16MM<"sdbbp16">, BRKSDBBP16_FM_MM<0x2C>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000517
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000518class WaitMM<string opstr> :
519 InstSE<(outs), (ins uimm10:$code_), !strconcat(opstr, "\t$code_"), [],
520 NoItinerary, FrmOther, opstr>;
521
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000522let DecoderNamespace = "MicroMips", Predicates = [InMicroMips] in {
Zoran Jovanovic73ff9482014-08-14 12:09:10 +0000523 /// Compact Branch Instructions
524 def BEQZC_MM : CompactBranchMM<"beqzc", brtarget_mm, seteq, GPR32Opnd>,
525 COMPACT_BRANCH_FM_MM<0x7>;
526 def BNEZC_MM : CompactBranchMM<"bnezc", brtarget_mm, setne, GPR32Opnd>,
527 COMPACT_BRANCH_FM_MM<0x5>;
528
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000529 /// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000530 def ADDiu_MM : MMRel, ArithLogicI<"addiu", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000531 ADDI_FM_MM<0xc>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000532 def ADDi_MM : MMRel, ArithLogicI<"addi", simm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000533 ADDI_FM_MM<0x4>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000534 def SLTi_MM : MMRel, SetCC_I<"slti", setlt, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000535 SLTI_FM_MM<0x24>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000536 def SLTiu_MM : MMRel, SetCC_I<"sltiu", setult, simm16, immSExt16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000537 SLTI_FM_MM<0x2c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000538 def ANDi_MM : MMRel, ArithLogicI<"andi", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000539 ADDI_FM_MM<0x34>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000540 def ORi_MM : MMRel, ArithLogicI<"ori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000541 ADDI_FM_MM<0x14>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000542 def XORi_MM : MMRel, ArithLogicI<"xori", uimm16, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000543 ADDI_FM_MM<0x1c>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000544 def LUi_MM : MMRel, LoadUpper<"lui", GPR32Opnd, uimm16>, LUI_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000545
Zoran Jovanovicbd28c372013-12-25 10:14:07 +0000546 def LEA_ADDiu_MM : MMRel, EffectiveAddress<"addiu", GPR32Opnd>,
547 LW_FM_MM<0xc>;
548
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000549 /// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000550 def ADDu_MM : MMRel, ArithLogicR<"addu", GPR32Opnd>, ADD_FM_MM<0, 0x150>;
551 def SUBu_MM : MMRel, ArithLogicR<"subu", GPR32Opnd>, ADD_FM_MM<0, 0x1d0>;
552 def MUL_MM : MMRel, ArithLogicR<"mul", GPR32Opnd>, ADD_FM_MM<0, 0x210>;
553 def ADD_MM : MMRel, ArithLogicR<"add", GPR32Opnd>, ADD_FM_MM<0, 0x110>;
554 def SUB_MM : MMRel, ArithLogicR<"sub", GPR32Opnd>, ADD_FM_MM<0, 0x190>;
555 def SLT_MM : MMRel, SetCC_R<"slt", setlt, GPR32Opnd>, ADD_FM_MM<0, 0x350>;
556 def SLTu_MM : MMRel, SetCC_R<"sltu", setult, GPR32Opnd>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000557 ADD_FM_MM<0, 0x390>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000558 def AND_MM : MMRel, ArithLogicR<"and", GPR32Opnd, 1, II_AND, and>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000559 ADD_FM_MM<0, 0x250>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000560 def OR_MM : MMRel, ArithLogicR<"or", GPR32Opnd, 1, II_OR, or>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000561 ADD_FM_MM<0, 0x290>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000562 def XOR_MM : MMRel, ArithLogicR<"xor", GPR32Opnd, 1, II_XOR, xor>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000563 ADD_FM_MM<0, 0x310>;
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +0000564 def NOR_MM : MMRel, LogicNOR<"nor", GPR32Opnd>, ADD_FM_MM<0, 0x2d0>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000565 def MULT_MM : MMRel, Mult<"mult", II_MULT, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000566 MULT_FM_MM<0x22c>;
Daniel Sanderse95a1372014-01-17 14:32:41 +0000567 def MULTu_MM : MMRel, Mult<"multu", II_MULTU, GPR32Opnd, [HI0, LO0]>,
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000568 MULT_FM_MM<0x26c>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000569 def SDIV_MM : MMRel, Div<"div", II_DIV, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000570 MULT_FM_MM<0x2ac>;
Daniel Sandersc7a9f8d2014-01-17 14:48:06 +0000571 def UDIV_MM : MMRel, Div<"divu", II_DIVU, GPR32Opnd, [HI0, LO0]>,
Zoran Jovanovic3671a542013-09-14 07:15:21 +0000572 MULT_FM_MM<0x2ec>;
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000573
574 /// Shift Instructions
Daniel Sanders980589a2014-01-16 14:27:20 +0000575 def SLL_MM : MMRel, shift_rotate_imm<"sll", uimm5, GPR32Opnd, II_SLL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000576 SRA_FM_MM<0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000577 def SRL_MM : MMRel, shift_rotate_imm<"srl", uimm5, GPR32Opnd, II_SRL>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000578 SRA_FM_MM<0x40, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000579 def SRA_MM : MMRel, shift_rotate_imm<"sra", uimm5, GPR32Opnd, II_SRA>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000580 SRA_FM_MM<0x80, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000581 def SLLV_MM : MMRel, shift_rotate_reg<"sllv", GPR32Opnd, II_SLLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000582 SRLV_FM_MM<0x10, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000583 def SRLV_MM : MMRel, shift_rotate_reg<"srlv", GPR32Opnd, II_SRLV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000584 SRLV_FM_MM<0x50, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000585 def SRAV_MM : MMRel, shift_rotate_reg<"srav", GPR32Opnd, II_SRAV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000586 SRLV_FM_MM<0x90, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000587 def ROTR_MM : MMRel, shift_rotate_imm<"rotr", uimm5, GPR32Opnd, II_ROTR>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000588 SRA_FM_MM<0xc0, 0>;
Daniel Sanders980589a2014-01-16 14:27:20 +0000589 def ROTRV_MM : MMRel, shift_rotate_reg<"rotrv", GPR32Opnd, II_ROTRV>,
Akira Hatanakacd9b74a2013-04-25 01:11:15 +0000590 SRLV_FM_MM<0xd0, 0>;
Akira Hatanakaf0aa6c92013-04-25 01:21:25 +0000591
592 /// Load and Store Instructions - aligned
Vladimir Medicdde3d582013-09-06 12:30:36 +0000593 let DecoderMethod = "DecodeMemMMImm16" in {
594 def LB_MM : Load<"lb", GPR32Opnd>, MMRel, LW_FM_MM<0x7>;
595 def LBu_MM : Load<"lbu", GPR32Opnd>, MMRel, LW_FM_MM<0x5>;
596 def LH_MM : Load<"lh", GPR32Opnd>, MMRel, LW_FM_MM<0xf>;
597 def LHu_MM : Load<"lhu", GPR32Opnd>, MMRel, LW_FM_MM<0xd>;
598 def LW_MM : Load<"lw", GPR32Opnd>, MMRel, LW_FM_MM<0x3f>;
599 def SB_MM : Store<"sb", GPR32Opnd>, MMRel, LW_FM_MM<0x6>;
600 def SH_MM : Store<"sh", GPR32Opnd>, MMRel, LW_FM_MM<0xe>;
601 def SW_MM : Store<"sw", GPR32Opnd>, MMRel, LW_FM_MM<0x3e>;
602 }
Jack Carter97700972013-08-13 20:19:16 +0000603
Jozef Kolek5f95dd22014-11-19 11:39:12 +0000604 def LWXS_MM : LoadWordIndexedScaledMM<"lwxs", GPR32Opnd>, LWXS_FM_MM<0x118>;
605
Daniel Sanders0b385ac2014-01-21 15:21:14 +0000606 def LWU_MM : LoadMM<"lwu", GPR32Opnd, zextloadi32, II_LWU>, LL_FM_MM<0xe>;
Zoran Jovanovicd4cb61c2014-01-15 13:01:18 +0000607
Jack Carter97700972013-08-13 20:19:16 +0000608 /// Load and Store Instructions - unaligned
Akira Hatanakaa43b56d2013-08-20 20:46:51 +0000609 def LWL_MM : LoadLeftRightMM<"lwl", MipsLWL, GPR32Opnd, mem_mm_12>,
610 LWL_FM_MM<0x0>;
611 def LWR_MM : LoadLeftRightMM<"lwr", MipsLWR, GPR32Opnd, mem_mm_12>,
612 LWL_FM_MM<0x1>;
613 def SWL_MM : StoreLeftRightMM<"swl", MipsSWL, GPR32Opnd, mem_mm_12>,
614 LWL_FM_MM<0x8>;
615 def SWR_MM : StoreLeftRightMM<"swr", MipsSWR, GPR32Opnd, mem_mm_12>,
616 LWL_FM_MM<0x9>;
Vladimir Medice0fbb442013-09-06 12:41:17 +0000617
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000618 /// Load and Store Instructions - multiple
619 def SWM32_MM : StoreMultMM<"swm32">, LWM_FM_MM<0xd>;
620 def LWM32_MM : LoadMultMM<"lwm32">, LWM_FM_MM<0x5>;
Zoran Jovanovicf9a02502014-11-27 18:28:59 +0000621 def SWM16_MM : StoreMultMM16<"swm16">, LWM_FM_MM16<0x5>;
622 def LWM16_MM : LoadMultMM16<"lwm16">, LWM_FM_MM16<0x4>;
Zoran Jovanovica4c4b5f2014-11-19 16:44:02 +0000623
Zoran Jovanovic2deca342014-12-16 14:59:10 +0000624 /// Load and Store Pair Instructions
625 def SWP_MM : StorePairMM<"swp">, LWM_FM_MM<0x9>;
626 def LWP_MM : LoadPairMM<"lwp">, LWM_FM_MM<0x1>;
627
Vladimir Medice0fbb442013-09-06 12:41:17 +0000628 /// Move Conditional
629 def MOVZ_I_MM : MMRel, CMov_I_I_FT<"movz", GPR32Opnd, GPR32Opnd,
630 NoItinerary>, ADD_FM_MM<0, 0x58>;
631 def MOVN_I_MM : MMRel, CMov_I_I_FT<"movn", GPR32Opnd, GPR32Opnd,
632 NoItinerary>, ADD_FM_MM<0, 0x18>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000633 def MOVT_I_MM : MMRel, CMov_F_I_FT<"movt", GPR32Opnd, II_MOVT>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000634 CMov_F_I_FM_MM<0x25>;
Daniel Sanders4aefdc72014-01-16 17:13:57 +0000635 def MOVF_I_MM : MMRel, CMov_F_I_FT<"movf", GPR32Opnd, II_MOVF>,
Vladimir Medice0fbb442013-09-06 12:41:17 +0000636 CMov_F_I_FM_MM<0x5>;
Vladimir Medic457ba562013-09-06 12:53:21 +0000637
638 /// Move to/from HI/LO
639 def MTHI_MM : MMRel, MoveToLOHI<"mthi", GPR32Opnd, [HI0]>,
640 MTLO_FM_MM<0x0b5>;
641 def MTLO_MM : MMRel, MoveToLOHI<"mtlo", GPR32Opnd, [LO0]>,
642 MTLO_FM_MM<0x0f5>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000643 def MFHI_MM : MMRel, MoveFromLOHI<"mfhi", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000644 MFLO_FM_MM<0x035>;
Akira Hatanaka16048332013-10-07 18:49:46 +0000645 def MFLO_MM : MMRel, MoveFromLOHI<"mflo", GPR32Opnd, AC0>,
Vladimir Medic457ba562013-09-06 12:53:21 +0000646 MFLO_FM_MM<0x075>;
Vladimir Medicb936da12013-09-06 13:08:00 +0000647
648 /// Multiply Add/Sub Instructions
Daniel Sanderse95a1372014-01-17 14:32:41 +0000649 def MADD_MM : MMRel, MArithR<"madd", II_MADD, 1>, MULT_FM_MM<0x32c>;
650 def MADDU_MM : MMRel, MArithR<"maddu", II_MADDU, 1>, MULT_FM_MM<0x36c>;
651 def MSUB_MM : MMRel, MArithR<"msub", II_MSUB>, MULT_FM_MM<0x3ac>;
652 def MSUBU_MM : MMRel, MArithR<"msubu", II_MSUBU>, MULT_FM_MM<0x3ec>;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000653
654 /// Count Leading
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000655 def CLZ_MM : MMRel, CountLeading0<"clz", GPR32Opnd>, CLO_FM_MM<0x16c>,
656 ISA_MIPS32;
657 def CLO_MM : MMRel, CountLeading1<"clo", GPR32Opnd>, CLO_FM_MM<0x12c>,
658 ISA_MIPS32;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000659
660 /// Sign Ext In Register Instructions.
Daniel Sandersfcea8102014-05-12 12:28:15 +0000661 def SEB_MM : MMRel, SignExtInReg<"seb", i8, GPR32Opnd, II_SEB>,
662 SEB_FM_MM<0x0ac>, ISA_MIPS32R2;
663 def SEH_MM : MMRel, SignExtInReg<"seh", i16, GPR32Opnd, II_SEH>,
664 SEB_FM_MM<0x0ec>, ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000665
666 /// Word Swap Bytes Within Halfwords
Daniel Sanders39d00512014-05-12 12:15:41 +0000667 def WSBH_MM : MMRel, SubwordSwap<"wsbh", GPR32Opnd>, SEB_FM_MM<0x1ec>,
668 ISA_MIPS32R2;
Zoran Jovanovicab852782013-09-14 06:49:25 +0000669
670 def EXT_MM : MMRel, ExtBase<"ext", GPR32Opnd, uimm5, MipsExt>,
671 EXT_FM_MM<0x2c>;
672 def INS_MM : MMRel, InsBase<"ins", GPR32Opnd, uimm5, MipsIns>,
673 EXT_FM_MM<0x0c>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000674
675 /// Jump Instructions
676 let DecoderMethod = "DecodeJumpTargetMM" in {
677 def J_MM : MMRel, JumpFJ<jmptarget_mm, "j", br, bb, "j">,
678 J_FM_MM<0x35>;
679 def JAL_MM : MMRel, JumpLink<"jal", calltarget_mm>, J_FM_MM<0x3d>;
Zoran Jovanovic507e0842013-10-29 16:38:59 +0000680 }
681 def JR_MM : MMRel, IndirectBranch<"jr", GPR32Opnd>, JR_FM_MM<0x3c>;
Zoran Jovanovic87d13e52014-03-20 10:18:24 +0000682 def JALR_MM : JumpLinkReg<"jalr", GPR32Opnd>, JALR_FM_MM<0x03c>;
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000683
Zoran Jovanovicac9ef122014-09-12 13:43:41 +0000684 /// Jump Instructions - Short Delay Slot
685 def JALS_MM : JumpLinkMM<"jals", calltarget_mm>, J_FM_MM<0x1d>;
686 def JALRS_MM : JumpLinkRegMM<"jalrs", GPR32Opnd>, JALR_FM_MM<0x13c>;
687
Zoran Jovanovic8a80aa72013-11-04 14:53:22 +0000688 /// Branch Instructions
689 def BEQ_MM : MMRel, CBranch<"beq", brtarget_mm, seteq, GPR32Opnd>,
690 BEQ_FM_MM<0x25>;
691 def BNE_MM : MMRel, CBranch<"bne", brtarget_mm, setne, GPR32Opnd>,
692 BEQ_FM_MM<0x2d>;
693 def BGEZ_MM : MMRel, CBranchZero<"bgez", brtarget_mm, setge, GPR32Opnd>,
694 BGEZ_FM_MM<0x2>;
695 def BGTZ_MM : MMRel, CBranchZero<"bgtz", brtarget_mm, setgt, GPR32Opnd>,
696 BGEZ_FM_MM<0x6>;
697 def BLEZ_MM : MMRel, CBranchZero<"blez", brtarget_mm, setle, GPR32Opnd>,
698 BGEZ_FM_MM<0x4>;
699 def BLTZ_MM : MMRel, CBranchZero<"bltz", brtarget_mm, setlt, GPR32Opnd>,
700 BGEZ_FM_MM<0x0>;
701 def BGEZAL_MM : MMRel, BGEZAL_FT<"bgezal", brtarget_mm, GPR32Opnd>,
702 BGEZAL_FM_MM<0x03>;
703 def BLTZAL_MM : MMRel, BGEZAL_FT<"bltzal", brtarget_mm, GPR32Opnd>,
704 BGEZAL_FM_MM<0x01>;
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000705
Zoran Jovanoviced6dd6b2014-09-12 13:51:58 +0000706 /// Branch Instructions - Short Delay Slot
707 def BGEZALS_MM : BranchCompareToZeroLinkMM<"bgezals", brtarget_mm,
708 GPR32Opnd>, BGEZAL_FM_MM<0x13>;
709 def BLTZALS_MM : BranchCompareToZeroLinkMM<"bltzals", brtarget_mm,
710 GPR32Opnd>, BGEZAL_FM_MM<0x11>;
711
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000712 /// Control Instructions
713 def SYNC_MM : MMRel, SYNC_FT<"sync">, SYNC_FM_MM;
714 def BREAK_MM : MMRel, BRK_FT<"break">, BRK_FM_MM;
715 def SYSCALL_MM : MMRel, SYS_FT<"syscall">, SYS_FM_MM;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000716 def WAIT_MM : WaitMM<"wait">, WAIT_FM_MM;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000717 def ERET_MM : MMRel, ER_FT<"eret">, ER_FM_MM<0x3cd>;
718 def DERET_MM : MMRel, ER_FT<"deret">, ER_FM_MM<0x38d>;
Daniel Sanders387fc152014-05-13 11:45:36 +0000719 def EI_MM : MMRel, DEI_FT<"ei", GPR32Opnd>, EI_FM_MM<0x15d>,
720 ISA_MIPS32R2;
721 def DI_MM : MMRel, DEI_FT<"di", GPR32Opnd>, EI_FM_MM<0x11d>,
722 ISA_MIPS32R2;
Zoran Jovanovic8e918c32013-12-19 16:25:00 +0000723
Zoran Jovanovicc18b6d12013-11-07 14:35:24 +0000724 /// Trap Instructions
725 def TEQ_MM : MMRel, TEQ_FT<"teq", GPR32Opnd>, TEQ_FM_MM<0x0>;
726 def TGE_MM : MMRel, TEQ_FT<"tge", GPR32Opnd>, TEQ_FM_MM<0x08>;
727 def TGEU_MM : MMRel, TEQ_FT<"tgeu", GPR32Opnd>, TEQ_FM_MM<0x10>;
728 def TLT_MM : MMRel, TEQ_FT<"tlt", GPR32Opnd>, TEQ_FM_MM<0x20>;
729 def TLTU_MM : MMRel, TEQ_FT<"tltu", GPR32Opnd>, TEQ_FM_MM<0x28>;
730 def TNE_MM : MMRel, TEQ_FT<"tne", GPR32Opnd>, TEQ_FM_MM<0x30>;
Zoran Jovanovicccb70ca2013-11-13 13:15:03 +0000731
732 def TEQI_MM : MMRel, TEQI_FT<"teqi", GPR32Opnd>, TEQI_FM_MM<0x0e>;
733 def TGEI_MM : MMRel, TEQI_FT<"tgei", GPR32Opnd>, TEQI_FM_MM<0x09>;
734 def TGEIU_MM : MMRel, TEQI_FT<"tgeiu", GPR32Opnd>, TEQI_FM_MM<0x0b>;
735 def TLTI_MM : MMRel, TEQI_FT<"tlti", GPR32Opnd>, TEQI_FM_MM<0x08>;
736 def TLTIU_MM : MMRel, TEQI_FT<"tltiu", GPR32Opnd>, TEQI_FM_MM<0x0a>;
737 def TNEI_MM : MMRel, TEQI_FT<"tnei", GPR32Opnd>, TEQI_FM_MM<0x0c>;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000738
739 /// Load-linked, Store-conditional
740 def LL_MM : LLBaseMM<"ll", GPR32Opnd>, LL_FM_MM<0x3>;
741 def SC_MM : SCBaseMM<"sc", GPR32Opnd>, LL_FM_MM<0xb>;
Zoran Jovanovic4e7ac4a2014-09-12 13:33:33 +0000742
743 def TLBP_MM : MMRel, TLB<"tlbp">, COP0_TLB_FM_MM<0x0d>;
744 def TLBR_MM : MMRel, TLB<"tlbr">, COP0_TLB_FM_MM<0x4d>;
745 def TLBWI_MM : MMRel, TLB<"tlbwi">, COP0_TLB_FM_MM<0x8d>;
746 def TLBWR_MM : MMRel, TLB<"tlbwr">, COP0_TLB_FM_MM<0xcd>;
Jozef Kolekdc62fc42014-11-19 11:25:50 +0000747
748 def SDBBP_MM : MMRel, SYS_FT<"sdbbp">, SDBBP_FM_MM;
749 def RDHWR_MM : MMRel, ReadHardware<GPR32Opnd, HWRegsOpnd>, RDHWR_FM_MM;
Akira Hatanakabe6a8182013-04-19 19:03:11 +0000750}
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000751
Zoran Jovanovicfd888632014-11-12 13:30:10 +0000752let Predicates = [InMicroMips] in {
753
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000754//===----------------------------------------------------------------------===//
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000755// MicroMips arbitrary patterns that map to one or more instructions
756//===----------------------------------------------------------------------===//
757
Jozef Koleka330a472014-12-11 13:56:23 +0000758def : MipsPat<(i32 immLi16:$imm),
759 (LI16_MM immLi16:$imm)>;
760def : MipsPat<(i32 immSExt16:$imm),
761 (ADDiu_MM ZERO, immSExt16:$imm)>;
762def : MipsPat<(i32 immZExt16:$imm),
763 (ORi_MM ZERO, immZExt16:$imm)>;
764
Jozef Kolek4d55b4d2014-11-19 13:23:58 +0000765def : MipsPat<(add GPRMM16:$src, immSExtAddiur2:$imm),
766 (ADDIUR2_MM GPRMM16:$src, immSExtAddiur2:$imm)>;
Jozef Kolek73f64ea2014-11-19 13:11:09 +0000767def : MipsPat<(add GPR32:$src, immSExtAddius5:$imm),
768 (ADDIUS5_MM GPR32:$src, immSExtAddius5:$imm)>;
769def : MipsPat<(add GPR32:$src, immSExt16:$imm),
770 (ADDiu_MM GPR32:$src, immSExt16:$imm)>;
771
Zoran Jovanovic06c9d552014-11-05 17:43:00 +0000772def : MipsPat<(and GPRMM16:$src, immZExtAndi16:$imm),
773 (ANDI16_MM GPRMM16:$src, immZExtAndi16:$imm)>;
774def : MipsPat<(and GPR32:$src, immZExt16:$imm),
775 (ANDi_MM GPR32:$src, immZExt16:$imm)>;
776
Zoran Jovanovic9f997232014-11-05 17:38:31 +0000777def : MipsPat<(shl GPRMM16:$src, immZExt2Shift:$imm),
778 (SLL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
779def : MipsPat<(shl GPR32:$src, immZExt5:$imm),
780 (SLL_MM GPR32:$src, immZExt5:$imm)>;
781
782def : MipsPat<(srl GPRMM16:$src, immZExt2Shift:$imm),
783 (SRL16_MM GPRMM16:$src, immZExt2Shift:$imm)>;
784def : MipsPat<(srl GPR32:$src, immZExt5:$imm),
785 (SRL_MM GPR32:$src, immZExt5:$imm)>;
786
787//===----------------------------------------------------------------------===//
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000788// MicroMips instruction aliases
789//===----------------------------------------------------------------------===//
790
Daniel Sanders7d290b02014-05-08 16:12:31 +0000791 def : MipsInstAlias<"wait", (WAIT_MM 0x0), 1>;
Jozef Kolekc7e220f2014-11-29 13:29:24 +0000792 def : MipsInstAlias<"nop", (SLL_MM ZERO, ZERO, 0), 1>;
793 def : MipsInstAlias<"nop", (MOVE16_MM ZERO, ZERO), 1>;
Zoran Jovanovica0f53282014-03-20 10:41:37 +0000794}