blob: 06adb3723057fcad011d44bcfa8190c398b56dd1 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000018#include "AMDGPUCallLowering.h"
19#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPUTargetTransformInfo.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000021#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000022#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000023#include "SIMachineScheduler.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000024#include "llvm/ADT/SmallString.h"
25#include "llvm/ADT/STLExtras.h"
26#include "llvm/ADT/StringRef.h"
27#include "llvm/ADT/Triple.h"
28#include "llvm/CodeGen/GlobalISel/GISelAccessor.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000029#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000030#include "llvm/CodeGen/MachineScheduler.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000031#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000032#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000033#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/Transforms/IPO.h"
Chandler Carruth67fc52f2016-08-17 02:56:20 +000035#include "llvm/Transforms/IPO/AlwaysInliner.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000036#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000037#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000038#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000039#include "llvm/IR/Attributes.h"
40#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000041#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000042#include "llvm/Pass.h"
43#include "llvm/Support/CommandLine.h"
44#include "llvm/Support/Compiler.h"
45#include "llvm/Target/TargetLoweringObjectFile.h"
46#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000047
48using namespace llvm;
49
Matt Arsenaultc5816112016-06-24 06:30:22 +000050static cl::opt<bool> EnableR600StructurizeCFG(
51 "r600-ir-structurize",
52 cl::desc("Use StructurizeCFG IR pass"),
53 cl::init(true));
54
Matt Arsenault03d85842016-06-27 20:32:13 +000055static cl::opt<bool> EnableSROA(
56 "amdgpu-sroa",
57 cl::desc("Run SROA after promote alloca pass"),
58 cl::ReallyHidden,
59 cl::init(true));
60
61static cl::opt<bool> EnableR600IfConvert(
62 "r600-if-convert",
63 cl::desc("Use if conversion pass"),
64 cl::ReallyHidden,
65 cl::init(true));
66
Matt Arsenault908b9e22016-07-01 03:33:52 +000067// Option to disable vectorizer for tests.
68static cl::opt<bool> EnableLoadStoreVectorizer(
69 "amdgpu-load-store-vectorizer",
70 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000071 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000072 cl::Hidden);
73
Alexander Timofeev18009562016-12-08 17:28:47 +000074// Option to to control global loads scalarization
75static cl::opt<bool> ScalarizeGlobal(
76 "amdgpu-scalarize-global-loads",
77 cl::desc("Enable global load scalarization"),
78 cl::init(false),
79 cl::Hidden);
80
Tom Stellard45bb48e2015-06-13 03:28:10 +000081extern "C" void LLVMInitializeAMDGPUTarget() {
82 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +000083 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
84 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +000085
86 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000087 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000088 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +000089 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000090 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000091 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000092 initializeSIFixControlFlowLiveIntervalsPass(*PR);
93 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000094 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000095 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000096 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +000097 initializeAMDGPUCodeGenPreparePass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000098 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000099 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +0000100 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000101 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000102 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000103 initializeSIInsertSkipsPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000104 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000105 initializeSIOptimizeExecMaskingPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000106}
107
Tom Stellarde135ffd2015-09-25 21:41:28 +0000108static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000109 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000110}
111
Tom Stellard45bb48e2015-06-13 03:28:10 +0000112static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000113 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000114}
115
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000116static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
117 return new SIScheduleDAGMI(C);
118}
119
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000120static ScheduleDAGInstrs *
121createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
122 ScheduleDAGMILive *DAG =
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000123 new ScheduleDAGMILive(C,
124 llvm::make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000125 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
126 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000127 return DAG;
128}
129
Tom Stellard45bb48e2015-06-13 03:28:10 +0000130static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000131R600SchedRegistry("r600", "Run R600's custom scheduler",
132 createR600MachineScheduler);
133
134static MachineSchedRegistry
135SISchedRegistry("si", "Run SI's custom scheduler",
136 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000137
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000138static MachineSchedRegistry
139GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
140 "Run GCN scheduler to maximize occupancy",
141 createGCNMaxOccupancyMachineScheduler);
142
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000143static StringRef computeDataLayout(const Triple &TT) {
144 if (TT.getArch() == Triple::r600) {
145 // 32-bit pointers.
146 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
147 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000148 }
149
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000150 // 32-bit private, local, and region pointers. 64-bit global, constant and
151 // flat.
152 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
153 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
154 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000155}
156
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000157LLVM_READNONE
158static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
159 if (!GPU.empty())
160 return GPU;
161
162 // HSA only supports CI+, so change the default GPU to a CI for HSA.
163 if (TT.getArch() == Triple::amdgcn)
164 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
165
Matt Arsenault8e001942016-06-02 18:37:16 +0000166 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000167}
168
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000169static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000170 // The AMDGPU toolchain only supports generating shared objects, so we
171 // must always use PIC.
172 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000173}
174
Tom Stellard45bb48e2015-06-13 03:28:10 +0000175AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
176 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000177 TargetOptions Options,
178 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000179 CodeModel::Model CM,
180 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000181 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
182 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000183 TLOF(createTLOF(getTargetTriple())) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000184 initAsmInfo();
185}
186
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000187AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000188
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000189StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
190 Attribute GPUAttr = F.getFnAttribute("target-cpu");
191 return GPUAttr.hasAttribute(Attribute::None) ?
192 getTargetCPU() : GPUAttr.getValueAsString();
193}
194
195StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
196 Attribute FSAttr = F.getFnAttribute("target-features");
197
198 return FSAttr.hasAttribute(Attribute::None) ?
199 getTargetFeatureString() :
200 FSAttr.getValueAsString();
201}
202
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000203void AMDGPUTargetMachine::addEarlyAsPossiblePasses(PassManagerBase &PM) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000204 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000205}
206
Tom Stellard45bb48e2015-06-13 03:28:10 +0000207//===----------------------------------------------------------------------===//
208// R600 Target Machine (R600 -> Cayman)
209//===----------------------------------------------------------------------===//
210
211R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000212 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000213 TargetOptions Options,
214 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000215 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000216 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
217 setRequiresStructuredCFG(true);
218}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000219
220const R600Subtarget *R600TargetMachine::getSubtargetImpl(
221 const Function &F) const {
222 StringRef GPU = getGPUName(F);
223 StringRef FS = getFeatureString(F);
224
225 SmallString<128> SubtargetKey(GPU);
226 SubtargetKey.append(FS);
227
228 auto &I = SubtargetMap[SubtargetKey];
229 if (!I) {
230 // This needs to be done before we create a new subtarget since any
231 // creation will depend on the TM and the code generation flags on the
232 // function that reside in TargetOptions.
233 resetTargetOptions(F);
234 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
235 }
236
237 return I.get();
238}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000239
240//===----------------------------------------------------------------------===//
241// GCN Target Machine (SI+)
242//===----------------------------------------------------------------------===//
243
Matt Arsenault55dff272016-06-28 00:11:26 +0000244#ifdef LLVM_BUILD_GLOBAL_ISEL
245namespace {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000246
Matt Arsenault55dff272016-06-28 00:11:26 +0000247struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000248 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
249 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000250 return CallLoweringInfo.get();
251 }
252};
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000253
254} // end anonymous namespace
Matt Arsenault55dff272016-06-28 00:11:26 +0000255#endif
256
Tom Stellard45bb48e2015-06-13 03:28:10 +0000257GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000258 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000259 TargetOptions Options,
260 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000261 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000262 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
263
264const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
265 StringRef GPU = getGPUName(F);
266 StringRef FS = getFeatureString(F);
267
268 SmallString<128> SubtargetKey(GPU);
269 SubtargetKey.append(FS);
270
271 auto &I = SubtargetMap[SubtargetKey];
272 if (!I) {
273 // This needs to be done before we create a new subtarget since any
274 // creation will depend on the TM and the code generation flags on the
275 // function that reside in TargetOptions.
276 resetTargetOptions(F);
277 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
278
279#ifndef LLVM_BUILD_GLOBAL_ISEL
280 GISelAccessor *GISel = new GISelAccessor();
281#else
282 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000283 GISel->CallLoweringInfo.reset(
284 new AMDGPUCallLowering(*I->getTargetLowering()));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000285#endif
286
287 I->setGISelAccessor(*GISel);
288 }
289
Alexander Timofeev18009562016-12-08 17:28:47 +0000290 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
291
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000292 return I.get();
293}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000294
295//===----------------------------------------------------------------------===//
296// AMDGPU Pass Setup
297//===----------------------------------------------------------------------===//
298
299namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000300
Tom Stellard45bb48e2015-06-13 03:28:10 +0000301class AMDGPUPassConfig : public TargetPassConfig {
302public:
303 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000304 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000305 // Exceptions and StackMaps are not supported, so these passes will never do
306 // anything.
307 disablePass(&StackMapLivenessID);
308 disablePass(&FuncletLayoutID);
309 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000310
311 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
312 return getTM<AMDGPUTargetMachine>();
313 }
314
Matthias Braun115efcd2016-11-28 20:11:54 +0000315 ScheduleDAGInstrs *
316 createMachineScheduler(MachineSchedContext *C) const override {
317 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
318 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
319 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
320 return DAG;
321 }
322
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000323 void addEarlyCSEOrGVNPass();
324 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000325 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000326 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000327 bool addPreISel() override;
328 bool addInstSelector() override;
329 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000330};
331
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000332class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000333public:
334 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000335 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000336
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000337 ScheduleDAGInstrs *createMachineScheduler(
338 MachineSchedContext *C) const override {
339 return createR600MachineScheduler(C);
340 }
341
Tom Stellard45bb48e2015-06-13 03:28:10 +0000342 bool addPreISel() override;
343 void addPreRegAlloc() override;
344 void addPreSched2() override;
345 void addPreEmitPass() override;
346};
347
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000348class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000349public:
350 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000351 : AMDGPUPassConfig(TM, PM) {}
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000352
353 GCNTargetMachine &getGCNTargetMachine() const {
354 return getTM<GCNTargetMachine>();
355 }
356
357 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000358 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000359
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000360 void addIRPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000361 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000362 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000363 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000364#ifdef LLVM_BUILD_GLOBAL_ISEL
365 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000366 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000367 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000368 bool addGlobalInstructionSelect() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000369#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000370 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
371 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000372 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000373 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000374 void addPreSched2() override;
375 void addPreEmitPass() override;
376};
377
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000378} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000379
380TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000381 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000382 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000383 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000384}
385
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000386void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
387 if (getOptLevel() == CodeGenOpt::Aggressive)
388 addPass(createGVNPass());
389 else
390 addPass(createEarlyCSEPass());
391}
392
393void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
394 addPass(createSeparateConstOffsetFromGEPPass());
395 addPass(createSpeculativeExecutionPass());
396 // ReassociateGEPs exposes more opportunites for SLSR. See
397 // the example in reassociate-geps-and-slsr.ll.
398 addPass(createStraightLineStrengthReducePass());
399 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
400 // EarlyCSE can reuse.
401 addEarlyCSEOrGVNPass();
402 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
403 addPass(createNaryReassociatePass());
404 // NaryReassociate on GEPs creates redundant common expressions, so run
405 // EarlyCSE after it.
406 addPass(createEarlyCSEPass());
407}
408
Tom Stellard45bb48e2015-06-13 03:28:10 +0000409void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000410 // There is no reason to run these.
411 disablePass(&StackMapLivenessID);
412 disablePass(&FuncletLayoutID);
413 disablePass(&PatchableFunctionID);
414
Tom Stellard45bb48e2015-06-13 03:28:10 +0000415 // Function calls are not supported, so make sure we inline everything.
416 addPass(createAMDGPUAlwaysInlinePass());
Chandler Carruth67fc52f2016-08-17 02:56:20 +0000417 addPass(createAlwaysInlinerLegacyPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000418 // We need to add the barrier noop pass, otherwise adding the function
419 // inlining pass will cause all of the PassConfigs passes to be run
420 // one function at a time, which means if we have a nodule with two
421 // functions, then we will generate code for the first function
422 // without ever running any passes on the second.
423 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000424
Tom Stellardfd253952015-08-07 23:19:30 +0000425 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
426 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000427
Matt Arsenaulte0132462016-01-30 05:19:45 +0000428 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
Matt Arsenault03d85842016-06-27 20:32:13 +0000429 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000430 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000431
432 if (EnableSROA)
433 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000434
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000435 addStraightLineScalarOptimizationPasses();
436 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000437
438 TargetPassConfig::addIRPasses();
439
440 // EarlyCSE is not always strong enough to clean up what LSR produces. For
441 // example, GVN can combine
442 //
443 // %0 = add %a, %b
444 // %1 = add %b, %a
445 //
446 // and
447 //
448 // %0 = shl nsw %a, 2
449 // %1 = shl %a, 2
450 //
451 // but EarlyCSE can do neither of them.
452 if (getOptLevel() != CodeGenOpt::None)
453 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000454}
455
Matt Arsenault908b9e22016-07-01 03:33:52 +0000456void AMDGPUPassConfig::addCodeGenPrepare() {
457 TargetPassConfig::addCodeGenPrepare();
458
459 if (EnableLoadStoreVectorizer)
460 addPass(createLoadStoreVectorizerPass());
461}
462
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000463bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000464 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000465 return false;
466}
467
468bool AMDGPUPassConfig::addInstSelector() {
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000469 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000470 return false;
471}
472
Matt Arsenault0a109002015-09-25 17:41:20 +0000473bool AMDGPUPassConfig::addGCPasses() {
474 // Do nothing. GC is not supported.
475 return false;
476}
477
Tom Stellard45bb48e2015-06-13 03:28:10 +0000478//===----------------------------------------------------------------------===//
479// R600 Pass Setup
480//===----------------------------------------------------------------------===//
481
482bool R600PassConfig::addPreISel() {
483 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000484
485 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000486 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000487 return false;
488}
489
490void R600PassConfig::addPreRegAlloc() {
491 addPass(createR600VectorRegMerger(*TM));
492}
493
494void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000495 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000496 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000497 addPass(&IfConverterID, false);
498 addPass(createR600ClauseMergePass(*TM), false);
499}
500
501void R600PassConfig::addPreEmitPass() {
502 addPass(createAMDGPUCFGStructurizerPass(), false);
503 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
504 addPass(&FinalizeMachineBundlesID, false);
505 addPass(createR600Packetizer(*TM), false);
506 addPass(createR600ControlFlowFinalizer(*TM), false);
507}
508
509TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
510 return new R600PassConfig(this, PM);
511}
512
513//===----------------------------------------------------------------------===//
514// GCN Pass Setup
515//===----------------------------------------------------------------------===//
516
Matt Arsenault03d85842016-06-27 20:32:13 +0000517ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
518 MachineSchedContext *C) const {
519 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
520 if (ST.enableSIScheduler())
521 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000522 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000523}
524
Tom Stellard45bb48e2015-06-13 03:28:10 +0000525bool GCNPassConfig::addPreISel() {
526 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000527
528 // FIXME: We need to run a pass to propagate the attributes when calls are
529 // supported.
530 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000531 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000532 addPass(createSinkingPass());
533 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000534 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000535 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000536
Tom Stellard45bb48e2015-06-13 03:28:10 +0000537 return false;
538}
539
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000540void GCNPassConfig::addMachineSSAOptimization() {
541 TargetPassConfig::addMachineSSAOptimization();
542
543 // We want to fold operands after PeepholeOptimizer has run (or as part of
544 // it), because it will eliminate extra copies making it easier to fold the
545 // real source operand. We want to eliminate dead instructions after, so that
546 // we see fewer uses of the copies. We then need to clean up the dead
547 // instructions leftover after the operands are folded as well.
548 //
549 // XXX - Can we get away without running DeadMachineInstructionElim again?
550 addPass(&SIFoldOperandsID);
551 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000552 addPass(&SILoadStoreOptimizerID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000553}
554
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000555void GCNPassConfig::addIRPasses() {
556 // TODO: May want to move later or split into an early and late one.
557 addPass(createAMDGPUCodeGenPreparePass(&getGCNTargetMachine()));
558
559 AMDGPUPassConfig::addIRPasses();
560}
561
Tom Stellard45bb48e2015-06-13 03:28:10 +0000562bool GCNPassConfig::addInstSelector() {
563 AMDGPUPassConfig::addInstSelector();
564 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000565 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000566 return false;
567}
568
Tom Stellard000c5af2016-04-14 19:09:28 +0000569#ifdef LLVM_BUILD_GLOBAL_ISEL
570bool GCNPassConfig::addIRTranslator() {
571 addPass(new IRTranslator());
572 return false;
573}
574
Tim Northover33b07d62016-07-22 20:03:43 +0000575bool GCNPassConfig::addLegalizeMachineIR() {
576 return false;
577}
578
Tom Stellard000c5af2016-04-14 19:09:28 +0000579bool GCNPassConfig::addRegBankSelect() {
580 return false;
581}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000582
583bool GCNPassConfig::addGlobalInstructionSelect() {
584 return false;
585}
Tom Stellard000c5af2016-04-14 19:09:28 +0000586#endif
587
Tom Stellard45bb48e2015-06-13 03:28:10 +0000588void GCNPassConfig::addPreRegAlloc() {
Matt Arsenault4a07bf62016-06-22 20:26:24 +0000589 addPass(createSIShrinkInstructionsPass());
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000590 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000591}
592
593void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000594 // FIXME: We have to disable the verifier here because of PHIElimination +
595 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000596
597 // This must be run immediately after phi elimination and before
598 // TwoAddressInstructions, otherwise the processing of the tied operand of
599 // SI_ELSE will introduce a copy of the tied operand source after the else.
600 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000601
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000602 TargetPassConfig::addFastRegAlloc(RegAllocPass);
603}
604
605void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000606 // This needs to be run directly before register allocation because earlier
607 // passes might recompute live intervals.
608 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
609
Matt Arsenaulte6740752016-09-29 01:44:16 +0000610 // This must be run immediately after phi elimination and before
611 // TwoAddressInstructions, otherwise the processing of the tied operand of
612 // SI_ELSE will introduce a copy of the tied operand source after the else.
613 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000614
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000615 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000616}
617
Matt Arsenaulte6740752016-09-29 01:44:16 +0000618void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000619 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000620 addPass(&SIOptimizeExecMaskingID);
621 TargetPassConfig::addPostRegAlloc();
622}
623
Tom Stellard45bb48e2015-06-13 03:28:10 +0000624void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000625}
626
627void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000628 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000629 // guarantee to be able handle all hazards correctly. This is because if there
630 // are multiple scheduling regions in a basic block, the regions are scheduled
631 // bottom up, so when we begin to schedule a region we don't know what
632 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000633 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000634 // Here we add a stand-alone hazard recognizer pass which can handle all
635 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000636 addPass(&PostRAHazardRecognizerID);
637
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000638 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000639 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000640 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000641 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000642 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000643}
644
645TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
646 return new GCNPassConfig(this, PM);
647}