blob: 036b5aa1d7adbd84e58e82dbdbf23209a9251d09 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Matt Arsenault41e2f2b2014-02-24 21:01:28 +000032def isCI : Predicate<"Subtarget.getGeneration() "
33 ">= AMDGPUSubtarget::SEA_ISLANDS">;
34
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000035def WAIT_FLAG : InstFlag<"printWaitFlag">;
36
Tom Stellard75aadc22012-12-11 21:25:42 +000037let Predicates = [isSI] in {
38
39let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000040
41let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000042def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
43def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
44def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
45def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000046} // End isMoveImm = 1
47
Matt Arsenault2c335622014-04-09 07:16:16 +000048def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32",
49 [(set i32:$dst, (not i32:$src0))]
50>;
51
Tom Stellard75aadc22012-12-11 21:25:42 +000052def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
53def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
54def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
55def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
56def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
57} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000058
Tom Stellard75aadc22012-12-11 21:25:42 +000059////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
60////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
61////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
62////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
63////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
64////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
65////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
66////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
67//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
68//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
69def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
70//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
71//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
72//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
73////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
74////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
75////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
76////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
77def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
78def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
79def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
80def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
81
82let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
83
84def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
85def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
86def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
87def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
88def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
89def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
90def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
91def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
92
93} // End hasSideEffects = 1
94
95def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
96def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
97def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
98def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
99def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
100def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
101//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
102def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
103def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
104def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
105def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
106def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
107
108/*
109This instruction is disabled for now until we can figure out how to teach
110the instruction selector to correctly use the S_CMP* vs V_CMP*
111instructions.
112
113When this instruction is enabled the code generator sometimes produces this
114invalid sequence:
115
116SCC = S_CMPK_EQ_I32 SGPR0, imm
117VCC = COPY SCC
118VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
119
120def S_CMPK_EQ_I32 : SOPK <
121 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
122 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000123 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000124>;
125*/
126
Christian Konig76edd4f2013-02-26 17:52:29 +0000127let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000128def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
129def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
130def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
131def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
132def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
133def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
134def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
135def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
136def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
137def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
138def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000139} // End isCompare = 1
140
Matt Arsenault3383eec2013-11-14 22:32:49 +0000141let Defs = [SCC], isCommutable = 1 in {
142 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
143 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
144}
145
Tom Stellard75aadc22012-12-11 21:25:42 +0000146//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
147def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
148def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
149def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
150//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
151//def EXP : EXP_ <0x00000000, "EXP", []>;
152
Christian Konig76edd4f2013-02-26 17:52:29 +0000153let isCompare = 1 in {
154
Christian Konigb19849a2013-02-21 15:17:04 +0000155defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000156defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
157defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
158defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
159defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
160defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
161defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
162defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
163defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000164defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
165defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
166defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
167defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000168defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000169defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
170defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000171
Christian Konig76edd4f2013-02-26 17:52:29 +0000172let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
Christian Konigb19849a2013-02-21 15:17:04 +0000174defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
175defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
176defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
177defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
178defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
179defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
180defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
181defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
182defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
183defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
184defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
185defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
186defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
187defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
188defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
189defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000190
Christian Konig76edd4f2013-02-26 17:52:29 +0000191} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000192
Christian Konigb19849a2013-02-21 15:17:04 +0000193defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000194defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
195defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
196defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
197defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000198defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000199defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
200defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
201defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000202defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
203defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
204defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
205defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000206defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000207defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
208defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000209
Christian Konig76edd4f2013-02-26 17:52:29 +0000210let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000211
Christian Konigb19849a2013-02-21 15:17:04 +0000212defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
213defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
214defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
215defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
216defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
217defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
218defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
219defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
220defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
221defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
222defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
223defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
224defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
225defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
226defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
227defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000228
Christian Konig76edd4f2013-02-26 17:52:29 +0000229} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000230
Christian Konigb19849a2013-02-21 15:17:04 +0000231defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
232defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
233defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
234defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
235defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
236defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
237defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
238defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
239defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
240defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
241defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
242defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
243defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
244defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
245defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
246defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000247
248let hasSideEffects = 1, Defs = [EXEC] in {
249
Christian Konigb19849a2013-02-21 15:17:04 +0000250defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
251defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
252defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
253defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
254defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
255defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
256defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
257defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
258defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
259defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
260defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
261defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
262defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
263defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
264defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
265defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000266
267} // End hasSideEffects = 1, Defs = [EXEC]
268
Christian Konigb19849a2013-02-21 15:17:04 +0000269defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
270defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
271defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
272defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
273defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
274defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
275defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
276defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
277defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
278defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
279defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
280defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
281defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
282defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
283defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
284defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000285
286let hasSideEffects = 1, Defs = [EXEC] in {
287
Christian Konigb19849a2013-02-21 15:17:04 +0000288defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
289defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
290defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
291defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
292defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
293defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
294defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
295defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
296defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
297defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
298defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
299defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
300defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
301defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
302defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
303defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000304
305} // End hasSideEffects = 1, Defs = [EXEC]
306
Christian Konigb19849a2013-02-21 15:17:04 +0000307defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000308defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000309defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000310defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
311defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000312defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000313defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000314defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000315
Christian Konig76edd4f2013-02-26 17:52:29 +0000316let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000317
Christian Konigb19849a2013-02-21 15:17:04 +0000318defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
319defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
320defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
321defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
322defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
323defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
324defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
325defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000326
Christian Konig76edd4f2013-02-26 17:52:29 +0000327} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000328
Christian Konigb19849a2013-02-21 15:17:04 +0000329defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000330defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
331defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
332defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
333defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
334defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
335defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000336defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000337
Christian Konig76edd4f2013-02-26 17:52:29 +0000338let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000339
Christian Konigb19849a2013-02-21 15:17:04 +0000340defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
341defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
342defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
343defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
344defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
345defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
346defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
347defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000348
Christian Konig76edd4f2013-02-26 17:52:29 +0000349} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000350
Christian Konigb19849a2013-02-21 15:17:04 +0000351defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000352defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
353defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
354defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
355defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
356defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
357defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000358defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000359
Christian Konig76edd4f2013-02-26 17:52:29 +0000360let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000361
Christian Konigb19849a2013-02-21 15:17:04 +0000362defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
363defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
364defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
365defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
366defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
367defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
368defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
369defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000370
Christian Konig76edd4f2013-02-26 17:52:29 +0000371} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000372
Christian Konigb19849a2013-02-21 15:17:04 +0000373defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000374defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
375defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
376defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
377defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
378defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
379defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000380defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000381
382let hasSideEffects = 1, Defs = [EXEC] in {
383
Christian Konigb19849a2013-02-21 15:17:04 +0000384defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
385defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
386defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
387defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
388defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
389defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
390defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
391defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000392
393} // End hasSideEffects = 1, Defs = [EXEC]
394
Christian Konigb19849a2013-02-21 15:17:04 +0000395defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000396
397let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000398defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000399} // End hasSideEffects = 1, Defs = [EXEC]
400
Christian Konigb19849a2013-02-21 15:17:04 +0000401defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000402
403let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000404defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000405} // End hasSideEffects = 1, Defs = [EXEC]
406
407} // End isCompare = 1
408
Tom Stellard13c68ef2013-09-05 18:38:09 +0000409def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000410def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000411def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000412def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
413def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +0000414def DS_WRITE_B64 : DS_Store_Helper <0x00000004d, "DS_WRITE_B64", VReg_64>;
415
Michel Danzer1c454302013-07-10 16:36:43 +0000416def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000417def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
418def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
419def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
420def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Matt Arsenaultb9433482014-03-19 22:19:52 +0000421def DS_READ_B64 : DS_Load_Helper <0x00000076, "DS_READ_B64", VReg_64>;
Michel Danzer1c454302013-07-10 16:36:43 +0000422
Matt Arsenaultdd78b802014-03-19 22:19:56 +0000423// 2 forms.
424def DS_WRITE2_B32 : DS_Load2_Helper <0x0000000E, "DS_WRITE2_B32", VReg_64>;
425def DS_WRITE2_B64 : DS_Load2_Helper <0x0000004E, "DS_WRITE2_B64", VReg_128>;
426
427def DS_READ2_B32 : DS_Load2_Helper <0x00000037, "DS_READ2_B32", VReg_64>;
428def DS_READ2_B64 : DS_Load2_Helper <0x00000075, "DS_READ2_B64", VReg_128>;
429
430// TODO: DS_READ2ST64_B32, DS_READ2ST64_B64,
431// DS_WRITE2ST64_B32, DS_WRITE2ST64_B64
432
433
Tom Stellard75aadc22012-12-11 21:25:42 +0000434//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
435//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
436//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000437defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000438//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
439//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
440//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
441//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000442defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000443defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
444defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
445defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000446defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
447defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
448defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000449
450def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
451 0x00000018, "BUFFER_STORE_BYTE", VReg_32
452>;
453
454def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
455 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
456>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000457
458def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000459 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000460>;
461
462def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000463 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000464>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000465
466def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000467 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000468>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000469//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
470//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
471//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
472//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
473//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
474//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
475//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
476//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
477//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
478//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
479//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
480//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
481//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
482//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
483//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
484//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
485//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
486//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
487//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
488//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
489//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
490//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
491//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
492//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
493//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
494//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
495//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
496//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
497//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
498//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
499//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
500//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
501//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
502//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
503//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
504//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
505//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
506//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
507//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
508def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000509def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
510def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
511def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
512def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000513
Tom Stellard89093802013-02-07 19:39:40 +0000514let mayLoad = 1 in {
515
Tom Stellard859199d2013-11-27 21:23:29 +0000516// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
517// SMRD instructions, because the SGPR_32 register class does not include M0
518// and writing to M0 from an SMRD instruction will hang the GPU.
519defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
Christian Konig9c7afd12013-03-18 11:33:50 +0000520defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
521defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
522defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
523defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000524
Christian Konig9c7afd12013-03-18 11:33:50 +0000525defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard859199d2013-11-27 21:23:29 +0000526 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
Christian Konig9c7afd12013-03-18 11:33:50 +0000527>;
528
529defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
530 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
531>;
532
533defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
534 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
535>;
536
537defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
538 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
539>;
540
541defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
542 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
543>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000544
Tom Stellard89093802013-02-07 19:39:40 +0000545} // mayLoad = 1
546
Tom Stellard75aadc22012-12-11 21:25:42 +0000547//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
548//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000549defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
550defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000551//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
552//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
553//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
554//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
555//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
556//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
557//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
558//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000559defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000560//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
561//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
562//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
563//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
564//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
565//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
566//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
567//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
568//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
569//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
570//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
571//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
572//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
573//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
574//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
575//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
576//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000577defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000578//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000579defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000580//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000581defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
582defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000583//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
584//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000585defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000586//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000587defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000588//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000589defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
590defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000591//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
592//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
593//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
594//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
595//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
596//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
597//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
598//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
599//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
600//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
601//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
602//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
603//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
604//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
605//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
606//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
607//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
608//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
609//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
610//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
611//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
612//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
613//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
614//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
615//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
616//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
617//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
618//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
619//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
620//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
621//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
622//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
623//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
624//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
625//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
626//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
627//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
628//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
629//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
630//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
631//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
632//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
633//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
634//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
635//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
636//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
637//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
638//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
639//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
640//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
641//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
642//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
643//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
644//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
645
Christian Konig76edd4f2013-02-26 17:52:29 +0000646
647let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000648defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000649} // End neverHasSideEffects = 1, isMoveImm = 1
650
Tom Stellardfbe435d2014-03-17 17:03:51 +0000651let Uses = [EXEC] in {
652
653def V_READFIRSTLANE_B32 : VOP1 <
654 0x00000002,
655 (outs SReg_32:$vdst),
656 (ins VReg_32:$src0),
657 "V_READFIRSTLANE_B32 $vdst, $src0",
658 []
659>;
660
661}
662
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000663defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
664 [(set i32:$dst, (fp_to_sint f64:$src0))]
665>;
666defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
667 [(set f64:$dst, (sint_to_fp i32:$src0))]
668>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000669defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000670 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000671>;
Tom Stellardc932d732013-05-06 23:02:07 +0000672defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
673 [(set f32:$dst, (uint_to_fp i32:$src0))]
674>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000675defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
676 [(set i32:$dst, (fp_to_uint f32:$src0))]
677>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000678defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000679 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000680>;
681defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
682////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
683//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
684//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
685//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
686//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000687defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
688 [(set f32:$dst, (fround f64:$src0))]
689>;
690defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
691 [(set f64:$dst, (fextend f32:$src0))]
692>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000693//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
694//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
695//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
696//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
697//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
698//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
699defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000700 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000701>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000702defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
703 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
704>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000705defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000706 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000707>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000708defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000709 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000710>;
711defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000712 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000713>;
714defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000715 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000716>;
717defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000718defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000719 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000720>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000721defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
722defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
723defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000724 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000725>;
726defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
727defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
728defm V_RSQ_LEGACY_F32 : VOP1_32 <
729 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000730 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000731>;
732defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000733defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
734 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
735>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000736defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
737defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
738defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000739defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
740 [(set f32:$dst, (fsqrt f32:$src0))]
741>;
742defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
743 [(set f64:$dst, (fsqrt f64:$src0))]
744>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000745defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
746defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
747defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
748defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
749defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
750defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
751defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
752//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
753defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
754defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
755//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
756defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
757//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
758defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
759defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
760defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
761
762def V_INTERP_P1_F32 : VINTRP <
763 0x00000000,
764 (outs VReg_32:$dst),
765 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000766 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000767 []> {
768 let DisableEncoding = "$m0";
769}
770
771def V_INTERP_P2_F32 : VINTRP <
772 0x00000001,
773 (outs VReg_32:$dst),
774 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000775 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000776 []> {
777
778 let Constraints = "$src0 = $dst";
779 let DisableEncoding = "$src0,$m0";
780
781}
782
783def V_INTERP_MOV_F32 : VINTRP <
784 0x00000002,
785 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000786 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000787 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000788 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000789 let DisableEncoding = "$m0";
790}
791
792//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
793
794let isTerminator = 1 in {
795
796def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
797 [(IL_retflag)]> {
798 let SIMM16 = 0;
799 let isBarrier = 1;
800 let hasCtrlDep = 1;
801}
802
803let isBranch = 1 in {
804def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000805 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000806 [(br bb:$target)]> {
807 let isBarrier = 1;
808}
Tom Stellard75aadc22012-12-11 21:25:42 +0000809
810let DisableEncoding = "$scc" in {
811def S_CBRANCH_SCC0 : SOPP <
812 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000813 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000814>;
815def S_CBRANCH_SCC1 : SOPP <
816 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000817 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000818 []
819>;
820} // End DisableEncoding = "$scc"
821
822def S_CBRANCH_VCCZ : SOPP <
823 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000824 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000825 []
826>;
827def S_CBRANCH_VCCNZ : SOPP <
828 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000829 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000830 []
831>;
832
833let DisableEncoding = "$exec" in {
834def S_CBRANCH_EXECZ : SOPP <
835 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000836 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000837 []
838>;
839def S_CBRANCH_EXECNZ : SOPP <
840 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000841 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000842 []
843>;
844} // End DisableEncoding = "$exec"
845
846
847} // End isBranch = 1
848} // End isTerminator = 1
849
Tom Stellard75aadc22012-12-11 21:25:42 +0000850let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000851def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
852 [(int_AMDGPU_barrier_local)]
853> {
854 let SIMM16 = 0;
855 let isBarrier = 1;
856 let hasCtrlDep = 1;
857 let mayLoad = 1;
858 let mayStore = 1;
859}
860
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000861def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
Tom Stellard75aadc22012-12-11 21:25:42 +0000862 []
863>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000864//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
865//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
866//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
Michel Danzer6064f572014-01-27 07:20:44 +0000867
868let Uses = [EXEC] in {
869 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
870 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
871 > {
872 let DisableEncoding = "$m0";
873 }
874} // End Uses = [EXEC]
875
Tom Stellard75aadc22012-12-11 21:25:42 +0000876//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
877//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
878//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
879//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
880//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
881//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
Michel Danzer6064f572014-01-27 07:20:44 +0000882} // End hasSideEffects
Tom Stellard75aadc22012-12-11 21:25:42 +0000883
884def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000885 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
886 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000887 []
888>{
889 let DisableEncoding = "$vcc";
890}
891
892def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000893 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000894 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
895 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000896 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000897>;
898
899//f32 pattern for V_CNDMASK_B32_e64
900def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000901 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
902 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000903>;
904
Matt Arsenault204cfa62013-10-10 18:04:16 +0000905def : Pat <
906 (i32 (trunc i64:$val)),
907 (EXTRACT_SUBREG $val, sub0)
908>;
909
Tom Stellardc149dc02013-11-27 21:23:35 +0000910def V_READLANE_B32 : VOP2 <
911 0x00000001,
912 (outs SReg_32:$vdst),
913 (ins VReg_32:$src0, SSrc_32:$vsrc1),
914 "V_READLANE_B32 $vdst, $src0, $vsrc1",
915 []
916>;
917
918def V_WRITELANE_B32 : VOP2 <
919 0x00000002,
920 (outs VReg_32:$vdst),
921 (ins SReg_32:$src0, SSrc_32:$vsrc1),
922 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
923 []
924>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000925
Christian Konig76edd4f2013-02-26 17:52:29 +0000926let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000927defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000928 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000929>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000930
Christian Konig71088e62013-02-21 15:17:41 +0000931defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000932 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000933>;
Christian Konig3c145802013-03-27 09:12:59 +0000934defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
935} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000936
Tom Stellard75aadc22012-12-11 21:25:42 +0000937defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000938
939let isCommutable = 1 in {
940
Tom Stellard75aadc22012-12-11 21:25:42 +0000941defm V_MUL_LEGACY_F32 : VOP2_32 <
942 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000943 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000944>;
945
946defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000947 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000948>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000949
Christian Konig76edd4f2013-02-26 17:52:29 +0000950
Tom Stellard41fc7852013-07-23 01:48:42 +0000951defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +0000952 [(set i32:$dst, (AMDGPUmul_i24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +0000953>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000954//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +0000955defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +0000956 [(set i32:$dst, (AMDGPUmul_u24 i32:$src0, i32:$src1))]
Tom Stellard41fc7852013-07-23 01:48:42 +0000957>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000958//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000959
Christian Konig76edd4f2013-02-26 17:52:29 +0000960
Tom Stellard75aadc22012-12-11 21:25:42 +0000961defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000962 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000963>;
964
965defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000966 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000967>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000968
Tom Stellard75aadc22012-12-11 21:25:42 +0000969defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
970defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000971defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32", []>;
972defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32", []>;
973defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32", []>;
974defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000975
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000976defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000977defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
978
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000979defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32", []>;
Christian Konig3c145802013-03-27 09:12:59 +0000980defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
981
Tom Stellard82166022013-11-13 23:36:37 +0000982let hasPostISelHook = 1 in {
983
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000984defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32", []>;
Tom Stellard82166022013-11-13 23:36:37 +0000985
986}
Christian Konig3c145802013-03-27 09:12:59 +0000987defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000988
Matt Arsenault8e2581b2014-03-21 18:01:18 +0000989defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32", []>;
990defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32", []>;
991defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000992
993} // End isCommutable = 1
994
Matt Arsenaultb3458362014-03-31 18:21:13 +0000995defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32",
996 [(set i32:$dst, (AMDGPUbfm i32:$src0, i32:$src1))]>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000997defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
998defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
999defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
1000//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001001defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1002defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001003
Christian Konig3c145802013-03-27 09:12:59 +00001004let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001005// No patterns so that the scalar instructions are always selected.
1006// The scalar versions will be replaced with vector when needed later.
Tom Stellarde28859f2014-03-07 20:12:39 +00001007defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", [], VSrc_32>;
1008defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", [], VSrc_32>;
1009defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], VSrc_32,
1010 "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001011
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001012let Uses = [VCC] in { // Carry-in comes from VCC
Tom Stellarde28859f2014-03-07 20:12:39 +00001013defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", [], VReg_32>;
1014defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", [], VReg_32>;
1015defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], VReg_32,
1016 "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001017} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001018} // End isCommutable = 1, Defs = [VCC]
1019
Tom Stellard75aadc22012-12-11 21:25:42 +00001020defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1021////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1022////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1023////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1024defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001025 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001026>;
1027////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1028////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001029def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32">;
1030def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32">;
1031def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32">;
1032def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32">;
1033def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32">;
1034def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32">;
1035def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32">;
1036def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32">;
1037def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32">;
1038def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32">;
1039def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32">;
1040def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +00001041////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
1042////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
1043////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
1044////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
1045//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
1046
1047let neverHasSideEffects = 1 in {
1048
1049def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1050def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001051def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
Tom Stellard50122a52014-04-07 19:45:41 +00001052 [(set i32:$dst, (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001053>;
1054def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
Tom Stellard50122a52014-04-07 19:45:41 +00001055 [(set i32:$dst, (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2))]
Tom Stellard52639482013-07-23 01:48:49 +00001056>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001057
1058} // End neverHasSideEffects
1059def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1060def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1061def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1062def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
Matt Arsenaultfae02982014-03-17 18:58:11 +00001063
1064let neverHasSideEffects = 1, mayLoad = 0, mayStore = 0 in {
1065def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32",
1066 [(set i32:$dst, (AMDGPUbfe_u32 i32:$src0, i32:$src1, i32:$src2))]>;
1067def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32",
1068 [(set i32:$dst, (AMDGPUbfe_i32 i32:$src0, i32:$src1, i32:$src2))]>;
1069}
1070
Matt Arsenaultb3458362014-03-31 18:21:13 +00001071def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32",
1072 [(set i32:$dst, (AMDGPUbfi i32:$src0, i32:$src1, i32:$src2))]>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001073defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001074def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1075 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1076>;
1077def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1078 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1079>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001080//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1081def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001082def : ROTRPattern <V_ALIGNBIT_B32>;
1083
Tom Stellard75aadc22012-12-11 21:25:42 +00001084def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1085def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1086////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1087////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1088////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1089////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1090////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1091////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1092////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1093////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1094////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1095//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1096//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1097//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1098def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1099////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1100def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1101def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001102
1103def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1104 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1105>;
1106def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1107 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1108>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001109def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1110 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1111>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001112
Tom Stellard7512c082013-07-12 18:14:56 +00001113let isCommutable = 1 in {
1114
Tom Stellard75aadc22012-12-11 21:25:42 +00001115def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1116def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1117def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1118def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001119
1120} // isCommutable = 1
1121
1122def : Pat <
1123 (fadd f64:$src0, f64:$src1),
1124 (V_ADD_F64 $src0, $src1, (i64 0))
1125>;
1126
1127def : Pat <
1128 (fmul f64:$src0, f64:$src1),
1129 (V_MUL_F64 $src0, $src1, (i64 0))
1130>;
1131
Tom Stellard75aadc22012-12-11 21:25:42 +00001132def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001133
1134let isCommutable = 1 in {
1135
Tom Stellard75aadc22012-12-11 21:25:42 +00001136def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1137def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1138def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001139def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1140
1141} // isCommutable = 1
1142
Tom Stellardecacb802013-02-07 19:39:42 +00001143def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001144 (mul i32:$src0, i32:$src1),
1145 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001146>;
Christian Konig70a50322013-03-27 09:12:51 +00001147
1148def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001149 (mulhu i32:$src0, i32:$src1),
1150 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001151>;
1152
1153def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001154 (mulhs i32:$src0, i32:$src1),
1155 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001156>;
1157
Tom Stellard75aadc22012-12-11 21:25:42 +00001158def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1159def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1160def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1161def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1162//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1163//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1164//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1165def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001166
1167let Defs = [SCC] in { // Carry out goes to SCC
1168let isCommutable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001169def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001170def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001171 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001172>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001173} // End isCommutable = 1
1174
1175def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001176def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001177 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001178>;
1179
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001180let Uses = [SCC] in { // Carry in comes from SCC
1181let isCommutable = 1 in {
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001182def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
1183 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001184} // End isCommutable = 1
1185
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001186def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
1187 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001188} // End Uses = [SCC]
1189} // End Defs = [SCC]
1190
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001191def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32",
1192 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
1193>;
1194def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32",
1195 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
1196>;
1197def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32",
1198 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
1199>;
1200def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32",
1201 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
1202>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001203
1204def S_CSELECT_B32 : SOP2 <
1205 0x0000000a, (outs SReg_32:$dst),
1206 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001207 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001208>;
1209
1210def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1211
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001212def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32",
1213 [(set i32:$dst, (and i32:$src0, i32:$src1))]
1214>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001215
1216def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001217 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001218>;
Christian Koniga8811792013-02-16 11:28:30 +00001219
1220def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001221 (i1 (and i1:$src0, i1:$src1)),
1222 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001223>;
Christian Koniga8811792013-02-16 11:28:30 +00001224
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001225def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32",
1226 [(set i32:$dst, (or i32:$src0, i32:$src1))]
1227>;
1228
1229def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64",
Matt Arsenaultf35182c2014-03-24 20:08:05 +00001230 [(set i64:$dst, (or i64:$src0, i64:$src1))]
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001231>;
1232
Michel Danzer00fb2832013-02-22 11:22:54 +00001233def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001234 (i1 (or i1:$src0, i1:$src1)),
1235 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001236>;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001237
1238def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32",
1239 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
1240>;
1241
Michel Danzer85222702013-08-16 16:19:31 +00001242def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
1243 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1244>;
Tom Stellard5a687942012-12-17 15:14:56 +00001245def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1246def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1247def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1248def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001249def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1250def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1251def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1252def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1253def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1254def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
Tom Stellard82166022013-11-13 23:36:37 +00001255
1256// Use added complexity so these patterns are preferred to the VALU patterns.
1257let AddedComplexity = 1 in {
1258
1259def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
1260 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1261>;
1262def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
1263 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1264>;
1265def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
1266 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1267>;
1268def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
1269 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1270>;
1271def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
1272 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1273>;
1274def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
1275 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1276>;
1277
1278} // End AddedComplexity = 1
1279
Tom Stellard75aadc22012-12-11 21:25:42 +00001280def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1281def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1282def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1283def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1284def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1285def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1286def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1287//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1288def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1289
Tom Stellard75aadc22012-12-11 21:25:42 +00001290let isCodeGenOnly = 1, isPseudo = 1 in {
1291
Tom Stellard75aadc22012-12-11 21:25:42 +00001292def LOAD_CONST : AMDGPUShaderInst <
1293 (outs GPRF32:$dst),
1294 (ins i32imm:$src),
1295 "LOAD_CONST $dst, $src",
1296 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1297>;
1298
Matt Arsenault8fb37382013-10-11 21:03:36 +00001299// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001300// and should be lowered to ISA instructions prior to codegen.
1301
Tom Stellardf8794352012-12-19 22:10:31 +00001302let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1303 Uses = [EXEC], Defs = [EXEC] in {
1304
1305let isBranch = 1, isTerminator = 1 in {
1306
1307def SI_IF : InstSI <
1308 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001309 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001310 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001311 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001312>;
1313
Tom Stellardf8794352012-12-19 22:10:31 +00001314def SI_ELSE : InstSI <
1315 (outs SReg_64:$dst),
1316 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001317 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001318 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001319
1320 let Constraints = "$src = $dst";
1321}
1322
1323def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001324 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001325 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001326 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001327 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001328>;
Tom Stellardf8794352012-12-19 22:10:31 +00001329
1330} // end isBranch = 1, isTerminator = 1
1331
1332def SI_BREAK : InstSI <
1333 (outs SReg_64:$dst),
1334 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001335 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001336 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001337>;
1338
1339def SI_IF_BREAK : InstSI <
1340 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001341 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001342 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001343 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001344>;
1345
1346def SI_ELSE_BREAK : InstSI <
1347 (outs SReg_64:$dst),
1348 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001349 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001350 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001351>;
1352
1353def SI_END_CF : InstSI <
1354 (outs),
1355 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001356 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001357 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001358>;
1359
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001360def SI_KILL : InstSI <
1361 (outs),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001362 (ins VSrc_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001363 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001364 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001365>;
1366
Tom Stellardf8794352012-12-19 22:10:31 +00001367} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1368 // Uses = [EXEC], Defs = [EXEC]
1369
Christian Konig2989ffc2013-03-18 11:34:16 +00001370let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1371
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001372//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001373
1374let UseNamedOperandTable = 1 in {
1375
1376def SI_RegisterLoad : AMDGPUShaderInst <
1377 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001378 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001379 "", []
1380> {
1381 let isRegisterLoad = 1;
1382 let mayLoad = 1;
1383}
1384
1385class SIRegStore<dag outs> : AMDGPUShaderInst <
1386 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001387 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001388 "", []
1389> {
1390 let isRegisterStore = 1;
1391 let mayStore = 1;
1392}
1393
1394let usesCustomInserter = 1 in {
1395def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1396} // End usesCustomInserter = 1
1397def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1398
1399
1400} // End UseNamedOperandTable = 1
1401
Christian Konig2989ffc2013-03-18 11:34:16 +00001402def SI_INDIRECT_SRC : InstSI <
1403 (outs VReg_32:$dst, SReg_64:$temp),
1404 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1405 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1406 []
1407>;
1408
1409class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1410 (outs rc:$dst, SReg_64:$temp),
1411 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1412 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1413 []
1414> {
1415 let Constraints = "$src = $dst";
1416}
1417
Tom Stellard81d871d2013-11-13 23:36:50 +00001418def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001419def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1420def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1421def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1422def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1423
1424} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1425
Tom Stellard556d9aa2013-06-03 17:39:37 +00001426let usesCustomInserter = 1 in {
1427
Matt Arsenault22658062013-10-15 23:44:48 +00001428// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001429// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001430def SI_ADDR64_RSRC : InstSI <
1431 (outs SReg_128:$srsrc),
1432 (ins SReg_64:$ptr),
1433 "", []
1434>;
1435
Tom Stellard2a6a61052013-07-12 18:15:08 +00001436def V_SUB_F64 : InstSI <
1437 (outs VReg_64:$dst),
1438 (ins VReg_64:$src0, VReg_64:$src1),
1439 "V_SUB_F64 $dst, $src0, $src1",
1440 []
1441>;
1442
Tom Stellard556d9aa2013-06-03 17:39:37 +00001443} // end usesCustomInserter
1444
Tom Stellard75aadc22012-12-11 21:25:42 +00001445} // end IsCodeGenOnly, isPseudo
1446
Christian Konig2aca0432013-02-21 15:17:32 +00001447def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001448 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1449 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001450>;
1451
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001452def : Pat <
1453 (int_AMDGPU_kilp),
Michel Danzer9e61c4b2014-02-27 01:47:09 +00001454 (SI_KILL 0xbf800000)
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001455>;
1456
Tom Stellard75aadc22012-12-11 21:25:42 +00001457/* int_SI_vs_load_input */
1458def : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00001459 (SIload_input v4i32:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Michel Danzer13736222014-01-27 07:20:51 +00001460 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset, 0, 0, 0, 0)
Tom Stellard75aadc22012-12-11 21:25:42 +00001461>;
1462
1463/* int_SI_export */
1464def : Pat <
1465 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001466 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001467 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001468 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001469>;
1470
Tom Stellard2a6a61052013-07-12 18:15:08 +00001471def : Pat <
1472 (f64 (fsub f64:$src0, f64:$src1)),
1473 (V_SUB_F64 $src0, $src1)
1474>;
1475
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001476/********** ======================= **********/
1477/********** Image sampling patterns **********/
1478/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001479
Tom Stellard9fa17912013-08-14 23:24:45 +00001480/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001481def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001482 (SIsample i32:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001483 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001484>;
1485
Tom Stellard9fa17912013-08-14 23:24:45 +00001486class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001487 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001488 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001489>;
1490
Tom Stellard9fa17912013-08-14 23:24:45 +00001491class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001492 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001493 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001494>;
1495
Tom Stellard9fa17912013-08-14 23:24:45 +00001496class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001497 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001498 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001499>;
1500
Tom Stellard9fa17912013-08-14 23:24:45 +00001501class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001502 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001503 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001504 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001505>;
1506
Tom Stellard9fa17912013-08-14 23:24:45 +00001507class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001508 ValueType vt> : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001509 (name vt:$addr, v32i8:$rsrc, v4i32:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001510 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001511>;
1512
Tom Stellard9fa17912013-08-14 23:24:45 +00001513/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001514multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1515 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1516MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001517 def : SamplePattern <SIsample, sample, addr_type>;
1518 def : SampleRectPattern <SIsample, sample, addr_type>;
1519 def : SampleArrayPattern <SIsample, sample, addr_type>;
1520 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1521 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001522
Tom Stellard9fa17912013-08-14 23:24:45 +00001523 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1524 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1525 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1526 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001527
Tom Stellard9fa17912013-08-14 23:24:45 +00001528 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1529 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1530 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1531 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001532
Tom Stellard9fa17912013-08-14 23:24:45 +00001533 def : SamplePattern <SIsampled, sample_d, addr_type>;
1534 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1535 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1536 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001537}
1538
Tom Stellard682bfbc2013-10-10 17:11:24 +00001539defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1540 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1541 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1542 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001543 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001544defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1545 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1546 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1547 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001548 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001549defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1550 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1551 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1552 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001553 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001554defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1555 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1556 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1557 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001558 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001559
Tom Stellard353b3362013-05-06 23:02:12 +00001560/* int_SI_imageload for texture fetches consuming varying address parameters */
1561class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1562 (name addr_type:$addr, v32i8:$rsrc, imm),
1563 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1564>;
1565
1566class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1567 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1568 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1569>;
1570
Tom Stellard3494b7e2013-08-14 22:22:14 +00001571class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1572 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1573 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1574>;
1575
1576class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1577 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1578 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1579>;
1580
Tom Stellard16a9a202013-08-14 23:24:17 +00001581multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1582 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1583 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001584}
1585
Tom Stellard16a9a202013-08-14 23:24:17 +00001586multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1587 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1588 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1589}
1590
Tom Stellard682bfbc2013-10-10 17:11:24 +00001591defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1592defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001593
Tom Stellard682bfbc2013-10-10 17:11:24 +00001594defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1595defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001596
Tom Stellardf787ef12013-05-06 23:02:19 +00001597/* Image resource information */
1598def : Pat <
1599 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001600 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001601>;
1602
1603def : Pat <
1604 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001605 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001606>;
1607
Tom Stellard3494b7e2013-08-14 22:22:14 +00001608def : Pat <
1609 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001610 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001611>;
1612
Christian Konig4a1b9c32013-03-18 11:34:10 +00001613/********** ============================================ **********/
1614/********** Extraction, Insertion, Building and Casting **********/
1615/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001616
Christian Konig4a1b9c32013-03-18 11:34:10 +00001617foreach Index = 0-2 in {
1618 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001619 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001620 >;
1621 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001622 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001623 >;
1624
1625 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001626 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001627 >;
1628 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001629 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001630 >;
1631}
1632
1633foreach Index = 0-3 in {
1634 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001635 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001636 >;
1637 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001638 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001639 >;
1640
1641 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001642 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001643 >;
1644 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001645 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001646 >;
1647}
1648
1649foreach Index = 0-7 in {
1650 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001651 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001652 >;
1653 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001654 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001655 >;
1656
1657 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001658 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001659 >;
1660 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001661 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001662 >;
1663}
1664
1665foreach Index = 0-15 in {
1666 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001667 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001668 >;
1669 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001670 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001671 >;
1672
1673 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001674 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001675 >;
1676 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001677 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001678 >;
1679}
Tom Stellard75aadc22012-12-11 21:25:42 +00001680
Tom Stellard75aadc22012-12-11 21:25:42 +00001681def : BitConvert <i32, f32, SReg_32>;
1682def : BitConvert <i32, f32, VReg_32>;
1683
1684def : BitConvert <f32, i32, SReg_32>;
1685def : BitConvert <f32, i32, VReg_32>;
1686
Tom Stellard7512c082013-07-12 18:14:56 +00001687def : BitConvert <i64, f64, VReg_64>;
1688
1689def : BitConvert <f64, i64, VReg_64>;
1690
Tom Stellarded2f6142013-07-18 21:43:42 +00001691def : BitConvert <v2f32, v2i32, VReg_64>;
1692def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001693def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellard7ea3d6d2014-03-31 14:01:55 +00001694def : BitConvert <i64, v2i32, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001695
Tom Stellard83747202013-07-18 21:43:53 +00001696def : BitConvert <v4f32, v4i32, VReg_128>;
1697def : BitConvert <v4i32, v4f32, VReg_128>;
1698
Tom Stellard967bf582014-02-13 23:34:15 +00001699def : BitConvert <v8f32, v8i32, SReg_256>;
1700def : BitConvert <v8i32, v8f32, SReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001701def : BitConvert <v8i32, v32i8, SReg_256>;
1702def : BitConvert <v32i8, v8i32, SReg_256>;
1703def : BitConvert <v8i32, v32i8, VReg_256>;
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001704def : BitConvert <v8i32, v8f32, VReg_256>;
1705def : BitConvert <v8f32, v8i32, VReg_256>;
Tom Stellard20ee94f2013-08-14 22:22:09 +00001706def : BitConvert <v32i8, v8i32, VReg_256>;
1707
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00001708def : BitConvert <v16i32, v16f32, VReg_512>;
1709def : BitConvert <v16f32, v16i32, VReg_512>;
1710
Christian Konig8dbe6f62013-02-21 15:17:27 +00001711/********** =================== **********/
1712/********** Src & Dst modifiers **********/
1713/********** =================== **********/
1714
1715def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001716 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1717 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001718 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1719>;
1720
Michel Danzer624b02a2014-02-04 07:12:38 +00001721/********** ================================ **********/
1722/********** Floating point absolute/negative **********/
1723/********** ================================ **********/
1724
1725// Manipulate the sign bit directly, as e.g. using the source negation modifier
1726// in V_ADD_F32_e64 $src, 0, [...] does not result in -0.0 for $src == +0.0,
1727// breaking the piglit *s-floatBitsToInt-neg* tests
1728
1729// TODO: Look into not implementing isFNegFree/isFAbsFree for SI, and possibly
1730// removing these patterns
1731
1732def : Pat <
1733 (fneg (fabs f32:$src)),
1734 (V_OR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Set sign bit */
1735>;
1736
Christian Konig8dbe6f62013-02-21 15:17:27 +00001737def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001738 (fabs f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001739 (V_AND_B32_e32 $src, (V_MOV_B32_e32 0x7fffffff)) /* Clear sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001740>;
1741
1742def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001743 (fneg f32:$src),
Michel Danzer624b02a2014-02-04 07:12:38 +00001744 (V_XOR_B32_e32 $src, (V_MOV_B32_e32 0x80000000)) /* Toggle sign bit */
Christian Konig8dbe6f62013-02-21 15:17:27 +00001745>;
1746
Christian Konigc756cb992013-02-16 11:28:22 +00001747/********** ================== **********/
1748/********** Immediate Patterns **********/
1749/********** ================== **********/
1750
1751def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001752 (SGPRImm<(i32 imm)>:$imm),
1753 (S_MOV_B32 imm:$imm)
1754>;
1755
1756def : Pat <
1757 (SGPRImm<(f32 fpimm)>:$imm),
1758 (S_MOV_B32 fpimm:$imm)
1759>;
1760
1761def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001762 (i32 imm:$imm),
1763 (V_MOV_B32_e32 imm:$imm)
1764>;
1765
1766def : Pat <
1767 (f32 fpimm:$imm),
1768 (V_MOV_B32_e32 fpimm:$imm)
1769>;
1770
1771def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001772 (i1 imm:$imm),
1773 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001774>;
1775
Christian Konigb559b072013-02-16 11:28:36 +00001776def : Pat <
1777 (i64 InlineImm<i64>:$imm),
1778 (S_MOV_B64 InlineImm<i64>:$imm)
1779>;
1780
Tom Stellard75aadc22012-12-11 21:25:42 +00001781/********** ===================== **********/
1782/********** Interpolation Paterns **********/
1783/********** ===================== **********/
1784
1785def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001786 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1787 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001788>;
1789
1790def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001791 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1792 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1793 imm:$attr_chan, imm:$attr, i32:$params),
1794 (EXTRACT_SUBREG $ij, sub1),
1795 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001796>;
1797
1798/********** ================== **********/
1799/********** Intrinsic Patterns **********/
1800/********** ================== **********/
1801
1802/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001803def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001804
1805def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001806 (int_AMDGPU_div f32:$src0, f32:$src1),
1807 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001808>;
1809
1810def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001811 (fdiv f32:$src0, f32:$src1),
1812 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001813>;
1814
Tom Stellard7512c082013-07-12 18:14:56 +00001815def : Pat<
1816 (fdiv f64:$src0, f64:$src1),
1817 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1818>;
1819
Tom Stellard75aadc22012-12-11 21:25:42 +00001820def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001821 (fcos f32:$src0),
1822 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001823>;
1824
1825def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001826 (fsin f32:$src0),
1827 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001828>;
1829
1830def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001831 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001832 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001833 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1834 (EXTRACT_SUBREG $src, sub1),
1835 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001836 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001837 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1838 (EXTRACT_SUBREG $src, sub1),
1839 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001840 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001841 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1842 (EXTRACT_SUBREG $src, sub1),
1843 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001844 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001845 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1846 (EXTRACT_SUBREG $src, sub1),
1847 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001848 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001849>;
1850
Michel Danzer0cc991e2013-02-22 11:22:58 +00001851def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001852 (i32 (sext i1:$src0)),
1853 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001854>;
1855
Tom Stellardf16d38c2014-02-13 23:34:13 +00001856class Ext32Pat <SDNode ext> : Pat <
1857 (i32 (ext i1:$src0)),
Michel Danzer5d26fdf2014-02-05 09:48:05 +00001858 (V_CNDMASK_B32_e64 (i32 0), (i32 1), $src0)
1859>;
1860
Tom Stellardf16d38c2014-02-13 23:34:13 +00001861def : Ext32Pat <zext>;
1862def : Ext32Pat <anyext>;
1863
Christian Konig49374082013-03-18 11:33:55 +00001864// 1. Offset as 8bit DWORD immediate
1865def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001866 (SIload_constant v4i32:$sbase, IMM8bitDWORD:$offset),
Tom Stellard044e4182014-02-06 18:36:34 +00001867 (S_BUFFER_LOAD_DWORD_IMM $sbase, (as_dword_i32imm $offset))
Christian Konig49374082013-03-18 11:33:55 +00001868>;
1869
1870// 2. Offset loaded in an 32bit SGPR
1871def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001872 (SIload_constant v4i32:$sbase, imm:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001873 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001874>;
1875
Christian Konig7a14a472013-03-18 11:34:00 +00001876// 3. Offset in an 32Bit VGPR
1877def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00001878 (SIload_constant v4i32:$sbase, i32:$voff),
Michel Danzer13736222014-01-27 07:20:51 +00001879 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff, 0, 0, 0, 0)
Christian Konig7a14a472013-03-18 11:34:00 +00001880>;
1881
Michel Danzer8caa9042013-04-10 17:17:56 +00001882// The multiplication scales from [0,1] to the unsigned integer range
1883def : Pat <
1884 (AMDGPUurecip i32:$src0),
1885 (V_CVT_U32_F32_e32
1886 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1887 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1888>;
1889
Michel Danzer8d696172013-07-10 16:36:52 +00001890def : Pat <
1891 (int_SI_tid),
1892 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1893 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1894>;
1895
Tom Stellard75aadc22012-12-11 21:25:42 +00001896/********** ================== **********/
1897/********** VOP3 Patterns **********/
1898/********** ================== **********/
1899
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001900def : Pat <
1901 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1902 (V_MAD_F32 $src0, $src1, $src2)
1903>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001904
Michel Danzer49812b52013-07-10 16:37:07 +00001905/********** ======================= **********/
1906/********** Load/Store Patterns **********/
1907/********** ======================= **********/
1908
Matt Arsenault99ed7892014-03-19 22:19:49 +00001909multiclass DSReadPat <DS inst, ValueType vt, PatFrag frag> {
1910 def : Pat <
1911 (vt (frag (add i32:$ptr, (i32 IMM16bit:$offset)))),
1912 (inst (i1 0), $ptr, (as_i16imm $offset))
1913 >;
Tom Stellardc6f4a292013-08-26 15:05:59 +00001914
Matt Arsenault99ed7892014-03-19 22:19:49 +00001915 def : Pat <
1916 (frag i32:$src0),
1917 (vt (inst 0, $src0, 0))
1918 >;
1919}
Michel Danzer49812b52013-07-10 16:37:07 +00001920
Matt Arsenault99ed7892014-03-19 22:19:49 +00001921defm : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
1922defm : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
1923defm : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
1924defm : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
1925defm : DSReadPat <DS_READ_B32, i32, local_load>;
Matt Arsenaultb9433482014-03-19 22:19:52 +00001926defm : DSReadPat <DS_READ_B64, i64, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00001927
Matt Arsenault99ed7892014-03-19 22:19:49 +00001928multiclass DSWritePat <DS inst, ValueType vt, PatFrag frag> {
1929 def : Pat <
1930 (frag vt:$value, (add i32:$ptr, (i32 IMM16bit:$offset))),
1931 (inst (i1 0), $ptr, $value, (as_i16imm $offset))
1932 >;
1933
1934 def : Pat <
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00001935 (frag vt:$src1, i32:$src0),
Matt Arsenault99ed7892014-03-19 22:19:49 +00001936 (inst 0, $src0, $src1, 0)
1937 >;
1938}
1939
1940defm : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
1941defm : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
1942defm : DSWritePat <DS_WRITE_B32, i32, local_store>;
Matt Arsenaultd06ebd92014-03-19 22:19:54 +00001943defm : DSWritePat <DS_WRITE_B64, i64, local_store>;
Tom Stellardf3d166a2013-08-26 15:05:49 +00001944
Tom Stellard13c68ef2013-09-05 18:38:09 +00001945def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001946 (DS_ADD_U32_RTN 0, $ptr, $val, 0)>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001947
Aaron Watry372cecf2013-09-06 20:17:42 +00001948def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001949 (DS_SUB_U32_RTN 0, $ptr, $val, 0)>;
Aaron Watry372cecf2013-09-06 20:17:42 +00001950
Tom Stellard89093802013-02-07 19:39:40 +00001951/********** ================== **********/
1952/********** SMRD Patterns **********/
1953/********** ================== **********/
1954
1955multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001956
Tom Stellard89093802013-02-07 19:39:40 +00001957 // 1. Offset as 8bit DWORD immediate
1958 def : Pat <
Tom Stellard044e4182014-02-06 18:36:34 +00001959 (constant_load (add i64:$sbase, (i64 IMM8bitDWORD:$offset))),
1960 (vt (Instr_IMM $sbase, (as_dword_i32imm $offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001961 >;
1962
1963 // 2. Offset loaded in an 32bit SGPR
1964 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001965 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1966 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001967 >;
1968
1969 // 3. No offset at all
1970 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001971 (constant_load i64:$sbase),
1972 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001973 >;
1974}
1975
1976defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1977defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001978defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001979defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001980defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
Christian Konig2214f142013-03-07 09:03:38 +00001981defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001982defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1983defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Tom Stellard89093802013-02-07 19:39:40 +00001984
Tom Stellard556d9aa2013-06-03 17:39:37 +00001985//===----------------------------------------------------------------------===//
1986// MUBUF Patterns
1987//===----------------------------------------------------------------------===//
1988
Tom Stellard07a10a32013-06-03 17:39:43 +00001989multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1990 PatFrag global_ld, PatFrag constant_ld> {
1991 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00001992 (vt (global_ld (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset))),
Tom Stellard11624bc2014-02-06 18:36:38 +00001993 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
1994 >;
1995
1996 def : Pat <
Tom Stellard07a10a32013-06-03 17:39:43 +00001997 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1998 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1999 >;
2000
2001 def : Pat <
2002 (vt (global_ld i64:$ptr)),
2003 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2004 >;
2005
2006 def : Pat <
2007 (vt (global_ld (add i64:$ptr, i64:$offset))),
2008 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2009 >;
2010
2011 def : Pat <
2012 (vt (constant_ld (add i64:$ptr, i64:$offset))),
2013 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
2014 >;
2015}
2016
Tom Stellard9f950332013-07-23 01:48:35 +00002017defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
2018 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002019defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00002020 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00002021defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
2022 sextloadi16_global, sextloadi16_constant>;
2023defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
2024 az_extloadi16_global, az_extloadi16_constant>;
2025defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
2026 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00002027defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2028 global_load, constant_load>;
2029defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
2030 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00002031defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
2032 global_load, constant_load>;
2033defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
2034 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00002035
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002036multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00002037
2038 def : Pat <
Tom Stellarde2367942014-02-06 18:36:41 +00002039 (st vt:$value, (mubuf_vaddr_offset i64:$ptr, i64:$offset, IMM12bit:$imm_offset)),
2040 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, (as_i16imm $imm_offset))
2041 >;
2042
2043 def : Pat <
Tom Stellard2937cbc2014-02-06 18:36:39 +00002044 (st vt:$value, (add i64:$ptr, IMM12bit:$offset)),
2045 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
2046 >;
2047
2048 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002049 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002050 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
2051 >;
2052
2053 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002054 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00002055 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
2056 >;
2057}
2058
Tom Stellardd3ee8c12013-08-16 01:12:06 +00002059defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
2060defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
2061defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
2062defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
2063defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
2064defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00002065
Michel Danzer13736222014-01-27 07:20:51 +00002066// BUFFER_LOAD_DWORD*, addr64=0
2067multiclass MUBUF_Load_Dword <ValueType vt, MUBUF offset, MUBUF offen, MUBUF idxen,
2068 MUBUF bothen> {
2069
2070 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002071 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002072 imm:$offset, 0, 0, imm:$glc, imm:$slc,
2073 imm:$tfe)),
2074 (offset $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2075 (as_i1imm $slc), (as_i1imm $tfe))
2076 >;
2077
2078 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002079 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002080 imm, 1, 0, imm:$glc, imm:$slc,
2081 imm:$tfe)),
2082 (offen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2083 (as_i1imm $tfe))
2084 >;
2085
2086 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002087 (vt (int_SI_buffer_load_dword v4i32:$rsrc, i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002088 imm:$offset, 0, 1, imm:$glc, imm:$slc,
2089 imm:$tfe)),
2090 (idxen $rsrc, $vaddr, (as_i16imm $offset), $soffset, (as_i1imm $glc),
2091 (as_i1imm $slc), (as_i1imm $tfe))
2092 >;
2093
2094 def : Pat <
Tom Stellard868fd922014-04-17 21:00:11 +00002095 (vt (int_SI_buffer_load_dword v4i32:$rsrc, v2i32:$vaddr, i32:$soffset,
Michel Danzer13736222014-01-27 07:20:51 +00002096 imm, 1, 1, imm:$glc, imm:$slc,
2097 imm:$tfe)),
2098 (bothen $rsrc, $vaddr, $soffset, (as_i1imm $glc), (as_i1imm $slc),
2099 (as_i1imm $tfe))
2100 >;
2101}
2102
2103defm : MUBUF_Load_Dword <i32, BUFFER_LOAD_DWORD_OFFSET, BUFFER_LOAD_DWORD_OFFEN,
2104 BUFFER_LOAD_DWORD_IDXEN, BUFFER_LOAD_DWORD_BOTHEN>;
2105defm : MUBUF_Load_Dword <v2i32, BUFFER_LOAD_DWORDX2_OFFSET, BUFFER_LOAD_DWORDX2_OFFEN,
2106 BUFFER_LOAD_DWORDX2_IDXEN, BUFFER_LOAD_DWORDX2_BOTHEN>;
2107defm : MUBUF_Load_Dword <v4i32, BUFFER_LOAD_DWORDX4_OFFSET, BUFFER_LOAD_DWORDX4_OFFEN,
2108 BUFFER_LOAD_DWORDX4_IDXEN, BUFFER_LOAD_DWORDX4_BOTHEN>;
2109
Tom Stellardafcf12f2013-09-12 02:55:14 +00002110//===----------------------------------------------------------------------===//
2111// MTBUF Patterns
2112//===----------------------------------------------------------------------===//
2113
2114// TBUFFER_STORE_FORMAT_*, addr64=0
2115class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
Tom Stellard868fd922014-04-17 21:00:11 +00002116 (SItbuffer_store v4i32:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
Tom Stellardafcf12f2013-09-12 02:55:14 +00002117 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2118 imm:$nfmt, imm:$offen, imm:$idxen,
2119 imm:$glc, imm:$slc, imm:$tfe),
2120 (opcode
2121 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2122 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2123 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2124>;
2125
2126def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2127def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2128def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2129def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2130
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002131let Predicates = [isCI] in {
2132
2133// Sea island new arithmetic instructinos
2134let neverHasSideEffects = 1 in {
2135defm V_TRUNC_F64 : VOP1_64 <0x00000017, "V_TRUNC_F64",
2136 [(set f64:$dst, (ftrunc f64:$src0))]
2137>;
2138defm V_CEIL_F64 : VOP1_64 <0x00000018, "V_CEIL_F64",
2139 [(set f64:$dst, (fceil f64:$src0))]
2140>;
2141defm V_FLOOR_F64 : VOP1_64 <0x0000001A, "V_FLOOR_F64",
2142 [(set f64:$dst, (ffloor f64:$src0))]
2143>;
Matt Arsenaulta90d22f2014-04-17 17:06:37 +00002144defm V_RNDNE_F64 : VOP1_64 <0x00000019, "V_RNDNE_F64",
2145 [(set f64:$dst, (frint f64:$src0))]
2146>;
Matt Arsenault41e2f2b2014-02-24 21:01:28 +00002147
2148def V_QSAD_PK_U16_U8 : VOP3_32 <0x00000173, "V_QSAD_PK_U16_U8", []>;
2149def V_MQSAD_U16_U8 : VOP3_32 <0x000000172, "V_MQSAD_U16_U8", []>;
2150def V_MQSAD_U32_U8 : VOP3_32 <0x00000175, "V_MQSAD_U32_U8", []>;
2151def V_MAD_U64_U32 : VOP3_64 <0x00000176, "V_MAD_U64_U32", []>;
2152
2153// XXX - Does this set VCC?
2154def V_MAD_I64_I32 : VOP3_64 <0x00000177, "V_MAD_I64_I32", []>;
2155} // End neverHasSideEffects = 1
2156
2157// Remaining instructions:
2158// FLAT_*
2159// S_CBRANCH_CDBGUSER
2160// S_CBRANCH_CDBGSYS
2161// S_CBRANCH_CDBGSYS_OR_USER
2162// S_CBRANCH_CDBGSYS_AND_USER
2163// S_DCACHE_INV_VOL
2164// V_EXP_LEGACY_F32
2165// V_LOG_LEGACY_F32
2166// DS_NOP
2167// DS_GWS_SEMA_RELEASE_ALL
2168// DS_WRAP_RTN_B32
2169// DS_CNDXCHG32_RTN_B64
2170// DS_WRITE_B96
2171// DS_WRITE_B128
2172// DS_CONDXCHG32_RTN_B128
2173// DS_READ_B96
2174// DS_READ_B128
2175// BUFFER_LOAD_DWORDX3
2176// BUFFER_STORE_DWORDX3
2177
2178} // End Predicates = [isCI]
2179
2180
Christian Konig2989ffc2013-03-18 11:34:16 +00002181/********** ====================== **********/
2182/********** Indirect adressing **********/
2183/********** ====================== **********/
2184
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002185multiclass SI_INDIRECT_Pattern <ValueType vt, ValueType eltvt, SI_INDIRECT_DST IndDst> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002186
Christian Konig2989ffc2013-03-18 11:34:16 +00002187 // 1. Extract with offset
2188 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002189 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002190 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002191 >;
2192
2193 // 2. Extract without offset
2194 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002195 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002196 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002197 >;
2198
2199 // 3. Insert with offset
2200 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002201 (vector_insert vt:$vec, eltvt:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002202 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002203 >;
2204
2205 // 4. Insert without offset
2206 def : Pat<
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002207 (vector_insert vt:$vec, eltvt:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002208 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002209 >;
2210}
2211
Matt Arsenaultf5958dd2014-02-02 00:05:35 +00002212defm : SI_INDIRECT_Pattern <v2f32, f32, SI_INDIRECT_DST_V2>;
2213defm : SI_INDIRECT_Pattern <v4f32, f32, SI_INDIRECT_DST_V4>;
2214defm : SI_INDIRECT_Pattern <v8f32, f32, SI_INDIRECT_DST_V8>;
2215defm : SI_INDIRECT_Pattern <v16f32, f32, SI_INDIRECT_DST_V16>;
2216
2217defm : SI_INDIRECT_Pattern <v2i32, i32, SI_INDIRECT_DST_V2>;
2218defm : SI_INDIRECT_Pattern <v4i32, i32, SI_INDIRECT_DST_V4>;
2219defm : SI_INDIRECT_Pattern <v8i32, i32, SI_INDIRECT_DST_V8>;
2220defm : SI_INDIRECT_Pattern <v16i32, i32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002221
Christian Konig08f59292013-03-27 15:27:31 +00002222/********** =============== **********/
2223/********** Conditions **********/
2224/********** =============== **********/
2225
2226def : Pat<
2227 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002228 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002229>;
2230
2231def : Pat<
2232 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002233 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002234>;
2235
Tom Stellard81d871d2013-11-13 23:36:50 +00002236//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002237// Miscellaneous Patterns
2238//===----------------------------------------------------------------------===//
2239
2240def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002241 (i32 (trunc i64:$a)),
2242 (EXTRACT_SUBREG $a, sub0)
2243>;
2244
Michel Danzerbf1a6412014-01-28 03:01:16 +00002245def : Pat <
2246 (i1 (trunc i32:$a)),
2247 (V_CMP_EQ_I32_e64 (V_AND_B32_e32 (i32 1), $a), 1)
2248>;
2249
Matt Arsenault04fca442013-11-18 20:09:37 +00002250// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2251// case, the sgpr-copies pass will fix this to use the vector version.
2252def : Pat <
2253 (i32 (addc i32:$src0, i32:$src1)),
2254 (S_ADD_I32 $src0, $src1)
2255>;
2256
Tom Stellardfb961692013-10-23 00:44:19 +00002257//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002258// Miscellaneous Optimization Patterns
2259//============================================================================//
2260
2261def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2262
Tom Stellard75aadc22012-12-11 21:25:42 +00002263} // End isSI predicate