blob: c0ad398dbee15b0bb33e2d8fca899f377efdbf29 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstructions.td - SI Instruction Defintions ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9// This file was originally auto-generated from a GPU register header file and
10// all the instruction definitions were originally commented out. Instructions
11// that are not yet supported remain commented out.
12//===----------------------------------------------------------------------===//
13
Michel Danzere9bb18b2013-02-14 19:03:25 +000014class InterpSlots {
15int P0 = 2;
16int P10 = 0;
17int P20 = 1;
18}
19def INTERP : InterpSlots;
20
21def InterpSlot : Operand<i32> {
22 let PrintMethod = "printInterpSlot";
23}
24
Michel Danzer6064f572014-01-27 07:20:44 +000025def SendMsgImm : Operand<i32> {
26 let PrintMethod = "printSendMsg";
27}
28
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000029def isSI : Predicate<"Subtarget.getGeneration() "
Tom Stellard6e1ee472013-10-29 16:37:28 +000030 ">= AMDGPUSubtarget::SOUTHERN_ISLANDS">;
Tom Stellard75aadc22012-12-11 21:25:42 +000031
Vincent Lejeuned6cbede2013-10-13 17:56:28 +000032def WAIT_FLAG : InstFlag<"printWaitFlag">;
33
Tom Stellard75aadc22012-12-11 21:25:42 +000034let Predicates = [isSI] in {
35
36let neverHasSideEffects = 1 in {
Christian Konig76edd4f2013-02-26 17:52:29 +000037
38let isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +000039def S_MOV_B32 : SOP1_32 <0x00000003, "S_MOV_B32", []>;
40def S_MOV_B64 : SOP1_64 <0x00000004, "S_MOV_B64", []>;
41def S_CMOV_B32 : SOP1_32 <0x00000005, "S_CMOV_B32", []>;
42def S_CMOV_B64 : SOP1_64 <0x00000006, "S_CMOV_B64", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +000043} // End isMoveImm = 1
44
Tom Stellard75aadc22012-12-11 21:25:42 +000045def S_NOT_B32 : SOP1_32 <0x00000007, "S_NOT_B32", []>;
46def S_NOT_B64 : SOP1_64 <0x00000008, "S_NOT_B64", []>;
47def S_WQM_B32 : SOP1_32 <0x00000009, "S_WQM_B32", []>;
48def S_WQM_B64 : SOP1_64 <0x0000000a, "S_WQM_B64", []>;
49def S_BREV_B32 : SOP1_32 <0x0000000b, "S_BREV_B32", []>;
50def S_BREV_B64 : SOP1_64 <0x0000000c, "S_BREV_B64", []>;
51} // End neverHasSideEffects = 1
Christian Konig76edd4f2013-02-26 17:52:29 +000052
Tom Stellard75aadc22012-12-11 21:25:42 +000053////def S_BCNT0_I32_B32 : SOP1_BCNT0 <0x0000000d, "S_BCNT0_I32_B32", []>;
54////def S_BCNT0_I32_B64 : SOP1_BCNT0 <0x0000000e, "S_BCNT0_I32_B64", []>;
55////def S_BCNT1_I32_B32 : SOP1_BCNT1 <0x0000000f, "S_BCNT1_I32_B32", []>;
56////def S_BCNT1_I32_B64 : SOP1_BCNT1 <0x00000010, "S_BCNT1_I32_B64", []>;
57////def S_FF0_I32_B32 : SOP1_FF0 <0x00000011, "S_FF0_I32_B32", []>;
58////def S_FF0_I32_B64 : SOP1_FF0 <0x00000012, "S_FF0_I32_B64", []>;
59////def S_FF1_I32_B32 : SOP1_FF1 <0x00000013, "S_FF1_I32_B32", []>;
60////def S_FF1_I32_B64 : SOP1_FF1 <0x00000014, "S_FF1_I32_B64", []>;
61//def S_FLBIT_I32_B32 : SOP1_32 <0x00000015, "S_FLBIT_I32_B32", []>;
62//def S_FLBIT_I32_B64 : SOP1_32 <0x00000016, "S_FLBIT_I32_B64", []>;
63def S_FLBIT_I32 : SOP1_32 <0x00000017, "S_FLBIT_I32", []>;
64//def S_FLBIT_I32_I64 : SOP1_32 <0x00000018, "S_FLBIT_I32_I64", []>;
65//def S_SEXT_I32_I8 : SOP1_32 <0x00000019, "S_SEXT_I32_I8", []>;
66//def S_SEXT_I32_I16 : SOP1_32 <0x0000001a, "S_SEXT_I32_I16", []>;
67////def S_BITSET0_B32 : SOP1_BITSET0 <0x0000001b, "S_BITSET0_B32", []>;
68////def S_BITSET0_B64 : SOP1_BITSET0 <0x0000001c, "S_BITSET0_B64", []>;
69////def S_BITSET1_B32 : SOP1_BITSET1 <0x0000001d, "S_BITSET1_B32", []>;
70////def S_BITSET1_B64 : SOP1_BITSET1 <0x0000001e, "S_BITSET1_B64", []>;
71def S_GETPC_B64 : SOP1_64 <0x0000001f, "S_GETPC_B64", []>;
72def S_SETPC_B64 : SOP1_64 <0x00000020, "S_SETPC_B64", []>;
73def S_SWAPPC_B64 : SOP1_64 <0x00000021, "S_SWAPPC_B64", []>;
74def S_RFE_B64 : SOP1_64 <0x00000022, "S_RFE_B64", []>;
75
76let hasSideEffects = 1, Uses = [EXEC], Defs = [EXEC] in {
77
78def S_AND_SAVEEXEC_B64 : SOP1_64 <0x00000024, "S_AND_SAVEEXEC_B64", []>;
79def S_OR_SAVEEXEC_B64 : SOP1_64 <0x00000025, "S_OR_SAVEEXEC_B64", []>;
80def S_XOR_SAVEEXEC_B64 : SOP1_64 <0x00000026, "S_XOR_SAVEEXEC_B64", []>;
81def S_ANDN2_SAVEEXEC_B64 : SOP1_64 <0x00000027, "S_ANDN2_SAVEEXEC_B64", []>;
82def S_ORN2_SAVEEXEC_B64 : SOP1_64 <0x00000028, "S_ORN2_SAVEEXEC_B64", []>;
83def S_NAND_SAVEEXEC_B64 : SOP1_64 <0x00000029, "S_NAND_SAVEEXEC_B64", []>;
84def S_NOR_SAVEEXEC_B64 : SOP1_64 <0x0000002a, "S_NOR_SAVEEXEC_B64", []>;
85def S_XNOR_SAVEEXEC_B64 : SOP1_64 <0x0000002b, "S_XNOR_SAVEEXEC_B64", []>;
86
87} // End hasSideEffects = 1
88
89def S_QUADMASK_B32 : SOP1_32 <0x0000002c, "S_QUADMASK_B32", []>;
90def S_QUADMASK_B64 : SOP1_64 <0x0000002d, "S_QUADMASK_B64", []>;
91def S_MOVRELS_B32 : SOP1_32 <0x0000002e, "S_MOVRELS_B32", []>;
92def S_MOVRELS_B64 : SOP1_64 <0x0000002f, "S_MOVRELS_B64", []>;
93def S_MOVRELD_B32 : SOP1_32 <0x00000030, "S_MOVRELD_B32", []>;
94def S_MOVRELD_B64 : SOP1_64 <0x00000031, "S_MOVRELD_B64", []>;
95//def S_CBRANCH_JOIN : SOP1_ <0x00000032, "S_CBRANCH_JOIN", []>;
96def S_MOV_REGRD_B32 : SOP1_32 <0x00000033, "S_MOV_REGRD_B32", []>;
97def S_ABS_I32 : SOP1_32 <0x00000034, "S_ABS_I32", []>;
98def S_MOV_FED_B32 : SOP1_32 <0x00000035, "S_MOV_FED_B32", []>;
99def S_MOVK_I32 : SOPK_32 <0x00000000, "S_MOVK_I32", []>;
100def S_CMOVK_I32 : SOPK_32 <0x00000002, "S_CMOVK_I32", []>;
101
102/*
103This instruction is disabled for now until we can figure out how to teach
104the instruction selector to correctly use the S_CMP* vs V_CMP*
105instructions.
106
107When this instruction is enabled the code generator sometimes produces this
108invalid sequence:
109
110SCC = S_CMPK_EQ_I32 SGPR0, imm
111VCC = COPY SCC
112VGPR0 = V_CNDMASK VCC, VGPR0, VGPR1
113
114def S_CMPK_EQ_I32 : SOPK <
115 0x00000003, (outs SCCReg:$dst), (ins SReg_32:$src0, i32imm:$src1),
116 "S_CMPK_EQ_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000117 [(set i1:$dst, (setcc i32:$src0, imm:$src1, SETEQ))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000118>;
119*/
120
Christian Konig76edd4f2013-02-26 17:52:29 +0000121let isCompare = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000122def S_CMPK_LG_I32 : SOPK_32 <0x00000004, "S_CMPK_LG_I32", []>;
123def S_CMPK_GT_I32 : SOPK_32 <0x00000005, "S_CMPK_GT_I32", []>;
124def S_CMPK_GE_I32 : SOPK_32 <0x00000006, "S_CMPK_GE_I32", []>;
125def S_CMPK_LT_I32 : SOPK_32 <0x00000007, "S_CMPK_LT_I32", []>;
126def S_CMPK_LE_I32 : SOPK_32 <0x00000008, "S_CMPK_LE_I32", []>;
127def S_CMPK_EQ_U32 : SOPK_32 <0x00000009, "S_CMPK_EQ_U32", []>;
128def S_CMPK_LG_U32 : SOPK_32 <0x0000000a, "S_CMPK_LG_U32", []>;
129def S_CMPK_GT_U32 : SOPK_32 <0x0000000b, "S_CMPK_GT_U32", []>;
130def S_CMPK_GE_U32 : SOPK_32 <0x0000000c, "S_CMPK_GE_U32", []>;
131def S_CMPK_LT_U32 : SOPK_32 <0x0000000d, "S_CMPK_LT_U32", []>;
132def S_CMPK_LE_U32 : SOPK_32 <0x0000000e, "S_CMPK_LE_U32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000133} // End isCompare = 1
134
Matt Arsenault3383eec2013-11-14 22:32:49 +0000135let Defs = [SCC], isCommutable = 1 in {
136 def S_ADDK_I32 : SOPK_32 <0x0000000f, "S_ADDK_I32", []>;
137 def S_MULK_I32 : SOPK_32 <0x00000010, "S_MULK_I32", []>;
138}
139
Tom Stellard75aadc22012-12-11 21:25:42 +0000140//def S_CBRANCH_I_FORK : SOPK_ <0x00000011, "S_CBRANCH_I_FORK", []>;
141def S_GETREG_B32 : SOPK_32 <0x00000012, "S_GETREG_B32", []>;
142def S_SETREG_B32 : SOPK_32 <0x00000013, "S_SETREG_B32", []>;
143def S_GETREG_REGRD_B32 : SOPK_32 <0x00000014, "S_GETREG_REGRD_B32", []>;
144//def S_SETREG_IMM32_B32 : SOPK_32 <0x00000015, "S_SETREG_IMM32_B32", []>;
145//def EXP : EXP_ <0x00000000, "EXP", []>;
146
Christian Konig76edd4f2013-02-26 17:52:29 +0000147let isCompare = 1 in {
148
Christian Konigb19849a2013-02-21 15:17:04 +0000149defm V_CMP_F_F32 : VOPC_32 <0x00000000, "V_CMP_F_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000150defm V_CMP_LT_F32 : VOPC_32 <0x00000001, "V_CMP_LT_F32", f32, COND_OLT>;
151defm V_CMP_EQ_F32 : VOPC_32 <0x00000002, "V_CMP_EQ_F32", f32, COND_OEQ>;
152defm V_CMP_LE_F32 : VOPC_32 <0x00000003, "V_CMP_LE_F32", f32, COND_OLE>;
153defm V_CMP_GT_F32 : VOPC_32 <0x00000004, "V_CMP_GT_F32", f32, COND_OGT>;
154defm V_CMP_LG_F32 : VOPC_32 <0x00000005, "V_CMP_LG_F32">;
155defm V_CMP_GE_F32 : VOPC_32 <0x00000006, "V_CMP_GE_F32", f32, COND_OGE>;
156defm V_CMP_O_F32 : VOPC_32 <0x00000007, "V_CMP_O_F32", f32, COND_O>;
157defm V_CMP_U_F32 : VOPC_32 <0x00000008, "V_CMP_U_F32", f32, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000158defm V_CMP_NGE_F32 : VOPC_32 <0x00000009, "V_CMP_NGE_F32">;
159defm V_CMP_NLG_F32 : VOPC_32 <0x0000000a, "V_CMP_NLG_F32">;
160defm V_CMP_NGT_F32 : VOPC_32 <0x0000000b, "V_CMP_NGT_F32">;
161defm V_CMP_NLE_F32 : VOPC_32 <0x0000000c, "V_CMP_NLE_F32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000162defm V_CMP_NEQ_F32 : VOPC_32 <0x0000000d, "V_CMP_NEQ_F32", f32, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000163defm V_CMP_NLT_F32 : VOPC_32 <0x0000000e, "V_CMP_NLT_F32">;
164defm V_CMP_TRU_F32 : VOPC_32 <0x0000000f, "V_CMP_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000165
Christian Konig76edd4f2013-02-26 17:52:29 +0000166let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000167
Christian Konigb19849a2013-02-21 15:17:04 +0000168defm V_CMPX_F_F32 : VOPC_32 <0x00000010, "V_CMPX_F_F32">;
169defm V_CMPX_LT_F32 : VOPC_32 <0x00000011, "V_CMPX_LT_F32">;
170defm V_CMPX_EQ_F32 : VOPC_32 <0x00000012, "V_CMPX_EQ_F32">;
171defm V_CMPX_LE_F32 : VOPC_32 <0x00000013, "V_CMPX_LE_F32">;
172defm V_CMPX_GT_F32 : VOPC_32 <0x00000014, "V_CMPX_GT_F32">;
173defm V_CMPX_LG_F32 : VOPC_32 <0x00000015, "V_CMPX_LG_F32">;
174defm V_CMPX_GE_F32 : VOPC_32 <0x00000016, "V_CMPX_GE_F32">;
175defm V_CMPX_O_F32 : VOPC_32 <0x00000017, "V_CMPX_O_F32">;
176defm V_CMPX_U_F32 : VOPC_32 <0x00000018, "V_CMPX_U_F32">;
177defm V_CMPX_NGE_F32 : VOPC_32 <0x00000019, "V_CMPX_NGE_F32">;
178defm V_CMPX_NLG_F32 : VOPC_32 <0x0000001a, "V_CMPX_NLG_F32">;
179defm V_CMPX_NGT_F32 : VOPC_32 <0x0000001b, "V_CMPX_NGT_F32">;
180defm V_CMPX_NLE_F32 : VOPC_32 <0x0000001c, "V_CMPX_NLE_F32">;
181defm V_CMPX_NEQ_F32 : VOPC_32 <0x0000001d, "V_CMPX_NEQ_F32">;
182defm V_CMPX_NLT_F32 : VOPC_32 <0x0000001e, "V_CMPX_NLT_F32">;
183defm V_CMPX_TRU_F32 : VOPC_32 <0x0000001f, "V_CMPX_TRU_F32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000184
Christian Konig76edd4f2013-02-26 17:52:29 +0000185} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000186
Christian Konigb19849a2013-02-21 15:17:04 +0000187defm V_CMP_F_F64 : VOPC_64 <0x00000020, "V_CMP_F_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000188defm V_CMP_LT_F64 : VOPC_64 <0x00000021, "V_CMP_LT_F64", f64, COND_OLT>;
189defm V_CMP_EQ_F64 : VOPC_64 <0x00000022, "V_CMP_EQ_F64", f64, COND_OEQ>;
190defm V_CMP_LE_F64 : VOPC_64 <0x00000023, "V_CMP_LE_F64", f64, COND_OLE>;
191defm V_CMP_GT_F64 : VOPC_64 <0x00000024, "V_CMP_GT_F64", f64, COND_OGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000192defm V_CMP_LG_F64 : VOPC_64 <0x00000025, "V_CMP_LG_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000193defm V_CMP_GE_F64 : VOPC_64 <0x00000026, "V_CMP_GE_F64", f64, COND_OGE>;
194defm V_CMP_O_F64 : VOPC_64 <0x00000027, "V_CMP_O_F64", f64, COND_O>;
195defm V_CMP_U_F64 : VOPC_64 <0x00000028, "V_CMP_U_F64", f64, COND_UO>;
Christian Konigb19849a2013-02-21 15:17:04 +0000196defm V_CMP_NGE_F64 : VOPC_64 <0x00000029, "V_CMP_NGE_F64">;
197defm V_CMP_NLG_F64 : VOPC_64 <0x0000002a, "V_CMP_NLG_F64">;
198defm V_CMP_NGT_F64 : VOPC_64 <0x0000002b, "V_CMP_NGT_F64">;
199defm V_CMP_NLE_F64 : VOPC_64 <0x0000002c, "V_CMP_NLE_F64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000200defm V_CMP_NEQ_F64 : VOPC_64 <0x0000002d, "V_CMP_NEQ_F64", f64, COND_UNE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000201defm V_CMP_NLT_F64 : VOPC_64 <0x0000002e, "V_CMP_NLT_F64">;
202defm V_CMP_TRU_F64 : VOPC_64 <0x0000002f, "V_CMP_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000203
Christian Konig76edd4f2013-02-26 17:52:29 +0000204let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000205
Christian Konigb19849a2013-02-21 15:17:04 +0000206defm V_CMPX_F_F64 : VOPC_64 <0x00000030, "V_CMPX_F_F64">;
207defm V_CMPX_LT_F64 : VOPC_64 <0x00000031, "V_CMPX_LT_F64">;
208defm V_CMPX_EQ_F64 : VOPC_64 <0x00000032, "V_CMPX_EQ_F64">;
209defm V_CMPX_LE_F64 : VOPC_64 <0x00000033, "V_CMPX_LE_F64">;
210defm V_CMPX_GT_F64 : VOPC_64 <0x00000034, "V_CMPX_GT_F64">;
211defm V_CMPX_LG_F64 : VOPC_64 <0x00000035, "V_CMPX_LG_F64">;
212defm V_CMPX_GE_F64 : VOPC_64 <0x00000036, "V_CMPX_GE_F64">;
213defm V_CMPX_O_F64 : VOPC_64 <0x00000037, "V_CMPX_O_F64">;
214defm V_CMPX_U_F64 : VOPC_64 <0x00000038, "V_CMPX_U_F64">;
215defm V_CMPX_NGE_F64 : VOPC_64 <0x00000039, "V_CMPX_NGE_F64">;
216defm V_CMPX_NLG_F64 : VOPC_64 <0x0000003a, "V_CMPX_NLG_F64">;
217defm V_CMPX_NGT_F64 : VOPC_64 <0x0000003b, "V_CMPX_NGT_F64">;
218defm V_CMPX_NLE_F64 : VOPC_64 <0x0000003c, "V_CMPX_NLE_F64">;
219defm V_CMPX_NEQ_F64 : VOPC_64 <0x0000003d, "V_CMPX_NEQ_F64">;
220defm V_CMPX_NLT_F64 : VOPC_64 <0x0000003e, "V_CMPX_NLT_F64">;
221defm V_CMPX_TRU_F64 : VOPC_64 <0x0000003f, "V_CMPX_TRU_F64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000222
Christian Konig76edd4f2013-02-26 17:52:29 +0000223} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000224
Christian Konigb19849a2013-02-21 15:17:04 +0000225defm V_CMPS_F_F32 : VOPC_32 <0x00000040, "V_CMPS_F_F32">;
226defm V_CMPS_LT_F32 : VOPC_32 <0x00000041, "V_CMPS_LT_F32">;
227defm V_CMPS_EQ_F32 : VOPC_32 <0x00000042, "V_CMPS_EQ_F32">;
228defm V_CMPS_LE_F32 : VOPC_32 <0x00000043, "V_CMPS_LE_F32">;
229defm V_CMPS_GT_F32 : VOPC_32 <0x00000044, "V_CMPS_GT_F32">;
230defm V_CMPS_LG_F32 : VOPC_32 <0x00000045, "V_CMPS_LG_F32">;
231defm V_CMPS_GE_F32 : VOPC_32 <0x00000046, "V_CMPS_GE_F32">;
232defm V_CMPS_O_F32 : VOPC_32 <0x00000047, "V_CMPS_O_F32">;
233defm V_CMPS_U_F32 : VOPC_32 <0x00000048, "V_CMPS_U_F32">;
234defm V_CMPS_NGE_F32 : VOPC_32 <0x00000049, "V_CMPS_NGE_F32">;
235defm V_CMPS_NLG_F32 : VOPC_32 <0x0000004a, "V_CMPS_NLG_F32">;
236defm V_CMPS_NGT_F32 : VOPC_32 <0x0000004b, "V_CMPS_NGT_F32">;
237defm V_CMPS_NLE_F32 : VOPC_32 <0x0000004c, "V_CMPS_NLE_F32">;
238defm V_CMPS_NEQ_F32 : VOPC_32 <0x0000004d, "V_CMPS_NEQ_F32">;
239defm V_CMPS_NLT_F32 : VOPC_32 <0x0000004e, "V_CMPS_NLT_F32">;
240defm V_CMPS_TRU_F32 : VOPC_32 <0x0000004f, "V_CMPS_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000241
242let hasSideEffects = 1, Defs = [EXEC] in {
243
Christian Konigb19849a2013-02-21 15:17:04 +0000244defm V_CMPSX_F_F32 : VOPC_32 <0x00000050, "V_CMPSX_F_F32">;
245defm V_CMPSX_LT_F32 : VOPC_32 <0x00000051, "V_CMPSX_LT_F32">;
246defm V_CMPSX_EQ_F32 : VOPC_32 <0x00000052, "V_CMPSX_EQ_F32">;
247defm V_CMPSX_LE_F32 : VOPC_32 <0x00000053, "V_CMPSX_LE_F32">;
248defm V_CMPSX_GT_F32 : VOPC_32 <0x00000054, "V_CMPSX_GT_F32">;
249defm V_CMPSX_LG_F32 : VOPC_32 <0x00000055, "V_CMPSX_LG_F32">;
250defm V_CMPSX_GE_F32 : VOPC_32 <0x00000056, "V_CMPSX_GE_F32">;
251defm V_CMPSX_O_F32 : VOPC_32 <0x00000057, "V_CMPSX_O_F32">;
252defm V_CMPSX_U_F32 : VOPC_32 <0x00000058, "V_CMPSX_U_F32">;
253defm V_CMPSX_NGE_F32 : VOPC_32 <0x00000059, "V_CMPSX_NGE_F32">;
254defm V_CMPSX_NLG_F32 : VOPC_32 <0x0000005a, "V_CMPSX_NLG_F32">;
255defm V_CMPSX_NGT_F32 : VOPC_32 <0x0000005b, "V_CMPSX_NGT_F32">;
256defm V_CMPSX_NLE_F32 : VOPC_32 <0x0000005c, "V_CMPSX_NLE_F32">;
257defm V_CMPSX_NEQ_F32 : VOPC_32 <0x0000005d, "V_CMPSX_NEQ_F32">;
258defm V_CMPSX_NLT_F32 : VOPC_32 <0x0000005e, "V_CMPSX_NLT_F32">;
259defm V_CMPSX_TRU_F32 : VOPC_32 <0x0000005f, "V_CMPSX_TRU_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000260
261} // End hasSideEffects = 1, Defs = [EXEC]
262
Christian Konigb19849a2013-02-21 15:17:04 +0000263defm V_CMPS_F_F64 : VOPC_64 <0x00000060, "V_CMPS_F_F64">;
264defm V_CMPS_LT_F64 : VOPC_64 <0x00000061, "V_CMPS_LT_F64">;
265defm V_CMPS_EQ_F64 : VOPC_64 <0x00000062, "V_CMPS_EQ_F64">;
266defm V_CMPS_LE_F64 : VOPC_64 <0x00000063, "V_CMPS_LE_F64">;
267defm V_CMPS_GT_F64 : VOPC_64 <0x00000064, "V_CMPS_GT_F64">;
268defm V_CMPS_LG_F64 : VOPC_64 <0x00000065, "V_CMPS_LG_F64">;
269defm V_CMPS_GE_F64 : VOPC_64 <0x00000066, "V_CMPS_GE_F64">;
270defm V_CMPS_O_F64 : VOPC_64 <0x00000067, "V_CMPS_O_F64">;
271defm V_CMPS_U_F64 : VOPC_64 <0x00000068, "V_CMPS_U_F64">;
272defm V_CMPS_NGE_F64 : VOPC_64 <0x00000069, "V_CMPS_NGE_F64">;
273defm V_CMPS_NLG_F64 : VOPC_64 <0x0000006a, "V_CMPS_NLG_F64">;
274defm V_CMPS_NGT_F64 : VOPC_64 <0x0000006b, "V_CMPS_NGT_F64">;
275defm V_CMPS_NLE_F64 : VOPC_64 <0x0000006c, "V_CMPS_NLE_F64">;
276defm V_CMPS_NEQ_F64 : VOPC_64 <0x0000006d, "V_CMPS_NEQ_F64">;
277defm V_CMPS_NLT_F64 : VOPC_64 <0x0000006e, "V_CMPS_NLT_F64">;
278defm V_CMPS_TRU_F64 : VOPC_64 <0x0000006f, "V_CMPS_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000279
280let hasSideEffects = 1, Defs = [EXEC] in {
281
Christian Konigb19849a2013-02-21 15:17:04 +0000282defm V_CMPSX_F_F64 : VOPC_64 <0x00000070, "V_CMPSX_F_F64">;
283defm V_CMPSX_LT_F64 : VOPC_64 <0x00000071, "V_CMPSX_LT_F64">;
284defm V_CMPSX_EQ_F64 : VOPC_64 <0x00000072, "V_CMPSX_EQ_F64">;
285defm V_CMPSX_LE_F64 : VOPC_64 <0x00000073, "V_CMPSX_LE_F64">;
286defm V_CMPSX_GT_F64 : VOPC_64 <0x00000074, "V_CMPSX_GT_F64">;
287defm V_CMPSX_LG_F64 : VOPC_64 <0x00000075, "V_CMPSX_LG_F64">;
288defm V_CMPSX_GE_F64 : VOPC_64 <0x00000076, "V_CMPSX_GE_F64">;
289defm V_CMPSX_O_F64 : VOPC_64 <0x00000077, "V_CMPSX_O_F64">;
290defm V_CMPSX_U_F64 : VOPC_64 <0x00000078, "V_CMPSX_U_F64">;
291defm V_CMPSX_NGE_F64 : VOPC_64 <0x00000079, "V_CMPSX_NGE_F64">;
292defm V_CMPSX_NLG_F64 : VOPC_64 <0x0000007a, "V_CMPSX_NLG_F64">;
293defm V_CMPSX_NGT_F64 : VOPC_64 <0x0000007b, "V_CMPSX_NGT_F64">;
294defm V_CMPSX_NLE_F64 : VOPC_64 <0x0000007c, "V_CMPSX_NLE_F64">;
295defm V_CMPSX_NEQ_F64 : VOPC_64 <0x0000007d, "V_CMPSX_NEQ_F64">;
296defm V_CMPSX_NLT_F64 : VOPC_64 <0x0000007e, "V_CMPSX_NLT_F64">;
297defm V_CMPSX_TRU_F64 : VOPC_64 <0x0000007f, "V_CMPSX_TRU_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000298
299} // End hasSideEffects = 1, Defs = [EXEC]
300
Christian Konigb19849a2013-02-21 15:17:04 +0000301defm V_CMP_F_I32 : VOPC_32 <0x00000080, "V_CMP_F_I32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000302defm V_CMP_LT_I32 : VOPC_32 <0x00000081, "V_CMP_LT_I32", i32, COND_SLT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000303defm V_CMP_EQ_I32 : VOPC_32 <0x00000082, "V_CMP_EQ_I32", i32, COND_EQ>;
Tom Stellardc0845332013-11-22 23:07:58 +0000304defm V_CMP_LE_I32 : VOPC_32 <0x00000083, "V_CMP_LE_I32", i32, COND_SLE>;
305defm V_CMP_GT_I32 : VOPC_32 <0x00000084, "V_CMP_GT_I32", i32, COND_SGT>;
Christian Konigb19849a2013-02-21 15:17:04 +0000306defm V_CMP_NE_I32 : VOPC_32 <0x00000085, "V_CMP_NE_I32", i32, COND_NE>;
Tom Stellardc0845332013-11-22 23:07:58 +0000307defm V_CMP_GE_I32 : VOPC_32 <0x00000086, "V_CMP_GE_I32", i32, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000308defm V_CMP_T_I32 : VOPC_32 <0x00000087, "V_CMP_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000309
Christian Konig76edd4f2013-02-26 17:52:29 +0000310let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000311
Christian Konigb19849a2013-02-21 15:17:04 +0000312defm V_CMPX_F_I32 : VOPC_32 <0x00000090, "V_CMPX_F_I32">;
313defm V_CMPX_LT_I32 : VOPC_32 <0x00000091, "V_CMPX_LT_I32">;
314defm V_CMPX_EQ_I32 : VOPC_32 <0x00000092, "V_CMPX_EQ_I32">;
315defm V_CMPX_LE_I32 : VOPC_32 <0x00000093, "V_CMPX_LE_I32">;
316defm V_CMPX_GT_I32 : VOPC_32 <0x00000094, "V_CMPX_GT_I32">;
317defm V_CMPX_NE_I32 : VOPC_32 <0x00000095, "V_CMPX_NE_I32">;
318defm V_CMPX_GE_I32 : VOPC_32 <0x00000096, "V_CMPX_GE_I32">;
319defm V_CMPX_T_I32 : VOPC_32 <0x00000097, "V_CMPX_T_I32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000320
Christian Konig76edd4f2013-02-26 17:52:29 +0000321} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000322
Christian Konigb19849a2013-02-21 15:17:04 +0000323defm V_CMP_F_I64 : VOPC_64 <0x000000a0, "V_CMP_F_I64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000324defm V_CMP_LT_I64 : VOPC_64 <0x000000a1, "V_CMP_LT_I64", i64, COND_SLT>;
325defm V_CMP_EQ_I64 : VOPC_64 <0x000000a2, "V_CMP_EQ_I64", i64, COND_EQ>;
326defm V_CMP_LE_I64 : VOPC_64 <0x000000a3, "V_CMP_LE_I64", i64, COND_SLE>;
327defm V_CMP_GT_I64 : VOPC_64 <0x000000a4, "V_CMP_GT_I64", i64, COND_SGT>;
328defm V_CMP_NE_I64 : VOPC_64 <0x000000a5, "V_CMP_NE_I64", i64, COND_NE>;
329defm V_CMP_GE_I64 : VOPC_64 <0x000000a6, "V_CMP_GE_I64", i64, COND_SGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000330defm V_CMP_T_I64 : VOPC_64 <0x000000a7, "V_CMP_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000331
Christian Konig76edd4f2013-02-26 17:52:29 +0000332let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000333
Christian Konigb19849a2013-02-21 15:17:04 +0000334defm V_CMPX_F_I64 : VOPC_64 <0x000000b0, "V_CMPX_F_I64">;
335defm V_CMPX_LT_I64 : VOPC_64 <0x000000b1, "V_CMPX_LT_I64">;
336defm V_CMPX_EQ_I64 : VOPC_64 <0x000000b2, "V_CMPX_EQ_I64">;
337defm V_CMPX_LE_I64 : VOPC_64 <0x000000b3, "V_CMPX_LE_I64">;
338defm V_CMPX_GT_I64 : VOPC_64 <0x000000b4, "V_CMPX_GT_I64">;
339defm V_CMPX_NE_I64 : VOPC_64 <0x000000b5, "V_CMPX_NE_I64">;
340defm V_CMPX_GE_I64 : VOPC_64 <0x000000b6, "V_CMPX_GE_I64">;
341defm V_CMPX_T_I64 : VOPC_64 <0x000000b7, "V_CMPX_T_I64">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000342
Christian Konig76edd4f2013-02-26 17:52:29 +0000343} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000344
Christian Konigb19849a2013-02-21 15:17:04 +0000345defm V_CMP_F_U32 : VOPC_32 <0x000000c0, "V_CMP_F_U32">;
Tom Stellardc0845332013-11-22 23:07:58 +0000346defm V_CMP_LT_U32 : VOPC_32 <0x000000c1, "V_CMP_LT_U32", i32, COND_ULT>;
347defm V_CMP_EQ_U32 : VOPC_32 <0x000000c2, "V_CMP_EQ_U32", i32, COND_EQ>;
348defm V_CMP_LE_U32 : VOPC_32 <0x000000c3, "V_CMP_LE_U32", i32, COND_ULE>;
349defm V_CMP_GT_U32 : VOPC_32 <0x000000c4, "V_CMP_GT_U32", i32, COND_UGT>;
350defm V_CMP_NE_U32 : VOPC_32 <0x000000c5, "V_CMP_NE_U32", i32, COND_NE>;
351defm V_CMP_GE_U32 : VOPC_32 <0x000000c6, "V_CMP_GE_U32", i32, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000352defm V_CMP_T_U32 : VOPC_32 <0x000000c7, "V_CMP_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000353
Christian Konig76edd4f2013-02-26 17:52:29 +0000354let hasSideEffects = 1, Defs = [EXEC] in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000355
Christian Konigb19849a2013-02-21 15:17:04 +0000356defm V_CMPX_F_U32 : VOPC_32 <0x000000d0, "V_CMPX_F_U32">;
357defm V_CMPX_LT_U32 : VOPC_32 <0x000000d1, "V_CMPX_LT_U32">;
358defm V_CMPX_EQ_U32 : VOPC_32 <0x000000d2, "V_CMPX_EQ_U32">;
359defm V_CMPX_LE_U32 : VOPC_32 <0x000000d3, "V_CMPX_LE_U32">;
360defm V_CMPX_GT_U32 : VOPC_32 <0x000000d4, "V_CMPX_GT_U32">;
361defm V_CMPX_NE_U32 : VOPC_32 <0x000000d5, "V_CMPX_NE_U32">;
362defm V_CMPX_GE_U32 : VOPC_32 <0x000000d6, "V_CMPX_GE_U32">;
363defm V_CMPX_T_U32 : VOPC_32 <0x000000d7, "V_CMPX_T_U32">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000364
Christian Konig76edd4f2013-02-26 17:52:29 +0000365} // End hasSideEffects = 1, Defs = [EXEC]
Tom Stellard75aadc22012-12-11 21:25:42 +0000366
Christian Konigb19849a2013-02-21 15:17:04 +0000367defm V_CMP_F_U64 : VOPC_64 <0x000000e0, "V_CMP_F_U64">;
Tom Stellardc0845332013-11-22 23:07:58 +0000368defm V_CMP_LT_U64 : VOPC_64 <0x000000e1, "V_CMP_LT_U64", i64, COND_ULT>;
369defm V_CMP_EQ_U64 : VOPC_64 <0x000000e2, "V_CMP_EQ_U64", i64, COND_EQ>;
370defm V_CMP_LE_U64 : VOPC_64 <0x000000e3, "V_CMP_LE_U64", i64, COND_ULE>;
371defm V_CMP_GT_U64 : VOPC_64 <0x000000e4, "V_CMP_GT_U64", i64, COND_UGT>;
372defm V_CMP_NE_U64 : VOPC_64 <0x000000e5, "V_CMP_NE_U64", i64, COND_NE>;
373defm V_CMP_GE_U64 : VOPC_64 <0x000000e6, "V_CMP_GE_U64", i64, COND_UGE>;
Christian Konigb19849a2013-02-21 15:17:04 +0000374defm V_CMP_T_U64 : VOPC_64 <0x000000e7, "V_CMP_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000375
376let hasSideEffects = 1, Defs = [EXEC] in {
377
Christian Konigb19849a2013-02-21 15:17:04 +0000378defm V_CMPX_F_U64 : VOPC_64 <0x000000f0, "V_CMPX_F_U64">;
379defm V_CMPX_LT_U64 : VOPC_64 <0x000000f1, "V_CMPX_LT_U64">;
380defm V_CMPX_EQ_U64 : VOPC_64 <0x000000f2, "V_CMPX_EQ_U64">;
381defm V_CMPX_LE_U64 : VOPC_64 <0x000000f3, "V_CMPX_LE_U64">;
382defm V_CMPX_GT_U64 : VOPC_64 <0x000000f4, "V_CMPX_GT_U64">;
383defm V_CMPX_NE_U64 : VOPC_64 <0x000000f5, "V_CMPX_NE_U64">;
384defm V_CMPX_GE_U64 : VOPC_64 <0x000000f6, "V_CMPX_GE_U64">;
385defm V_CMPX_T_U64 : VOPC_64 <0x000000f7, "V_CMPX_T_U64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000386
387} // End hasSideEffects = 1, Defs = [EXEC]
388
Christian Konigb19849a2013-02-21 15:17:04 +0000389defm V_CMP_CLASS_F32 : VOPC_32 <0x00000088, "V_CMP_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000390
391let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000392defm V_CMPX_CLASS_F32 : VOPC_32 <0x00000098, "V_CMPX_CLASS_F32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000393} // End hasSideEffects = 1, Defs = [EXEC]
394
Christian Konigb19849a2013-02-21 15:17:04 +0000395defm V_CMP_CLASS_F64 : VOPC_64 <0x000000a8, "V_CMP_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000396
397let hasSideEffects = 1, Defs = [EXEC] in {
Christian Konigb19849a2013-02-21 15:17:04 +0000398defm V_CMPX_CLASS_F64 : VOPC_64 <0x000000b8, "V_CMPX_CLASS_F64">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000399} // End hasSideEffects = 1, Defs = [EXEC]
400
401} // End isCompare = 1
402
Tom Stellard13c68ef2013-09-05 18:38:09 +0000403def DS_ADD_U32_RTN : DS_1A1D_RET <0x20, "DS_ADD_U32_RTN", VReg_32>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000404def DS_SUB_U32_RTN : DS_1A1D_RET <0x21, "DS_SUB_U32_RTN", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000405def DS_WRITE_B32 : DS_Store_Helper <0x0000000d, "DS_WRITE_B32", VReg_32>;
Tom Stellardf3d166a2013-08-26 15:05:49 +0000406def DS_WRITE_B8 : DS_Store_Helper <0x00000001e, "DS_WRITE_B8", VReg_32>;
407def DS_WRITE_B16 : DS_Store_Helper <0x00000001f, "DS_WRITE_B16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000408def DS_READ_B32 : DS_Load_Helper <0x00000036, "DS_READ_B32", VReg_32>;
Tom Stellardc6f4a292013-08-26 15:05:59 +0000409def DS_READ_I8 : DS_Load_Helper <0x00000039, "DS_READ_I8", VReg_32>;
410def DS_READ_U8 : DS_Load_Helper <0x0000003a, "DS_READ_U8", VReg_32>;
411def DS_READ_I16 : DS_Load_Helper <0x0000003b, "DS_READ_I16", VReg_32>;
412def DS_READ_U16 : DS_Load_Helper <0x0000003c, "DS_READ_U16", VReg_32>;
Michel Danzer1c454302013-07-10 16:36:43 +0000413
Tom Stellard75aadc22012-12-11 21:25:42 +0000414//def BUFFER_LOAD_FORMAT_X : MUBUF_ <0x00000000, "BUFFER_LOAD_FORMAT_X", []>;
415//def BUFFER_LOAD_FORMAT_XY : MUBUF_ <0x00000001, "BUFFER_LOAD_FORMAT_XY", []>;
416//def BUFFER_LOAD_FORMAT_XYZ : MUBUF_ <0x00000002, "BUFFER_LOAD_FORMAT_XYZ", []>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000417defm BUFFER_LOAD_FORMAT_XYZW : MUBUF_Load_Helper <0x00000003, "BUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000418//def BUFFER_STORE_FORMAT_X : MUBUF_ <0x00000004, "BUFFER_STORE_FORMAT_X", []>;
419//def BUFFER_STORE_FORMAT_XY : MUBUF_ <0x00000005, "BUFFER_STORE_FORMAT_XY", []>;
420//def BUFFER_STORE_FORMAT_XYZ : MUBUF_ <0x00000006, "BUFFER_STORE_FORMAT_XYZ", []>;
421//def BUFFER_STORE_FORMAT_XYZW : MUBUF_ <0x00000007, "BUFFER_STORE_FORMAT_XYZW", []>;
Tom Stellard07a10a32013-06-03 17:39:43 +0000422defm BUFFER_LOAD_UBYTE : MUBUF_Load_Helper <0x00000008, "BUFFER_LOAD_UBYTE", VReg_32>;
Tom Stellard9f950332013-07-23 01:48:35 +0000423defm BUFFER_LOAD_SBYTE : MUBUF_Load_Helper <0x00000009, "BUFFER_LOAD_SBYTE", VReg_32>;
424defm BUFFER_LOAD_USHORT : MUBUF_Load_Helper <0x0000000a, "BUFFER_LOAD_USHORT", VReg_32>;
425defm BUFFER_LOAD_SSHORT : MUBUF_Load_Helper <0x0000000b, "BUFFER_LOAD_SSHORT", VReg_32>;
Tom Stellardf1ee7162013-05-20 15:02:31 +0000426defm BUFFER_LOAD_DWORD : MUBUF_Load_Helper <0x0000000c, "BUFFER_LOAD_DWORD", VReg_32>;
427defm BUFFER_LOAD_DWORDX2 : MUBUF_Load_Helper <0x0000000d, "BUFFER_LOAD_DWORDX2", VReg_64>;
428defm BUFFER_LOAD_DWORDX4 : MUBUF_Load_Helper <0x0000000e, "BUFFER_LOAD_DWORDX4", VReg_128>;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000429
430def BUFFER_STORE_BYTE : MUBUF_Store_Helper <
431 0x00000018, "BUFFER_STORE_BYTE", VReg_32
432>;
433
434def BUFFER_STORE_SHORT : MUBUF_Store_Helper <
435 0x0000001a, "BUFFER_STORE_SHORT", VReg_32
436>;
Tom Stellard754f80f2013-04-05 23:31:51 +0000437
438def BUFFER_STORE_DWORD : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000439 0x0000001c, "BUFFER_STORE_DWORD", VReg_32
Tom Stellard754f80f2013-04-05 23:31:51 +0000440>;
441
442def BUFFER_STORE_DWORDX2 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000443 0x0000001d, "BUFFER_STORE_DWORDX2", VReg_64
Tom Stellard754f80f2013-04-05 23:31:51 +0000444>;
Tom Stellard556d9aa2013-06-03 17:39:37 +0000445
446def BUFFER_STORE_DWORDX4 : MUBUF_Store_Helper <
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000447 0x0000001e, "BUFFER_STORE_DWORDX4", VReg_128
Tom Stellard556d9aa2013-06-03 17:39:37 +0000448>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000449//def BUFFER_ATOMIC_SWAP : MUBUF_ <0x00000030, "BUFFER_ATOMIC_SWAP", []>;
450//def BUFFER_ATOMIC_CMPSWAP : MUBUF_ <0x00000031, "BUFFER_ATOMIC_CMPSWAP", []>;
451//def BUFFER_ATOMIC_ADD : MUBUF_ <0x00000032, "BUFFER_ATOMIC_ADD", []>;
452//def BUFFER_ATOMIC_SUB : MUBUF_ <0x00000033, "BUFFER_ATOMIC_SUB", []>;
453//def BUFFER_ATOMIC_RSUB : MUBUF_ <0x00000034, "BUFFER_ATOMIC_RSUB", []>;
454//def BUFFER_ATOMIC_SMIN : MUBUF_ <0x00000035, "BUFFER_ATOMIC_SMIN", []>;
455//def BUFFER_ATOMIC_UMIN : MUBUF_ <0x00000036, "BUFFER_ATOMIC_UMIN", []>;
456//def BUFFER_ATOMIC_SMAX : MUBUF_ <0x00000037, "BUFFER_ATOMIC_SMAX", []>;
457//def BUFFER_ATOMIC_UMAX : MUBUF_ <0x00000038, "BUFFER_ATOMIC_UMAX", []>;
458//def BUFFER_ATOMIC_AND : MUBUF_ <0x00000039, "BUFFER_ATOMIC_AND", []>;
459//def BUFFER_ATOMIC_OR : MUBUF_ <0x0000003a, "BUFFER_ATOMIC_OR", []>;
460//def BUFFER_ATOMIC_XOR : MUBUF_ <0x0000003b, "BUFFER_ATOMIC_XOR", []>;
461//def BUFFER_ATOMIC_INC : MUBUF_ <0x0000003c, "BUFFER_ATOMIC_INC", []>;
462//def BUFFER_ATOMIC_DEC : MUBUF_ <0x0000003d, "BUFFER_ATOMIC_DEC", []>;
463//def BUFFER_ATOMIC_FCMPSWAP : MUBUF_ <0x0000003e, "BUFFER_ATOMIC_FCMPSWAP", []>;
464//def BUFFER_ATOMIC_FMIN : MUBUF_ <0x0000003f, "BUFFER_ATOMIC_FMIN", []>;
465//def BUFFER_ATOMIC_FMAX : MUBUF_ <0x00000040, "BUFFER_ATOMIC_FMAX", []>;
466//def BUFFER_ATOMIC_SWAP_X2 : MUBUF_X2 <0x00000050, "BUFFER_ATOMIC_SWAP_X2", []>;
467//def BUFFER_ATOMIC_CMPSWAP_X2 : MUBUF_X2 <0x00000051, "BUFFER_ATOMIC_CMPSWAP_X2", []>;
468//def BUFFER_ATOMIC_ADD_X2 : MUBUF_X2 <0x00000052, "BUFFER_ATOMIC_ADD_X2", []>;
469//def BUFFER_ATOMIC_SUB_X2 : MUBUF_X2 <0x00000053, "BUFFER_ATOMIC_SUB_X2", []>;
470//def BUFFER_ATOMIC_RSUB_X2 : MUBUF_X2 <0x00000054, "BUFFER_ATOMIC_RSUB_X2", []>;
471//def BUFFER_ATOMIC_SMIN_X2 : MUBUF_X2 <0x00000055, "BUFFER_ATOMIC_SMIN_X2", []>;
472//def BUFFER_ATOMIC_UMIN_X2 : MUBUF_X2 <0x00000056, "BUFFER_ATOMIC_UMIN_X2", []>;
473//def BUFFER_ATOMIC_SMAX_X2 : MUBUF_X2 <0x00000057, "BUFFER_ATOMIC_SMAX_X2", []>;
474//def BUFFER_ATOMIC_UMAX_X2 : MUBUF_X2 <0x00000058, "BUFFER_ATOMIC_UMAX_X2", []>;
475//def BUFFER_ATOMIC_AND_X2 : MUBUF_X2 <0x00000059, "BUFFER_ATOMIC_AND_X2", []>;
476//def BUFFER_ATOMIC_OR_X2 : MUBUF_X2 <0x0000005a, "BUFFER_ATOMIC_OR_X2", []>;
477//def BUFFER_ATOMIC_XOR_X2 : MUBUF_X2 <0x0000005b, "BUFFER_ATOMIC_XOR_X2", []>;
478//def BUFFER_ATOMIC_INC_X2 : MUBUF_X2 <0x0000005c, "BUFFER_ATOMIC_INC_X2", []>;
479//def BUFFER_ATOMIC_DEC_X2 : MUBUF_X2 <0x0000005d, "BUFFER_ATOMIC_DEC_X2", []>;
480//def BUFFER_ATOMIC_FCMPSWAP_X2 : MUBUF_X2 <0x0000005e, "BUFFER_ATOMIC_FCMPSWAP_X2", []>;
481//def BUFFER_ATOMIC_FMIN_X2 : MUBUF_X2 <0x0000005f, "BUFFER_ATOMIC_FMIN_X2", []>;
482//def BUFFER_ATOMIC_FMAX_X2 : MUBUF_X2 <0x00000060, "BUFFER_ATOMIC_FMAX_X2", []>;
483//def BUFFER_WBINVL1_SC : MUBUF_WBINVL1 <0x00000070, "BUFFER_WBINVL1_SC", []>;
484//def BUFFER_WBINVL1 : MUBUF_WBINVL1 <0x00000071, "BUFFER_WBINVL1", []>;
485//def TBUFFER_LOAD_FORMAT_X : MTBUF_ <0x00000000, "TBUFFER_LOAD_FORMAT_X", []>;
486//def TBUFFER_LOAD_FORMAT_XY : MTBUF_ <0x00000001, "TBUFFER_LOAD_FORMAT_XY", []>;
487//def TBUFFER_LOAD_FORMAT_XYZ : MTBUF_ <0x00000002, "TBUFFER_LOAD_FORMAT_XYZ", []>;
488def TBUFFER_LOAD_FORMAT_XYZW : MTBUF_Load_Helper <0x00000003, "TBUFFER_LOAD_FORMAT_XYZW", VReg_128>;
Tom Stellardafcf12f2013-09-12 02:55:14 +0000489def TBUFFER_STORE_FORMAT_X : MTBUF_Store_Helper <0x00000004, "TBUFFER_STORE_FORMAT_X", VReg_32>;
490def TBUFFER_STORE_FORMAT_XY : MTBUF_Store_Helper <0x00000005, "TBUFFER_STORE_FORMAT_XY", VReg_64>;
491def TBUFFER_STORE_FORMAT_XYZ : MTBUF_Store_Helper <0x00000006, "TBUFFER_STORE_FORMAT_XYZ", VReg_128>;
492def TBUFFER_STORE_FORMAT_XYZW : MTBUF_Store_Helper <0x00000007, "TBUFFER_STORE_FORMAT_XYZW", VReg_128>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000493
Tom Stellard89093802013-02-07 19:39:40 +0000494let mayLoad = 1 in {
495
Tom Stellard859199d2013-11-27 21:23:29 +0000496// We are using the SGPR_32 and not the SReg_32 register class for 32-bit
497// SMRD instructions, because the SGPR_32 register class does not include M0
498// and writing to M0 from an SMRD instruction will hang the GPU.
499defm S_LOAD_DWORD : SMRD_Helper <0x00, "S_LOAD_DWORD", SReg_64, SGPR_32>;
Christian Konig9c7afd12013-03-18 11:33:50 +0000500defm S_LOAD_DWORDX2 : SMRD_Helper <0x01, "S_LOAD_DWORDX2", SReg_64, SReg_64>;
501defm S_LOAD_DWORDX4 : SMRD_Helper <0x02, "S_LOAD_DWORDX4", SReg_64, SReg_128>;
502defm S_LOAD_DWORDX8 : SMRD_Helper <0x03, "S_LOAD_DWORDX8", SReg_64, SReg_256>;
503defm S_LOAD_DWORDX16 : SMRD_Helper <0x04, "S_LOAD_DWORDX16", SReg_64, SReg_512>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000504
Christian Konig9c7afd12013-03-18 11:33:50 +0000505defm S_BUFFER_LOAD_DWORD : SMRD_Helper <
Tom Stellard859199d2013-11-27 21:23:29 +0000506 0x08, "S_BUFFER_LOAD_DWORD", SReg_128, SGPR_32
Christian Konig9c7afd12013-03-18 11:33:50 +0000507>;
508
509defm S_BUFFER_LOAD_DWORDX2 : SMRD_Helper <
510 0x09, "S_BUFFER_LOAD_DWORDX2", SReg_128, SReg_64
511>;
512
513defm S_BUFFER_LOAD_DWORDX4 : SMRD_Helper <
514 0x0a, "S_BUFFER_LOAD_DWORDX4", SReg_128, SReg_128
515>;
516
517defm S_BUFFER_LOAD_DWORDX8 : SMRD_Helper <
518 0x0b, "S_BUFFER_LOAD_DWORDX8", SReg_128, SReg_256
519>;
520
521defm S_BUFFER_LOAD_DWORDX16 : SMRD_Helper <
522 0x0c, "S_BUFFER_LOAD_DWORDX16", SReg_128, SReg_512
523>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000524
Tom Stellard89093802013-02-07 19:39:40 +0000525} // mayLoad = 1
526
Tom Stellard75aadc22012-12-11 21:25:42 +0000527//def S_MEMTIME : SMRD_ <0x0000001e, "S_MEMTIME", []>;
528//def S_DCACHE_INV : SMRD_ <0x0000001f, "S_DCACHE_INV", []>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000529defm IMAGE_LOAD : MIMG_NoSampler <0x00000000, "IMAGE_LOAD">;
530defm IMAGE_LOAD_MIP : MIMG_NoSampler <0x00000001, "IMAGE_LOAD_MIP">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000531//def IMAGE_LOAD_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_PCK", 0x00000002>;
532//def IMAGE_LOAD_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_PCK_SGN", 0x00000003>;
533//def IMAGE_LOAD_MIP_PCK : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK", 0x00000004>;
534//def IMAGE_LOAD_MIP_PCK_SGN : MIMG_NoPattern_ <"IMAGE_LOAD_MIP_PCK_SGN", 0x00000005>;
535//def IMAGE_STORE : MIMG_NoPattern_ <"IMAGE_STORE", 0x00000008>;
536//def IMAGE_STORE_MIP : MIMG_NoPattern_ <"IMAGE_STORE_MIP", 0x00000009>;
537//def IMAGE_STORE_PCK : MIMG_NoPattern_ <"IMAGE_STORE_PCK", 0x0000000a>;
538//def IMAGE_STORE_MIP_PCK : MIMG_NoPattern_ <"IMAGE_STORE_MIP_PCK", 0x0000000b>;
Tom Stellard682bfbc2013-10-10 17:11:24 +0000539defm IMAGE_GET_RESINFO : MIMG_NoSampler <0x0000000e, "IMAGE_GET_RESINFO">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000540//def IMAGE_ATOMIC_SWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_SWAP", 0x0000000f>;
541//def IMAGE_ATOMIC_CMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_CMPSWAP", 0x00000010>;
542//def IMAGE_ATOMIC_ADD : MIMG_NoPattern_ <"IMAGE_ATOMIC_ADD", 0x00000011>;
543//def IMAGE_ATOMIC_SUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_SUB", 0x00000012>;
544//def IMAGE_ATOMIC_RSUB : MIMG_NoPattern_ <"IMAGE_ATOMIC_RSUB", 0x00000013>;
545//def IMAGE_ATOMIC_SMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMIN", 0x00000014>;
546//def IMAGE_ATOMIC_UMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMIN", 0x00000015>;
547//def IMAGE_ATOMIC_SMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_SMAX", 0x00000016>;
548//def IMAGE_ATOMIC_UMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_UMAX", 0x00000017>;
549//def IMAGE_ATOMIC_AND : MIMG_NoPattern_ <"IMAGE_ATOMIC_AND", 0x00000018>;
550//def IMAGE_ATOMIC_OR : MIMG_NoPattern_ <"IMAGE_ATOMIC_OR", 0x00000019>;
551//def IMAGE_ATOMIC_XOR : MIMG_NoPattern_ <"IMAGE_ATOMIC_XOR", 0x0000001a>;
552//def IMAGE_ATOMIC_INC : MIMG_NoPattern_ <"IMAGE_ATOMIC_INC", 0x0000001b>;
553//def IMAGE_ATOMIC_DEC : MIMG_NoPattern_ <"IMAGE_ATOMIC_DEC", 0x0000001c>;
554//def IMAGE_ATOMIC_FCMPSWAP : MIMG_NoPattern_ <"IMAGE_ATOMIC_FCMPSWAP", 0x0000001d>;
555//def IMAGE_ATOMIC_FMIN : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMIN", 0x0000001e>;
556//def IMAGE_ATOMIC_FMAX : MIMG_NoPattern_ <"IMAGE_ATOMIC_FMAX", 0x0000001f>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000557defm IMAGE_SAMPLE : MIMG_Sampler <0x00000020, "IMAGE_SAMPLE">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000558//def IMAGE_SAMPLE_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL", 0x00000021>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000559defm IMAGE_SAMPLE_D : MIMG_Sampler <0x00000022, "IMAGE_SAMPLE_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000560//def IMAGE_SAMPLE_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL", 0x00000023>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000561defm IMAGE_SAMPLE_L : MIMG_Sampler <0x00000024, "IMAGE_SAMPLE_L">;
562defm IMAGE_SAMPLE_B : MIMG_Sampler <0x00000025, "IMAGE_SAMPLE_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000563//def IMAGE_SAMPLE_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL", 0x00000026>;
564//def IMAGE_SAMPLE_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ", 0x00000027>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000565defm IMAGE_SAMPLE_C : MIMG_Sampler <0x00000028, "IMAGE_SAMPLE_C">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000566//def IMAGE_SAMPLE_C_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL", 0x00000029>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000567defm IMAGE_SAMPLE_C_D : MIMG_Sampler <0x0000002a, "IMAGE_SAMPLE_C_D">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000568//def IMAGE_SAMPLE_C_D_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL", 0x0000002b>;
Tom Stellard16a9a202013-08-14 23:24:17 +0000569defm IMAGE_SAMPLE_C_L : MIMG_Sampler <0x0000002c, "IMAGE_SAMPLE_C_L">;
570defm IMAGE_SAMPLE_C_B : MIMG_Sampler <0x0000002d, "IMAGE_SAMPLE_C_B">;
Tom Stellard75aadc22012-12-11 21:25:42 +0000571//def IMAGE_SAMPLE_C_B_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL", 0x0000002e>;
572//def IMAGE_SAMPLE_C_LZ : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ", 0x0000002f>;
573//def IMAGE_SAMPLE_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_O", 0x00000030>;
574//def IMAGE_SAMPLE_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CL_O", 0x00000031>;
575//def IMAGE_SAMPLE_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_O", 0x00000032>;
576//def IMAGE_SAMPLE_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_D_CL_O", 0x00000033>;
577//def IMAGE_SAMPLE_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_L_O", 0x00000034>;
578//def IMAGE_SAMPLE_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_O", 0x00000035>;
579//def IMAGE_SAMPLE_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_B_CL_O", 0x00000036>;
580//def IMAGE_SAMPLE_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_LZ_O", 0x00000037>;
581//def IMAGE_SAMPLE_C_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_O", 0x00000038>;
582//def IMAGE_SAMPLE_C_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CL_O", 0x00000039>;
583//def IMAGE_SAMPLE_C_D_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_O", 0x0000003a>;
584//def IMAGE_SAMPLE_C_D_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_D_CL_O", 0x0000003b>;
585//def IMAGE_SAMPLE_C_L_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_L_O", 0x0000003c>;
586//def IMAGE_SAMPLE_C_B_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_O", 0x0000003d>;
587//def IMAGE_SAMPLE_C_B_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_B_CL_O", 0x0000003e>;
588//def IMAGE_SAMPLE_C_LZ_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_LZ_O", 0x0000003f>;
589//def IMAGE_GATHER4 : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4", 0x00000040>;
590//def IMAGE_GATHER4_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL", 0x00000041>;
591//def IMAGE_GATHER4_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L", 0x00000044>;
592//def IMAGE_GATHER4_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B", 0x00000045>;
593//def IMAGE_GATHER4_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL", 0x00000046>;
594//def IMAGE_GATHER4_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ", 0x00000047>;
595//def IMAGE_GATHER4_C : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C", 0x00000048>;
596//def IMAGE_GATHER4_C_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL", 0x00000049>;
597//def IMAGE_GATHER4_C_L : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L", 0x0000004c>;
598//def IMAGE_GATHER4_C_B : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B", 0x0000004d>;
599//def IMAGE_GATHER4_C_B_CL : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL", 0x0000004e>;
600//def IMAGE_GATHER4_C_LZ : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ", 0x0000004f>;
601//def IMAGE_GATHER4_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_O", 0x00000050>;
602//def IMAGE_GATHER4_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_CL_O", 0x00000051>;
603//def IMAGE_GATHER4_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_L_O", 0x00000054>;
604//def IMAGE_GATHER4_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_O", 0x00000055>;
605//def IMAGE_GATHER4_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_B_CL_O", 0x00000056>;
606//def IMAGE_GATHER4_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_LZ_O", 0x00000057>;
607//def IMAGE_GATHER4_C_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_O", 0x00000058>;
608//def IMAGE_GATHER4_C_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_CL_O", 0x00000059>;
609//def IMAGE_GATHER4_C_L_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_L_O", 0x0000005c>;
610//def IMAGE_GATHER4_C_B_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_O", 0x0000005d>;
611//def IMAGE_GATHER4_C_B_CL_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_B_CL_O", 0x0000005e>;
612//def IMAGE_GATHER4_C_LZ_O : MIMG_NoPattern_GATHER4 <"IMAGE_GATHER4_C_LZ_O", 0x0000005f>;
613//def IMAGE_GET_LOD : MIMG_NoPattern_ <"IMAGE_GET_LOD", 0x00000060>;
614//def IMAGE_SAMPLE_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD", 0x00000068>;
615//def IMAGE_SAMPLE_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL", 0x00000069>;
616//def IMAGE_SAMPLE_C_CD : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD", 0x0000006a>;
617//def IMAGE_SAMPLE_C_CD_CL : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL", 0x0000006b>;
618//def IMAGE_SAMPLE_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_O", 0x0000006c>;
619//def IMAGE_SAMPLE_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_CD_CL_O", 0x0000006d>;
620//def IMAGE_SAMPLE_C_CD_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_O", 0x0000006e>;
621//def IMAGE_SAMPLE_C_CD_CL_O : MIMG_NoPattern_ <"IMAGE_SAMPLE_C_CD_CL_O", 0x0000006f>;
622//def IMAGE_RSRC256 : MIMG_NoPattern_RSRC256 <"IMAGE_RSRC256", 0x0000007e>;
623//def IMAGE_SAMPLER : MIMG_NoPattern_ <"IMAGE_SAMPLER", 0x0000007f>;
624//def V_NOP : VOP1_ <0x00000000, "V_NOP", []>;
625
Christian Konig76edd4f2013-02-26 17:52:29 +0000626
627let neverHasSideEffects = 1, isMoveImm = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +0000628defm V_MOV_B32 : VOP1_32 <0x00000001, "V_MOV_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000629} // End neverHasSideEffects = 1, isMoveImm = 1
630
Tom Stellard75aadc22012-12-11 21:25:42 +0000631defm V_READFIRSTLANE_B32 : VOP1_32 <0x00000002, "V_READFIRSTLANE_B32", []>;
Niels Ole Salscheider4715d882013-08-08 16:06:08 +0000632defm V_CVT_I32_F64 : VOP1_32_64 <0x00000003, "V_CVT_I32_F64",
633 [(set i32:$dst, (fp_to_sint f64:$src0))]
634>;
635defm V_CVT_F64_I32 : VOP1_64_32 <0x00000004, "V_CVT_F64_I32",
636 [(set f64:$dst, (sint_to_fp i32:$src0))]
637>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000638defm V_CVT_F32_I32 : VOP1_32 <0x00000005, "V_CVT_F32_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000639 [(set f32:$dst, (sint_to_fp i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000640>;
Tom Stellardc932d732013-05-06 23:02:07 +0000641defm V_CVT_F32_U32 : VOP1_32 <0x00000006, "V_CVT_F32_U32",
642 [(set f32:$dst, (uint_to_fp i32:$src0))]
643>;
Tom Stellard73c31d52013-08-14 22:21:57 +0000644defm V_CVT_U32_F32 : VOP1_32 <0x00000007, "V_CVT_U32_F32",
645 [(set i32:$dst, (fp_to_uint f32:$src0))]
646>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000647defm V_CVT_I32_F32 : VOP1_32 <0x00000008, "V_CVT_I32_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000648 [(set i32:$dst, (fp_to_sint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000649>;
650defm V_MOV_FED_B32 : VOP1_32 <0x00000009, "V_MOV_FED_B32", []>;
651////def V_CVT_F16_F32 : VOP1_F16 <0x0000000a, "V_CVT_F16_F32", []>;
652//defm V_CVT_F32_F16 : VOP1_32 <0x0000000b, "V_CVT_F32_F16", []>;
653//defm V_CVT_RPI_I32_F32 : VOP1_32 <0x0000000c, "V_CVT_RPI_I32_F32", []>;
654//defm V_CVT_FLR_I32_F32 : VOP1_32 <0x0000000d, "V_CVT_FLR_I32_F32", []>;
655//defm V_CVT_OFF_F32_I4 : VOP1_32 <0x0000000e, "V_CVT_OFF_F32_I4", []>;
Niels Ole Salscheider719fbc92013-08-08 16:06:15 +0000656defm V_CVT_F32_F64 : VOP1_32_64 <0x0000000f, "V_CVT_F32_F64",
657 [(set f32:$dst, (fround f64:$src0))]
658>;
659defm V_CVT_F64_F32 : VOP1_64_32 <0x00000010, "V_CVT_F64_F32",
660 [(set f64:$dst, (fextend f32:$src0))]
661>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000662//defm V_CVT_F32_UBYTE0 : VOP1_32 <0x00000011, "V_CVT_F32_UBYTE0", []>;
663//defm V_CVT_F32_UBYTE1 : VOP1_32 <0x00000012, "V_CVT_F32_UBYTE1", []>;
664//defm V_CVT_F32_UBYTE2 : VOP1_32 <0x00000013, "V_CVT_F32_UBYTE2", []>;
665//defm V_CVT_F32_UBYTE3 : VOP1_32 <0x00000014, "V_CVT_F32_UBYTE3", []>;
666//defm V_CVT_U32_F64 : VOP1_32 <0x00000015, "V_CVT_U32_F64", []>;
667//defm V_CVT_F64_U32 : VOP1_64 <0x00000016, "V_CVT_F64_U32", []>;
668defm V_FRACT_F32 : VOP1_32 <0x00000020, "V_FRACT_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000669 [(set f32:$dst, (AMDGPUfract f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000670>;
Tom Stellard9b3d2532013-05-06 23:02:00 +0000671defm V_TRUNC_F32 : VOP1_32 <0x00000021, "V_TRUNC_F32",
672 [(set f32:$dst, (int_AMDGPU_trunc f32:$src0))]
673>;
Michel Danzerc3ea4042013-02-22 11:22:49 +0000674defm V_CEIL_F32 : VOP1_32 <0x00000022, "V_CEIL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000675 [(set f32:$dst, (fceil f32:$src0))]
Michel Danzerc3ea4042013-02-22 11:22:49 +0000676>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000677defm V_RNDNE_F32 : VOP1_32 <0x00000023, "V_RNDNE_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000678 [(set f32:$dst, (frint f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000679>;
680defm V_FLOOR_F32 : VOP1_32 <0x00000024, "V_FLOOR_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000681 [(set f32:$dst, (ffloor f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000682>;
683defm V_EXP_F32 : VOP1_32 <0x00000025, "V_EXP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000684 [(set f32:$dst, (fexp2 f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000685>;
686defm V_LOG_CLAMP_F32 : VOP1_32 <0x00000026, "V_LOG_CLAMP_F32", []>;
Michel Danzer349cabe2013-02-07 14:55:16 +0000687defm V_LOG_F32 : VOP1_32 <0x00000027, "V_LOG_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000688 [(set f32:$dst, (flog2 f32:$src0))]
Michel Danzer349cabe2013-02-07 14:55:16 +0000689>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000690defm V_RCP_CLAMP_F32 : VOP1_32 <0x00000028, "V_RCP_CLAMP_F32", []>;
691defm V_RCP_LEGACY_F32 : VOP1_32 <0x00000029, "V_RCP_LEGACY_F32", []>;
692defm V_RCP_F32 : VOP1_32 <0x0000002a, "V_RCP_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000693 [(set f32:$dst, (fdiv FP_ONE, f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000694>;
695defm V_RCP_IFLAG_F32 : VOP1_32 <0x0000002b, "V_RCP_IFLAG_F32", []>;
696defm V_RSQ_CLAMP_F32 : VOP1_32 <0x0000002c, "V_RSQ_CLAMP_F32", []>;
697defm V_RSQ_LEGACY_F32 : VOP1_32 <
698 0x0000002d, "V_RSQ_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000699 [(set f32:$dst, (int_AMDGPU_rsq f32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000700>;
701defm V_RSQ_F32 : VOP1_32 <0x0000002e, "V_RSQ_F32", []>;
Tom Stellard7512c082013-07-12 18:14:56 +0000702defm V_RCP_F64 : VOP1_64 <0x0000002f, "V_RCP_F64",
703 [(set f64:$dst, (fdiv FP_ONE, f64:$src0))]
704>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000705defm V_RCP_CLAMP_F64 : VOP1_64 <0x00000030, "V_RCP_CLAMP_F64", []>;
706defm V_RSQ_F64 : VOP1_64 <0x00000031, "V_RSQ_F64", []>;
707defm V_RSQ_CLAMP_F64 : VOP1_64 <0x00000032, "V_RSQ_CLAMP_F64", []>;
Tom Stellard8ed7b452013-07-12 18:15:13 +0000708defm V_SQRT_F32 : VOP1_32 <0x00000033, "V_SQRT_F32",
709 [(set f32:$dst, (fsqrt f32:$src0))]
710>;
711defm V_SQRT_F64 : VOP1_64 <0x00000034, "V_SQRT_F64",
712 [(set f64:$dst, (fsqrt f64:$src0))]
713>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000714defm V_SIN_F32 : VOP1_32 <0x00000035, "V_SIN_F32", []>;
715defm V_COS_F32 : VOP1_32 <0x00000036, "V_COS_F32", []>;
716defm V_NOT_B32 : VOP1_32 <0x00000037, "V_NOT_B32", []>;
717defm V_BFREV_B32 : VOP1_32 <0x00000038, "V_BFREV_B32", []>;
718defm V_FFBH_U32 : VOP1_32 <0x00000039, "V_FFBH_U32", []>;
719defm V_FFBL_B32 : VOP1_32 <0x0000003a, "V_FFBL_B32", []>;
720defm V_FFBH_I32 : VOP1_32 <0x0000003b, "V_FFBH_I32", []>;
721//defm V_FREXP_EXP_I32_F64 : VOP1_32 <0x0000003c, "V_FREXP_EXP_I32_F64", []>;
722defm V_FREXP_MANT_F64 : VOP1_64 <0x0000003d, "V_FREXP_MANT_F64", []>;
723defm V_FRACT_F64 : VOP1_64 <0x0000003e, "V_FRACT_F64", []>;
724//defm V_FREXP_EXP_I32_F32 : VOP1_32 <0x0000003f, "V_FREXP_EXP_I32_F32", []>;
725defm V_FREXP_MANT_F32 : VOP1_32 <0x00000040, "V_FREXP_MANT_F32", []>;
726//def V_CLREXCP : VOP1_ <0x00000041, "V_CLREXCP", []>;
727defm V_MOVRELD_B32 : VOP1_32 <0x00000042, "V_MOVRELD_B32", []>;
728defm V_MOVRELS_B32 : VOP1_32 <0x00000043, "V_MOVRELS_B32", []>;
729defm V_MOVRELSD_B32 : VOP1_32 <0x00000044, "V_MOVRELSD_B32", []>;
730
731def V_INTERP_P1_F32 : VINTRP <
732 0x00000000,
733 (outs VReg_32:$dst),
734 (ins VReg_32:$i, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000735 "V_INTERP_P1_F32 $dst, $i, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000736 []> {
737 let DisableEncoding = "$m0";
738}
739
740def V_INTERP_P2_F32 : VINTRP <
741 0x00000001,
742 (outs VReg_32:$dst),
743 (ins VReg_32:$src0, VReg_32:$j, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000744 "V_INTERP_P2_F32 $dst, [$src0], $j, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000745 []> {
746
747 let Constraints = "$src0 = $dst";
748 let DisableEncoding = "$src0,$m0";
749
750}
751
752def V_INTERP_MOV_F32 : VINTRP <
753 0x00000002,
754 (outs VReg_32:$dst),
Michel Danzere9bb18b2013-02-14 19:03:25 +0000755 (ins InterpSlot:$src0, i32imm:$attr_chan, i32imm:$attr, M0Reg:$m0),
Christian Konigbf114b42013-02-21 15:17:22 +0000756 "V_INTERP_MOV_F32 $dst, $src0, $attr_chan, $attr, [$m0]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000757 []> {
Tom Stellard75aadc22012-12-11 21:25:42 +0000758 let DisableEncoding = "$m0";
759}
760
761//def S_NOP : SOPP_ <0x00000000, "S_NOP", []>;
762
763let isTerminator = 1 in {
764
765def S_ENDPGM : SOPP <0x00000001, (ins), "S_ENDPGM",
766 [(IL_retflag)]> {
767 let SIMM16 = 0;
768 let isBarrier = 1;
769 let hasCtrlDep = 1;
770}
771
772let isBranch = 1 in {
773def S_BRANCH : SOPP <
Christian Konigbf114b42013-02-21 15:17:22 +0000774 0x00000002, (ins brtarget:$target), "S_BRANCH $target",
Tom Stellardf8794352012-12-19 22:10:31 +0000775 [(br bb:$target)]> {
776 let isBarrier = 1;
777}
Tom Stellard75aadc22012-12-11 21:25:42 +0000778
779let DisableEncoding = "$scc" in {
780def S_CBRANCH_SCC0 : SOPP <
781 0x00000004, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000782 "S_CBRANCH_SCC0 $target", []
Tom Stellard75aadc22012-12-11 21:25:42 +0000783>;
784def S_CBRANCH_SCC1 : SOPP <
785 0x00000005, (ins brtarget:$target, SCCReg:$scc),
Christian Konigbf114b42013-02-21 15:17:22 +0000786 "S_CBRANCH_SCC1 $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000787 []
788>;
789} // End DisableEncoding = "$scc"
790
791def S_CBRANCH_VCCZ : SOPP <
792 0x00000006, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000793 "S_CBRANCH_VCCZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000794 []
795>;
796def S_CBRANCH_VCCNZ : SOPP <
797 0x00000007, (ins brtarget:$target, VCCReg:$vcc),
Christian Konigbf114b42013-02-21 15:17:22 +0000798 "S_CBRANCH_VCCNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000799 []
800>;
801
802let DisableEncoding = "$exec" in {
803def S_CBRANCH_EXECZ : SOPP <
804 0x00000008, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000805 "S_CBRANCH_EXECZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000806 []
807>;
808def S_CBRANCH_EXECNZ : SOPP <
809 0x00000009, (ins brtarget:$target, EXECReg:$exec),
Christian Konigbf114b42013-02-21 15:17:22 +0000810 "S_CBRANCH_EXECNZ $target",
Tom Stellard75aadc22012-12-11 21:25:42 +0000811 []
812>;
813} // End DisableEncoding = "$exec"
814
815
816} // End isBranch = 1
817} // End isTerminator = 1
818
Tom Stellard75aadc22012-12-11 21:25:42 +0000819let hasSideEffects = 1 in {
Michel Danzer1f87df32013-07-10 16:36:57 +0000820def S_BARRIER : SOPP <0x0000000a, (ins), "S_BARRIER",
821 [(int_AMDGPU_barrier_local)]
822> {
823 let SIMM16 = 0;
824 let isBarrier = 1;
825 let hasCtrlDep = 1;
826 let mayLoad = 1;
827 let mayStore = 1;
828}
829
Vincent Lejeuned6cbede2013-10-13 17:56:28 +0000830def S_WAITCNT : SOPP <0x0000000c, (ins WAIT_FLAG:$simm16), "S_WAITCNT $simm16",
Tom Stellard75aadc22012-12-11 21:25:42 +0000831 []
832>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000833//def S_SETHALT : SOPP_ <0x0000000d, "S_SETHALT", []>;
834//def S_SLEEP : SOPP_ <0x0000000e, "S_SLEEP", []>;
835//def S_SETPRIO : SOPP_ <0x0000000f, "S_SETPRIO", []>;
Michel Danzer6064f572014-01-27 07:20:44 +0000836
837let Uses = [EXEC] in {
838 def S_SENDMSG : SOPP <0x00000010, (ins SendMsgImm:$simm16, M0Reg:$m0), "S_SENDMSG $simm16",
839 [(int_SI_sendmsg imm:$simm16, M0Reg:$m0)]
840 > {
841 let DisableEncoding = "$m0";
842 }
843} // End Uses = [EXEC]
844
Tom Stellard75aadc22012-12-11 21:25:42 +0000845//def S_SENDMSGHALT : SOPP_ <0x00000011, "S_SENDMSGHALT", []>;
846//def S_TRAP : SOPP_ <0x00000012, "S_TRAP", []>;
847//def S_ICACHE_INV : SOPP_ <0x00000013, "S_ICACHE_INV", []>;
848//def S_INCPERFLEVEL : SOPP_ <0x00000014, "S_INCPERFLEVEL", []>;
849//def S_DECPERFLEVEL : SOPP_ <0x00000015, "S_DECPERFLEVEL", []>;
850//def S_TTRACEDATA : SOPP_ <0x00000016, "S_TTRACEDATA", []>;
Michel Danzer6064f572014-01-27 07:20:44 +0000851} // End hasSideEffects
Tom Stellard75aadc22012-12-11 21:25:42 +0000852
853def V_CNDMASK_B32_e32 : VOP2 <0x00000000, (outs VReg_32:$dst),
Christian Konigbf114b42013-02-21 15:17:22 +0000854 (ins VSrc_32:$src0, VReg_32:$src1, VCCReg:$vcc),
855 "V_CNDMASK_B32_e32 $dst, $src0, $src1, [$vcc]",
Tom Stellard75aadc22012-12-11 21:25:42 +0000856 []
857>{
858 let DisableEncoding = "$vcc";
859}
860
861def V_CNDMASK_B32_e64 : VOP3 <0x00000100, (outs VReg_32:$dst),
Christian Konigf82901a2013-02-26 17:52:23 +0000862 (ins VSrc_32:$src0, VSrc_32:$src1, SSrc_64:$src2,
Christian Konigbf114b42013-02-21 15:17:22 +0000863 InstFlag:$abs, InstFlag:$clamp, InstFlag:$omod, InstFlag:$neg),
864 "V_CNDMASK_B32_e64 $dst, $src0, $src1, $src2, $abs, $clamp, $omod, $neg",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000865 [(set i32:$dst, (select i1:$src2, i32:$src1, i32:$src0))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000866>;
867
868//f32 pattern for V_CNDMASK_B32_e64
869def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000870 (f32 (select i1:$src2, f32:$src1, f32:$src0)),
871 (V_CNDMASK_B32_e64 $src0, $src1, $src2)
Tom Stellard75aadc22012-12-11 21:25:42 +0000872>;
873
Matt Arsenault204cfa62013-10-10 18:04:16 +0000874def : Pat <
875 (i32 (trunc i64:$val)),
876 (EXTRACT_SUBREG $val, sub0)
877>;
878
Tom Stellard4e1100a2013-07-12 18:15:19 +0000879//use two V_CNDMASK_B32_e64 instructions for f64
880def : Pat <
881 (f64 (select i1:$src2, f64:$src1, f64:$src0)),
882 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
883 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub0),
884 (EXTRACT_SUBREG $src1, sub0),
885 $src2), sub0),
886 (V_CNDMASK_B32_e64 (EXTRACT_SUBREG $src0, sub1),
887 (EXTRACT_SUBREG $src1, sub1),
888 $src2), sub1)
889>;
890
Tom Stellardc149dc02013-11-27 21:23:35 +0000891def V_READLANE_B32 : VOP2 <
892 0x00000001,
893 (outs SReg_32:$vdst),
894 (ins VReg_32:$src0, SSrc_32:$vsrc1),
895 "V_READLANE_B32 $vdst, $src0, $vsrc1",
896 []
897>;
898
899def V_WRITELANE_B32 : VOP2 <
900 0x00000002,
901 (outs VReg_32:$vdst),
902 (ins SReg_32:$src0, SSrc_32:$vsrc1),
903 "V_WRITELANE_B32 $vdst, $src0, $vsrc1",
904 []
905>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000906
Christian Konig76edd4f2013-02-26 17:52:29 +0000907let isCommutable = 1 in {
Christian Konig71088e62013-02-21 15:17:41 +0000908defm V_ADD_F32 : VOP2_32 <0x00000003, "V_ADD_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000909 [(set f32:$dst, (fadd f32:$src0, f32:$src1))]
Christian Konig71088e62013-02-21 15:17:41 +0000910>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000911
Christian Konig71088e62013-02-21 15:17:41 +0000912defm V_SUB_F32 : VOP2_32 <0x00000004, "V_SUB_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000913 [(set f32:$dst, (fsub f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000914>;
Christian Konig3c145802013-03-27 09:12:59 +0000915defm V_SUBREV_F32 : VOP2_32 <0x00000005, "V_SUBREV_F32", [], "V_SUB_F32">;
916} // End isCommutable = 1
Tom Stellard75aadc22012-12-11 21:25:42 +0000917
Tom Stellard75aadc22012-12-11 21:25:42 +0000918defm V_MAC_LEGACY_F32 : VOP2_32 <0x00000006, "V_MAC_LEGACY_F32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000919
920let isCommutable = 1 in {
921
Tom Stellard75aadc22012-12-11 21:25:42 +0000922defm V_MUL_LEGACY_F32 : VOP2_32 <
923 0x00000007, "V_MUL_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000924 [(set f32:$dst, (int_AMDGPU_mul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000925>;
926
927defm V_MUL_F32 : VOP2_32 <0x00000008, "V_MUL_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000928 [(set f32:$dst, (fmul f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000929>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000930
Christian Konig76edd4f2013-02-26 17:52:29 +0000931
Tom Stellard41fc7852013-07-23 01:48:42 +0000932defm V_MUL_I32_I24 : VOP2_32 <0x00000009, "V_MUL_I32_I24",
933 [(set i32:$dst, (mul I24:$src0, I24:$src1))]
934>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000935//defm V_MUL_HI_I32_I24 : VOP2_32 <0x0000000a, "V_MUL_HI_I32_I24", []>;
Tom Stellard41fc7852013-07-23 01:48:42 +0000936defm V_MUL_U32_U24 : VOP2_32 <0x0000000b, "V_MUL_U32_U24",
937 [(set i32:$dst, (mul U24:$src0, U24:$src1))]
938>;
Tom Stellard75aadc22012-12-11 21:25:42 +0000939//defm V_MUL_HI_U32_U24 : VOP2_32 <0x0000000c, "V_MUL_HI_U32_U24", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000940
Christian Konig76edd4f2013-02-26 17:52:29 +0000941
Tom Stellard75aadc22012-12-11 21:25:42 +0000942defm V_MIN_LEGACY_F32 : VOP2_32 <0x0000000d, "V_MIN_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000943 [(set f32:$dst, (AMDGPUfmin f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000944>;
945
946defm V_MAX_LEGACY_F32 : VOP2_32 <0x0000000e, "V_MAX_LEGACY_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000947 [(set f32:$dst, (AMDGPUfmax f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000948>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000949
Tom Stellard75aadc22012-12-11 21:25:42 +0000950defm V_MIN_F32 : VOP2_32 <0x0000000f, "V_MIN_F32", []>;
951defm V_MAX_F32 : VOP2_32 <0x00000010, "V_MAX_F32", []>;
Tom Stellardcf6452c2013-05-06 23:02:04 +0000952defm V_MIN_I32 : VOP2_32 <0x00000011, "V_MIN_I32",
953 [(set i32:$dst, (AMDGPUsmin i32:$src0, i32:$src1))]
954>;
955defm V_MAX_I32 : VOP2_32 <0x00000012, "V_MAX_I32",
956 [(set i32:$dst, (AMDGPUsmax i32:$src0, i32:$src1))]
957>;
958defm V_MIN_U32 : VOP2_32 <0x00000013, "V_MIN_U32",
959 [(set i32:$dst, (AMDGPUumin i32:$src0, i32:$src1))]
960>;
961defm V_MAX_U32 : VOP2_32 <0x00000014, "V_MAX_U32",
962 [(set i32:$dst, (AMDGPUumax i32:$src0, i32:$src1))]
963>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000964
Christian Konig20a7e6b2013-03-27 09:12:44 +0000965defm V_LSHR_B32 : VOP2_32 <0x00000015, "V_LSHR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000966 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000967>;
Christian Konig3c145802013-03-27 09:12:59 +0000968defm V_LSHRREV_B32 : VOP2_32 <0x00000016, "V_LSHRREV_B32", [], "V_LSHR_B32">;
969
Christian Konig20a7e6b2013-03-27 09:12:44 +0000970defm V_ASHR_I32 : VOP2_32 <0x00000017, "V_ASHR_I32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000971 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
Christian Konig20a7e6b2013-03-27 09:12:44 +0000972>;
Christian Konig3c145802013-03-27 09:12:59 +0000973defm V_ASHRREV_I32 : VOP2_32 <0x00000018, "V_ASHRREV_I32", [], "V_ASHR_I32">;
974
Tom Stellard82166022013-11-13 23:36:37 +0000975let hasPostISelHook = 1 in {
976
Christian Konig082a14a2013-03-18 11:34:05 +0000977defm V_LSHL_B32 : VOP2_32 <0x00000019, "V_LSHL_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000978 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
Christian Konig082a14a2013-03-18 11:34:05 +0000979>;
Tom Stellard82166022013-11-13 23:36:37 +0000980
981}
Christian Konig3c145802013-03-27 09:12:59 +0000982defm V_LSHLREV_B32 : VOP2_32 <0x0000001a, "V_LSHLREV_B32", [], "V_LSHL_B32">;
Christian Konig76edd4f2013-02-26 17:52:29 +0000983
Tom Stellard75aadc22012-12-11 21:25:42 +0000984defm V_AND_B32 : VOP2_32 <0x0000001b, "V_AND_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000985 [(set i32:$dst, (and i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000986>;
987defm V_OR_B32 : VOP2_32 <0x0000001c, "V_OR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000988 [(set i32:$dst, (or i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000989>;
990defm V_XOR_B32 : VOP2_32 <0x0000001d, "V_XOR_B32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000991 [(set i32:$dst, (xor i32:$src0, i32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +0000992>;
Christian Konig76edd4f2013-02-26 17:52:29 +0000993
994} // End isCommutable = 1
995
Tom Stellard75aadc22012-12-11 21:25:42 +0000996defm V_BFM_B32 : VOP2_32 <0x0000001e, "V_BFM_B32", []>;
997defm V_MAC_F32 : VOP2_32 <0x0000001f, "V_MAC_F32", []>;
998defm V_MADMK_F32 : VOP2_32 <0x00000020, "V_MADMK_F32", []>;
999defm V_MADAK_F32 : VOP2_32 <0x00000021, "V_MADAK_F32", []>;
1000//defm V_BCNT_U32_B32 : VOP2_32 <0x00000022, "V_BCNT_U32_B32", []>;
Michel Danzer8d696172013-07-10 16:36:52 +00001001defm V_MBCNT_LO_U32_B32 : VOP2_32 <0x00000023, "V_MBCNT_LO_U32_B32", []>;
1002defm V_MBCNT_HI_U32_B32 : VOP2_32 <0x00000024, "V_MBCNT_HI_U32_B32", []>;
Christian Konig76edd4f2013-02-26 17:52:29 +00001003
Christian Konig3c145802013-03-27 09:12:59 +00001004let isCommutable = 1, Defs = [VCC] in { // Carry-out goes to VCC
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001005// No patterns so that the scalar instructions are always selected.
1006// The scalar versions will be replaced with vector when needed later.
1007defm V_ADD_I32 : VOP2b_32 <0x00000025, "V_ADD_I32", []>;
1008defm V_SUB_I32 : VOP2b_32 <0x00000026, "V_SUB_I32", []>;
Christian Konig3c145802013-03-27 09:12:59 +00001009defm V_SUBREV_I32 : VOP2b_32 <0x00000027, "V_SUBREV_I32", [], "V_SUB_I32">;
Christian Konig76edd4f2013-02-26 17:52:29 +00001010
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001011let Uses = [VCC] in { // Carry-in comes from VCC
Christian Konigd3039962013-02-26 17:52:09 +00001012defm V_ADDC_U32 : VOP2b_32 <0x00000028, "V_ADDC_U32", []>;
1013defm V_SUBB_U32 : VOP2b_32 <0x00000029, "V_SUBB_U32", []>;
Christian Konig3c145802013-03-27 09:12:59 +00001014defm V_SUBBREV_U32 : VOP2b_32 <0x0000002a, "V_SUBBREV_U32", [], "V_SUBB_U32">;
Christian Konigd3039962013-02-26 17:52:09 +00001015} // End Uses = [VCC]
Christian Konig3c145802013-03-27 09:12:59 +00001016} // End isCommutable = 1, Defs = [VCC]
1017
Tom Stellard75aadc22012-12-11 21:25:42 +00001018defm V_LDEXP_F32 : VOP2_32 <0x0000002b, "V_LDEXP_F32", []>;
1019////def V_CVT_PKACCUM_U8_F32 : VOP2_U8 <0x0000002c, "V_CVT_PKACCUM_U8_F32", []>;
1020////def V_CVT_PKNORM_I16_F32 : VOP2_I16 <0x0000002d, "V_CVT_PKNORM_I16_F32", []>;
1021////def V_CVT_PKNORM_U16_F32 : VOP2_U16 <0x0000002e, "V_CVT_PKNORM_U16_F32", []>;
1022defm V_CVT_PKRTZ_F16_F32 : VOP2_32 <0x0000002f, "V_CVT_PKRTZ_F16_F32",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001023 [(set i32:$dst, (int_SI_packf16 f32:$src0, f32:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001024>;
1025////def V_CVT_PK_U16_U32 : VOP2_U16 <0x00000030, "V_CVT_PK_U16_U32", []>;
1026////def V_CVT_PK_I16_I32 : VOP2_I16 <0x00000031, "V_CVT_PK_I16_I32", []>;
1027def S_CMP_EQ_I32 : SOPC_32 <0x00000000, "S_CMP_EQ_I32", []>;
1028def S_CMP_LG_I32 : SOPC_32 <0x00000001, "S_CMP_LG_I32", []>;
1029def S_CMP_GT_I32 : SOPC_32 <0x00000002, "S_CMP_GT_I32", []>;
1030def S_CMP_GE_I32 : SOPC_32 <0x00000003, "S_CMP_GE_I32", []>;
1031def S_CMP_LT_I32 : SOPC_32 <0x00000004, "S_CMP_LT_I32", []>;
1032def S_CMP_LE_I32 : SOPC_32 <0x00000005, "S_CMP_LE_I32", []>;
1033def S_CMP_EQ_U32 : SOPC_32 <0x00000006, "S_CMP_EQ_U32", []>;
1034def S_CMP_LG_U32 : SOPC_32 <0x00000007, "S_CMP_LG_U32", []>;
1035def S_CMP_GT_U32 : SOPC_32 <0x00000008, "S_CMP_GT_U32", []>;
1036def S_CMP_GE_U32 : SOPC_32 <0x00000009, "S_CMP_GE_U32", []>;
1037def S_CMP_LT_U32 : SOPC_32 <0x0000000a, "S_CMP_LT_U32", []>;
1038def S_CMP_LE_U32 : SOPC_32 <0x0000000b, "S_CMP_LE_U32", []>;
1039////def S_BITCMP0_B32 : SOPC_BITCMP0 <0x0000000c, "S_BITCMP0_B32", []>;
1040////def S_BITCMP1_B32 : SOPC_BITCMP1 <0x0000000d, "S_BITCMP1_B32", []>;
1041////def S_BITCMP0_B64 : SOPC_BITCMP0 <0x0000000e, "S_BITCMP0_B64", []>;
1042////def S_BITCMP1_B64 : SOPC_BITCMP1 <0x0000000f, "S_BITCMP1_B64", []>;
1043//def S_SETVSKIP : SOPC_ <0x00000010, "S_SETVSKIP", []>;
1044
1045let neverHasSideEffects = 1 in {
1046
1047def V_MAD_LEGACY_F32 : VOP3_32 <0x00000140, "V_MAD_LEGACY_F32", []>;
1048def V_MAD_F32 : VOP3_32 <0x00000141, "V_MAD_F32", []>;
Tom Stellard52639482013-07-23 01:48:49 +00001049def V_MAD_I32_I24 : VOP3_32 <0x00000142, "V_MAD_I32_I24",
1050 [(set i32:$dst, (add (mul I24:$src0, I24:$src1), i32:$src2))]
1051>;
1052def V_MAD_U32_U24 : VOP3_32 <0x00000143, "V_MAD_U32_U24",
1053 [(set i32:$dst, (add (mul U24:$src0, U24:$src1), i32:$src2))]
1054>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001055
1056} // End neverHasSideEffects
1057def V_CUBEID_F32 : VOP3_32 <0x00000144, "V_CUBEID_F32", []>;
1058def V_CUBESC_F32 : VOP3_32 <0x00000145, "V_CUBESC_F32", []>;
1059def V_CUBETC_F32 : VOP3_32 <0x00000146, "V_CUBETC_F32", []>;
1060def V_CUBEMA_F32 : VOP3_32 <0x00000147, "V_CUBEMA_F32", []>;
1061def V_BFE_U32 : VOP3_32 <0x00000148, "V_BFE_U32", []>;
1062def V_BFE_I32 : VOP3_32 <0x00000149, "V_BFE_I32", []>;
1063def V_BFI_B32 : VOP3_32 <0x0000014a, "V_BFI_B32", []>;
Tom Stellard9d10c4c2013-04-19 02:11:06 +00001064defm : BFIPatterns <V_BFI_B32>;
Niels Ole Salscheider6509ac62013-08-10 10:38:47 +00001065def V_FMA_F32 : VOP3_32 <0x0000014b, "V_FMA_F32",
1066 [(set f32:$dst, (fma f32:$src0, f32:$src1, f32:$src2))]
1067>;
1068def V_FMA_F64 : VOP3_64 <0x0000014c, "V_FMA_F64",
1069 [(set f64:$dst, (fma f64:$src0, f64:$src1, f64:$src2))]
1070>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001071//def V_LERP_U8 : VOP3_U8 <0x0000014d, "V_LERP_U8", []>;
1072def V_ALIGNBIT_B32 : VOP3_32 <0x0000014e, "V_ALIGNBIT_B32", []>;
Tom Stellardd2eebf02013-05-20 15:02:24 +00001073def : ROTRPattern <V_ALIGNBIT_B32>;
1074
Tom Stellard75aadc22012-12-11 21:25:42 +00001075def V_ALIGNBYTE_B32 : VOP3_32 <0x0000014f, "V_ALIGNBYTE_B32", []>;
1076def V_MULLIT_F32 : VOP3_32 <0x00000150, "V_MULLIT_F32", []>;
1077////def V_MIN3_F32 : VOP3_MIN3 <0x00000151, "V_MIN3_F32", []>;
1078////def V_MIN3_I32 : VOP3_MIN3 <0x00000152, "V_MIN3_I32", []>;
1079////def V_MIN3_U32 : VOP3_MIN3 <0x00000153, "V_MIN3_U32", []>;
1080////def V_MAX3_F32 : VOP3_MAX3 <0x00000154, "V_MAX3_F32", []>;
1081////def V_MAX3_I32 : VOP3_MAX3 <0x00000155, "V_MAX3_I32", []>;
1082////def V_MAX3_U32 : VOP3_MAX3 <0x00000156, "V_MAX3_U32", []>;
1083////def V_MED3_F32 : VOP3_MED3 <0x00000157, "V_MED3_F32", []>;
1084////def V_MED3_I32 : VOP3_MED3 <0x00000158, "V_MED3_I32", []>;
1085////def V_MED3_U32 : VOP3_MED3 <0x00000159, "V_MED3_U32", []>;
1086//def V_SAD_U8 : VOP3_U8 <0x0000015a, "V_SAD_U8", []>;
1087//def V_SAD_HI_U8 : VOP3_U8 <0x0000015b, "V_SAD_HI_U8", []>;
1088//def V_SAD_U16 : VOP3_U16 <0x0000015c, "V_SAD_U16", []>;
1089def V_SAD_U32 : VOP3_32 <0x0000015d, "V_SAD_U32", []>;
1090////def V_CVT_PK_U8_F32 : VOP3_U8 <0x0000015e, "V_CVT_PK_U8_F32", []>;
1091def V_DIV_FIXUP_F32 : VOP3_32 <0x0000015f, "V_DIV_FIXUP_F32", []>;
1092def V_DIV_FIXUP_F64 : VOP3_64 <0x00000160, "V_DIV_FIXUP_F64", []>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001093
1094def V_LSHL_B64 : VOP3_64_Shift <0x00000161, "V_LSHL_B64",
1095 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1096>;
1097def V_LSHR_B64 : VOP3_64_Shift <0x00000162, "V_LSHR_B64",
1098 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1099>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001100def V_ASHR_I64 : VOP3_64_Shift <0x00000163, "V_ASHR_I64",
1101 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1102>;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001103
Tom Stellard7512c082013-07-12 18:14:56 +00001104let isCommutable = 1 in {
1105
Tom Stellard75aadc22012-12-11 21:25:42 +00001106def V_ADD_F64 : VOP3_64 <0x00000164, "V_ADD_F64", []>;
1107def V_MUL_F64 : VOP3_64 <0x00000165, "V_MUL_F64", []>;
1108def V_MIN_F64 : VOP3_64 <0x00000166, "V_MIN_F64", []>;
1109def V_MAX_F64 : VOP3_64 <0x00000167, "V_MAX_F64", []>;
Tom Stellard7512c082013-07-12 18:14:56 +00001110
1111} // isCommutable = 1
1112
1113def : Pat <
1114 (fadd f64:$src0, f64:$src1),
1115 (V_ADD_F64 $src0, $src1, (i64 0))
1116>;
1117
1118def : Pat <
1119 (fmul f64:$src0, f64:$src1),
1120 (V_MUL_F64 $src0, $src1, (i64 0))
1121>;
1122
Tom Stellard75aadc22012-12-11 21:25:42 +00001123def V_LDEXP_F64 : VOP3_64 <0x00000168, "V_LDEXP_F64", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001124
1125let isCommutable = 1 in {
1126
Tom Stellard75aadc22012-12-11 21:25:42 +00001127def V_MUL_LO_U32 : VOP3_32 <0x00000169, "V_MUL_LO_U32", []>;
1128def V_MUL_HI_U32 : VOP3_32 <0x0000016a, "V_MUL_HI_U32", []>;
1129def V_MUL_LO_I32 : VOP3_32 <0x0000016b, "V_MUL_LO_I32", []>;
Christian Konig70a50322013-03-27 09:12:51 +00001130def V_MUL_HI_I32 : VOP3_32 <0x0000016c, "V_MUL_HI_I32", []>;
1131
1132} // isCommutable = 1
1133
Tom Stellardecacb802013-02-07 19:39:42 +00001134def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001135 (mul i32:$src0, i32:$src1),
1136 (V_MUL_LO_I32 $src0, $src1, (i32 0))
Tom Stellardecacb802013-02-07 19:39:42 +00001137>;
Christian Konig70a50322013-03-27 09:12:51 +00001138
1139def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001140 (mulhu i32:$src0, i32:$src1),
1141 (V_MUL_HI_U32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001142>;
1143
1144def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001145 (mulhs i32:$src0, i32:$src1),
1146 (V_MUL_HI_I32 $src0, $src1, (i32 0))
Christian Konig70a50322013-03-27 09:12:51 +00001147>;
1148
Tom Stellard75aadc22012-12-11 21:25:42 +00001149def V_DIV_SCALE_F32 : VOP3_32 <0x0000016d, "V_DIV_SCALE_F32", []>;
1150def V_DIV_SCALE_F64 : VOP3_64 <0x0000016e, "V_DIV_SCALE_F64", []>;
1151def V_DIV_FMAS_F32 : VOP3_32 <0x0000016f, "V_DIV_FMAS_F32", []>;
1152def V_DIV_FMAS_F64 : VOP3_64 <0x00000170, "V_DIV_FMAS_F64", []>;
1153//def V_MSAD_U8 : VOP3_U8 <0x00000171, "V_MSAD_U8", []>;
1154//def V_QSAD_U8 : VOP3_U8 <0x00000172, "V_QSAD_U8", []>;
1155//def V_MQSAD_U8 : VOP3_U8 <0x00000173, "V_MQSAD_U8", []>;
1156def V_TRIG_PREOP_F64 : VOP3_64 <0x00000174, "V_TRIG_PREOP_F64", []>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001157
1158let Defs = [SCC] in { // Carry out goes to SCC
1159let isCommutable = 1 in {
Tom Stellard75aadc22012-12-11 21:25:42 +00001160def S_ADD_U32 : SOP2_32 <0x00000000, "S_ADD_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001161def S_ADD_I32 : SOP2_32 <0x00000002, "S_ADD_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001162 [(set i32:$dst, (add SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001163>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001164} // End isCommutable = 1
1165
1166def S_SUB_U32 : SOP2_32 <0x00000001, "S_SUB_U32", []>;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001167def S_SUB_I32 : SOP2_32 <0x00000003, "S_SUB_I32",
Matt Arsenaultbf6e1e72013-11-18 20:09:43 +00001168 [(set i32:$dst, (sub SSrc_32:$src0, SSrc_32:$src1))]
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001169>;
1170
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001171let Uses = [SCC] in { // Carry in comes from SCC
1172let isCommutable = 1 in {
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001173def S_ADDC_U32 : SOP2_32 <0x00000004, "S_ADDC_U32",
1174 [(set i32:$dst, (adde (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001175} // End isCommutable = 1
1176
Matt Arsenaultf8c089a2013-11-18 20:09:34 +00001177def S_SUBB_U32 : SOP2_32 <0x00000005, "S_SUBB_U32",
1178 [(set i32:$dst, (sube (i32 SSrc_32:$src0), (i32 SSrc_32:$src1)))]>;
Matt Arsenaulte27a41b2013-11-18 20:09:32 +00001179} // End Uses = [SCC]
1180} // End Defs = [SCC]
1181
Tom Stellard75aadc22012-12-11 21:25:42 +00001182def S_MIN_I32 : SOP2_32 <0x00000006, "S_MIN_I32", []>;
1183def S_MIN_U32 : SOP2_32 <0x00000007, "S_MIN_U32", []>;
1184def S_MAX_I32 : SOP2_32 <0x00000008, "S_MAX_I32", []>;
1185def S_MAX_U32 : SOP2_32 <0x00000009, "S_MAX_U32", []>;
1186
1187def S_CSELECT_B32 : SOP2 <
1188 0x0000000a, (outs SReg_32:$dst),
1189 (ins SReg_32:$src0, SReg_32:$src1, SCCReg:$scc), "S_CSELECT_B32",
Tom Stellard5447ae22013-05-02 15:30:07 +00001190 []
Tom Stellard75aadc22012-12-11 21:25:42 +00001191>;
1192
1193def S_CSELECT_B64 : SOP2_64 <0x0000000b, "S_CSELECT_B64", []>;
1194
Tom Stellard75aadc22012-12-11 21:25:42 +00001195def S_AND_B32 : SOP2_32 <0x0000000e, "S_AND_B32", []>;
1196
1197def S_AND_B64 : SOP2_64 <0x0000000f, "S_AND_B64",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001198 [(set i64:$dst, (and i64:$src0, i64:$src1))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001199>;
Christian Koniga8811792013-02-16 11:28:30 +00001200
1201def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001202 (i1 (and i1:$src0, i1:$src1)),
1203 (S_AND_B64 $src0, $src1)
Tom Stellard75aadc22012-12-11 21:25:42 +00001204>;
Christian Koniga8811792013-02-16 11:28:30 +00001205
Tom Stellard75aadc22012-12-11 21:25:42 +00001206def S_OR_B32 : SOP2_32 <0x00000010, "S_OR_B32", []>;
1207def S_OR_B64 : SOP2_64 <0x00000011, "S_OR_B64", []>;
Michel Danzer00fb2832013-02-22 11:22:54 +00001208def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001209 (i1 (or i1:$src0, i1:$src1)),
1210 (S_OR_B64 $src0, $src1)
Michel Danzer00fb2832013-02-22 11:22:54 +00001211>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001212def S_XOR_B32 : SOP2_32 <0x00000012, "S_XOR_B32", []>;
Michel Danzer85222702013-08-16 16:19:31 +00001213def S_XOR_B64 : SOP2_64 <0x00000013, "S_XOR_B64",
1214 [(set i1:$dst, (xor i1:$src0, i1:$src1))]
1215>;
Tom Stellard5a687942012-12-17 15:14:56 +00001216def S_ANDN2_B32 : SOP2_32 <0x00000014, "S_ANDN2_B32", []>;
1217def S_ANDN2_B64 : SOP2_64 <0x00000015, "S_ANDN2_B64", []>;
1218def S_ORN2_B32 : SOP2_32 <0x00000016, "S_ORN2_B32", []>;
1219def S_ORN2_B64 : SOP2_64 <0x00000017, "S_ORN2_B64", []>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001220def S_NAND_B32 : SOP2_32 <0x00000018, "S_NAND_B32", []>;
1221def S_NAND_B64 : SOP2_64 <0x00000019, "S_NAND_B64", []>;
1222def S_NOR_B32 : SOP2_32 <0x0000001a, "S_NOR_B32", []>;
1223def S_NOR_B64 : SOP2_64 <0x0000001b, "S_NOR_B64", []>;
1224def S_XNOR_B32 : SOP2_32 <0x0000001c, "S_XNOR_B32", []>;
1225def S_XNOR_B64 : SOP2_64 <0x0000001d, "S_XNOR_B64", []>;
Tom Stellard82166022013-11-13 23:36:37 +00001226
1227// Use added complexity so these patterns are preferred to the VALU patterns.
1228let AddedComplexity = 1 in {
1229
1230def S_LSHL_B32 : SOP2_32 <0x0000001e, "S_LSHL_B32",
1231 [(set i32:$dst, (shl i32:$src0, i32:$src1))]
1232>;
1233def S_LSHL_B64 : SOP2_SHIFT_64 <0x0000001f, "S_LSHL_B64",
1234 [(set i64:$dst, (shl i64:$src0, i32:$src1))]
1235>;
1236def S_LSHR_B32 : SOP2_32 <0x00000020, "S_LSHR_B32",
1237 [(set i32:$dst, (srl i32:$src0, i32:$src1))]
1238>;
1239def S_LSHR_B64 : SOP2_SHIFT_64 <0x00000021, "S_LSHR_B64",
1240 [(set i64:$dst, (srl i64:$src0, i32:$src1))]
1241>;
1242def S_ASHR_I32 : SOP2_32 <0x00000022, "S_ASHR_I32",
1243 [(set i32:$dst, (sra i32:$src0, i32:$src1))]
1244>;
1245def S_ASHR_I64 : SOP2_SHIFT_64 <0x00000023, "S_ASHR_I64",
1246 [(set i64:$dst, (sra i64:$src0, i32:$src1))]
1247>;
1248
1249} // End AddedComplexity = 1
1250
Tom Stellard75aadc22012-12-11 21:25:42 +00001251def S_BFM_B32 : SOP2_32 <0x00000024, "S_BFM_B32", []>;
1252def S_BFM_B64 : SOP2_64 <0x00000025, "S_BFM_B64", []>;
1253def S_MUL_I32 : SOP2_32 <0x00000026, "S_MUL_I32", []>;
1254def S_BFE_U32 : SOP2_32 <0x00000027, "S_BFE_U32", []>;
1255def S_BFE_I32 : SOP2_32 <0x00000028, "S_BFE_I32", []>;
1256def S_BFE_U64 : SOP2_64 <0x00000029, "S_BFE_U64", []>;
1257def S_BFE_I64 : SOP2_64 <0x0000002a, "S_BFE_I64", []>;
1258//def S_CBRANCH_G_FORK : SOP2_ <0x0000002b, "S_CBRANCH_G_FORK", []>;
1259def S_ABSDIFF_I32 : SOP2_32 <0x0000002c, "S_ABSDIFF_I32", []>;
1260
Tom Stellard75aadc22012-12-11 21:25:42 +00001261let isCodeGenOnly = 1, isPseudo = 1 in {
1262
Tom Stellard75aadc22012-12-11 21:25:42 +00001263def LOAD_CONST : AMDGPUShaderInst <
1264 (outs GPRF32:$dst),
1265 (ins i32imm:$src),
1266 "LOAD_CONST $dst, $src",
1267 [(set GPRF32:$dst, (int_AMDGPU_load_const imm:$src))]
1268>;
1269
Matt Arsenault8fb37382013-10-11 21:03:36 +00001270// SI pseudo instructions. These are used by the CFG structurizer pass
Tom Stellard75aadc22012-12-11 21:25:42 +00001271// and should be lowered to ISA instructions prior to codegen.
1272
Tom Stellardf8794352012-12-19 22:10:31 +00001273let mayLoad = 1, mayStore = 1, hasSideEffects = 1,
1274 Uses = [EXEC], Defs = [EXEC] in {
1275
1276let isBranch = 1, isTerminator = 1 in {
1277
1278def SI_IF : InstSI <
1279 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001280 (ins SReg_64:$vcc, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001281 "SI_IF $dst, $vcc, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001282 [(set i64:$dst, (int_SI_if i1:$vcc, bb:$target))]
Tom Stellard75aadc22012-12-11 21:25:42 +00001283>;
1284
Tom Stellardf8794352012-12-19 22:10:31 +00001285def SI_ELSE : InstSI <
1286 (outs SReg_64:$dst),
1287 (ins SReg_64:$src, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001288 "SI_ELSE $dst, $src, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001289 [(set i64:$dst, (int_SI_else i64:$src, bb:$target))]> {
Tom Stellardf8794352012-12-19 22:10:31 +00001290
1291 let Constraints = "$src = $dst";
1292}
1293
1294def SI_LOOP : InstSI <
Tom Stellard75aadc22012-12-11 21:25:42 +00001295 (outs),
Tom Stellardf8794352012-12-19 22:10:31 +00001296 (ins SReg_64:$saved, brtarget:$target),
Christian Konigbf114b42013-02-21 15:17:22 +00001297 "SI_LOOP $saved, $target",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001298 [(int_SI_loop i64:$saved, bb:$target)]
Tom Stellard75aadc22012-12-11 21:25:42 +00001299>;
Tom Stellardf8794352012-12-19 22:10:31 +00001300
1301} // end isBranch = 1, isTerminator = 1
1302
1303def SI_BREAK : InstSI <
1304 (outs SReg_64:$dst),
1305 (ins SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001306 "SI_ELSE $dst, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001307 [(set i64:$dst, (int_SI_break i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001308>;
1309
1310def SI_IF_BREAK : InstSI <
1311 (outs SReg_64:$dst),
Christian Koniga8811792013-02-16 11:28:30 +00001312 (ins SReg_64:$vcc, SReg_64:$src),
Christian Konigbf114b42013-02-21 15:17:22 +00001313 "SI_IF_BREAK $dst, $vcc, $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001314 [(set i64:$dst, (int_SI_if_break i1:$vcc, i64:$src))]
Tom Stellardf8794352012-12-19 22:10:31 +00001315>;
1316
1317def SI_ELSE_BREAK : InstSI <
1318 (outs SReg_64:$dst),
1319 (ins SReg_64:$src0, SReg_64:$src1),
Christian Konigbf114b42013-02-21 15:17:22 +00001320 "SI_ELSE_BREAK $dst, $src0, $src1",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001321 [(set i64:$dst, (int_SI_else_break i64:$src0, i64:$src1))]
Tom Stellardf8794352012-12-19 22:10:31 +00001322>;
1323
1324def SI_END_CF : InstSI <
1325 (outs),
1326 (ins SReg_64:$saved),
Christian Konigbf114b42013-02-21 15:17:22 +00001327 "SI_END_CF $saved",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001328 [(int_SI_end_cf i64:$saved)]
Tom Stellardf8794352012-12-19 22:10:31 +00001329>;
1330
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001331def SI_KILL : InstSI <
1332 (outs),
1333 (ins VReg_32:$src),
Matt Arsenaultcb34f842013-12-16 20:58:33 +00001334 "SI_KILL $src",
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001335 [(int_AMDGPU_kill f32:$src)]
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001336>;
1337
Tom Stellardf8794352012-12-19 22:10:31 +00001338} // end mayLoad = 1, mayStore = 1, hasSideEffects = 1
1339 // Uses = [EXEC], Defs = [EXEC]
1340
Christian Konig2989ffc2013-03-18 11:34:16 +00001341let Uses = [EXEC], Defs = [EXEC,VCC,M0] in {
1342
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001343//defm SI_ : RegisterLoadStore <VReg_32, FRAMEri, ADDRIndirect>;
Tom Stellard81d871d2013-11-13 23:36:50 +00001344
1345let UseNamedOperandTable = 1 in {
1346
1347def SI_RegisterLoad : AMDGPUShaderInst <
1348 (outs VReg_32:$dst, SReg_64:$temp),
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001349 (ins FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001350 "", []
1351> {
1352 let isRegisterLoad = 1;
1353 let mayLoad = 1;
1354}
1355
1356class SIRegStore<dag outs> : AMDGPUShaderInst <
1357 outs,
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +00001358 (ins VReg_32:$val, FRAMEri32:$addr, i32imm:$chan),
Tom Stellard81d871d2013-11-13 23:36:50 +00001359 "", []
1360> {
1361 let isRegisterStore = 1;
1362 let mayStore = 1;
1363}
1364
1365let usesCustomInserter = 1 in {
1366def SI_RegisterStorePseudo : SIRegStore<(outs)>;
1367} // End usesCustomInserter = 1
1368def SI_RegisterStore : SIRegStore<(outs SReg_64:$temp)>;
1369
1370
1371} // End UseNamedOperandTable = 1
1372
Christian Konig2989ffc2013-03-18 11:34:16 +00001373def SI_INDIRECT_SRC : InstSI <
1374 (outs VReg_32:$dst, SReg_64:$temp),
1375 (ins unknown:$src, VSrc_32:$idx, i32imm:$off),
1376 "SI_INDIRECT_SRC $dst, $temp, $src, $idx, $off",
1377 []
1378>;
1379
1380class SI_INDIRECT_DST<RegisterClass rc> : InstSI <
1381 (outs rc:$dst, SReg_64:$temp),
1382 (ins unknown:$src, VSrc_32:$idx, i32imm:$off, VReg_32:$val),
1383 "SI_INDIRECT_DST $dst, $temp, $src, $idx, $off, $val",
1384 []
1385> {
1386 let Constraints = "$src = $dst";
1387}
1388
Tom Stellard81d871d2013-11-13 23:36:50 +00001389def SI_INDIRECT_DST_V1 : SI_INDIRECT_DST<VReg_32>;
Christian Konig2989ffc2013-03-18 11:34:16 +00001390def SI_INDIRECT_DST_V2 : SI_INDIRECT_DST<VReg_64>;
1391def SI_INDIRECT_DST_V4 : SI_INDIRECT_DST<VReg_128>;
1392def SI_INDIRECT_DST_V8 : SI_INDIRECT_DST<VReg_256>;
1393def SI_INDIRECT_DST_V16 : SI_INDIRECT_DST<VReg_512>;
1394
1395} // Uses = [EXEC,VCC,M0], Defs = [EXEC,VCC,M0]
1396
Tom Stellard556d9aa2013-06-03 17:39:37 +00001397let usesCustomInserter = 1 in {
1398
Matt Arsenault22658062013-10-15 23:44:48 +00001399// This pseudo instruction takes a pointer as input and outputs a resource
Tom Stellard2a6a61052013-07-12 18:15:08 +00001400// constant that can be used with the ADDR64 MUBUF instructions.
Tom Stellard556d9aa2013-06-03 17:39:37 +00001401def SI_ADDR64_RSRC : InstSI <
1402 (outs SReg_128:$srsrc),
1403 (ins SReg_64:$ptr),
1404 "", []
1405>;
1406
Tom Stellard2a6a61052013-07-12 18:15:08 +00001407def V_SUB_F64 : InstSI <
1408 (outs VReg_64:$dst),
1409 (ins VReg_64:$src0, VReg_64:$src1),
1410 "V_SUB_F64 $dst, $src0, $src1",
1411 []
1412>;
1413
Tom Stellard556d9aa2013-06-03 17:39:37 +00001414} // end usesCustomInserter
1415
Tom Stellard75aadc22012-12-11 21:25:42 +00001416} // end IsCodeGenOnly, isPseudo
1417
Christian Konig2aca0432013-02-21 15:17:32 +00001418def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001419 (int_AMDGPU_cndlt f32:$src0, f32:$src1, f32:$src2),
1420 (V_CNDMASK_B32_e64 $src2, $src1, (V_CMP_GT_F32_e64 0, $src0))
Christian Konig2aca0432013-02-21 15:17:32 +00001421>;
1422
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001423def : Pat <
1424 (int_AMDGPU_kilp),
Christian Konigc756cb992013-02-16 11:28:22 +00001425 (SI_KILL (V_MOV_B32_e32 0xbf800000))
Tom Stellardbe8ebee2013-01-18 21:15:50 +00001426>;
1427
Tom Stellard75aadc22012-12-11 21:25:42 +00001428/* int_SI_vs_load_input */
1429def : Pat<
Tom Stellard9fa17912013-08-14 23:24:45 +00001430 (SIload_input i128:$tlst, IMM12bit:$attr_offset, i32:$buf_idx_vgpr),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001431 (BUFFER_LOAD_FORMAT_XYZW_IDXEN $tlst, $buf_idx_vgpr, imm:$attr_offset)
Tom Stellard75aadc22012-12-11 21:25:42 +00001432>;
1433
1434/* int_SI_export */
1435def : Pat <
1436 (int_SI_export imm:$en, imm:$vm, imm:$done, imm:$tgt, imm:$compr,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001437 f32:$src0, f32:$src1, f32:$src2, f32:$src3),
Tom Stellard75aadc22012-12-11 21:25:42 +00001438 (EXP imm:$en, imm:$tgt, imm:$compr, imm:$done, imm:$vm,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001439 $src0, $src1, $src2, $src3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001440>;
1441
Tom Stellard2a6a61052013-07-12 18:15:08 +00001442def : Pat <
1443 (f64 (fsub f64:$src0, f64:$src1)),
1444 (V_SUB_F64 $src0, $src1)
1445>;
1446
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001447/********** ======================= **********/
1448/********** Image sampling patterns **********/
1449/********** ======================= **********/
Tom Stellardae6c06e2013-02-07 17:02:13 +00001450
Tom Stellard9fa17912013-08-14 23:24:45 +00001451/* SIsample for simple 1D texture lookup */
Tom Stellard75aadc22012-12-11 21:25:42 +00001452def : Pat <
Tom Stellard67850652013-08-14 23:24:53 +00001453 (SIsample i32:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001454 (IMAGE_SAMPLE_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001455>;
1456
Tom Stellard9fa17912013-08-14 23:24:45 +00001457class SamplePattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1458 (name vt:$addr, v32i8:$rsrc, i128:$sampler, imm),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001459 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellardc9b90312013-01-21 15:40:48 +00001460>;
1461
Tom Stellard9fa17912013-08-14 23:24:45 +00001462class SampleRectPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1463 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_RECT),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001464 (opcode 0xf, 1, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard75aadc22012-12-11 21:25:42 +00001465>;
1466
Tom Stellard9fa17912013-08-14 23:24:45 +00001467class SampleArrayPattern<SDNode name, MIMG opcode, ValueType vt> : Pat <
1468 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001469 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001470>;
1471
Tom Stellard9fa17912013-08-14 23:24:45 +00001472class SampleShadowPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001473 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001474 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001475 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001476>;
1477
Tom Stellard9fa17912013-08-14 23:24:45 +00001478class SampleShadowArrayPattern<SDNode name, MIMG opcode,
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001479 ValueType vt> : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001480 (name vt:$addr, v32i8:$rsrc, i128:$sampler, TEX_SHADOW_ARRAY),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001481 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc, $sampler)
Tom Stellard462516b2013-02-07 17:02:14 +00001482>;
1483
Tom Stellard9fa17912013-08-14 23:24:45 +00001484/* SIsample* for texture lookups consuming more address parameters */
Tom Stellard16a9a202013-08-14 23:24:17 +00001485multiclass SamplePatterns<MIMG sample, MIMG sample_c, MIMG sample_l,
1486 MIMG sample_c_l, MIMG sample_b, MIMG sample_c_b,
1487MIMG sample_d, MIMG sample_c_d, ValueType addr_type> {
Tom Stellard9fa17912013-08-14 23:24:45 +00001488 def : SamplePattern <SIsample, sample, addr_type>;
1489 def : SampleRectPattern <SIsample, sample, addr_type>;
1490 def : SampleArrayPattern <SIsample, sample, addr_type>;
1491 def : SampleShadowPattern <SIsample, sample_c, addr_type>;
1492 def : SampleShadowArrayPattern <SIsample, sample_c, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001493
Tom Stellard9fa17912013-08-14 23:24:45 +00001494 def : SamplePattern <SIsamplel, sample_l, addr_type>;
1495 def : SampleArrayPattern <SIsamplel, sample_l, addr_type>;
1496 def : SampleShadowPattern <SIsamplel, sample_c_l, addr_type>;
1497 def : SampleShadowArrayPattern <SIsamplel, sample_c_l, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001498
Tom Stellard9fa17912013-08-14 23:24:45 +00001499 def : SamplePattern <SIsampleb, sample_b, addr_type>;
1500 def : SampleArrayPattern <SIsampleb, sample_b, addr_type>;
1501 def : SampleShadowPattern <SIsampleb, sample_c_b, addr_type>;
1502 def : SampleShadowArrayPattern <SIsampleb, sample_c_b, addr_type>;
Michel Danzer83f87c42013-07-10 16:36:36 +00001503
Tom Stellard9fa17912013-08-14 23:24:45 +00001504 def : SamplePattern <SIsampled, sample_d, addr_type>;
1505 def : SampleArrayPattern <SIsampled, sample_d, addr_type>;
1506 def : SampleShadowPattern <SIsampled, sample_c_d, addr_type>;
1507 def : SampleShadowArrayPattern <SIsampled, sample_c_d, addr_type>;
Tom Stellardae6c06e2013-02-07 17:02:13 +00001508}
1509
Tom Stellard682bfbc2013-10-10 17:11:24 +00001510defm : SamplePatterns<IMAGE_SAMPLE_V4_V2, IMAGE_SAMPLE_C_V4_V2,
1511 IMAGE_SAMPLE_L_V4_V2, IMAGE_SAMPLE_C_L_V4_V2,
1512 IMAGE_SAMPLE_B_V4_V2, IMAGE_SAMPLE_C_B_V4_V2,
1513 IMAGE_SAMPLE_D_V4_V2, IMAGE_SAMPLE_C_D_V4_V2,
Tom Stellard16a9a202013-08-14 23:24:17 +00001514 v2i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001515defm : SamplePatterns<IMAGE_SAMPLE_V4_V4, IMAGE_SAMPLE_C_V4_V4,
1516 IMAGE_SAMPLE_L_V4_V4, IMAGE_SAMPLE_C_L_V4_V4,
1517 IMAGE_SAMPLE_B_V4_V4, IMAGE_SAMPLE_C_B_V4_V4,
1518 IMAGE_SAMPLE_D_V4_V4, IMAGE_SAMPLE_C_D_V4_V4,
Tom Stellard16a9a202013-08-14 23:24:17 +00001519 v4i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001520defm : SamplePatterns<IMAGE_SAMPLE_V4_V8, IMAGE_SAMPLE_C_V4_V8,
1521 IMAGE_SAMPLE_L_V4_V8, IMAGE_SAMPLE_C_L_V4_V8,
1522 IMAGE_SAMPLE_B_V4_V8, IMAGE_SAMPLE_C_B_V4_V8,
1523 IMAGE_SAMPLE_D_V4_V8, IMAGE_SAMPLE_C_D_V4_V8,
Tom Stellard16a9a202013-08-14 23:24:17 +00001524 v8i32>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001525defm : SamplePatterns<IMAGE_SAMPLE_V4_V16, IMAGE_SAMPLE_C_V4_V16,
1526 IMAGE_SAMPLE_L_V4_V16, IMAGE_SAMPLE_C_L_V4_V16,
1527 IMAGE_SAMPLE_B_V4_V16, IMAGE_SAMPLE_C_B_V4_V16,
1528 IMAGE_SAMPLE_D_V4_V16, IMAGE_SAMPLE_C_D_V4_V16,
Tom Stellard16a9a202013-08-14 23:24:17 +00001529 v16i32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001530
Tom Stellard353b3362013-05-06 23:02:12 +00001531/* int_SI_imageload for texture fetches consuming varying address parameters */
1532class ImageLoadPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1533 (name addr_type:$addr, v32i8:$rsrc, imm),
1534 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1535>;
1536
1537class ImageLoadArrayPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1538 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY),
1539 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1540>;
1541
Tom Stellard3494b7e2013-08-14 22:22:14 +00001542class ImageLoadMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1543 (name addr_type:$addr, v32i8:$rsrc, TEX_MSAA),
1544 (opcode 0xf, 0, 0, 0, 0, 0, 0, 0, $addr, $rsrc)
1545>;
1546
1547class ImageLoadArrayMSAAPattern<Intrinsic name, MIMG opcode, ValueType addr_type> : Pat <
1548 (name addr_type:$addr, v32i8:$rsrc, TEX_ARRAY_MSAA),
1549 (opcode 0xf, 0, 0, 1, 0, 0, 0, 0, $addr, $rsrc)
1550>;
1551
Tom Stellard16a9a202013-08-14 23:24:17 +00001552multiclass ImageLoadPatterns<MIMG opcode, ValueType addr_type> {
1553 def : ImageLoadPattern <int_SI_imageload, opcode, addr_type>;
1554 def : ImageLoadArrayPattern <int_SI_imageload, opcode, addr_type>;
Tom Stellard353b3362013-05-06 23:02:12 +00001555}
1556
Tom Stellard16a9a202013-08-14 23:24:17 +00001557multiclass ImageLoadMSAAPatterns<MIMG opcode, ValueType addr_type> {
1558 def : ImageLoadMSAAPattern <int_SI_imageload, opcode, addr_type>;
1559 def : ImageLoadArrayMSAAPattern <int_SI_imageload, opcode, addr_type>;
1560}
1561
Tom Stellard682bfbc2013-10-10 17:11:24 +00001562defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V2, v2i32>;
1563defm : ImageLoadPatterns<IMAGE_LOAD_MIP_V4_V4, v4i32>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001564
Tom Stellard682bfbc2013-10-10 17:11:24 +00001565defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V2, v2i32>;
1566defm : ImageLoadMSAAPatterns<IMAGE_LOAD_V4_V4, v4i32>;
Tom Stellard353b3362013-05-06 23:02:12 +00001567
Tom Stellardf787ef12013-05-06 23:02:19 +00001568/* Image resource information */
1569def : Pat <
1570 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, imm),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001571 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 0, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001572>;
1573
1574def : Pat <
1575 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001576 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellardf787ef12013-05-06 23:02:19 +00001577>;
1578
Tom Stellard3494b7e2013-08-14 22:22:14 +00001579def : Pat <
1580 (int_SI_resinfo i32:$mipid, v32i8:$rsrc, TEX_ARRAY_MSAA),
Tom Stellard682bfbc2013-10-10 17:11:24 +00001581 (IMAGE_GET_RESINFO_V4_V1 0xf, 0, 0, 1, 0, 0, 0, 0, (V_MOV_B32_e32 $mipid), $rsrc)
Tom Stellard3494b7e2013-08-14 22:22:14 +00001582>;
1583
Christian Konig4a1b9c32013-03-18 11:34:10 +00001584/********** ============================================ **********/
1585/********** Extraction, Insertion, Building and Casting **********/
1586/********** ============================================ **********/
Tom Stellard75aadc22012-12-11 21:25:42 +00001587
Christian Konig4a1b9c32013-03-18 11:34:10 +00001588foreach Index = 0-2 in {
1589 def Extract_Element_v2i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001590 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001591 >;
1592 def Insert_Element_v2i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001593 i32, v2i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001594 >;
1595
1596 def Extract_Element_v2f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001597 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001598 >;
1599 def Insert_Element_v2f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001600 f32, v2f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001601 >;
1602}
1603
1604foreach Index = 0-3 in {
1605 def Extract_Element_v4i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001606 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001607 >;
1608 def Insert_Element_v4i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001609 i32, v4i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001610 >;
1611
1612 def Extract_Element_v4f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001613 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001614 >;
1615 def Insert_Element_v4f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001616 f32, v4f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001617 >;
1618}
1619
1620foreach Index = 0-7 in {
1621 def Extract_Element_v8i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001622 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001623 >;
1624 def Insert_Element_v8i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001625 i32, v8i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001626 >;
1627
1628 def Extract_Element_v8f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001629 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001630 >;
1631 def Insert_Element_v8f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001632 f32, v8f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001633 >;
1634}
1635
1636foreach Index = 0-15 in {
1637 def Extract_Element_v16i32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001638 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001639 >;
1640 def Insert_Element_v16i32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001641 i32, v16i32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001642 >;
1643
1644 def Extract_Element_v16f32_#Index : Extract_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001645 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001646 >;
1647 def Insert_Element_v16f32_#Index : Insert_Element <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001648 f32, v16f32, Index, !cast<SubRegIndex>(sub#Index)
Christian Konig4a1b9c32013-03-18 11:34:10 +00001649 >;
1650}
Tom Stellard75aadc22012-12-11 21:25:42 +00001651
Tom Stellard75aadc22012-12-11 21:25:42 +00001652def : BitConvert <i32, f32, SReg_32>;
1653def : BitConvert <i32, f32, VReg_32>;
1654
1655def : BitConvert <f32, i32, SReg_32>;
1656def : BitConvert <f32, i32, VReg_32>;
1657
Tom Stellard7512c082013-07-12 18:14:56 +00001658def : BitConvert <i64, f64, VReg_64>;
1659
1660def : BitConvert <f64, i64, VReg_64>;
1661
Tom Stellarded2f6142013-07-18 21:43:42 +00001662def : BitConvert <v2f32, v2i32, VReg_64>;
1663def : BitConvert <v2i32, v2f32, VReg_64>;
Tom Stellardaf775432013-10-23 00:44:32 +00001664def : BitConvert <v2i32, i64, VReg_64>;
Tom Stellarded2f6142013-07-18 21:43:42 +00001665
Tom Stellard83747202013-07-18 21:43:53 +00001666def : BitConvert <v4f32, v4i32, VReg_128>;
1667def : BitConvert <v4i32, v4f32, VReg_128>;
Tom Stellardaf775432013-10-23 00:44:32 +00001668def : BitConvert <v4i32, i128, VReg_128>;
1669def : BitConvert <i128, v4i32, VReg_128>;
Tom Stellard83747202013-07-18 21:43:53 +00001670
Tom Stellard20ee94f2013-08-14 22:22:09 +00001671def : BitConvert <v8i32, v32i8, SReg_256>;
1672def : BitConvert <v32i8, v8i32, SReg_256>;
1673def : BitConvert <v8i32, v32i8, VReg_256>;
1674def : BitConvert <v32i8, v8i32, VReg_256>;
1675
Christian Konig8dbe6f62013-02-21 15:17:27 +00001676/********** =================== **********/
1677/********** Src & Dst modifiers **********/
1678/********** =================== **********/
1679
1680def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001681 (int_AMDIL_clamp f32:$src, (f32 FP_ZERO), (f32 FP_ONE)),
1682 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001683 0 /* ABS */, 1 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1684>;
1685
1686def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001687 (fabs f32:$src),
1688 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001689 1 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 0 /* NEG */)
1690>;
1691
1692def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001693 (fneg f32:$src),
1694 (V_ADD_F32_e64 $src, (i32 0 /* SRC1 */),
Christian Konig8dbe6f62013-02-21 15:17:27 +00001695 0 /* ABS */, 0 /* CLAMP */, 0 /* OMOD */, 1 /* NEG */)
1696>;
1697
Christian Konigc756cb992013-02-16 11:28:22 +00001698/********** ================== **********/
1699/********** Immediate Patterns **********/
1700/********** ================== **********/
1701
1702def : Pat <
Tom Stellarddf94dc32013-08-14 23:24:24 +00001703 (SGPRImm<(i32 imm)>:$imm),
1704 (S_MOV_B32 imm:$imm)
1705>;
1706
1707def : Pat <
1708 (SGPRImm<(f32 fpimm)>:$imm),
1709 (S_MOV_B32 fpimm:$imm)
1710>;
1711
1712def : Pat <
Christian Konigc756cb992013-02-16 11:28:22 +00001713 (i32 imm:$imm),
1714 (V_MOV_B32_e32 imm:$imm)
1715>;
1716
1717def : Pat <
1718 (f32 fpimm:$imm),
1719 (V_MOV_B32_e32 fpimm:$imm)
1720>;
1721
1722def : Pat <
Christian Konig1f344cd2013-03-01 09:46:22 +00001723 (i1 imm:$imm),
1724 (S_MOV_B64 imm:$imm)
Christian Konigc756cb992013-02-16 11:28:22 +00001725>;
1726
Christian Konigb559b072013-02-16 11:28:36 +00001727def : Pat <
1728 (i64 InlineImm<i64>:$imm),
1729 (S_MOV_B64 InlineImm<i64>:$imm)
1730>;
1731
Christian Konigc756cb992013-02-16 11:28:22 +00001732// i64 immediates aren't supported in hardware, split it into two 32bit values
1733def : Pat <
1734 (i64 imm:$imm),
1735 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
1736 (S_MOV_B32 (i32 (LO32 imm:$imm))), sub0),
1737 (S_MOV_B32 (i32 (HI32 imm:$imm))), sub1)
1738>;
1739
Tom Stellardab8a8c82013-07-12 18:15:02 +00001740def : Pat <
1741 (f64 fpimm:$imm),
1742 (INSERT_SUBREG (INSERT_SUBREG (f64 (IMPLICIT_DEF)),
1743 (V_MOV_B32_e32 (f32 (LO32f fpimm:$imm))), sub0),
1744 (V_MOV_B32_e32 (f32 (HI32f fpimm:$imm))), sub1)
1745>;
1746
Tom Stellard75aadc22012-12-11 21:25:42 +00001747/********** ===================== **********/
1748/********** Interpolation Paterns **********/
1749/********** ===================== **********/
1750
1751def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001752 (int_SI_fs_constant imm:$attr_chan, imm:$attr, i32:$params),
1753 (V_INTERP_MOV_F32 INTERP.P0, imm:$attr_chan, imm:$attr, $params)
Michel Danzere9bb18b2013-02-14 19:03:25 +00001754>;
1755
1756def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001757 (int_SI_fs_interp imm:$attr_chan, imm:$attr, M0Reg:$params, v2i32:$ij),
1758 (V_INTERP_P2_F32 (V_INTERP_P1_F32 (EXTRACT_SUBREG v2i32:$ij, sub0),
1759 imm:$attr_chan, imm:$attr, i32:$params),
1760 (EXTRACT_SUBREG $ij, sub1),
1761 imm:$attr_chan, imm:$attr, $params)
Tom Stellard75aadc22012-12-11 21:25:42 +00001762>;
1763
1764/********** ================== **********/
1765/********** Intrinsic Patterns **********/
1766/********** ================== **********/
1767
1768/* llvm.AMDGPU.pow */
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001769def : POW_Common <V_LOG_F32_e32, V_EXP_F32_e32, V_MUL_LEGACY_F32_e32>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001770
1771def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001772 (int_AMDGPU_div f32:$src0, f32:$src1),
1773 (V_MUL_LEGACY_F32_e32 $src0, (V_RCP_LEGACY_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001774>;
1775
1776def : Pat<
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001777 (fdiv f32:$src0, f32:$src1),
1778 (V_MUL_F32_e32 $src0, (V_RCP_F32_e32 $src1))
Tom Stellard75aadc22012-12-11 21:25:42 +00001779>;
1780
Tom Stellard7512c082013-07-12 18:14:56 +00001781def : Pat<
1782 (fdiv f64:$src0, f64:$src1),
1783 (V_MUL_F64 $src0, (V_RCP_F64_e32 $src1), (i64 0))
1784>;
1785
Tom Stellard75aadc22012-12-11 21:25:42 +00001786def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001787 (fcos f32:$src0),
1788 (V_COS_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001789>;
1790
1791def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001792 (fsin f32:$src0),
1793 (V_SIN_F32_e32 (V_MUL_F32_e32 $src0, (V_MOV_B32_e32 CONST.TWO_PI_INV)))
Tom Stellard836cdd92013-02-05 17:09:10 +00001794>;
1795
1796def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001797 (int_AMDGPU_cube v4f32:$src),
Tom Stellard75aadc22012-12-11 21:25:42 +00001798 (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001799 (V_CUBETC_F32 (EXTRACT_SUBREG $src, sub0),
1800 (EXTRACT_SUBREG $src, sub1),
1801 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001802 sub0),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001803 (V_CUBESC_F32 (EXTRACT_SUBREG $src, sub0),
1804 (EXTRACT_SUBREG $src, sub1),
1805 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001806 sub1),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001807 (V_CUBEMA_F32 (EXTRACT_SUBREG $src, sub0),
1808 (EXTRACT_SUBREG $src, sub1),
1809 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001810 sub2),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001811 (V_CUBEID_F32 (EXTRACT_SUBREG $src, sub0),
1812 (EXTRACT_SUBREG $src, sub1),
1813 (EXTRACT_SUBREG $src, sub2)),
Tom Stellardea977bc2013-04-19 02:11:00 +00001814 sub3)
Tom Stellard75aadc22012-12-11 21:25:42 +00001815>;
1816
Michel Danzer0cc991e2013-02-22 11:22:58 +00001817def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001818 (i32 (sext i1:$src0)),
1819 (V_CNDMASK_B32_e64 (i32 0), (i32 -1), $src0)
Michel Danzer0cc991e2013-02-22 11:22:58 +00001820>;
1821
Christian Konig49374082013-03-18 11:33:55 +00001822// 1. Offset as 8bit DWORD immediate
1823def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001824 (SIload_constant i128:$sbase, IMM8bitDWORD:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001825 (S_BUFFER_LOAD_DWORD_IMM $sbase, IMM8bitDWORD:$offset)
Christian Konig49374082013-03-18 11:33:55 +00001826>;
1827
1828// 2. Offset loaded in an 32bit SGPR
1829def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001830 (SIload_constant i128:$sbase, imm:$offset),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001831 (S_BUFFER_LOAD_DWORD_SGPR $sbase, (S_MOV_B32 imm:$offset))
Christian Konig49374082013-03-18 11:33:55 +00001832>;
1833
Christian Konig7a14a472013-03-18 11:34:00 +00001834// 3. Offset in an 32Bit VGPR
1835def : Pat <
Tom Stellard9fa17912013-08-14 23:24:45 +00001836 (SIload_constant i128:$sbase, i32:$voff),
Tom Stellardf1ee7162013-05-20 15:02:31 +00001837 (BUFFER_LOAD_DWORD_OFFEN $sbase, $voff)
Christian Konig7a14a472013-03-18 11:34:00 +00001838>;
1839
Michel Danzer8caa9042013-04-10 17:17:56 +00001840// The multiplication scales from [0,1] to the unsigned integer range
1841def : Pat <
1842 (AMDGPUurecip i32:$src0),
1843 (V_CVT_U32_F32_e32
1844 (V_MUL_F32_e32 CONST.FP_UINT_MAX_PLUS_1,
1845 (V_RCP_IFLAG_F32_e32 (V_CVT_F32_U32_e32 $src0))))
1846>;
1847
Michel Danzer8d696172013-07-10 16:36:52 +00001848def : Pat <
1849 (int_SI_tid),
1850 (V_MBCNT_HI_U32_B32_e32 0xffffffff,
1851 (V_MBCNT_LO_U32_B32_e64 0xffffffff, 0, 0, 0, 0, 0))
1852>;
1853
Tom Stellard75aadc22012-12-11 21:25:42 +00001854/********** ================== **********/
1855/********** VOP3 Patterns **********/
1856/********** ================== **********/
1857
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001858def : Pat <
1859 (f32 (fadd (fmul f32:$src0, f32:$src1), f32:$src2)),
1860 (V_MAD_F32 $src0, $src1, $src2)
1861>;
Tom Stellard75aadc22012-12-11 21:25:42 +00001862
Michel Danzer49812b52013-07-10 16:37:07 +00001863/********** ======================= **********/
1864/********** Load/Store Patterns **********/
1865/********** ======================= **********/
1866
Tom Stellardc6f4a292013-08-26 15:05:59 +00001867class DSReadPat <DS inst, ValueType vt, PatFrag frag> : Pat <
1868 (frag i32:$src0),
1869 (vt (inst 0, $src0, $src0, $src0, 0, 0))
1870>;
1871
1872def : DSReadPat <DS_READ_I8, i32, sextloadi8_local>;
1873def : DSReadPat <DS_READ_U8, i32, az_extloadi8_local>;
1874def : DSReadPat <DS_READ_I16, i32, sextloadi16_local>;
1875def : DSReadPat <DS_READ_U16, i32, az_extloadi16_local>;
1876def : DSReadPat <DS_READ_B32, i32, local_load>;
Michel Danzer49812b52013-07-10 16:37:07 +00001877def : Pat <
Tom Stellardfd155822013-08-26 15:05:36 +00001878 (local_load i32:$src0),
1879 (i32 (DS_READ_B32 0, $src0, $src0, $src0, 0, 0))
Michel Danzer49812b52013-07-10 16:37:07 +00001880>;
1881
Tom Stellardf3d166a2013-08-26 15:05:49 +00001882class DSWritePat <DS inst, ValueType vt, PatFrag frag> : Pat <
1883 (frag i32:$src1, i32:$src0),
1884 (inst 0, $src0, $src1, $src1, 0, 0)
Michel Danzer49812b52013-07-10 16:37:07 +00001885>;
1886
Tom Stellardf3d166a2013-08-26 15:05:49 +00001887def : DSWritePat <DS_WRITE_B8, i32, truncstorei8_local>;
1888def : DSWritePat <DS_WRITE_B16, i32, truncstorei16_local>;
1889def : DSWritePat <DS_WRITE_B32, i32, local_store>;
1890
Tom Stellard13c68ef2013-09-05 18:38:09 +00001891def : Pat <(atomic_load_add_local i32:$ptr, i32:$val),
1892 (DS_ADD_U32_RTN 0, $ptr, $val, 0, 0)>;
1893
Aaron Watry372cecf2013-09-06 20:17:42 +00001894def : Pat <(atomic_load_sub_local i32:$ptr, i32:$val),
1895 (DS_SUB_U32_RTN 0, $ptr, $val, 0, 0)>;
1896
Tom Stellard89093802013-02-07 19:39:40 +00001897/********** ================== **********/
1898/********** SMRD Patterns **********/
1899/********** ================== **********/
1900
1901multiclass SMRD_Pattern <SMRD Instr_IMM, SMRD Instr_SGPR, ValueType vt> {
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001902
Tom Stellard89093802013-02-07 19:39:40 +00001903 // 1. Offset as 8bit DWORD immediate
1904 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001905 (constant_load (SIadd64bit32bit i64:$sbase, IMM8bitDWORD:$offset)),
1906 (vt (Instr_IMM $sbase, IMM8bitDWORD:$offset))
Tom Stellard89093802013-02-07 19:39:40 +00001907 >;
1908
1909 // 2. Offset loaded in an 32bit SGPR
1910 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001911 (constant_load (SIadd64bit32bit i64:$sbase, imm:$offset)),
1912 (vt (Instr_SGPR $sbase, (S_MOV_B32 imm:$offset)))
Tom Stellard89093802013-02-07 19:39:40 +00001913 >;
1914
1915 // 3. No offset at all
1916 def : Pat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +00001917 (constant_load i64:$sbase),
1918 (vt (Instr_IMM $sbase, 0))
Tom Stellard89093802013-02-07 19:39:40 +00001919 >;
1920}
1921
1922defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, f32>;
1923defm : SMRD_Pattern <S_LOAD_DWORD_IMM, S_LOAD_DWORD_SGPR, i32>;
Tom Stellardb8458f82013-05-20 15:02:28 +00001924defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, i64>;
Tom Stellardadf732c2013-07-18 21:43:48 +00001925defm : SMRD_Pattern <S_LOAD_DWORDX2_IMM, S_LOAD_DWORDX2_SGPR, v2i32>;
Tom Stellard9fa17912013-08-14 23:24:45 +00001926defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, i128>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001927defm : SMRD_Pattern <S_LOAD_DWORDX4_IMM, S_LOAD_DWORDX4_SGPR, v4i32>;
Christian Konig2214f142013-03-07 09:03:38 +00001928defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v32i8>;
Tom Stellarda66cafa2013-10-23 00:44:12 +00001929defm : SMRD_Pattern <S_LOAD_DWORDX8_IMM, S_LOAD_DWORDX8_SGPR, v8i32>;
1930defm : SMRD_Pattern <S_LOAD_DWORDX16_IMM, S_LOAD_DWORDX16_SGPR, v16i32>;
Tom Stellard89093802013-02-07 19:39:40 +00001931
Tom Stellard556d9aa2013-06-03 17:39:37 +00001932//===----------------------------------------------------------------------===//
1933// MUBUF Patterns
1934//===----------------------------------------------------------------------===//
1935
Tom Stellard07a10a32013-06-03 17:39:43 +00001936multiclass MUBUFLoad_Pattern <MUBUF Instr_ADDR64, ValueType vt,
1937 PatFrag global_ld, PatFrag constant_ld> {
1938 def : Pat <
1939 (vt (global_ld (add i64:$ptr, (i64 IMM12bit:$offset)))),
1940 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, (as_i16imm $offset))
1941 >;
1942
1943 def : Pat <
1944 (vt (global_ld i64:$ptr)),
1945 (Instr_ADDR64 (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1946 >;
1947
1948 def : Pat <
1949 (vt (global_ld (add i64:$ptr, i64:$offset))),
1950 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1951 >;
1952
1953 def : Pat <
1954 (vt (constant_ld (add i64:$ptr, i64:$offset))),
1955 (Instr_ADDR64 (SI_ADDR64_RSRC $ptr), $offset, 0)
1956 >;
1957}
1958
Tom Stellard9f950332013-07-23 01:48:35 +00001959defm : MUBUFLoad_Pattern <BUFFER_LOAD_SBYTE_ADDR64, i32,
1960 sextloadi8_global, sextloadi8_constant>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001961defm : MUBUFLoad_Pattern <BUFFER_LOAD_UBYTE_ADDR64, i32,
Tom Stellard33dd04b2013-07-23 01:47:52 +00001962 az_extloadi8_global, az_extloadi8_constant>;
Tom Stellard9f950332013-07-23 01:48:35 +00001963defm : MUBUFLoad_Pattern <BUFFER_LOAD_SSHORT_ADDR64, i32,
1964 sextloadi16_global, sextloadi16_constant>;
1965defm : MUBUFLoad_Pattern <BUFFER_LOAD_USHORT_ADDR64, i32,
1966 az_extloadi16_global, az_extloadi16_constant>;
1967defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORD_ADDR64, i32,
1968 global_load, constant_load>;
Tom Stellard31209cc2013-07-15 19:00:09 +00001969defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1970 global_load, constant_load>;
1971defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, i64,
1972 az_extloadi32_global, az_extloadi32_constant>;
Tom Stellard37157342013-06-15 00:09:31 +00001973defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX2_ADDR64, v2i32,
1974 global_load, constant_load>;
1975defm : MUBUFLoad_Pattern <BUFFER_LOAD_DWORDX4_ADDR64, v4i32,
1976 global_load, constant_load>;
Tom Stellard07a10a32013-06-03 17:39:43 +00001977
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001978multiclass MUBUFStore_Pattern <MUBUF Instr, ValueType vt, PatFrag st> {
Tom Stellard556d9aa2013-06-03 17:39:37 +00001979
1980 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001981 (st vt:$value, i64:$ptr),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001982 (Instr $value, (SI_ADDR64_RSRC (i64 0)), $ptr, 0)
1983 >;
1984
1985 def : Pat <
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001986 (st vt:$value, (add i64:$ptr, i64:$offset)),
Tom Stellard556d9aa2013-06-03 17:39:37 +00001987 (Instr $value, (SI_ADDR64_RSRC $ptr), $offset, 0)
1988 >;
1989}
1990
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001991defm : MUBUFStore_Pattern <BUFFER_STORE_BYTE, i32, truncstorei8_global>;
1992defm : MUBUFStore_Pattern <BUFFER_STORE_SHORT, i32, truncstorei16_global>;
1993defm : MUBUFStore_Pattern <BUFFER_STORE_DWORD, i32, global_store>;
1994defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, i64, global_store>;
1995defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX2, v2i32, global_store>;
1996defm : MUBUFStore_Pattern <BUFFER_STORE_DWORDX4, v4i32, global_store>;
Tom Stellard556d9aa2013-06-03 17:39:37 +00001997
Tom Stellardafcf12f2013-09-12 02:55:14 +00001998//===----------------------------------------------------------------------===//
1999// MTBUF Patterns
2000//===----------------------------------------------------------------------===//
2001
2002// TBUFFER_STORE_FORMAT_*, addr64=0
2003class MTBUF_StoreResource <ValueType vt, int num_channels, MTBUF opcode> : Pat<
2004 (SItbuffer_store i128:$rsrc, vt:$vdata, num_channels, i32:$vaddr,
2005 i32:$soffset, imm:$inst_offset, imm:$dfmt,
2006 imm:$nfmt, imm:$offen, imm:$idxen,
2007 imm:$glc, imm:$slc, imm:$tfe),
2008 (opcode
2009 $vdata, (as_i16imm $inst_offset), (as_i1imm $offen), (as_i1imm $idxen),
2010 (as_i1imm $glc), 0, (as_i8imm $dfmt), (as_i8imm $nfmt), $vaddr, $rsrc,
2011 (as_i1imm $slc), (as_i1imm $tfe), $soffset)
2012>;
2013
2014def : MTBUF_StoreResource <i32, 1, TBUFFER_STORE_FORMAT_X>;
2015def : MTBUF_StoreResource <v2i32, 2, TBUFFER_STORE_FORMAT_XY>;
2016def : MTBUF_StoreResource <v4i32, 3, TBUFFER_STORE_FORMAT_XYZ>;
2017def : MTBUF_StoreResource <v4i32, 4, TBUFFER_STORE_FORMAT_XYZW>;
2018
Christian Konig2989ffc2013-03-18 11:34:16 +00002019/********** ====================== **********/
2020/********** Indirect adressing **********/
2021/********** ====================== **********/
2022
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002023multiclass SI_INDIRECT_Pattern <ValueType vt, SI_INDIRECT_DST IndDst> {
2024
Christian Konig2989ffc2013-03-18 11:34:16 +00002025 // 1. Extract with offset
2026 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002027 (vector_extract vt:$vec, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002028 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, imm:$off))
Christian Konig2989ffc2013-03-18 11:34:16 +00002029 >;
2030
2031 // 2. Extract without offset
2032 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002033 (vector_extract vt:$vec, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002034 (f32 (SI_INDIRECT_SRC (IMPLICIT_DEF), $vec, $idx, 0))
Christian Konig2989ffc2013-03-18 11:34:16 +00002035 >;
2036
2037 // 3. Insert with offset
2038 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002039 (vector_insert vt:$vec, f32:$val, (add i32:$idx, imm:$off)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002040 (IndDst (IMPLICIT_DEF), $vec, $idx, imm:$off, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002041 >;
2042
2043 // 4. Insert without offset
2044 def : Pat<
Tom Stellard28d06de2013-08-05 22:22:07 +00002045 (vector_insert vt:$vec, f32:$val, i32:$idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002046 (IndDst (IMPLICIT_DEF), $vec, $idx, 0, $val)
Christian Konig2989ffc2013-03-18 11:34:16 +00002047 >;
2048}
2049
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002050defm : SI_INDIRECT_Pattern <v2f32, SI_INDIRECT_DST_V2>;
2051defm : SI_INDIRECT_Pattern <v4f32, SI_INDIRECT_DST_V4>;
2052defm : SI_INDIRECT_Pattern <v8f32, SI_INDIRECT_DST_V8>;
2053defm : SI_INDIRECT_Pattern <v16f32, SI_INDIRECT_DST_V16>;
Christian Konig2989ffc2013-03-18 11:34:16 +00002054
Christian Konig08f59292013-03-27 15:27:31 +00002055/********** =============== **********/
2056/********** Conditions **********/
2057/********** =============== **********/
2058
2059def : Pat<
2060 (i1 (setcc f32:$src0, f32:$src1, SETO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002061 (V_CMP_O_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002062>;
2063
2064def : Pat<
2065 (i1 (setcc f32:$src0, f32:$src1, SETUO)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +00002066 (V_CMP_U_F32_e64 $src0, $src1)
Christian Konig08f59292013-03-27 15:27:31 +00002067>;
2068
Tom Stellard81d871d2013-11-13 23:36:50 +00002069//===----------------------------------------------------------------------===//
Tom Stellardfb961692013-10-23 00:44:19 +00002070// Miscellaneous Patterns
2071//===----------------------------------------------------------------------===//
2072
2073def : Pat <
2074 (i64 (trunc i128:$x)),
2075 (INSERT_SUBREG (INSERT_SUBREG (i64 (IMPLICIT_DEF)),
2076 (i32 (EXTRACT_SUBREG $x, sub0)), sub0),
2077 (i32 (EXTRACT_SUBREG $x, sub1)), sub1)
2078>;
2079
2080def : Pat <
Tom Stellard81d871d2013-11-13 23:36:50 +00002081 (i32 (trunc i64:$a)),
2082 (EXTRACT_SUBREG $a, sub0)
2083>;
2084
Matt Arsenault04fca442013-11-18 20:09:37 +00002085// V_ADD_I32_e32/S_ADD_I32 produces carry in VCC/SCC. For the vector
2086// case, the sgpr-copies pass will fix this to use the vector version.
2087def : Pat <
2088 (i32 (addc i32:$src0, i32:$src1)),
2089 (S_ADD_I32 $src0, $src1)
2090>;
2091
Tom Stellard81d871d2013-11-13 23:36:50 +00002092def : Pat <
Tom Stellardfb961692013-10-23 00:44:19 +00002093 (or i64:$a, i64:$b),
2094 (INSERT_SUBREG
2095 (INSERT_SUBREG (IMPLICIT_DEF),
2096 (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub0), (EXTRACT_SUBREG $b, sub0)), sub0),
2097 (V_OR_B32_e32 (EXTRACT_SUBREG $a, sub1), (EXTRACT_SUBREG $b, sub1)), sub1)
2098>;
2099
2100//============================================================================//
Tom Stellardeac65dd2013-05-03 17:21:20 +00002101// Miscellaneous Optimization Patterns
2102//============================================================================//
2103
2104def : SHA256MaPattern <V_BFI_B32, V_XOR_B32_e32>;
2105
Tom Stellard75aadc22012-12-11 21:25:42 +00002106} // End isSI predicate