blob: 72f5aff569badc36df68130222dd8e9042ebe072 [file] [log] [blame]
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001// Bitcasts between 512-bit vector types. Return the original type since
2// no instruction is needed for the conversion
3let Predicates = [HasAVX512] in {
4 def : Pat<(v8f64 (bitconvert (v16f32 VR512:$src))), (v8f64 VR512:$src)>;
5 def : Pat<(v8f64 (bitconvert (v16i32 VR512:$src))), (v8f64 VR512:$src)>;
6 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
7 def : Pat<(v16f32 (bitconvert (v16i32 VR512:$src))), (v16f32 VR512:$src)>;
8 def : Pat<(v16f32 (bitconvert (v8i64 VR512:$src))), (v16f32 VR512:$src)>;
9 def : Pat<(v16f32 (bitconvert (v8f64 VR512:$src))), (v16f32 VR512:$src)>;
10 def : Pat<(v8i64 (bitconvert (v16f32 VR512:$src))), (v8i64 VR512:$src)>;
11 def : Pat<(v8i64 (bitconvert (v16i32 VR512:$src))), (v8i64 VR512:$src)>;
12 def : Pat<(v8i64 (bitconvert (v8f64 VR512:$src))), (v8i64 VR512:$src)>;
13 def : Pat<(v16i32 (bitconvert (v16f32 VR512:$src))), (v16i32 VR512:$src)>;
14 def : Pat<(v16i32 (bitconvert (v8i64 VR512:$src))), (v16i32 VR512:$src)>;
15 def : Pat<(v16i32 (bitconvert (v8f64 VR512:$src))), (v16i32 VR512:$src)>;
16 def : Pat<(v8f64 (bitconvert (v8i64 VR512:$src))), (v8f64 VR512:$src)>;
17
18 def : Pat<(v2i64 (bitconvert (v4i32 VR128X:$src))), (v2i64 VR128X:$src)>;
19 def : Pat<(v2i64 (bitconvert (v8i16 VR128X:$src))), (v2i64 VR128X:$src)>;
20 def : Pat<(v2i64 (bitconvert (v16i8 VR128X:$src))), (v2i64 VR128X:$src)>;
21 def : Pat<(v2i64 (bitconvert (v2f64 VR128X:$src))), (v2i64 VR128X:$src)>;
22 def : Pat<(v2i64 (bitconvert (v4f32 VR128X:$src))), (v2i64 VR128X:$src)>;
23 def : Pat<(v4i32 (bitconvert (v2i64 VR128X:$src))), (v4i32 VR128X:$src)>;
24 def : Pat<(v4i32 (bitconvert (v8i16 VR128X:$src))), (v4i32 VR128X:$src)>;
25 def : Pat<(v4i32 (bitconvert (v16i8 VR128X:$src))), (v4i32 VR128X:$src)>;
26 def : Pat<(v4i32 (bitconvert (v2f64 VR128X:$src))), (v4i32 VR128X:$src)>;
27 def : Pat<(v4i32 (bitconvert (v4f32 VR128X:$src))), (v4i32 VR128X:$src)>;
28 def : Pat<(v8i16 (bitconvert (v2i64 VR128X:$src))), (v8i16 VR128X:$src)>;
29 def : Pat<(v8i16 (bitconvert (v4i32 VR128X:$src))), (v8i16 VR128X:$src)>;
30 def : Pat<(v8i16 (bitconvert (v16i8 VR128X:$src))), (v8i16 VR128X:$src)>;
31 def : Pat<(v8i16 (bitconvert (v2f64 VR128X:$src))), (v8i16 VR128X:$src)>;
32 def : Pat<(v8i16 (bitconvert (v4f32 VR128X:$src))), (v8i16 VR128X:$src)>;
33 def : Pat<(v16i8 (bitconvert (v2i64 VR128X:$src))), (v16i8 VR128X:$src)>;
34 def : Pat<(v16i8 (bitconvert (v4i32 VR128X:$src))), (v16i8 VR128X:$src)>;
35 def : Pat<(v16i8 (bitconvert (v8i16 VR128X:$src))), (v16i8 VR128X:$src)>;
36 def : Pat<(v16i8 (bitconvert (v2f64 VR128X:$src))), (v16i8 VR128X:$src)>;
37 def : Pat<(v16i8 (bitconvert (v4f32 VR128X:$src))), (v16i8 VR128X:$src)>;
38 def : Pat<(v4f32 (bitconvert (v2i64 VR128X:$src))), (v4f32 VR128X:$src)>;
39 def : Pat<(v4f32 (bitconvert (v4i32 VR128X:$src))), (v4f32 VR128X:$src)>;
40 def : Pat<(v4f32 (bitconvert (v8i16 VR128X:$src))), (v4f32 VR128X:$src)>;
41 def : Pat<(v4f32 (bitconvert (v16i8 VR128X:$src))), (v4f32 VR128X:$src)>;
42 def : Pat<(v4f32 (bitconvert (v2f64 VR128X:$src))), (v4f32 VR128X:$src)>;
43 def : Pat<(v2f64 (bitconvert (v2i64 VR128X:$src))), (v2f64 VR128X:$src)>;
44 def : Pat<(v2f64 (bitconvert (v4i32 VR128X:$src))), (v2f64 VR128X:$src)>;
45 def : Pat<(v2f64 (bitconvert (v8i16 VR128X:$src))), (v2f64 VR128X:$src)>;
46 def : Pat<(v2f64 (bitconvert (v16i8 VR128X:$src))), (v2f64 VR128X:$src)>;
47 def : Pat<(v2f64 (bitconvert (v4f32 VR128X:$src))), (v2f64 VR128X:$src)>;
48
49// Bitcasts between 256-bit vector types. Return the original type since
50// no instruction is needed for the conversion
51 def : Pat<(v4f64 (bitconvert (v8f32 VR256X:$src))), (v4f64 VR256X:$src)>;
52 def : Pat<(v4f64 (bitconvert (v8i32 VR256X:$src))), (v4f64 VR256X:$src)>;
53 def : Pat<(v4f64 (bitconvert (v4i64 VR256X:$src))), (v4f64 VR256X:$src)>;
54 def : Pat<(v4f64 (bitconvert (v16i16 VR256X:$src))), (v4f64 VR256X:$src)>;
55 def : Pat<(v4f64 (bitconvert (v32i8 VR256X:$src))), (v4f64 VR256X:$src)>;
56 def : Pat<(v8f32 (bitconvert (v8i32 VR256X:$src))), (v8f32 VR256X:$src)>;
57 def : Pat<(v8f32 (bitconvert (v4i64 VR256X:$src))), (v8f32 VR256X:$src)>;
58 def : Pat<(v8f32 (bitconvert (v4f64 VR256X:$src))), (v8f32 VR256X:$src)>;
59 def : Pat<(v8f32 (bitconvert (v32i8 VR256X:$src))), (v8f32 VR256X:$src)>;
60 def : Pat<(v8f32 (bitconvert (v16i16 VR256X:$src))), (v8f32 VR256X:$src)>;
61 def : Pat<(v4i64 (bitconvert (v8f32 VR256X:$src))), (v4i64 VR256X:$src)>;
62 def : Pat<(v4i64 (bitconvert (v8i32 VR256X:$src))), (v4i64 VR256X:$src)>;
63 def : Pat<(v4i64 (bitconvert (v4f64 VR256X:$src))), (v4i64 VR256X:$src)>;
64 def : Pat<(v4i64 (bitconvert (v32i8 VR256X:$src))), (v4i64 VR256X:$src)>;
65 def : Pat<(v4i64 (bitconvert (v16i16 VR256X:$src))), (v4i64 VR256X:$src)>;
66 def : Pat<(v32i8 (bitconvert (v4f64 VR256X:$src))), (v32i8 VR256X:$src)>;
67 def : Pat<(v32i8 (bitconvert (v4i64 VR256X:$src))), (v32i8 VR256X:$src)>;
68 def : Pat<(v32i8 (bitconvert (v8f32 VR256X:$src))), (v32i8 VR256X:$src)>;
69 def : Pat<(v32i8 (bitconvert (v8i32 VR256X:$src))), (v32i8 VR256X:$src)>;
70 def : Pat<(v32i8 (bitconvert (v16i16 VR256X:$src))), (v32i8 VR256X:$src)>;
71 def : Pat<(v8i32 (bitconvert (v32i8 VR256X:$src))), (v8i32 VR256X:$src)>;
72 def : Pat<(v8i32 (bitconvert (v16i16 VR256X:$src))), (v8i32 VR256X:$src)>;
73 def : Pat<(v8i32 (bitconvert (v8f32 VR256X:$src))), (v8i32 VR256X:$src)>;
74 def : Pat<(v8i32 (bitconvert (v4i64 VR256X:$src))), (v8i32 VR256X:$src)>;
75 def : Pat<(v8i32 (bitconvert (v4f64 VR256X:$src))), (v8i32 VR256X:$src)>;
76 def : Pat<(v16i16 (bitconvert (v8f32 VR256X:$src))), (v16i16 VR256X:$src)>;
77 def : Pat<(v16i16 (bitconvert (v8i32 VR256X:$src))), (v16i16 VR256X:$src)>;
78 def : Pat<(v16i16 (bitconvert (v4i64 VR256X:$src))), (v16i16 VR256X:$src)>;
79 def : Pat<(v16i16 (bitconvert (v4f64 VR256X:$src))), (v16i16 VR256X:$src)>;
80 def : Pat<(v16i16 (bitconvert (v32i8 VR256X:$src))), (v16i16 VR256X:$src)>;
81}
82
83//
84// AVX-512: VPXOR instruction writes zero to its upper part, it's safe build zeros.
85//
86
87let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
88 isPseudo = 1, Predicates = [HasAVX512] in {
89def AVX512_512_SET0 : I<0, Pseudo, (outs VR512:$dst), (ins), "",
90 [(set VR512:$dst, (v16f32 immAllZerosV))]>;
91}
92
Craig Topperfb1746b2014-01-30 06:03:19 +000093let Predicates = [HasAVX512] in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000094def : Pat<(v8i64 immAllZerosV), (AVX512_512_SET0)>;
95def : Pat<(v16i32 immAllZerosV), (AVX512_512_SET0)>;
96def : Pat<(v8f64 immAllZerosV), (AVX512_512_SET0)>;
Craig Topperfb1746b2014-01-30 06:03:19 +000097}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +000098
99//===----------------------------------------------------------------------===//
100// AVX-512 - VECTOR INSERT
101//
102// -- 32x8 form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000103let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000104def VINSERTF32x4rr : AVX512AIi8<0x18, MRMSrcReg, (outs VR512:$dst),
105 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
106 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
107 []>, EVEX_4V, EVEX_V512;
108let mayLoad = 1 in
109def VINSERTF32x4rm : AVX512AIi8<0x18, MRMSrcMem, (outs VR512:$dst),
110 (ins VR512:$src1, f128mem:$src2, i8imm:$src3),
111 "vinsertf32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
112 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
113}
114
115// -- 64x4 fp form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000116let hasSideEffects = 0, ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000117def VINSERTF64x4rr : AVX512AIi8<0x1a, MRMSrcReg, (outs VR512:$dst),
118 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
119 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
120 []>, EVEX_4V, EVEX_V512, VEX_W;
121let mayLoad = 1 in
122def VINSERTF64x4rm : AVX512AIi8<0x1a, MRMSrcMem, (outs VR512:$dst),
123 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
124 "vinsertf64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
125 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
126}
127// -- 32x4 integer form --
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000128let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000129def VINSERTI32x4rr : AVX512AIi8<0x38, MRMSrcReg, (outs VR512:$dst),
130 (ins VR512:$src1, VR128X:$src2, i8imm:$src3),
131 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
132 []>, EVEX_4V, EVEX_V512;
133let mayLoad = 1 in
134def VINSERTI32x4rm : AVX512AIi8<0x38, MRMSrcMem, (outs VR512:$dst),
135 (ins VR512:$src1, i128mem:$src2, i8imm:$src3),
136 "vinserti32x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
137 []>, EVEX_4V, EVEX_V512, EVEX_CD8<32, CD8VT4>;
138
139}
140
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000141let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000142// -- 64x4 form --
143def VINSERTI64x4rr : AVX512AIi8<0x3a, MRMSrcReg, (outs VR512:$dst),
144 (ins VR512:$src1, VR256X:$src2, i8imm:$src3),
145 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
146 []>, EVEX_4V, EVEX_V512, VEX_W;
147let mayLoad = 1 in
148def VINSERTI64x4rm : AVX512AIi8<0x3a, MRMSrcMem, (outs VR512:$dst),
149 (ins VR512:$src1, i256mem:$src2, i8imm:$src3),
150 "vinserti64x4\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
151 []>, EVEX_4V, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
152}
153
154def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (v4f32 VR128X:$src2),
155 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
156 (INSERT_get_vinsert128_imm VR512:$ins))>;
157def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (v2f64 VR128X:$src2),
158 (iPTR imm)), (VINSERTF32x4rr VR512:$src1, VR128X:$src2,
159 (INSERT_get_vinsert128_imm VR512:$ins))>;
160def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v2i64 VR128X:$src2),
161 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
162 (INSERT_get_vinsert128_imm VR512:$ins))>;
163def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v4i32 VR128X:$src2),
164 (iPTR imm)), (VINSERTI32x4rr VR512:$src1, VR128X:$src2,
165 (INSERT_get_vinsert128_imm VR512:$ins))>;
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000166
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000167def : Pat<(vinsert128_insert:$ins (v16f32 VR512:$src1), (loadv4f32 addr:$src2),
168 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
169 (INSERT_get_vinsert128_imm VR512:$ins))>;
170def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1),
Robert Khasanoved0b2e92014-03-31 16:01:38 +0000171 (bc_v4i32 (loadv2i64 addr:$src2)),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000172 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
173 (INSERT_get_vinsert128_imm VR512:$ins))>;
174def : Pat<(vinsert128_insert:$ins (v8f64 VR512:$src1), (loadv2f64 addr:$src2),
175 (iPTR imm)), (VINSERTF32x4rm VR512:$src1, addr:$src2,
176 (INSERT_get_vinsert128_imm VR512:$ins))>;
177def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (loadv2i64 addr:$src2),
178 (iPTR imm)), (VINSERTI32x4rm VR512:$src1, addr:$src2,
179 (INSERT_get_vinsert128_imm VR512:$ins))>;
180
181def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (v8f32 VR256X:$src2),
182 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
183 (INSERT_get_vinsert256_imm VR512:$ins))>;
184def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (v4f64 VR256X:$src2),
185 (iPTR imm)), (VINSERTF64x4rr VR512:$src1, VR256X:$src2,
186 (INSERT_get_vinsert256_imm VR512:$ins))>;
187def : Pat<(vinsert128_insert:$ins (v8i64 VR512:$src1), (v4i64 VR256X:$src2),
188 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
189 (INSERT_get_vinsert256_imm VR512:$ins))>;
190def : Pat<(vinsert128_insert:$ins (v16i32 VR512:$src1), (v8i32 VR256X:$src2),
191 (iPTR imm)), (VINSERTI64x4rr VR512:$src1, VR256X:$src2,
192 (INSERT_get_vinsert256_imm VR512:$ins))>;
193
194def : Pat<(vinsert256_insert:$ins (v16f32 VR512:$src1), (loadv8f32 addr:$src2),
195 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
196 (INSERT_get_vinsert256_imm VR512:$ins))>;
197def : Pat<(vinsert256_insert:$ins (v8f64 VR512:$src1), (loadv4f64 addr:$src2),
198 (iPTR imm)), (VINSERTF64x4rm VR512:$src1, addr:$src2,
199 (INSERT_get_vinsert256_imm VR512:$ins))>;
200def : Pat<(vinsert256_insert:$ins (v8i64 VR512:$src1), (loadv4i64 addr:$src2),
201 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
202 (INSERT_get_vinsert256_imm VR512:$ins))>;
203def : Pat<(vinsert256_insert:$ins (v16i32 VR512:$src1),
204 (bc_v8i32 (loadv4i64 addr:$src2)),
205 (iPTR imm)), (VINSERTI64x4rm VR512:$src1, addr:$src2,
206 (INSERT_get_vinsert256_imm VR512:$ins))>;
207
208// vinsertps - insert f32 to XMM
209def VINSERTPSzrr : AVX512AIi8<0x21, MRMSrcReg, (outs VR128X:$dst),
210 (ins VR128X:$src1, VR128X:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000211 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000212 [(set VR128X:$dst, (X86insertps VR128X:$src1, VR128X:$src2, imm:$src3))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000213 EVEX_4V;
214def VINSERTPSzrm: AVX512AIi8<0x21, MRMSrcMem, (outs VR128X:$dst),
215 (ins VR128X:$src1, f32mem:$src2, u32u8imm:$src3),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000216 "vinsertps\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}",
Filipe Cabecinhas20352212014-04-21 20:07:29 +0000217 [(set VR128X:$dst, (X86insertps VR128X:$src1,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000218 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
219 imm:$src3))]>, EVEX_4V, EVEX_CD8<32, CD8VT1>;
220
221//===----------------------------------------------------------------------===//
222// AVX-512 VECTOR EXTRACT
223//---
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000224let hasSideEffects = 0, ExeDomain = SSEPackedSingle in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000225// -- 32x4 form --
226def VEXTRACTF32x4rr : AVX512AIi8<0x19, MRMDestReg, (outs VR128X:$dst),
227 (ins VR512:$src1, i8imm:$src2),
228 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
229 []>, EVEX, EVEX_V512;
230def VEXTRACTF32x4mr : AVX512AIi8<0x19, MRMDestMem, (outs),
231 (ins f128mem:$dst, VR512:$src1, i8imm:$src2),
232 "vextractf32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
233 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
234
235// -- 64x4 form --
236def VEXTRACTF64x4rr : AVX512AIi8<0x1b, MRMDestReg, (outs VR256X:$dst),
237 (ins VR512:$src1, i8imm:$src2),
238 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
239 []>, EVEX, EVEX_V512, VEX_W;
240let mayStore = 1 in
241def VEXTRACTF64x4mr : AVX512AIi8<0x1b, MRMDestMem, (outs),
242 (ins f256mem:$dst, VR512:$src1, i8imm:$src2),
243 "vextractf64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
244 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
245}
246
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000247let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000248// -- 32x4 form --
249def VEXTRACTI32x4rr : AVX512AIi8<0x39, MRMDestReg, (outs VR128X:$dst),
250 (ins VR512:$src1, i8imm:$src2),
251 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
252 []>, EVEX, EVEX_V512;
253def VEXTRACTI32x4mr : AVX512AIi8<0x39, MRMDestMem, (outs),
254 (ins i128mem:$dst, VR512:$src1, i8imm:$src2),
255 "vextracti32x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
256 []>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VT4>;
257
258// -- 64x4 form --
259def VEXTRACTI64x4rr : AVX512AIi8<0x3b, MRMDestReg, (outs VR256X:$dst),
260 (ins VR512:$src1, i8imm:$src2),
261 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
262 []>, EVEX, EVEX_V512, VEX_W;
263let mayStore = 1 in
264def VEXTRACTI64x4mr : AVX512AIi8<0x3b, MRMDestMem, (outs),
265 (ins i256mem:$dst, VR512:$src1, i8imm:$src2),
266 "vextracti64x4\t{$src2, $src1, $dst|$dst, $src1, $src2}",
267 []>, EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT4>;
268}
269
270def : Pat<(vextract128_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
271 (v4f32 (VEXTRACTF32x4rr VR512:$src1,
272 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
273
274def : Pat<(vextract128_extract:$ext VR512:$src1, (iPTR imm)),
275 (v4i32 (VEXTRACTF32x4rr VR512:$src1,
276 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
277
278def : Pat<(vextract128_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
279 (v2f64 (VEXTRACTF32x4rr VR512:$src1,
280 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
281
282def : Pat<(vextract128_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
283 (v2i64 (VEXTRACTI32x4rr VR512:$src1,
284 (EXTRACT_get_vextract128_imm VR128X:$ext)))>;
285
286
287def : Pat<(vextract256_extract:$ext (v16f32 VR512:$src1), (iPTR imm)),
288 (v8f32 (VEXTRACTF64x4rr VR512:$src1,
289 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
290
291def : Pat<(vextract256_extract:$ext (v16i32 VR512:$src1), (iPTR imm)),
292 (v8i32 (VEXTRACTI64x4rr VR512:$src1,
293 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
294
295def : Pat<(vextract256_extract:$ext (v8f64 VR512:$src1), (iPTR imm)),
296 (v4f64 (VEXTRACTF64x4rr VR512:$src1,
297 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
298
299def : Pat<(vextract256_extract:$ext (v8i64 VR512:$src1), (iPTR imm)),
300 (v4i64 (VEXTRACTI64x4rr VR512:$src1,
301 (EXTRACT_get_vextract256_imm VR256X:$ext)))>;
302
303// A 256-bit subvector extract from the first 512-bit vector position
304// is a subregister copy that needs no instruction.
305def : Pat<(v8i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
306 (v8i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_ymm))>;
307def : Pat<(v8f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
308 (v8f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_ymm))>;
309def : Pat<(v4i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
310 (v4i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_ymm))>;
311def : Pat<(v4f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
312 (v4f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_ymm))>;
313
314// zmm -> xmm
315def : Pat<(v4i32 (extract_subvector (v16i32 VR512:$src), (iPTR 0))),
316 (v4i32 (EXTRACT_SUBREG (v16i32 VR512:$src), sub_xmm))>;
317def : Pat<(v2i64 (extract_subvector (v8i64 VR512:$src), (iPTR 0))),
318 (v2i64 (EXTRACT_SUBREG (v8i64 VR512:$src), sub_xmm))>;
319def : Pat<(v2f64 (extract_subvector (v8f64 VR512:$src), (iPTR 0))),
320 (v2f64 (EXTRACT_SUBREG (v8f64 VR512:$src), sub_xmm))>;
321def : Pat<(v4f32 (extract_subvector (v16f32 VR512:$src), (iPTR 0))),
322 (v4f32 (EXTRACT_SUBREG (v16f32 VR512:$src), sub_xmm))>;
323
324
325// A 128-bit subvector insert to the first 512-bit vector position
326// is a subregister copy that needs no instruction.
327def : Pat<(insert_subvector undef, (v2i64 VR128X:$src), (iPTR 0)),
328 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)),
329 (INSERT_SUBREG (v4i64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
330 sub_ymm)>;
331def : Pat<(insert_subvector undef, (v2f64 VR128X:$src), (iPTR 0)),
332 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)),
333 (INSERT_SUBREG (v4f64 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
334 sub_ymm)>;
335def : Pat<(insert_subvector undef, (v4i32 VR128X:$src), (iPTR 0)),
336 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)),
337 (INSERT_SUBREG (v8i32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
338 sub_ymm)>;
339def : Pat<(insert_subvector undef, (v4f32 VR128X:$src), (iPTR 0)),
340 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)),
341 (INSERT_SUBREG (v8f32 (IMPLICIT_DEF)), VR128X:$src, sub_xmm),
342 sub_ymm)>;
343
344def : Pat<(insert_subvector undef, (v4i64 VR256X:$src), (iPTR 0)),
345 (INSERT_SUBREG (v8i64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
346def : Pat<(insert_subvector undef, (v4f64 VR256X:$src), (iPTR 0)),
347 (INSERT_SUBREG (v8f64 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
348def : Pat<(insert_subvector undef, (v8i32 VR256X:$src), (iPTR 0)),
349 (INSERT_SUBREG (v16i32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
350def : Pat<(insert_subvector undef, (v8f32 VR256X:$src), (iPTR 0)),
351 (INSERT_SUBREG (v16f32 (IMPLICIT_DEF)), VR256X:$src, sub_ymm)>;
352
353// vextractps - extract 32 bits from XMM
354def VEXTRACTPSzrr : AVX512AIi8<0x17, MRMDestReg, (outs GR32:$dst),
355 (ins VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000356 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000357 [(set GR32:$dst, (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2))]>,
358 EVEX;
359
360def VEXTRACTPSzmr : AVX512AIi8<0x17, MRMDestMem, (outs),
361 (ins f32mem:$dst, VR128X:$src1, u32u8imm:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +0000362 "vextractps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000363 [(store (extractelt (bc_v4i32 (v4f32 VR128X:$src1)), imm:$src2),
Elena Demikhovsky2aafc222014-02-11 07:25:59 +0000364 addr:$dst)]>, EVEX, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000365
366//===---------------------------------------------------------------------===//
367// AVX-512 BROADCAST
368//---
369multiclass avx512_fp_broadcast<bits<8> opc, string OpcodeStr,
370 RegisterClass DestRC,
371 RegisterClass SrcRC, X86MemOperand x86memop> {
372 def rr : AVX5128I<opc, MRMSrcReg, (outs DestRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000373 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000374 []>, EVEX;
375 def rm : AVX5128I<opc, MRMSrcMem, (outs DestRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000376 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),[]>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000377}
378let ExeDomain = SSEPackedSingle in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000379 defm VBROADCASTSSZ : avx512_fp_broadcast<0x18, "vbroadcastss", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000380 VR128X, f32mem>,
381 EVEX_V512, EVEX_CD8<32, CD8VT1>;
382}
383
384let ExeDomain = SSEPackedDouble in {
Elena Demikhovskycf088092013-12-11 14:31:04 +0000385 defm VBROADCASTSDZ : avx512_fp_broadcast<0x19, "vbroadcastsd", VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000386 VR128X, f64mem>,
387 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
388}
389
390def : Pat<(v16f32 (X86VBroadcast (loadf32 addr:$src))),
391 (VBROADCASTSSZrm addr:$src)>;
392def : Pat<(v8f64 (X86VBroadcast (loadf64 addr:$src))),
393 (VBROADCASTSDZrm addr:$src)>;
394
Quentin Colombet4bf1c282013-10-25 17:47:18 +0000395def : Pat<(int_x86_avx512_vbroadcast_ss_512 addr:$src),
396 (VBROADCASTSSZrm addr:$src)>;
397def : Pat<(int_x86_avx512_vbroadcast_sd_512 addr:$src),
398 (VBROADCASTSDZrm addr:$src)>;
399
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000400multiclass avx512_int_broadcast_reg<bits<8> opc, string OpcodeStr,
401 RegisterClass SrcRC, RegisterClass KRC> {
402 def Zrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000403 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000404 []>, EVEX, EVEX_V512;
405 def Zkrr : AVX5128I<opc, MRMSrcReg, (outs VR512:$dst),
406 (ins KRC:$mask, SrcRC:$src),
407 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000408 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000409 []>, EVEX, EVEX_V512, EVEX_KZ;
410}
411
412defm VPBROADCASTDr : avx512_int_broadcast_reg<0x7C, "vpbroadcastd", GR32, VK16WM>;
413defm VPBROADCASTQr : avx512_int_broadcast_reg<0x7C, "vpbroadcastq", GR64, VK8WM>,
414 VEX_W;
415
416def : Pat <(v16i32 (X86vzext VK16WM:$mask)),
417 (VPBROADCASTDrZkrr VK16WM:$mask, (i32 (MOV32ri 0x1)))>;
418
419def : Pat <(v8i64 (X86vzext VK8WM:$mask)),
420 (VPBROADCASTQrZkrr VK8WM:$mask, (i64 (MOV64ri 0x1)))>;
421
422def : Pat<(v16i32 (X86VBroadcast (i32 GR32:$src))),
423 (VPBROADCASTDrZrr GR32:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +0000424def : Pat<(v16i32 (X86VBroadcastm VK16WM:$mask, (i32 GR32:$src))),
425 (VPBROADCASTDrZkrr VK16WM:$mask, GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000426def : Pat<(v8i64 (X86VBroadcast (i64 GR64:$src))),
427 (VPBROADCASTQrZrr GR64:$src)>;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000428def : Pat<(v8i64 (X86VBroadcastm VK8WM:$mask, (i64 GR64:$src))),
429 (VPBROADCASTQrZkrr VK8WM:$mask, GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000430
Cameron McInally394d5572013-10-31 13:56:31 +0000431def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_i32_512 (i32 GR32:$src))),
432 (VPBROADCASTDrZrr GR32:$src)>;
433def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_i64_512 (i64 GR64:$src))),
434 (VPBROADCASTQrZrr GR64:$src)>;
435
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000436def : Pat<(v16i32 (int_x86_avx512_mask_pbroadcast_d_gpr_512 (i32 GR32:$src),
437 (v16i32 immAllZerosV), (i16 GR16:$mask))),
438 (VPBROADCASTDrZkrr (COPY_TO_REGCLASS GR16:$mask, VK16WM), GR32:$src)>;
439def : Pat<(v8i64 (int_x86_avx512_mask_pbroadcast_q_gpr_512 (i64 GR64:$src),
440 (bc_v8i64 (v16i32 immAllZerosV)), (i8 GR8:$mask))),
441 (VPBROADCASTQrZkrr (COPY_TO_REGCLASS GR8:$mask, VK8WM), GR64:$src)>;
442
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000443multiclass avx512_int_broadcast_rm<bits<8> opc, string OpcodeStr,
444 X86MemOperand x86memop, PatFrag ld_frag,
445 RegisterClass DstRC, ValueType OpVT, ValueType SrcVT,
446 RegisterClass KRC> {
447 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins VR128X:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000448 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000449 [(set DstRC:$dst,
450 (OpVT (X86VBroadcast (SrcVT VR128X:$src))))]>, EVEX;
451 def krr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst), (ins KRC:$mask,
452 VR128X:$src),
453 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000454 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000455 [(set DstRC:$dst,
456 (OpVT (X86VBroadcastm KRC:$mask, (SrcVT VR128X:$src))))]>,
457 EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000458 let mayLoad = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000459 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000460 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000461 [(set DstRC:$dst,
462 (OpVT (X86VBroadcast (ld_frag addr:$src))))]>, EVEX;
463 def krm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst), (ins KRC:$mask,
464 x86memop:$src),
465 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000466 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000467 [(set DstRC:$dst, (OpVT (X86VBroadcastm KRC:$mask,
468 (ld_frag addr:$src))))]>, EVEX, EVEX_KZ;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +0000469 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000470}
471
472defm VPBROADCASTDZ : avx512_int_broadcast_rm<0x58, "vpbroadcastd", i32mem,
473 loadi32, VR512, v16i32, v4i32, VK16WM>,
474 EVEX_V512, EVEX_CD8<32, CD8VT1>;
475defm VPBROADCASTQZ : avx512_int_broadcast_rm<0x59, "vpbroadcastq", i64mem,
476 loadi64, VR512, v8i64, v2i64, VK8WM>, EVEX_V512, VEX_W,
477 EVEX_CD8<64, CD8VT1>;
478
Cameron McInally394d5572013-10-31 13:56:31 +0000479def : Pat<(v16i32 (int_x86_avx512_pbroadcastd_512 (v4i32 VR128X:$src))),
480 (VPBROADCASTDZrr VR128X:$src)>;
481def : Pat<(v8i64 (int_x86_avx512_pbroadcastq_512 (v2i64 VR128X:$src))),
482 (VPBROADCASTQZrr VR128X:$src)>;
483
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000484def : Pat<(v16f32 (X86VBroadcast (v4f32 VR128X:$src))),
485 (VBROADCASTSSZrr VR128X:$src)>;
486def : Pat<(v8f64 (X86VBroadcast (v2f64 VR128X:$src))),
487 (VBROADCASTSDZrr VR128X:$src)>;
Quentin Colombet8761a8f2013-10-25 18:04:12 +0000488
489def : Pat<(v16f32 (int_x86_avx512_vbroadcast_ss_ps_512 (v4f32 VR128X:$src))),
490 (VBROADCASTSSZrr VR128X:$src)>;
491def : Pat<(v8f64 (int_x86_avx512_vbroadcast_sd_pd_512 (v2f64 VR128X:$src))),
492 (VBROADCASTSDZrr VR128X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000493
494// Provide fallback in case the load node that is used in the patterns above
495// is used by additional users, which prevents the pattern selection.
496def : Pat<(v16f32 (X86VBroadcast FR32X:$src)),
497 (VBROADCASTSSZrr (COPY_TO_REGCLASS FR32X:$src, VR128X))>;
498def : Pat<(v8f64 (X86VBroadcast FR64X:$src)),
499 (VBROADCASTSDZrr (COPY_TO_REGCLASS FR64X:$src, VR128X))>;
500
501
502let Predicates = [HasAVX512] in {
503def : Pat<(v8i32 (X86VBroadcastm (v8i1 VK8WM:$mask), (loadi32 addr:$src))),
504 (EXTRACT_SUBREG
505 (v16i32 (VPBROADCASTDZkrm (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
506 addr:$src)), sub_ymm)>;
507}
508//===----------------------------------------------------------------------===//
509// AVX-512 BROADCAST MASK TO VECTOR REGISTER
510//---
511
512multiclass avx512_mask_broadcast<bits<8> opc, string OpcodeStr,
513 RegisterClass DstRC, RegisterClass KRC,
514 ValueType OpVT, ValueType SrcVT> {
515def rr : AVX512XS8I<opc, MRMDestReg, (outs DstRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000516 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000517 []>, EVEX;
518}
519
520defm VPBROADCASTMW2D : avx512_mask_broadcast<0x3A, "vpbroadcastmw2d", VR512,
521 VK16, v16i32, v16i1>, EVEX_V512;
522defm VPBROADCASTMB2Q : avx512_mask_broadcast<0x2A, "vpbroadcastmb2q", VR512,
523 VK8, v8i64, v8i1>, EVEX_V512, VEX_W;
524
525//===----------------------------------------------------------------------===//
526// AVX-512 - VPERM
527//
528// -- immediate form --
529multiclass avx512_perm_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
530 SDNode OpNode, PatFrag mem_frag,
531 X86MemOperand x86memop, ValueType OpVT> {
532 def ri : AVX512AIi8<opc, MRMSrcReg, (outs RC:$dst),
533 (ins RC:$src1, i8imm:$src2),
534 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000535 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000536 [(set RC:$dst,
537 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
538 EVEX;
539 def mi : AVX512AIi8<opc, MRMSrcMem, (outs RC:$dst),
540 (ins x86memop:$src1, i8imm:$src2),
541 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000542 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000543 [(set RC:$dst,
544 (OpVT (OpNode (mem_frag addr:$src1),
545 (i8 imm:$src2))))]>, EVEX;
546}
547
548defm VPERMQZ : avx512_perm_imm<0x00, "vpermq", VR512, X86VPermi, memopv8i64,
549 i512mem, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
550let ExeDomain = SSEPackedDouble in
551defm VPERMPDZ : avx512_perm_imm<0x01, "vpermpd", VR512, X86VPermi, memopv8f64,
552 f512mem, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
553
554// -- VPERM - register form --
555multiclass avx512_perm<bits<8> opc, string OpcodeStr, RegisterClass RC,
556 PatFrag mem_frag, X86MemOperand x86memop, ValueType OpVT> {
557
558 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
559 (ins RC:$src1, RC:$src2),
560 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000561 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000562 [(set RC:$dst,
563 (OpVT (X86VPermv RC:$src1, RC:$src2)))]>, EVEX_4V;
564
565 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
566 (ins RC:$src1, x86memop:$src2),
567 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000568 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000569 [(set RC:$dst,
570 (OpVT (X86VPermv RC:$src1, (mem_frag addr:$src2))))]>,
571 EVEX_4V;
572}
573
574defm VPERMDZ : avx512_perm<0x36, "vpermd", VR512, memopv16i32, i512mem,
575 v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
576defm VPERMQZ : avx512_perm<0x36, "vpermq", VR512, memopv8i64, i512mem,
577 v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
578let ExeDomain = SSEPackedSingle in
579defm VPERMPSZ : avx512_perm<0x16, "vpermps", VR512, memopv16f32, f512mem,
580 v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
581let ExeDomain = SSEPackedDouble in
582defm VPERMPDZ : avx512_perm<0x16, "vpermpd", VR512, memopv8f64, f512mem,
583 v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
584
585// -- VPERM2I - 3 source operands form --
586multiclass avx512_perm_3src<bits<8> opc, string OpcodeStr, RegisterClass RC,
587 PatFrag mem_frag, X86MemOperand x86memop,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000588 SDNode OpNode, ValueType OpVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000589let Constraints = "$src1 = $dst" in {
590 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
591 (ins RC:$src1, RC:$src2, RC:$src3),
592 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000593 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000594 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000595 (OpVT (OpNode RC:$src1, RC:$src2, RC:$src3)))]>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000596 EVEX_4V;
597
598 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
599 (ins RC:$src1, RC:$src2, x86memop:$src3),
600 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000601 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000602 [(set RC:$dst,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000603 (OpVT (OpNode RC:$src1, RC:$src2,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000604 (mem_frag addr:$src3))))]>, EVEX_4V;
605 }
606}
607defm VPERMI2D : avx512_perm_3src<0x76, "vpermi2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000608 X86VPermiv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000609defm VPERMI2Q : avx512_perm_3src<0x76, "vpermi2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000610 X86VPermiv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000611defm VPERMI2PS : avx512_perm_3src<0x77, "vpermi2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000612 X86VPermiv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000613defm VPERMI2PD : avx512_perm_3src<0x77, "vpermi2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000614 X86VPermiv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000615
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000616defm VPERMT2D : avx512_perm_3src<0x7E, "vpermt2d", VR512, memopv16i32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000617 X86VPermv3, v16i32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000618defm VPERMT2Q : avx512_perm_3src<0x7E, "vpermt2q", VR512, memopv8i64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000619 X86VPermv3, v8i64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000620defm VPERMT2PS : avx512_perm_3src<0x7F, "vpermt2ps", VR512, memopv16f32, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000621 X86VPermv3, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +0000622defm VPERMT2PD : avx512_perm_3src<0x7F, "vpermt2pd", VR512, memopv8f64, i512mem,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000623 X86VPermv3, v8f64>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky299cf5112014-04-29 09:09:15 +0000624
625def : Pat<(v16f32 (int_x86_avx512_mask_vpermt_ps_512 (v16i32 VR512:$idx),
626 (v16f32 VR512:$src1), (v16f32 VR512:$src2), (i16 -1))),
627 (VPERMT2PSrr VR512:$src1, VR512:$idx, VR512:$src2)>;
628
629def : Pat<(v16i32 (int_x86_avx512_mask_vpermt_d_512 (v16i32 VR512:$idx),
630 (v16i32 VR512:$src1), (v16i32 VR512:$src2), (i16 -1))),
631 (VPERMT2Drr VR512:$src1, VR512:$idx, VR512:$src2)>;
632
633def : Pat<(v8f64 (int_x86_avx512_mask_vpermt_pd_512 (v8i64 VR512:$idx),
634 (v8f64 VR512:$src1), (v8f64 VR512:$src2), (i8 -1))),
635 (VPERMT2PDrr VR512:$src1, VR512:$idx, VR512:$src2)>;
636
637def : Pat<(v8i64 (int_x86_avx512_mask_vpermt_q_512 (v8i64 VR512:$idx),
638 (v8i64 VR512:$src1), (v8i64 VR512:$src2), (i8 -1))),
639 (VPERMT2Qrr VR512:$src1, VR512:$idx, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000640//===----------------------------------------------------------------------===//
641// AVX-512 - BLEND using mask
642//
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000643multiclass avx512_blendmask<bits<8> opc, string OpcodeStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000644 RegisterClass KRC, RegisterClass RC,
645 X86MemOperand x86memop, PatFrag mem_frag,
646 SDNode OpNode, ValueType vt> {
647 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000648 (ins KRC:$mask, RC:$src1, RC:$src2),
649 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000650 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000651 [(set RC:$dst, (OpNode KRC:$mask, (vt RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000652 (vt RC:$src1)))]>, EVEX_4V, EVEX_K;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000653 let mayLoad = 1 in
654 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
655 (ins KRC:$mask, RC:$src1, x86memop:$src2),
656 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000657 " \t{$src2, $src1, ${dst} {${mask}}|${dst} {${mask}}, $src1, $src2}"),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000658 []>, EVEX_4V, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000659}
660
661let ExeDomain = SSEPackedSingle in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000662defm VBLENDMPSZ : avx512_blendmask<0x65, "vblendmps",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000663 VK16WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000664 memopv16f32, vselect, v16f32>,
665 EVEX_CD8<32, CD8VF>, EVEX_V512;
666let ExeDomain = SSEPackedDouble in
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000667defm VBLENDMPDZ : avx512_blendmask<0x65, "vblendmpd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000668 VK8WM, VR512, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000669 memopv8f64, vselect, v8f64>,
670 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
671
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000672def : Pat<(v16f32 (int_x86_avx512_mask_blend_ps_512 (v16f32 VR512:$src1),
673 (v16f32 VR512:$src2), (i16 GR16:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000674 (VBLENDMPSZrr (COPY_TO_REGCLASS GR16:$mask, VK16WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000675 VR512:$src1, VR512:$src2)>;
676
677def : Pat<(v8f64 (int_x86_avx512_mask_blend_pd_512 (v8f64 VR512:$src1),
678 (v8f64 VR512:$src2), (i8 GR8:$mask))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000679 (VBLENDMPDZrr (COPY_TO_REGCLASS GR8:$mask, VK8WM),
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000680 VR512:$src1, VR512:$src2)>;
681
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000682defm VPBLENDMDZ : avx512_blendmask<0x64, "vpblendmd",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000683 VK16WM, VR512, f512mem,
684 memopv16i32, vselect, v16i32>,
685 EVEX_CD8<32, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000686
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000687defm VPBLENDMQZ : avx512_blendmask<0x64, "vpblendmq",
Cameron McInallyd80f7d32013-11-04 19:14:56 +0000688 VK8WM, VR512, f512mem,
689 memopv8i64, vselect, v8i64>,
690 VEX_W, EVEX_CD8<64, CD8VF>, EVEX_V512;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000691
Elena Demikhovsky172a27c2014-01-08 10:54:22 +0000692def : Pat<(v16i32 (int_x86_avx512_mask_blend_d_512 (v16i32 VR512:$src1),
693 (v16i32 VR512:$src2), (i16 GR16:$mask))),
694 (VPBLENDMDZrr (COPY_TO_REGCLASS GR16:$mask, VK16),
695 VR512:$src1, VR512:$src2)>;
696
697def : Pat<(v8i64 (int_x86_avx512_mask_blend_q_512 (v8i64 VR512:$src1),
698 (v8i64 VR512:$src2), (i8 GR8:$mask))),
699 (VPBLENDMQZrr (COPY_TO_REGCLASS GR8:$mask, VK8),
700 VR512:$src1, VR512:$src2)>;
701
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000702let Predicates = [HasAVX512] in {
703def : Pat<(v8f32 (vselect (v8i1 VK8WM:$mask), (v8f32 VR256X:$src1),
704 (v8f32 VR256X:$src2))),
705 (EXTRACT_SUBREG
706 (v16f32 (VBLENDMPSZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
707 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
708 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
709
710def : Pat<(v8i32 (vselect (v8i1 VK8WM:$mask), (v8i32 VR256X:$src1),
711 (v8i32 VR256X:$src2))),
712 (EXTRACT_SUBREG
713 (v16i32 (VPBLENDMDZrr (COPY_TO_REGCLASS VK8WM:$mask, VK16WM),
714 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
715 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
716}
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000717//===----------------------------------------------------------------------===//
718// Compare Instructions
719//===----------------------------------------------------------------------===//
720
721// avx512_cmp_scalar - AVX512 CMPSS and CMPSD
722multiclass avx512_cmp_scalar<RegisterClass RC, X86MemOperand x86memop,
723 Operand CC, SDNode OpNode, ValueType VT,
724 PatFrag ld_frag, string asm, string asm_alt> {
725 def rr : AVX512Ii8<0xC2, MRMSrcReg,
726 (outs VK1:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
727 [(set VK1:$dst, (OpNode (VT RC:$src1), RC:$src2, imm:$cc))],
728 IIC_SSE_ALU_F32S_RR>, EVEX_4V;
729 def rm : AVX512Ii8<0xC2, MRMSrcMem,
730 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
731 [(set VK1:$dst, (OpNode (VT RC:$src1),
732 (ld_frag addr:$src2), imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
Craig Topper0550ce72014-01-05 04:55:55 +0000733 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000734 def rri_alt : AVX512Ii8<0xC2, MRMSrcReg,
735 (outs VK1:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
736 asm_alt, [], IIC_SSE_ALU_F32S_RR>, EVEX_4V;
737 def rmi_alt : AVX512Ii8<0xC2, MRMSrcMem,
738 (outs VK1:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
739 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
740 }
741}
742
743let Predicates = [HasAVX512] in {
744defm VCMPSSZ : avx512_cmp_scalar<FR32X, f32mem, AVXCC, X86cmpms, f32, loadf32,
745 "vcmp${cc}ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
746 "vcmpss\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
747 XS;
748defm VCMPSDZ : avx512_cmp_scalar<FR64X, f64mem, AVXCC, X86cmpms, f64, loadf64,
749 "vcmp${cc}sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
750 "vcmpsd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
751 XD, VEX_W;
752}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000753
754multiclass avx512_icmp_packed<bits<8> opc, string OpcodeStr, RegisterClass KRC,
755 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
756 SDNode OpNode, ValueType vt> {
757 def rr : AVX512BI<opc, MRMSrcReg,
758 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000759 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000760 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
761 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
762 def rm : AVX512BI<opc, MRMSrcMem,
763 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000764 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000765 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2)))],
766 IIC_SSE_ALU_F32P_RM>, EVEX_4V;
767}
768
769defm VPCMPEQDZ : avx512_icmp_packed<0x76, "vpcmpeqd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000770 memopv16i32, X86pcmpeqm, v16i32>, EVEX_V512,
771 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000772defm VPCMPEQQZ : avx512_icmp_packed<0x29, "vpcmpeqq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000773 memopv8i64, X86pcmpeqm, v8i64>, T8PD, EVEX_V512,
774 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000775
776defm VPCMPGTDZ : avx512_icmp_packed<0x66, "vpcmpgtd", VK16, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000777 memopv16i32, X86pcmpgtm, v16i32>, EVEX_V512,
778 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000779defm VPCMPGTQZ : avx512_icmp_packed<0x37, "vpcmpgtq", VK8, VR512, i512mem,
Elena Demikhovskya5c38cb2014-02-24 10:08:30 +0000780 memopv8i64, X86pcmpgtm, v8i64>, T8PD, EVEX_V512,
781 VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000782
783def : Pat<(v8i1 (X86pcmpgtm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
784 (COPY_TO_REGCLASS (VPCMPGTDZrr
785 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
786 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
787
788def : Pat<(v8i1 (X86pcmpeqm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2))),
789 (COPY_TO_REGCLASS (VPCMPEQDZrr
790 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
791 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm))), VK8)>;
792
793multiclass avx512_icmp_cc<bits<8> opc, RegisterClass KRC,
794 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
795 SDNode OpNode, ValueType vt, Operand CC, string asm,
796 string asm_alt> {
797 def rri : AVX512AIi8<opc, MRMSrcReg,
798 (outs KRC:$dst), (ins RC:$src1, RC:$src2, CC:$cc), asm,
799 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2), imm:$cc))],
800 IIC_SSE_ALU_F32P_RR>, EVEX_4V;
801 def rmi : AVX512AIi8<opc, MRMSrcMem,
802 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, CC:$cc), asm,
803 [(set KRC:$dst, (OpNode (vt RC:$src1), (memop_frag addr:$src2),
804 imm:$cc))], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
805 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000806 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000807 def rri_alt : AVX512AIi8<opc, MRMSrcReg,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000808 (outs KRC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000809 asm_alt, [], IIC_SSE_ALU_F32P_RR>, EVEX_4V;
810 def rmi_alt : AVX512AIi8<opc, MRMSrcMem,
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000811 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000812 asm_alt, [], IIC_SSE_ALU_F32P_RM>, EVEX_4V;
813 }
814}
815
816defm VPCMPDZ : avx512_icmp_cc<0x1F, VK16, VR512, i512mem, memopv16i32,
817 X86cmpm, v16i32, AVXCC,
818 "vpcmp${cc}d\t{$src2, $src1, $dst|$dst, $src1, $src2}",
819 "vpcmpd\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
820 EVEX_V512, EVEX_CD8<32, CD8VF>;
821defm VPCMPUDZ : avx512_icmp_cc<0x1E, VK16, VR512, i512mem, memopv16i32,
822 X86cmpmu, v16i32, AVXCC,
823 "vpcmp${cc}ud\t{$src2, $src1, $dst|$dst, $src1, $src2}",
824 "vpcmpud\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
825 EVEX_V512, EVEX_CD8<32, CD8VF>;
826
827defm VPCMPQZ : avx512_icmp_cc<0x1F, VK8, VR512, i512mem, memopv8i64,
828 X86cmpm, v8i64, AVXCC,
829 "vpcmp${cc}q\t{$src2, $src1, $dst|$dst, $src1, $src2}",
830 "vpcmpq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
831 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
832defm VPCMPUQZ : avx512_icmp_cc<0x1E, VK8, VR512, i512mem, memopv8i64,
833 X86cmpmu, v8i64, AVXCC,
834 "vpcmp${cc}uq\t{$src2, $src1, $dst|$dst, $src1, $src2}",
835 "vpcmpuq\t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}">,
836 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
837
838// avx512_cmp_packed - sse 1 & 2 compare packed instructions
839multiclass avx512_cmp_packed<RegisterClass KRC, RegisterClass RC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000840 X86MemOperand x86memop, ValueType vt,
841 string suffix, Domain d> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000842 def rri : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000843 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
844 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000845 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000846 [(set KRC:$dst, (X86cmpm (vt RC:$src1), (vt RC:$src2), imm:$cc))], d>;
847 def rrib: AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000848 (outs KRC:$dst), (ins RC:$src1, RC:$src2, AVXCC:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000849 !strconcat("vcmp${cc}", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000850 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000851 [], d>, EVEX_B;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000852 def rmi : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000853 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2, AVXCC:$cc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000854 !strconcat("vcmp${cc}", suffix,
855 " \t{$src2, $src1, $dst|$dst, $src1, $src2, $cc}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000856 [(set KRC:$dst,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000857 (X86cmpm (vt RC:$src1), (memop addr:$src2), imm:$cc))], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000858
859 // Accept explicit immediate argument form instead of comparison code.
Craig Topper0550ce72014-01-05 04:55:55 +0000860 let isAsmParserOnly = 1, hasSideEffects = 0 in {
Craig Toppera328ee42013-10-09 04:24:38 +0000861 def rri_alt : AVX512PIi8<0xC2, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000862 (outs RC:$dst), (ins RC:$src1, RC:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000863 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000864 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Craig Toppera328ee42013-10-09 04:24:38 +0000865 def rmi_alt : AVX512PIi8<0xC2, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000866 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i8imm:$cc),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000867 !strconcat("vcmp", suffix,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000868 " \t{$cc, $src2, $src1, $dst|$dst, $src1, $src2, $cc}"), [], d>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000869 }
870}
871
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000872defm VCMPPSZ : avx512_cmp_packed<VK16, VR512, f512mem, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +0000873 "ps", SSEPackedSingle>, PS, EVEX_4V, EVEX_V512,
Craig Topperda7160d2014-02-01 08:17:56 +0000874 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000875defm VCMPPDZ : avx512_cmp_packed<VK8, VR512, f512mem, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +0000876 "pd", SSEPackedDouble>, PD, EVEX_4V, VEX_W, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000877 EVEX_CD8<64, CD8VF>;
878
879def : Pat<(v8i1 (X86cmpm (v8f32 VR256X:$src1), (v8f32 VR256X:$src2), imm:$cc)),
880 (COPY_TO_REGCLASS (VCMPPSZrri
881 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
882 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
883 imm:$cc), VK8)>;
884def : Pat<(v8i1 (X86cmpm (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
885 (COPY_TO_REGCLASS (VPCMPDZrri
886 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
887 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
888 imm:$cc), VK8)>;
889def : Pat<(v8i1 (X86cmpmu (v8i32 VR256X:$src1), (v8i32 VR256X:$src2), imm:$cc)),
890 (COPY_TO_REGCLASS (VPCMPUDZrri
891 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)),
892 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src2, sub_ymm)),
893 imm:$cc), VK8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000894
895def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
896 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
897 FROUND_NO_EXC)),
898 (COPY_TO_REGCLASS (VCMPPSZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000899 (I8Imm imm:$cc)), GR16)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000900
901def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
902 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
903 FROUND_NO_EXC)),
904 (COPY_TO_REGCLASS (VCMPPDZrrib VR512:$src1, VR512:$src2,
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000905 (I8Imm imm:$cc)), GR8)>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000906
907def : Pat<(i16 (int_x86_avx512_mask_cmp_ps_512 (v16f32 VR512:$src1),
908 (v16f32 VR512:$src2), imm:$cc, (i16 -1),
909 FROUND_CURRENT)),
910 (COPY_TO_REGCLASS (VCMPPSZrri VR512:$src1, VR512:$src2,
911 (I8Imm imm:$cc)), GR16)>;
912
913def : Pat<(i8 (int_x86_avx512_mask_cmp_pd_512 (v8f64 VR512:$src1),
914 (v8f64 VR512:$src2), imm:$cc, (i8 -1),
915 FROUND_CURRENT)),
916 (COPY_TO_REGCLASS (VCMPPDZrri VR512:$src1, VR512:$src2,
917 (I8Imm imm:$cc)), GR8)>;
918
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000919// Mask register copy, including
920// - copy between mask registers
921// - load/store mask registers
922// - copy from GPR to mask register and vice versa
923//
924multiclass avx512_mask_mov<bits<8> opc_kk, bits<8> opc_km, bits<8> opc_mk,
925 string OpcodeStr, RegisterClass KRC,
926 ValueType vt, X86MemOperand x86memop> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000927 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000928 def kk : I<opc_kk, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000929 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000930 let mayLoad = 1 in
931 def km : I<opc_km, MRMSrcMem, (outs KRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000932 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000933 [(set KRC:$dst, (vt (load addr:$src)))]>;
934 let mayStore = 1 in
935 def mk : I<opc_mk, MRMDestMem, (outs), (ins x86memop:$dst, KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000936 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000937 }
938}
939
940multiclass avx512_mask_mov_gpr<bits<8> opc_kr, bits<8> opc_rk,
941 string OpcodeStr,
942 RegisterClass KRC, RegisterClass GRC> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +0000943 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000944 def kr : I<opc_kr, MRMSrcReg, (outs KRC:$dst), (ins GRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000945 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000946 def rk : I<opc_rk, MRMSrcReg, (outs GRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +0000947 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000948 }
949}
950
951let Predicates = [HasAVX512] in {
952 defm KMOVW : avx512_mask_mov<0x90, 0x90, 0x91, "kmovw", VK16, v16i1, i16mem>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000953 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000954 defm KMOVW : avx512_mask_mov_gpr<0x92, 0x93, "kmovw", VK16, GR32>,
Craig Topper5ccb6172014-02-18 00:21:49 +0000955 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +0000956}
957
958let Predicates = [HasAVX512] in {
959 // GR16 from/to 16-bit mask
960 def : Pat<(v16i1 (bitconvert (i16 GR16:$src))),
961 (KMOVWkr (SUBREG_TO_REG (i32 0), GR16:$src, sub_16bit))>;
962 def : Pat<(i16 (bitconvert (v16i1 VK16:$src))),
963 (EXTRACT_SUBREG (KMOVWrk VK16:$src), sub_16bit)>;
964
965 // Store kreg in memory
966 def : Pat<(store (v16i1 VK16:$src), addr:$dst),
967 (KMOVWmk addr:$dst, VK16:$src)>;
968
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000969 def : Pat<(store VK8:$src, addr:$dst),
970 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK8:$src, VK16))>;
971
972 def : Pat<(i1 (load addr:$src)),
973 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK1)>;
974
975 def : Pat<(v8i1 (load addr:$src)),
976 (COPY_TO_REGCLASS (KMOVWkm addr:$src), VK8)>;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +0000977
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000978 def : Pat<(i1 (trunc (i32 GR32:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000979 (COPY_TO_REGCLASS (KMOVWkr (AND32ri $src, (i32 1))), VK1)>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000980
981 def : Pat<(i1 (trunc (i8 GR8:$src))),
Elena Demikhovskyc9657012014-02-20 06:34:39 +0000982 (COPY_TO_REGCLASS
983 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit), (i32 1))),
984 VK1)>;
985 def : Pat<(i1 (trunc (i16 GR16:$src))),
986 (COPY_TO_REGCLASS
987 (KMOVWkr (AND32ri (SUBREG_TO_REG (i32 0), $src, sub_16bit), (i32 1))),
988 VK1)>;
Elena Demikhovskyfe24a302013-12-22 10:13:18 +0000989
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000990 def : Pat<(i32 (zext VK1:$src)),
991 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1))>;
Elena Demikhovsky64c95482013-12-24 14:24:07 +0000992 def : Pat<(i8 (zext VK1:$src)),
993 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000994 (AND32ri (KMOVWrk
995 (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)), sub_8bit)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +0000996 def : Pat<(i64 (zext VK1:$src)),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +0000997 (AND64ri8 (SUBREG_TO_REG (i64 0),
998 (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), sub_32bit), (i64 1))>;
Elena Demikhovsky750498c2014-02-17 07:29:33 +0000999 def : Pat<(i16 (zext VK1:$src)),
1000 (EXTRACT_SUBREG
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00001001 (AND32ri (KMOVWrk (COPY_TO_REGCLASS VK1:$src, VK16)), (i32 1)),
1002 sub_16bit)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001003 def : Pat<(v16i1 (scalar_to_vector VK1:$src)),
1004 (COPY_TO_REGCLASS VK1:$src, VK16)>;
1005 def : Pat<(v8i1 (scalar_to_vector VK1:$src)),
1006 (COPY_TO_REGCLASS VK1:$src, VK8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001007}
1008// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1009let Predicates = [HasAVX512] in {
1010 // GR from/to 8-bit mask without native support
1011 def : Pat<(v8i1 (bitconvert (i8 GR8:$src))),
1012 (COPY_TO_REGCLASS
1013 (KMOVWkr (SUBREG_TO_REG (i32 0), GR8:$src, sub_8bit)),
1014 VK8)>;
1015 def : Pat<(i8 (bitconvert (v8i1 VK8:$src))),
1016 (EXTRACT_SUBREG
1017 (KMOVWrk (COPY_TO_REGCLASS VK8:$src, VK16)),
1018 sub_8bit)>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001019
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001020 def : Pat<(i1 (X86Vextract VK16:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001021 (COPY_TO_REGCLASS VK16:$src, VK1)>;
Elena Demikhovsky9f423d62014-02-10 07:02:39 +00001022 def : Pat<(i1 (X86Vextract VK8:$src, (iPTR 0))),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001023 (COPY_TO_REGCLASS VK8:$src, VK1)>;
1024
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001025}
1026
1027// Mask unary operation
1028// - KNOT
1029multiclass avx512_mask_unop<bits<8> opc, string OpcodeStr,
1030 RegisterClass KRC, SDPatternOperator OpNode> {
1031 let Predicates = [HasAVX512] in
1032 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001033 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001034 [(set KRC:$dst, (OpNode KRC:$src))]>;
1035}
1036
1037multiclass avx512_mask_unop_w<bits<8> opc, string OpcodeStr,
1038 SDPatternOperator OpNode> {
1039 defm W : avx512_mask_unop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001040 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001041}
1042
1043defm KNOT : avx512_mask_unop_w<0x44, "knot", not>;
1044
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001045multiclass avx512_mask_unop_int<string IntName, string InstName> {
1046 let Predicates = [HasAVX512] in
1047 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1048 (i16 GR16:$src)),
1049 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1050 (v16i1 (COPY_TO_REGCLASS GR16:$src, VK16))), GR16)>;
1051}
1052defm : avx512_mask_unop_int<"knot", "KNOT">;
1053
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001054def : Pat<(xor VK16:$src1, (v16i1 immAllOnesV)), (KNOTWrr VK16:$src1)>;
1055def : Pat<(xor VK8:$src1, (v8i1 immAllOnesV)),
1056 (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$src1, VK16)), VK8)>;
1057
1058// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1059def : Pat<(not VK8:$src),
1060 (COPY_TO_REGCLASS
1061 (KNOTWrr (COPY_TO_REGCLASS VK8:$src, VK16)), VK8)>;
1062
1063// Mask binary operation
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001064// - KAND, KANDN, KOR, KXNOR, KXOR
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001065multiclass avx512_mask_binop<bits<8> opc, string OpcodeStr,
1066 RegisterClass KRC, SDPatternOperator OpNode> {
1067 let Predicates = [HasAVX512] in
1068 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
1069 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001070 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001071 [(set KRC:$dst, (OpNode KRC:$src1, KRC:$src2))]>;
1072}
1073
1074multiclass avx512_mask_binop_w<bits<8> opc, string OpcodeStr,
1075 SDPatternOperator OpNode> {
1076 defm W : avx512_mask_binop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001077 VEX_4V, VEX_L, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001078}
1079
1080def andn : PatFrag<(ops node:$i0, node:$i1), (and (not node:$i0), node:$i1)>;
1081def xnor : PatFrag<(ops node:$i0, node:$i1), (not (xor node:$i0, node:$i1))>;
1082
1083let isCommutable = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001084 defm KAND : avx512_mask_binop_w<0x41, "kand", and>;
1085 let isCommutable = 0 in
1086 defm KANDN : avx512_mask_binop_w<0x42, "kandn", andn>;
1087 defm KOR : avx512_mask_binop_w<0x45, "kor", or>;
1088 defm KXNOR : avx512_mask_binop_w<0x46, "kxnor", xnor>;
1089 defm KXOR : avx512_mask_binop_w<0x47, "kxor", xor>;
1090}
1091
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001092def : Pat<(xor VK1:$src1, VK1:$src2),
1093 (COPY_TO_REGCLASS (KXORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1094 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1095
1096def : Pat<(or VK1:$src1, VK1:$src2),
1097 (COPY_TO_REGCLASS (KORWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1098 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1099
Elena Demikhovskyb64d7e82013-12-25 10:06:40 +00001100def : Pat<(and VK1:$src1, VK1:$src2),
1101 (COPY_TO_REGCLASS (KANDWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
1102 (COPY_TO_REGCLASS VK1:$src2, VK16)), VK1)>;
1103
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001104multiclass avx512_mask_binop_int<string IntName, string InstName> {
1105 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001106 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_w")
1107 (i16 GR16:$src1), (i16 GR16:$src2)),
1108 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"Wrr")
1109 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1110 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001111}
1112
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001113defm : avx512_mask_binop_int<"kand", "KAND">;
1114defm : avx512_mask_binop_int<"kandn", "KANDN">;
1115defm : avx512_mask_binop_int<"kor", "KOR">;
1116defm : avx512_mask_binop_int<"kxnor", "KXNOR">;
1117defm : avx512_mask_binop_int<"kxor", "KXOR">;
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001118
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001119// With AVX-512, 8-bit mask is promoted to 16-bit mask.
1120multiclass avx512_binop_pat<SDPatternOperator OpNode, Instruction Inst> {
1121 let Predicates = [HasAVX512] in
1122 def : Pat<(OpNode VK8:$src1, VK8:$src2),
1123 (COPY_TO_REGCLASS
1124 (Inst (COPY_TO_REGCLASS VK8:$src1, VK16),
1125 (COPY_TO_REGCLASS VK8:$src2, VK16)), VK8)>;
1126}
1127
1128defm : avx512_binop_pat<and, KANDWrr>;
1129defm : avx512_binop_pat<andn, KANDNWrr>;
1130defm : avx512_binop_pat<or, KORWrr>;
1131defm : avx512_binop_pat<xnor, KXNORWrr>;
1132defm : avx512_binop_pat<xor, KXORWrr>;
1133
1134// Mask unpacking
1135multiclass avx512_mask_unpck<bits<8> opc, string OpcodeStr,
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001136 RegisterClass KRC> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001137 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001138 def rr : I<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001139 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001140 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001141}
1142
1143multiclass avx512_mask_unpck_bw<bits<8> opc, string OpcodeStr> {
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001144 defm BW : avx512_mask_unpck<opc, !strconcat(OpcodeStr, "bw"), VK16>,
Craig Topperae11aed2014-01-14 07:41:20 +00001145 VEX_4V, VEX_L, PD;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001146}
1147
1148defm KUNPCK : avx512_mask_unpck_bw<0x4b, "kunpck">;
Elena Demikhovskyc5f67262013-12-17 08:33:15 +00001149def : Pat<(v16i1 (concat_vectors (v8i1 VK8:$src1), (v8i1 VK8:$src2))),
1150 (KUNPCKBWrr (COPY_TO_REGCLASS VK8:$src2, VK16),
1151 (COPY_TO_REGCLASS VK8:$src1, VK16))>;
1152
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001153
1154multiclass avx512_mask_unpck_int<string IntName, string InstName> {
1155 let Predicates = [HasAVX512] in
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001156 def : Pat<(!cast<Intrinsic>("int_x86_avx512_"##IntName##"_bw")
1157 (i16 GR16:$src1), (i16 GR16:$src2)),
1158 (COPY_TO_REGCLASS (!cast<Instruction>(InstName##"BWrr")
1159 (v16i1 (COPY_TO_REGCLASS GR16:$src1, VK16)),
1160 (v16i1 (COPY_TO_REGCLASS GR16:$src2, VK16))), GR16)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001161}
Elena Demikhovskye382c3f2013-12-10 13:53:10 +00001162defm : avx512_mask_unpck_int<"kunpck", "KUNPCK">;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001163
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001164// Mask bit testing
1165multiclass avx512_mask_testop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1166 SDNode OpNode> {
1167 let Predicates = [HasAVX512], Defs = [EFLAGS] in
1168 def rr : I<opc, MRMSrcReg, (outs), (ins KRC:$src1, KRC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001169 !strconcat(OpcodeStr, " \t{$src2, $src1|$src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001170 [(set EFLAGS, (OpNode KRC:$src1, KRC:$src2))]>;
1171}
1172
1173multiclass avx512_mask_testop_w<bits<8> opc, string OpcodeStr, SDNode OpNode> {
1174 defm W : avx512_mask_testop<opc, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001175 VEX, PS;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001176}
1177
1178defm KORTEST : avx512_mask_testop_w<0x98, "kortest", X86kortest>;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001179
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001180def : Pat<(X86cmp VK1:$src1, (i1 0)),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001181 (KORTESTWrr (COPY_TO_REGCLASS VK1:$src1, VK16),
Elena Demikhovsky64c95482013-12-24 14:24:07 +00001182 (COPY_TO_REGCLASS VK1:$src1, VK16))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001183
1184// Mask shift
1185multiclass avx512_mask_shiftop<bits<8> opc, string OpcodeStr, RegisterClass KRC,
1186 SDNode OpNode> {
1187 let Predicates = [HasAVX512] in
1188 def ri : Ii8<opc, MRMSrcReg, (outs KRC:$dst), (ins KRC:$src, i8imm:$imm),
1189 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001190 " \t{$imm, $src, $dst|$dst, $src, $imm}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001191 [(set KRC:$dst, (OpNode KRC:$src, (i8 imm:$imm)))]>;
1192}
1193
1194multiclass avx512_mask_shiftop_w<bits<8> opc1, bits<8> opc2, string OpcodeStr,
1195 SDNode OpNode> {
1196 defm W : avx512_mask_shiftop<opc1, !strconcat(OpcodeStr, "w"), VK16, OpNode>,
Craig Topperae11aed2014-01-14 07:41:20 +00001197 VEX, TAPD, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001198}
1199
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001200defm KSHIFTL : avx512_mask_shiftop_w<0x32, 0x33, "kshiftl", X86vshli>;
1201defm KSHIFTR : avx512_mask_shiftop_w<0x30, 0x31, "kshiftr", X86vsrli>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001202
1203// Mask setting all 0s or 1s
1204multiclass avx512_mask_setop<RegisterClass KRC, ValueType VT, PatFrag Val> {
1205 let Predicates = [HasAVX512] in
1206 let isReMaterializable = 1, isAsCheapAsAMove = 1, isPseudo = 1 in
1207 def #NAME# : I<0, Pseudo, (outs KRC:$dst), (ins), "",
1208 [(set KRC:$dst, (VT Val))]>;
1209}
1210
1211multiclass avx512_mask_setop_w<PatFrag Val> {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001212 defm B : avx512_mask_setop<VK8, v8i1, Val>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001213 defm W : avx512_mask_setop<VK16, v16i1, Val>;
1214}
1215
1216defm KSET0 : avx512_mask_setop_w<immAllZerosV>;
1217defm KSET1 : avx512_mask_setop_w<immAllOnesV>;
1218
1219// With AVX-512 only, 8-bit mask is promoted to 16-bit mask.
1220let Predicates = [HasAVX512] in {
1221 def : Pat<(v8i1 immAllZerosV), (COPY_TO_REGCLASS (KSET0W), VK8)>;
1222 def : Pat<(v8i1 immAllOnesV), (COPY_TO_REGCLASS (KSET1W), VK8)>;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00001223 def : Pat<(i1 0), (COPY_TO_REGCLASS (KSET0W), VK1)>;
1224 def : Pat<(i1 1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
1225 def : Pat<(i1 -1), (COPY_TO_REGCLASS (KSET1W), VK1)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001226}
1227def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 0))),
1228 (v8i1 (COPY_TO_REGCLASS VK16:$src, VK8))>;
1229
1230def : Pat<(v16i1 (insert_subvector undef, (v8i1 VK8:$src), (iPTR 0))),
1231 (v16i1 (COPY_TO_REGCLASS VK8:$src, VK16))>;
1232
1233def : Pat<(v8i1 (extract_subvector (v16i1 VK16:$src), (iPTR 8))),
1234 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri VK16:$src, (i8 8)), VK8))>;
1235
Elena Demikhovsky9737e382014-03-02 09:19:44 +00001236def : Pat<(v8i1 (X86vshli VK8:$src, (i8 imm:$imm))),
1237 (v8i1 (COPY_TO_REGCLASS (KSHIFTLWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
1238
1239def : Pat<(v8i1 (X86vsrli VK8:$src, (i8 imm:$imm))),
1240 (v8i1 (COPY_TO_REGCLASS (KSHIFTRWri (COPY_TO_REGCLASS VK8:$src, VK16), (I8Imm $imm)), VK8))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001241//===----------------------------------------------------------------------===//
1242// AVX-512 - Aligned and unaligned load and store
1243//
1244
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001245multiclass avx512_load<bits<8> opc, RegisterClass RC, RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001246 X86MemOperand x86memop, PatFrag ld_frag,
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001247 string asm, Domain d,
1248 ValueType vt, bit IsReMaterializable = 1> {
1249let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001250 def rr : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001251 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001252 EVEX;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001253 def rrkz : AVX512PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
1254 !strconcat(asm,
1255 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1256 [], d>, EVEX, EVEX_KZ;
1257 }
1258 let canFoldAsLoad = 1, isReMaterializable = IsReMaterializable in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001259 def rm : AVX512PI<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001260 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001261 [(set (vt RC:$dst), (ld_frag addr:$src))], d>, EVEX;
1262 let Constraints = "$src1 = $dst", hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001263 def rrk : AVX512PI<opc, MRMSrcReg, (outs RC:$dst),
1264 (ins RC:$src1, KRC:$mask, RC:$src2),
1265 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001266 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001267 EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001268 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001269 def rmk : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1270 (ins RC:$src1, KRC:$mask, x86memop:$src2),
1271 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001272 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001273 [], d>, EVEX, EVEX_K;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001274 }
1275 let mayLoad = 1 in
1276 def rmkz : AVX512PI<opc, MRMSrcMem, (outs RC:$dst),
1277 (ins KRC:$mask, x86memop:$src2),
1278 !strconcat(asm,
1279 " \t{$src2, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src2}"),
1280 [], d>, EVEX, EVEX_KZ;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001281}
1282
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001283multiclass avx512_store<bits<8> opc, RegisterClass RC, RegisterClass KRC,
1284 X86MemOperand x86memop, PatFrag store_frag,
1285 string asm, Domain d, ValueType vt> {
1286 let isAsmParserOnly = 1, hasSideEffects = 0 in {
1287 def rr_alt : AVX512PI<opc, MRMDestReg, (outs RC:$dst), (ins RC:$src),
1288 !strconcat(asm, " \t{$src, $dst|$dst, $src}"), [], d>,
1289 EVEX;
1290 let Constraints = "$src1 = $dst" in
1291 def alt_rrk : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1292 (ins RC:$src1, KRC:$mask, RC:$src2),
1293 !strconcat(asm,
1294 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"), [], d>,
1295 EVEX, EVEX_K;
1296 def alt_rrkz : AVX512PI<opc, MRMDestReg, (outs RC:$dst),
1297 (ins KRC:$mask, RC:$src),
1298 !strconcat(asm,
1299 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1300 [], d>, EVEX, EVEX_KZ;
1301 }
1302 let mayStore = 1 in {
1303 def mr : AVX512PI<opc, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
1304 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
1305 [(store_frag (vt RC:$src), addr:$dst)], d>, EVEX;
1306 def mrk : AVX512PI<opc, MRMDestMem, (outs),
1307 (ins x86memop:$dst, KRC:$mask, RC:$src),
1308 !strconcat(asm,
1309 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
1310 [], d>, EVEX, EVEX_K;
1311 def mrkz : AVX512PI<opc, MRMDestMem, (outs),
1312 (ins x86memop:$dst, KRC:$mask, RC:$src),
1313 !strconcat(asm,
1314 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
1315 [], d>, EVEX, EVEX_KZ;
1316 }
1317}
1318
1319defm VMOVAPSZ : avx512_load<0x28, VR512, VK16WM, f512mem, alignedloadv16f32,
1320 "vmovaps", SSEPackedSingle, v16f32>,
1321 avx512_store<0x29, VR512, VK16WM, f512mem, alignedstore512,
1322 "vmovaps", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001323 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001324defm VMOVAPDZ : avx512_load<0x28, VR512, VK8WM, f512mem, alignedloadv8f64,
1325 "vmovapd", SSEPackedDouble, v8f64>,
1326 avx512_store<0x29, VR512, VK8WM, f512mem, alignedstore512,
1327 "vmovapd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001328 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001329 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001330defm VMOVUPSZ : avx512_load<0x10, VR512, VK16WM, f512mem, loadv16f32,
1331 "vmovups", SSEPackedSingle, v16f32>,
1332 avx512_store<0x11, VR512, VK16WM, f512mem, store,
1333 "vmovups", SSEPackedSingle, v16f32>,
Craig Topper5ccb6172014-02-18 00:21:49 +00001334 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001335defm VMOVUPDZ : avx512_load<0x10, VR512, VK8WM, f512mem, loadv8f64,
1336 "vmovupd", SSEPackedDouble, v8f64, 0>,
1337 avx512_store<0x11, VR512, VK8WM, f512mem, store,
1338 "vmovupd", SSEPackedDouble, v8f64>,
Craig Topperae11aed2014-01-14 07:41:20 +00001339 PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001340 EVEX_CD8<64, CD8VF>;
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001341def: Pat<(v8f64 (int_x86_avx512_mask_loadu_pd_512 addr:$ptr,
1342 (bc_v8f64 (v16i32 immAllZerosV)), GR8:$mask)),
1343 (VMOVUPDZrmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001344
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001345def: Pat<(v16f32 (int_x86_avx512_mask_loadu_ps_512 addr:$ptr,
1346 (bc_v16f32 (v16i32 immAllZerosV)), GR16:$mask)),
1347 (VMOVUPSZrmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001348
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001349def: Pat<(int_x86_avx512_mask_storeu_ps_512 addr:$ptr, (v16f32 VR512:$src),
1350 GR16:$mask),
1351 (VMOVUPSZmrk addr:$ptr, (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)),
1352 VR512:$src)>;
1353def: Pat<(int_x86_avx512_mask_storeu_pd_512 addr:$ptr, (v8f64 VR512:$src),
1354 GR8:$mask),
1355 (VMOVUPDZmrk addr:$ptr, (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)),
1356 VR512:$src)>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001357
Elena Demikhovskyfd056672014-03-13 12:05:52 +00001358defm VMOVDQA32: avx512_load<0x6F, VR512, VK16WM, i512mem, alignedloadv16i32,
1359 "vmovdqa32", SSEPackedInt, v16i32>,
1360 avx512_store<0x7F, VR512, VK16WM, i512mem, alignedstore512,
1361 "vmovdqa32", SSEPackedInt, v16i32>,
1362 PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
1363defm VMOVDQA64: avx512_load<0x6F, VR512, VK8WM, i512mem, alignedloadv8i64,
1364 "vmovdqa64", SSEPackedInt, v8i64>,
1365 avx512_store<0x7F, VR512, VK8WM, i512mem, alignedstore512,
1366 "vmovdqa64", SSEPackedInt, v8i64>,
1367 PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
1368defm VMOVDQU32: avx512_load<0x6F, VR512, VK16WM, i512mem, load,
1369 "vmovdqu32", SSEPackedInt, v16i32>,
1370 avx512_store<0x7F, VR512, VK16WM, i512mem, store,
1371 "vmovdqu32", SSEPackedInt, v16i32>,
1372 XS, EVEX_V512, EVEX_CD8<32, CD8VF>;
1373defm VMOVDQU64: avx512_load<0x6F, VR512, VK8WM, i512mem, load,
1374 "vmovdqu64", SSEPackedInt, v8i64>,
1375 avx512_store<0x7F, VR512, VK8WM, i512mem, store,
1376 "vmovdqu64", SSEPackedInt, v8i64>,
1377 XS, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky1f3ed412013-10-22 09:19:28 +00001378
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00001379def: Pat<(v16i32 (int_x86_avx512_mask_loadu_d_512 addr:$ptr,
1380 (v16i32 immAllZerosV), GR16:$mask)),
1381 (VMOVDQU32rmkz (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), addr:$ptr)>;
1382
1383def: Pat<(v8i64 (int_x86_avx512_mask_loadu_q_512 addr:$ptr,
1384 (bc_v8i64 (v16i32 immAllZerosV)), GR8:$mask)),
1385 (VMOVDQU64rmkz (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), addr:$ptr)>;
1386
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001387let AddedComplexity = 20 in {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00001388def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src),
1389 (bc_v8i64 (v16i32 immAllZerosV)))),
1390 (VMOVDQU64rrkz VK8WM:$mask, VR512:$src)>;
1391
1392def : Pat<(v8i64 (vselect VK8WM:$mask, (bc_v8i64 (v16i32 immAllZerosV)),
1393 (v8i64 VR512:$src))),
1394 (VMOVDQU64rrkz (COPY_TO_REGCLASS (KNOTWrr (COPY_TO_REGCLASS VK8:$mask, VK16)),
1395 VK8), VR512:$src)>;
1396
1397def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src),
1398 (v16i32 immAllZerosV))),
1399 (VMOVDQU32rrkz VK16WM:$mask, VR512:$src)>;
1400
1401def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 immAllZerosV),
1402 (v16i32 VR512:$src))),
1403 (VMOVDQU32rrkz (KNOTWrr VK16WM:$mask), VR512:$src)>;
1404
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001405def : Pat<(v16f32 (vselect VK16WM:$mask, (v16f32 VR512:$src1),
1406 (v16f32 VR512:$src2))),
1407 (VMOVUPSZrrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1408def : Pat<(v8f64 (vselect VK8WM:$mask, (v8f64 VR512:$src1),
1409 (v8f64 VR512:$src2))),
1410 (VMOVUPDZrrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1411def : Pat<(v16i32 (vselect VK16WM:$mask, (v16i32 VR512:$src1),
1412 (v16i32 VR512:$src2))),
1413 (VMOVDQU32rrk VR512:$src2, VK16WM:$mask, VR512:$src1)>;
1414def : Pat<(v8i64 (vselect VK8WM:$mask, (v8i64 VR512:$src1),
1415 (v8i64 VR512:$src2))),
1416 (VMOVDQU64rrk VR512:$src2, VK8WM:$mask, VR512:$src1)>;
1417}
1418// Move Int Doubleword to Packed Double Int
1419//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001420def VMOVDI2PDIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001421 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001422 [(set VR128X:$dst,
1423 (v4i32 (scalar_to_vector GR32:$src)))], IIC_SSE_MOVDQ>,
1424 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001425def VMOVDI2PDIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001426 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001427 [(set VR128X:$dst,
1428 (v4i32 (scalar_to_vector (loadi32 addr:$src))))],
1429 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001430def VMOV64toPQIZrr : AVX512BI<0x6E, MRMSrcReg, (outs VR128X:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001431 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001432 [(set VR128X:$dst,
1433 (v2i64 (scalar_to_vector GR64:$src)))],
1434 IIC_SSE_MOVDQ>, EVEX, VEX_W, VEX_LIG;
Craig Topper88adf2a2013-10-12 05:41:08 +00001435let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001436def VMOV64toSDZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001437 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001438 [(set FR64:$dst, (bitconvert GR64:$src))],
1439 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001440def VMOVSDto64Zrr : AVX512BI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001441 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001442 [(set GR64:$dst, (bitconvert FR64:$src))],
1443 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteMove]>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001444}
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001445def VMOVSDto64Zmr : AVX512BI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001446 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001447 [(store (i64 (bitconvert FR64:$src)), addr:$dst)],
1448 IIC_SSE_MOVDQ>, EVEX, VEX_W, Sched<[WriteStore]>,
1449 EVEX_CD8<64, CD8VT1>;
1450
1451// Move Int Doubleword to Single Scalar
1452//
Craig Topper88adf2a2013-10-12 05:41:08 +00001453let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001454def VMOVDI2SSZrr : AVX512BI<0x6E, MRMSrcReg, (outs FR32X:$dst), (ins GR32:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001455 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001456 [(set FR32X:$dst, (bitconvert GR32:$src))],
1457 IIC_SSE_MOVDQ>, EVEX, VEX_LIG;
1458
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001459def VMOVDI2SSZrm : AVX512BI<0x6E, MRMSrcMem, (outs FR32X:$dst), (ins i32mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001460 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001461 [(set FR32X:$dst, (bitconvert (loadi32 addr:$src)))],
1462 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001463}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001464
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001465// Move doubleword from xmm register to r/m32
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001466//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001467def VMOVPDI2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001468 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001469 [(set GR32:$dst, (vector_extract (v4i32 VR128X:$src),
1470 (iPTR 0)))], IIC_SSE_MOVD_ToGP>,
1471 EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001472def VMOVPDI2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001473 (ins i32mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001474 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001475 [(store (i32 (vector_extract (v4i32 VR128X:$src),
1476 (iPTR 0))), addr:$dst)], IIC_SSE_MOVDQ>,
1477 EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
1478
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001479// Move quadword from xmm1 register to r/m64
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001480//
1481def VMOVPQIto64Zrr : I<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001482 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001483 [(set GR64:$dst, (extractelt (v2i64 VR128X:$src),
1484 (iPTR 0)))],
Craig Topperae11aed2014-01-14 07:41:20 +00001485 IIC_SSE_MOVD_ToGP>, PD, EVEX, VEX_LIG, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001486 Requires<[HasAVX512, In64BitMode]>;
1487
Elena Demikhovsky85aeffa2013-10-03 12:03:26 +00001488def VMOVPQIto64Zmr : I<0xD6, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001489 (ins i64mem:$dst, VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001490 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001491 [(store (extractelt (v2i64 VR128X:$src), (iPTR 0)),
1492 addr:$dst)], IIC_SSE_MOVDQ>,
Craig Topperae11aed2014-01-14 07:41:20 +00001493 EVEX, PD, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001494 Sched<[WriteStore]>, Requires<[HasAVX512, In64BitMode]>;
1495
1496// Move Scalar Single to Double Int
1497//
Craig Topper88adf2a2013-10-12 05:41:08 +00001498let isCodeGenOnly = 1 in {
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001499def VMOVSS2DIZrr : AVX512BI<0x7E, MRMDestReg, (outs GR32:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001500 (ins FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001501 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001502 [(set GR32:$dst, (bitconvert FR32X:$src))],
1503 IIC_SSE_MOVD_ToGP>, EVEX, VEX_LIG;
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001504def VMOVSS2DIZmr : AVX512BI<0x7E, MRMDestMem, (outs),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001505 (ins i32mem:$dst, FR32X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001506 "vmovd\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001507 [(store (i32 (bitconvert FR32X:$src)), addr:$dst)],
1508 IIC_SSE_MOVDQ>, EVEX, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Craig Topper88adf2a2013-10-12 05:41:08 +00001509}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001510
1511// Move Quadword Int to Packed Quadword Int
1512//
Elena Demikhovsky767fc962014-01-14 15:10:08 +00001513def VMOVQI2PQIZrm : AVX512BI<0x6E, MRMSrcMem, (outs VR128X:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001514 (ins i64mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001515 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001516 [(set VR128X:$dst,
1517 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>,
1518 EVEX, VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
1519
1520//===----------------------------------------------------------------------===//
1521// AVX-512 MOVSS, MOVSD
1522//===----------------------------------------------------------------------===//
1523
1524multiclass avx512_move_scalar <string asm, RegisterClass RC,
1525 SDNode OpNode, ValueType vt,
1526 X86MemOperand x86memop, PatFrag mem_pat> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001527 let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001528 def rr : SI<0x10, MRMSrcReg, (outs VR128X:$dst), (ins VR128X:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001529 !strconcat(asm, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001530 [(set VR128X:$dst, (vt (OpNode VR128X:$src1,
1531 (scalar_to_vector RC:$src2))))],
1532 IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG;
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001533 let Constraints = "$src1 = $dst" in
1534 def rrk : SI<0x10, MRMSrcReg, (outs VR128X:$dst),
1535 (ins VR128X:$src1, VK1WM:$mask, RC:$src2, RC:$src3),
1536 !strconcat(asm,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001537 " \t{$src3, $src2, $dst {${mask}}|$dst {${mask}}, $src2, $src3}"),
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001538 [], IIC_SSE_MOV_S_RR>, EVEX_4V, VEX_LIG, EVEX_K;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001539 def rm : SI<0x10, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001540 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001541 [(set RC:$dst, (mem_pat addr:$src))], IIC_SSE_MOV_S_RM>,
1542 EVEX, VEX_LIG;
1543 def mr: SI<0x11, MRMDestMem, (outs), (ins x86memop:$dst, RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001544 !strconcat(asm, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001545 [(store RC:$src, addr:$dst)], IIC_SSE_MOV_S_MR>,
1546 EVEX, VEX_LIG;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00001547 } //hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001548}
1549
1550let ExeDomain = SSEPackedSingle in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001551defm VMOVSSZ : avx512_move_scalar<"movss", FR32X, X86Movss, v4f32, f32mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001552 loadf32>, XS, EVEX_CD8<32, CD8VT1>;
1553
1554let ExeDomain = SSEPackedDouble in
Elena Demikhovskycf088092013-12-11 14:31:04 +00001555defm VMOVSDZ : avx512_move_scalar<"movsd", FR64X, X86Movsd, v2f64, f64mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001556 loadf64>, XD, VEX_W, EVEX_CD8<64, CD8VT1>;
1557
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001558def : Pat<(f32 (X86select VK1WM:$mask, (f32 FR32X:$src1), (f32 FR32X:$src2))),
1559 (COPY_TO_REGCLASS (VMOVSSZrrk (COPY_TO_REGCLASS FR32X:$src2, VR128X),
1560 VK1WM:$mask, (f32 (IMPLICIT_DEF)), FR32X:$src1), FR32X)>;
1561
1562def : Pat<(f64 (X86select VK1WM:$mask, (f64 FR64X:$src1), (f64 FR64X:$src2))),
1563 (COPY_TO_REGCLASS (VMOVSDZrrk (COPY_TO_REGCLASS FR64X:$src2, VR128X),
1564 VK1WM:$mask, (f64 (IMPLICIT_DEF)), FR64X:$src1), FR64X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001565
1566// For the disassembler
Craig Topper3484fc22014-01-05 04:17:28 +00001567let isCodeGenOnly = 1, ForceDisassemble = 1, hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001568 def VMOVSSZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1569 (ins VR128X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001570 "movss\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001571 IIC_SSE_MOV_S_RR>,
1572 XS, EVEX_4V, VEX_LIG;
1573 def VMOVSDZrr_REV : SI<0x11, MRMDestReg, (outs VR128X:$dst),
1574 (ins VR128X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001575 "movsd\t{$src2, $src1, $dst|$dst, $src1, $src2}", [],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001576 IIC_SSE_MOV_S_RR>,
1577 XD, EVEX_4V, VEX_LIG, VEX_W;
1578}
1579
1580let Predicates = [HasAVX512] in {
1581 let AddedComplexity = 15 in {
1582 // Move scalar to XMM zero-extended, zeroing a VR128X then do a
1583 // MOVS{S,D} to the lower bits.
1584 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32X:$src)))),
1585 (VMOVSSZrr (v4f32 (V_SET0)), FR32X:$src)>;
1586 def : Pat<(v4f32 (X86vzmovl (v4f32 VR128X:$src))),
1587 (VMOVSSZrr (v4f32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1588 def : Pat<(v4i32 (X86vzmovl (v4i32 VR128X:$src))),
1589 (VMOVSSZrr (v4i32 (V_SET0)), (COPY_TO_REGCLASS VR128X:$src, FR32X))>;
1590 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64X:$src)))),
1591 (VMOVSDZrr (v2f64 (V_SET0)), FR64X:$src)>;
1592
1593 // Move low f32 and clear high bits.
1594 def : Pat<(v8f32 (X86vzmovl (v8f32 VR256X:$src))),
1595 (SUBREG_TO_REG (i32 0),
1596 (VMOVSSZrr (v4f32 (V_SET0)),
1597 (EXTRACT_SUBREG (v8f32 VR256X:$src), sub_xmm)), sub_xmm)>;
1598 def : Pat<(v8i32 (X86vzmovl (v8i32 VR256X:$src))),
1599 (SUBREG_TO_REG (i32 0),
1600 (VMOVSSZrr (v4i32 (V_SET0)),
1601 (EXTRACT_SUBREG (v8i32 VR256X:$src), sub_xmm)), sub_xmm)>;
1602 }
1603
1604 let AddedComplexity = 20 in {
1605 // MOVSSrm zeros the high parts of the register; represent this
1606 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1607 def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
1608 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1609 def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
1610 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1611 def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
1612 (COPY_TO_REGCLASS (VMOVSSZrm addr:$src), VR128X)>;
1613
1614 // MOVSDrm zeros the high parts of the register; represent this
1615 // with SUBREG_TO_REG. The AVX versions also write: DST[255:128] <- 0
1616 def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1617 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1618 def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1619 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1620 def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1621 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1622 def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1623 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1624 def : Pat<(v2f64 (X86vzload addr:$src)),
1625 (COPY_TO_REGCLASS (VMOVSDZrm addr:$src), VR128X)>;
1626
1627 // Represent the same patterns above but in the form they appear for
1628 // 256-bit types
1629 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1630 (v4i32 (scalar_to_vector (loadi32 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001631 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001632 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1633 (v4f32 (scalar_to_vector (loadf32 addr:$src))), (iPTR 0)))),
1634 (SUBREG_TO_REG (i32 0), (VMOVSSZrm addr:$src), sub_xmm)>;
1635 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1636 (v2f64 (scalar_to_vector (loadf64 addr:$src))), (iPTR 0)))),
1637 (SUBREG_TO_REG (i32 0), (VMOVSDZrm addr:$src), sub_xmm)>;
1638 }
1639 def : Pat<(v8f32 (X86vzmovl (insert_subvector undef,
1640 (v4f32 (scalar_to_vector FR32X:$src)), (iPTR 0)))),
1641 (SUBREG_TO_REG (i32 0), (v4f32 (VMOVSSZrr (v4f32 (V_SET0)),
1642 FR32X:$src)), sub_xmm)>;
1643 def : Pat<(v4f64 (X86vzmovl (insert_subvector undef,
1644 (v2f64 (scalar_to_vector FR64X:$src)), (iPTR 0)))),
1645 (SUBREG_TO_REG (i64 0), (v2f64 (VMOVSDZrr (v2f64 (V_SET0)),
1646 FR64X:$src)), sub_xmm)>;
1647 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1648 (v2i64 (scalar_to_vector (loadi64 addr:$src))), (iPTR 0)))),
Elena Demikhovsky34586e72013-10-02 12:20:42 +00001649 (SUBREG_TO_REG (i64 0), (VMOVQI2PQIZrm addr:$src), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001650
1651 // Move low f64 and clear high bits.
1652 def : Pat<(v4f64 (X86vzmovl (v4f64 VR256X:$src))),
1653 (SUBREG_TO_REG (i32 0),
1654 (VMOVSDZrr (v2f64 (V_SET0)),
1655 (EXTRACT_SUBREG (v4f64 VR256X:$src), sub_xmm)), sub_xmm)>;
1656
1657 def : Pat<(v4i64 (X86vzmovl (v4i64 VR256X:$src))),
1658 (SUBREG_TO_REG (i32 0), (VMOVSDZrr (v2i64 (V_SET0)),
1659 (EXTRACT_SUBREG (v4i64 VR256X:$src), sub_xmm)), sub_xmm)>;
1660
1661 // Extract and store.
1662 def : Pat<(store (f32 (vector_extract (v4f32 VR128X:$src), (iPTR 0))),
1663 addr:$dst),
1664 (VMOVSSZmr addr:$dst, (COPY_TO_REGCLASS (v4f32 VR128X:$src), FR32X))>;
1665 def : Pat<(store (f64 (vector_extract (v2f64 VR128X:$src), (iPTR 0))),
1666 addr:$dst),
1667 (VMOVSDZmr addr:$dst, (COPY_TO_REGCLASS (v2f64 VR128X:$src), FR64X))>;
1668
1669 // Shuffle with VMOVSS
1670 def : Pat<(v4i32 (X86Movss VR128X:$src1, VR128X:$src2)),
1671 (VMOVSSZrr (v4i32 VR128X:$src1),
1672 (COPY_TO_REGCLASS (v4i32 VR128X:$src2), FR32X))>;
1673 def : Pat<(v4f32 (X86Movss VR128X:$src1, VR128X:$src2)),
1674 (VMOVSSZrr (v4f32 VR128X:$src1),
1675 (COPY_TO_REGCLASS (v4f32 VR128X:$src2), FR32X))>;
1676
1677 // 256-bit variants
1678 def : Pat<(v8i32 (X86Movss VR256X:$src1, VR256X:$src2)),
1679 (SUBREG_TO_REG (i32 0),
1680 (VMOVSSZrr (EXTRACT_SUBREG (v8i32 VR256X:$src1), sub_xmm),
1681 (EXTRACT_SUBREG (v8i32 VR256X:$src2), sub_xmm)),
1682 sub_xmm)>;
1683 def : Pat<(v8f32 (X86Movss VR256X:$src1, VR256X:$src2)),
1684 (SUBREG_TO_REG (i32 0),
1685 (VMOVSSZrr (EXTRACT_SUBREG (v8f32 VR256X:$src1), sub_xmm),
1686 (EXTRACT_SUBREG (v8f32 VR256X:$src2), sub_xmm)),
1687 sub_xmm)>;
1688
1689 // Shuffle with VMOVSD
1690 def : Pat<(v2i64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1691 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1692 def : Pat<(v2f64 (X86Movsd VR128X:$src1, VR128X:$src2)),
1693 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1694 def : Pat<(v4f32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1695 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1696 def : Pat<(v4i32 (X86Movsd VR128X:$src1, VR128X:$src2)),
1697 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1698
1699 // 256-bit variants
1700 def : Pat<(v4i64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1701 (SUBREG_TO_REG (i32 0),
1702 (VMOVSDZrr (EXTRACT_SUBREG (v4i64 VR256X:$src1), sub_xmm),
1703 (EXTRACT_SUBREG (v4i64 VR256X:$src2), sub_xmm)),
1704 sub_xmm)>;
1705 def : Pat<(v4f64 (X86Movsd VR256X:$src1, VR256X:$src2)),
1706 (SUBREG_TO_REG (i32 0),
1707 (VMOVSDZrr (EXTRACT_SUBREG (v4f64 VR256X:$src1), sub_xmm),
1708 (EXTRACT_SUBREG (v4f64 VR256X:$src2), sub_xmm)),
1709 sub_xmm)>;
1710
1711 def : Pat<(v2f64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1712 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1713 def : Pat<(v2i64 (X86Movlpd VR128X:$src1, VR128X:$src2)),
1714 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1715 def : Pat<(v4f32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1716 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1717 def : Pat<(v4i32 (X86Movlps VR128X:$src1, VR128X:$src2)),
1718 (VMOVSDZrr VR128X:$src1, (COPY_TO_REGCLASS VR128X:$src2, FR64X))>;
1719}
1720
1721let AddedComplexity = 15 in
1722def VMOVZPQILo2PQIZrr : AVX512XSI<0x7E, MRMSrcReg, (outs VR128X:$dst),
1723 (ins VR128X:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001724 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001725 [(set VR128X:$dst, (v2i64 (X86vzmovl
1726 (v2i64 VR128X:$src))))],
1727 IIC_SSE_MOVQ_RR>, EVEX, VEX_W;
1728
1729let AddedComplexity = 20 in
1730def VMOVZPQILo2PQIZrm : AVX512XSI<0x7E, MRMSrcMem, (outs VR128X:$dst),
1731 (ins i128mem:$src),
Elena Demikhovskycf088092013-12-11 14:31:04 +00001732 "vmovq\t{$src, $dst|$dst, $src}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001733 [(set VR128X:$dst, (v2i64 (X86vzmovl
1734 (loadv2i64 addr:$src))))],
1735 IIC_SSE_MOVDQ>, EVEX, VEX_W,
1736 EVEX_CD8<8, CD8VT8>;
1737
1738let Predicates = [HasAVX512] in {
1739 // AVX 128-bit movd/movq instruction write zeros in the high 128-bit part.
1740 let AddedComplexity = 20 in {
1741 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector (loadi32 addr:$src))))),
1742 (VMOVDI2PDIZrm addr:$src)>;
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001743 def : Pat<(v2i64 (X86vzmovl (v2i64 (scalar_to_vector GR64:$src)))),
1744 (VMOV64toPQIZrr GR64:$src)>;
1745 def : Pat<(v4i32 (X86vzmovl (v4i32 (scalar_to_vector GR32:$src)))),
1746 (VMOVDI2PDIZrr GR32:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001747
1748 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
1749 (VMOVDI2PDIZrm addr:$src)>;
1750 def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
1751 (VMOVDI2PDIZrm addr:$src)>;
1752 def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
1753 (VMOVZPQILo2PQIZrm addr:$src)>;
1754 def : Pat<(v2f64 (X86vzmovl (v2f64 VR128X:$src))),
1755 (VMOVZPQILo2PQIZrr VR128X:$src)>;
Cameron McInally30bbb212013-12-05 00:11:25 +00001756 def : Pat<(v2i64 (X86vzload addr:$src)),
1757 (VMOVZPQILo2PQIZrm addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001758 }
Elena Demikhovsky3b75f5d2013-10-01 08:38:02 +00001759
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001760 // Use regular 128-bit instructions to match 256-bit scalar_to_vec+zext.
1761 def : Pat<(v8i32 (X86vzmovl (insert_subvector undef,
1762 (v4i32 (scalar_to_vector GR32:$src)),(iPTR 0)))),
1763 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src), sub_xmm)>;
1764 def : Pat<(v4i64 (X86vzmovl (insert_subvector undef,
1765 (v2i64 (scalar_to_vector GR64:$src)),(iPTR 0)))),
1766 (SUBREG_TO_REG (i64 0), (VMOV64toPQIZrr GR64:$src), sub_xmm)>;
1767}
1768
1769def : Pat<(v16i32 (X86Vinsert (v16i32 immAllZerosV), GR32:$src2, (iPTR 0))),
1770 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1771
1772def : Pat<(v8i64 (X86Vinsert (bc_v8i64 (v16i32 immAllZerosV)), GR64:$src2, (iPTR 0))),
1773 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1774
1775def : Pat<(v16i32 (X86Vinsert undef, GR32:$src2, (iPTR 0))),
1776 (SUBREG_TO_REG (i32 0), (VMOVDI2PDIZrr GR32:$src2), sub_xmm)>;
1777
1778def : Pat<(v8i64 (X86Vinsert undef, GR64:$src2, (iPTR 0))),
1779 (SUBREG_TO_REG (i32 0), (VMOV64toPQIZrr GR64:$src2), sub_xmm)>;
1780
1781//===----------------------------------------------------------------------===//
1782// AVX-512 - Integer arithmetic
1783//
1784multiclass avx512_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001785 ValueType OpVT, RegisterClass KRC,
1786 RegisterClass RC, PatFrag memop_frag,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001787 X86MemOperand x86memop, PatFrag scalar_mfrag,
1788 X86MemOperand x86scalar_mop, string BrdcstStr,
1789 OpndItins itins, bit IsCommutable = 0> {
1790 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001791 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1792 (ins RC:$src1, RC:$src2),
1793 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1794 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
1795 itins.rr>, EVEX_4V;
1796 let AddedComplexity = 30 in {
1797 let Constraints = "$src0 = $dst" in
1798 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1799 (ins RC:$src0, KRC:$mask, RC:$src1, RC:$src2),
1800 !strconcat(OpcodeStr,
1801 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1802 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1803 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1804 RC:$src0)))],
1805 itins.rr>, EVEX_4V, EVEX_K;
1806 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1807 (ins KRC:$mask, RC:$src1, RC:$src2),
1808 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1809 "|$dst {${mask}} {z}, $src1, $src2}"),
1810 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1811 (OpNode (OpVT RC:$src1), (OpVT RC:$src2)),
1812 (OpVT immAllZerosV))))],
1813 itins.rr>, EVEX_4V, EVEX_KZ;
1814 }
1815
1816 let mayLoad = 1 in {
1817 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1818 (ins RC:$src1, x86memop:$src2),
1819 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1820 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (memop_frag addr:$src2))))],
1821 itins.rm>, EVEX_4V;
1822 let AddedComplexity = 30 in {
1823 let Constraints = "$src0 = $dst" in
1824 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1825 (ins RC:$src0, KRC:$mask, RC:$src1, x86memop:$src2),
1826 !strconcat(OpcodeStr,
1827 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1828 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1829 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1830 RC:$src0)))],
1831 itins.rm>, EVEX_4V, EVEX_K;
1832 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1833 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1834 !strconcat(OpcodeStr,
1835 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1836 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1837 (OpNode (OpVT RC:$src1), (memop_frag addr:$src2)),
1838 (OpVT immAllZerosV))))],
1839 itins.rm>, EVEX_4V, EVEX_KZ;
1840 }
1841 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1842 (ins RC:$src1, x86scalar_mop:$src2),
1843 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1844 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1845 [(set RC:$dst, (OpNode RC:$src1,
1846 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))))],
1847 itins.rm>, EVEX_4V, EVEX_B;
1848 let AddedComplexity = 30 in {
1849 let Constraints = "$src0 = $dst" in
1850 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1851 (ins RC:$src0, KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1852 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1853 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
1854 BrdcstStr, "}"),
1855 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1856 (OpNode (OpVT RC:$src1),
1857 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
1858 RC:$src0)))],
1859 itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
1860 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1861 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1862 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1863 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
1864 BrdcstStr, "}"),
1865 [(set RC:$dst, (OpVT (vselect KRC:$mask,
1866 (OpNode (OpVT RC:$src1),
1867 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2)))),
1868 (OpVT immAllZerosV))))],
1869 itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
1870 }
1871 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001872}
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001873
1874multiclass avx512_binop_rm2<bits<8> opc, string OpcodeStr, ValueType DstVT,
1875 ValueType SrcVT, RegisterClass KRC, RegisterClass RC,
1876 PatFrag memop_frag, X86MemOperand x86memop,
1877 PatFrag scalar_mfrag, X86MemOperand x86scalar_mop,
1878 string BrdcstStr, OpndItins itins, bit IsCommutable = 0> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001879 let isCommutable = IsCommutable in
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001880 {
1881 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001882 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00001883 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001884 []>, EVEX_4V;
1885 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1886 (ins KRC:$mask, RC:$src1, RC:$src2),
1887 !strconcat(OpcodeStr,
1888 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1889 [], itins.rr>, EVEX_4V, EVEX_K;
1890 def rrkz : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
1891 (ins KRC:$mask, RC:$src1, RC:$src2),
1892 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst {${mask}} {z}" ,
1893 "|$dst {${mask}} {z}, $src1, $src2}"),
1894 [], itins.rr>, EVEX_4V, EVEX_KZ;
1895 }
1896 let mayLoad = 1 in {
1897 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1898 (ins RC:$src1, x86memop:$src2),
1899 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
1900 []>, EVEX_4V;
1901 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1902 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1903 !strconcat(OpcodeStr,
1904 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
1905 [], itins.rm>, EVEX_4V, EVEX_K;
1906 def rmkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1907 (ins KRC:$mask, RC:$src1, x86memop:$src2),
1908 !strconcat(OpcodeStr,
1909 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
1910 [], itins.rm>, EVEX_4V, EVEX_KZ;
1911 def rmb : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1912 (ins RC:$src1, x86scalar_mop:$src2),
1913 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1914 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
1915 [], itins.rm>, EVEX_4V, EVEX_B;
1916 def rmbk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1917 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1918 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1919 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}",
1920 BrdcstStr, "}"),
1921 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_K;
1922 def rmbkz : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
1923 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2),
1924 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
1925 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
1926 BrdcstStr, "}"),
1927 [], itins.rm>, EVEX_4V, EVEX_B, EVEX_KZ;
1928 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001929}
1930
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001931defm VPADDDZ : avx512_binop_rm<0xFE, "vpaddd", add, v16i32, VK16WM, VR512,
1932 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1933 SSE_INTALU_ITINS_P, 1>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001934
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001935defm VPSUBDZ : avx512_binop_rm<0xFA, "vpsubd", sub, v16i32, VK16WM, VR512,
1936 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1937 SSE_INTALU_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001938
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001939defm VPMULLDZ : avx512_binop_rm<0x40, "vpmulld", mul, v16i32, VK16WM, VR512,
1940 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1941 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001942
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001943defm VPADDQZ : avx512_binop_rm<0xD4, "vpaddq", add, v8i64, VK8WM, VR512,
1944 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1945 SSE_INTALU_ITINS_P, 1>, EVEX_CD8<64, CD8VF>, EVEX_V512, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001946
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001947defm VPSUBQZ : avx512_binop_rm<0xFB, "vpsubq", sub, v8i64, VK8WM, VR512,
1948 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1949 SSE_INTALU_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001950
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001951defm VPMULDQZ : avx512_binop_rm2<0x28, "vpmuldq", v8i64, v16i32, VK8WM, VR512,
1952 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1953 SSE_INTALU_ITINS_P, 1>, T8PD, EVEX_V512,
1954 EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001955
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001956defm VPMULUDQZ : avx512_binop_rm2<0xF4, "vpmuludq", v8i64, v16i32, VK8WM, VR512,
1957 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1958 SSE_INTMUL_ITINS_P, 1>, EVEX_V512, EVEX_CD8<64, CD8VF>, VEX_W;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00001959
1960def : Pat<(v8i64 (X86pmuludq (v16i32 VR512:$src1), (v16i32 VR512:$src2))),
1961 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1962
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00001963def : Pat<(v8i64 (int_x86_avx512_mask_pmulu_dq_512 (v16i32 VR512:$src1),
1964 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1965 (VPMULUDQZrr VR512:$src1, VR512:$src2)>;
1966def : Pat<(v8i64 (int_x86_avx512_mask_pmul_dq_512 (v16i32 VR512:$src1),
1967 (v16i32 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
1968 (VPMULDQZrr VR512:$src1, VR512:$src2)>;
1969
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001970defm VPMAXUDZ : avx512_binop_rm<0x3F, "vpmaxud", X86umax, v16i32, VK16WM, VR512,
1971 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1972 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001973 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001974defm VPMAXUQZ : avx512_binop_rm<0x3F, "vpmaxuq", X86umax, v8i64, VK8WM, VR512,
1975 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1976 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001977 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001978
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001979defm VPMAXSDZ : avx512_binop_rm<0x3D, "vpmaxsd", X86smax, v16i32, VK16WM, VR512,
1980 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1981 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001982 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001983defm VPMAXSQZ : avx512_binop_rm<0x3D, "vpmaxsq", X86smax, v8i64, VK8WM, VR512,
1984 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1985 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001986 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001987
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001988defm VPMINUDZ : avx512_binop_rm<0x3B, "vpminud", X86umin, v16i32, VK16WM, VR512,
1989 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1990 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00001991 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001992defm VPMINUQZ : avx512_binop_rm<0x3B, "vpminuq", X86umin, v8i64, VK8WM, VR512,
1993 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
1994 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00001995 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00001996
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00001997defm VPMINSDZ : avx512_binop_rm<0x39, "vpminsd", X86smin, v16i32, VK16WM, VR512,
1998 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
1999 SSE_INTALU_ITINS_P, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002000 T8PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002001defm VPMINSQZ : avx512_binop_rm<0x39, "vpminsq", X86smin, v8i64, VK8WM, VR512,
2002 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2003 SSE_INTALU_ITINS_P, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002004 T8PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky199c8232013-10-27 08:18:37 +00002005
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00002006def : Pat <(v16i32 (int_x86_avx512_mask_pmaxs_d_512 (v16i32 VR512:$src1),
2007 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2008 (VPMAXSDZrr VR512:$src1, VR512:$src2)>;
2009def : Pat <(v16i32 (int_x86_avx512_mask_pmaxu_d_512 (v16i32 VR512:$src1),
2010 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2011 (VPMAXUDZrr VR512:$src1, VR512:$src2)>;
2012def : Pat <(v8i64 (int_x86_avx512_mask_pmaxs_q_512 (v8i64 VR512:$src1),
2013 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2014 (VPMAXSQZrr VR512:$src1, VR512:$src2)>;
2015def : Pat <(v8i64 (int_x86_avx512_mask_pmaxu_q_512 (v8i64 VR512:$src1),
2016 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2017 (VPMAXUQZrr VR512:$src1, VR512:$src2)>;
2018def : Pat <(v16i32 (int_x86_avx512_mask_pmins_d_512 (v16i32 VR512:$src1),
2019 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2020 (VPMINSDZrr VR512:$src1, VR512:$src2)>;
2021def : Pat <(v16i32 (int_x86_avx512_mask_pminu_d_512 (v16i32 VR512:$src1),
2022 (v16i32 VR512:$src2), (v16i32 immAllZerosV), (i16 -1))),
2023 (VPMINUDZrr VR512:$src1, VR512:$src2)>;
2024def : Pat <(v8i64 (int_x86_avx512_mask_pmins_q_512 (v8i64 VR512:$src1),
2025 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2026 (VPMINSQZrr VR512:$src1, VR512:$src2)>;
2027def : Pat <(v8i64 (int_x86_avx512_mask_pminu_q_512 (v8i64 VR512:$src1),
2028 (v8i64 VR512:$src2), (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
2029 (VPMINUQZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002030//===----------------------------------------------------------------------===//
2031// AVX-512 - Unpack Instructions
2032//===----------------------------------------------------------------------===//
2033
2034multiclass avx512_unpack_fp<bits<8> opc, SDNode OpNode, ValueType vt,
2035 PatFrag mem_frag, RegisterClass RC,
2036 X86MemOperand x86memop, string asm,
2037 Domain d> {
2038 def rr : AVX512PI<opc, MRMSrcReg,
2039 (outs RC:$dst), (ins RC:$src1, RC:$src2),
2040 asm, [(set RC:$dst,
2041 (vt (OpNode RC:$src1, RC:$src2)))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002042 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002043 def rm : AVX512PI<opc, MRMSrcMem,
2044 (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
2045 asm, [(set RC:$dst,
2046 (vt (OpNode RC:$src1,
2047 (bitconvert (mem_frag addr:$src2)))))],
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00002048 d>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002049}
2050
2051defm VUNPCKHPSZ: avx512_unpack_fp<0x15, X86Unpckh, v16f32, memopv8f64,
2052 VR512, f512mem, "vunpckhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002053 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002054defm VUNPCKHPDZ: avx512_unpack_fp<0x15, X86Unpckh, v8f64, memopv8f64,
2055 VR512, f512mem, "vunpckhpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002056 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002057defm VUNPCKLPSZ: avx512_unpack_fp<0x14, X86Unpckl, v16f32, memopv8f64,
2058 VR512, f512mem, "vunpcklps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topper5ccb6172014-02-18 00:21:49 +00002059 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002060defm VUNPCKLPDZ: avx512_unpack_fp<0x14, X86Unpckl, v8f64, memopv8f64,
2061 VR512, f512mem, "vunpcklpd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Craig Topperae11aed2014-01-14 07:41:20 +00002062 SSEPackedDouble>, PD, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002063
2064multiclass avx512_unpack_int<bits<8> opc, string OpcodeStr, SDNode OpNode,
2065 ValueType OpVT, RegisterClass RC, PatFrag memop_frag,
2066 X86MemOperand x86memop> {
2067 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2068 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002069 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002070 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1), (OpVT RC:$src2))))],
2071 IIC_SSE_UNPCK>, EVEX_4V;
2072 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2073 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002074 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002075 [(set RC:$dst, (OpVT (OpNode (OpVT RC:$src1),
2076 (bitconvert (memop_frag addr:$src2)))))],
2077 IIC_SSE_UNPCK>, EVEX_4V;
2078}
2079defm VPUNPCKLDQZ : avx512_unpack_int<0x62, "vpunpckldq", X86Unpckl, v16i32,
2080 VR512, memopv16i32, i512mem>, EVEX_V512,
2081 EVEX_CD8<32, CD8VF>;
2082defm VPUNPCKLQDQZ : avx512_unpack_int<0x6C, "vpunpcklqdq", X86Unpckl, v8i64,
2083 VR512, memopv8i64, i512mem>, EVEX_V512,
2084 VEX_W, EVEX_CD8<64, CD8VF>;
2085defm VPUNPCKHDQZ : avx512_unpack_int<0x6A, "vpunpckhdq", X86Unpckh, v16i32,
2086 VR512, memopv16i32, i512mem>, EVEX_V512,
2087 EVEX_CD8<32, CD8VF>;
2088defm VPUNPCKHQDQZ : avx512_unpack_int<0x6D, "vpunpckhqdq", X86Unpckh, v8i64,
2089 VR512, memopv8i64, i512mem>, EVEX_V512,
2090 VEX_W, EVEX_CD8<64, CD8VF>;
2091//===----------------------------------------------------------------------===//
2092// AVX-512 - PSHUFD
2093//
2094
2095multiclass avx512_pshuf_imm<bits<8> opc, string OpcodeStr, RegisterClass RC,
2096 SDNode OpNode, PatFrag mem_frag,
2097 X86MemOperand x86memop, ValueType OpVT> {
2098 def ri : AVX512Ii8<opc, MRMSrcReg, (outs RC:$dst),
2099 (ins RC:$src1, i8imm:$src2),
2100 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002101 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002102 [(set RC:$dst,
2103 (OpVT (OpNode RC:$src1, (i8 imm:$src2))))]>,
2104 EVEX;
2105 def mi : AVX512Ii8<opc, MRMSrcMem, (outs RC:$dst),
2106 (ins x86memop:$src1, i8imm:$src2),
2107 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002108 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002109 [(set RC:$dst,
2110 (OpVT (OpNode (mem_frag addr:$src1),
2111 (i8 imm:$src2))))]>, EVEX;
2112}
2113
2114defm VPSHUFDZ : avx512_pshuf_imm<0x70, "vpshufd", VR512, X86PShufd, memopv16i32,
Craig Topperae11aed2014-01-14 07:41:20 +00002115 i512mem, v16i32>, PD, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002116
2117let ExeDomain = SSEPackedSingle in
2118defm VPERMILPSZ : avx512_pshuf_imm<0x04, "vpermilps", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002119 memopv16f32, i512mem, v16f32>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002120 EVEX_CD8<32, CD8VF>;
2121let ExeDomain = SSEPackedDouble in
2122defm VPERMILPDZ : avx512_pshuf_imm<0x05, "vpermilpd", VR512, X86VPermilp,
Craig Topperae11aed2014-01-14 07:41:20 +00002123 memopv8f64, i512mem, v8f64>, TAPD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002124 VEX_W, EVEX_CD8<32, CD8VF>;
2125
2126def : Pat<(v16i32 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2127 (VPERMILPSZri VR512:$src1, imm:$imm)>;
2128def : Pat<(v8i64 (X86VPermilp VR512:$src1, (i8 imm:$imm))),
2129 (VPERMILPDZri VR512:$src1, imm:$imm)>;
2130
2131//===----------------------------------------------------------------------===//
2132// AVX-512 Logical Instructions
2133//===----------------------------------------------------------------------===//
2134
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002135defm VPANDDZ : avx512_binop_rm<0xDB, "vpandd", and, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002136 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2137 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002138defm VPANDQZ : avx512_binop_rm<0xDB, "vpandq", and, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002139 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2140 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002141defm VPORDZ : avx512_binop_rm<0xEB, "vpord", or, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002142 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2143 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002144defm VPORQZ : avx512_binop_rm<0xEB, "vporq", or, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002145 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2146 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002147defm VPXORDZ : avx512_binop_rm<0xEF, "vpxord", xor, v16i32, VK16WM, VR512, memopv16i32,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002148 i512mem, loadi32, i32mem, "{1to16}", SSE_BIT_ITINS_P, 1>,
2149 EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002150defm VPXORQZ : avx512_binop_rm<0xEF, "vpxorq", xor, v8i64, VK8WM, VR512, memopv8i64,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002151 i512mem, loadi64, i64mem, "{1to8}", SSE_BIT_ITINS_P, 1>,
2152 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002153defm VPANDNDZ : avx512_binop_rm<0xDF, "vpandnd", X86andnp, v16i32, VK16WM, VR512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002154 memopv16i32, i512mem, loadi32, i32mem, "{1to16}",
2155 SSE_BIT_ITINS_P, 0>, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00002156defm VPANDNQZ : avx512_binop_rm<0xDF, "vpandnq", X86andnp, v8i64, VK8WM, VR512,
2157 memopv8i64, i512mem, loadi64, i64mem, "{1to8}",
2158 SSE_BIT_ITINS_P, 0>, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002159
2160//===----------------------------------------------------------------------===//
2161// AVX-512 FP arithmetic
2162//===----------------------------------------------------------------------===//
2163
2164multiclass avx512_binop_s<bits<8> opc, string OpcodeStr, SDNode OpNode,
2165 SizeItins itins> {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002166 defm SSZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "ss"), OpNode, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002167 f32mem, itins.s, 0>, XS, EVEX_4V, VEX_LIG,
2168 EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002169 defm SDZ : sse12_fp_scalar<opc, !strconcat(OpcodeStr, "sd"), OpNode, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002170 f64mem, itins.d, 0>, XD, VEX_W, EVEX_4V, VEX_LIG,
2171 EVEX_CD8<64, CD8VT1>;
2172}
2173
2174let isCommutable = 1 in {
2175defm VADD : avx512_binop_s<0x58, "add", fadd, SSE_ALU_ITINS_S>;
2176defm VMUL : avx512_binop_s<0x59, "mul", fmul, SSE_ALU_ITINS_S>;
2177defm VMIN : avx512_binop_s<0x5D, "min", X86fmin, SSE_ALU_ITINS_S>;
2178defm VMAX : avx512_binop_s<0x5F, "max", X86fmax, SSE_ALU_ITINS_S>;
2179}
2180let isCommutable = 0 in {
2181defm VSUB : avx512_binop_s<0x5C, "sub", fsub, SSE_ALU_ITINS_S>;
2182defm VDIV : avx512_binop_s<0x5E, "div", fdiv, SSE_ALU_ITINS_S>;
2183}
2184
2185multiclass avx512_fp_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002186 RegisterClass KRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002187 RegisterClass RC, ValueType vt,
2188 X86MemOperand x86memop, PatFrag mem_frag,
2189 X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2190 string BrdcstStr,
2191 Domain d, OpndItins itins, bit commutable> {
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002192 let isCommutable = commutable in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002193 def rr : PI<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002194 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002195 [(set RC:$dst, (vt (OpNode RC:$src1, RC:$src2)))], itins.rr, d>,
Craig Topperda7160d2014-02-01 08:17:56 +00002196 EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002197
2198 def rrk: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2199 !strconcat(OpcodeStr,
2200 " \t{$src2, $src1, $dst {${mask}} |$dst {${mask}}, $src1, $src2}"),
2201 [], itins.rr, d>, EVEX_4V, EVEX_K;
2202
2203 def rrkz: PI<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src1, RC:$src2),
2204 !strconcat(OpcodeStr,
2205 " \t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2206 [], itins.rr, d>, EVEX_4V, EVEX_KZ;
2207 }
2208
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002209 let mayLoad = 1 in {
2210 def rm : PI<opc, MRMSrcMem, (outs RC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002211 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002212 [(set RC:$dst, (OpNode RC:$src1, (mem_frag addr:$src2)))],
Craig Topperda7160d2014-02-01 08:17:56 +00002213 itins.rm, d>, EVEX_4V;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002214
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002215 def rmb : PI<opc, MRMSrcMem, (outs RC:$dst),
2216 (ins RC:$src1, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002217 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002218 ", $src1, $dst|$dst, $src1, ${src2}", BrdcstStr, "}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002219 [(set RC:$dst, (OpNode RC:$src1,
2220 (vt (X86VBroadcast (scalar_mfrag addr:$src2)))))],
Craig Topperda7160d2014-02-01 08:17:56 +00002221 itins.rm, d>, EVEX_4V, EVEX_B;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002222
2223 def rmk : PI<opc, MRMSrcMem, (outs RC:$dst),
2224 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2225 "\t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
2226 [], itins.rm, d>, EVEX_4V, EVEX_K;
2227
2228 def rmkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2229 (ins KRC:$mask, RC:$src1, x86memop:$src2), !strconcat(OpcodeStr,
2230 "\t{$src2, $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, $src2}"),
2231 [], itins.rm, d>, EVEX_4V, EVEX_KZ;
2232
2233 def rmbk : PI<opc, MRMSrcMem, (outs RC:$dst),
2234 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2235 " \t{${src2}", BrdcstStr,
2236 ", $src1, $dst {${mask}}|$dst {${mask}}, $src1, ${src2}", BrdcstStr, "}"),
2237 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_K;
2238
2239 def rmbkz : PI<opc, MRMSrcMem, (outs RC:$dst),
2240 (ins KRC:$mask, RC:$src1, x86scalar_mop:$src2), !strconcat(OpcodeStr,
2241 " \t{${src2}", BrdcstStr,
2242 ", $src1, $dst {${mask}} {z}|$dst {${mask}} {z}, $src1, ${src2}",
2243 BrdcstStr, "}"),
2244 [], itins.rm, d>, EVEX_4V, EVEX_B, EVEX_KZ;
2245 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002246}
2247
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002248defm VADDPSZ : avx512_fp_packed<0x58, "addps", fadd, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002249 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002250 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002251
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002252defm VADDPDZ : avx512_fp_packed<0x58, "addpd", fadd, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002253 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2254 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002255 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002256
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002257defm VMULPSZ : avx512_fp_packed<0x59, "mulps", fmul, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002258 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002259 SSE_ALU_ITINS_P.s, 1>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002260defm VMULPDZ : avx512_fp_packed<0x59, "mulpd", fmul, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002261 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2262 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002263 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002264
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002265defm VMINPSZ : avx512_fp_packed<0x5D, "minps", X86fmin, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002266 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2267 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002268 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002269defm VMAXPSZ : avx512_fp_packed<0x5F, "maxps", X86fmax, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002270 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
2271 SSE_ALU_ITINS_P.s, 1>,
Craig Topper5ccb6172014-02-18 00:21:49 +00002272 EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002273
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002274defm VMINPDZ : avx512_fp_packed<0x5D, "minpd", X86fmin, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002275 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2276 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002277 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002278defm VMAXPDZ : avx512_fp_packed<0x5F, "maxpd", X86fmax, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002279 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2280 SSE_ALU_ITINS_P.d, 1>,
Craig Topperae11aed2014-01-14 07:41:20 +00002281 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002282
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002283defm VSUBPSZ : avx512_fp_packed<0x5C, "subps", fsub, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002284 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002285 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002286defm VDIVPSZ : avx512_fp_packed<0x5E, "divps", fdiv, VK16WM, VR512, v16f32, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002287 memopv16f32, f32mem, loadf32, "{1to16}", SSEPackedSingle,
Craig Topper5ccb6172014-02-18 00:21:49 +00002288 SSE_ALU_ITINS_P.s, 0>, EVEX_V512, PS, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002289
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002290defm VSUBPDZ : avx512_fp_packed<0x5C, "subpd", fsub, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002291 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2292 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002293 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyf7c1b162014-03-06 08:45:30 +00002294defm VDIVPDZ : avx512_fp_packed<0x5E, "divpd", fdiv, VK8WM, VR512, v8f64, f512mem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002295 memopv8f64, f64mem, loadf64, "{1to8}", SSEPackedDouble,
2296 SSE_ALU_ITINS_P.d, 0>,
Craig Topperae11aed2014-01-14 07:41:20 +00002297 EVEX_V512, PD, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002298
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00002299def : Pat<(v16f32 (int_x86_avx512_mask_max_ps_512 (v16f32 VR512:$src1),
2300 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2301 (i16 -1), FROUND_CURRENT)),
2302 (VMAXPSZrr VR512:$src1, VR512:$src2)>;
2303
2304def : Pat<(v8f64 (int_x86_avx512_mask_max_pd_512 (v8f64 VR512:$src1),
2305 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2306 (i8 -1), FROUND_CURRENT)),
2307 (VMAXPDZrr VR512:$src1, VR512:$src2)>;
2308
2309def : Pat<(v16f32 (int_x86_avx512_mask_min_ps_512 (v16f32 VR512:$src1),
2310 (v16f32 VR512:$src2), (bc_v16f32 (v16i32 immAllZerosV)),
2311 (i16 -1), FROUND_CURRENT)),
2312 (VMINPSZrr VR512:$src1, VR512:$src2)>;
2313
2314def : Pat<(v8f64 (int_x86_avx512_mask_min_pd_512 (v8f64 VR512:$src1),
2315 (v8f64 VR512:$src2), (bc_v8f64 (v16i32 immAllZerosV)),
2316 (i8 -1), FROUND_CURRENT)),
2317 (VMINPDZrr VR512:$src1, VR512:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002318//===----------------------------------------------------------------------===//
2319// AVX-512 VPTESTM instructions
2320//===----------------------------------------------------------------------===//
2321
2322multiclass avx512_vptest<bits<8> opc, string OpcodeStr, RegisterClass KRC,
2323 RegisterClass RC, X86MemOperand x86memop, PatFrag memop_frag,
2324 SDNode OpNode, ValueType vt> {
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002325 def rr : AVX512PI<opc, MRMSrcReg,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002326 (outs KRC:$dst), (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002327 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002328 [(set KRC:$dst, (OpNode (vt RC:$src1), (vt RC:$src2)))],
2329 SSEPackedInt>, EVEX_4V;
2330 def rm : AVX512PI<opc, MRMSrcMem,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002331 (outs KRC:$dst), (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002332 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002333 [(set KRC:$dst, (OpNode (vt RC:$src1),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002334 (bitconvert (memop_frag addr:$src2))))], SSEPackedInt>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002335}
2336
2337defm VPTESTMDZ : avx512_vptest<0x27, "vptestmd", VK16, VR512, f512mem,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002338 memopv16i32, X86testm, v16i32>, T8PD, EVEX_V512,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002339 EVEX_CD8<32, CD8VF>;
2340defm VPTESTMQZ : avx512_vptest<0x27, "vptestmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002341 memopv8i64, X86testm, v8i64>, T8PD, EVEX_V512, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002342 EVEX_CD8<64, CD8VF>;
2343
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002344let Predicates = [HasCDI] in {
2345defm VPTESTNMDZ : avx512_vptest<0x27, "vptestnmd", VK16, VR512, f512mem,
2346 memopv16i32, X86testnm, v16i32>, T8XS, EVEX_V512,
2347 EVEX_CD8<32, CD8VF>;
2348defm VPTESTNMQZ : avx512_vptest<0x27, "vptestnmq", VK8, VR512, f512mem,
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002349 memopv8i64, X86testnm, v8i64>, T8XS, EVEX_V512, VEX_W,
Elena Demikhovskya30e4372014-02-05 07:05:03 +00002350 EVEX_CD8<64, CD8VF>;
2351}
2352
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00002353def : Pat <(i16 (int_x86_avx512_mask_ptestm_d_512 (v16i32 VR512:$src1),
2354 (v16i32 VR512:$src2), (i16 -1))),
2355 (COPY_TO_REGCLASS (VPTESTMDZrr VR512:$src1, VR512:$src2), GR16)>;
2356
2357def : Pat <(i8 (int_x86_avx512_mask_ptestm_q_512 (v8i64 VR512:$src1),
2358 (v8i64 VR512:$src2), (i8 -1))),
Elena Demikhovsky3ebfe112014-02-23 14:28:35 +00002359 (COPY_TO_REGCLASS (VPTESTMQZrr VR512:$src1, VR512:$src2), GR8)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002360//===----------------------------------------------------------------------===//
2361// AVX-512 Shift instructions
2362//===----------------------------------------------------------------------===//
2363multiclass avx512_shift_rmi<bits<8> opc, Format ImmFormR, Format ImmFormM,
2364 string OpcodeStr, SDNode OpNode, RegisterClass RC,
2365 ValueType vt, X86MemOperand x86memop, PatFrag mem_frag,
2366 RegisterClass KRC> {
2367 def ri : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002368 (ins RC:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002369 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Lang Hames27839932013-10-21 17:51:24 +00002370 [(set RC:$dst, (vt (OpNode RC:$src1, (i8 imm:$src2))))],
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002371 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2372 def rik : AVX512BIi8<opc, ImmFormR, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002373 (ins KRC:$mask, RC:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002374 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002375 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002376 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2377 def mi: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002378 (ins x86memop:$src1, i8imm:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002379 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002380 [(set RC:$dst, (OpNode (mem_frag addr:$src1),
Lang Hames27839932013-10-21 17:51:24 +00002381 (i8 imm:$src2)))], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002382 def mik: AVX512BIi8<opc, ImmFormM, (outs RC:$dst),
Lang Hames27839932013-10-21 17:51:24 +00002383 (ins KRC:$mask, x86memop:$src1, i8imm:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002384 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002385 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002386 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2387}
2388
2389multiclass avx512_shift_rrm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2390 RegisterClass RC, ValueType vt, ValueType SrcVT,
2391 PatFrag bc_frag, RegisterClass KRC> {
2392 // src2 is always 128-bit
2393 def rr : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2394 (ins RC:$src1, VR128X:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002395 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002396 [(set RC:$dst, (vt (OpNode RC:$src1, (SrcVT VR128X:$src2))))],
2397 SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V;
2398 def rrk : AVX512BI<opc, MRMSrcReg, (outs RC:$dst),
2399 (ins KRC:$mask, RC:$src1, VR128X:$src2),
2400 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002401 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002402 [], SSE_INTSHIFT_ITINS_P.rr>, EVEX_4V, EVEX_K;
2403 def rm : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2404 (ins RC:$src1, i128mem:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002405 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002406 [(set RC:$dst, (vt (OpNode RC:$src1,
2407 (bc_frag (memopv2i64 addr:$src2)))))],
2408 SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V;
2409 def rmk : AVX512BI<opc, MRMSrcMem, (outs RC:$dst),
2410 (ins KRC:$mask, RC:$src1, i128mem:$src2),
2411 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002412 " \t{$src2, $src1, $dst {${mask}}|$dst {${mask}}, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002413 [], SSE_INTSHIFT_ITINS_P.rm>, EVEX_4V, EVEX_K;
2414}
2415
2416defm VPSRLDZ : avx512_shift_rmi<0x72, MRM2r, MRM2m, "vpsrld", X86vsrli,
2417 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2418 EVEX_V512, EVEX_CD8<32, CD8VF>;
2419defm VPSRLDZ : avx512_shift_rrm<0xD2, "vpsrld", X86vsrl,
2420 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2421 EVEX_CD8<32, CD8VQ>;
2422
2423defm VPSRLQZ : avx512_shift_rmi<0x73, MRM2r, MRM2m, "vpsrlq", X86vsrli,
2424 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2425 EVEX_CD8<64, CD8VF>, VEX_W;
2426defm VPSRLQZ : avx512_shift_rrm<0xD3, "vpsrlq", X86vsrl,
2427 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2428 EVEX_CD8<64, CD8VQ>, VEX_W;
2429
2430defm VPSLLDZ : avx512_shift_rmi<0x72, MRM6r, MRM6m, "vpslld", X86vshli,
2431 VR512, v16i32, i512mem, memopv16i32, VK16WM>, EVEX_V512,
2432 EVEX_CD8<32, CD8VF>;
2433defm VPSLLDZ : avx512_shift_rrm<0xF2, "vpslld", X86vshl,
2434 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2435 EVEX_CD8<32, CD8VQ>;
2436
2437defm VPSLLQZ : avx512_shift_rmi<0x73, MRM6r, MRM6m, "vpsllq", X86vshli,
2438 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2439 EVEX_CD8<64, CD8VF>, VEX_W;
2440defm VPSLLQZ : avx512_shift_rrm<0xF3, "vpsllq", X86vshl,
2441 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2442 EVEX_CD8<64, CD8VQ>, VEX_W;
2443
2444defm VPSRADZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsrad", X86vsrai,
2445 VR512, v16i32, i512mem, memopv16i32, VK16WM>,
2446 EVEX_V512, EVEX_CD8<32, CD8VF>;
2447defm VPSRADZ : avx512_shift_rrm<0xE2, "vpsrad", X86vsra,
2448 VR512, v16i32, v4i32, bc_v4i32, VK16WM>, EVEX_V512,
2449 EVEX_CD8<32, CD8VQ>;
2450
2451defm VPSRAQZ : avx512_shift_rmi<0x72, MRM4r, MRM4m, "vpsraq", X86vsrai,
2452 VR512, v8i64, i512mem, memopv8i64, VK8WM>, EVEX_V512,
2453 EVEX_CD8<64, CD8VF>, VEX_W;
2454defm VPSRAQZ : avx512_shift_rrm<0xE2, "vpsraq", X86vsra,
2455 VR512, v8i64, v2i64, bc_v2i64, VK8WM>, EVEX_V512,
2456 EVEX_CD8<64, CD8VQ>, VEX_W;
2457
2458//===-------------------------------------------------------------------===//
2459// Variable Bit Shifts
2460//===-------------------------------------------------------------------===//
2461multiclass avx512_var_shift<bits<8> opc, string OpcodeStr, SDNode OpNode,
2462 RegisterClass RC, ValueType vt,
2463 X86MemOperand x86memop, PatFrag mem_frag> {
2464 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
2465 (ins RC:$src1, RC:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002466 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002467 [(set RC:$dst,
2468 (vt (OpNode RC:$src1, (vt RC:$src2))))]>,
2469 EVEX_4V;
2470 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
2471 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002472 !strconcat(OpcodeStr, " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002473 [(set RC:$dst,
2474 (vt (OpNode RC:$src1, (mem_frag addr:$src2))))]>,
2475 EVEX_4V;
2476}
2477
2478defm VPSLLVDZ : avx512_var_shift<0x47, "vpsllvd", shl, VR512, v16i32,
2479 i512mem, memopv16i32>, EVEX_V512,
2480 EVEX_CD8<32, CD8VF>;
2481defm VPSLLVQZ : avx512_var_shift<0x47, "vpsllvq", shl, VR512, v8i64,
2482 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2483 EVEX_CD8<64, CD8VF>;
2484defm VPSRLVDZ : avx512_var_shift<0x45, "vpsrlvd", srl, VR512, v16i32,
2485 i512mem, memopv16i32>, EVEX_V512,
2486 EVEX_CD8<32, CD8VF>;
2487defm VPSRLVQZ : avx512_var_shift<0x45, "vpsrlvq", srl, VR512, v8i64,
2488 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2489 EVEX_CD8<64, CD8VF>;
2490defm VPSRAVDZ : avx512_var_shift<0x46, "vpsravd", sra, VR512, v16i32,
2491 i512mem, memopv16i32>, EVEX_V512,
2492 EVEX_CD8<32, CD8VF>;
2493defm VPSRAVQZ : avx512_var_shift<0x46, "vpsravq", sra, VR512, v8i64,
2494 i512mem, memopv8i64>, EVEX_V512, VEX_W,
2495 EVEX_CD8<64, CD8VF>;
2496
2497//===----------------------------------------------------------------------===//
2498// AVX-512 - MOVDDUP
2499//===----------------------------------------------------------------------===//
2500
2501multiclass avx512_movddup<string OpcodeStr, RegisterClass RC, ValueType VT,
2502 X86MemOperand x86memop, PatFrag memop_frag> {
2503def rr : AVX512PDI<0x12, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002504 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002505 [(set RC:$dst, (VT (X86Movddup RC:$src)))]>, EVEX;
2506def rm : AVX512PDI<0x12, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002507 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002508 [(set RC:$dst,
2509 (VT (X86Movddup (memop_frag addr:$src))))]>, EVEX;
2510}
2511
2512defm VMOVDDUPZ : avx512_movddup<"vmovddup", VR512, v8f64, f512mem, memopv8f64>,
2513 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
2514def : Pat<(X86Movddup (v8f64 (scalar_to_vector (loadf64 addr:$src)))),
2515 (VMOVDDUPZrm addr:$src)>;
2516
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002517//===---------------------------------------------------------------------===//
2518// Replicate Single FP - MOVSHDUP and MOVSLDUP
2519//===---------------------------------------------------------------------===//
2520multiclass avx512_replicate_sfp<bits<8> op, SDNode OpNode, string OpcodeStr,
2521 ValueType vt, RegisterClass RC, PatFrag mem_frag,
2522 X86MemOperand x86memop> {
2523 def rr : AVX512XSI<op, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002524 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002525 [(set RC:$dst, (vt (OpNode RC:$src)))]>, EVEX;
2526 let mayLoad = 1 in
2527 def rm : AVX512XSI<op, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002528 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00002529 [(set RC:$dst, (OpNode (mem_frag addr:$src)))]>, EVEX;
2530}
2531
2532defm VMOVSHDUPZ : avx512_replicate_sfp<0x16, X86Movshdup, "vmovshdup",
2533 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2534 EVEX_CD8<32, CD8VF>;
2535defm VMOVSLDUPZ : avx512_replicate_sfp<0x12, X86Movsldup, "vmovsldup",
2536 v16f32, VR512, memopv16f32, f512mem>, EVEX_V512,
2537 EVEX_CD8<32, CD8VF>;
2538
2539def : Pat<(v16i32 (X86Movshdup VR512:$src)), (VMOVSHDUPZrr VR512:$src)>;
2540def : Pat<(v16i32 (X86Movshdup (memopv16i32 addr:$src))),
2541 (VMOVSHDUPZrm addr:$src)>;
2542def : Pat<(v16i32 (X86Movsldup VR512:$src)), (VMOVSLDUPZrr VR512:$src)>;
2543def : Pat<(v16i32 (X86Movsldup (memopv16i32 addr:$src))),
2544 (VMOVSLDUPZrm addr:$src)>;
2545
2546//===----------------------------------------------------------------------===//
2547// Move Low to High and High to Low packed FP Instructions
2548//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002549def VMOVLHPSZrr : AVX512PSI<0x16, MRMSrcReg, (outs VR128X:$dst),
2550 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002551 "vmovlhps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002552 [(set VR128X:$dst, (v4f32 (X86Movlhps VR128X:$src1, VR128X:$src2)))],
2553 IIC_SSE_MOV_LH>, EVEX_4V;
2554def VMOVHLPSZrr : AVX512PSI<0x12, MRMSrcReg, (outs VR128X:$dst),
2555 (ins VR128X:$src1, VR128X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002556 "vmovhlps\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002557 [(set VR128X:$dst, (v4f32 (X86Movhlps VR128X:$src1, VR128X:$src2)))],
2558 IIC_SSE_MOV_LH>, EVEX_4V;
2559
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002560let Predicates = [HasAVX512] in {
2561 // MOVLHPS patterns
2562 def : Pat<(v4i32 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2563 (VMOVLHPSZrr VR128X:$src1, VR128X:$src2)>;
2564 def : Pat<(v2i64 (X86Movlhps VR128X:$src1, VR128X:$src2)),
2565 (VMOVLHPSZrr (v2i64 VR128X:$src1), VR128X:$src2)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002566
Craig Topperdbe8b7d2013-09-27 07:20:47 +00002567 // MOVHLPS patterns
2568 def : Pat<(v4i32 (X86Movhlps VR128X:$src1, VR128X:$src2)),
2569 (VMOVHLPSZrr VR128X:$src1, VR128X:$src2)>;
2570}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002571
2572//===----------------------------------------------------------------------===//
2573// FMA - Fused Multiply Operations
2574//
2575let Constraints = "$src1 = $dst" in {
2576multiclass avx512_fma3p_rm<bits<8> opc, string OpcodeStr,
2577 RegisterClass RC, X86MemOperand x86memop,
2578 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2579 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2580 def r: AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2581 (ins RC:$src1, RC:$src2, RC:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002582 !strconcat(OpcodeStr," \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002583 [(set RC:$dst, (OpVT(OpNode RC:$src1, RC:$src2, RC:$src3)))]>;
2584
2585 let mayLoad = 1 in
2586 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2587 (ins RC:$src1, RC:$src2, x86memop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002588 !strconcat(OpcodeStr, " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002589 [(set RC:$dst, (OpVT (OpNode RC:$src1, RC:$src2,
2590 (mem_frag addr:$src3))))]>;
2591 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2592 (ins RC:$src1, RC:$src2, x86scalar_mop:$src3),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002593 !strconcat(OpcodeStr, " \t{${src3}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002594 ", $src2, $dst|$dst, $src2, ${src3}", BrdcstStr, "}"),
2595 [(set RC:$dst, (OpNode RC:$src1, RC:$src2,
2596 (OpVT (X86VBroadcast (scalar_mfrag addr:$src3)))))]>, EVEX_B;
2597}
2598} // Constraints = "$src1 = $dst"
2599
2600let ExeDomain = SSEPackedSingle in {
2601 defm VFMADD213PSZ : avx512_fma3p_rm<0xA8, "vfmadd213ps", VR512, f512mem,
2602 memopv16f32, f32mem, loadf32, "{1to16}",
2603 X86Fmadd, v16f32>, EVEX_V512,
2604 EVEX_CD8<32, CD8VF>;
2605 defm VFMSUB213PSZ : avx512_fma3p_rm<0xAA, "vfmsub213ps", VR512, f512mem,
2606 memopv16f32, f32mem, loadf32, "{1to16}",
2607 X86Fmsub, v16f32>, EVEX_V512,
2608 EVEX_CD8<32, CD8VF>;
2609 defm VFMADDSUB213PSZ : avx512_fma3p_rm<0xA6, "vfmaddsub213ps", VR512, f512mem,
2610 memopv16f32, f32mem, loadf32, "{1to16}",
2611 X86Fmaddsub, v16f32>,
2612 EVEX_V512, EVEX_CD8<32, CD8VF>;
2613 defm VFMSUBADD213PSZ : avx512_fma3p_rm<0xA7, "vfmsubadd213ps", VR512, f512mem,
2614 memopv16f32, f32mem, loadf32, "{1to16}",
2615 X86Fmsubadd, v16f32>,
2616 EVEX_V512, EVEX_CD8<32, CD8VF>;
2617 defm VFNMADD213PSZ : avx512_fma3p_rm<0xAC, "vfnmadd213ps", VR512, f512mem,
2618 memopv16f32, f32mem, loadf32, "{1to16}",
2619 X86Fnmadd, v16f32>, EVEX_V512,
2620 EVEX_CD8<32, CD8VF>;
2621 defm VFNMSUB213PSZ : avx512_fma3p_rm<0xAE, "vfnmsub213ps", VR512, f512mem,
2622 memopv16f32, f32mem, loadf32, "{1to16}",
2623 X86Fnmsub, v16f32>, EVEX_V512,
2624 EVEX_CD8<32, CD8VF>;
2625}
2626let ExeDomain = SSEPackedDouble in {
2627 defm VFMADD213PDZ : avx512_fma3p_rm<0xA8, "vfmadd213pd", VR512, f512mem,
2628 memopv8f64, f64mem, loadf64, "{1to8}",
2629 X86Fmadd, v8f64>, EVEX_V512,
2630 VEX_W, EVEX_CD8<64, CD8VF>;
2631 defm VFMSUB213PDZ : avx512_fma3p_rm<0xAA, "vfmsub213pd", VR512, f512mem,
2632 memopv8f64, f64mem, loadf64, "{1to8}",
2633 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2634 EVEX_CD8<64, CD8VF>;
2635 defm VFMADDSUB213PDZ : avx512_fma3p_rm<0xA6, "vfmaddsub213pd", VR512, f512mem,
2636 memopv8f64, f64mem, loadf64, "{1to8}",
2637 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2638 EVEX_CD8<64, CD8VF>;
2639 defm VFMSUBADD213PDZ : avx512_fma3p_rm<0xA7, "vfmsubadd213pd", VR512, f512mem,
2640 memopv8f64, f64mem, loadf64, "{1to8}",
2641 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2642 EVEX_CD8<64, CD8VF>;
2643 defm VFNMADD213PDZ : avx512_fma3p_rm<0xAC, "vfnmadd213pd", VR512, f512mem,
2644 memopv8f64, f64mem, loadf64, "{1to8}",
2645 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2646 EVEX_CD8<64, CD8VF>;
2647 defm VFNMSUB213PDZ : avx512_fma3p_rm<0xAE, "vfnmsub213pd", VR512, f512mem,
2648 memopv8f64, f64mem, loadf64, "{1to8}",
2649 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2650 EVEX_CD8<64, CD8VF>;
2651}
2652
2653let Constraints = "$src1 = $dst" in {
2654multiclass avx512_fma3p_m132<bits<8> opc, string OpcodeStr,
2655 RegisterClass RC, X86MemOperand x86memop,
2656 PatFrag mem_frag, X86MemOperand x86scalar_mop, PatFrag scalar_mfrag,
2657 string BrdcstStr, SDNode OpNode, ValueType OpVT> {
2658 let mayLoad = 1 in
2659 def m: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2660 (ins RC:$src1, RC:$src3, x86memop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002661 !strconcat(OpcodeStr, " \t{$src2, $src3, $dst|$dst, $src3, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002662 [(set RC:$dst, (OpVT (OpNode RC:$src1, (mem_frag addr:$src2), RC:$src3)))]>;
2663 def mb: AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2664 (ins RC:$src1, RC:$src3, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002665 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002666 ", $src3, $dst|$dst, $src3, ${src2}", BrdcstStr, "}"),
2667 [(set RC:$dst, (OpNode RC:$src1,
2668 (OpVT (X86VBroadcast (scalar_mfrag addr:$src2))), RC:$src3))]>, EVEX_B;
2669}
2670} // Constraints = "$src1 = $dst"
2671
2672
2673let ExeDomain = SSEPackedSingle in {
2674 defm VFMADD132PSZ : avx512_fma3p_m132<0x98, "vfmadd132ps", VR512, f512mem,
2675 memopv16f32, f32mem, loadf32, "{1to16}",
2676 X86Fmadd, v16f32>, EVEX_V512,
2677 EVEX_CD8<32, CD8VF>;
2678 defm VFMSUB132PSZ : avx512_fma3p_m132<0x9A, "vfmsub132ps", VR512, f512mem,
2679 memopv16f32, f32mem, loadf32, "{1to16}",
2680 X86Fmsub, v16f32>, EVEX_V512,
2681 EVEX_CD8<32, CD8VF>;
2682 defm VFMADDSUB132PSZ : avx512_fma3p_m132<0x96, "vfmaddsub132ps", VR512, f512mem,
2683 memopv16f32, f32mem, loadf32, "{1to16}",
2684 X86Fmaddsub, v16f32>,
2685 EVEX_V512, EVEX_CD8<32, CD8VF>;
2686 defm VFMSUBADD132PSZ : avx512_fma3p_m132<0x97, "vfmsubadd132ps", VR512, f512mem,
2687 memopv16f32, f32mem, loadf32, "{1to16}",
2688 X86Fmsubadd, v16f32>,
2689 EVEX_V512, EVEX_CD8<32, CD8VF>;
2690 defm VFNMADD132PSZ : avx512_fma3p_m132<0x9C, "vfnmadd132ps", VR512, f512mem,
2691 memopv16f32, f32mem, loadf32, "{1to16}",
2692 X86Fnmadd, v16f32>, EVEX_V512,
2693 EVEX_CD8<32, CD8VF>;
2694 defm VFNMSUB132PSZ : avx512_fma3p_m132<0x9E, "vfnmsub132ps", VR512, f512mem,
2695 memopv16f32, f32mem, loadf32, "{1to16}",
2696 X86Fnmsub, v16f32>, EVEX_V512,
2697 EVEX_CD8<32, CD8VF>;
2698}
2699let ExeDomain = SSEPackedDouble in {
2700 defm VFMADD132PDZ : avx512_fma3p_m132<0x98, "vfmadd132pd", VR512, f512mem,
2701 memopv8f64, f64mem, loadf64, "{1to8}",
2702 X86Fmadd, v8f64>, EVEX_V512,
2703 VEX_W, EVEX_CD8<64, CD8VF>;
2704 defm VFMSUB132PDZ : avx512_fma3p_m132<0x9A, "vfmsub132pd", VR512, f512mem,
2705 memopv8f64, f64mem, loadf64, "{1to8}",
2706 X86Fmsub, v8f64>, EVEX_V512, VEX_W,
2707 EVEX_CD8<64, CD8VF>;
2708 defm VFMADDSUB132PDZ : avx512_fma3p_m132<0x96, "vfmaddsub132pd", VR512, f512mem,
2709 memopv8f64, f64mem, loadf64, "{1to8}",
2710 X86Fmaddsub, v8f64>, EVEX_V512, VEX_W,
2711 EVEX_CD8<64, CD8VF>;
2712 defm VFMSUBADD132PDZ : avx512_fma3p_m132<0x97, "vfmsubadd132pd", VR512, f512mem,
2713 memopv8f64, f64mem, loadf64, "{1to8}",
2714 X86Fmsubadd, v8f64>, EVEX_V512, VEX_W,
2715 EVEX_CD8<64, CD8VF>;
2716 defm VFNMADD132PDZ : avx512_fma3p_m132<0x9C, "vfnmadd132pd", VR512, f512mem,
2717 memopv8f64, f64mem, loadf64, "{1to8}",
2718 X86Fnmadd, v8f64>, EVEX_V512, VEX_W,
2719 EVEX_CD8<64, CD8VF>;
2720 defm VFNMSUB132PDZ : avx512_fma3p_m132<0x9E, "vfnmsub132pd", VR512, f512mem,
2721 memopv8f64, f64mem, loadf64, "{1to8}",
2722 X86Fnmsub, v8f64>, EVEX_V512, VEX_W,
2723 EVEX_CD8<64, CD8VF>;
2724}
2725
2726// Scalar FMA
2727let Constraints = "$src1 = $dst" in {
2728multiclass avx512_fma3s_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2729 RegisterClass RC, ValueType OpVT,
2730 X86MemOperand x86memop, Operand memop,
2731 PatFrag mem_frag> {
2732 let isCommutable = 1 in
2733 def r : AVX512FMA3<opc, MRMSrcReg, (outs RC:$dst),
2734 (ins RC:$src1, RC:$src2, RC:$src3),
2735 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002736 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002737 [(set RC:$dst,
2738 (OpVT (OpNode RC:$src2, RC:$src1, RC:$src3)))]>;
2739 let mayLoad = 1 in
2740 def m : AVX512FMA3<opc, MRMSrcMem, (outs RC:$dst),
2741 (ins RC:$src1, RC:$src2, f128mem:$src3),
2742 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002743 " \t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002744 [(set RC:$dst,
2745 (OpVT (OpNode RC:$src2, RC:$src1,
2746 (mem_frag addr:$src3))))]>;
2747}
2748
2749} // Constraints = "$src1 = $dst"
2750
Elena Demikhovskycf088092013-12-11 14:31:04 +00002751defm VFMADDSSZ : avx512_fma3s_rm<0xA9, "vfmadd213ss", X86Fmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002752 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002753defm VFMADDSDZ : avx512_fma3s_rm<0xA9, "vfmadd213sd", X86Fmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002754 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002755defm VFMSUBSSZ : avx512_fma3s_rm<0xAB, "vfmsub213ss", X86Fmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002756 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002757defm VFMSUBSDZ : avx512_fma3s_rm<0xAB, "vfmsub213sd", X86Fmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002758 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002759defm VFNMADDSSZ : avx512_fma3s_rm<0xAD, "vfnmadd213ss", X86Fnmadd, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002760 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002761defm VFNMADDSDZ : avx512_fma3s_rm<0xAD, "vfnmadd213sd", X86Fnmadd, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002762 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002763defm VFNMSUBSSZ : avx512_fma3s_rm<0xAF, "vfnmsub213ss", X86Fnmsub, FR32X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002764 f32, f32mem, ssmem, loadf32>, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002765defm VFNMSUBSDZ : avx512_fma3s_rm<0xAF, "vfnmsub213sd", X86Fnmsub, FR64X,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002766 f64, f64mem, sdmem, loadf64>, VEX_W, EVEX_CD8<64, CD8VT1>;
2767
2768//===----------------------------------------------------------------------===//
2769// AVX-512 Scalar convert from sign integer to float/double
2770//===----------------------------------------------------------------------===//
2771
2772multiclass avx512_vcvtsi<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2773 X86MemOperand x86memop, string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002774let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002775 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins DstRC:$src1, SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002776 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002777 EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002778 let mayLoad = 1 in
2779 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst),
2780 (ins DstRC:$src1, x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002781 !strconcat(asm," \t{$src, $src1, $dst|$dst, $src1, $src}"), []>,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002782 EVEX_4V;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002783} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002784}
Andrew Trick15a47742013-10-09 05:11:10 +00002785let Predicates = [HasAVX512] in {
Elena Demikhovskycf088092013-12-11 14:31:04 +00002786defm VCVTSI2SSZ : avx512_vcvtsi<0x2A, GR32, FR32X, i32mem, "cvtsi2ss{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002787 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002788defm VCVTSI642SSZ : avx512_vcvtsi<0x2A, GR64, FR32X, i64mem, "cvtsi2ss{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002789 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002790defm VCVTSI2SDZ : avx512_vcvtsi<0x2A, GR32, FR64X, i32mem, "cvtsi2sd{l}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002791 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002792defm VCVTSI642SDZ : avx512_vcvtsi<0x2A, GR64, FR64X, i64mem, "cvtsi2sd{q}">,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002793 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2794
2795def : Pat<(f32 (sint_to_fp (loadi32 addr:$src))),
2796 (VCVTSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2797def : Pat<(f32 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002798 (VCVTSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002799def : Pat<(f64 (sint_to_fp (loadi32 addr:$src))),
2800 (VCVTSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2801def : Pat<(f64 (sint_to_fp (loadi64 addr:$src))),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002802 (VCVTSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002803
2804def : Pat<(f32 (sint_to_fp GR32:$src)),
2805 (VCVTSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2806def : Pat<(f32 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002807 (VCVTSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002808def : Pat<(f64 (sint_to_fp GR32:$src)),
2809 (VCVTSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2810def : Pat<(f64 (sint_to_fp GR64:$src)),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002811 (VCVTSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
2812
Elena Demikhovskycf088092013-12-11 14:31:04 +00002813defm VCVTUSI2SSZ : avx512_vcvtsi<0x7B, GR32, FR32X, i32mem, "cvtusi2ss{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002814 XS, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002815defm VCVTUSI642SSZ : avx512_vcvtsi<0x7B, GR64, FR32X, i64mem, "cvtusi2ss{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002816 XS, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002817defm VCVTUSI2SDZ : avx512_vcvtsi<0x7B, GR32, FR64X, i32mem, "cvtusi2sd{l}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002818 XD, VEX_LIG, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002819defm VCVTUSI642SDZ : avx512_vcvtsi<0x7B, GR64, FR64X, i64mem, "cvtusi2sd{q}">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002820 XD, VEX_W, VEX_LIG, EVEX_CD8<64, CD8VT1>;
2821
2822def : Pat<(f32 (uint_to_fp (loadi32 addr:$src))),
2823 (VCVTUSI2SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2824def : Pat<(f32 (uint_to_fp (loadi64 addr:$src))),
2825 (VCVTUSI642SSZrm (f32 (IMPLICIT_DEF)), addr:$src)>;
2826def : Pat<(f64 (uint_to_fp (loadi32 addr:$src))),
2827 (VCVTUSI2SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2828def : Pat<(f64 (uint_to_fp (loadi64 addr:$src))),
2829 (VCVTUSI642SDZrm (f64 (IMPLICIT_DEF)), addr:$src)>;
2830
2831def : Pat<(f32 (uint_to_fp GR32:$src)),
2832 (VCVTUSI2SSZrr (f32 (IMPLICIT_DEF)), GR32:$src)>;
2833def : Pat<(f32 (uint_to_fp GR64:$src)),
2834 (VCVTUSI642SSZrr (f32 (IMPLICIT_DEF)), GR64:$src)>;
2835def : Pat<(f64 (uint_to_fp GR32:$src)),
2836 (VCVTUSI2SDZrr (f64 (IMPLICIT_DEF)), GR32:$src)>;
2837def : Pat<(f64 (uint_to_fp GR64:$src)),
2838 (VCVTUSI642SDZrr (f64 (IMPLICIT_DEF)), GR64:$src)>;
Andrew Trick15a47742013-10-09 05:11:10 +00002839}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002840
2841//===----------------------------------------------------------------------===//
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002842// AVX-512 Scalar convert from float/double to integer
2843//===----------------------------------------------------------------------===//
2844multiclass avx512_cvt_s_int<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2845 Intrinsic Int, Operand memop, ComplexPattern mem_cpat,
2846 string asm> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002847let hasSideEffects = 0 in {
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002848 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002849 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002850 [(set DstRC:$dst, (Int SrcRC:$src))]>, EVEX, VEX_LIG,
2851 Requires<[HasAVX512]>;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002852 let mayLoad = 1 in
2853 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002854 !strconcat(asm," \t{$src, $dst|$dst, $src}"), []>, EVEX, VEX_LIG,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002855 Requires<[HasAVX512]>;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002856} // hasSideEffects = 0
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002857}
2858let Predicates = [HasAVX512] in {
2859// Convert float/double to signed/unsigned int 32/64
2860defm VCVTSS2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse_cvtss2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002861 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002862 XS, EVEX_CD8<32, CD8VT1>;
2863defm VCVTSS2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse_cvtss2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002864 ssmem, sse_load_f32, "cvtss2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002865 XS, VEX_W, EVEX_CD8<32, CD8VT1>;
2866defm VCVTSS2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtss2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002867 ssmem, sse_load_f32, "cvtss2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002868 XS, EVEX_CD8<32, CD8VT1>;
2869defm VCVTSS2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2870 int_x86_avx512_cvtss2usi64, ssmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002871 sse_load_f32, "cvtss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002872 EVEX_CD8<32, CD8VT1>;
2873defm VCVTSD2SIZ: avx512_cvt_s_int<0x2D, VR128X, GR32, int_x86_sse2_cvtsd2si,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002874 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002875 XD, EVEX_CD8<64, CD8VT1>;
2876defm VCVTSD2SI64Z: avx512_cvt_s_int<0x2D, VR128X, GR64, int_x86_sse2_cvtsd2si64,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002877 sdmem, sse_load_f64, "cvtsd2si">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002878 XD, VEX_W, EVEX_CD8<64, CD8VT1>;
2879defm VCVTSD2USIZ: avx512_cvt_s_int<0x79, VR128X, GR32, int_x86_avx512_cvtsd2usi,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002880 sdmem, sse_load_f64, "cvtsd2usi">,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002881 XD, EVEX_CD8<64, CD8VT1>;
2882defm VCVTSD2USI64Z: avx512_cvt_s_int<0x79, VR128X, GR64,
2883 int_x86_avx512_cvtsd2usi64, sdmem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002884 sse_load_f64, "cvtsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002885 EVEX_CD8<64, CD8VT1>;
2886
Craig Topper9dd48c82014-01-02 17:28:14 +00002887let isCodeGenOnly = 1 in {
2888 defm Int_VCVTSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2889 int_x86_sse_cvtsi2ss, i32mem, loadi32, "cvtsi2ss{l}",
2890 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2891 defm Int_VCVTSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2892 int_x86_sse_cvtsi642ss, i64mem, loadi64, "cvtsi2ss{q}",
2893 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2894 defm Int_VCVTSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2895 int_x86_sse2_cvtsi2sd, i32mem, loadi32, "cvtsi2sd{l}",
2896 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2897 defm Int_VCVTSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2898 int_x86_sse2_cvtsi642sd, i64mem, loadi64, "cvtsi2sd{q}",
2899 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002900
Craig Topper9dd48c82014-01-02 17:28:14 +00002901 defm Int_VCVTUSI2SSZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2902 int_x86_avx512_cvtusi2ss, i32mem, loadi32, "cvtusi2ss{l}",
2903 SSE_CVT_Scalar, 0>, XS, EVEX_4V;
2904 defm Int_VCVTUSI2SS64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2905 int_x86_avx512_cvtusi642ss, i64mem, loadi64, "cvtusi2ss{q}",
2906 SSE_CVT_Scalar, 0>, XS, EVEX_4V, VEX_W;
2907 defm Int_VCVTUSI2SDZ : sse12_cvt_sint_3addr<0x2A, GR32, VR128X,
2908 int_x86_avx512_cvtusi2sd, i32mem, loadi32, "cvtusi2sd{l}",
2909 SSE_CVT_Scalar, 0>, XD, EVEX_4V;
2910 defm Int_VCVTUSI2SD64Z : sse12_cvt_sint_3addr<0x2A, GR64, VR128X,
2911 int_x86_avx512_cvtusi642sd, i64mem, loadi64, "cvtusi2sd{q}",
2912 SSE_CVT_Scalar, 0>, XD, EVEX_4V, VEX_W;
2913} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002914
2915// Convert float/double to signed/unsigned int 32/64 with truncation
Craig Topper9dd48c82014-01-02 17:28:14 +00002916let isCodeGenOnly = 1 in {
2917 defm Int_VCVTTSS2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse_cvttss2si,
2918 ssmem, sse_load_f32, "cvttss2si">,
2919 XS, EVEX_CD8<32, CD8VT1>;
2920 defm Int_VCVTTSS2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2921 int_x86_sse_cvttss2si64, ssmem, sse_load_f32,
2922 "cvttss2si">, XS, VEX_W,
2923 EVEX_CD8<32, CD8VT1>;
2924 defm Int_VCVTTSD2SIZ : avx512_cvt_s_int<0x2C, VR128X, GR32, int_x86_sse2_cvttsd2si,
2925 sdmem, sse_load_f64, "cvttsd2si">, XD,
2926 EVEX_CD8<64, CD8VT1>;
2927 defm Int_VCVTTSD2SI64Z : avx512_cvt_s_int<0x2C, VR128X, GR64,
2928 int_x86_sse2_cvttsd2si64, sdmem, sse_load_f64,
2929 "cvttsd2si">, XD, VEX_W,
2930 EVEX_CD8<64, CD8VT1>;
2931 defm Int_VCVTTSS2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2932 int_x86_avx512_cvttss2usi, ssmem, sse_load_f32,
2933 "cvttss2usi">, XS, EVEX_CD8<32, CD8VT1>;
2934 defm Int_VCVTTSS2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2935 int_x86_avx512_cvttss2usi64, ssmem,
2936 sse_load_f32, "cvttss2usi">, XS, VEX_W,
2937 EVEX_CD8<32, CD8VT1>;
2938 defm Int_VCVTTSD2USIZ : avx512_cvt_s_int<0x78, VR128X, GR32,
2939 int_x86_avx512_cvttsd2usi,
2940 sdmem, sse_load_f64, "cvttsd2usi">, XD,
2941 EVEX_CD8<64, CD8VT1>;
2942 defm Int_VCVTTSD2USI64Z : avx512_cvt_s_int<0x78, VR128X, GR64,
2943 int_x86_avx512_cvttsd2usi64, sdmem,
2944 sse_load_f64, "cvttsd2usi">, XD, VEX_W,
2945 EVEX_CD8<64, CD8VT1>;
2946} // isCodeGenOnly = 1
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002947
2948multiclass avx512_cvt_s<bits<8> opc, RegisterClass SrcRC, RegisterClass DstRC,
2949 SDNode OpNode, X86MemOperand x86memop, PatFrag ld_frag,
2950 string asm> {
2951 def rr : SI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002952 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002953 [(set DstRC:$dst, (OpNode SrcRC:$src))]>, EVEX;
2954 def rm : SI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00002955 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002956 [(set DstRC:$dst, (OpNode (ld_frag addr:$src)))]>, EVEX;
2957}
2958
2959defm VCVTTSS2SIZ : avx512_cvt_s<0x2C, FR32X, GR32, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002960 loadf32, "cvttss2si">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002961 EVEX_CD8<32, CD8VT1>;
2962defm VCVTTSS2USIZ : avx512_cvt_s<0x78, FR32X, GR32, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002963 loadf32, "cvttss2usi">, XS,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002964 EVEX_CD8<32, CD8VT1>;
2965defm VCVTTSS2SI64Z : avx512_cvt_s<0x2C, FR32X, GR64, fp_to_sint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002966 loadf32, "cvttss2si">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002967 EVEX_CD8<32, CD8VT1>;
2968defm VCVTTSS2USI64Z : avx512_cvt_s<0x78, FR32X, GR64, fp_to_uint, f32mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002969 loadf32, "cvttss2usi">, XS, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002970 EVEX_CD8<32, CD8VT1>;
2971defm VCVTTSD2SIZ : avx512_cvt_s<0x2C, FR64X, GR32, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002972 loadf64, "cvttsd2si">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002973 EVEX_CD8<64, CD8VT1>;
2974defm VCVTTSD2USIZ : avx512_cvt_s<0x78, FR64X, GR32, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002975 loadf64, "cvttsd2usi">, XD,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002976 EVEX_CD8<64, CD8VT1>;
2977defm VCVTTSD2SI64Z : avx512_cvt_s<0x2C, FR64X, GR64, fp_to_sint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002978 loadf64, "cvttsd2si">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002979 EVEX_CD8<64, CD8VT1>;
2980defm VCVTTSD2USI64Z : avx512_cvt_s<0x78, FR64X, GR64, fp_to_uint, f64mem,
Elena Demikhovskycf088092013-12-11 14:31:04 +00002981 loadf64, "cvttsd2usi">, XD, VEX_W,
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002982 EVEX_CD8<64, CD8VT1>;
Elena Demikhovskycf088092013-12-11 14:31:04 +00002983} // HasAVX512
Elena Demikhovsky2e408ae2013-10-06 13:11:09 +00002984//===----------------------------------------------------------------------===//
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002985// AVX-512 Convert form float to double and back
2986//===----------------------------------------------------------------------===//
Elena Demikhovskyf404e052014-01-05 14:21:07 +00002987let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002988def VCVTSS2SDZrr : AVX512XSI<0x5A, MRMSrcReg, (outs FR64X:$dst),
2989 (ins FR32X:$src1, FR32X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002990 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002991 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2F]>;
2992let mayLoad = 1 in
2993def VCVTSS2SDZrm : AVX512XSI<0x5A, MRMSrcMem, (outs FR64X:$dst),
2994 (ins FR32X:$src1, f32mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00002995 "vcvtss2sd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00002996 []>, EVEX_4V, VEX_LIG, Sched<[WriteCvtF2FLd, ReadAfterLd]>,
2997 EVEX_CD8<32, CD8VT1>;
2998
2999// Convert scalar double to scalar single
3000def VCVTSD2SSZrr : AVX512XDI<0x5A, MRMSrcReg, (outs FR32X:$dst),
3001 (ins FR64X:$src1, FR64X:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003002 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003003 []>, EVEX_4V, VEX_LIG, VEX_W, Sched<[WriteCvtF2F]>;
3004let mayLoad = 1 in
3005def VCVTSD2SSZrm : AVX512XDI<0x5A, MRMSrcMem, (outs FR32X:$dst),
3006 (ins FR64X:$src1, f64mem:$src2),
Elena Demikhovskycf088092013-12-11 14:31:04 +00003007 "vcvtsd2ss\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003008 []>, EVEX_4V, VEX_LIG, VEX_W,
3009 Sched<[WriteCvtF2FLd, ReadAfterLd]>, EVEX_CD8<64, CD8VT1>;
3010}
3011
3012def : Pat<(f64 (fextend FR32X:$src)), (VCVTSS2SDZrr FR32X:$src, FR32X:$src)>,
3013 Requires<[HasAVX512]>;
3014def : Pat<(fextend (loadf32 addr:$src)),
3015 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>, Requires<[HasAVX512]>;
3016
3017def : Pat<(extloadf32 addr:$src),
3018 (VCVTSS2SDZrm (f32 (IMPLICIT_DEF)), addr:$src)>,
3019 Requires<[HasAVX512, OptForSize]>;
3020
3021def : Pat<(extloadf32 addr:$src),
3022 (VCVTSS2SDZrr (f32 (IMPLICIT_DEF)), (VMOVSSZrm addr:$src))>,
3023 Requires<[HasAVX512, OptForSpeed]>;
3024
3025def : Pat<(f32 (fround FR64X:$src)), (VCVTSD2SSZrr FR64X:$src, FR64X:$src)>,
3026 Requires<[HasAVX512]>;
3027
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003028multiclass avx512_vcvt_fp_with_rc<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003029 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3030 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3031 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003032let hasSideEffects = 0 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003033 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003034 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003035 [(set DstRC:$dst,
3036 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003037 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003038 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003039 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003040 let mayLoad = 1 in
3041 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003042 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003043 [(set DstRC:$dst,
3044 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003045} // hasSideEffects = 0
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003046}
3047
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003048multiclass avx512_vcvt_fp<bits<8> opc, string asm, RegisterClass SrcRC,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003049 RegisterClass DstRC, SDNode OpNode, PatFrag mem_frag,
3050 X86MemOperand x86memop, ValueType OpVT, ValueType InVT,
3051 Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003052let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003053 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003054 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003055 [(set DstRC:$dst,
3056 (OpVT (OpNode (InVT SrcRC:$src))))], d>, EVEX;
3057 let mayLoad = 1 in
3058 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003059 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003060 [(set DstRC:$dst,
3061 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003062} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003063}
3064
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003065defm VCVTPD2PSZ : avx512_vcvt_fp_with_rc<0x5A, "vcvtpd2ps", VR512, VR256X, fround,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003066 memopv8f64, f512mem, v8f32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003067 SSEPackedSingle>, EVEX_V512, VEX_W, PD,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003068 EVEX_CD8<64, CD8VF>;
3069
3070defm VCVTPS2PDZ : avx512_vcvt_fp<0x5A, "vcvtps2pd", VR256X, VR512, fextend,
3071 memopv4f64, f256mem, v8f64, v8f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003072 SSEPackedDouble>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003073 EVEX_CD8<32, CD8VH>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003074def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3075 (VCVTPS2PDZrm addr:$src)>;
Elena Demikhovsky3629b4a2014-01-06 08:45:54 +00003076
3077def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3078 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), (i32 FROUND_CURRENT))),
3079 (VCVTPD2PSZrr VR512:$src)>;
3080
3081def : Pat<(v8f32 (int_x86_avx512_mask_cvtpd2ps_512 (v8f64 VR512:$src),
3082 (bc_v8f32(v8i32 immAllZerosV)), (i8 -1), imm:$rc)),
3083 (VCVTPD2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003084
3085//===----------------------------------------------------------------------===//
3086// AVX-512 Vector convert from sign integer to float/double
3087//===----------------------------------------------------------------------===//
3088
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003089defm VCVTDQ2PSZ : avx512_vcvt_fp_with_rc<0x5B, "vcvtdq2ps", VR512, VR512, sint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003090 memopv8i64, i512mem, v16f32, v16i32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003091 SSEPackedSingle>, EVEX_V512, PS,
Craig Topperda7160d2014-02-01 08:17:56 +00003092 EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003093
3094defm VCVTDQ2PDZ : avx512_vcvt_fp<0xE6, "vcvtdq2pd", VR256X, VR512, sint_to_fp,
3095 memopv4i64, i256mem, v8f64, v8i32,
3096 SSEPackedDouble>, EVEX_V512, XS,
3097 EVEX_CD8<32, CD8VH>;
3098
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003099defm VCVTTPS2DQZ : avx512_vcvt_fp<0x5B, "vcvttps2dq", VR512, VR512, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003100 memopv16f32, f512mem, v16i32, v16f32,
3101 SSEPackedSingle>, EVEX_V512, XS,
3102 EVEX_CD8<32, CD8VF>;
3103
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003104defm VCVTTPD2DQZ : avx512_vcvt_fp<0xE6, "vcvttpd2dq", VR512, VR256X, fp_to_sint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003105 memopv8f64, f512mem, v8i32, v8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00003106 SSEPackedDouble>, EVEX_V512, PD, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003107 EVEX_CD8<64, CD8VF>;
3108
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003109defm VCVTTPS2UDQZ : avx512_vcvt_fp<0x78, "vcvttps2udq", VR512, VR512, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003110 memopv16f32, f512mem, v16i32, v16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003111 SSEPackedSingle>, EVEX_V512, PS,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003112 EVEX_CD8<32, CD8VF>;
3113
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003114// cvttps2udq (src, 0, mask-all-ones, sae-current)
3115def : Pat<(v16i32 (int_x86_avx512_mask_cvttps2udq_512 (v16f32 VR512:$src),
3116 (v16i32 immAllZerosV), (i16 -1), FROUND_CURRENT)),
3117 (VCVTTPS2UDQZrr VR512:$src)>;
3118
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003119defm VCVTTPD2UDQZ : avx512_vcvt_fp<0x78, "vcvttpd2udq", VR512, VR256X, fp_to_uint,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003120 memopv8f64, f512mem, v8i32, v8f64,
Craig Topper5ccb6172014-02-18 00:21:49 +00003121 SSEPackedDouble>, EVEX_V512, PS, VEX_W,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003122 EVEX_CD8<64, CD8VF>;
3123
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003124// cvttpd2udq (src, 0, mask-all-ones, sae-current)
3125def : Pat<(v8i32 (int_x86_avx512_mask_cvttpd2udq_512 (v8f64 VR512:$src),
3126 (v8i32 immAllZerosV), (i8 -1), FROUND_CURRENT)),
3127 (VCVTTPD2UDQZrr VR512:$src)>;
3128
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003129defm VCVTUDQ2PDZ : avx512_vcvt_fp<0x7A, "vcvtudq2pd", VR256X, VR512, uint_to_fp,
3130 memopv4i64, f256mem, v8f64, v8i32,
3131 SSEPackedDouble>, EVEX_V512, XS,
3132 EVEX_CD8<32, CD8VH>;
3133
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003134defm VCVTUDQ2PSZ : avx512_vcvt_fp_with_rc<0x7A, "vcvtudq2ps", VR512, VR512, uint_to_fp,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003135 memopv16i32, f512mem, v16f32, v16i32,
3136 SSEPackedSingle>, EVEX_V512, XD,
3137 EVEX_CD8<32, CD8VF>;
3138
3139def : Pat<(v8i32 (fp_to_uint (v8f32 VR256X:$src1))),
3140 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3141 (v16f32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3142
Elena Demikhovsky3dcfbdf2014-04-08 07:24:02 +00003143def : Pat<(v4i32 (fp_to_uint (v4f32 VR128X:$src1))),
3144 (EXTRACT_SUBREG (v16i32 (VCVTTPS2UDQZrr
3145 (v16f32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
3146
3147def : Pat<(v8f32 (uint_to_fp (v8i32 VR256X:$src1))),
3148 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3149 (v16i32 (SUBREG_TO_REG (i32 0), VR256X:$src1, sub_ymm)))), sub_ymm)>;
3150
3151def : Pat<(v4f32 (uint_to_fp (v4i32 VR128X:$src1))),
3152 (EXTRACT_SUBREG (v16f32 (VCVTUDQ2PSZrr
3153 (v16i32 (SUBREG_TO_REG (i32 0), VR128X:$src1, sub_xmm)))), sub_xmm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003154
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003155def : Pat<(v16f32 (int_x86_avx512_mask_cvtdq2ps_512 (v16i32 VR512:$src),
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003156 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003157 (VCVTDQ2PSZrrb VR512:$src, imm:$rc)>;
Elena Demikhovsky52e4a0e2014-01-05 10:46:09 +00003158def : Pat<(v8f64 (int_x86_avx512_mask_cvtdq2pd_512 (v8i32 VR256X:$src),
3159 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3160 (VCVTDQ2PDZrr VR256X:$src)>;
3161def : Pat<(v16f32 (int_x86_avx512_mask_cvtudq2ps_512 (v16i32 VR512:$src),
3162 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), imm:$rc)),
3163 (VCVTUDQ2PSZrrb VR512:$src, imm:$rc)>;
3164def : Pat<(v8f64 (int_x86_avx512_mask_cvtudq2pd_512 (v8i32 VR256X:$src),
3165 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3166 (VCVTUDQ2PDZrr VR256X:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003167
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003168multiclass avx512_vcvt_fp2int<bits<8> opc, string asm, RegisterClass SrcRC,
3169 RegisterClass DstRC, PatFrag mem_frag,
3170 X86MemOperand x86memop, Domain d> {
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003171let hasSideEffects = 0 in {
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003172 def rr : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003173 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003174 [], d>, EVEX;
3175 def rrb : AVX512PI<opc, MRMSrcReg, (outs DstRC:$dst), (ins SrcRC:$src, AVX512RC:$rc),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003176 !strconcat(asm," \t{$rc, $src, $dst|$dst, $src, $rc}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003177 [], d>, EVEX, EVEX_B, EVEX_RC;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003178 let mayLoad = 1 in
3179 def rm : AVX512PI<opc, MRMSrcMem, (outs DstRC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003180 !strconcat(asm," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003181 [], d>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003182} // hasSideEffects = 0
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003183}
3184
3185defm VCVTPS2DQZ : avx512_vcvt_fp2int<0x5B, "vcvtps2dq", VR512, VR512,
Craig Topperae11aed2014-01-14 07:41:20 +00003186 memopv16f32, f512mem, SSEPackedSingle>, PD,
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003187 EVEX_V512, EVEX_CD8<32, CD8VF>;
3188defm VCVTPD2DQZ : avx512_vcvt_fp2int<0xE6, "vcvtpd2dq", VR512, VR256X,
3189 memopv8f64, f512mem, SSEPackedDouble>, XD, VEX_W,
3190 EVEX_V512, EVEX_CD8<64, CD8VF>;
3191
3192def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2dq_512 (v16f32 VR512:$src),
3193 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3194 (VCVTPS2DQZrrb VR512:$src, imm:$rc)>;
3195
3196def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2dq_512 (v8f64 VR512:$src),
3197 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3198 (VCVTPD2DQZrrb VR512:$src, imm:$rc)>;
3199
3200defm VCVTPS2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtps2udq", VR512, VR512,
3201 memopv16f32, f512mem, SSEPackedSingle>,
Craig Topper5ccb6172014-02-18 00:21:49 +00003202 PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003203defm VCVTPD2UDQZ : avx512_vcvt_fp2int<0x79, "vcvtpd2udq", VR512, VR256X,
3204 memopv8f64, f512mem, SSEPackedDouble>, VEX_W,
Craig Topper5ccb6172014-02-18 00:21:49 +00003205 PS, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003206
3207def : Pat <(v16i32 (int_x86_avx512_mask_cvtps2udq_512 (v16f32 VR512:$src),
3208 (v16i32 immAllZerosV), (i16 -1), imm:$rc)),
3209 (VCVTPS2UDQZrrb VR512:$src, imm:$rc)>;
3210
3211def : Pat <(v8i32 (int_x86_avx512_mask_cvtpd2udq_512 (v8f64 VR512:$src),
3212 (v8i32 immAllZerosV), (i8 -1), imm:$rc)),
3213 (VCVTPD2UDQZrrb VR512:$src, imm:$rc)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003214
3215let Predicates = [HasAVX512] in {
3216 def : Pat<(v8f32 (fround (loadv8f64 addr:$src))),
3217 (VCVTPD2PSZrm addr:$src)>;
3218 def : Pat<(v8f64 (extloadv8f32 addr:$src)),
3219 (VCVTPS2PDZrm addr:$src)>;
3220}
3221
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003222//===----------------------------------------------------------------------===//
3223// Half precision conversion instructions
3224//===----------------------------------------------------------------------===//
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003225multiclass avx512_cvtph2ps<RegisterClass destRC, RegisterClass srcRC,
3226 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003227 def rr : AVX5128I<0x13, MRMSrcReg, (outs destRC:$dst), (ins srcRC:$src),
3228 "vcvtph2ps\t{$src, $dst|$dst, $src}",
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003229 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003230 let hasSideEffects = 0, mayLoad = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003231 def rm : AVX5128I<0x13, MRMSrcMem, (outs destRC:$dst), (ins x86memop:$src),
3232 "vcvtph2ps\t{$src, $dst|$dst, $src}", []>, EVEX;
3233}
3234
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003235multiclass avx512_cvtps2ph<RegisterClass destRC, RegisterClass srcRC,
3236 X86MemOperand x86memop> {
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003237 def rr : AVX512AIi8<0x1D, MRMDestReg, (outs destRC:$dst),
3238 (ins srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003239 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}",
3240 []>, EVEX;
Elena Demikhovskyf404e052014-01-05 14:21:07 +00003241 let hasSideEffects = 0, mayStore = 1 in
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003242 def mr : AVX512AIi8<0x1D, MRMDestMem, (outs),
3243 (ins x86memop:$dst, srcRC:$src1, i32i8imm:$src2),
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003244 "vcvtps2ph \t{$src2, $src1, $dst|$dst, $src1, $src2}", []>, EVEX;
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003245}
3246
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003247defm VCVTPH2PSZ : avx512_cvtph2ps<VR512, VR256X, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003248 EVEX_CD8<32, CD8VH>;
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003249defm VCVTPS2PHZ : avx512_cvtps2ph<VR256X, VR512, f256mem>, EVEX_V512,
Elena Demikhovskydd0794e2013-10-24 07:16:35 +00003250 EVEX_CD8<32, CD8VH>;
3251
Elena Demikhovskya30e4372014-02-05 07:05:03 +00003252def : Pat<(v16i16 (int_x86_avx512_mask_vcvtps2ph_512 (v16f32 VR512:$src),
3253 imm:$rc, (bc_v16i16(v8i32 immAllZerosV)), (i16 -1))),
3254 (VCVTPS2PHZrr VR512:$src, imm:$rc)>;
3255
3256def : Pat<(v16f32 (int_x86_avx512_mask_vcvtph2ps_512 (v16i16 VR256X:$src),
3257 (bc_v16f32(v16i32 immAllZerosV)), (i16 -1), (i32 FROUND_CURRENT))),
3258 (VCVTPH2PSZrr VR256X:$src)>;
3259
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003260let Defs = [EFLAGS], Predicates = [HasAVX512] in {
3261 defm VUCOMISSZ : sse12_ord_cmp<0x2E, FR32X, X86cmp, f32, f32mem, loadf32,
Craig Topper5ccb6172014-02-18 00:21:49 +00003262 "ucomiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003263 EVEX_CD8<32, CD8VT1>;
3264 defm VUCOMISDZ : sse12_ord_cmp<0x2E, FR64X, X86cmp, f64, f64mem, loadf64,
Craig Topperae11aed2014-01-14 07:41:20 +00003265 "ucomisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003266 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3267 let Pattern = []<dag> in {
3268 defm VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, undef, v4f32, f128mem, load,
Craig Topper5ccb6172014-02-18 00:21:49 +00003269 "comiss">, PS, EVEX, VEX_LIG,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003270 EVEX_CD8<32, CD8VT1>;
3271 defm VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, undef, v2f64, f128mem, load,
Craig Topperae11aed2014-01-14 07:41:20 +00003272 "comisd">, PD, EVEX,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003273 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3274 }
Craig Topper9dd48c82014-01-02 17:28:14 +00003275 let isCodeGenOnly = 1 in {
3276 defm Int_VUCOMISSZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003277 load, "ucomiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003278 EVEX_CD8<32, CD8VT1>;
3279 defm Int_VUCOMISDZ : sse12_ord_cmp<0x2E, VR128X, X86ucomi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003280 load, "ucomisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003281 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003282
Craig Topper9dd48c82014-01-02 17:28:14 +00003283 defm Int_VCOMISSZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v4f32, f128mem,
Craig Topper5ccb6172014-02-18 00:21:49 +00003284 load, "comiss">, PS, EVEX, VEX_LIG,
Craig Topper9dd48c82014-01-02 17:28:14 +00003285 EVEX_CD8<32, CD8VT1>;
3286 defm Int_VCOMISDZ : sse12_ord_cmp<0x2F, VR128X, X86comi, v2f64, f128mem,
Craig Topperae11aed2014-01-14 07:41:20 +00003287 load, "comisd">, PD, EVEX,
Craig Topper9dd48c82014-01-02 17:28:14 +00003288 VEX_LIG, VEX_W, EVEX_CD8<64, CD8VT1>;
3289 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003290}
3291
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003292/// avx512_fp14_s rcp14ss, rcp14sd, rsqrt14ss, rsqrt14sd
3293multiclass avx512_fp14_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3294 X86MemOperand x86memop> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003295 let hasSideEffects = 0 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003296 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3297 (ins RC:$src1, RC:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003298 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003299 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003300 let mayLoad = 1 in {
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003301 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3302 (ins RC:$src1, x86memop:$src2),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003303 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003304 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003305 }
3306}
3307}
3308
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003309defm VRCP14SS : avx512_fp14_s<0x4D, "vrcp14ss", FR32X, f32mem>,
3310 EVEX_CD8<32, CD8VT1>;
3311defm VRCP14SD : avx512_fp14_s<0x4D, "vrcp14sd", FR64X, f64mem>,
3312 VEX_W, EVEX_CD8<64, CD8VT1>;
3313defm VRSQRT14SS : avx512_fp14_s<0x4F, "vrsqrt14ss", FR32X, f32mem>,
3314 EVEX_CD8<32, CD8VT1>;
3315defm VRSQRT14SD : avx512_fp14_s<0x4F, "vrsqrt14sd", FR64X, f64mem>,
3316 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003317
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003318def : Pat <(v4f32 (int_x86_avx512_rcp14_ss (v4f32 VR128X:$src1),
3319 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3320 (COPY_TO_REGCLASS (VRCP14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3321 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003322
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003323def : Pat <(v2f64 (int_x86_avx512_rcp14_sd (v2f64 VR128X:$src1),
3324 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3325 (COPY_TO_REGCLASS (VRCP14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3326 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003327
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003328def : Pat <(v4f32 (int_x86_avx512_rsqrt14_ss (v4f32 VR128X:$src1),
3329 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1))),
3330 (COPY_TO_REGCLASS (VRSQRT14SSrr (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3331 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003332
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003333def : Pat <(v2f64 (int_x86_avx512_rsqrt14_sd (v2f64 VR128X:$src1),
3334 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1))),
3335 (COPY_TO_REGCLASS (VRSQRT14SDrr (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3336 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003337
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003338/// avx512_fp14_p rcp14ps, rcp14pd, rsqrt14ps, rsqrt14pd
3339multiclass avx512_fp14_p<bits<8> opc, string OpcodeStr, SDNode OpNode,
3340 RegisterClass RC, X86MemOperand x86memop,
3341 PatFrag mem_frag, ValueType OpVt> {
3342 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3343 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003344 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003345 [(set RC:$dst, (OpVt (OpNode RC:$src)))]>,
3346 EVEX;
3347 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003348 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003349 [(set RC:$dst, (OpVt (OpNode (mem_frag addr:$src))))]>,
3350 EVEX;
3351}
3352defm VRSQRT14PSZ : avx512_fp14_p<0x4E, "vrsqrt14ps", X86frsqrt, VR512, f512mem,
3353 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3354defm VRSQRT14PDZ : avx512_fp14_p<0x4E, "vrsqrt14pd", X86frsqrt, VR512, f512mem,
3355 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3356defm VRCP14PSZ : avx512_fp14_p<0x4C, "vrcp14ps", X86frcp, VR512, f512mem,
3357 memopv16f32, v16f32>, EVEX_V512, EVEX_CD8<32, CD8VF>;
3358defm VRCP14PDZ : avx512_fp14_p<0x4C, "vrcp14pd", X86frcp, VR512, f512mem,
3359 memopv8f64, v8f64>, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3360
3361def : Pat <(v16f32 (int_x86_avx512_rsqrt14_ps_512 (v16f32 VR512:$src),
3362 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3363 (VRSQRT14PSZr VR512:$src)>;
3364def : Pat <(v8f64 (int_x86_avx512_rsqrt14_pd_512 (v8f64 VR512:$src),
3365 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3366 (VRSQRT14PDZr VR512:$src)>;
3367
3368def : Pat <(v16f32 (int_x86_avx512_rcp14_ps_512 (v16f32 VR512:$src),
3369 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1))),
3370 (VRCP14PSZr VR512:$src)>;
3371def : Pat <(v8f64 (int_x86_avx512_rcp14_pd_512 (v8f64 VR512:$src),
3372 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1))),
3373 (VRCP14PDZr VR512:$src)>;
3374
3375/// avx512_fp28_s rcp28ss, rcp28sd, rsqrt28ss, rsqrt28sd
3376multiclass avx512_fp28_s<bits<8> opc, string OpcodeStr, RegisterClass RC,
3377 X86MemOperand x86memop> {
3378 let hasSideEffects = 0, Predicates = [HasERI] in {
3379 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3380 (ins RC:$src1, RC:$src2),
3381 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003382 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003383 def rrb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
3384 (ins RC:$src1, RC:$src2),
3385 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003386 " \t{{sae}, $src2, $src1, $dst|$dst, $src1, $src2, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003387 []>, EVEX_4V, EVEX_B;
3388 let mayLoad = 1 in {
3389 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
3390 (ins RC:$src1, x86memop:$src2),
3391 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003392 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>, EVEX_4V;
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003393 }
3394}
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003395}
3396
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003397defm VRCP28SS : avx512_fp28_s<0xCB, "vrcp28ss", FR32X, f32mem>,
3398 EVEX_CD8<32, CD8VT1>;
3399defm VRCP28SD : avx512_fp28_s<0xCB, "vrcp28sd", FR64X, f64mem>,
3400 VEX_W, EVEX_CD8<64, CD8VT1>;
3401defm VRSQRT28SS : avx512_fp28_s<0xCD, "vrsqrt28ss", FR32X, f32mem>,
3402 EVEX_CD8<32, CD8VT1>;
3403defm VRSQRT28SD : avx512_fp28_s<0xCD, "vrsqrt28sd", FR64X, f64mem>,
3404 VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003405
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003406def : Pat <(v4f32 (int_x86_avx512_rcp28_ss (v4f32 VR128X:$src1),
3407 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3408 FROUND_NO_EXC)),
3409 (COPY_TO_REGCLASS (VRCP28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3410 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3411
3412def : Pat <(v2f64 (int_x86_avx512_rcp28_sd (v2f64 VR128X:$src1),
3413 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3414 FROUND_NO_EXC)),
3415 (COPY_TO_REGCLASS (VRCP28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3416 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3417
3418def : Pat <(v4f32 (int_x86_avx512_rsqrt28_ss (v4f32 VR128X:$src1),
3419 (v4f32 VR128X:$src2), (bc_v4f32 (v4i32 immAllZerosV)), (i8 -1),
3420 FROUND_NO_EXC)),
3421 (COPY_TO_REGCLASS (VRSQRT28SSrrb (COPY_TO_REGCLASS VR128X:$src1, FR32X),
3422 (COPY_TO_REGCLASS VR128X:$src2, FR32X)), VR128X)>;
3423
3424def : Pat <(v2f64 (int_x86_avx512_rsqrt28_sd (v2f64 VR128X:$src1),
3425 (v2f64 VR128X:$src2), (bc_v2f64 (v4i32 immAllZerosV)), (i8 -1),
3426 FROUND_NO_EXC)),
3427 (COPY_TO_REGCLASS (VRSQRT28SDrrb (COPY_TO_REGCLASS VR128X:$src1, FR64X),
3428 (COPY_TO_REGCLASS VR128X:$src2, FR64X)), VR128X)>;
3429
3430/// avx512_fp28_p rcp28ps, rcp28pd, rsqrt28ps, rsqrt28pd
3431multiclass avx512_fp28_p<bits<8> opc, string OpcodeStr,
3432 RegisterClass RC, X86MemOperand x86memop> {
3433 let hasSideEffects = 0, Predicates = [HasERI] in {
3434 def r : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3435 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003436 " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003437 []>, EVEX;
3438 def rb : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
3439 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003440 " \t{{sae}, $src, $dst|$dst, $src, {sae}}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003441 []>, EVEX, EVEX_B;
3442 def m : AVX5128I<opc, MRMSrcMem, (outs RC:$dst), (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003443 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003444 []>, EVEX;
3445 }
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003446}
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003447defm VRSQRT28PSZ : avx512_fp28_p<0xCC, "vrsqrt28ps", VR512, f512mem>,
3448 EVEX_V512, EVEX_CD8<32, CD8VF>;
3449defm VRSQRT28PDZ : avx512_fp28_p<0xCC, "vrsqrt28pd", VR512, f512mem>,
3450 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3451defm VRCP28PSZ : avx512_fp28_p<0xCA, "vrcp28ps", VR512, f512mem>,
3452 EVEX_V512, EVEX_CD8<32, CD8VF>;
3453defm VRCP28PDZ : avx512_fp28_p<0xCA, "vrcp28pd", VR512, f512mem>,
3454 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
3455
3456def : Pat <(v16f32 (int_x86_avx512_rsqrt28_ps (v16f32 VR512:$src),
3457 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3458 (VRSQRT28PSZrb VR512:$src)>;
3459def : Pat <(v8f64 (int_x86_avx512_rsqrt28_pd (v8f64 VR512:$src),
3460 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3461 (VRSQRT28PDZrb VR512:$src)>;
3462
3463def : Pat <(v16f32 (int_x86_avx512_rcp28_ps (v16f32 VR512:$src),
3464 (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1), FROUND_NO_EXC)),
3465 (VRCP28PSZrb VR512:$src)>;
3466def : Pat <(v8f64 (int_x86_avx512_rcp28_pd (v8f64 VR512:$src),
3467 (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1), FROUND_NO_EXC)),
3468 (VRCP28PDZrb VR512:$src)>;
3469
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003470multiclass avx512_sqrt_packed<bits<8> opc, string OpcodeStr, SDNode OpNode,
3471 Intrinsic V16F32Int, Intrinsic V8F64Int,
3472 OpndItins itins_s, OpndItins itins_d> {
3473 def PSZrr :AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003474 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003475 [(set VR512:$dst, (v16f32 (OpNode VR512:$src)))], itins_s.rr>,
3476 EVEX, EVEX_V512;
3477
3478 let mayLoad = 1 in
3479 def PSZrm : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003480 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003481 [(set VR512:$dst,
3482 (OpNode (v16f32 (bitconvert (memopv16f32 addr:$src)))))],
3483 itins_s.rm>, EVEX, EVEX_V512, EVEX_CD8<32, CD8VF>;
3484
3485 def PDZrr : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003486 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003487 [(set VR512:$dst, (v8f64 (OpNode VR512:$src)))], itins_d.rr>,
3488 EVEX, EVEX_V512;
3489
3490 let mayLoad = 1 in
3491 def PDZrm : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
Cameron McInally7b544f02014-02-19 15:16:09 +00003492 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003493 [(set VR512:$dst, (OpNode
3494 (v8f64 (bitconvert (memopv16f32 addr:$src)))))],
3495 itins_d.rm>, EVEX, EVEX_V512, EVEX_CD8<64, CD8VF>;
3496
Craig Topper9dd48c82014-01-02 17:28:14 +00003497let isCodeGenOnly = 1 in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003498 def PSZr_Int : AVX512PSI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3499 !strconcat(OpcodeStr,
3500 "ps\t{$src, $dst|$dst, $src}"),
3501 [(set VR512:$dst, (V16F32Int VR512:$src))]>,
3502 EVEX, EVEX_V512;
3503 def PSZm_Int : AVX512PSI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3504 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
3505 [(set VR512:$dst,
3506 (V16F32Int (memopv16f32 addr:$src)))]>, EVEX,
3507 EVEX_V512, EVEX_CD8<32, CD8VF>;
3508 def PDZr_Int : AVX512PDI<opc, MRMSrcReg, (outs VR512:$dst), (ins VR512:$src),
3509 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
3510 [(set VR512:$dst, (V8F64Int VR512:$src))]>,
3511 EVEX, EVEX_V512, VEX_W;
3512 def PDZm_Int : AVX512PDI<opc, MRMSrcMem, (outs VR512:$dst), (ins f512mem:$src),
3513 !strconcat(OpcodeStr,
3514 "pd\t{$src, $dst|$dst, $src}"),
3515 [(set VR512:$dst, (V8F64Int (memopv8f64 addr:$src)))]>,
Craig Topper9dd48c82014-01-02 17:28:14 +00003516 EVEX, EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
3517} // isCodeGenOnly = 1
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003518}
3519
3520multiclass avx512_sqrt_scalar<bits<8> opc, string OpcodeStr,
3521 Intrinsic F32Int, Intrinsic F64Int,
3522 OpndItins itins_s, OpndItins itins_d> {
3523 def SSZr : SI<opc, MRMSrcReg, (outs FR32X:$dst),
3524 (ins FR32X:$src1, FR32X:$src2),
3525 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003526 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003527 [], itins_s.rr>, XS, EVEX_4V;
Craig Topper9dd48c82014-01-02 17:28:14 +00003528 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003529 def SSZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3530 (ins VR128X:$src1, VR128X:$src2),
3531 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003532 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003533 [(set VR128X:$dst,
3534 (F32Int VR128X:$src1, VR128X:$src2))],
3535 itins_s.rr>, XS, EVEX_4V;
3536 let mayLoad = 1 in {
3537 def SSZm : SI<opc, MRMSrcMem, (outs FR32X:$dst),
3538 (ins FR32X:$src1, f32mem:$src2),
3539 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003540 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003541 [], itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003542 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003543 def SSZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3544 (ins VR128X:$src1, ssmem:$src2),
3545 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003546 "ss\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003547 [(set VR128X:$dst,
3548 (F32Int VR128X:$src1, sse_load_f32:$src2))],
3549 itins_s.rm>, XS, EVEX_4V, EVEX_CD8<32, CD8VT1>;
3550 }
3551 def SDZr : SI<opc, MRMSrcReg, (outs FR64X:$dst),
3552 (ins FR64X:$src1, FR64X:$src2),
3553 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003554 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003555 XD, EVEX_4V, VEX_W;
Craig Topper9dd48c82014-01-02 17:28:14 +00003556 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003557 def SDZr_Int : SIi8<opc, MRMSrcReg, (outs VR128X:$dst),
3558 (ins VR128X:$src1, VR128X:$src2),
3559 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003560 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003561 [(set VR128X:$dst,
3562 (F64Int VR128X:$src1, VR128X:$src2))],
3563 itins_s.rr>, XD, EVEX_4V, VEX_W;
3564 let mayLoad = 1 in {
3565 def SDZm : SI<opc, MRMSrcMem, (outs FR64X:$dst),
3566 (ins FR64X:$src1, f64mem:$src2),
3567 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003568 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"), []>,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003569 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
Craig Topper9dd48c82014-01-02 17:28:14 +00003570 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003571 def SDZm_Int : SIi8<opc, MRMSrcMem, (outs VR128X:$dst),
3572 (ins VR128X:$src1, sdmem:$src2),
3573 !strconcat(OpcodeStr,
Elena Demikhovskycf088092013-12-11 14:31:04 +00003574 "sd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003575 [(set VR128X:$dst,
3576 (F64Int VR128X:$src1, sse_load_f64:$src2))]>,
3577 XD, EVEX_4V, VEX_W, EVEX_CD8<64, CD8VT1>;
3578 }
3579}
3580
3581
3582defm VSQRT : avx512_sqrt_scalar<0x51, "sqrt",
3583 int_x86_avx512_sqrt_ss, int_x86_avx512_sqrt_sd,
3584 SSE_SQRTSS, SSE_SQRTSD>,
3585 avx512_sqrt_packed<0x51, "vsqrt", fsqrt,
3586 int_x86_avx512_sqrt_ps_512, int_x86_avx512_sqrt_pd_512,
3587 SSE_SQRTPS, SSE_SQRTPD>;
3588
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003589let Predicates = [HasAVX512] in {
3590 def : Pat<(f32 (fsqrt FR32X:$src)),
3591 (VSQRTSSZr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
3592 def : Pat<(f32 (fsqrt (load addr:$src))),
3593 (VSQRTSSZm (f32 (IMPLICIT_DEF)), addr:$src)>,
3594 Requires<[OptForSize]>;
3595 def : Pat<(f64 (fsqrt FR64X:$src)),
3596 (VSQRTSDZr (f64 (IMPLICIT_DEF)), FR64X:$src)>;
3597 def : Pat<(f64 (fsqrt (load addr:$src))),
3598 (VSQRTSDZm (f64 (IMPLICIT_DEF)), addr:$src)>,
3599 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003600
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003601 def : Pat<(f32 (X86frsqrt FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003602 (VRSQRT14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003603 def : Pat<(f32 (X86frsqrt (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003604 (VRSQRT14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003605 Requires<[OptForSize]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003606
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003607 def : Pat<(f32 (X86frcp FR32X:$src)),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003608 (VRCP14SSrr (f32 (IMPLICIT_DEF)), FR32X:$src)>;
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003609 def : Pat<(f32 (X86frcp (load addr:$src))),
Elena Demikhovskyb19c9dc2014-01-13 12:55:03 +00003610 (VRCP14SSrm (f32 (IMPLICIT_DEF)), addr:$src)>,
Elena Demikhovskya3a71402013-10-09 08:16:14 +00003611 Requires<[OptForSize]>;
3612
3613 def : Pat<(int_x86_sse_sqrt_ss VR128X:$src),
3614 (COPY_TO_REGCLASS (VSQRTSSZr (f32 (IMPLICIT_DEF)),
3615 (COPY_TO_REGCLASS VR128X:$src, FR32)),
3616 VR128X)>;
3617 def : Pat<(int_x86_sse_sqrt_ss sse_load_f32:$src),
3618 (VSQRTSSZm_Int (v4f32 (IMPLICIT_DEF)), sse_load_f32:$src)>;
3619
3620 def : Pat<(int_x86_sse2_sqrt_sd VR128X:$src),
3621 (COPY_TO_REGCLASS (VSQRTSDZr (f64 (IMPLICIT_DEF)),
3622 (COPY_TO_REGCLASS VR128X:$src, FR64)),
3623 VR128X)>;
3624 def : Pat<(int_x86_sse2_sqrt_sd sse_load_f64:$src),
3625 (VSQRTSDZm_Int (v2f64 (IMPLICIT_DEF)), sse_load_f64:$src)>;
3626}
3627
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003628
3629multiclass avx512_fp_unop_rm<bits<8> opcps, bits<8> opcpd, string OpcodeStr,
3630 X86MemOperand x86memop, RegisterClass RC,
3631 PatFrag mem_frag32, PatFrag mem_frag64,
3632 Intrinsic V4F32Int, Intrinsic V2F64Int,
3633 CD8VForm VForm> {
3634let ExeDomain = SSEPackedSingle in {
3635 // Intrinsic operation, reg.
3636 // Vector intrinsic operation, reg
3637 def PSr : AVX512AIi8<opcps, MRMSrcReg,
3638 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3639 !strconcat(OpcodeStr,
3640 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3641 [(set RC:$dst, (V4F32Int RC:$src1, imm:$src2))]>;
3642
3643 // Vector intrinsic operation, mem
3644 def PSm : AVX512AIi8<opcps, MRMSrcMem,
3645 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3646 !strconcat(OpcodeStr,
3647 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3648 [(set RC:$dst,
3649 (V4F32Int (mem_frag32 addr:$src1),imm:$src2))]>,
3650 EVEX_CD8<32, VForm>;
3651} // ExeDomain = SSEPackedSingle
3652
3653let ExeDomain = SSEPackedDouble in {
3654 // Vector intrinsic operation, reg
3655 def PDr : AVX512AIi8<opcpd, MRMSrcReg,
3656 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3657 !strconcat(OpcodeStr,
3658 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3659 [(set RC:$dst, (V2F64Int RC:$src1, imm:$src2))]>;
3660
3661 // Vector intrinsic operation, mem
3662 def PDm : AVX512AIi8<opcpd, MRMSrcMem,
3663 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3664 !strconcat(OpcodeStr,
3665 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3666 [(set RC:$dst,
3667 (V2F64Int (mem_frag64 addr:$src1),imm:$src2))]>,
3668 EVEX_CD8<64, VForm>;
3669} // ExeDomain = SSEPackedDouble
3670}
3671
3672multiclass avx512_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3673 string OpcodeStr,
3674 Intrinsic F32Int,
3675 Intrinsic F64Int> {
3676let ExeDomain = GenericDomain in {
3677 // Operation, reg.
3678 let hasSideEffects = 0 in
3679 def SSr : AVX512AIi8<opcss, MRMSrcReg,
3680 (outs FR32X:$dst), (ins FR32X:$src1, FR32X:$src2, i32i8imm:$src3),
3681 !strconcat(OpcodeStr,
3682 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3683 []>;
3684
3685 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003686 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003687 def SSr_Int : AVX512AIi8<opcss, MRMSrcReg,
3688 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3689 !strconcat(OpcodeStr,
3690 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3691 [(set VR128X:$dst, (F32Int VR128X:$src1, VR128X:$src2, imm:$src3))]>;
3692
3693 // Intrinsic operation, mem.
3694 def SSm : AVX512AIi8<opcss, MRMSrcMem, (outs VR128X:$dst),
3695 (ins VR128X:$src1, ssmem:$src2, i32i8imm:$src3),
3696 !strconcat(OpcodeStr,
3697 "ss\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3698 [(set VR128X:$dst, (F32Int VR128X:$src1,
3699 sse_load_f32:$src2, imm:$src3))]>,
3700 EVEX_CD8<32, CD8VT1>;
3701
3702 // Operation, reg.
3703 let hasSideEffects = 0 in
3704 def SDr : AVX512AIi8<opcsd, MRMSrcReg,
3705 (outs FR64X:$dst), (ins FR64X:$src1, FR64X:$src2, i32i8imm:$src3),
3706 !strconcat(OpcodeStr,
3707 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3708 []>, VEX_W;
3709
3710 // Intrinsic operation, reg.
Craig Topper9dd48c82014-01-02 17:28:14 +00003711 let isCodeGenOnly = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003712 def SDr_Int : AVX512AIi8<opcsd, MRMSrcReg,
3713 (outs VR128X:$dst), (ins VR128X:$src1, VR128X:$src2, i32i8imm:$src3),
3714 !strconcat(OpcodeStr,
3715 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3716 [(set VR128X:$dst, (F64Int VR128X:$src1, VR128X:$src2, imm:$src3))]>,
3717 VEX_W;
3718
3719 // Intrinsic operation, mem.
3720 def SDm : AVX512AIi8<opcsd, MRMSrcMem,
3721 (outs VR128X:$dst), (ins VR128X:$src1, sdmem:$src2, i32i8imm:$src3),
3722 !strconcat(OpcodeStr,
3723 "sd\t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
3724 [(set VR128X:$dst,
3725 (F64Int VR128X:$src1, sse_load_f64:$src2, imm:$src3))]>,
3726 VEX_W, EVEX_CD8<64, CD8VT1>;
3727} // ExeDomain = GenericDomain
3728}
3729
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003730multiclass avx512_rndscale<bits<8> opc, string OpcodeStr,
3731 X86MemOperand x86memop, RegisterClass RC,
3732 PatFrag mem_frag, Domain d> {
3733let ExeDomain = d in {
3734 // Intrinsic operation, reg.
3735 // Vector intrinsic operation, reg
3736 def r : AVX512AIi8<opc, MRMSrcReg,
3737 (outs RC:$dst), (ins RC:$src1, i32i8imm:$src2),
3738 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003739 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003740 []>, EVEX;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003741
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003742 // Vector intrinsic operation, mem
3743 def m : AVX512AIi8<opc, MRMSrcMem,
3744 (outs RC:$dst), (ins x86memop:$src1, i32i8imm:$src2),
3745 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003746 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003747 []>, EVEX;
3748} // ExeDomain
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003749}
3750
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003751
3752defm VRNDSCALEPSZ : avx512_rndscale<0x08, "vrndscaleps", f512mem, VR512,
3753 memopv16f32, SSEPackedSingle>, EVEX_V512,
3754 EVEX_CD8<32, CD8VF>;
3755
3756def : Pat<(v16f32 (int_x86_avx512_mask_rndscale_ps_512 (v16f32 VR512:$src1),
3757 imm:$src2, (bc_v16f32 (v16i32 immAllZerosV)), (i16 -1),
3758 FROUND_CURRENT)),
3759 (VRNDSCALEPSZr VR512:$src1, imm:$src2)>;
3760
3761
3762defm VRNDSCALEPDZ : avx512_rndscale<0x09, "vrndscalepd", f512mem, VR512,
3763 memopv8f64, SSEPackedDouble>, EVEX_V512,
3764 VEX_W, EVEX_CD8<64, CD8VF>;
3765
3766def : Pat<(v8f64 (int_x86_avx512_mask_rndscale_pd_512 (v8f64 VR512:$src1),
3767 imm:$src2, (bc_v8f64 (v16i32 immAllZerosV)), (i8 -1),
3768 FROUND_CURRENT)),
3769 (VRNDSCALEPDZr VR512:$src1, imm:$src2)>;
3770
3771multiclass avx512_rndscale_scalar<bits<8> opc, string OpcodeStr,
3772 Operand x86memop, RegisterClass RC, Domain d> {
3773let ExeDomain = d in {
3774 def r : AVX512AIi8<opc, MRMSrcReg,
3775 (outs RC:$dst), (ins RC:$src1, RC:$src2, i32i8imm:$src3),
3776 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003777 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003778 []>, EVEX_4V;
3779
3780 def m : AVX512AIi8<opc, MRMSrcMem,
3781 (outs RC:$dst), (ins RC:$src1, x86memop:$src2, i32i8imm:$src3),
3782 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003783 " \t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003784 []>, EVEX_4V;
3785} // ExeDomain
3786}
3787
3788defm VRNDSCALESS : avx512_rndscale_scalar<0x0A, "vrndscaless", ssmem, FR32X,
3789 SSEPackedSingle>, EVEX_CD8<32, CD8VT1>;
3790
3791defm VRNDSCALESD : avx512_rndscale_scalar<0x0B, "vrndscalesd", sdmem, FR64X,
3792 SSEPackedDouble>, EVEX_CD8<64, CD8VT1>;
3793
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003794def : Pat<(ffloor FR32X:$src),
3795 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x1))>;
3796def : Pat<(f64 (ffloor FR64X:$src)),
3797 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x1))>;
3798def : Pat<(f32 (fnearbyint FR32X:$src)),
3799 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0xC))>;
3800def : Pat<(f64 (fnearbyint FR64X:$src)),
3801 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0xC))>;
3802def : Pat<(f32 (fceil FR32X:$src)),
3803 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x2))>;
3804def : Pat<(f64 (fceil FR64X:$src)),
3805 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x2))>;
3806def : Pat<(f32 (frint FR32X:$src)),
3807 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x4))>;
3808def : Pat<(f64 (frint FR64X:$src)),
3809 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x4))>;
3810def : Pat<(f32 (ftrunc FR32X:$src)),
3811 (VRNDSCALESSr (f32 (IMPLICIT_DEF)), FR32X:$src, (i32 0x3))>;
3812def : Pat<(f64 (ftrunc FR64X:$src)),
3813 (VRNDSCALESDr (f64 (IMPLICIT_DEF)), FR64X:$src, (i32 0x3))>;
3814
3815def : Pat<(v16f32 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003816 (VRNDSCALEPSZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003817def : Pat<(v16f32 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003818 (VRNDSCALEPSZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003819def : Pat<(v16f32 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003820 (VRNDSCALEPSZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003821def : Pat<(v16f32 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003822 (VRNDSCALEPSZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003823def : Pat<(v16f32 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003824 (VRNDSCALEPSZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003825
3826def : Pat<(v8f64 (ffloor VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003827 (VRNDSCALEPDZr VR512:$src, (i32 0x1))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003828def : Pat<(v8f64 (fnearbyint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003829 (VRNDSCALEPDZr VR512:$src, (i32 0xC))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003830def : Pat<(v8f64 (fceil VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003831 (VRNDSCALEPDZr VR512:$src, (i32 0x2))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003832def : Pat<(v8f64 (frint VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003833 (VRNDSCALEPDZr VR512:$src, (i32 0x4))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003834def : Pat<(v8f64 (ftrunc VR512:$src)),
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00003835 (VRNDSCALEPDZr VR512:$src, (i32 0x3))>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003836
3837//-------------------------------------------------
3838// Integer truncate and extend operations
3839//-------------------------------------------------
3840
3841multiclass avx512_trunc_sat<bits<8> opc, string OpcodeStr,
3842 RegisterClass dstRC, RegisterClass srcRC,
3843 RegisterClass KRC, X86MemOperand x86memop> {
3844 def rr : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3845 (ins srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003846 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003847 []>, EVEX;
3848
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003849 def rrk : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
3850 (ins KRC:$mask, srcRC:$src),
3851 !strconcat(OpcodeStr,
3852 " \t{$src, ${dst} {${mask}}|${dst} {${mask}}, $src}"),
3853 []>, EVEX, EVEX_K;
3854
3855 def rrkz : AVX512XS8I<opc, MRMDestReg, (outs dstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003856 (ins KRC:$mask, srcRC:$src),
3857 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003858 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003859 []>, EVEX, EVEX_KZ;
3860
3861 def mr : AVX512XS8I<opc, MRMDestMem, (outs), (ins x86memop:$dst, srcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003862 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003863 []>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003864
3865 def mrk : AVX512XS8I<opc, MRMDestMem, (outs),
3866 (ins x86memop:$dst, KRC:$mask, srcRC:$src),
3867 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|${dst} {${mask}}, $src}"),
3868 []>, EVEX, EVEX_K;
3869
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003870}
3871defm VPMOVQB : avx512_trunc_sat<0x32, "vpmovqb", VR128X, VR512, VK8WM,
3872 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3873defm VPMOVSQB : avx512_trunc_sat<0x22, "vpmovsqb", VR128X, VR512, VK8WM,
3874 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3875defm VPMOVUSQB : avx512_trunc_sat<0x12, "vpmovusqb", VR128X, VR512, VK8WM,
3876 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VO>;
3877defm VPMOVQW : avx512_trunc_sat<0x34, "vpmovqw", VR128X, VR512, VK8WM,
3878 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3879defm VPMOVSQW : avx512_trunc_sat<0x24, "vpmovsqw", VR128X, VR512, VK8WM,
3880 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3881defm VPMOVUSQW : avx512_trunc_sat<0x14, "vpmovusqw", VR128X, VR512, VK8WM,
3882 i128mem>, EVEX_V512, EVEX_CD8<16, CD8VQ>;
3883defm VPMOVQD : avx512_trunc_sat<0x35, "vpmovqd", VR256X, VR512, VK8WM,
3884 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3885defm VPMOVSQD : avx512_trunc_sat<0x25, "vpmovsqd", VR256X, VR512, VK8WM,
3886 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3887defm VPMOVUSQD : avx512_trunc_sat<0x15, "vpmovusqd", VR256X, VR512, VK8WM,
3888 i256mem>, EVEX_V512, EVEX_CD8<32, CD8VH>;
3889defm VPMOVDW : avx512_trunc_sat<0x33, "vpmovdw", VR256X, VR512, VK16WM,
3890 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3891defm VPMOVSDW : avx512_trunc_sat<0x23, "vpmovsdw", VR256X, VR512, VK16WM,
3892 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3893defm VPMOVUSDW : avx512_trunc_sat<0x13, "vpmovusdw", VR256X, VR512, VK16WM,
3894 i256mem>, EVEX_V512, EVEX_CD8<16, CD8VH>;
3895defm VPMOVDB : avx512_trunc_sat<0x31, "vpmovdb", VR128X, VR512, VK16WM,
3896 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3897defm VPMOVSDB : avx512_trunc_sat<0x21, "vpmovsdb", VR128X, VR512, VK16WM,
3898 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3899defm VPMOVUSDB : avx512_trunc_sat<0x11, "vpmovusdb", VR128X, VR512, VK16WM,
3900 i128mem>, EVEX_V512, EVEX_CD8<8, CD8VQ>;
3901
3902def : Pat<(v16i8 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQBrr VR512:$src)>;
3903def : Pat<(v8i16 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQWrr VR512:$src)>;
3904def : Pat<(v16i16 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDWrr VR512:$src)>;
3905def : Pat<(v16i8 (X86vtrunc (v16i32 VR512:$src))), (VPMOVDBrr VR512:$src)>;
3906def : Pat<(v8i32 (X86vtrunc (v8i64 VR512:$src))), (VPMOVQDrr VR512:$src)>;
3907
3908def : Pat<(v16i8 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003909 (VPMOVDBrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003910def : Pat<(v16i16 (X86vtruncm VK16WM:$mask, (v16i32 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003911 (VPMOVDWrrkz VK16WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003912def : Pat<(v8i16 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003913 (VPMOVQWrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003914def : Pat<(v8i32 (X86vtruncm VK8WM:$mask, (v8i64 VR512:$src))),
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003915 (VPMOVQDrrkz VK8WM:$mask, VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003916
3917
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003918multiclass avx512_extend<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3919 RegisterClass DstRC, RegisterClass SrcRC, SDNode OpNode,
3920 PatFrag mem_frag, X86MemOperand x86memop,
3921 ValueType OpVT, ValueType InVT> {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003922
3923 def rr : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3924 (ins SrcRC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003925 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003926 [(set DstRC:$dst, (OpVT (OpNode (InVT SrcRC:$src))))]>, EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003927
3928 def rrk : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3929 (ins KRC:$mask, SrcRC:$src),
3930 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
3931 []>, EVEX, EVEX_K;
3932
3933 def rrkz : AVX5128I<opc, MRMSrcReg, (outs DstRC:$dst),
3934 (ins KRC:$mask, SrcRC:$src),
3935 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
3936 []>, EVEX, EVEX_KZ;
3937
3938 let mayLoad = 1 in {
3939 def rm : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003940 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00003941 !strconcat(OpcodeStr," \t{$src, $dst|$dst, $src}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003942 [(set DstRC:$dst,
3943 (OpVT (OpNode (InVT (bitconvert (mem_frag addr:$src))))))]>,
3944 EVEX;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003945
3946 def rmk : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3947 (ins KRC:$mask, x86memop:$src),
3948 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} |$dst {${mask}}, $src}"),
3949 []>,
3950 EVEX, EVEX_K;
3951
3952 def rmkz : AVX5128I<opc, MRMSrcMem, (outs DstRC:$dst),
3953 (ins KRC:$mask, x86memop:$src),
3954 !strconcat(OpcodeStr," \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
3955 []>,
3956 EVEX, EVEX_KZ;
3957 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003958}
3959
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003960defm VPMOVZXBDZ: avx512_extend<0x31, "vpmovzxbd", VK16WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003961 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3962 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003963defm VPMOVZXBQZ: avx512_extend<0x32, "vpmovzxbq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003964 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3965 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003966defm VPMOVZXWDZ: avx512_extend<0x33, "vpmovzxwd", VK16WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003967 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3968 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003969defm VPMOVZXWQZ: avx512_extend<0x34, "vpmovzxwq", VK8WM, VR512, VR128X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003970 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3971 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003972defm VPMOVZXDQZ: avx512_extend<0x35, "vpmovzxdq", VK8WM, VR512, VR256X, X86vzext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003973 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3974 EVEX_CD8<32, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003975
3976defm VPMOVSXBDZ: avx512_extend<0x21, "vpmovsxbd", VK16WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003977 memopv2i64, i128mem, v16i32, v16i8>, EVEX_V512,
3978 EVEX_CD8<8, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003979defm VPMOVSXBQZ: avx512_extend<0x22, "vpmovsxbq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003980 memopv2i64, i128mem, v8i64, v16i8>, EVEX_V512,
3981 EVEX_CD8<8, CD8VO>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003982defm VPMOVSXWDZ: avx512_extend<0x23, "vpmovsxwd", VK16WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003983 memopv4i64, i256mem, v16i32, v16i16>, EVEX_V512,
3984 EVEX_CD8<16, CD8VH>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003985defm VPMOVSXWQZ: avx512_extend<0x24, "vpmovsxwq", VK8WM, VR512, VR128X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003986 memopv2i64, i128mem, v8i64, v8i16>, EVEX_V512,
3987 EVEX_CD8<16, CD8VQ>;
Robert Khasanov189e7fd2014-04-22 11:36:19 +00003988defm VPMOVSXDQZ: avx512_extend<0x25, "vpmovsxdq", VK8WM, VR512, VR256X, X86vsext,
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00003989 memopv4i64, i256mem, v8i64, v8i32>, EVEX_V512,
3990 EVEX_CD8<32, CD8VH>;
3991
3992//===----------------------------------------------------------------------===//
3993// GATHER - SCATTER Operations
3994
3995multiclass avx512_gather<bits<8> opc, string OpcodeStr, RegisterClass KRC,
3996 RegisterClass RC, X86MemOperand memop> {
3997let mayLoad = 1,
3998 Constraints = "@earlyclobber $dst, $src1 = $dst, $mask = $mask_wb" in
3999 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst, KRC:$mask_wb),
4000 (ins RC:$src1, KRC:$mask, memop:$src2),
4001 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004002 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004003 []>, EVEX, EVEX_K;
4004}
Cameron McInally45325962014-03-26 13:50:50 +00004005
4006let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004007defm VGATHERDPDZ : avx512_gather<0x92, "vgatherdpd", VK8WM, VR512, vy64xmem>,
4008 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004009defm VGATHERQPDZ : avx512_gather<0x93, "vgatherqpd", VK8WM, VR512, vz64mem>,
4010 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004011}
4012
4013let ExeDomain = SSEPackedSingle in {
4014defm VGATHERDPSZ : avx512_gather<0x92, "vgatherdps", VK16WM, VR512, vz32mem>,
4015 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004016defm VGATHERQPSZ : avx512_gather<0x93, "vgatherqps", VK8WM, VR256X, vz64mem>,
4017 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004018}
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004019
4020defm VPGATHERDQZ : avx512_gather<0x90, "vpgatherdq", VK8WM, VR512, vy64xmem>,
4021 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4022defm VPGATHERDDZ : avx512_gather<0x90, "vpgatherdd", VK16WM, VR512, vz32mem>,
4023 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4024
4025defm VPGATHERQQZ : avx512_gather<0x91, "vpgatherqq", VK8WM, VR512, vz64mem>,
4026 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4027defm VPGATHERQDZ : avx512_gather<0x91, "vpgatherqd", VK8WM, VR256X, vz64mem>,
4028 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4029
4030multiclass avx512_scatter<bits<8> opc, string OpcodeStr, RegisterClass KRC,
4031 RegisterClass RC, X86MemOperand memop> {
4032let mayStore = 1, Constraints = "$mask = $mask_wb" in
4033 def mr : AVX5128I<opc, MRMDestMem, (outs KRC:$mask_wb),
4034 (ins memop:$dst, KRC:$mask, RC:$src2),
4035 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004036 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004037 []>, EVEX, EVEX_K;
4038}
4039
Cameron McInally45325962014-03-26 13:50:50 +00004040let ExeDomain = SSEPackedDouble in {
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004041defm VSCATTERDPDZ : avx512_scatter<0xA2, "vscatterdpd", VK8WM, VR512, vy64xmem>,
4042 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004043defm VSCATTERQPDZ : avx512_scatter<0xA3, "vscatterqpd", VK8WM, VR512, vz64mem>,
4044 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004045}
4046
4047let ExeDomain = SSEPackedSingle in {
4048defm VSCATTERDPSZ : avx512_scatter<0xA2, "vscatterdps", VK16WM, VR512, vz32mem>,
4049 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004050defm VSCATTERQPSZ : avx512_scatter<0xA3, "vscatterqps", VK8WM, VR256X, vz64mem>,
4051 EVEX_V512, EVEX_CD8<32, CD8VT1>;
Cameron McInally45325962014-03-26 13:50:50 +00004052}
4053
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004054defm VPSCATTERDQZ : avx512_scatter<0xA0, "vpscatterdq", VK8WM, VR512, vy64xmem>,
4055 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4056defm VPSCATTERDDZ : avx512_scatter<0xA0, "vpscatterdd", VK16WM, VR512, vz32mem>,
4057 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4058
4059defm VPSCATTERQQZ : avx512_scatter<0xA1, "vpscatterqq", VK8WM, VR512, vz64mem>,
4060 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VT1>;
4061defm VPSCATTERQDZ : avx512_scatter<0xA1, "vpscatterqd", VK8WM, VR256X, vz64mem>,
4062 EVEX_V512, EVEX_CD8<32, CD8VT1>;
4063
4064//===----------------------------------------------------------------------===//
4065// VSHUFPS - VSHUFPD Operations
4066
4067multiclass avx512_shufp<RegisterClass RC, X86MemOperand x86memop,
4068 ValueType vt, string OpcodeStr, PatFrag mem_frag,
4069 Domain d> {
4070 def rmi : AVX512PIi8<0xC6, MRMSrcMem, (outs RC:$dst),
4071 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4072 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004073 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004074 [(set RC:$dst, (vt (X86Shufp RC:$src1, (mem_frag addr:$src2),
4075 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004076 EVEX_4V, Sched<[WriteShuffleLd, ReadAfterLd]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004077 def rri : AVX512PIi8<0xC6, MRMSrcReg, (outs RC:$dst),
4078 (ins RC:$src1, RC:$src2, i8imm:$src3),
4079 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004080 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004081 [(set RC:$dst, (vt (X86Shufp RC:$src1, RC:$src2,
4082 (i8 imm:$src3))))], d, IIC_SSE_SHUFP>,
Elena Demikhovskyb30371c2013-10-02 06:39:07 +00004083 EVEX_4V, Sched<[WriteShuffle]>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004084}
4085
4086defm VSHUFPSZ : avx512_shufp<VR512, f512mem, v16f32, "vshufps", memopv16f32,
Craig Topper5ccb6172014-02-18 00:21:49 +00004087 SSEPackedSingle>, PS, EVEX_V512, EVEX_CD8<32, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004088defm VSHUFPDZ : avx512_shufp<VR512, f512mem, v8f64, "vshufpd", memopv8f64,
Craig Topperae11aed2014-01-14 07:41:20 +00004089 SSEPackedDouble>, PD, VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004090
Elena Demikhovsky462a2d22013-10-06 06:11:18 +00004091def : Pat<(v16i32 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4092 (VSHUFPSZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4093def : Pat<(v16i32 (X86Shufp VR512:$src1,
4094 (memopv16i32 addr:$src2), (i8 imm:$imm))),
4095 (VSHUFPSZrmi VR512:$src1, addr:$src2, imm:$imm)>;
4096
4097def : Pat<(v8i64 (X86Shufp VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4098 (VSHUFPDZrri VR512:$src1, VR512:$src2, imm:$imm)>;
4099def : Pat<(v8i64 (X86Shufp VR512:$src1,
4100 (memopv8i64 addr:$src2), (i8 imm:$imm))),
4101 (VSHUFPDZrmi VR512:$src1, addr:$src2, imm:$imm)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004102
4103multiclass avx512_alignr<string OpcodeStr, RegisterClass RC,
4104 X86MemOperand x86memop> {
4105 def rri : AVX512AIi8<0x03, MRMSrcReg, (outs RC:$dst),
4106 (ins RC:$src1, RC:$src2, i8imm:$src3),
4107 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004108 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004109 []>, EVEX_4V;
Elena Demikhovsky0a74b7d2013-11-14 11:29:27 +00004110 let mayLoad = 1 in
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004111 def rmi : AVX512AIi8<0x03, MRMSrcMem, (outs RC:$dst),
4112 (ins RC:$src1, x86memop:$src2, i8imm:$src3),
4113 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004114 " \t{$src3, $src2, $src1, $dst|$dst, $src1, $src2, $src3}"),
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004115 []>, EVEX_4V;
4116}
4117defm VALIGND : avx512_alignr<"valignd", VR512, i512mem>,
4118 EVEX_V512, EVEX_CD8<32, CD8VF>;
4119defm VALIGNQ : avx512_alignr<"valignq", VR512, i512mem>,
4120 VEX_W, EVEX_V512, EVEX_CD8<64, CD8VF>;
4121
4122def : Pat<(v16f32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4123 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4124def : Pat<(v8f64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4125 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4126def : Pat<(v16i32 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4127 (VALIGNDrri VR512:$src2, VR512:$src1, imm:$imm)>;
4128def : Pat<(v8i64 (X86PAlignr VR512:$src1, VR512:$src2, (i8 imm:$imm))),
4129 (VALIGNQrri VR512:$src2, VR512:$src1, imm:$imm)>;
4130
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004131// Helper fragments to match sext vXi1 to vXiY.
4132def v16i1sextv16i32 : PatLeaf<(v16i32 (X86vsrai VR512:$src, (i8 31)))>;
4133def v8i1sextv8i64 : PatLeaf<(v8i64 (X86vsrai VR512:$src, (i8 63)))>;
4134
4135multiclass avx512_vpabs<bits<8> opc, string OpcodeStr, ValueType OpVT,
4136 RegisterClass KRC, RegisterClass RC,
4137 X86MemOperand x86memop, X86MemOperand x86scalar_mop,
4138 string BrdcstStr> {
4139 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins RC:$src),
4140 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4141 []>, EVEX;
4142 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4143 !strconcat(OpcodeStr, " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4144 []>, EVEX, EVEX_K;
4145 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst), (ins KRC:$mask, RC:$src),
4146 !strconcat(OpcodeStr,
4147 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4148 []>, EVEX, EVEX_KZ;
4149 let mayLoad = 1 in {
4150 def rm : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4151 (ins x86memop:$src),
4152 !strconcat(OpcodeStr, " \t{$src, $dst|$dst, $src}"),
4153 []>, EVEX;
4154 def rmk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4155 (ins KRC:$mask, x86memop:$src),
4156 !strconcat(OpcodeStr,
4157 " \t{$src, $dst {${mask}}|$dst {${mask}}, $src}"),
4158 []>, EVEX, EVEX_K;
4159 def rmkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4160 (ins KRC:$mask, x86memop:$src),
4161 !strconcat(OpcodeStr,
4162 " \t{$src, $dst {${mask}} {z}|$dst {${mask}} {z}, $src}"),
4163 []>, EVEX, EVEX_KZ;
4164 def rmb : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4165 (ins x86scalar_mop:$src),
4166 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4167 ", $dst|$dst, ${src}", BrdcstStr, "}"),
4168 []>, EVEX, EVEX_B;
4169 def rmbk : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4170 (ins KRC:$mask, x86scalar_mop:$src),
4171 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4172 ", $dst {${mask}}|$dst {${mask}}, ${src}", BrdcstStr, "}"),
4173 []>, EVEX, EVEX_B, EVEX_K;
4174 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs VR512:$dst),
4175 (ins KRC:$mask, x86scalar_mop:$src),
4176 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
4177 ", $dst {${mask}} {z}|$dst {${mask}} {z}, ${src}",
4178 BrdcstStr, "}"),
4179 []>, EVEX, EVEX_B, EVEX_KZ;
4180 }
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004181}
4182
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004183defm VPABSDZ : avx512_vpabs<0x1E, "vpabsd", v16i32, VK16WM, VR512,
4184 i512mem, i32mem, "{1to16}">, EVEX_V512,
4185 EVEX_CD8<32, CD8VF>;
4186defm VPABSQZ : avx512_vpabs<0x1F, "vpabsq", v8i64, VK8WM, VR512,
4187 i512mem, i64mem, "{1to8}">, EVEX_V512, VEX_W,
4188 EVEX_CD8<64, CD8VF>;
4189
4190def : Pat<(xor
4191 (bc_v16i32 (v16i1sextv16i32)),
4192 (bc_v16i32 (add (v16i32 VR512:$src), (v16i1sextv16i32)))),
4193 (VPABSDZrr VR512:$src)>;
4194def : Pat<(xor
4195 (bc_v8i64 (v8i1sextv8i64)),
4196 (bc_v8i64 (add (v8i64 VR512:$src), (v8i1sextv8i64)))),
4197 (VPABSQZrr VR512:$src)>;
Elena Demikhovskyac3e8eb2013-09-17 07:34:34 +00004198
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004199def : Pat<(v16i32 (int_x86_avx512_mask_pabs_d_512 (v16i32 VR512:$src),
4200 (v16i32 immAllZerosV), (i16 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004201 (VPABSDZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004202def : Pat<(v8i64 (int_x86_avx512_mask_pabs_q_512 (v8i64 VR512:$src),
4203 (bc_v8i64 (v16i32 immAllZerosV)), (i8 -1))),
Elena Demikhovskybb2f6b72014-03-27 09:45:08 +00004204 (VPABSQZrr VR512:$src)>;
Elena Demikhovsky172a27c2014-01-08 10:54:22 +00004205
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004206multiclass avx512_conflict<bits<8> opc, string OpcodeStr,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004207 RegisterClass RC, RegisterClass KRC,
4208 X86MemOperand x86memop,
4209 X86MemOperand x86scalar_mop, string BrdcstStr> {
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004210 def rr : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4211 (ins RC:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004212 !strconcat(OpcodeStr, " \t{$src, ${dst} |${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004213 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004214 def rm : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4215 (ins x86memop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004216 !strconcat(OpcodeStr, " \t{$src, ${dst}|${dst}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004217 []>, EVEX;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004218 def rmb : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4219 (ins x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004220 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004221 ", ${dst}|${dst}, ${src}", BrdcstStr, "}"),
4222 []>, EVEX, EVEX_B;
4223 def rrkz : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4224 (ins KRC:$mask, RC:$src),
4225 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004226 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004227 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004228 def rmkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4229 (ins KRC:$mask, x86memop:$src),
4230 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004231 " \t{$src, ${dst} {${mask}} {z}|${dst} {${mask}} {z}, $src}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004232 []>, EVEX, EVEX_KZ;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004233 def rmbkz : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4234 (ins KRC:$mask, x86scalar_mop:$src),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004235 !strconcat(OpcodeStr, " \t{${src}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004236 ", ${dst} {${mask}} {z}|${dst} {${mask}} {z}, ${src}",
4237 BrdcstStr, "}"),
4238 []>, EVEX, EVEX_KZ, EVEX_B;
4239
4240 let Constraints = "$src1 = $dst" in {
4241 def rrk : AVX5128I<opc, MRMSrcReg, (outs RC:$dst),
4242 (ins RC:$src1, KRC:$mask, RC:$src2),
4243 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004244 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004245 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004246 def rmk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4247 (ins RC:$src1, KRC:$mask, x86memop:$src2),
4248 !strconcat(OpcodeStr,
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004249 " \t{$src2, ${dst} {${mask}}|${dst} {${mask}}, $src2}"),
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004250 []>, EVEX, EVEX_K;
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004251 def rmbk : AVX5128I<opc, MRMSrcMem, (outs RC:$dst),
4252 (ins RC:$src1, KRC:$mask, x86scalar_mop:$src2),
Elena Demikhovskya5d38a32014-01-23 14:27:26 +00004253 !strconcat(OpcodeStr, " \t{${src2}", BrdcstStr,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004254 ", ${dst} {${mask}}|${dst} {${mask}}, ${src2}", BrdcstStr, "}"),
4255 []>, EVEX, EVEX_K, EVEX_B;
4256 }
4257}
4258
4259let Predicates = [HasCDI] in {
4260defm VPCONFLICTD : avx512_conflict<0xC4, "vpconflictd", VR512, VK16WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004261 i512mem, i32mem, "{1to16}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004262 EVEX_V512, EVEX_CD8<32, CD8VF>;
4263
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004264
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004265defm VPCONFLICTQ : avx512_conflict<0xC4, "vpconflictq", VR512, VK8WM,
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004266 i512mem, i64mem, "{1to8}">,
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004267 EVEX_V512, VEX_W, EVEX_CD8<64, CD8VF>;
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004268
Elena Demikhovskydacddb02013-11-03 13:46:31 +00004269}
Elena Demikhovsky6270b382013-12-10 11:58:35 +00004270
4271def : Pat<(int_x86_avx512_mask_conflict_d_512 VR512:$src2, VR512:$src1,
4272 GR16:$mask),
4273 (VPCONFLICTDrrk VR512:$src1,
4274 (v16i1 (COPY_TO_REGCLASS GR16:$mask, VK16WM)), VR512:$src2)>;
4275
4276def : Pat<(int_x86_avx512_mask_conflict_q_512 VR512:$src2, VR512:$src1,
4277 GR8:$mask),
4278 (VPCONFLICTQrrk VR512:$src1,
4279 (v8i1 (COPY_TO_REGCLASS GR8:$mask, VK8WM)), VR512:$src2)>;
Elena Demikhovskycf0b9ba2014-04-09 12:37:50 +00004280
4281def : Pat<(store (i1 -1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4282def : Pat<(store (i1 1), addr:$dst), (MOV8mi addr:$dst, (i8 1))>;
4283def : Pat<(store (i1 0), addr:$dst), (MOV8mi addr:$dst, (i8 0))>;
Elena Demikhovskyacc5c9e2014-04-22 14:13:10 +00004284
4285def : Pat<(store VK1:$src, addr:$dst),
4286 (KMOVWmk addr:$dst, (COPY_TO_REGCLASS VK1:$src, VK16))>;
4287
4288def truncstorei1 : PatFrag<(ops node:$val, node:$ptr),
4289 (truncstore node:$val, node:$ptr), [{
4290 return cast<StoreSDNode>(N)->getMemoryVT() == MVT::i1;
4291}]>;
4292
4293def : Pat<(truncstorei1 GR8:$src, addr:$dst),
4294 (MOV8mr addr:$dst, GR8:$src)>;
4295