blob: 8976333412b1893a4d06910ca0823c07adeeed3d [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Matt Arsenault9babdf42016-06-22 20:15:28 +000014class InstSI <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> :
16 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Christian Konig72d5d5c2013-02-21 15:16:44 +000018 field bits<1> VM_CNT = 0;
19 field bits<1> EXP_CNT = 0;
20 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000021
22 field bits<1> SALU = 0;
23 field bits<1> VALU = 0;
24
25 field bits<1> SOP1 = 0;
26 field bits<1> SOP2 = 0;
27 field bits<1> SOPC = 0;
28 field bits<1> SOPK = 0;
29 field bits<1> SOPP = 0;
30
Tom Stellard93fabce2013-10-10 17:11:55 +000031 field bits<1> VOP1 = 0;
32 field bits<1> VOP2 = 0;
33 field bits<1> VOP3 = 0;
34 field bits<1> VOPC = 0;
Sam Kolton3025e7f2016-04-26 13:33:56 +000035 field bits<1> SDWA = 0;
Sam Koltondfa29f72016-03-09 12:29:31 +000036 field bits<1> DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000038 field bits<1> MUBUF = 0;
39 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000040 field bits<1> SMRD = 0;
41 field bits<1> DS = 0;
42 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000043 field bits<1> FLAT = 0;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000044
45 // Whether WQM _must_ be enabled for this instruction.
Michel Danzer494391b2015-02-06 02:51:20 +000046 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000047 field bits<1> VGPRSpill = 0;
Matt Arsenault3354f422016-09-10 01:20:33 +000048 field bits<1> SGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000049
Tom Stellard88e0b252015-10-06 15:57:53 +000050 // This bit tells the assembler to use the 32-bit encoding in case it
51 // is unable to infer the encoding from the operands.
52 field bits<1> VOPAsmPrefer32Bit = 0;
53
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000054 field bits<1> Gather4 = 0;
55
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000056 // Whether WQM _must_ be disabled for this instruction.
57 field bits<1> DisableWQM = 0;
58
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +000059 // Most sopk treat the immediate as a signed 16-bit, however some
60 // use it as unsigned.
61 field bits<1> SOPKZext = 0;
62
Matt Arsenault7b647552016-10-28 21:55:15 +000063 // This is an s_store_dword* instruction that requires a cache flush
64 // on wave termination. It is necessary to distinguish from mayStore
65 // SMEM instructions like the cache flush ones.
66 field bits<1> ScalarStore = 0;
67
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000068 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000069 let TSFlags{0} = VM_CNT;
70 let TSFlags{1} = EXP_CNT;
71 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000072
73 let TSFlags{3} = SALU;
74 let TSFlags{4} = VALU;
75
76 let TSFlags{5} = SOP1;
77 let TSFlags{6} = SOP2;
78 let TSFlags{7} = SOPC;
79 let TSFlags{8} = SOPK;
80 let TSFlags{9} = SOPP;
81
82 let TSFlags{10} = VOP1;
83 let TSFlags{11} = VOP2;
84 let TSFlags{12} = VOP3;
85 let TSFlags{13} = VOPC;
Sam Kolton3025e7f2016-04-26 13:33:56 +000086 let TSFlags{14} = SDWA;
87 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000088
Sam Kolton3025e7f2016-04-26 13:33:56 +000089 let TSFlags{16} = MUBUF;
90 let TSFlags{17} = MTBUF;
91 let TSFlags{18} = SMRD;
92 let TSFlags{19} = DS;
93 let TSFlags{20} = MIMG;
94 let TSFlags{21} = FLAT;
95 let TSFlags{22} = WQM;
96 let TSFlags{23} = VGPRSpill;
Matt Arsenault3354f422016-09-10 01:20:33 +000097 let TSFlags{24} = SGPRSpill;
98 let TSFlags{25} = VOPAsmPrefer32Bit;
99 let TSFlags{26} = Gather4;
100 let TSFlags{27} = DisableWQM;
Matt Arsenault7ccf6cd2016-09-16 21:41:16 +0000101 let TSFlags{28} = SOPKZext;
Matt Arsenault7b647552016-10-28 21:55:15 +0000102 let TSFlags{29} = ScalarStore;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +0000103
Tom Stellardae38f302015-01-14 01:13:19 +0000104 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +0000105
106 field bits<1> DisableSIDecoder = 0;
107 field bits<1> DisableVIDecoder = 0;
108 field bits<1> DisableDecoder = 0;
109
110 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Sam Koltond63d8a72016-09-09 09:37:51 +0000111 let AsmVariantName = AMDGPUAsmVariants.Default;
Tom Stellard75aadc22012-12-11 21:25:42 +0000112}
113
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000114class PseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
115 : InstSI<outs, ins, "", pattern> {
116 let isPseudo = 1;
117 let isCodeGenOnly = 1;
118}
119
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000120class SPseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
121 : PseudoInstSI<outs, ins, pattern> {
122 let SALU = 1;
123}
124
125class VPseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
126 : PseudoInstSI<outs, ins, pattern> {
127 let VALU = 1;
128 let Uses = [EXEC];
129}
130
131class CFPseudoInstSI<dag outs, dag ins, list<dag> pattern = [],
132 bit UseExec = 0, bit DefExec = 0> :
133 SPseudoInstSI<outs, ins, pattern> {
134
135 let Uses = !if(UseExec, [EXEC], []);
136 let Defs = !if(DefExec, [EXEC, SCC], [SCC]);
Matt Arsenault6408c912016-09-16 22:11:18 +0000137 let mayLoad = 0;
138 let mayStore = 0;
139 let hasSideEffects = 0;
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000140}
141
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000142class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000143 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000144 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +0000145}
146
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000147class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000148 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000149 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +0000150}
151
Tom Stellardc0503922015-03-12 21:34:22 +0000152class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000153
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000154class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000155 bits<8> vdst;
156 bits<8> vsrc;
157 bits<2> attrchan;
158 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000159
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000160 let Inst{7-0} = vsrc;
161 let Inst{9-8} = attrchan;
162 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000163 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000164 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000165 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000166}
167
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000168class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000169 bits<8> vdata;
170 bits<4> dmask;
171 bits<1> unorm;
172 bits<1> glc;
173 bits<1> da;
174 bits<1> r128;
175 bits<1> tfe;
176 bits<1> lwe;
177 bits<1> slc;
178 bits<8> vaddr;
179 bits<7> srsrc;
180 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000181
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000182 let Inst{11-8} = dmask;
183 let Inst{12} = unorm;
184 let Inst{13} = glc;
185 let Inst{14} = da;
186 let Inst{15} = r128;
187 let Inst{16} = tfe;
188 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000189 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000190 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000191 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000192 let Inst{39-32} = vaddr;
193 let Inst{47-40} = vdata;
194 let Inst{52-48} = srsrc{6-2};
195 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000196}
197
Matt Arsenault3f981402014-09-15 15:41:53 +0000198class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000199 bits<4> en;
200 bits<6> tgt;
201 bits<1> compr;
202 bits<1> done;
203 bits<1> vm;
204 bits<8> vsrc0;
205 bits<8> vsrc1;
206 bits<8> vsrc2;
207 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000208
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000209 let Inst{3-0} = en;
210 let Inst{9-4} = tgt;
211 let Inst{10} = compr;
212 let Inst{11} = done;
213 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000214 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000215 let Inst{39-32} = vsrc0;
216 let Inst{47-40} = vsrc1;
217 let Inst{55-48} = vsrc2;
218 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000219}
220
221let Uses = [EXEC] in {
222
Marek Olsak5df00d62014-12-07 12:18:57 +0000223class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
224 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000225 let mayLoad = 1;
226 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000227 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000228}
229
230} // End Uses = [EXEC]
231
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000232class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
233 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000234
235 let VM_CNT = 1;
236 let EXP_CNT = 1;
237 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000238 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000239
Tom Stellard1397d492016-02-11 21:45:07 +0000240 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000241 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000242}