blob: 2f63d4ed13b3c805e3d18c2cab31e4de6143c6ee [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Matt Arsenault9babdf42016-06-22 20:15:28 +000014class InstSI <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> :
16 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Christian Konig72d5d5c2013-02-21 15:16:44 +000018 field bits<1> VM_CNT = 0;
19 field bits<1> EXP_CNT = 0;
20 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000021
22 field bits<1> SALU = 0;
23 field bits<1> VALU = 0;
24
25 field bits<1> SOP1 = 0;
26 field bits<1> SOP2 = 0;
27 field bits<1> SOPC = 0;
28 field bits<1> SOPK = 0;
29 field bits<1> SOPP = 0;
30
Tom Stellard93fabce2013-10-10 17:11:55 +000031 field bits<1> VOP1 = 0;
32 field bits<1> VOP2 = 0;
33 field bits<1> VOP3 = 0;
34 field bits<1> VOPC = 0;
Sam Kolton3025e7f2016-04-26 13:33:56 +000035 field bits<1> SDWA = 0;
Sam Koltondfa29f72016-03-09 12:29:31 +000036 field bits<1> DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000038 field bits<1> MUBUF = 0;
39 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000040 field bits<1> SMRD = 0;
41 field bits<1> DS = 0;
42 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000043 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000044 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000045 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000046
Tom Stellard88e0b252015-10-06 15:57:53 +000047 // This bit tells the assembler to use the 32-bit encoding in case it
48 // is unable to infer the encoding from the operands.
49 field bits<1> VOPAsmPrefer32Bit = 0;
50
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000051 field bits<1> Gather4 = 0;
52
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000053 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000054 let TSFlags{0} = VM_CNT;
55 let TSFlags{1} = EXP_CNT;
56 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000057
58 let TSFlags{3} = SALU;
59 let TSFlags{4} = VALU;
60
61 let TSFlags{5} = SOP1;
62 let TSFlags{6} = SOP2;
63 let TSFlags{7} = SOPC;
64 let TSFlags{8} = SOPK;
65 let TSFlags{9} = SOPP;
66
67 let TSFlags{10} = VOP1;
68 let TSFlags{11} = VOP2;
69 let TSFlags{12} = VOP3;
70 let TSFlags{13} = VOPC;
Sam Kolton3025e7f2016-04-26 13:33:56 +000071 let TSFlags{14} = SDWA;
72 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000073
Sam Kolton3025e7f2016-04-26 13:33:56 +000074 let TSFlags{16} = MUBUF;
75 let TSFlags{17} = MTBUF;
76 let TSFlags{18} = SMRD;
77 let TSFlags{19} = DS;
78 let TSFlags{20} = MIMG;
79 let TSFlags{21} = FLAT;
80 let TSFlags{22} = WQM;
81 let TSFlags{23} = VGPRSpill;
82 let TSFlags{24} = VOPAsmPrefer32Bit;
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000083 let TSFlags{25} = Gather4;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000084
Tom Stellardae38f302015-01-14 01:13:19 +000085 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +000086
87 field bits<1> DisableSIDecoder = 0;
88 field bits<1> DisableVIDecoder = 0;
89 field bits<1> DisableDecoder = 0;
90
91 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Tom Stellard75aadc22012-12-11 21:25:42 +000092}
93
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +000094class PseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
95 : InstSI<outs, ins, "", pattern> {
96 let isPseudo = 1;
97 let isCodeGenOnly = 1;
98}
99
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000100class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000101 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000102 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +0000103}
104
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000105class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000106 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000107 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +0000108}
109
Tom Stellardc0503922015-03-12 21:34:22 +0000110class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000111
Marek Olsak5df00d62014-12-07 12:18:57 +0000112let Uses = [EXEC] in {
113
Marek Olsakdc4d2022015-01-15 18:42:44 +0000114class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
115 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000116
Marek Olsak5df00d62014-12-07 12:18:57 +0000117 let mayLoad = 0;
118 let mayStore = 0;
119 let hasSideEffects = 0;
120 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000121 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000122}
123
124class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000125 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000126
Marek Olsakdc4d2022015-01-15 18:42:44 +0000127 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000128 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000129 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000130}
131
Tom Stellard94d2e992014-10-07 23:51:34 +0000132class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000133 VOPAnyCommon <outs, ins, asm, pattern> {
134
Tom Stellard94d2e992014-10-07 23:51:34 +0000135 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000136 let Size = 4;
137}
138
139class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000140 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000141
Marek Olsak5df00d62014-12-07 12:18:57 +0000142 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000143 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000144}
145
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000146class VOP3Common <dag outs, dag ins, string asm = "",
147 list<dag> pattern = [], bit HasMods = 0,
148 bit VOP3Only = 0> :
149 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000150
Tom Stellardb4a313a2014-08-01 00:32:39 +0000151 // Using complex patterns gives VOP3 patterns a very high complexity rating,
152 // but standalone patterns are almost always prefered, so we need to adjust the
153 // priority lower. The goal is to use a high number to reduce complexity to
154 // zero (or less than zero).
155 let AddedComplexity = -1000;
156
Tom Stellard092f3322014-06-17 19:34:46 +0000157 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000158 let VALU = 1;
159
Tom Stellarda90b9522016-02-11 03:28:15 +0000160 let AsmMatchConverter =
161 !if(!eq(VOP3Only,1),
Sam Kolton5f10a132016-05-06 11:31:17 +0000162 "cvtVOP3",
163 !if(!eq(HasMods,1), "cvtVOP3_2_mod", ""));
164
Tom Stellardd7e6f132015-04-08 01:09:26 +0000165 let isCodeGenOnly = 0;
166
Tom Stellardbda32c92014-07-21 17:44:29 +0000167 int Size = 8;
Matt Arsenault1d36b712015-09-26 05:06:48 +0000168
169 // Because SGPRs may be allowed if there are multiple operands, we
170 // need a post-isel hook to insert copies in order to avoid
171 // violating constant bus requirements.
172 let hasPostISelHook = 1;
Tom Stellard092f3322014-06-17 19:34:46 +0000173}
174
Marek Olsak5df00d62014-12-07 12:18:57 +0000175} // End Uses = [EXEC]
176
Christian Konig72d5d5c2013-02-21 15:16:44 +0000177//===----------------------------------------------------------------------===//
178// Scalar operations
179//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000181class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000182 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000183 bits<8> src0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000184
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000185 let Inst{7-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000186 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000187 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000188 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000189}
190
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000191class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000192 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000193 bits<8> src0;
194 bits<8> src1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000195
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000196 let Inst{7-0} = src0;
197 let Inst{15-8} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000198 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000199 let Inst{29-23} = op;
200 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000201}
202
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000203class SOPCe <bits<7> op> : Enc32 {
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000204 bits<8> src0;
205 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000206
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000207 let Inst{7-0} = src0;
208 let Inst{15-8} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000209 let Inst{22-16} = op;
210 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000211}
212
213class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000214 bits <7> sdst;
215 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000216
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000217 let Inst{15-0} = simm16;
218 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000219 let Inst{27-23} = op;
220 let Inst{31-28} = 0xb; //encoding
221}
222
Tom Stellard8980dc32015-04-08 01:09:22 +0000223class SOPK64e <bits<5> op> : Enc64 {
224 bits <7> sdst = 0;
225 bits <16> simm16;
226 bits <32> imm;
227
228 let Inst{15-0} = simm16;
229 let Inst{22-16} = sdst;
230 let Inst{27-23} = op;
231 let Inst{31-28} = 0xb;
232
233 let Inst{63-32} = imm;
234}
235
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000236class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000237 bits <16> simm16;
238
239 let Inst{15-0} = simm16;
240 let Inst{22-16} = op;
241 let Inst{31-23} = 0x17f; // encoding
242}
243
244class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000245 bits<7> sdst;
246 bits<7> sbase;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000247
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000248 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000249 let Inst{14-9} = sbase{6-1};
250 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000251 let Inst{26-22} = op;
252 let Inst{31-27} = 0x18; //encoding
253}
254
Valery Pykhtina4db2242016-03-10 13:06:08 +0000255class SMRD_IMMe <bits<5> op> : SMRDe<op, 1> {
256 bits<8> offset;
257 let Inst{7-0} = offset;
258}
259
260class SMRD_SOFFe <bits<5> op> : SMRDe<op, 0> {
261 bits<8> soff;
262 let Inst{7-0} = soff;
263}
264
265
266
Tom Stellarddee26a22015-08-06 19:28:30 +0000267class SMRD_IMMe_ci <bits<5> op> : Enc64 {
268 bits<7> sdst;
269 bits<7> sbase;
270 bits<32> offset;
271
272 let Inst{7-0} = 0xff;
273 let Inst{8} = 0;
274 let Inst{14-9} = sbase{6-1};
275 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000276 let Inst{26-22} = op;
277 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000278 let Inst{63-32} = offset;
279}
280
Tom Stellardae38f302015-01-14 01:13:19 +0000281let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000282class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
283 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000284 let mayLoad = 0;
285 let mayStore = 0;
286 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000287 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000288 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000289 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000290}
291
Marek Olsak5df00d62014-12-07 12:18:57 +0000292class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
293 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000294
295 let mayLoad = 0;
296 let mayStore = 0;
297 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000298 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000299 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000300 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000301
302 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000303}
304
305class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
306 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000307
Christian Konig72d5d5c2013-02-21 15:16:44 +0000308 let mayLoad = 0;
309 let mayStore = 0;
310 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000311 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000312 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000313 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000314 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000315
316 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000317}
318
Marek Olsak5df00d62014-12-07 12:18:57 +0000319class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
320 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000321
322 let mayLoad = 0;
323 let mayStore = 0;
324 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000325 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000326 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000327
328 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000329}
330
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000331class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000332 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000333
334 let mayLoad = 0;
335 let mayStore = 0;
336 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000337 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000338 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000339
340 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000341}
342
Tom Stellardae38f302015-01-14 01:13:19 +0000343} // let SchedRW = [WriteSALU]
344
Tom Stellardc470c962014-10-01 14:44:42 +0000345class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
346 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000347
348 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000349 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000350 let mayStore = 0;
351 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000352 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000353 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000354 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000355}
356
357//===----------------------------------------------------------------------===//
358// Vector ALU operations
359//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000360
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000361class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000362 bits<8> vdst;
363 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000364
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000365 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000366 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000367 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000368 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000369}
370
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000371class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000372 bits<8> vdst;
373 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000374 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000375
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000376 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000377 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000378 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000379 let Inst{30-25} = op;
380 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000381}
382
Matt Arsenault70120fa2015-02-21 21:29:00 +0000383class VOP2_MADKe <bits<6> op> : Enc64 {
384
385 bits<8> vdst;
386 bits<9> src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000387 bits<8> src1;
388 bits<32> imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000389
390 let Inst{8-0} = src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000391 let Inst{16-9} = src1;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000392 let Inst{24-17} = vdst;
393 let Inst{30-25} = op;
394 let Inst{31} = 0x0; // encoding
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000395 let Inst{63-32} = imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000396}
397
Tom Stellardcc4c8712016-02-16 18:14:56 +0000398class VOP3a <bits<9> op> : Enc64 {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000399 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000400 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000401 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000402 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000403 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000404 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000405 bits<1> clamp;
406 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000407
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000408 let Inst{8} = src0_modifiers{1};
409 let Inst{9} = src1_modifiers{1};
410 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000411 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000412 let Inst{25-17} = op;
413 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000414 let Inst{40-32} = src0;
415 let Inst{49-41} = src1;
416 let Inst{58-50} = src2;
417 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000418 let Inst{61} = src0_modifiers{0};
419 let Inst{62} = src1_modifiers{0};
420 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000421}
422
Tom Stellardcc4c8712016-02-16 18:14:56 +0000423class VOP3e <bits<9> op> : VOP3a <op> {
424 bits<8> vdst;
425
426 let Inst{7-0} = vdst;
427}
428
429// Encoding used for VOPC instructions encoded as VOP3
430// Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst
431class VOP3ce <bits<9> op> : VOP3a <op> {
432 bits<8> sdst;
433
434 let Inst{7-0} = sdst;
435}
436
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000437class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000438 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000439 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000440 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000441 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000442 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000443 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000444 bits<9> src2;
445 bits<7> sdst;
446 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000447
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000448 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000449 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000450 let Inst{25-17} = op;
451 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000452 let Inst{40-32} = src0;
453 let Inst{49-41} = src1;
454 let Inst{58-50} = src2;
455 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000456 let Inst{61} = src0_modifiers{0};
457 let Inst{62} = src1_modifiers{0};
458 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000459}
460
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000461class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000462 bits<9> src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000463 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000464
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000465 let Inst{8-0} = src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000466 let Inst{16-9} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000467 let Inst{24-17} = op;
468 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000469}
470
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000471class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000472 bits<8> vdst;
473 bits<8> vsrc;
474 bits<2> attrchan;
475 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000476
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000477 let Inst{7-0} = vsrc;
478 let Inst{9-8} = attrchan;
479 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000480 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000481 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000482 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000483}
484
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000485class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000486 bits<8> vdst;
487 bits<1> gds;
488 bits<8> addr;
489 bits<8> data0;
490 bits<8> data1;
491 bits<8> offset0;
492 bits<8> offset1;
493
494 let Inst{7-0} = offset0;
495 let Inst{15-8} = offset1;
496 let Inst{17} = gds;
497 let Inst{25-18} = op;
498 let Inst{31-26} = 0x36; //encoding
499 let Inst{39-32} = addr;
500 let Inst{47-40} = data0;
501 let Inst{55-48} = data1;
502 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000503}
504
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000505class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000506 bits<12> offset;
507 bits<1> offen;
508 bits<1> idxen;
509 bits<1> glc;
510 bits<1> addr64;
511 bits<1> lds;
512 bits<8> vaddr;
513 bits<8> vdata;
514 bits<7> srsrc;
515 bits<1> slc;
516 bits<1> tfe;
517 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000518
Tom Stellard6db08eb2013-04-05 23:31:44 +0000519 let Inst{11-0} = offset;
520 let Inst{12} = offen;
521 let Inst{13} = idxen;
522 let Inst{14} = glc;
523 let Inst{15} = addr64;
524 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000525 let Inst{24-18} = op;
526 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000527 let Inst{39-32} = vaddr;
528 let Inst{47-40} = vdata;
529 let Inst{52-48} = srsrc{6-2};
530 let Inst{54} = slc;
531 let Inst{55} = tfe;
532 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000533}
534
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000535class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000536 bits<8> vdata;
537 bits<12> offset;
538 bits<1> offen;
539 bits<1> idxen;
540 bits<1> glc;
541 bits<1> addr64;
542 bits<4> dfmt;
543 bits<3> nfmt;
544 bits<8> vaddr;
545 bits<7> srsrc;
546 bits<1> slc;
547 bits<1> tfe;
548 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000549
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000550 let Inst{11-0} = offset;
551 let Inst{12} = offen;
552 let Inst{13} = idxen;
553 let Inst{14} = glc;
554 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000555 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000556 let Inst{22-19} = dfmt;
557 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000558 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000559 let Inst{39-32} = vaddr;
560 let Inst{47-40} = vdata;
561 let Inst{52-48} = srsrc{6-2};
562 let Inst{54} = slc;
563 let Inst{55} = tfe;
564 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000565}
566
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000567class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000568 bits<8> vdata;
569 bits<4> dmask;
570 bits<1> unorm;
571 bits<1> glc;
572 bits<1> da;
573 bits<1> r128;
574 bits<1> tfe;
575 bits<1> lwe;
576 bits<1> slc;
577 bits<8> vaddr;
578 bits<7> srsrc;
579 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000580
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000581 let Inst{11-8} = dmask;
582 let Inst{12} = unorm;
583 let Inst{13} = glc;
584 let Inst{14} = da;
585 let Inst{15} = r128;
586 let Inst{16} = tfe;
587 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000588 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000589 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000590 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000591 let Inst{39-32} = vaddr;
592 let Inst{47-40} = vdata;
593 let Inst{52-48} = srsrc{6-2};
594 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000595}
596
Matt Arsenault3f981402014-09-15 15:41:53 +0000597class FLATe<bits<7> op> : Enc64 {
598 bits<8> addr;
599 bits<8> data;
600 bits<8> vdst;
601 bits<1> slc;
602 bits<1> glc;
603 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000604
Matt Arsenault3f981402014-09-15 15:41:53 +0000605 // 15-0 is reserved.
606 let Inst{16} = glc;
607 let Inst{17} = slc;
608 let Inst{24-18} = op;
609 let Inst{31-26} = 0x37; // Encoding.
610 let Inst{39-32} = addr;
611 let Inst{47-40} = data;
612 // 54-48 is reserved.
613 let Inst{55} = tfe;
614 let Inst{63-56} = vdst;
615}
616
617class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000618 bits<4> en;
619 bits<6> tgt;
620 bits<1> compr;
621 bits<1> done;
622 bits<1> vm;
623 bits<8> vsrc0;
624 bits<8> vsrc1;
625 bits<8> vsrc2;
626 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000627
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000628 let Inst{3-0} = en;
629 let Inst{9-4} = tgt;
630 let Inst{10} = compr;
631 let Inst{11} = done;
632 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000633 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000634 let Inst{39-32} = vsrc0;
635 let Inst{47-40} = vsrc1;
636 let Inst{55-48} = vsrc2;
637 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000638}
639
640let Uses = [EXEC] in {
641
642class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000643 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000644 VOP1e<op> {
645 let isCodeGenOnly = 0;
646}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000647
648class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000649 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
650 let isCodeGenOnly = 0;
651}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000652
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000653class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000654 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000655
Marek Olsak5df00d62014-12-07 12:18:57 +0000656class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
657 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000658 let mayLoad = 1;
659 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000660 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000661}
662
663} // End Uses = [EXEC]
664
665//===----------------------------------------------------------------------===//
666// Vector I/O operations
667//===----------------------------------------------------------------------===//
668
Marek Olsak5df00d62014-12-07 12:18:57 +0000669class DS <dag outs, dag ins, string asm, list<dag> pattern> :
670 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000671
672 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000673 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000674 let UseNamedOperandTable = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000675 let Uses = [M0, EXEC];
Tom Stellardcf051f42015-03-09 18:49:45 +0000676
677 // Most instruction load and store data, so set this as the default.
678 let mayLoad = 1;
679 let mayStore = 1;
680
681 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000682 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000683 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000684}
685
Marek Olsak5df00d62014-12-07 12:18:57 +0000686class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
687 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000688
689 let VM_CNT = 1;
690 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000691 let MUBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000692 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000693
Matt Arsenault9a072c12014-11-18 23:57:33 +0000694 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000695 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000696 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000697 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000698}
699
Tom Stellard0c238c22014-10-01 14:44:43 +0000700class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
701 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000702
703 let VM_CNT = 1;
704 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000705 let MTBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000706 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000707
Craig Topperc50d64b2014-11-26 00:46:26 +0000708 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000709 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000710 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000711}
712
Matt Arsenault3f981402014-09-15 15:41:53 +0000713class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
714 InstSI<outs, ins, asm, pattern>, FLATe <op> {
715 let FLAT = 1;
716 // Internally, FLAT instruction are executed as both an LDS and a
717 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
718 // and are not considered done until both have been decremented.
719 let VM_CNT = 1;
720 let LGKM_CNT = 1;
721
722 let Uses = [EXEC, FLAT_SCR]; // M0
723
724 let UseNamedOperandTable = 1;
725 let hasSideEffects = 0;
Tom Stellard076ac952015-06-11 14:51:50 +0000726 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000727}
728
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000729class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
730 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000731
732 let VM_CNT = 1;
733 let EXP_CNT = 1;
734 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000735 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000736
Tom Stellard1397d492016-02-11 21:45:07 +0000737 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000738 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000739}