| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // SI Instruction format definitions. |
| 11 | // |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 14 | class InstSI <dag outs, dag ins, string asm = "", |
| 15 | list<dag> pattern = []> : |
| 16 | AMDGPUInst<outs, ins, asm, pattern>, PredicateControl { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 18 | field bits<1> VM_CNT = 0; |
| 19 | field bits<1> EXP_CNT = 0; |
| 20 | field bits<1> LGKM_CNT = 0; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 21 | |
| 22 | field bits<1> SALU = 0; |
| 23 | field bits<1> VALU = 0; |
| 24 | |
| 25 | field bits<1> SOP1 = 0; |
| 26 | field bits<1> SOP2 = 0; |
| 27 | field bits<1> SOPC = 0; |
| 28 | field bits<1> SOPK = 0; |
| 29 | field bits<1> SOPP = 0; |
| 30 | |
| Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 31 | field bits<1> VOP1 = 0; |
| 32 | field bits<1> VOP2 = 0; |
| 33 | field bits<1> VOP3 = 0; |
| 34 | field bits<1> VOPC = 0; |
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 35 | field bits<1> SDWA = 0; |
| Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 36 | field bits<1> DPP = 0; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 37 | |
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 38 | field bits<1> MUBUF = 0; |
| 39 | field bits<1> MTBUF = 0; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 40 | field bits<1> SMRD = 0; |
| 41 | field bits<1> DS = 0; |
| 42 | field bits<1> MIMG = 0; |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 43 | field bits<1> FLAT = 0; |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 44 | field bits<1> WQM = 0; |
| Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 45 | field bits<1> VGPRSpill = 0; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 46 | |
| Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 47 | // This bit tells the assembler to use the 32-bit encoding in case it |
| 48 | // is unable to infer the encoding from the operands. |
| 49 | field bits<1> VOPAsmPrefer32Bit = 0; |
| 50 | |
| Nicolai Haehnle | c06bfa1 | 2016-07-11 21:59:43 +0000 | [diff] [blame] | 51 | field bits<1> Gather4 = 0; |
| 52 | |
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 53 | // These need to be kept in sync with the enum in SIInstrFlags. |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 54 | let TSFlags{0} = VM_CNT; |
| 55 | let TSFlags{1} = EXP_CNT; |
| 56 | let TSFlags{2} = LGKM_CNT; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 57 | |
| 58 | let TSFlags{3} = SALU; |
| 59 | let TSFlags{4} = VALU; |
| 60 | |
| 61 | let TSFlags{5} = SOP1; |
| 62 | let TSFlags{6} = SOP2; |
| 63 | let TSFlags{7} = SOPC; |
| 64 | let TSFlags{8} = SOPK; |
| 65 | let TSFlags{9} = SOPP; |
| 66 | |
| 67 | let TSFlags{10} = VOP1; |
| 68 | let TSFlags{11} = VOP2; |
| 69 | let TSFlags{12} = VOP3; |
| 70 | let TSFlags{13} = VOPC; |
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 71 | let TSFlags{14} = SDWA; |
| 72 | let TSFlags{15} = DPP; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 73 | |
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 74 | let TSFlags{16} = MUBUF; |
| 75 | let TSFlags{17} = MTBUF; |
| 76 | let TSFlags{18} = SMRD; |
| 77 | let TSFlags{19} = DS; |
| 78 | let TSFlags{20} = MIMG; |
| 79 | let TSFlags{21} = FLAT; |
| 80 | let TSFlags{22} = WQM; |
| 81 | let TSFlags{23} = VGPRSpill; |
| 82 | let TSFlags{24} = VOPAsmPrefer32Bit; |
| Nicolai Haehnle | c06bfa1 | 2016-07-11 21:59:43 +0000 | [diff] [blame] | 83 | let TSFlags{25} = Gather4; |
| Matt Arsenault | cb0ac3d | 2014-09-26 17:54:59 +0000 | [diff] [blame] | 84 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 85 | let SchedRW = [Write32Bit]; |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 86 | |
| 87 | field bits<1> DisableSIDecoder = 0; |
| 88 | field bits<1> DisableVIDecoder = 0; |
| 89 | field bits<1> DisableDecoder = 0; |
| 90 | |
| 91 | let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1); |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 92 | } |
| 93 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame^] | 94 | class PseudoInstSI<dag outs, dag ins, list<dag> pattern = []> |
| 95 | : InstSI<outs, ins, "", pattern> { |
| 96 | let isPseudo = 1; |
| 97 | let isCodeGenOnly = 1; |
| 98 | } |
| 99 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 100 | class Enc32 { |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 101 | field bits<32> Inst; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 102 | int Size = 4; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 103 | } |
| 104 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 105 | class Enc64 { |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 106 | field bits<64> Inst; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 107 | int Size = 8; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 108 | } |
| 109 | |
| Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 110 | class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">; |
| Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 111 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 112 | let Uses = [EXEC] in { |
| 113 | |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 114 | class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> : |
| 115 | InstSI <outs, ins, asm, pattern> { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 116 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 117 | let mayLoad = 0; |
| 118 | let mayStore = 0; |
| 119 | let hasSideEffects = 0; |
| 120 | let UseNamedOperandTable = 1; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 121 | let VALU = 1; |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | class VOPCCommon <dag ins, string asm, list<dag> pattern> : |
| Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 125 | VOPAnyCommon <(outs), ins, asm, pattern> { |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 126 | |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 127 | let VOPC = 1; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 128 | let Size = 4; |
| Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 129 | let Defs = [VCC]; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 130 | } |
| 131 | |
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 132 | class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> : |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 133 | VOPAnyCommon <outs, ins, asm, pattern> { |
| 134 | |
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 135 | let VOP1 = 1; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 136 | let Size = 4; |
| 137 | } |
| 138 | |
| 139 | class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> : |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 140 | VOPAnyCommon <outs, ins, asm, pattern> { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 141 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 142 | let VOP2 = 1; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 143 | let Size = 4; |
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 144 | } |
| 145 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame^] | 146 | class VOP3Common <dag outs, dag ins, string asm = "", |
| 147 | list<dag> pattern = [], bit HasMods = 0, |
| 148 | bit VOP3Only = 0> : |
| 149 | VOPAnyCommon <outs, ins, asm, pattern> { |
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 150 | |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 151 | // Using complex patterns gives VOP3 patterns a very high complexity rating, |
| 152 | // but standalone patterns are almost always prefered, so we need to adjust the |
| 153 | // priority lower. The goal is to use a high number to reduce complexity to |
| 154 | // zero (or less than zero). |
| 155 | let AddedComplexity = -1000; |
| 156 | |
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 157 | let VOP3 = 1; |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 158 | let VALU = 1; |
| 159 | |
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 160 | let AsmMatchConverter = |
| 161 | !if(!eq(VOP3Only,1), |
| Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 162 | "cvtVOP3", |
| 163 | !if(!eq(HasMods,1), "cvtVOP3_2_mod", "")); |
| 164 | |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 165 | let isCodeGenOnly = 0; |
| 166 | |
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 167 | int Size = 8; |
| Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 168 | |
| 169 | // Because SGPRs may be allowed if there are multiple operands, we |
| 170 | // need a post-isel hook to insert copies in order to avoid |
| 171 | // violating constant bus requirements. |
| 172 | let hasPostISelHook = 1; |
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 173 | } |
| 174 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 175 | } // End Uses = [EXEC] |
| 176 | |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 177 | //===----------------------------------------------------------------------===// |
| 178 | // Scalar operations |
| 179 | //===----------------------------------------------------------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 180 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 181 | class SOP1e <bits<8> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 182 | bits<7> sdst; |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 183 | bits<8> src0; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 184 | |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 185 | let Inst{7-0} = src0; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 186 | let Inst{15-8} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 187 | let Inst{22-16} = sdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 188 | let Inst{31-23} = 0x17d; //encoding; |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 189 | } |
| 190 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 191 | class SOP2e <bits<7> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 192 | bits<7> sdst; |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 193 | bits<8> src0; |
| 194 | bits<8> src1; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 195 | |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 196 | let Inst{7-0} = src0; |
| 197 | let Inst{15-8} = src1; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 198 | let Inst{22-16} = sdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 199 | let Inst{29-23} = op; |
| 200 | let Inst{31-30} = 0x2; // encoding |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 201 | } |
| 202 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 203 | class SOPCe <bits<7> op> : Enc32 { |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 204 | bits<8> src0; |
| 205 | bits<8> src1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 206 | |
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 207 | let Inst{7-0} = src0; |
| 208 | let Inst{15-8} = src1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 209 | let Inst{22-16} = op; |
| 210 | let Inst{31-23} = 0x17e; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 211 | } |
| 212 | |
| 213 | class SOPKe <bits<5> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 214 | bits <7> sdst; |
| 215 | bits <16> simm16; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 216 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 217 | let Inst{15-0} = simm16; |
| 218 | let Inst{22-16} = sdst; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 219 | let Inst{27-23} = op; |
| 220 | let Inst{31-28} = 0xb; //encoding |
| 221 | } |
| 222 | |
| Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 223 | class SOPK64e <bits<5> op> : Enc64 { |
| 224 | bits <7> sdst = 0; |
| 225 | bits <16> simm16; |
| 226 | bits <32> imm; |
| 227 | |
| 228 | let Inst{15-0} = simm16; |
| 229 | let Inst{22-16} = sdst; |
| 230 | let Inst{27-23} = op; |
| 231 | let Inst{31-28} = 0xb; |
| 232 | |
| 233 | let Inst{63-32} = imm; |
| 234 | } |
| 235 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 236 | class SOPPe <bits<7> op> : Enc32 { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 237 | bits <16> simm16; |
| 238 | |
| 239 | let Inst{15-0} = simm16; |
| 240 | let Inst{22-16} = op; |
| 241 | let Inst{31-23} = 0x17f; // encoding |
| 242 | } |
| 243 | |
| 244 | class SMRDe <bits<5> op, bits<1> imm> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 245 | bits<7> sdst; |
| 246 | bits<7> sbase; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 247 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 248 | let Inst{8} = imm; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 249 | let Inst{14-9} = sbase{6-1}; |
| 250 | let Inst{21-15} = sdst; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 251 | let Inst{26-22} = op; |
| 252 | let Inst{31-27} = 0x18; //encoding |
| 253 | } |
| 254 | |
| Valery Pykhtin | a4db224 | 2016-03-10 13:06:08 +0000 | [diff] [blame] | 255 | class SMRD_IMMe <bits<5> op> : SMRDe<op, 1> { |
| 256 | bits<8> offset; |
| 257 | let Inst{7-0} = offset; |
| 258 | } |
| 259 | |
| 260 | class SMRD_SOFFe <bits<5> op> : SMRDe<op, 0> { |
| 261 | bits<8> soff; |
| 262 | let Inst{7-0} = soff; |
| 263 | } |
| 264 | |
| 265 | |
| 266 | |
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 267 | class SMRD_IMMe_ci <bits<5> op> : Enc64 { |
| 268 | bits<7> sdst; |
| 269 | bits<7> sbase; |
| 270 | bits<32> offset; |
| 271 | |
| 272 | let Inst{7-0} = 0xff; |
| 273 | let Inst{8} = 0; |
| 274 | let Inst{14-9} = sbase{6-1}; |
| 275 | let Inst{21-15} = sdst; |
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 276 | let Inst{26-22} = op; |
| 277 | let Inst{31-27} = 0x18; //encoding |
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 278 | let Inst{63-32} = offset; |
| 279 | } |
| 280 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 281 | let SchedRW = [WriteSALU] in { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 282 | class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> : |
| 283 | InstSI<outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 284 | let mayLoad = 0; |
| 285 | let mayStore = 0; |
| 286 | let hasSideEffects = 0; |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 287 | let isCodeGenOnly = 0; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 288 | let SALU = 1; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 289 | let SOP1 = 1; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 290 | } |
| 291 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 292 | class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> : |
| 293 | InstSI <outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 294 | |
| 295 | let mayLoad = 0; |
| 296 | let mayStore = 0; |
| 297 | let hasSideEffects = 0; |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 298 | let isCodeGenOnly = 0; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 299 | let SALU = 1; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 300 | let SOP2 = 1; |
| Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 301 | |
| 302 | let UseNamedOperandTable = 1; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 306 | InstSI<outs, ins, asm, pattern>, SOPCe <op> { |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 307 | |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 308 | let mayLoad = 0; |
| 309 | let mayStore = 0; |
| 310 | let hasSideEffects = 0; |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 311 | let SALU = 1; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 312 | let SOPC = 1; |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 313 | let isCodeGenOnly = 0; |
| Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 314 | let Defs = [SCC]; |
| Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 315 | |
| 316 | let UseNamedOperandTable = 1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 317 | } |
| 318 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 319 | class SOPK <dag outs, dag ins, string asm, list<dag> pattern> : |
| 320 | InstSI <outs, ins , asm, pattern> { |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 321 | |
| 322 | let mayLoad = 0; |
| 323 | let mayStore = 0; |
| 324 | let hasSideEffects = 0; |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 325 | let SALU = 1; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 326 | let SOPK = 1; |
| Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 327 | |
| 328 | let UseNamedOperandTable = 1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 329 | } |
| 330 | |
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 331 | class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> : |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 332 | InstSI <(outs), ins, asm, pattern >, SOPPe <op> { |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 333 | |
| 334 | let mayLoad = 0; |
| 335 | let mayStore = 0; |
| 336 | let hasSideEffects = 0; |
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 337 | let SALU = 1; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 338 | let SOPP = 1; |
| Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 339 | |
| 340 | let UseNamedOperandTable = 1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 341 | } |
| 342 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 343 | } // let SchedRW = [WriteSALU] |
| 344 | |
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 345 | class SMRD <dag outs, dag ins, string asm, list<dag> pattern> : |
| 346 | InstSI<outs, ins, asm, pattern> { |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 347 | |
| 348 | let LGKM_CNT = 1; |
| Michel Danzer | 20680b1 | 2013-08-16 16:19:24 +0000 | [diff] [blame] | 349 | let SMRD = 1; |
| Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 350 | let mayStore = 0; |
| 351 | let mayLoad = 1; |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 352 | let hasSideEffects = 0; |
| Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 353 | let UseNamedOperandTable = 1; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 354 | let SchedRW = [WriteSMEM]; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 355 | } |
| 356 | |
| 357 | //===----------------------------------------------------------------------===// |
| 358 | // Vector ALU operations |
| 359 | //===----------------------------------------------------------------------===// |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 360 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 361 | class VOP1e <bits<8> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 362 | bits<8> vdst; |
| 363 | bits<9> src0; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 364 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 365 | let Inst{8-0} = src0; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 366 | let Inst{16-9} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 367 | let Inst{24-17} = vdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 368 | let Inst{31-25} = 0x3f; //encoding |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 369 | } |
| 370 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 371 | class VOP2e <bits<6> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 372 | bits<8> vdst; |
| 373 | bits<9> src0; |
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 374 | bits<8> src1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 375 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 376 | let Inst{8-0} = src0; |
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 377 | let Inst{16-9} = src1; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 378 | let Inst{24-17} = vdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 379 | let Inst{30-25} = op; |
| 380 | let Inst{31} = 0x0; //encoding |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 381 | } |
| 382 | |
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 383 | class VOP2_MADKe <bits<6> op> : Enc64 { |
| 384 | |
| 385 | bits<8> vdst; |
| 386 | bits<9> src0; |
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 387 | bits<8> src1; |
| 388 | bits<32> imm; |
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 389 | |
| 390 | let Inst{8-0} = src0; |
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 391 | let Inst{16-9} = src1; |
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 392 | let Inst{24-17} = vdst; |
| 393 | let Inst{30-25} = op; |
| 394 | let Inst{31} = 0x0; // encoding |
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 395 | let Inst{63-32} = imm; |
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 396 | } |
| 397 | |
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 398 | class VOP3a <bits<9> op> : Enc64 { |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 399 | bits<2> src0_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 400 | bits<9> src0; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 401 | bits<2> src1_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 402 | bits<9> src1; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 403 | bits<2> src2_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 404 | bits<9> src2; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 405 | bits<1> clamp; |
| 406 | bits<2> omod; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 407 | |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 408 | let Inst{8} = src0_modifiers{1}; |
| 409 | let Inst{9} = src1_modifiers{1}; |
| 410 | let Inst{10} = src2_modifiers{1}; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 411 | let Inst{11} = clamp; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 412 | let Inst{25-17} = op; |
| 413 | let Inst{31-26} = 0x34; //encoding |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 414 | let Inst{40-32} = src0; |
| 415 | let Inst{49-41} = src1; |
| 416 | let Inst{58-50} = src2; |
| 417 | let Inst{60-59} = omod; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 418 | let Inst{61} = src0_modifiers{0}; |
| 419 | let Inst{62} = src1_modifiers{0}; |
| 420 | let Inst{63} = src2_modifiers{0}; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 421 | } |
| 422 | |
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 423 | class VOP3e <bits<9> op> : VOP3a <op> { |
| 424 | bits<8> vdst; |
| 425 | |
| 426 | let Inst{7-0} = vdst; |
| 427 | } |
| 428 | |
| 429 | // Encoding used for VOPC instructions encoded as VOP3 |
| 430 | // Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst |
| 431 | class VOP3ce <bits<9> op> : VOP3a <op> { |
| 432 | bits<8> sdst; |
| 433 | |
| 434 | let Inst{7-0} = sdst; |
| 435 | } |
| 436 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 437 | class VOP3be <bits<9> op> : Enc64 { |
| Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 438 | bits<8> vdst; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 439 | bits<2> src0_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 440 | bits<9> src0; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 441 | bits<2> src1_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 442 | bits<9> src1; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 443 | bits<2> src2_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 444 | bits<9> src2; |
| 445 | bits<7> sdst; |
| 446 | bits<2> omod; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 447 | |
| Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 448 | let Inst{7-0} = vdst; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 449 | let Inst{14-8} = sdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 450 | let Inst{25-17} = op; |
| 451 | let Inst{31-26} = 0x34; //encoding |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 452 | let Inst{40-32} = src0; |
| 453 | let Inst{49-41} = src1; |
| 454 | let Inst{58-50} = src2; |
| 455 | let Inst{60-59} = omod; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 456 | let Inst{61} = src0_modifiers{0}; |
| 457 | let Inst{62} = src1_modifiers{0}; |
| 458 | let Inst{63} = src2_modifiers{0}; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 459 | } |
| 460 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 461 | class VOPCe <bits<8> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 462 | bits<9> src0; |
| Valery Pykhtin | a7f480b | 2016-03-11 14:53:28 +0000 | [diff] [blame] | 463 | bits<8> src1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 464 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 465 | let Inst{8-0} = src0; |
| Valery Pykhtin | a7f480b | 2016-03-11 14:53:28 +0000 | [diff] [blame] | 466 | let Inst{16-9} = src1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 467 | let Inst{24-17} = op; |
| 468 | let Inst{31-25} = 0x3e; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 469 | } |
| 470 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 471 | class VINTRPe <bits<2> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 472 | bits<8> vdst; |
| 473 | bits<8> vsrc; |
| 474 | bits<2> attrchan; |
| 475 | bits<6> attr; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 476 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 477 | let Inst{7-0} = vsrc; |
| 478 | let Inst{9-8} = attrchan; |
| 479 | let Inst{15-10} = attr; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 480 | let Inst{17-16} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 481 | let Inst{25-18} = vdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 482 | let Inst{31-26} = 0x32; // encoding |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 483 | } |
| 484 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 485 | class DSe <bits<8> op> : Enc64 { |
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 486 | bits<8> vdst; |
| 487 | bits<1> gds; |
| 488 | bits<8> addr; |
| 489 | bits<8> data0; |
| 490 | bits<8> data1; |
| 491 | bits<8> offset0; |
| 492 | bits<8> offset1; |
| 493 | |
| 494 | let Inst{7-0} = offset0; |
| 495 | let Inst{15-8} = offset1; |
| 496 | let Inst{17} = gds; |
| 497 | let Inst{25-18} = op; |
| 498 | let Inst{31-26} = 0x36; //encoding |
| 499 | let Inst{39-32} = addr; |
| 500 | let Inst{47-40} = data0; |
| 501 | let Inst{55-48} = data1; |
| 502 | let Inst{63-56} = vdst; |
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 503 | } |
| 504 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 505 | class MUBUFe <bits<7> op> : Enc64 { |
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 506 | bits<12> offset; |
| 507 | bits<1> offen; |
| 508 | bits<1> idxen; |
| 509 | bits<1> glc; |
| 510 | bits<1> addr64; |
| 511 | bits<1> lds; |
| 512 | bits<8> vaddr; |
| 513 | bits<8> vdata; |
| 514 | bits<7> srsrc; |
| 515 | bits<1> slc; |
| 516 | bits<1> tfe; |
| 517 | bits<8> soffset; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 518 | |
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 519 | let Inst{11-0} = offset; |
| 520 | let Inst{12} = offen; |
| 521 | let Inst{13} = idxen; |
| 522 | let Inst{14} = glc; |
| 523 | let Inst{15} = addr64; |
| 524 | let Inst{16} = lds; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 525 | let Inst{24-18} = op; |
| 526 | let Inst{31-26} = 0x38; //encoding |
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 527 | let Inst{39-32} = vaddr; |
| 528 | let Inst{47-40} = vdata; |
| 529 | let Inst{52-48} = srsrc{6-2}; |
| 530 | let Inst{54} = slc; |
| 531 | let Inst{55} = tfe; |
| 532 | let Inst{63-56} = soffset; |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 533 | } |
| 534 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 535 | class MTBUFe <bits<3> op> : Enc64 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 536 | bits<8> vdata; |
| 537 | bits<12> offset; |
| 538 | bits<1> offen; |
| 539 | bits<1> idxen; |
| 540 | bits<1> glc; |
| 541 | bits<1> addr64; |
| 542 | bits<4> dfmt; |
| 543 | bits<3> nfmt; |
| 544 | bits<8> vaddr; |
| 545 | bits<7> srsrc; |
| 546 | bits<1> slc; |
| 547 | bits<1> tfe; |
| 548 | bits<8> soffset; |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 549 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 550 | let Inst{11-0} = offset; |
| 551 | let Inst{12} = offen; |
| 552 | let Inst{13} = idxen; |
| 553 | let Inst{14} = glc; |
| 554 | let Inst{15} = addr64; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 555 | let Inst{18-16} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 556 | let Inst{22-19} = dfmt; |
| 557 | let Inst{25-23} = nfmt; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 558 | let Inst{31-26} = 0x3a; //encoding |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 559 | let Inst{39-32} = vaddr; |
| 560 | let Inst{47-40} = vdata; |
| 561 | let Inst{52-48} = srsrc{6-2}; |
| 562 | let Inst{54} = slc; |
| 563 | let Inst{55} = tfe; |
| 564 | let Inst{63-56} = soffset; |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 565 | } |
| 566 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 567 | class MIMGe <bits<7> op> : Enc64 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 568 | bits<8> vdata; |
| 569 | bits<4> dmask; |
| 570 | bits<1> unorm; |
| 571 | bits<1> glc; |
| 572 | bits<1> da; |
| 573 | bits<1> r128; |
| 574 | bits<1> tfe; |
| 575 | bits<1> lwe; |
| 576 | bits<1> slc; |
| 577 | bits<8> vaddr; |
| 578 | bits<7> srsrc; |
| 579 | bits<7> ssamp; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 580 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 581 | let Inst{11-8} = dmask; |
| 582 | let Inst{12} = unorm; |
| 583 | let Inst{13} = glc; |
| 584 | let Inst{14} = da; |
| 585 | let Inst{15} = r128; |
| 586 | let Inst{16} = tfe; |
| 587 | let Inst{17} = lwe; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 588 | let Inst{24-18} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 589 | let Inst{25} = slc; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 590 | let Inst{31-26} = 0x3c; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 591 | let Inst{39-32} = vaddr; |
| 592 | let Inst{47-40} = vdata; |
| 593 | let Inst{52-48} = srsrc{6-2}; |
| 594 | let Inst{57-53} = ssamp{6-2}; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 595 | } |
| 596 | |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 597 | class FLATe<bits<7> op> : Enc64 { |
| 598 | bits<8> addr; |
| 599 | bits<8> data; |
| 600 | bits<8> vdst; |
| 601 | bits<1> slc; |
| 602 | bits<1> glc; |
| 603 | bits<1> tfe; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 604 | |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 605 | // 15-0 is reserved. |
| 606 | let Inst{16} = glc; |
| 607 | let Inst{17} = slc; |
| 608 | let Inst{24-18} = op; |
| 609 | let Inst{31-26} = 0x37; // Encoding. |
| 610 | let Inst{39-32} = addr; |
| 611 | let Inst{47-40} = data; |
| 612 | // 54-48 is reserved. |
| 613 | let Inst{55} = tfe; |
| 614 | let Inst{63-56} = vdst; |
| 615 | } |
| 616 | |
| 617 | class EXPe : Enc64 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 618 | bits<4> en; |
| 619 | bits<6> tgt; |
| 620 | bits<1> compr; |
| 621 | bits<1> done; |
| 622 | bits<1> vm; |
| 623 | bits<8> vsrc0; |
| 624 | bits<8> vsrc1; |
| 625 | bits<8> vsrc2; |
| 626 | bits<8> vsrc3; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 627 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 628 | let Inst{3-0} = en; |
| 629 | let Inst{9-4} = tgt; |
| 630 | let Inst{10} = compr; |
| 631 | let Inst{11} = done; |
| 632 | let Inst{12} = vm; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 633 | let Inst{31-26} = 0x3e; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 634 | let Inst{39-32} = vsrc0; |
| 635 | let Inst{47-40} = vsrc1; |
| 636 | let Inst{55-48} = vsrc2; |
| 637 | let Inst{63-56} = vsrc3; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 638 | } |
| 639 | |
| 640 | let Uses = [EXEC] in { |
| 641 | |
| 642 | class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 643 | VOP1Common <outs, ins, asm, pattern>, |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 644 | VOP1e<op> { |
| 645 | let isCodeGenOnly = 0; |
| 646 | } |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 647 | |
| 648 | class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 649 | VOP2Common <outs, ins, asm, pattern>, VOP2e<op> { |
| 650 | let isCodeGenOnly = 0; |
| 651 | } |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 652 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 653 | class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> : |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 654 | VOPCCommon <ins, asm, pattern>, VOPCe <op>; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 655 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 656 | class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> : |
| 657 | InstSI <outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 658 | let mayLoad = 1; |
| 659 | let mayStore = 0; |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 660 | let hasSideEffects = 0; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 661 | } |
| 662 | |
| 663 | } // End Uses = [EXEC] |
| 664 | |
| 665 | //===----------------------------------------------------------------------===// |
| 666 | // Vector I/O operations |
| 667 | //===----------------------------------------------------------------------===// |
| 668 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 669 | class DS <dag outs, dag ins, string asm, list<dag> pattern> : |
| 670 | InstSI <outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 671 | |
| 672 | let LGKM_CNT = 1; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 673 | let DS = 1; |
| Matt Arsenault | 1eb1830 | 2014-07-29 21:00:56 +0000 | [diff] [blame] | 674 | let UseNamedOperandTable = 1; |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 675 | let Uses = [M0, EXEC]; |
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 676 | |
| 677 | // Most instruction load and store data, so set this as the default. |
| 678 | let mayLoad = 1; |
| 679 | let mayStore = 1; |
| 680 | |
| 681 | let hasSideEffects = 0; |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 682 | let AsmMatchConverter = "cvtDS"; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 683 | let SchedRW = [WriteLDS]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 684 | } |
| 685 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 686 | class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> : |
| 687 | InstSI<outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 688 | |
| 689 | let VM_CNT = 1; |
| 690 | let EXP_CNT = 1; |
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 691 | let MUBUF = 1; |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 692 | let Uses = [EXEC]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 693 | |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 694 | let hasSideEffects = 0; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 695 | let UseNamedOperandTable = 1; |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 696 | let AsmMatchConverter = "cvtMubuf"; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 697 | let SchedRW = [WriteVMEM]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 698 | } |
| 699 | |
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 700 | class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> : |
| 701 | InstSI<outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 702 | |
| 703 | let VM_CNT = 1; |
| 704 | let EXP_CNT = 1; |
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 705 | let MTBUF = 1; |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 706 | let Uses = [EXEC]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 707 | |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 708 | let hasSideEffects = 0; |
| Matt Arsenault | 5c4d840 | 2014-09-15 15:41:43 +0000 | [diff] [blame] | 709 | let UseNamedOperandTable = 1; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 710 | let SchedRW = [WriteVMEM]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 711 | } |
| 712 | |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 713 | class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| 714 | InstSI<outs, ins, asm, pattern>, FLATe <op> { |
| 715 | let FLAT = 1; |
| 716 | // Internally, FLAT instruction are executed as both an LDS and a |
| 717 | // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT |
| 718 | // and are not considered done until both have been decremented. |
| 719 | let VM_CNT = 1; |
| 720 | let LGKM_CNT = 1; |
| 721 | |
| 722 | let Uses = [EXEC, FLAT_SCR]; // M0 |
| 723 | |
| 724 | let UseNamedOperandTable = 1; |
| 725 | let hasSideEffects = 0; |
| Tom Stellard | 076ac95 | 2015-06-11 14:51:50 +0000 | [diff] [blame] | 726 | let SchedRW = [WriteVMEM]; |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 727 | } |
| 728 | |
| Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 729 | class MIMG <dag outs, dag ins, string asm, list<dag> pattern> : |
| 730 | InstSI <outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 731 | |
| 732 | let VM_CNT = 1; |
| 733 | let EXP_CNT = 1; |
| 734 | let MIMG = 1; |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 735 | let Uses = [EXEC]; |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 736 | |
| Tom Stellard | 1397d49 | 2016-02-11 21:45:07 +0000 | [diff] [blame] | 737 | let UseNamedOperandTable = 1; |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 738 | let hasSideEffects = 0; // XXX ???? |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 739 | } |