blob: 5502777fb312d0477313d8b8bec5968b009b13b1 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Matt Arsenault9babdf42016-06-22 20:15:28 +000014class InstSI <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> :
16 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Christian Konig72d5d5c2013-02-21 15:16:44 +000018 field bits<1> VM_CNT = 0;
19 field bits<1> EXP_CNT = 0;
20 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000021
22 field bits<1> SALU = 0;
23 field bits<1> VALU = 0;
24
25 field bits<1> SOP1 = 0;
26 field bits<1> SOP2 = 0;
27 field bits<1> SOPC = 0;
28 field bits<1> SOPK = 0;
29 field bits<1> SOPP = 0;
30
Tom Stellard93fabce2013-10-10 17:11:55 +000031 field bits<1> VOP1 = 0;
32 field bits<1> VOP2 = 0;
33 field bits<1> VOP3 = 0;
34 field bits<1> VOPC = 0;
Sam Kolton3025e7f2016-04-26 13:33:56 +000035 field bits<1> SDWA = 0;
Sam Koltondfa29f72016-03-09 12:29:31 +000036 field bits<1> DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000038 field bits<1> MUBUF = 0;
39 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000040 field bits<1> SMRD = 0;
41 field bits<1> DS = 0;
42 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000043 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000044 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000045 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000046
Tom Stellard88e0b252015-10-06 15:57:53 +000047 // This bit tells the assembler to use the 32-bit encoding in case it
48 // is unable to infer the encoding from the operands.
49 field bits<1> VOPAsmPrefer32Bit = 0;
50
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000051 field bits<1> Gather4 = 0;
52
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000053 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000054 let TSFlags{0} = VM_CNT;
55 let TSFlags{1} = EXP_CNT;
56 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000057
58 let TSFlags{3} = SALU;
59 let TSFlags{4} = VALU;
60
61 let TSFlags{5} = SOP1;
62 let TSFlags{6} = SOP2;
63 let TSFlags{7} = SOPC;
64 let TSFlags{8} = SOPK;
65 let TSFlags{9} = SOPP;
66
67 let TSFlags{10} = VOP1;
68 let TSFlags{11} = VOP2;
69 let TSFlags{12} = VOP3;
70 let TSFlags{13} = VOPC;
Sam Kolton3025e7f2016-04-26 13:33:56 +000071 let TSFlags{14} = SDWA;
72 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000073
Sam Kolton3025e7f2016-04-26 13:33:56 +000074 let TSFlags{16} = MUBUF;
75 let TSFlags{17} = MTBUF;
76 let TSFlags{18} = SMRD;
77 let TSFlags{19} = DS;
78 let TSFlags{20} = MIMG;
79 let TSFlags{21} = FLAT;
80 let TSFlags{22} = WQM;
81 let TSFlags{23} = VGPRSpill;
82 let TSFlags{24} = VOPAsmPrefer32Bit;
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000083 let TSFlags{25} = Gather4;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000084
Tom Stellardae38f302015-01-14 01:13:19 +000085 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +000086
87 field bits<1> DisableSIDecoder = 0;
88 field bits<1> DisableVIDecoder = 0;
89 field bits<1> DisableDecoder = 0;
90
91 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Tom Stellard75aadc22012-12-11 21:25:42 +000092}
93
Tom Stellarde5a1cda2014-07-21 17:44:28 +000094class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000095 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000096 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000097}
98
Tom Stellarde5a1cda2014-07-21 17:44:28 +000099class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000100 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000101 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +0000102}
103
Tom Stellardc0503922015-03-12 21:34:22 +0000104class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000105
Marek Olsak5df00d62014-12-07 12:18:57 +0000106let Uses = [EXEC] in {
107
Marek Olsakdc4d2022015-01-15 18:42:44 +0000108class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
109 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000110
Marek Olsak5df00d62014-12-07 12:18:57 +0000111 let mayLoad = 0;
112 let mayStore = 0;
113 let hasSideEffects = 0;
114 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000115 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000116}
117
118class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000119 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000120
Marek Olsakdc4d2022015-01-15 18:42:44 +0000121 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000123 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000124}
125
Tom Stellard94d2e992014-10-07 23:51:34 +0000126class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000127 VOPAnyCommon <outs, ins, asm, pattern> {
128
Tom Stellard94d2e992014-10-07 23:51:34 +0000129 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000130 let Size = 4;
131}
132
133class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000134 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000135
Marek Olsak5df00d62014-12-07 12:18:57 +0000136 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000137 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000138}
139
Tom Stellarda90b9522016-02-11 03:28:15 +0000140class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern, bit HasMods = 0, bit VOP3Only = 0> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000141 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000142
Tom Stellardb4a313a2014-08-01 00:32:39 +0000143 // Using complex patterns gives VOP3 patterns a very high complexity rating,
144 // but standalone patterns are almost always prefered, so we need to adjust the
145 // priority lower. The goal is to use a high number to reduce complexity to
146 // zero (or less than zero).
147 let AddedComplexity = -1000;
148
Tom Stellard092f3322014-06-17 19:34:46 +0000149 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000150 let VALU = 1;
151
Tom Stellarda90b9522016-02-11 03:28:15 +0000152 let AsmMatchConverter =
153 !if(!eq(VOP3Only,1),
Sam Kolton5f10a132016-05-06 11:31:17 +0000154 "cvtVOP3",
155 !if(!eq(HasMods,1), "cvtVOP3_2_mod", ""));
156
Tom Stellardd7e6f132015-04-08 01:09:26 +0000157 let isCodeGenOnly = 0;
158
Tom Stellardbda32c92014-07-21 17:44:29 +0000159 int Size = 8;
Matt Arsenault1d36b712015-09-26 05:06:48 +0000160
161 // Because SGPRs may be allowed if there are multiple operands, we
162 // need a post-isel hook to insert copies in order to avoid
163 // violating constant bus requirements.
164 let hasPostISelHook = 1;
Tom Stellard092f3322014-06-17 19:34:46 +0000165}
166
Marek Olsak5df00d62014-12-07 12:18:57 +0000167} // End Uses = [EXEC]
168
Christian Konig72d5d5c2013-02-21 15:16:44 +0000169//===----------------------------------------------------------------------===//
170// Scalar operations
171//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000172
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000173class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000174 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000175 bits<8> src0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000176
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000177 let Inst{7-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000178 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000179 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000180 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000181}
182
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000183class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000184 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000185 bits<8> src0;
186 bits<8> src1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000187
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000188 let Inst{7-0} = src0;
189 let Inst{15-8} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000190 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000191 let Inst{29-23} = op;
192 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000193}
194
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000195class SOPCe <bits<7> op> : Enc32 {
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000196 bits<8> src0;
197 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000198
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000199 let Inst{7-0} = src0;
200 let Inst{15-8} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000201 let Inst{22-16} = op;
202 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000203}
204
205class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000206 bits <7> sdst;
207 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000208
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000209 let Inst{15-0} = simm16;
210 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000211 let Inst{27-23} = op;
212 let Inst{31-28} = 0xb; //encoding
213}
214
Tom Stellard8980dc32015-04-08 01:09:22 +0000215class SOPK64e <bits<5> op> : Enc64 {
216 bits <7> sdst = 0;
217 bits <16> simm16;
218 bits <32> imm;
219
220 let Inst{15-0} = simm16;
221 let Inst{22-16} = sdst;
222 let Inst{27-23} = op;
223 let Inst{31-28} = 0xb;
224
225 let Inst{63-32} = imm;
226}
227
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000228class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000229 bits <16> simm16;
230
231 let Inst{15-0} = simm16;
232 let Inst{22-16} = op;
233 let Inst{31-23} = 0x17f; // encoding
234}
235
236class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000237 bits<7> sdst;
238 bits<7> sbase;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000239
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000240 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000241 let Inst{14-9} = sbase{6-1};
242 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000243 let Inst{26-22} = op;
244 let Inst{31-27} = 0x18; //encoding
245}
246
Valery Pykhtina4db2242016-03-10 13:06:08 +0000247class SMRD_IMMe <bits<5> op> : SMRDe<op, 1> {
248 bits<8> offset;
249 let Inst{7-0} = offset;
250}
251
252class SMRD_SOFFe <bits<5> op> : SMRDe<op, 0> {
253 bits<8> soff;
254 let Inst{7-0} = soff;
255}
256
257
258
Tom Stellarddee26a22015-08-06 19:28:30 +0000259class SMRD_IMMe_ci <bits<5> op> : Enc64 {
260 bits<7> sdst;
261 bits<7> sbase;
262 bits<32> offset;
263
264 let Inst{7-0} = 0xff;
265 let Inst{8} = 0;
266 let Inst{14-9} = sbase{6-1};
267 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000268 let Inst{26-22} = op;
269 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000270 let Inst{63-32} = offset;
271}
272
Tom Stellardae38f302015-01-14 01:13:19 +0000273let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000274class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
275 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000276 let mayLoad = 0;
277 let mayStore = 0;
278 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000279 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000280 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000281 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000282}
283
Marek Olsak5df00d62014-12-07 12:18:57 +0000284class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
285 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000286
287 let mayLoad = 0;
288 let mayStore = 0;
289 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000290 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000291 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000292 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000293
294 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000295}
296
297class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
298 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000299
Christian Konig72d5d5c2013-02-21 15:16:44 +0000300 let mayLoad = 0;
301 let mayStore = 0;
302 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000303 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000304 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000305 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000306 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000307
308 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000309}
310
Marek Olsak5df00d62014-12-07 12:18:57 +0000311class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
312 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000313
314 let mayLoad = 0;
315 let mayStore = 0;
316 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000317 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000318 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000319
320 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000321}
322
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000323class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000324 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000325
326 let mayLoad = 0;
327 let mayStore = 0;
328 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000329 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000330 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000331
332 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000333}
334
Tom Stellardae38f302015-01-14 01:13:19 +0000335} // let SchedRW = [WriteSALU]
336
Tom Stellardc470c962014-10-01 14:44:42 +0000337class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
338 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000339
340 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000341 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000342 let mayStore = 0;
343 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000344 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000345 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000346 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000347}
348
349//===----------------------------------------------------------------------===//
350// Vector ALU operations
351//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000352
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000353class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000354 bits<8> vdst;
355 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000356
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000357 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000358 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000359 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000360 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000361}
362
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000363class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000364 bits<8> vdst;
365 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000366 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000367
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000368 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000369 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000370 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000371 let Inst{30-25} = op;
372 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000373}
374
Matt Arsenault70120fa2015-02-21 21:29:00 +0000375class VOP2_MADKe <bits<6> op> : Enc64 {
376
377 bits<8> vdst;
378 bits<9> src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000379 bits<8> src1;
380 bits<32> imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000381
382 let Inst{8-0} = src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000383 let Inst{16-9} = src1;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000384 let Inst{24-17} = vdst;
385 let Inst{30-25} = op;
386 let Inst{31} = 0x0; // encoding
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000387 let Inst{63-32} = imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000388}
389
Tom Stellardcc4c8712016-02-16 18:14:56 +0000390class VOP3a <bits<9> op> : Enc64 {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000391 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000392 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000393 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000394 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000395 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000396 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000397 bits<1> clamp;
398 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000399
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000400 let Inst{8} = src0_modifiers{1};
401 let Inst{9} = src1_modifiers{1};
402 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000403 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000404 let Inst{25-17} = op;
405 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000406 let Inst{40-32} = src0;
407 let Inst{49-41} = src1;
408 let Inst{58-50} = src2;
409 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000410 let Inst{61} = src0_modifiers{0};
411 let Inst{62} = src1_modifiers{0};
412 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000413}
414
Tom Stellardcc4c8712016-02-16 18:14:56 +0000415class VOP3e <bits<9> op> : VOP3a <op> {
416 bits<8> vdst;
417
418 let Inst{7-0} = vdst;
419}
420
421// Encoding used for VOPC instructions encoded as VOP3
422// Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst
423class VOP3ce <bits<9> op> : VOP3a <op> {
424 bits<8> sdst;
425
426 let Inst{7-0} = sdst;
427}
428
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000429class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000430 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000431 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000432 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000433 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000434 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000435 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000436 bits<9> src2;
437 bits<7> sdst;
438 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000439
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000440 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000441 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000442 let Inst{25-17} = op;
443 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000444 let Inst{40-32} = src0;
445 let Inst{49-41} = src1;
446 let Inst{58-50} = src2;
447 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000448 let Inst{61} = src0_modifiers{0};
449 let Inst{62} = src1_modifiers{0};
450 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000451}
452
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000453class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000454 bits<9> src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000455 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000456
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000457 let Inst{8-0} = src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000458 let Inst{16-9} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000459 let Inst{24-17} = op;
460 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000461}
462
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000463class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000464 bits<8> vdst;
465 bits<8> vsrc;
466 bits<2> attrchan;
467 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000468
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000469 let Inst{7-0} = vsrc;
470 let Inst{9-8} = attrchan;
471 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000472 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000473 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000474 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000475}
476
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000477class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000478 bits<8> vdst;
479 bits<1> gds;
480 bits<8> addr;
481 bits<8> data0;
482 bits<8> data1;
483 bits<8> offset0;
484 bits<8> offset1;
485
486 let Inst{7-0} = offset0;
487 let Inst{15-8} = offset1;
488 let Inst{17} = gds;
489 let Inst{25-18} = op;
490 let Inst{31-26} = 0x36; //encoding
491 let Inst{39-32} = addr;
492 let Inst{47-40} = data0;
493 let Inst{55-48} = data1;
494 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000495}
496
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000497class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000498 bits<12> offset;
499 bits<1> offen;
500 bits<1> idxen;
501 bits<1> glc;
502 bits<1> addr64;
503 bits<1> lds;
504 bits<8> vaddr;
505 bits<8> vdata;
506 bits<7> srsrc;
507 bits<1> slc;
508 bits<1> tfe;
509 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000510
Tom Stellard6db08eb2013-04-05 23:31:44 +0000511 let Inst{11-0} = offset;
512 let Inst{12} = offen;
513 let Inst{13} = idxen;
514 let Inst{14} = glc;
515 let Inst{15} = addr64;
516 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000517 let Inst{24-18} = op;
518 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000519 let Inst{39-32} = vaddr;
520 let Inst{47-40} = vdata;
521 let Inst{52-48} = srsrc{6-2};
522 let Inst{54} = slc;
523 let Inst{55} = tfe;
524 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000525}
526
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000527class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000528 bits<8> vdata;
529 bits<12> offset;
530 bits<1> offen;
531 bits<1> idxen;
532 bits<1> glc;
533 bits<1> addr64;
534 bits<4> dfmt;
535 bits<3> nfmt;
536 bits<8> vaddr;
537 bits<7> srsrc;
538 bits<1> slc;
539 bits<1> tfe;
540 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000541
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000542 let Inst{11-0} = offset;
543 let Inst{12} = offen;
544 let Inst{13} = idxen;
545 let Inst{14} = glc;
546 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000547 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000548 let Inst{22-19} = dfmt;
549 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000550 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000551 let Inst{39-32} = vaddr;
552 let Inst{47-40} = vdata;
553 let Inst{52-48} = srsrc{6-2};
554 let Inst{54} = slc;
555 let Inst{55} = tfe;
556 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000557}
558
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000559class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000560 bits<8> vdata;
561 bits<4> dmask;
562 bits<1> unorm;
563 bits<1> glc;
564 bits<1> da;
565 bits<1> r128;
566 bits<1> tfe;
567 bits<1> lwe;
568 bits<1> slc;
569 bits<8> vaddr;
570 bits<7> srsrc;
571 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000572
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000573 let Inst{11-8} = dmask;
574 let Inst{12} = unorm;
575 let Inst{13} = glc;
576 let Inst{14} = da;
577 let Inst{15} = r128;
578 let Inst{16} = tfe;
579 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000580 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000581 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000582 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000583 let Inst{39-32} = vaddr;
584 let Inst{47-40} = vdata;
585 let Inst{52-48} = srsrc{6-2};
586 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000587}
588
Matt Arsenault3f981402014-09-15 15:41:53 +0000589class FLATe<bits<7> op> : Enc64 {
590 bits<8> addr;
591 bits<8> data;
592 bits<8> vdst;
593 bits<1> slc;
594 bits<1> glc;
595 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000596
Matt Arsenault3f981402014-09-15 15:41:53 +0000597 // 15-0 is reserved.
598 let Inst{16} = glc;
599 let Inst{17} = slc;
600 let Inst{24-18} = op;
601 let Inst{31-26} = 0x37; // Encoding.
602 let Inst{39-32} = addr;
603 let Inst{47-40} = data;
604 // 54-48 is reserved.
605 let Inst{55} = tfe;
606 let Inst{63-56} = vdst;
607}
608
609class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000610 bits<4> en;
611 bits<6> tgt;
612 bits<1> compr;
613 bits<1> done;
614 bits<1> vm;
615 bits<8> vsrc0;
616 bits<8> vsrc1;
617 bits<8> vsrc2;
618 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000619
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000620 let Inst{3-0} = en;
621 let Inst{9-4} = tgt;
622 let Inst{10} = compr;
623 let Inst{11} = done;
624 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000625 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000626 let Inst{39-32} = vsrc0;
627 let Inst{47-40} = vsrc1;
628 let Inst{55-48} = vsrc2;
629 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000630}
631
632let Uses = [EXEC] in {
633
634class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000635 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000636 VOP1e<op> {
637 let isCodeGenOnly = 0;
638}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000639
640class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000641 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
642 let isCodeGenOnly = 0;
643}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000644
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000645class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000646 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000647
Marek Olsak5df00d62014-12-07 12:18:57 +0000648class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
649 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000650 let mayLoad = 1;
651 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000652 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000653}
654
655} // End Uses = [EXEC]
656
657//===----------------------------------------------------------------------===//
658// Vector I/O operations
659//===----------------------------------------------------------------------===//
660
Marek Olsak5df00d62014-12-07 12:18:57 +0000661class DS <dag outs, dag ins, string asm, list<dag> pattern> :
662 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000663
664 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000665 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000666 let UseNamedOperandTable = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000667 let Uses = [M0, EXEC];
Tom Stellardcf051f42015-03-09 18:49:45 +0000668
669 // Most instruction load and store data, so set this as the default.
670 let mayLoad = 1;
671 let mayStore = 1;
672
673 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000674 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000675 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000676}
677
Marek Olsak5df00d62014-12-07 12:18:57 +0000678class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
679 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000680
681 let VM_CNT = 1;
682 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000683 let MUBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000684 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000685
Matt Arsenault9a072c12014-11-18 23:57:33 +0000686 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000687 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000688 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000689 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000690}
691
Tom Stellard0c238c22014-10-01 14:44:43 +0000692class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
693 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000694
695 let VM_CNT = 1;
696 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000697 let MTBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000698 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000699
Craig Topperc50d64b2014-11-26 00:46:26 +0000700 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000701 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000702 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000703}
704
Matt Arsenault3f981402014-09-15 15:41:53 +0000705class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
706 InstSI<outs, ins, asm, pattern>, FLATe <op> {
707 let FLAT = 1;
708 // Internally, FLAT instruction are executed as both an LDS and a
709 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
710 // and are not considered done until both have been decremented.
711 let VM_CNT = 1;
712 let LGKM_CNT = 1;
713
714 let Uses = [EXEC, FLAT_SCR]; // M0
715
716 let UseNamedOperandTable = 1;
717 let hasSideEffects = 0;
Tom Stellard076ac952015-06-11 14:51:50 +0000718 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000719}
720
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000721class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
722 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000723
724 let VM_CNT = 1;
725 let EXP_CNT = 1;
726 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000727 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000728
Tom Stellard1397d492016-02-11 21:45:07 +0000729 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000730 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000731}