blob: df5c81bb573943ba87a6905ccdf48636ab038c87 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Sam Kolton3025e7f2016-04-26 13:33:56 +000034 field bits<1> SDWA = 0;
Sam Koltondfa29f72016-03-09 12:29:31 +000035 field bits<1> DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000036
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000037 field bits<1> MUBUF = 0;
38 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000039 field bits<1> SMRD = 0;
40 field bits<1> DS = 0;
41 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000042 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000043 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000044 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000045
Tom Stellard88e0b252015-10-06 15:57:53 +000046 // This bit tells the assembler to use the 32-bit encoding in case it
47 // is unable to infer the encoding from the operands.
48 field bits<1> VOPAsmPrefer32Bit = 0;
49
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000050 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000051 let TSFlags{0} = VM_CNT;
52 let TSFlags{1} = EXP_CNT;
53 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000054
55 let TSFlags{3} = SALU;
56 let TSFlags{4} = VALU;
57
58 let TSFlags{5} = SOP1;
59 let TSFlags{6} = SOP2;
60 let TSFlags{7} = SOPC;
61 let TSFlags{8} = SOPK;
62 let TSFlags{9} = SOPP;
63
64 let TSFlags{10} = VOP1;
65 let TSFlags{11} = VOP2;
66 let TSFlags{12} = VOP3;
67 let TSFlags{13} = VOPC;
Sam Kolton3025e7f2016-04-26 13:33:56 +000068 let TSFlags{14} = SDWA;
69 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000070
Sam Kolton3025e7f2016-04-26 13:33:56 +000071 let TSFlags{16} = MUBUF;
72 let TSFlags{17} = MTBUF;
73 let TSFlags{18} = SMRD;
74 let TSFlags{19} = DS;
75 let TSFlags{20} = MIMG;
76 let TSFlags{21} = FLAT;
77 let TSFlags{22} = WQM;
78 let TSFlags{23} = VGPRSpill;
79 let TSFlags{24} = VOPAsmPrefer32Bit;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000080
Tom Stellardae38f302015-01-14 01:13:19 +000081 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +000082
83 field bits<1> DisableSIDecoder = 0;
84 field bits<1> DisableVIDecoder = 0;
85 field bits<1> DisableDecoder = 0;
86
87 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Tom Stellard75aadc22012-12-11 21:25:42 +000088}
89
Tom Stellarde5a1cda2014-07-21 17:44:28 +000090class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000091 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000092 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000093}
94
Tom Stellarde5a1cda2014-07-21 17:44:28 +000095class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000096 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000097 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000098}
99
Tom Stellardc0503922015-03-12 21:34:22 +0000100class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000101
Marek Olsak5df00d62014-12-07 12:18:57 +0000102let Uses = [EXEC] in {
103
Marek Olsakdc4d2022015-01-15 18:42:44 +0000104class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
105 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000106
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 let mayLoad = 0;
108 let mayStore = 0;
109 let hasSideEffects = 0;
110 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000111 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000112}
113
114class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000115 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000116
Marek Olsakdc4d2022015-01-15 18:42:44 +0000117 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000118 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000119 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000120}
121
Tom Stellard94d2e992014-10-07 23:51:34 +0000122class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000123 VOPAnyCommon <outs, ins, asm, pattern> {
124
Tom Stellard94d2e992014-10-07 23:51:34 +0000125 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000126 let Size = 4;
127}
128
129class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000130 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000131
Marek Olsak5df00d62014-12-07 12:18:57 +0000132 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000133 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000134}
135
Tom Stellarda90b9522016-02-11 03:28:15 +0000136class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern, bit HasMods = 0, bit VOP3Only = 0> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000137 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000138
Tom Stellardb4a313a2014-08-01 00:32:39 +0000139 // Using complex patterns gives VOP3 patterns a very high complexity rating,
140 // but standalone patterns are almost always prefered, so we need to adjust the
141 // priority lower. The goal is to use a high number to reduce complexity to
142 // zero (or less than zero).
143 let AddedComplexity = -1000;
144
Tom Stellard092f3322014-06-17 19:34:46 +0000145 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000146 let VALU = 1;
147
Tom Stellarda90b9522016-02-11 03:28:15 +0000148 let AsmMatchConverter =
149 !if(!eq(VOP3Only,1),
150 "cvtVOP3_only",
151 !if(!eq(HasMods,1), "cvtVOP3_2_mod", "cvtVOP3_2_nomod"));
Tom Stellardd7e6f132015-04-08 01:09:26 +0000152 let isCodeGenOnly = 0;
153
Tom Stellardbda32c92014-07-21 17:44:29 +0000154 int Size = 8;
Matt Arsenault1d36b712015-09-26 05:06:48 +0000155
156 // Because SGPRs may be allowed if there are multiple operands, we
157 // need a post-isel hook to insert copies in order to avoid
158 // violating constant bus requirements.
159 let hasPostISelHook = 1;
Tom Stellard092f3322014-06-17 19:34:46 +0000160}
161
Marek Olsak5df00d62014-12-07 12:18:57 +0000162} // End Uses = [EXEC]
163
Christian Konig72d5d5c2013-02-21 15:16:44 +0000164//===----------------------------------------------------------------------===//
165// Scalar operations
166//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000167
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000168class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000169 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000170 bits<8> src0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000171
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000172 let Inst{7-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000173 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000174 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000175 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000176}
177
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000178class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000179 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000180 bits<8> src0;
181 bits<8> src1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000182
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000183 let Inst{7-0} = src0;
184 let Inst{15-8} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000185 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000186 let Inst{29-23} = op;
187 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000188}
189
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000190class SOPCe <bits<7> op> : Enc32 {
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000191 bits<8> src0;
192 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000193
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000194 let Inst{7-0} = src0;
195 let Inst{15-8} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000196 let Inst{22-16} = op;
197 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000198}
199
200class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000201 bits <7> sdst;
202 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000203
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000204 let Inst{15-0} = simm16;
205 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000206 let Inst{27-23} = op;
207 let Inst{31-28} = 0xb; //encoding
208}
209
Tom Stellard8980dc32015-04-08 01:09:22 +0000210class SOPK64e <bits<5> op> : Enc64 {
211 bits <7> sdst = 0;
212 bits <16> simm16;
213 bits <32> imm;
214
215 let Inst{15-0} = simm16;
216 let Inst{22-16} = sdst;
217 let Inst{27-23} = op;
218 let Inst{31-28} = 0xb;
219
220 let Inst{63-32} = imm;
221}
222
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000223class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000224 bits <16> simm16;
225
226 let Inst{15-0} = simm16;
227 let Inst{22-16} = op;
228 let Inst{31-23} = 0x17f; // encoding
229}
230
231class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000232 bits<7> sdst;
233 bits<7> sbase;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000234
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000235 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000236 let Inst{14-9} = sbase{6-1};
237 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000238 let Inst{26-22} = op;
239 let Inst{31-27} = 0x18; //encoding
240}
241
Valery Pykhtina4db2242016-03-10 13:06:08 +0000242class SMRD_IMMe <bits<5> op> : SMRDe<op, 1> {
243 bits<8> offset;
244 let Inst{7-0} = offset;
245}
246
247class SMRD_SOFFe <bits<5> op> : SMRDe<op, 0> {
248 bits<8> soff;
249 let Inst{7-0} = soff;
250}
251
252
253
Tom Stellarddee26a22015-08-06 19:28:30 +0000254class SMRD_IMMe_ci <bits<5> op> : Enc64 {
255 bits<7> sdst;
256 bits<7> sbase;
257 bits<32> offset;
258
259 let Inst{7-0} = 0xff;
260 let Inst{8} = 0;
261 let Inst{14-9} = sbase{6-1};
262 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000263 let Inst{26-22} = op;
264 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000265 let Inst{63-32} = offset;
266}
267
Tom Stellardae38f302015-01-14 01:13:19 +0000268let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000269class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
270 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000271 let mayLoad = 0;
272 let mayStore = 0;
273 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000274 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000275 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000276 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000277}
278
Marek Olsak5df00d62014-12-07 12:18:57 +0000279class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
280 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000281
282 let mayLoad = 0;
283 let mayStore = 0;
284 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000285 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000286 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000287 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000288
289 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000290}
291
292class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
293 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000294
Christian Konig72d5d5c2013-02-21 15:16:44 +0000295 let mayLoad = 0;
296 let mayStore = 0;
297 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000298 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000299 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000300 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000301 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000302
303 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000304}
305
Marek Olsak5df00d62014-12-07 12:18:57 +0000306class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
307 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000308
309 let mayLoad = 0;
310 let mayStore = 0;
311 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000312 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000313 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000314
315 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000316}
317
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000318class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000319 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000320
321 let mayLoad = 0;
322 let mayStore = 0;
323 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000324 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000325 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000326
327 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000328}
329
Tom Stellardae38f302015-01-14 01:13:19 +0000330} // let SchedRW = [WriteSALU]
331
Tom Stellardc470c962014-10-01 14:44:42 +0000332class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
333 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000334
335 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000336 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000337 let mayStore = 0;
338 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000339 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000340 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000341 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000342}
343
344//===----------------------------------------------------------------------===//
345// Vector ALU operations
346//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000347
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000348class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000349 bits<8> vdst;
350 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000351
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000352 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000353 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000354 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000355 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000356}
357
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000358class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000359 bits<8> vdst;
360 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000361 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000362
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000363 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000364 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000365 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000366 let Inst{30-25} = op;
367 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000368}
369
Matt Arsenault70120fa2015-02-21 21:29:00 +0000370class VOP2_MADKe <bits<6> op> : Enc64 {
371
372 bits<8> vdst;
373 bits<9> src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000374 bits<8> src1;
375 bits<32> imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000376
377 let Inst{8-0} = src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000378 let Inst{16-9} = src1;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000379 let Inst{24-17} = vdst;
380 let Inst{30-25} = op;
381 let Inst{31} = 0x0; // encoding
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000382 let Inst{63-32} = imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000383}
384
Tom Stellardcc4c8712016-02-16 18:14:56 +0000385class VOP3a <bits<9> op> : Enc64 {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000386 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000387 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000388 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000389 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000390 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000391 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000392 bits<1> clamp;
393 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000394
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000395 let Inst{8} = src0_modifiers{1};
396 let Inst{9} = src1_modifiers{1};
397 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000398 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000399 let Inst{25-17} = op;
400 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000401 let Inst{40-32} = src0;
402 let Inst{49-41} = src1;
403 let Inst{58-50} = src2;
404 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000405 let Inst{61} = src0_modifiers{0};
406 let Inst{62} = src1_modifiers{0};
407 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000408}
409
Tom Stellardcc4c8712016-02-16 18:14:56 +0000410class VOP3e <bits<9> op> : VOP3a <op> {
411 bits<8> vdst;
412
413 let Inst{7-0} = vdst;
414}
415
416// Encoding used for VOPC instructions encoded as VOP3
417// Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst
418class VOP3ce <bits<9> op> : VOP3a <op> {
419 bits<8> sdst;
420
421 let Inst{7-0} = sdst;
422}
423
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000424class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000425 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000426 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000427 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000428 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000429 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000430 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000431 bits<9> src2;
432 bits<7> sdst;
433 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000434
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000435 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000436 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000437 let Inst{25-17} = op;
438 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000439 let Inst{40-32} = src0;
440 let Inst{49-41} = src1;
441 let Inst{58-50} = src2;
442 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000443 let Inst{61} = src0_modifiers{0};
444 let Inst{62} = src1_modifiers{0};
445 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000446}
447
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000448class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000449 bits<9> src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000450 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000451
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000452 let Inst{8-0} = src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000453 let Inst{16-9} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000454 let Inst{24-17} = op;
455 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000456}
457
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000458class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000459 bits<8> vdst;
460 bits<8> vsrc;
461 bits<2> attrchan;
462 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000463
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000464 let Inst{7-0} = vsrc;
465 let Inst{9-8} = attrchan;
466 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000467 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000468 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000469 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000470}
471
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000472class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000473 bits<8> vdst;
474 bits<1> gds;
475 bits<8> addr;
476 bits<8> data0;
477 bits<8> data1;
478 bits<8> offset0;
479 bits<8> offset1;
480
481 let Inst{7-0} = offset0;
482 let Inst{15-8} = offset1;
483 let Inst{17} = gds;
484 let Inst{25-18} = op;
485 let Inst{31-26} = 0x36; //encoding
486 let Inst{39-32} = addr;
487 let Inst{47-40} = data0;
488 let Inst{55-48} = data1;
489 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000490}
491
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000492class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000493 bits<12> offset;
494 bits<1> offen;
495 bits<1> idxen;
496 bits<1> glc;
497 bits<1> addr64;
498 bits<1> lds;
499 bits<8> vaddr;
500 bits<8> vdata;
501 bits<7> srsrc;
502 bits<1> slc;
503 bits<1> tfe;
504 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000505
Tom Stellard6db08eb2013-04-05 23:31:44 +0000506 let Inst{11-0} = offset;
507 let Inst{12} = offen;
508 let Inst{13} = idxen;
509 let Inst{14} = glc;
510 let Inst{15} = addr64;
511 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000512 let Inst{24-18} = op;
513 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000514 let Inst{39-32} = vaddr;
515 let Inst{47-40} = vdata;
516 let Inst{52-48} = srsrc{6-2};
517 let Inst{54} = slc;
518 let Inst{55} = tfe;
519 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000520}
521
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000522class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000523 bits<8> vdata;
524 bits<12> offset;
525 bits<1> offen;
526 bits<1> idxen;
527 bits<1> glc;
528 bits<1> addr64;
529 bits<4> dfmt;
530 bits<3> nfmt;
531 bits<8> vaddr;
532 bits<7> srsrc;
533 bits<1> slc;
534 bits<1> tfe;
535 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000536
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000537 let Inst{11-0} = offset;
538 let Inst{12} = offen;
539 let Inst{13} = idxen;
540 let Inst{14} = glc;
541 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000542 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000543 let Inst{22-19} = dfmt;
544 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000545 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000546 let Inst{39-32} = vaddr;
547 let Inst{47-40} = vdata;
548 let Inst{52-48} = srsrc{6-2};
549 let Inst{54} = slc;
550 let Inst{55} = tfe;
551 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000552}
553
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000554class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000555 bits<8> vdata;
556 bits<4> dmask;
557 bits<1> unorm;
558 bits<1> glc;
559 bits<1> da;
560 bits<1> r128;
561 bits<1> tfe;
562 bits<1> lwe;
563 bits<1> slc;
564 bits<8> vaddr;
565 bits<7> srsrc;
566 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000567
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000568 let Inst{11-8} = dmask;
569 let Inst{12} = unorm;
570 let Inst{13} = glc;
571 let Inst{14} = da;
572 let Inst{15} = r128;
573 let Inst{16} = tfe;
574 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000575 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000576 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000577 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000578 let Inst{39-32} = vaddr;
579 let Inst{47-40} = vdata;
580 let Inst{52-48} = srsrc{6-2};
581 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000582}
583
Matt Arsenault3f981402014-09-15 15:41:53 +0000584class FLATe<bits<7> op> : Enc64 {
585 bits<8> addr;
586 bits<8> data;
587 bits<8> vdst;
588 bits<1> slc;
589 bits<1> glc;
590 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000591
Matt Arsenault3f981402014-09-15 15:41:53 +0000592 // 15-0 is reserved.
593 let Inst{16} = glc;
594 let Inst{17} = slc;
595 let Inst{24-18} = op;
596 let Inst{31-26} = 0x37; // Encoding.
597 let Inst{39-32} = addr;
598 let Inst{47-40} = data;
599 // 54-48 is reserved.
600 let Inst{55} = tfe;
601 let Inst{63-56} = vdst;
602}
603
604class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000605 bits<4> en;
606 bits<6> tgt;
607 bits<1> compr;
608 bits<1> done;
609 bits<1> vm;
610 bits<8> vsrc0;
611 bits<8> vsrc1;
612 bits<8> vsrc2;
613 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000614
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000615 let Inst{3-0} = en;
616 let Inst{9-4} = tgt;
617 let Inst{10} = compr;
618 let Inst{11} = done;
619 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000620 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000621 let Inst{39-32} = vsrc0;
622 let Inst{47-40} = vsrc1;
623 let Inst{55-48} = vsrc2;
624 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000625}
626
627let Uses = [EXEC] in {
628
629class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000630 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000631 VOP1e<op> {
632 let isCodeGenOnly = 0;
633}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000634
635class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000636 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
637 let isCodeGenOnly = 0;
638}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000639
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000640class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000641 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000642
Marek Olsak5df00d62014-12-07 12:18:57 +0000643class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
644 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000645 let mayLoad = 1;
646 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000647 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000648}
649
650} // End Uses = [EXEC]
651
652//===----------------------------------------------------------------------===//
653// Vector I/O operations
654//===----------------------------------------------------------------------===//
655
Marek Olsak5df00d62014-12-07 12:18:57 +0000656class DS <dag outs, dag ins, string asm, list<dag> pattern> :
657 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000658
659 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000660 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000661 let UseNamedOperandTable = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000662 let Uses = [M0, EXEC];
Tom Stellardcf051f42015-03-09 18:49:45 +0000663
664 // Most instruction load and store data, so set this as the default.
665 let mayLoad = 1;
666 let mayStore = 1;
667
668 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000669 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000670 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000671}
672
Marek Olsak5df00d62014-12-07 12:18:57 +0000673class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
674 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000675
676 let VM_CNT = 1;
677 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000678 let MUBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000679 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000680
Matt Arsenault9a072c12014-11-18 23:57:33 +0000681 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000682 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000683 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000684 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000685}
686
Tom Stellard0c238c22014-10-01 14:44:43 +0000687class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
688 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000689
690 let VM_CNT = 1;
691 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000692 let MTBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000693 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000694
Craig Topperc50d64b2014-11-26 00:46:26 +0000695 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000696 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000697 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000698}
699
Matt Arsenault3f981402014-09-15 15:41:53 +0000700class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
701 InstSI<outs, ins, asm, pattern>, FLATe <op> {
702 let FLAT = 1;
703 // Internally, FLAT instruction are executed as both an LDS and a
704 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
705 // and are not considered done until both have been decremented.
706 let VM_CNT = 1;
707 let LGKM_CNT = 1;
708
709 let Uses = [EXEC, FLAT_SCR]; // M0
710
711 let UseNamedOperandTable = 1;
712 let hasSideEffects = 0;
Tom Stellard12a19102015-06-12 20:47:06 +0000713 let AsmMatchConverter = "cvtFlat";
Tom Stellard076ac952015-06-11 14:51:50 +0000714 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000715}
716
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000717class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
718 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000719
720 let VM_CNT = 1;
721 let EXP_CNT = 1;
722 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000723 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000724
Tom Stellard1397d492016-02-11 21:45:07 +0000725 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000726 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000727}