| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
|  | 10 | // SI Instruction format definitions. | 
|  | 11 | // | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// | 
|  | 13 |  | 
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame^] | 14 | class InstSI <dag outs, dag ins, string asm = "", | 
|  | 15 | list<dag> pattern = []> : | 
|  | 16 | AMDGPUInst<outs, ins, asm, pattern>, PredicateControl { | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 18 | field bits<1> VM_CNT = 0; | 
|  | 19 | field bits<1> EXP_CNT = 0; | 
|  | 20 | field bits<1> LGKM_CNT = 0; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 21 |  | 
|  | 22 | field bits<1> SALU = 0; | 
|  | 23 | field bits<1> VALU = 0; | 
|  | 24 |  | 
|  | 25 | field bits<1> SOP1 = 0; | 
|  | 26 | field bits<1> SOP2 = 0; | 
|  | 27 | field bits<1> SOPC = 0; | 
|  | 28 | field bits<1> SOPK = 0; | 
|  | 29 | field bits<1> SOPP = 0; | 
|  | 30 |  | 
| Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 31 | field bits<1> VOP1 = 0; | 
|  | 32 | field bits<1> VOP2 = 0; | 
|  | 33 | field bits<1> VOP3 = 0; | 
|  | 34 | field bits<1> VOPC = 0; | 
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 35 | field bits<1> SDWA = 0; | 
| Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 36 | field bits<1> DPP = 0; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 37 |  | 
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 38 | field bits<1> MUBUF = 0; | 
|  | 39 | field bits<1> MTBUF = 0; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 40 | field bits<1> SMRD = 0; | 
|  | 41 | field bits<1> DS = 0; | 
|  | 42 | field bits<1> MIMG = 0; | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 43 | field bits<1> FLAT = 0; | 
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 44 | field bits<1> WQM = 0; | 
| Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 45 | field bits<1> VGPRSpill = 0; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 46 |  | 
| Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 47 | // This bit tells the assembler to use the 32-bit encoding in case it | 
|  | 48 | // is unable to infer the encoding from the operands. | 
|  | 49 | field bits<1> VOPAsmPrefer32Bit = 0; | 
|  | 50 |  | 
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 51 | // These need to be kept in sync with the enum in SIInstrFlags. | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 52 | let TSFlags{0} = VM_CNT; | 
|  | 53 | let TSFlags{1} = EXP_CNT; | 
|  | 54 | let TSFlags{2} = LGKM_CNT; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 55 |  | 
|  | 56 | let TSFlags{3} = SALU; | 
|  | 57 | let TSFlags{4} = VALU; | 
|  | 58 |  | 
|  | 59 | let TSFlags{5} = SOP1; | 
|  | 60 | let TSFlags{6} = SOP2; | 
|  | 61 | let TSFlags{7} = SOPC; | 
|  | 62 | let TSFlags{8} = SOPK; | 
|  | 63 | let TSFlags{9} = SOPP; | 
|  | 64 |  | 
|  | 65 | let TSFlags{10} = VOP1; | 
|  | 66 | let TSFlags{11} = VOP2; | 
|  | 67 | let TSFlags{12} = VOP3; | 
|  | 68 | let TSFlags{13} = VOPC; | 
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 69 | let TSFlags{14} = SDWA; | 
|  | 70 | let TSFlags{15} = DPP; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 71 |  | 
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 72 | let TSFlags{16} = MUBUF; | 
|  | 73 | let TSFlags{17} = MTBUF; | 
|  | 74 | let TSFlags{18} = SMRD; | 
|  | 75 | let TSFlags{19} = DS; | 
|  | 76 | let TSFlags{20} = MIMG; | 
|  | 77 | let TSFlags{21} = FLAT; | 
|  | 78 | let TSFlags{22} = WQM; | 
|  | 79 | let TSFlags{23} = VGPRSpill; | 
|  | 80 | let TSFlags{24} = VOPAsmPrefer32Bit; | 
| Matt Arsenault | cb0ac3d | 2014-09-26 17:54:59 +0000 | [diff] [blame] | 81 |  | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 82 | let SchedRW = [Write32Bit]; | 
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 83 |  | 
|  | 84 | field bits<1> DisableSIDecoder = 0; | 
|  | 85 | field bits<1> DisableVIDecoder = 0; | 
|  | 86 | field bits<1> DisableDecoder = 0; | 
|  | 87 |  | 
|  | 88 | let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1); | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 89 | } | 
|  | 90 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 91 | class Enc32 { | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 92 | field bits<32> Inst; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 93 | int Size = 4; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 94 | } | 
|  | 95 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 96 | class Enc64 { | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 97 | field bits<64> Inst; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 98 | int Size = 8; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 99 | } | 
|  | 100 |  | 
| Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 101 | class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">; | 
| Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 102 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 103 | let Uses = [EXEC] in { | 
|  | 104 |  | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 105 | class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 106 | InstSI <outs, ins, asm, pattern> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 107 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 108 | let mayLoad = 0; | 
|  | 109 | let mayStore = 0; | 
|  | 110 | let hasSideEffects = 0; | 
|  | 111 | let UseNamedOperandTable = 1; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 112 | let VALU = 1; | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 113 | } | 
|  | 114 |  | 
|  | 115 | class VOPCCommon <dag ins, string asm, list<dag> pattern> : | 
| Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 116 | VOPAnyCommon <(outs), ins, asm, pattern> { | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 117 |  | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 118 | let VOPC = 1; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 119 | let Size = 4; | 
| Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 120 | let Defs = [VCC]; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 121 | } | 
|  | 122 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 123 | class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> : | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 124 | VOPAnyCommon <outs, ins, asm, pattern> { | 
|  | 125 |  | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 126 | let VOP1 = 1; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 127 | let Size = 4; | 
|  | 128 | } | 
|  | 129 |  | 
|  | 130 | class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> : | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 131 | VOPAnyCommon <outs, ins, asm, pattern> { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 132 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 133 | let VOP2 = 1; | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 134 | let Size = 4; | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 135 | } | 
|  | 136 |  | 
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 137 | class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern, bit HasMods = 0, bit VOP3Only = 0> : | 
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 138 | VOPAnyCommon <outs, ins, asm, pattern> { | 
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 139 |  | 
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 140 | // Using complex patterns gives VOP3 patterns a very high complexity rating, | 
|  | 141 | // but standalone patterns are almost always prefered, so we need to adjust the | 
|  | 142 | // priority lower.  The goal is to use a high number to reduce complexity to | 
|  | 143 | // zero (or less than zero). | 
|  | 144 | let AddedComplexity = -1000; | 
|  | 145 |  | 
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 146 | let VOP3 = 1; | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 147 | let VALU = 1; | 
|  | 148 |  | 
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 149 | let AsmMatchConverter = | 
|  | 150 | !if(!eq(VOP3Only,1), | 
| Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 151 | "cvtVOP3", | 
|  | 152 | !if(!eq(HasMods,1), "cvtVOP3_2_mod", "")); | 
|  | 153 |  | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 154 | let isCodeGenOnly = 0; | 
|  | 155 |  | 
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 156 | int Size = 8; | 
| Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 157 |  | 
|  | 158 | // Because SGPRs may be allowed if there are multiple operands, we | 
|  | 159 | // need a post-isel hook to insert copies in order to avoid | 
|  | 160 | // violating constant bus requirements. | 
|  | 161 | let hasPostISelHook = 1; | 
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 162 | } | 
|  | 163 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 164 | } // End Uses = [EXEC] | 
|  | 165 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 166 | //===----------------------------------------------------------------------===// | 
|  | 167 | // Scalar operations | 
|  | 168 | //===----------------------------------------------------------------------===// | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 169 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 170 | class SOP1e <bits<8> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 171 | bits<7> sdst; | 
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 172 | bits<8> src0; | 
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 173 |  | 
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 174 | let Inst{7-0} = src0; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 175 | let Inst{15-8} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 176 | let Inst{22-16} = sdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 177 | let Inst{31-23} = 0x17d; //encoding; | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 178 | } | 
|  | 179 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 180 | class SOP2e <bits<7> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 181 | bits<7> sdst; | 
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 182 | bits<8> src0; | 
|  | 183 | bits<8> src1; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 184 |  | 
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 185 | let Inst{7-0} = src0; | 
|  | 186 | let Inst{15-8} = src1; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 187 | let Inst{22-16} = sdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 188 | let Inst{29-23} = op; | 
|  | 189 | let Inst{31-30} = 0x2; // encoding | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 190 | } | 
|  | 191 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 192 | class SOPCe <bits<7> op> : Enc32 { | 
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 193 | bits<8> src0; | 
|  | 194 | bits<8> src1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 195 |  | 
| Valery Pykhtin | 0c6293d | 2016-03-06 10:31:44 +0000 | [diff] [blame] | 196 | let Inst{7-0} = src0; | 
|  | 197 | let Inst{15-8} = src1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 198 | let Inst{22-16} = op; | 
|  | 199 | let Inst{31-23} = 0x17e; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 200 | } | 
|  | 201 |  | 
|  | 202 | class SOPKe <bits<5> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 203 | bits <7> sdst; | 
|  | 204 | bits <16> simm16; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 205 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 206 | let Inst{15-0} = simm16; | 
|  | 207 | let Inst{22-16} = sdst; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 208 | let Inst{27-23} = op; | 
|  | 209 | let Inst{31-28} = 0xb; //encoding | 
|  | 210 | } | 
|  | 211 |  | 
| Tom Stellard | 8980dc3 | 2015-04-08 01:09:22 +0000 | [diff] [blame] | 212 | class SOPK64e <bits<5> op> : Enc64 { | 
|  | 213 | bits <7> sdst = 0; | 
|  | 214 | bits <16> simm16; | 
|  | 215 | bits <32> imm; | 
|  | 216 |  | 
|  | 217 | let Inst{15-0} = simm16; | 
|  | 218 | let Inst{22-16} = sdst; | 
|  | 219 | let Inst{27-23} = op; | 
|  | 220 | let Inst{31-28} = 0xb; | 
|  | 221 |  | 
|  | 222 | let Inst{63-32} = imm; | 
|  | 223 | } | 
|  | 224 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 225 | class SOPPe <bits<7> op> : Enc32 { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 226 | bits <16> simm16; | 
|  | 227 |  | 
|  | 228 | let Inst{15-0} = simm16; | 
|  | 229 | let Inst{22-16} = op; | 
|  | 230 | let Inst{31-23} = 0x17f; // encoding | 
|  | 231 | } | 
|  | 232 |  | 
|  | 233 | class SMRDe <bits<5> op, bits<1> imm> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 234 | bits<7> sdst; | 
|  | 235 | bits<7> sbase; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 236 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 237 | let Inst{8} = imm; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 238 | let Inst{14-9} = sbase{6-1}; | 
|  | 239 | let Inst{21-15} = sdst; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 240 | let Inst{26-22} = op; | 
|  | 241 | let Inst{31-27} = 0x18; //encoding | 
|  | 242 | } | 
|  | 243 |  | 
| Valery Pykhtin | a4db224 | 2016-03-10 13:06:08 +0000 | [diff] [blame] | 244 | class SMRD_IMMe <bits<5> op> : SMRDe<op, 1> { | 
|  | 245 | bits<8> offset; | 
|  | 246 | let Inst{7-0} = offset; | 
|  | 247 | } | 
|  | 248 |  | 
|  | 249 | class SMRD_SOFFe <bits<5> op> : SMRDe<op, 0> { | 
|  | 250 | bits<8> soff; | 
|  | 251 | let Inst{7-0} = soff; | 
|  | 252 | } | 
|  | 253 |  | 
|  | 254 |  | 
|  | 255 |  | 
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 256 | class SMRD_IMMe_ci <bits<5> op> : Enc64 { | 
|  | 257 | bits<7> sdst; | 
|  | 258 | bits<7> sbase; | 
|  | 259 | bits<32> offset; | 
|  | 260 |  | 
|  | 261 | let Inst{7-0}   = 0xff; | 
|  | 262 | let Inst{8}     = 0; | 
|  | 263 | let Inst{14-9}  = sbase{6-1}; | 
|  | 264 | let Inst{21-15} = sdst; | 
| Tom Stellard | 217361c | 2015-08-06 19:28:38 +0000 | [diff] [blame] | 265 | let Inst{26-22} = op; | 
|  | 266 | let Inst{31-27} = 0x18; //encoding | 
| Tom Stellard | dee26a2 | 2015-08-06 19:28:30 +0000 | [diff] [blame] | 267 | let Inst{63-32} = offset; | 
|  | 268 | } | 
|  | 269 |  | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 270 | let SchedRW = [WriteSALU] in { | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 271 | class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 272 | InstSI<outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 273 | let mayLoad = 0; | 
|  | 274 | let mayStore = 0; | 
|  | 275 | let hasSideEffects = 0; | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 276 | let isCodeGenOnly = 0; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 277 | let SALU = 1; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 278 | let SOP1 = 1; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 279 | } | 
|  | 280 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 281 | class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 282 | InstSI <outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 283 |  | 
|  | 284 | let mayLoad = 0; | 
|  | 285 | let mayStore = 0; | 
|  | 286 | let hasSideEffects = 0; | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 287 | let isCodeGenOnly = 0; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 288 | let SALU = 1; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 289 | let SOP2 = 1; | 
| Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 290 |  | 
|  | 291 | let UseNamedOperandTable = 1; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 292 | } | 
|  | 293 |  | 
|  | 294 | class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 295 | InstSI<outs, ins, asm, pattern>, SOPCe <op> { | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 296 |  | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 297 | let mayLoad = 0; | 
|  | 298 | let mayStore = 0; | 
|  | 299 | let hasSideEffects = 0; | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 300 | let SALU = 1; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 301 | let SOPC = 1; | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 302 | let isCodeGenOnly = 0; | 
| Matt Arsenault | 4c0487b | 2015-08-05 16:42:54 +0000 | [diff] [blame] | 303 | let Defs = [SCC]; | 
| Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 304 |  | 
|  | 305 | let UseNamedOperandTable = 1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 306 | } | 
|  | 307 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 308 | class SOPK <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 309 | InstSI <outs, ins , asm, pattern> { | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 310 |  | 
|  | 311 | let mayLoad = 0; | 
|  | 312 | let mayStore = 0; | 
|  | 313 | let hasSideEffects = 0; | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 314 | let SALU = 1; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 315 | let SOPK = 1; | 
| Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 316 |  | 
|  | 317 | let UseNamedOperandTable = 1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 318 | } | 
|  | 319 |  | 
| Tom Stellard | 9d7ddd5 | 2014-11-14 14:08:00 +0000 | [diff] [blame] | 320 | class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> : | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 321 | InstSI <(outs), ins, asm, pattern >, SOPPe <op> { | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 322 |  | 
|  | 323 | let mayLoad = 0; | 
|  | 324 | let mayStore = 0; | 
|  | 325 | let hasSideEffects = 0; | 
| Tom Stellard | 8216602 | 2013-11-13 23:36:37 +0000 | [diff] [blame] | 326 | let SALU = 1; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 327 | let SOPP = 1; | 
| Matt Arsenault | 69612d6 | 2014-09-24 02:17:06 +0000 | [diff] [blame] | 328 |  | 
|  | 329 | let UseNamedOperandTable = 1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 330 | } | 
|  | 331 |  | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 332 | } // let SchedRW = [WriteSALU] | 
|  | 333 |  | 
| Tom Stellard | c470c96 | 2014-10-01 14:44:42 +0000 | [diff] [blame] | 334 | class SMRD <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 335 | InstSI<outs, ins, asm, pattern> { | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 336 |  | 
|  | 337 | let LGKM_CNT = 1; | 
| Michel Danzer | 20680b1 | 2013-08-16 16:19:24 +0000 | [diff] [blame] | 338 | let SMRD = 1; | 
| Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 339 | let mayStore = 0; | 
|  | 340 | let mayLoad = 1; | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 341 | let hasSideEffects = 0; | 
| Matt Arsenault | 0040f18 | 2014-07-29 18:51:54 +0000 | [diff] [blame] | 342 | let UseNamedOperandTable = 1; | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 343 | let SchedRW = [WriteSMEM]; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 344 | } | 
|  | 345 |  | 
|  | 346 | //===----------------------------------------------------------------------===// | 
|  | 347 | // Vector ALU operations | 
|  | 348 | //===----------------------------------------------------------------------===// | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 349 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 350 | class VOP1e <bits<8> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 351 | bits<8> vdst; | 
|  | 352 | bits<9> src0; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 353 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 354 | let Inst{8-0} = src0; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 355 | let Inst{16-9} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 356 | let Inst{24-17} = vdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 357 | let Inst{31-25} = 0x3f; //encoding | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 358 | } | 
|  | 359 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 360 | class VOP2e <bits<6> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 361 | bits<8> vdst; | 
|  | 362 | bits<9> src0; | 
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 363 | bits<8> src1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 364 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 365 | let Inst{8-0} = src0; | 
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 366 | let Inst{16-9} = src1; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 367 | let Inst{24-17} = vdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 368 | let Inst{30-25} = op; | 
|  | 369 | let Inst{31} = 0x0; //encoding | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 370 | } | 
|  | 371 |  | 
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 372 | class VOP2_MADKe <bits<6> op> : Enc64 { | 
|  | 373 |  | 
|  | 374 | bits<8>  vdst; | 
|  | 375 | bits<9>  src0; | 
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 376 | bits<8>  src1; | 
|  | 377 | bits<32> imm; | 
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 378 |  | 
|  | 379 | let Inst{8-0} = src0; | 
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 380 | let Inst{16-9} = src1; | 
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 381 | let Inst{24-17} = vdst; | 
|  | 382 | let Inst{30-25} = op; | 
|  | 383 | let Inst{31} = 0x0; // encoding | 
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 384 | let Inst{63-32} = imm; | 
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 385 | } | 
|  | 386 |  | 
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 387 | class VOP3a <bits<9> op> : Enc64 { | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 388 | bits<2> src0_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 389 | bits<9> src0; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 390 | bits<2> src1_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 391 | bits<9> src1; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 392 | bits<2> src2_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 393 | bits<9> src2; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 394 | bits<1> clamp; | 
|  | 395 | bits<2> omod; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 396 |  | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 397 | let Inst{8} = src0_modifiers{1}; | 
|  | 398 | let Inst{9} = src1_modifiers{1}; | 
|  | 399 | let Inst{10} = src2_modifiers{1}; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 400 | let Inst{11} = clamp; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 401 | let Inst{25-17} = op; | 
|  | 402 | let Inst{31-26} = 0x34; //encoding | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 403 | let Inst{40-32} = src0; | 
|  | 404 | let Inst{49-41} = src1; | 
|  | 405 | let Inst{58-50} = src2; | 
|  | 406 | let Inst{60-59} = omod; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 407 | let Inst{61} = src0_modifiers{0}; | 
|  | 408 | let Inst{62} = src1_modifiers{0}; | 
|  | 409 | let Inst{63} = src2_modifiers{0}; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 410 | } | 
|  | 411 |  | 
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 412 | class VOP3e <bits<9> op> : VOP3a <op> { | 
|  | 413 | bits<8> vdst; | 
|  | 414 |  | 
|  | 415 | let Inst{7-0} = vdst; | 
|  | 416 | } | 
|  | 417 |  | 
|  | 418 | // Encoding used for VOPC instructions encoded as VOP3 | 
|  | 419 | // Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst | 
|  | 420 | class VOP3ce <bits<9> op> : VOP3a <op> { | 
|  | 421 | bits<8> sdst; | 
|  | 422 |  | 
|  | 423 | let Inst{7-0} = sdst; | 
|  | 424 | } | 
|  | 425 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 426 | class VOP3be <bits<9> op> : Enc64 { | 
| Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 427 | bits<8> vdst; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 428 | bits<2> src0_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 429 | bits<9> src0; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 430 | bits<2> src1_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 431 | bits<9> src1; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 432 | bits<2> src2_modifiers; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 433 | bits<9> src2; | 
|  | 434 | bits<7> sdst; | 
|  | 435 | bits<2> omod; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 436 |  | 
| Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 437 | let Inst{7-0} = vdst; | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 438 | let Inst{14-8} = sdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 439 | let Inst{25-17} = op; | 
|  | 440 | let Inst{31-26} = 0x34; //encoding | 
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 441 | let Inst{40-32} = src0; | 
|  | 442 | let Inst{49-41} = src1; | 
|  | 443 | let Inst{58-50} = src2; | 
|  | 444 | let Inst{60-59} = omod; | 
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 445 | let Inst{61} = src0_modifiers{0}; | 
|  | 446 | let Inst{62} = src1_modifiers{0}; | 
|  | 447 | let Inst{63} = src2_modifiers{0}; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 448 | } | 
|  | 449 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 450 | class VOPCe <bits<8> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 451 | bits<9> src0; | 
| Valery Pykhtin | a7f480b | 2016-03-11 14:53:28 +0000 | [diff] [blame] | 452 | bits<8> src1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 453 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 454 | let Inst{8-0} = src0; | 
| Valery Pykhtin | a7f480b | 2016-03-11 14:53:28 +0000 | [diff] [blame] | 455 | let Inst{16-9} = src1; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 456 | let Inst{24-17} = op; | 
|  | 457 | let Inst{31-25} = 0x3e; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 458 | } | 
|  | 459 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 460 | class VINTRPe <bits<2> op> : Enc32 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 461 | bits<8> vdst; | 
|  | 462 | bits<8> vsrc; | 
|  | 463 | bits<2> attrchan; | 
|  | 464 | bits<6> attr; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 465 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 466 | let Inst{7-0} = vsrc; | 
|  | 467 | let Inst{9-8} = attrchan; | 
|  | 468 | let Inst{15-10} = attr; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 469 | let Inst{17-16} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 470 | let Inst{25-18} = vdst; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 471 | let Inst{31-26} = 0x32; // encoding | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 472 | } | 
|  | 473 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 474 | class DSe <bits<8> op> : Enc64 { | 
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 475 | bits<8> vdst; | 
|  | 476 | bits<1> gds; | 
|  | 477 | bits<8> addr; | 
|  | 478 | bits<8> data0; | 
|  | 479 | bits<8> data1; | 
|  | 480 | bits<8> offset0; | 
|  | 481 | bits<8> offset1; | 
|  | 482 |  | 
|  | 483 | let Inst{7-0} = offset0; | 
|  | 484 | let Inst{15-8} = offset1; | 
|  | 485 | let Inst{17} = gds; | 
|  | 486 | let Inst{25-18} = op; | 
|  | 487 | let Inst{31-26} = 0x36; //encoding | 
|  | 488 | let Inst{39-32} = addr; | 
|  | 489 | let Inst{47-40} = data0; | 
|  | 490 | let Inst{55-48} = data1; | 
|  | 491 | let Inst{63-56} = vdst; | 
| Michel Danzer | 1c45430 | 2013-07-10 16:36:43 +0000 | [diff] [blame] | 492 | } | 
|  | 493 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 494 | class MUBUFe <bits<7> op> : Enc64 { | 
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 495 | bits<12> offset; | 
|  | 496 | bits<1> offen; | 
|  | 497 | bits<1> idxen; | 
|  | 498 | bits<1> glc; | 
|  | 499 | bits<1> addr64; | 
|  | 500 | bits<1> lds; | 
|  | 501 | bits<8> vaddr; | 
|  | 502 | bits<8> vdata; | 
|  | 503 | bits<7> srsrc; | 
|  | 504 | bits<1> slc; | 
|  | 505 | bits<1> tfe; | 
|  | 506 | bits<8> soffset; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 507 |  | 
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 508 | let Inst{11-0} = offset; | 
|  | 509 | let Inst{12} = offen; | 
|  | 510 | let Inst{13} = idxen; | 
|  | 511 | let Inst{14} = glc; | 
|  | 512 | let Inst{15} = addr64; | 
|  | 513 | let Inst{16} = lds; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 514 | let Inst{24-18} = op; | 
|  | 515 | let Inst{31-26} = 0x38; //encoding | 
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 516 | let Inst{39-32} = vaddr; | 
|  | 517 | let Inst{47-40} = vdata; | 
|  | 518 | let Inst{52-48} = srsrc{6-2}; | 
|  | 519 | let Inst{54} = slc; | 
|  | 520 | let Inst{55} = tfe; | 
|  | 521 | let Inst{63-56} = soffset; | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 522 | } | 
|  | 523 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 524 | class MTBUFe <bits<3> op> : Enc64 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 525 | bits<8> vdata; | 
|  | 526 | bits<12> offset; | 
|  | 527 | bits<1> offen; | 
|  | 528 | bits<1> idxen; | 
|  | 529 | bits<1> glc; | 
|  | 530 | bits<1> addr64; | 
|  | 531 | bits<4> dfmt; | 
|  | 532 | bits<3> nfmt; | 
|  | 533 | bits<8> vaddr; | 
|  | 534 | bits<7> srsrc; | 
|  | 535 | bits<1> slc; | 
|  | 536 | bits<1> tfe; | 
|  | 537 | bits<8> soffset; | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 538 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 539 | let Inst{11-0} = offset; | 
|  | 540 | let Inst{12} = offen; | 
|  | 541 | let Inst{13} = idxen; | 
|  | 542 | let Inst{14} = glc; | 
|  | 543 | let Inst{15} = addr64; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 544 | let Inst{18-16} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 545 | let Inst{22-19} = dfmt; | 
|  | 546 | let Inst{25-23} = nfmt; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 547 | let Inst{31-26} = 0x3a; //encoding | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 548 | let Inst{39-32} = vaddr; | 
|  | 549 | let Inst{47-40} = vdata; | 
|  | 550 | let Inst{52-48} = srsrc{6-2}; | 
|  | 551 | let Inst{54} = slc; | 
|  | 552 | let Inst{55} = tfe; | 
|  | 553 | let Inst{63-56} = soffset; | 
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 554 | } | 
|  | 555 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 556 | class MIMGe <bits<7> op> : Enc64 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 557 | bits<8> vdata; | 
|  | 558 | bits<4> dmask; | 
|  | 559 | bits<1> unorm; | 
|  | 560 | bits<1> glc; | 
|  | 561 | bits<1> da; | 
|  | 562 | bits<1> r128; | 
|  | 563 | bits<1> tfe; | 
|  | 564 | bits<1> lwe; | 
|  | 565 | bits<1> slc; | 
|  | 566 | bits<8> vaddr; | 
|  | 567 | bits<7> srsrc; | 
|  | 568 | bits<7> ssamp; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 569 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 570 | let Inst{11-8} = dmask; | 
|  | 571 | let Inst{12} = unorm; | 
|  | 572 | let Inst{13} = glc; | 
|  | 573 | let Inst{14} = da; | 
|  | 574 | let Inst{15} = r128; | 
|  | 575 | let Inst{16} = tfe; | 
|  | 576 | let Inst{17} = lwe; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 577 | let Inst{24-18} = op; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 578 | let Inst{25} = slc; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 579 | let Inst{31-26} = 0x3c; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 580 | let Inst{39-32} = vaddr; | 
|  | 581 | let Inst{47-40} = vdata; | 
|  | 582 | let Inst{52-48} = srsrc{6-2}; | 
|  | 583 | let Inst{57-53} = ssamp{6-2}; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 584 | } | 
|  | 585 |  | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 586 | class FLATe<bits<7> op> : Enc64 { | 
|  | 587 | bits<8> addr; | 
|  | 588 | bits<8> data; | 
|  | 589 | bits<8> vdst; | 
|  | 590 | bits<1> slc; | 
|  | 591 | bits<1> glc; | 
|  | 592 | bits<1> tfe; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 593 |  | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 594 | // 15-0 is reserved. | 
|  | 595 | let Inst{16} = glc; | 
|  | 596 | let Inst{17} = slc; | 
|  | 597 | let Inst{24-18} = op; | 
|  | 598 | let Inst{31-26} = 0x37; // Encoding. | 
|  | 599 | let Inst{39-32} = addr; | 
|  | 600 | let Inst{47-40} = data; | 
|  | 601 | // 54-48 is reserved. | 
|  | 602 | let Inst{55} = tfe; | 
|  | 603 | let Inst{63-56} = vdst; | 
|  | 604 | } | 
|  | 605 |  | 
|  | 606 | class EXPe : Enc64 { | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 607 | bits<4> en; | 
|  | 608 | bits<6> tgt; | 
|  | 609 | bits<1> compr; | 
|  | 610 | bits<1> done; | 
|  | 611 | bits<1> vm; | 
|  | 612 | bits<8> vsrc0; | 
|  | 613 | bits<8> vsrc1; | 
|  | 614 | bits<8> vsrc2; | 
|  | 615 | bits<8> vsrc3; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 616 |  | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 617 | let Inst{3-0} = en; | 
|  | 618 | let Inst{9-4} = tgt; | 
|  | 619 | let Inst{10} = compr; | 
|  | 620 | let Inst{11} = done; | 
|  | 621 | let Inst{12} = vm; | 
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 622 | let Inst{31-26} = 0x3e; | 
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 623 | let Inst{39-32} = vsrc0; | 
|  | 624 | let Inst{47-40} = vsrc1; | 
|  | 625 | let Inst{55-48} = vsrc2; | 
|  | 626 | let Inst{63-56} = vsrc3; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 627 | } | 
|  | 628 |  | 
|  | 629 | let Uses = [EXEC] in { | 
|  | 630 |  | 
|  | 631 | class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : | 
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 632 | VOP1Common <outs, ins, asm, pattern>, | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 633 | VOP1e<op> { | 
|  | 634 | let isCodeGenOnly = 0; | 
|  | 635 | } | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 636 |  | 
|  | 637 | class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> : | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 638 | VOP2Common <outs, ins, asm, pattern>, VOP2e<op> { | 
|  | 639 | let isCodeGenOnly = 0; | 
|  | 640 | } | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 641 |  | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 642 | class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> : | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 643 | VOPCCommon <ins, asm, pattern>, VOPCe <op>; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 644 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 645 | class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 646 | InstSI <outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 647 | let mayLoad = 1; | 
|  | 648 | let mayStore = 0; | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 649 | let hasSideEffects = 0; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 650 | } | 
|  | 651 |  | 
|  | 652 | } // End Uses = [EXEC] | 
|  | 653 |  | 
|  | 654 | //===----------------------------------------------------------------------===// | 
|  | 655 | // Vector I/O operations | 
|  | 656 | //===----------------------------------------------------------------------===// | 
|  | 657 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 658 | class DS <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 659 | InstSI <outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 660 |  | 
|  | 661 | let LGKM_CNT = 1; | 
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 662 | let DS = 1; | 
| Matt Arsenault | 1eb1830 | 2014-07-29 21:00:56 +0000 | [diff] [blame] | 663 | let UseNamedOperandTable = 1; | 
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 664 | let Uses = [M0, EXEC]; | 
| Tom Stellard | cf051f4 | 2015-03-09 18:49:45 +0000 | [diff] [blame] | 665 |  | 
|  | 666 | // Most instruction load and store data, so set this as the default. | 
|  | 667 | let mayLoad = 1; | 
|  | 668 | let mayStore = 1; | 
|  | 669 |  | 
|  | 670 | let hasSideEffects = 0; | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 671 | let AsmMatchConverter = "cvtDS"; | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 672 | let SchedRW = [WriteLDS]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 673 | } | 
|  | 674 |  | 
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 675 | class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 676 | InstSI<outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 677 |  | 
|  | 678 | let VM_CNT = 1; | 
|  | 679 | let EXP_CNT = 1; | 
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 680 | let MUBUF = 1; | 
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 681 | let Uses = [EXEC]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 682 |  | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 683 | let hasSideEffects = 0; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 684 | let UseNamedOperandTable = 1; | 
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 685 | let AsmMatchConverter = "cvtMubuf"; | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 686 | let SchedRW = [WriteVMEM]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 687 | } | 
|  | 688 |  | 
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 689 | class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 690 | InstSI<outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 691 |  | 
|  | 692 | let VM_CNT = 1; | 
|  | 693 | let EXP_CNT = 1; | 
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 694 | let MTBUF = 1; | 
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 695 | let Uses = [EXEC]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 696 |  | 
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 697 | let hasSideEffects = 0; | 
| Matt Arsenault | 5c4d840 | 2014-09-15 15:41:43 +0000 | [diff] [blame] | 698 | let UseNamedOperandTable = 1; | 
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 699 | let SchedRW = [WriteVMEM]; | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 700 | } | 
|  | 701 |  | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 702 | class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 703 | InstSI<outs, ins, asm, pattern>, FLATe <op> { | 
|  | 704 | let FLAT = 1; | 
|  | 705 | // Internally, FLAT instruction are executed as both an LDS and a | 
|  | 706 | // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT | 
|  | 707 | // and are not considered done until both have been decremented. | 
|  | 708 | let VM_CNT = 1; | 
|  | 709 | let LGKM_CNT = 1; | 
|  | 710 |  | 
|  | 711 | let Uses = [EXEC, FLAT_SCR]; // M0 | 
|  | 712 |  | 
|  | 713 | let UseNamedOperandTable = 1; | 
|  | 714 | let hasSideEffects = 0; | 
| Tom Stellard | 076ac95 | 2015-06-11 14:51:50 +0000 | [diff] [blame] | 715 | let SchedRW = [WriteVMEM]; | 
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 716 | } | 
|  | 717 |  | 
| Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 718 | class MIMG <dag outs, dag ins, string asm, list<dag> pattern> : | 
|  | 719 | InstSI <outs, ins, asm, pattern> { | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 720 |  | 
|  | 721 | let VM_CNT = 1; | 
|  | 722 | let EXP_CNT = 1; | 
|  | 723 | let MIMG = 1; | 
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 724 | let Uses = [EXEC]; | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 725 |  | 
| Tom Stellard | 1397d49 | 2016-02-11 21:45:07 +0000 | [diff] [blame] | 726 | let UseNamedOperandTable = 1; | 
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 727 | let hasSideEffects = 0; // XXX ???? | 
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 728 | } |