blob: 167e3ed749b57fc709dcf052d1d55d78113b3434 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Matt Arsenault9babdf42016-06-22 20:15:28 +000014class InstSI <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> :
16 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Christian Konig72d5d5c2013-02-21 15:16:44 +000018 field bits<1> VM_CNT = 0;
19 field bits<1> EXP_CNT = 0;
20 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000021
22 field bits<1> SALU = 0;
23 field bits<1> VALU = 0;
24
25 field bits<1> SOP1 = 0;
26 field bits<1> SOP2 = 0;
27 field bits<1> SOPC = 0;
28 field bits<1> SOPK = 0;
29 field bits<1> SOPP = 0;
30
Tom Stellard93fabce2013-10-10 17:11:55 +000031 field bits<1> VOP1 = 0;
32 field bits<1> VOP2 = 0;
33 field bits<1> VOP3 = 0;
34 field bits<1> VOPC = 0;
Sam Kolton3025e7f2016-04-26 13:33:56 +000035 field bits<1> SDWA = 0;
Sam Koltondfa29f72016-03-09 12:29:31 +000036 field bits<1> DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000038 field bits<1> MUBUF = 0;
39 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000040 field bits<1> SMRD = 0;
41 field bits<1> DS = 0;
42 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000043 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000044 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000045 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000046
Tom Stellard88e0b252015-10-06 15:57:53 +000047 // This bit tells the assembler to use the 32-bit encoding in case it
48 // is unable to infer the encoding from the operands.
49 field bits<1> VOPAsmPrefer32Bit = 0;
50
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000051 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000052 let TSFlags{0} = VM_CNT;
53 let TSFlags{1} = EXP_CNT;
54 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000055
56 let TSFlags{3} = SALU;
57 let TSFlags{4} = VALU;
58
59 let TSFlags{5} = SOP1;
60 let TSFlags{6} = SOP2;
61 let TSFlags{7} = SOPC;
62 let TSFlags{8} = SOPK;
63 let TSFlags{9} = SOPP;
64
65 let TSFlags{10} = VOP1;
66 let TSFlags{11} = VOP2;
67 let TSFlags{12} = VOP3;
68 let TSFlags{13} = VOPC;
Sam Kolton3025e7f2016-04-26 13:33:56 +000069 let TSFlags{14} = SDWA;
70 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000071
Sam Kolton3025e7f2016-04-26 13:33:56 +000072 let TSFlags{16} = MUBUF;
73 let TSFlags{17} = MTBUF;
74 let TSFlags{18} = SMRD;
75 let TSFlags{19} = DS;
76 let TSFlags{20} = MIMG;
77 let TSFlags{21} = FLAT;
78 let TSFlags{22} = WQM;
79 let TSFlags{23} = VGPRSpill;
80 let TSFlags{24} = VOPAsmPrefer32Bit;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000081
Tom Stellardae38f302015-01-14 01:13:19 +000082 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +000083
84 field bits<1> DisableSIDecoder = 0;
85 field bits<1> DisableVIDecoder = 0;
86 field bits<1> DisableDecoder = 0;
87
88 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Tom Stellard75aadc22012-12-11 21:25:42 +000089}
90
Tom Stellarde5a1cda2014-07-21 17:44:28 +000091class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000092 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000093 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000094}
95
Tom Stellarde5a1cda2014-07-21 17:44:28 +000096class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000097 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000098 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000099}
100
Tom Stellardc0503922015-03-12 21:34:22 +0000101class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000102
Marek Olsak5df00d62014-12-07 12:18:57 +0000103let Uses = [EXEC] in {
104
Marek Olsakdc4d2022015-01-15 18:42:44 +0000105class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
106 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000107
Marek Olsak5df00d62014-12-07 12:18:57 +0000108 let mayLoad = 0;
109 let mayStore = 0;
110 let hasSideEffects = 0;
111 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000112 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000113}
114
115class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000116 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000117
Marek Olsakdc4d2022015-01-15 18:42:44 +0000118 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000119 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000120 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000121}
122
Tom Stellard94d2e992014-10-07 23:51:34 +0000123class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000124 VOPAnyCommon <outs, ins, asm, pattern> {
125
Tom Stellard94d2e992014-10-07 23:51:34 +0000126 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000127 let Size = 4;
128}
129
130class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000131 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000132
Marek Olsak5df00d62014-12-07 12:18:57 +0000133 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000134 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000135}
136
Tom Stellarda90b9522016-02-11 03:28:15 +0000137class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern, bit HasMods = 0, bit VOP3Only = 0> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000138 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000139
Tom Stellardb4a313a2014-08-01 00:32:39 +0000140 // Using complex patterns gives VOP3 patterns a very high complexity rating,
141 // but standalone patterns are almost always prefered, so we need to adjust the
142 // priority lower. The goal is to use a high number to reduce complexity to
143 // zero (or less than zero).
144 let AddedComplexity = -1000;
145
Tom Stellard092f3322014-06-17 19:34:46 +0000146 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000147 let VALU = 1;
148
Tom Stellarda90b9522016-02-11 03:28:15 +0000149 let AsmMatchConverter =
150 !if(!eq(VOP3Only,1),
Sam Kolton5f10a132016-05-06 11:31:17 +0000151 "cvtVOP3",
152 !if(!eq(HasMods,1), "cvtVOP3_2_mod", ""));
153
Tom Stellardd7e6f132015-04-08 01:09:26 +0000154 let isCodeGenOnly = 0;
155
Tom Stellardbda32c92014-07-21 17:44:29 +0000156 int Size = 8;
Matt Arsenault1d36b712015-09-26 05:06:48 +0000157
158 // Because SGPRs may be allowed if there are multiple operands, we
159 // need a post-isel hook to insert copies in order to avoid
160 // violating constant bus requirements.
161 let hasPostISelHook = 1;
Tom Stellard092f3322014-06-17 19:34:46 +0000162}
163
Marek Olsak5df00d62014-12-07 12:18:57 +0000164} // End Uses = [EXEC]
165
Christian Konig72d5d5c2013-02-21 15:16:44 +0000166//===----------------------------------------------------------------------===//
167// Scalar operations
168//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000169
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000170class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000171 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000172 bits<8> src0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000173
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000174 let Inst{7-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000175 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000176 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000177 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000178}
179
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000180class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000181 bits<7> sdst;
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000182 bits<8> src0;
183 bits<8> src1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000184
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000185 let Inst{7-0} = src0;
186 let Inst{15-8} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000187 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000188 let Inst{29-23} = op;
189 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000190}
191
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000192class SOPCe <bits<7> op> : Enc32 {
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000193 bits<8> src0;
194 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000195
Valery Pykhtin0c6293d2016-03-06 10:31:44 +0000196 let Inst{7-0} = src0;
197 let Inst{15-8} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000198 let Inst{22-16} = op;
199 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000200}
201
202class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000203 bits <7> sdst;
204 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000205
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000206 let Inst{15-0} = simm16;
207 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000208 let Inst{27-23} = op;
209 let Inst{31-28} = 0xb; //encoding
210}
211
Tom Stellard8980dc32015-04-08 01:09:22 +0000212class SOPK64e <bits<5> op> : Enc64 {
213 bits <7> sdst = 0;
214 bits <16> simm16;
215 bits <32> imm;
216
217 let Inst{15-0} = simm16;
218 let Inst{22-16} = sdst;
219 let Inst{27-23} = op;
220 let Inst{31-28} = 0xb;
221
222 let Inst{63-32} = imm;
223}
224
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000225class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000226 bits <16> simm16;
227
228 let Inst{15-0} = simm16;
229 let Inst{22-16} = op;
230 let Inst{31-23} = 0x17f; // encoding
231}
232
233class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000234 bits<7> sdst;
235 bits<7> sbase;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000236
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000237 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000238 let Inst{14-9} = sbase{6-1};
239 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000240 let Inst{26-22} = op;
241 let Inst{31-27} = 0x18; //encoding
242}
243
Valery Pykhtina4db2242016-03-10 13:06:08 +0000244class SMRD_IMMe <bits<5> op> : SMRDe<op, 1> {
245 bits<8> offset;
246 let Inst{7-0} = offset;
247}
248
249class SMRD_SOFFe <bits<5> op> : SMRDe<op, 0> {
250 bits<8> soff;
251 let Inst{7-0} = soff;
252}
253
254
255
Tom Stellarddee26a22015-08-06 19:28:30 +0000256class SMRD_IMMe_ci <bits<5> op> : Enc64 {
257 bits<7> sdst;
258 bits<7> sbase;
259 bits<32> offset;
260
261 let Inst{7-0} = 0xff;
262 let Inst{8} = 0;
263 let Inst{14-9} = sbase{6-1};
264 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000265 let Inst{26-22} = op;
266 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000267 let Inst{63-32} = offset;
268}
269
Tom Stellardae38f302015-01-14 01:13:19 +0000270let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000271class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
272 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000273 let mayLoad = 0;
274 let mayStore = 0;
275 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000276 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000277 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000278 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000279}
280
Marek Olsak5df00d62014-12-07 12:18:57 +0000281class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
282 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000283
284 let mayLoad = 0;
285 let mayStore = 0;
286 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000287 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000288 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000289 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000290
291 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000292}
293
294class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
295 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000296
Christian Konig72d5d5c2013-02-21 15:16:44 +0000297 let mayLoad = 0;
298 let mayStore = 0;
299 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000300 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000301 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000302 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000303 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000304
305 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000306}
307
Marek Olsak5df00d62014-12-07 12:18:57 +0000308class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
309 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000310
311 let mayLoad = 0;
312 let mayStore = 0;
313 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000314 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000315 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000316
317 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000318}
319
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000320class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000321 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000322
323 let mayLoad = 0;
324 let mayStore = 0;
325 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000326 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000327 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000328
329 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000330}
331
Tom Stellardae38f302015-01-14 01:13:19 +0000332} // let SchedRW = [WriteSALU]
333
Tom Stellardc470c962014-10-01 14:44:42 +0000334class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
335 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000336
337 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000338 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000339 let mayStore = 0;
340 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000341 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000342 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000343 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000344}
345
346//===----------------------------------------------------------------------===//
347// Vector ALU operations
348//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000350class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000351 bits<8> vdst;
352 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000353
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000354 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000355 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000356 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000357 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000358}
359
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000360class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000361 bits<8> vdst;
362 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000363 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000364
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000365 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000366 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000367 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000368 let Inst{30-25} = op;
369 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000370}
371
Matt Arsenault70120fa2015-02-21 21:29:00 +0000372class VOP2_MADKe <bits<6> op> : Enc64 {
373
374 bits<8> vdst;
375 bits<9> src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000376 bits<8> src1;
377 bits<32> imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000378
379 let Inst{8-0} = src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000380 let Inst{16-9} = src1;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000381 let Inst{24-17} = vdst;
382 let Inst{30-25} = op;
383 let Inst{31} = 0x0; // encoding
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000384 let Inst{63-32} = imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000385}
386
Tom Stellardcc4c8712016-02-16 18:14:56 +0000387class VOP3a <bits<9> op> : Enc64 {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000388 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000389 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000390 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000391 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000392 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000393 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000394 bits<1> clamp;
395 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000396
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000397 let Inst{8} = src0_modifiers{1};
398 let Inst{9} = src1_modifiers{1};
399 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000400 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000401 let Inst{25-17} = op;
402 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000403 let Inst{40-32} = src0;
404 let Inst{49-41} = src1;
405 let Inst{58-50} = src2;
406 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000407 let Inst{61} = src0_modifiers{0};
408 let Inst{62} = src1_modifiers{0};
409 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000410}
411
Tom Stellardcc4c8712016-02-16 18:14:56 +0000412class VOP3e <bits<9> op> : VOP3a <op> {
413 bits<8> vdst;
414
415 let Inst{7-0} = vdst;
416}
417
418// Encoding used for VOPC instructions encoded as VOP3
419// Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst
420class VOP3ce <bits<9> op> : VOP3a <op> {
421 bits<8> sdst;
422
423 let Inst{7-0} = sdst;
424}
425
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000426class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000427 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000428 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000429 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000430 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000431 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000432 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000433 bits<9> src2;
434 bits<7> sdst;
435 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000436
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000437 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000438 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000439 let Inst{25-17} = op;
440 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000441 let Inst{40-32} = src0;
442 let Inst{49-41} = src1;
443 let Inst{58-50} = src2;
444 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000445 let Inst{61} = src0_modifiers{0};
446 let Inst{62} = src1_modifiers{0};
447 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000448}
449
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000450class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000451 bits<9> src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000452 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000453
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000454 let Inst{8-0} = src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000455 let Inst{16-9} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000456 let Inst{24-17} = op;
457 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000458}
459
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000460class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000461 bits<8> vdst;
462 bits<8> vsrc;
463 bits<2> attrchan;
464 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000465
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000466 let Inst{7-0} = vsrc;
467 let Inst{9-8} = attrchan;
468 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000469 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000470 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000471 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000472}
473
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000474class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000475 bits<8> vdst;
476 bits<1> gds;
477 bits<8> addr;
478 bits<8> data0;
479 bits<8> data1;
480 bits<8> offset0;
481 bits<8> offset1;
482
483 let Inst{7-0} = offset0;
484 let Inst{15-8} = offset1;
485 let Inst{17} = gds;
486 let Inst{25-18} = op;
487 let Inst{31-26} = 0x36; //encoding
488 let Inst{39-32} = addr;
489 let Inst{47-40} = data0;
490 let Inst{55-48} = data1;
491 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000492}
493
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000494class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000495 bits<12> offset;
496 bits<1> offen;
497 bits<1> idxen;
498 bits<1> glc;
499 bits<1> addr64;
500 bits<1> lds;
501 bits<8> vaddr;
502 bits<8> vdata;
503 bits<7> srsrc;
504 bits<1> slc;
505 bits<1> tfe;
506 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000507
Tom Stellard6db08eb2013-04-05 23:31:44 +0000508 let Inst{11-0} = offset;
509 let Inst{12} = offen;
510 let Inst{13} = idxen;
511 let Inst{14} = glc;
512 let Inst{15} = addr64;
513 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000514 let Inst{24-18} = op;
515 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000516 let Inst{39-32} = vaddr;
517 let Inst{47-40} = vdata;
518 let Inst{52-48} = srsrc{6-2};
519 let Inst{54} = slc;
520 let Inst{55} = tfe;
521 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000522}
523
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000524class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000525 bits<8> vdata;
526 bits<12> offset;
527 bits<1> offen;
528 bits<1> idxen;
529 bits<1> glc;
530 bits<1> addr64;
531 bits<4> dfmt;
532 bits<3> nfmt;
533 bits<8> vaddr;
534 bits<7> srsrc;
535 bits<1> slc;
536 bits<1> tfe;
537 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000538
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000539 let Inst{11-0} = offset;
540 let Inst{12} = offen;
541 let Inst{13} = idxen;
542 let Inst{14} = glc;
543 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000544 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000545 let Inst{22-19} = dfmt;
546 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000547 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000548 let Inst{39-32} = vaddr;
549 let Inst{47-40} = vdata;
550 let Inst{52-48} = srsrc{6-2};
551 let Inst{54} = slc;
552 let Inst{55} = tfe;
553 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000554}
555
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000556class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000557 bits<8> vdata;
558 bits<4> dmask;
559 bits<1> unorm;
560 bits<1> glc;
561 bits<1> da;
562 bits<1> r128;
563 bits<1> tfe;
564 bits<1> lwe;
565 bits<1> slc;
566 bits<8> vaddr;
567 bits<7> srsrc;
568 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000569
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000570 let Inst{11-8} = dmask;
571 let Inst{12} = unorm;
572 let Inst{13} = glc;
573 let Inst{14} = da;
574 let Inst{15} = r128;
575 let Inst{16} = tfe;
576 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000577 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000578 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000579 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000580 let Inst{39-32} = vaddr;
581 let Inst{47-40} = vdata;
582 let Inst{52-48} = srsrc{6-2};
583 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000584}
585
Matt Arsenault3f981402014-09-15 15:41:53 +0000586class FLATe<bits<7> op> : Enc64 {
587 bits<8> addr;
588 bits<8> data;
589 bits<8> vdst;
590 bits<1> slc;
591 bits<1> glc;
592 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000593
Matt Arsenault3f981402014-09-15 15:41:53 +0000594 // 15-0 is reserved.
595 let Inst{16} = glc;
596 let Inst{17} = slc;
597 let Inst{24-18} = op;
598 let Inst{31-26} = 0x37; // Encoding.
599 let Inst{39-32} = addr;
600 let Inst{47-40} = data;
601 // 54-48 is reserved.
602 let Inst{55} = tfe;
603 let Inst{63-56} = vdst;
604}
605
606class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000607 bits<4> en;
608 bits<6> tgt;
609 bits<1> compr;
610 bits<1> done;
611 bits<1> vm;
612 bits<8> vsrc0;
613 bits<8> vsrc1;
614 bits<8> vsrc2;
615 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000616
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000617 let Inst{3-0} = en;
618 let Inst{9-4} = tgt;
619 let Inst{10} = compr;
620 let Inst{11} = done;
621 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000622 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000623 let Inst{39-32} = vsrc0;
624 let Inst{47-40} = vsrc1;
625 let Inst{55-48} = vsrc2;
626 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000627}
628
629let Uses = [EXEC] in {
630
631class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000632 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000633 VOP1e<op> {
634 let isCodeGenOnly = 0;
635}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000636
637class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000638 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
639 let isCodeGenOnly = 0;
640}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000641
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000642class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000643 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000644
Marek Olsak5df00d62014-12-07 12:18:57 +0000645class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
646 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000647 let mayLoad = 1;
648 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000649 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000650}
651
652} // End Uses = [EXEC]
653
654//===----------------------------------------------------------------------===//
655// Vector I/O operations
656//===----------------------------------------------------------------------===//
657
Marek Olsak5df00d62014-12-07 12:18:57 +0000658class DS <dag outs, dag ins, string asm, list<dag> pattern> :
659 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000660
661 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000662 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000663 let UseNamedOperandTable = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000664 let Uses = [M0, EXEC];
Tom Stellardcf051f42015-03-09 18:49:45 +0000665
666 // Most instruction load and store data, so set this as the default.
667 let mayLoad = 1;
668 let mayStore = 1;
669
670 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000671 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000672 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000673}
674
Marek Olsak5df00d62014-12-07 12:18:57 +0000675class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
676 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000677
678 let VM_CNT = 1;
679 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000680 let MUBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000681 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000682
Matt Arsenault9a072c12014-11-18 23:57:33 +0000683 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000684 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000685 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000686 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000687}
688
Tom Stellard0c238c22014-10-01 14:44:43 +0000689class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
690 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000691
692 let VM_CNT = 1;
693 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000694 let MTBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000695 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000696
Craig Topperc50d64b2014-11-26 00:46:26 +0000697 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000698 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000699 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000700}
701
Matt Arsenault3f981402014-09-15 15:41:53 +0000702class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
703 InstSI<outs, ins, asm, pattern>, FLATe <op> {
704 let FLAT = 1;
705 // Internally, FLAT instruction are executed as both an LDS and a
706 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
707 // and are not considered done until both have been decremented.
708 let VM_CNT = 1;
709 let LGKM_CNT = 1;
710
711 let Uses = [EXEC, FLAT_SCR]; // M0
712
713 let UseNamedOperandTable = 1;
714 let hasSideEffects = 0;
Tom Stellard076ac952015-06-11 14:51:50 +0000715 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000716}
717
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000718class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
719 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000720
721 let VM_CNT = 1;
722 let EXP_CNT = 1;
723 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000724 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000725
Tom Stellard1397d492016-02-11 21:45:07 +0000726 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000727 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000728}