| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 1 | //===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===// |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // SI Instruction format definitions. |
| 11 | // |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| Matt Arsenault | 9babdf4 | 2016-06-22 20:15:28 +0000 | [diff] [blame] | 14 | class InstSI <dag outs, dag ins, string asm = "", |
| 15 | list<dag> pattern = []> : |
| 16 | AMDGPUInst<outs, ins, asm, pattern>, PredicateControl { |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 17 | |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 18 | field bits<1> VM_CNT = 0; |
| 19 | field bits<1> EXP_CNT = 0; |
| 20 | field bits<1> LGKM_CNT = 0; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 21 | |
| 22 | field bits<1> SALU = 0; |
| 23 | field bits<1> VALU = 0; |
| 24 | |
| 25 | field bits<1> SOP1 = 0; |
| 26 | field bits<1> SOP2 = 0; |
| 27 | field bits<1> SOPC = 0; |
| 28 | field bits<1> SOPK = 0; |
| 29 | field bits<1> SOPP = 0; |
| 30 | |
| Tom Stellard | 93fabce | 2013-10-10 17:11:55 +0000 | [diff] [blame] | 31 | field bits<1> VOP1 = 0; |
| 32 | field bits<1> VOP2 = 0; |
| 33 | field bits<1> VOP3 = 0; |
| 34 | field bits<1> VOPC = 0; |
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 35 | field bits<1> SDWA = 0; |
| Sam Kolton | dfa29f7 | 2016-03-09 12:29:31 +0000 | [diff] [blame] | 36 | field bits<1> DPP = 0; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 37 | |
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 38 | field bits<1> MUBUF = 0; |
| 39 | field bits<1> MTBUF = 0; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 40 | field bits<1> SMRD = 0; |
| 41 | field bits<1> DS = 0; |
| 42 | field bits<1> MIMG = 0; |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 43 | field bits<1> FLAT = 0; |
| Nicolai Haehnle | 8a482b3 | 2016-08-02 19:31:14 +0000 | [diff] [blame] | 44 | |
| 45 | // Whether WQM _must_ be enabled for this instruction. |
| Michel Danzer | 494391b | 2015-02-06 02:51:20 +0000 | [diff] [blame] | 46 | field bits<1> WQM = 0; |
| Tom Stellard | a77c3f7 | 2015-05-12 18:59:17 +0000 | [diff] [blame] | 47 | field bits<1> VGPRSpill = 0; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 48 | |
| Tom Stellard | 88e0b25 | 2015-10-06 15:57:53 +0000 | [diff] [blame] | 49 | // This bit tells the assembler to use the 32-bit encoding in case it |
| 50 | // is unable to infer the encoding from the operands. |
| 51 | field bits<1> VOPAsmPrefer32Bit = 0; |
| 52 | |
| Nicolai Haehnle | c06bfa1 | 2016-07-11 21:59:43 +0000 | [diff] [blame] | 53 | field bits<1> Gather4 = 0; |
| 54 | |
| Nicolai Haehnle | 8a482b3 | 2016-08-02 19:31:14 +0000 | [diff] [blame] | 55 | // Whether WQM _must_ be disabled for this instruction. |
| 56 | field bits<1> DisableWQM = 0; |
| 57 | |
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 58 | // These need to be kept in sync with the enum in SIInstrFlags. |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 59 | let TSFlags{0} = VM_CNT; |
| 60 | let TSFlags{1} = EXP_CNT; |
| 61 | let TSFlags{2} = LGKM_CNT; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 62 | |
| 63 | let TSFlags{3} = SALU; |
| 64 | let TSFlags{4} = VALU; |
| 65 | |
| 66 | let TSFlags{5} = SOP1; |
| 67 | let TSFlags{6} = SOP2; |
| 68 | let TSFlags{7} = SOPC; |
| 69 | let TSFlags{8} = SOPK; |
| 70 | let TSFlags{9} = SOPP; |
| 71 | |
| 72 | let TSFlags{10} = VOP1; |
| 73 | let TSFlags{11} = VOP2; |
| 74 | let TSFlags{12} = VOP3; |
| 75 | let TSFlags{13} = VOPC; |
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 76 | let TSFlags{14} = SDWA; |
| 77 | let TSFlags{15} = DPP; |
| Matt Arsenault | c5f174d | 2014-12-01 15:52:46 +0000 | [diff] [blame] | 78 | |
| Sam Kolton | 3025e7f | 2016-04-26 13:33:56 +0000 | [diff] [blame] | 79 | let TSFlags{16} = MUBUF; |
| 80 | let TSFlags{17} = MTBUF; |
| 81 | let TSFlags{18} = SMRD; |
| 82 | let TSFlags{19} = DS; |
| 83 | let TSFlags{20} = MIMG; |
| 84 | let TSFlags{21} = FLAT; |
| 85 | let TSFlags{22} = WQM; |
| 86 | let TSFlags{23} = VGPRSpill; |
| 87 | let TSFlags{24} = VOPAsmPrefer32Bit; |
| Nicolai Haehnle | c06bfa1 | 2016-07-11 21:59:43 +0000 | [diff] [blame] | 88 | let TSFlags{25} = Gather4; |
| Nicolai Haehnle | 8a482b3 | 2016-08-02 19:31:14 +0000 | [diff] [blame] | 89 | let TSFlags{26} = DisableWQM; |
| Matt Arsenault | cb0ac3d | 2014-09-26 17:54:59 +0000 | [diff] [blame] | 90 | |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 91 | let SchedRW = [Write32Bit]; |
| Tom Stellard | e1818af | 2016-02-18 03:42:32 +0000 | [diff] [blame] | 92 | |
| 93 | field bits<1> DisableSIDecoder = 0; |
| 94 | field bits<1> DisableVIDecoder = 0; |
| 95 | field bits<1> DisableDecoder = 0; |
| 96 | |
| 97 | let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1); |
| Sam Kolton | d63d8a7 | 2016-09-09 09:37:51 +0000 | [diff] [blame^] | 98 | let AsmVariantName = AMDGPUAsmVariants.Default; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 99 | } |
| 100 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 101 | class PseudoInstSI<dag outs, dag ins, list<dag> pattern = []> |
| 102 | : InstSI<outs, ins, "", pattern> { |
| 103 | let isPseudo = 1; |
| 104 | let isCodeGenOnly = 1; |
| 105 | } |
| 106 | |
| Matt Arsenault | 71ed8a6 | 2016-08-27 03:00:51 +0000 | [diff] [blame] | 107 | class SPseudoInstSI<dag outs, dag ins, list<dag> pattern = []> |
| 108 | : PseudoInstSI<outs, ins, pattern> { |
| 109 | let SALU = 1; |
| 110 | } |
| 111 | |
| 112 | class VPseudoInstSI<dag outs, dag ins, list<dag> pattern = []> |
| 113 | : PseudoInstSI<outs, ins, pattern> { |
| 114 | let VALU = 1; |
| 115 | let Uses = [EXEC]; |
| 116 | } |
| 117 | |
| 118 | class CFPseudoInstSI<dag outs, dag ins, list<dag> pattern = [], |
| 119 | bit UseExec = 0, bit DefExec = 0> : |
| 120 | SPseudoInstSI<outs, ins, pattern> { |
| 121 | |
| 122 | let Uses = !if(UseExec, [EXEC], []); |
| 123 | let Defs = !if(DefExec, [EXEC, SCC], [SCC]); |
| 124 | } |
| 125 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 126 | class Enc32 { |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 127 | field bits<32> Inst; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 128 | int Size = 4; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 129 | } |
| 130 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 131 | class Enc64 { |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 132 | field bits<64> Inst; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 133 | int Size = 8; |
| Tom Stellard | 75aadc2 | 2012-12-11 21:25:42 +0000 | [diff] [blame] | 134 | } |
| 135 | |
| Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 136 | class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">; |
| Tom Stellard | c050392 | 2015-03-12 21:34:22 +0000 | [diff] [blame] | 137 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 138 | let Uses = [EXEC] in { |
| 139 | |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 140 | class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> : |
| 141 | InstSI <outs, ins, asm, pattern> { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 142 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 143 | let mayLoad = 0; |
| 144 | let mayStore = 0; |
| 145 | let hasSideEffects = 0; |
| 146 | let UseNamedOperandTable = 1; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 147 | let VALU = 1; |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 148 | } |
| 149 | |
| 150 | class VOPCCommon <dag ins, string asm, list<dag> pattern> : |
| Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 151 | VOPAnyCommon <(outs), ins, asm, pattern> { |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 152 | |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 153 | let VOPC = 1; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 154 | let Size = 4; |
| Matt Arsenault | 4635915 | 2015-08-08 00:41:48 +0000 | [diff] [blame] | 155 | let Defs = [VCC]; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 156 | } |
| 157 | |
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 158 | class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> : |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 159 | VOPAnyCommon <outs, ins, asm, pattern> { |
| 160 | |
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 161 | let VOP1 = 1; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 162 | let Size = 4; |
| 163 | } |
| 164 | |
| 165 | class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> : |
| Marek Olsak | dc4d202 | 2015-01-15 18:42:44 +0000 | [diff] [blame] | 166 | VOPAnyCommon <outs, ins, asm, pattern> { |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 167 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 168 | let VOP2 = 1; |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 169 | let Size = 4; |
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 170 | } |
| 171 | |
| Matt Arsenault | fc7e6a0 | 2016-07-12 00:23:17 +0000 | [diff] [blame] | 172 | class VOP3Common <dag outs, dag ins, string asm = "", |
| 173 | list<dag> pattern = [], bit HasMods = 0, |
| 174 | bit VOP3Only = 0> : |
| 175 | VOPAnyCommon <outs, ins, asm, pattern> { |
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 176 | |
| Tom Stellard | b4a313a | 2014-08-01 00:32:39 +0000 | [diff] [blame] | 177 | // Using complex patterns gives VOP3 patterns a very high complexity rating, |
| 178 | // but standalone patterns are almost always prefered, so we need to adjust the |
| 179 | // priority lower. The goal is to use a high number to reduce complexity to |
| 180 | // zero (or less than zero). |
| 181 | let AddedComplexity = -1000; |
| 182 | |
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 183 | let VOP3 = 1; |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 184 | let VALU = 1; |
| 185 | |
| Tom Stellard | a90b952 | 2016-02-11 03:28:15 +0000 | [diff] [blame] | 186 | let AsmMatchConverter = |
| 187 | !if(!eq(VOP3Only,1), |
| Sam Kolton | 5f10a13 | 2016-05-06 11:31:17 +0000 | [diff] [blame] | 188 | "cvtVOP3", |
| 189 | !if(!eq(HasMods,1), "cvtVOP3_2_mod", "")); |
| 190 | |
| Sam Kolton | d63d8a7 | 2016-09-09 09:37:51 +0000 | [diff] [blame^] | 191 | let AsmVariantName = AMDGPUAsmVariants.VOP3; |
| 192 | |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 193 | let isCodeGenOnly = 0; |
| 194 | |
| Tom Stellard | bda32c9 | 2014-07-21 17:44:29 +0000 | [diff] [blame] | 195 | int Size = 8; |
| Matt Arsenault | 1d36b71 | 2015-09-26 05:06:48 +0000 | [diff] [blame] | 196 | |
| 197 | // Because SGPRs may be allowed if there are multiple operands, we |
| 198 | // need a post-isel hook to insert copies in order to avoid |
| 199 | // violating constant bus requirements. |
| 200 | let hasPostISelHook = 1; |
| Tom Stellard | 092f332 | 2014-06-17 19:34:46 +0000 | [diff] [blame] | 201 | } |
| 202 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 203 | } // End Uses = [EXEC] |
| 204 | |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 205 | //===----------------------------------------------------------------------===// |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 206 | // Vector ALU operations |
| 207 | //===----------------------------------------------------------------------===// |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 208 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 209 | class VOP1e <bits<8> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 210 | bits<8> vdst; |
| 211 | bits<9> src0; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 212 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 213 | let Inst{8-0} = src0; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 214 | let Inst{16-9} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 215 | let Inst{24-17} = vdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 216 | let Inst{31-25} = 0x3f; //encoding |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 217 | } |
| 218 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 219 | class VOP2e <bits<6> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 220 | bits<8> vdst; |
| 221 | bits<9> src0; |
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 222 | bits<8> src1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 223 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 224 | let Inst{8-0} = src0; |
| Marek Olsak | 9b8f32e | 2015-02-18 22:12:45 +0000 | [diff] [blame] | 225 | let Inst{16-9} = src1; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 226 | let Inst{24-17} = vdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 227 | let Inst{30-25} = op; |
| 228 | let Inst{31} = 0x0; //encoding |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 229 | } |
| 230 | |
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 231 | class VOP2_MADKe <bits<6> op> : Enc64 { |
| 232 | |
| 233 | bits<8> vdst; |
| 234 | bits<9> src0; |
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 235 | bits<8> src1; |
| 236 | bits<32> imm; |
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 237 | |
| 238 | let Inst{8-0} = src0; |
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 239 | let Inst{16-9} = src1; |
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 240 | let Inst{24-17} = vdst; |
| 241 | let Inst{30-25} = op; |
| 242 | let Inst{31} = 0x0; // encoding |
| Valery Pykhtin | 5b3559c | 2016-04-01 13:13:12 +0000 | [diff] [blame] | 243 | let Inst{63-32} = imm; |
| Matt Arsenault | 70120fa | 2015-02-21 21:29:00 +0000 | [diff] [blame] | 244 | } |
| 245 | |
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 246 | class VOP3a <bits<9> op> : Enc64 { |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 247 | bits<2> src0_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 248 | bits<9> src0; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 249 | bits<2> src1_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 250 | bits<9> src1; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 251 | bits<2> src2_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 252 | bits<9> src2; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 253 | bits<1> clamp; |
| 254 | bits<2> omod; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 255 | |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 256 | let Inst{8} = src0_modifiers{1}; |
| 257 | let Inst{9} = src1_modifiers{1}; |
| 258 | let Inst{10} = src2_modifiers{1}; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 259 | let Inst{11} = clamp; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 260 | let Inst{25-17} = op; |
| 261 | let Inst{31-26} = 0x34; //encoding |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 262 | let Inst{40-32} = src0; |
| 263 | let Inst{49-41} = src1; |
| 264 | let Inst{58-50} = src2; |
| 265 | let Inst{60-59} = omod; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 266 | let Inst{61} = src0_modifiers{0}; |
| 267 | let Inst{62} = src1_modifiers{0}; |
| 268 | let Inst{63} = src2_modifiers{0}; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 269 | } |
| 270 | |
| Tom Stellard | cc4c871 | 2016-02-16 18:14:56 +0000 | [diff] [blame] | 271 | class VOP3e <bits<9> op> : VOP3a <op> { |
| 272 | bits<8> vdst; |
| 273 | |
| 274 | let Inst{7-0} = vdst; |
| 275 | } |
| 276 | |
| 277 | // Encoding used for VOPC instructions encoded as VOP3 |
| 278 | // Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst |
| 279 | class VOP3ce <bits<9> op> : VOP3a <op> { |
| 280 | bits<8> sdst; |
| 281 | |
| 282 | let Inst{7-0} = sdst; |
| 283 | } |
| 284 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 285 | class VOP3be <bits<9> op> : Enc64 { |
| Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 286 | bits<8> vdst; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 287 | bits<2> src0_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 288 | bits<9> src0; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 289 | bits<2> src1_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 290 | bits<9> src1; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 291 | bits<2> src2_modifiers; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 292 | bits<9> src2; |
| 293 | bits<7> sdst; |
| 294 | bits<2> omod; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 295 | |
| Matt Arsenault | 1bcc8cb | 2015-02-14 03:54:29 +0000 | [diff] [blame] | 296 | let Inst{7-0} = vdst; |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 297 | let Inst{14-8} = sdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 298 | let Inst{25-17} = op; |
| 299 | let Inst{31-26} = 0x34; //encoding |
| Tom Stellard | 459a79a | 2013-05-20 15:02:08 +0000 | [diff] [blame] | 300 | let Inst{40-32} = src0; |
| 301 | let Inst{49-41} = src1; |
| 302 | let Inst{58-50} = src2; |
| 303 | let Inst{60-59} = omod; |
| Vincent Lejeune | 94af31f | 2014-05-10 19:18:33 +0000 | [diff] [blame] | 304 | let Inst{61} = src0_modifiers{0}; |
| 305 | let Inst{62} = src1_modifiers{0}; |
| 306 | let Inst{63} = src2_modifiers{0}; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 307 | } |
| 308 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 309 | class VOPCe <bits<8> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 310 | bits<9> src0; |
| Valery Pykhtin | a7f480b | 2016-03-11 14:53:28 +0000 | [diff] [blame] | 311 | bits<8> src1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 312 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 313 | let Inst{8-0} = src0; |
| Valery Pykhtin | a7f480b | 2016-03-11 14:53:28 +0000 | [diff] [blame] | 314 | let Inst{16-9} = src1; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 315 | let Inst{24-17} = op; |
| 316 | let Inst{31-25} = 0x3e; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 317 | } |
| 318 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 319 | class VINTRPe <bits<2> op> : Enc32 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 320 | bits<8> vdst; |
| 321 | bits<8> vsrc; |
| 322 | bits<2> attrchan; |
| 323 | bits<6> attr; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 324 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 325 | let Inst{7-0} = vsrc; |
| 326 | let Inst{9-8} = attrchan; |
| 327 | let Inst{15-10} = attr; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 328 | let Inst{17-16} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 329 | let Inst{25-18} = vdst; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 330 | let Inst{31-26} = 0x32; // encoding |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 331 | } |
| 332 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 333 | class MUBUFe <bits<7> op> : Enc64 { |
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 334 | bits<12> offset; |
| 335 | bits<1> offen; |
| 336 | bits<1> idxen; |
| 337 | bits<1> glc; |
| 338 | bits<1> addr64; |
| 339 | bits<1> lds; |
| 340 | bits<8> vaddr; |
| 341 | bits<8> vdata; |
| 342 | bits<7> srsrc; |
| 343 | bits<1> slc; |
| 344 | bits<1> tfe; |
| 345 | bits<8> soffset; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 346 | |
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 347 | let Inst{11-0} = offset; |
| 348 | let Inst{12} = offen; |
| 349 | let Inst{13} = idxen; |
| 350 | let Inst{14} = glc; |
| 351 | let Inst{15} = addr64; |
| 352 | let Inst{16} = lds; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 353 | let Inst{24-18} = op; |
| 354 | let Inst{31-26} = 0x38; //encoding |
| Tom Stellard | 6db08eb | 2013-04-05 23:31:44 +0000 | [diff] [blame] | 355 | let Inst{39-32} = vaddr; |
| 356 | let Inst{47-40} = vdata; |
| 357 | let Inst{52-48} = srsrc{6-2}; |
| 358 | let Inst{54} = slc; |
| 359 | let Inst{55} = tfe; |
| 360 | let Inst{63-56} = soffset; |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 361 | } |
| 362 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 363 | class MTBUFe <bits<3> op> : Enc64 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 364 | bits<8> vdata; |
| 365 | bits<12> offset; |
| 366 | bits<1> offen; |
| 367 | bits<1> idxen; |
| 368 | bits<1> glc; |
| 369 | bits<1> addr64; |
| 370 | bits<4> dfmt; |
| 371 | bits<3> nfmt; |
| 372 | bits<8> vaddr; |
| 373 | bits<7> srsrc; |
| 374 | bits<1> slc; |
| 375 | bits<1> tfe; |
| 376 | bits<8> soffset; |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 377 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 378 | let Inst{11-0} = offset; |
| 379 | let Inst{12} = offen; |
| 380 | let Inst{13} = idxen; |
| 381 | let Inst{14} = glc; |
| 382 | let Inst{15} = addr64; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 383 | let Inst{18-16} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 384 | let Inst{22-19} = dfmt; |
| 385 | let Inst{25-23} = nfmt; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 386 | let Inst{31-26} = 0x3a; //encoding |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 387 | let Inst{39-32} = vaddr; |
| 388 | let Inst{47-40} = vdata; |
| 389 | let Inst{52-48} = srsrc{6-2}; |
| 390 | let Inst{54} = slc; |
| 391 | let Inst{55} = tfe; |
| 392 | let Inst{63-56} = soffset; |
| Christian Konig | e3cba88 | 2013-02-16 11:28:02 +0000 | [diff] [blame] | 393 | } |
| 394 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 395 | class MIMGe <bits<7> op> : Enc64 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 396 | bits<8> vdata; |
| 397 | bits<4> dmask; |
| 398 | bits<1> unorm; |
| 399 | bits<1> glc; |
| 400 | bits<1> da; |
| 401 | bits<1> r128; |
| 402 | bits<1> tfe; |
| 403 | bits<1> lwe; |
| 404 | bits<1> slc; |
| 405 | bits<8> vaddr; |
| 406 | bits<7> srsrc; |
| 407 | bits<7> ssamp; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 408 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 409 | let Inst{11-8} = dmask; |
| 410 | let Inst{12} = unorm; |
| 411 | let Inst{13} = glc; |
| 412 | let Inst{14} = da; |
| 413 | let Inst{15} = r128; |
| 414 | let Inst{16} = tfe; |
| 415 | let Inst{17} = lwe; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 416 | let Inst{24-18} = op; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 417 | let Inst{25} = slc; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 418 | let Inst{31-26} = 0x3c; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 419 | let Inst{39-32} = vaddr; |
| 420 | let Inst{47-40} = vdata; |
| 421 | let Inst{52-48} = srsrc{6-2}; |
| 422 | let Inst{57-53} = ssamp{6-2}; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 423 | } |
| 424 | |
| Matt Arsenault | 3f98140 | 2014-09-15 15:41:53 +0000 | [diff] [blame] | 425 | class EXPe : Enc64 { |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 426 | bits<4> en; |
| 427 | bits<6> tgt; |
| 428 | bits<1> compr; |
| 429 | bits<1> done; |
| 430 | bits<1> vm; |
| 431 | bits<8> vsrc0; |
| 432 | bits<8> vsrc1; |
| 433 | bits<8> vsrc2; |
| 434 | bits<8> vsrc3; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 435 | |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 436 | let Inst{3-0} = en; |
| 437 | let Inst{9-4} = tgt; |
| 438 | let Inst{10} = compr; |
| 439 | let Inst{11} = done; |
| 440 | let Inst{12} = vm; |
| Christian Konig | 72d5d5c | 2013-02-21 15:16:44 +0000 | [diff] [blame] | 441 | let Inst{31-26} = 0x3e; |
| Matt Arsenault | e3dbcf6 | 2015-02-18 02:15:35 +0000 | [diff] [blame] | 442 | let Inst{39-32} = vsrc0; |
| 443 | let Inst{47-40} = vsrc1; |
| 444 | let Inst{55-48} = vsrc2; |
| 445 | let Inst{63-56} = vsrc3; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 446 | } |
| 447 | |
| 448 | let Uses = [EXEC] in { |
| 449 | |
| 450 | class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| Tom Stellard | 94d2e99 | 2014-10-07 23:51:34 +0000 | [diff] [blame] | 451 | VOP1Common <outs, ins, asm, pattern>, |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 452 | VOP1e<op> { |
| 453 | let isCodeGenOnly = 0; |
| 454 | } |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 455 | |
| 456 | class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> : |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 457 | VOP2Common <outs, ins, asm, pattern>, VOP2e<op> { |
| 458 | let isCodeGenOnly = 0; |
| 459 | } |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 460 | |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 461 | class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> : |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 462 | VOPCCommon <ins, asm, pattern>, VOPCe <op>; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 463 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 464 | class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> : |
| 465 | InstSI <outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 466 | let mayLoad = 1; |
| 467 | let mayStore = 0; |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 468 | let hasSideEffects = 0; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 469 | } |
| 470 | |
| 471 | } // End Uses = [EXEC] |
| 472 | |
| 473 | //===----------------------------------------------------------------------===// |
| 474 | // Vector I/O operations |
| 475 | //===----------------------------------------------------------------------===// |
| 476 | |
| Marek Olsak | 5df00d6 | 2014-12-07 12:18:57 +0000 | [diff] [blame] | 477 | class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> : |
| 478 | InstSI<outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 479 | |
| 480 | let VM_CNT = 1; |
| 481 | let EXP_CNT = 1; |
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 482 | let MUBUF = 1; |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 483 | let Uses = [EXEC]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 484 | |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 485 | let hasSideEffects = 0; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 486 | let UseNamedOperandTable = 1; |
| Tom Stellard | d7e6f13 | 2015-04-08 01:09:26 +0000 | [diff] [blame] | 487 | let AsmMatchConverter = "cvtMubuf"; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 488 | let SchedRW = [WriteVMEM]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 489 | } |
| 490 | |
| Tom Stellard | 0c238c2 | 2014-10-01 14:44:43 +0000 | [diff] [blame] | 491 | class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> : |
| 492 | InstSI<outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 493 | |
| 494 | let VM_CNT = 1; |
| 495 | let EXP_CNT = 1; |
| Matt Arsenault | e2fabd3 | 2014-07-29 18:51:56 +0000 | [diff] [blame] | 496 | let MTBUF = 1; |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 497 | let Uses = [EXEC]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 498 | |
| Craig Topper | c50d64b | 2014-11-26 00:46:26 +0000 | [diff] [blame] | 499 | let hasSideEffects = 0; |
| Matt Arsenault | 5c4d840 | 2014-09-15 15:41:43 +0000 | [diff] [blame] | 500 | let UseNamedOperandTable = 1; |
| Tom Stellard | ae38f30 | 2015-01-14 01:13:19 +0000 | [diff] [blame] | 501 | let SchedRW = [WriteVMEM]; |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 502 | } |
| 503 | |
| Nikolay Haustov | 5bf46ac1 | 2016-03-04 10:39:50 +0000 | [diff] [blame] | 504 | class MIMG <dag outs, dag ins, string asm, list<dag> pattern> : |
| 505 | InstSI <outs, ins, asm, pattern> { |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 506 | |
| 507 | let VM_CNT = 1; |
| 508 | let EXP_CNT = 1; |
| 509 | let MIMG = 1; |
| Matt Arsenault | 80f766a | 2015-09-10 01:23:28 +0000 | [diff] [blame] | 510 | let Uses = [EXEC]; |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 511 | |
| Tom Stellard | 1397d49 | 2016-02-11 21:45:07 +0000 | [diff] [blame] | 512 | let UseNamedOperandTable = 1; |
| Matt Arsenault | 9a072c1 | 2014-11-18 23:57:33 +0000 | [diff] [blame] | 513 | let hasSideEffects = 0; // XXX ???? |
| Tom Stellard | e5a1cda | 2014-07-21 17:44:28 +0000 | [diff] [blame] | 514 | } |