blob: 16f5e8abb383e1c54e6ca08cdce531d1c2f5f3da [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Matt Arsenault9babdf42016-06-22 20:15:28 +000014class InstSI <dag outs, dag ins, string asm = "",
15 list<dag> pattern = []> :
16 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000017
Christian Konig72d5d5c2013-02-21 15:16:44 +000018 field bits<1> VM_CNT = 0;
19 field bits<1> EXP_CNT = 0;
20 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000021
22 field bits<1> SALU = 0;
23 field bits<1> VALU = 0;
24
25 field bits<1> SOP1 = 0;
26 field bits<1> SOP2 = 0;
27 field bits<1> SOPC = 0;
28 field bits<1> SOPK = 0;
29 field bits<1> SOPP = 0;
30
Tom Stellard93fabce2013-10-10 17:11:55 +000031 field bits<1> VOP1 = 0;
32 field bits<1> VOP2 = 0;
33 field bits<1> VOP3 = 0;
34 field bits<1> VOPC = 0;
Sam Kolton3025e7f2016-04-26 13:33:56 +000035 field bits<1> SDWA = 0;
Sam Koltondfa29f72016-03-09 12:29:31 +000036 field bits<1> DPP = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000038 field bits<1> MUBUF = 0;
39 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000040 field bits<1> SMRD = 0;
41 field bits<1> DS = 0;
42 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000043 field bits<1> FLAT = 0;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000044
45 // Whether WQM _must_ be enabled for this instruction.
Michel Danzer494391b2015-02-06 02:51:20 +000046 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000047 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000048
Tom Stellard88e0b252015-10-06 15:57:53 +000049 // This bit tells the assembler to use the 32-bit encoding in case it
50 // is unable to infer the encoding from the operands.
51 field bits<1> VOPAsmPrefer32Bit = 0;
52
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000053 field bits<1> Gather4 = 0;
54
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000055 // Whether WQM _must_ be disabled for this instruction.
56 field bits<1> DisableWQM = 0;
57
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000058 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000059 let TSFlags{0} = VM_CNT;
60 let TSFlags{1} = EXP_CNT;
61 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000062
63 let TSFlags{3} = SALU;
64 let TSFlags{4} = VALU;
65
66 let TSFlags{5} = SOP1;
67 let TSFlags{6} = SOP2;
68 let TSFlags{7} = SOPC;
69 let TSFlags{8} = SOPK;
70 let TSFlags{9} = SOPP;
71
72 let TSFlags{10} = VOP1;
73 let TSFlags{11} = VOP2;
74 let TSFlags{12} = VOP3;
75 let TSFlags{13} = VOPC;
Sam Kolton3025e7f2016-04-26 13:33:56 +000076 let TSFlags{14} = SDWA;
77 let TSFlags{15} = DPP;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000078
Sam Kolton3025e7f2016-04-26 13:33:56 +000079 let TSFlags{16} = MUBUF;
80 let TSFlags{17} = MTBUF;
81 let TSFlags{18} = SMRD;
82 let TSFlags{19} = DS;
83 let TSFlags{20} = MIMG;
84 let TSFlags{21} = FLAT;
85 let TSFlags{22} = WQM;
86 let TSFlags{23} = VGPRSpill;
87 let TSFlags{24} = VOPAsmPrefer32Bit;
Nicolai Haehnlec06bfa12016-07-11 21:59:43 +000088 let TSFlags{25} = Gather4;
Nicolai Haehnle8a482b32016-08-02 19:31:14 +000089 let TSFlags{26} = DisableWQM;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000090
Tom Stellardae38f302015-01-14 01:13:19 +000091 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +000092
93 field bits<1> DisableSIDecoder = 0;
94 field bits<1> DisableVIDecoder = 0;
95 field bits<1> DisableDecoder = 0;
96
97 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Sam Koltond63d8a72016-09-09 09:37:51 +000098 let AsmVariantName = AMDGPUAsmVariants.Default;
Tom Stellard75aadc22012-12-11 21:25:42 +000099}
100
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000101class PseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
102 : InstSI<outs, ins, "", pattern> {
103 let isPseudo = 1;
104 let isCodeGenOnly = 1;
105}
106
Matt Arsenault71ed8a62016-08-27 03:00:51 +0000107class SPseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
108 : PseudoInstSI<outs, ins, pattern> {
109 let SALU = 1;
110}
111
112class VPseudoInstSI<dag outs, dag ins, list<dag> pattern = []>
113 : PseudoInstSI<outs, ins, pattern> {
114 let VALU = 1;
115 let Uses = [EXEC];
116}
117
118class CFPseudoInstSI<dag outs, dag ins, list<dag> pattern = [],
119 bit UseExec = 0, bit DefExec = 0> :
120 SPseudoInstSI<outs, ins, pattern> {
121
122 let Uses = !if(UseExec, [EXEC], []);
123 let Defs = !if(DefExec, [EXEC, SCC], [SCC]);
124}
125
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000126class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000127 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000128 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +0000129}
130
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000131class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000132 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000133 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +0000134}
135
Tom Stellardc0503922015-03-12 21:34:22 +0000136class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +0000137
Marek Olsak5df00d62014-12-07 12:18:57 +0000138let Uses = [EXEC] in {
139
Marek Olsakdc4d2022015-01-15 18:42:44 +0000140class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
141 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000142
Marek Olsak5df00d62014-12-07 12:18:57 +0000143 let mayLoad = 0;
144 let mayStore = 0;
145 let hasSideEffects = 0;
146 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000147 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000148}
149
150class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000151 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000152
Marek Olsakdc4d2022015-01-15 18:42:44 +0000153 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000154 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000155 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000156}
157
Tom Stellard94d2e992014-10-07 23:51:34 +0000158class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000159 VOPAnyCommon <outs, ins, asm, pattern> {
160
Tom Stellard94d2e992014-10-07 23:51:34 +0000161 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000162 let Size = 4;
163}
164
165class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000166 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000167
Marek Olsak5df00d62014-12-07 12:18:57 +0000168 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000169 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000170}
171
Matt Arsenaultfc7e6a02016-07-12 00:23:17 +0000172class VOP3Common <dag outs, dag ins, string asm = "",
173 list<dag> pattern = [], bit HasMods = 0,
174 bit VOP3Only = 0> :
175 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000176
Tom Stellardb4a313a2014-08-01 00:32:39 +0000177 // Using complex patterns gives VOP3 patterns a very high complexity rating,
178 // but standalone patterns are almost always prefered, so we need to adjust the
179 // priority lower. The goal is to use a high number to reduce complexity to
180 // zero (or less than zero).
181 let AddedComplexity = -1000;
182
Tom Stellard092f3322014-06-17 19:34:46 +0000183 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000184 let VALU = 1;
185
Tom Stellarda90b9522016-02-11 03:28:15 +0000186 let AsmMatchConverter =
187 !if(!eq(VOP3Only,1),
Sam Kolton5f10a132016-05-06 11:31:17 +0000188 "cvtVOP3",
189 !if(!eq(HasMods,1), "cvtVOP3_2_mod", ""));
190
Sam Koltond63d8a72016-09-09 09:37:51 +0000191 let AsmVariantName = AMDGPUAsmVariants.VOP3;
192
Tom Stellardd7e6f132015-04-08 01:09:26 +0000193 let isCodeGenOnly = 0;
194
Tom Stellardbda32c92014-07-21 17:44:29 +0000195 int Size = 8;
Matt Arsenault1d36b712015-09-26 05:06:48 +0000196
197 // Because SGPRs may be allowed if there are multiple operands, we
198 // need a post-isel hook to insert copies in order to avoid
199 // violating constant bus requirements.
200 let hasPostISelHook = 1;
Tom Stellard092f3322014-06-17 19:34:46 +0000201}
202
Marek Olsak5df00d62014-12-07 12:18:57 +0000203} // End Uses = [EXEC]
204
Christian Konig72d5d5c2013-02-21 15:16:44 +0000205//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000206// Vector ALU operations
207//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000208
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000209class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000210 bits<8> vdst;
211 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000212
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000213 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000214 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000215 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000216 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000217}
218
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000219class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000220 bits<8> vdst;
221 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000222 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000223
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000224 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000225 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000226 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000227 let Inst{30-25} = op;
228 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000229}
230
Matt Arsenault70120fa2015-02-21 21:29:00 +0000231class VOP2_MADKe <bits<6> op> : Enc64 {
232
233 bits<8> vdst;
234 bits<9> src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000235 bits<8> src1;
236 bits<32> imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000237
238 let Inst{8-0} = src0;
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000239 let Inst{16-9} = src1;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000240 let Inst{24-17} = vdst;
241 let Inst{30-25} = op;
242 let Inst{31} = 0x0; // encoding
Valery Pykhtin5b3559c2016-04-01 13:13:12 +0000243 let Inst{63-32} = imm;
Matt Arsenault70120fa2015-02-21 21:29:00 +0000244}
245
Tom Stellardcc4c8712016-02-16 18:14:56 +0000246class VOP3a <bits<9> op> : Enc64 {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000247 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000248 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000249 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000250 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000251 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000252 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000253 bits<1> clamp;
254 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000255
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000256 let Inst{8} = src0_modifiers{1};
257 let Inst{9} = src1_modifiers{1};
258 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000259 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000260 let Inst{25-17} = op;
261 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000262 let Inst{40-32} = src0;
263 let Inst{49-41} = src1;
264 let Inst{58-50} = src2;
265 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000266 let Inst{61} = src0_modifiers{0};
267 let Inst{62} = src1_modifiers{0};
268 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000269}
270
Tom Stellardcc4c8712016-02-16 18:14:56 +0000271class VOP3e <bits<9> op> : VOP3a <op> {
272 bits<8> vdst;
273
274 let Inst{7-0} = vdst;
275}
276
277// Encoding used for VOPC instructions encoded as VOP3
278// Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst
279class VOP3ce <bits<9> op> : VOP3a <op> {
280 bits<8> sdst;
281
282 let Inst{7-0} = sdst;
283}
284
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000285class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000286 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000287 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000288 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000289 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000290 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000291 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000292 bits<9> src2;
293 bits<7> sdst;
294 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000295
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000296 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000297 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000298 let Inst{25-17} = op;
299 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000300 let Inst{40-32} = src0;
301 let Inst{49-41} = src1;
302 let Inst{58-50} = src2;
303 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000304 let Inst{61} = src0_modifiers{0};
305 let Inst{62} = src1_modifiers{0};
306 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000307}
308
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000309class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000310 bits<9> src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000311 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000312
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000313 let Inst{8-0} = src0;
Valery Pykhtina7f480b2016-03-11 14:53:28 +0000314 let Inst{16-9} = src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000315 let Inst{24-17} = op;
316 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000317}
318
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000319class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000320 bits<8> vdst;
321 bits<8> vsrc;
322 bits<2> attrchan;
323 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000324
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000325 let Inst{7-0} = vsrc;
326 let Inst{9-8} = attrchan;
327 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000328 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000329 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000330 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000331}
332
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000333class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000334 bits<12> offset;
335 bits<1> offen;
336 bits<1> idxen;
337 bits<1> glc;
338 bits<1> addr64;
339 bits<1> lds;
340 bits<8> vaddr;
341 bits<8> vdata;
342 bits<7> srsrc;
343 bits<1> slc;
344 bits<1> tfe;
345 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000346
Tom Stellard6db08eb2013-04-05 23:31:44 +0000347 let Inst{11-0} = offset;
348 let Inst{12} = offen;
349 let Inst{13} = idxen;
350 let Inst{14} = glc;
351 let Inst{15} = addr64;
352 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000353 let Inst{24-18} = op;
354 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000355 let Inst{39-32} = vaddr;
356 let Inst{47-40} = vdata;
357 let Inst{52-48} = srsrc{6-2};
358 let Inst{54} = slc;
359 let Inst{55} = tfe;
360 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000361}
362
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000363class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000364 bits<8> vdata;
365 bits<12> offset;
366 bits<1> offen;
367 bits<1> idxen;
368 bits<1> glc;
369 bits<1> addr64;
370 bits<4> dfmt;
371 bits<3> nfmt;
372 bits<8> vaddr;
373 bits<7> srsrc;
374 bits<1> slc;
375 bits<1> tfe;
376 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000377
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000378 let Inst{11-0} = offset;
379 let Inst{12} = offen;
380 let Inst{13} = idxen;
381 let Inst{14} = glc;
382 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000383 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000384 let Inst{22-19} = dfmt;
385 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000386 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000387 let Inst{39-32} = vaddr;
388 let Inst{47-40} = vdata;
389 let Inst{52-48} = srsrc{6-2};
390 let Inst{54} = slc;
391 let Inst{55} = tfe;
392 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000393}
394
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000395class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000396 bits<8> vdata;
397 bits<4> dmask;
398 bits<1> unorm;
399 bits<1> glc;
400 bits<1> da;
401 bits<1> r128;
402 bits<1> tfe;
403 bits<1> lwe;
404 bits<1> slc;
405 bits<8> vaddr;
406 bits<7> srsrc;
407 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000408
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000409 let Inst{11-8} = dmask;
410 let Inst{12} = unorm;
411 let Inst{13} = glc;
412 let Inst{14} = da;
413 let Inst{15} = r128;
414 let Inst{16} = tfe;
415 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000416 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000417 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000418 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000419 let Inst{39-32} = vaddr;
420 let Inst{47-40} = vdata;
421 let Inst{52-48} = srsrc{6-2};
422 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000423}
424
Matt Arsenault3f981402014-09-15 15:41:53 +0000425class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000426 bits<4> en;
427 bits<6> tgt;
428 bits<1> compr;
429 bits<1> done;
430 bits<1> vm;
431 bits<8> vsrc0;
432 bits<8> vsrc1;
433 bits<8> vsrc2;
434 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000435
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000436 let Inst{3-0} = en;
437 let Inst{9-4} = tgt;
438 let Inst{10} = compr;
439 let Inst{11} = done;
440 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000441 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000442 let Inst{39-32} = vsrc0;
443 let Inst{47-40} = vsrc1;
444 let Inst{55-48} = vsrc2;
445 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000446}
447
448let Uses = [EXEC] in {
449
450class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000451 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000452 VOP1e<op> {
453 let isCodeGenOnly = 0;
454}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000455
456class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000457 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
458 let isCodeGenOnly = 0;
459}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000460
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000461class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000462 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000463
Marek Olsak5df00d62014-12-07 12:18:57 +0000464class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
465 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000466 let mayLoad = 1;
467 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000468 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000469}
470
471} // End Uses = [EXEC]
472
473//===----------------------------------------------------------------------===//
474// Vector I/O operations
475//===----------------------------------------------------------------------===//
476
Marek Olsak5df00d62014-12-07 12:18:57 +0000477class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
478 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000479
480 let VM_CNT = 1;
481 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000482 let MUBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000483 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000484
Matt Arsenault9a072c12014-11-18 23:57:33 +0000485 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000486 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000487 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000488 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000489}
490
Tom Stellard0c238c22014-10-01 14:44:43 +0000491class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
492 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000493
494 let VM_CNT = 1;
495 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000496 let MTBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000497 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000498
Craig Topperc50d64b2014-11-26 00:46:26 +0000499 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000500 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000501 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000502}
503
Nikolay Haustov5bf46ac12016-03-04 10:39:50 +0000504class MIMG <dag outs, dag ins, string asm, list<dag> pattern> :
505 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000506
507 let VM_CNT = 1;
508 let EXP_CNT = 1;
509 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000510 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000511
Tom Stellard1397d492016-02-11 21:45:07 +0000512 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000513 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000514}