blob: 63b2b59d985abcd51e3d48289baae93ee6046798 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000042 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Tom Stellard88e0b252015-10-06 15:57:53 +000044 // This bit tells the assembler to use the 32-bit encoding in case it
45 // is unable to infer the encoding from the operands.
46 field bits<1> VOPAsmPrefer32Bit = 0;
47
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000048 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000049 let TSFlags{0} = VM_CNT;
50 let TSFlags{1} = EXP_CNT;
51 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000052
53 let TSFlags{3} = SALU;
54 let TSFlags{4} = VALU;
55
56 let TSFlags{5} = SOP1;
57 let TSFlags{6} = SOP2;
58 let TSFlags{7} = SOPC;
59 let TSFlags{8} = SOPK;
60 let TSFlags{9} = SOPP;
61
62 let TSFlags{10} = VOP1;
63 let TSFlags{11} = VOP2;
64 let TSFlags{12} = VOP3;
65 let TSFlags{13} = VOPC;
66
67 let TSFlags{14} = MUBUF;
68 let TSFlags{15} = MTBUF;
69 let TSFlags{16} = SMRD;
70 let TSFlags{17} = DS;
71 let TSFlags{18} = MIMG;
72 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000073 let TSFlags{20} = WQM;
Tom Stellarda77c3f72015-05-12 18:59:17 +000074 let TSFlags{21} = VGPRSpill;
Tom Stellard88e0b252015-10-06 15:57:53 +000075 let TSFlags{22} = VOPAsmPrefer32Bit;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000076
Tom Stellardae38f302015-01-14 01:13:19 +000077 let SchedRW = [Write32Bit];
Tom Stellarde1818af2016-02-18 03:42:32 +000078
79 field bits<1> DisableSIDecoder = 0;
80 field bits<1> DisableVIDecoder = 0;
81 field bits<1> DisableDecoder = 0;
82
83 let isAsmParserOnly = !if(!eq(DisableDecoder{0}, {0}), 0, 1);
Tom Stellard75aadc22012-12-11 21:25:42 +000084}
85
Tom Stellarde5a1cda2014-07-21 17:44:28 +000086class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000087 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000088 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000089}
90
Tom Stellarde5a1cda2014-07-21 17:44:28 +000091class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000092 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000093 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000094}
95
Tom Stellardc0503922015-03-12 21:34:22 +000096class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +000097
Marek Olsak5df00d62014-12-07 12:18:57 +000098let Uses = [EXEC] in {
99
Marek Olsakdc4d2022015-01-15 18:42:44 +0000100class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
101 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000102
Marek Olsak5df00d62014-12-07 12:18:57 +0000103 let mayLoad = 0;
104 let mayStore = 0;
105 let hasSideEffects = 0;
106 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000107 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000108}
109
110class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000111 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000112
Marek Olsakdc4d2022015-01-15 18:42:44 +0000113 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000114 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000115 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000116}
117
Tom Stellard94d2e992014-10-07 23:51:34 +0000118class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000119 VOPAnyCommon <outs, ins, asm, pattern> {
120
Tom Stellard94d2e992014-10-07 23:51:34 +0000121 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000122 let Size = 4;
123}
124
125class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000126 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000127
Marek Olsak5df00d62014-12-07 12:18:57 +0000128 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000129 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000130}
131
Tom Stellarda90b9522016-02-11 03:28:15 +0000132class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern, bit HasMods = 0, bit VOP3Only = 0> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000133 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000134
Tom Stellardb4a313a2014-08-01 00:32:39 +0000135 // Using complex patterns gives VOP3 patterns a very high complexity rating,
136 // but standalone patterns are almost always prefered, so we need to adjust the
137 // priority lower. The goal is to use a high number to reduce complexity to
138 // zero (or less than zero).
139 let AddedComplexity = -1000;
140
Tom Stellard092f3322014-06-17 19:34:46 +0000141 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000142 let VALU = 1;
143
Tom Stellarda90b9522016-02-11 03:28:15 +0000144 let AsmMatchConverter =
145 !if(!eq(VOP3Only,1),
146 "cvtVOP3_only",
147 !if(!eq(HasMods,1), "cvtVOP3_2_mod", "cvtVOP3_2_nomod"));
Tom Stellardd7e6f132015-04-08 01:09:26 +0000148 let isCodeGenOnly = 0;
149
Tom Stellardbda32c92014-07-21 17:44:29 +0000150 int Size = 8;
Matt Arsenault1d36b712015-09-26 05:06:48 +0000151
152 // Because SGPRs may be allowed if there are multiple operands, we
153 // need a post-isel hook to insert copies in order to avoid
154 // violating constant bus requirements.
155 let hasPostISelHook = 1;
Tom Stellard092f3322014-06-17 19:34:46 +0000156}
157
Marek Olsak5df00d62014-12-07 12:18:57 +0000158} // End Uses = [EXEC]
159
Christian Konig72d5d5c2013-02-21 15:16:44 +0000160//===----------------------------------------------------------------------===//
161// Scalar operations
162//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000163
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000164class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000165 bits<7> sdst;
166 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000167
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000168 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000169 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000170 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000171 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000172}
173
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000174class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000175 bits<7> sdst;
176 bits<8> ssrc0;
177 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000178
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000179 let Inst{7-0} = ssrc0;
180 let Inst{15-8} = ssrc1;
181 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000182 let Inst{29-23} = op;
183 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000184}
185
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000186class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000187 bits<8> ssrc0;
188 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000189
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000190 let Inst{7-0} = ssrc0;
191 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000192 let Inst{22-16} = op;
193 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000194}
195
196class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000197 bits <7> sdst;
198 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000199
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000200 let Inst{15-0} = simm16;
201 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000202 let Inst{27-23} = op;
203 let Inst{31-28} = 0xb; //encoding
204}
205
Tom Stellard8980dc32015-04-08 01:09:22 +0000206class SOPK64e <bits<5> op> : Enc64 {
207 bits <7> sdst = 0;
208 bits <16> simm16;
209 bits <32> imm;
210
211 let Inst{15-0} = simm16;
212 let Inst{22-16} = sdst;
213 let Inst{27-23} = op;
214 let Inst{31-28} = 0xb;
215
216 let Inst{63-32} = imm;
217}
218
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000219class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000220 bits <16> simm16;
221
222 let Inst{15-0} = simm16;
223 let Inst{22-16} = op;
224 let Inst{31-23} = 0x17f; // encoding
225}
226
227class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000228 bits<7> sdst;
229 bits<7> sbase;
230 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000231
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000232 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000233 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000234 let Inst{14-9} = sbase{6-1};
235 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000236 let Inst{26-22} = op;
237 let Inst{31-27} = 0x18; //encoding
238}
239
Tom Stellarddee26a22015-08-06 19:28:30 +0000240class SMRD_IMMe_ci <bits<5> op> : Enc64 {
241 bits<7> sdst;
242 bits<7> sbase;
243 bits<32> offset;
244
245 let Inst{7-0} = 0xff;
246 let Inst{8} = 0;
247 let Inst{14-9} = sbase{6-1};
248 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000249 let Inst{26-22} = op;
250 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000251 let Inst{63-32} = offset;
252}
253
Tom Stellardae38f302015-01-14 01:13:19 +0000254let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000255class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
256 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000257 let mayLoad = 0;
258 let mayStore = 0;
259 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000260 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000261 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000262 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000263}
264
Marek Olsak5df00d62014-12-07 12:18:57 +0000265class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
266 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000267
268 let mayLoad = 0;
269 let mayStore = 0;
270 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000271 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000272 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000273 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000274
275 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000276}
277
278class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
279 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000280
Christian Konig72d5d5c2013-02-21 15:16:44 +0000281 let mayLoad = 0;
282 let mayStore = 0;
283 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000284 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000285 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000286 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000287 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000288
289 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000290}
291
Marek Olsak5df00d62014-12-07 12:18:57 +0000292class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
293 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000294
295 let mayLoad = 0;
296 let mayStore = 0;
297 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000298 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000299 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000300
301 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000302}
303
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000304class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000305 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000306
307 let mayLoad = 0;
308 let mayStore = 0;
309 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000310 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000311 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000312
313 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000314}
315
Tom Stellardae38f302015-01-14 01:13:19 +0000316} // let SchedRW = [WriteSALU]
317
Tom Stellardc470c962014-10-01 14:44:42 +0000318class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
319 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000320
321 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000322 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000323 let mayStore = 0;
324 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000325 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000326 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000327 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000328}
329
330//===----------------------------------------------------------------------===//
331// Vector ALU operations
332//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000333
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000334class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000335 bits<8> vdst;
336 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000337
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000338 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000339 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000340 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000341 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000342}
343
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000344class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000345 bits<8> vdst;
346 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000347 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000348
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000349 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000350 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000351 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000352 let Inst{30-25} = op;
353 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000354}
355
Matt Arsenault70120fa2015-02-21 21:29:00 +0000356class VOP2_MADKe <bits<6> op> : Enc64 {
357
358 bits<8> vdst;
359 bits<9> src0;
360 bits<8> vsrc1;
361 bits<32> src2;
362
363 let Inst{8-0} = src0;
364 let Inst{16-9} = vsrc1;
365 let Inst{24-17} = vdst;
366 let Inst{30-25} = op;
367 let Inst{31} = 0x0; // encoding
368 let Inst{63-32} = src2;
369}
370
Tom Stellardcc4c8712016-02-16 18:14:56 +0000371class VOP3a <bits<9> op> : Enc64 {
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000372 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000373 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000374 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000375 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000376 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000377 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000378 bits<1> clamp;
379 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000380
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000381 let Inst{8} = src0_modifiers{1};
382 let Inst{9} = src1_modifiers{1};
383 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000384 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000385 let Inst{25-17} = op;
386 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000387 let Inst{40-32} = src0;
388 let Inst{49-41} = src1;
389 let Inst{58-50} = src2;
390 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000391 let Inst{61} = src0_modifiers{0};
392 let Inst{62} = src1_modifiers{0};
393 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000394}
395
Tom Stellardcc4c8712016-02-16 18:14:56 +0000396class VOP3e <bits<9> op> : VOP3a <op> {
397 bits<8> vdst;
398
399 let Inst{7-0} = vdst;
400}
401
402// Encoding used for VOPC instructions encoded as VOP3
403// Differs from VOP3e by destination name (sdst) as VOPC doesn't have vector dst
404class VOP3ce <bits<9> op> : VOP3a <op> {
405 bits<8> sdst;
406
407 let Inst{7-0} = sdst;
408}
409
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000410class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000411 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000412 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000413 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000414 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000415 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000416 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000417 bits<9> src2;
418 bits<7> sdst;
419 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000420
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000421 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000422 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000423 let Inst{25-17} = op;
424 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000425 let Inst{40-32} = src0;
426 let Inst{49-41} = src1;
427 let Inst{58-50} = src2;
428 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000429 let Inst{61} = src0_modifiers{0};
430 let Inst{62} = src1_modifiers{0};
431 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000432}
433
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000434class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000435 bits<9> src0;
436 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000437
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000438 let Inst{8-0} = src0;
439 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000440 let Inst{24-17} = op;
441 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000442}
443
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000444class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000445 bits<8> vdst;
446 bits<8> vsrc;
447 bits<2> attrchan;
448 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000449
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000450 let Inst{7-0} = vsrc;
451 let Inst{9-8} = attrchan;
452 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000453 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000454 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000455 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000456}
457
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000458class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000459 bits<8> vdst;
460 bits<1> gds;
461 bits<8> addr;
462 bits<8> data0;
463 bits<8> data1;
464 bits<8> offset0;
465 bits<8> offset1;
466
467 let Inst{7-0} = offset0;
468 let Inst{15-8} = offset1;
469 let Inst{17} = gds;
470 let Inst{25-18} = op;
471 let Inst{31-26} = 0x36; //encoding
472 let Inst{39-32} = addr;
473 let Inst{47-40} = data0;
474 let Inst{55-48} = data1;
475 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000476}
477
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000478class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000479 bits<12> offset;
480 bits<1> offen;
481 bits<1> idxen;
482 bits<1> glc;
483 bits<1> addr64;
484 bits<1> lds;
485 bits<8> vaddr;
486 bits<8> vdata;
487 bits<7> srsrc;
488 bits<1> slc;
489 bits<1> tfe;
490 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000491
Tom Stellard6db08eb2013-04-05 23:31:44 +0000492 let Inst{11-0} = offset;
493 let Inst{12} = offen;
494 let Inst{13} = idxen;
495 let Inst{14} = glc;
496 let Inst{15} = addr64;
497 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000498 let Inst{24-18} = op;
499 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000500 let Inst{39-32} = vaddr;
501 let Inst{47-40} = vdata;
502 let Inst{52-48} = srsrc{6-2};
503 let Inst{54} = slc;
504 let Inst{55} = tfe;
505 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000506}
507
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000508class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000509 bits<8> vdata;
510 bits<12> offset;
511 bits<1> offen;
512 bits<1> idxen;
513 bits<1> glc;
514 bits<1> addr64;
515 bits<4> dfmt;
516 bits<3> nfmt;
517 bits<8> vaddr;
518 bits<7> srsrc;
519 bits<1> slc;
520 bits<1> tfe;
521 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000522
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000523 let Inst{11-0} = offset;
524 let Inst{12} = offen;
525 let Inst{13} = idxen;
526 let Inst{14} = glc;
527 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000528 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000529 let Inst{22-19} = dfmt;
530 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000531 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000532 let Inst{39-32} = vaddr;
533 let Inst{47-40} = vdata;
534 let Inst{52-48} = srsrc{6-2};
535 let Inst{54} = slc;
536 let Inst{55} = tfe;
537 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000538}
539
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000540class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000541 bits<8> vdata;
542 bits<4> dmask;
543 bits<1> unorm;
544 bits<1> glc;
545 bits<1> da;
546 bits<1> r128;
547 bits<1> tfe;
548 bits<1> lwe;
549 bits<1> slc;
550 bits<8> vaddr;
551 bits<7> srsrc;
552 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000553
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000554 let Inst{11-8} = dmask;
555 let Inst{12} = unorm;
556 let Inst{13} = glc;
557 let Inst{14} = da;
558 let Inst{15} = r128;
559 let Inst{16} = tfe;
560 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000561 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000562 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000563 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000564 let Inst{39-32} = vaddr;
565 let Inst{47-40} = vdata;
566 let Inst{52-48} = srsrc{6-2};
567 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000568}
569
Matt Arsenault3f981402014-09-15 15:41:53 +0000570class FLATe<bits<7> op> : Enc64 {
571 bits<8> addr;
572 bits<8> data;
573 bits<8> vdst;
574 bits<1> slc;
575 bits<1> glc;
576 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000577
Matt Arsenault3f981402014-09-15 15:41:53 +0000578 // 15-0 is reserved.
579 let Inst{16} = glc;
580 let Inst{17} = slc;
581 let Inst{24-18} = op;
582 let Inst{31-26} = 0x37; // Encoding.
583 let Inst{39-32} = addr;
584 let Inst{47-40} = data;
585 // 54-48 is reserved.
586 let Inst{55} = tfe;
587 let Inst{63-56} = vdst;
588}
589
590class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000591 bits<4> en;
592 bits<6> tgt;
593 bits<1> compr;
594 bits<1> done;
595 bits<1> vm;
596 bits<8> vsrc0;
597 bits<8> vsrc1;
598 bits<8> vsrc2;
599 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000600
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000601 let Inst{3-0} = en;
602 let Inst{9-4} = tgt;
603 let Inst{10} = compr;
604 let Inst{11} = done;
605 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000606 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000607 let Inst{39-32} = vsrc0;
608 let Inst{47-40} = vsrc1;
609 let Inst{55-48} = vsrc2;
610 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000611}
612
613let Uses = [EXEC] in {
614
615class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000616 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000617 VOP1e<op> {
618 let isCodeGenOnly = 0;
619}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000620
621class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000622 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
623 let isCodeGenOnly = 0;
624}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000625
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000626class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000627 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000628
Marek Olsak5df00d62014-12-07 12:18:57 +0000629class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
630 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000631 let mayLoad = 1;
632 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000633 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000634}
635
636} // End Uses = [EXEC]
637
638//===----------------------------------------------------------------------===//
639// Vector I/O operations
640//===----------------------------------------------------------------------===//
641
Marek Olsak5df00d62014-12-07 12:18:57 +0000642class DS <dag outs, dag ins, string asm, list<dag> pattern> :
643 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000644
645 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000646 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000647 let UseNamedOperandTable = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000648 let Uses = [M0, EXEC];
Tom Stellardcf051f42015-03-09 18:49:45 +0000649
650 // Most instruction load and store data, so set this as the default.
651 let mayLoad = 1;
652 let mayStore = 1;
653
654 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000655 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000656 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000657}
658
Marek Olsak5df00d62014-12-07 12:18:57 +0000659class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
660 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000661
662 let VM_CNT = 1;
663 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000664 let MUBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000665 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000666
Matt Arsenault9a072c12014-11-18 23:57:33 +0000667 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000668 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000669 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000670 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000671}
672
Tom Stellard0c238c22014-10-01 14:44:43 +0000673class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
674 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000675
676 let VM_CNT = 1;
677 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000678 let MTBUF = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000679 let Uses = [EXEC];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000680
Craig Topperc50d64b2014-11-26 00:46:26 +0000681 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000682 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000683 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000684}
685
Matt Arsenault3f981402014-09-15 15:41:53 +0000686class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
687 InstSI<outs, ins, asm, pattern>, FLATe <op> {
688 let FLAT = 1;
689 // Internally, FLAT instruction are executed as both an LDS and a
690 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
691 // and are not considered done until both have been decremented.
692 let VM_CNT = 1;
693 let LGKM_CNT = 1;
694
695 let Uses = [EXEC, FLAT_SCR]; // M0
696
697 let UseNamedOperandTable = 1;
698 let hasSideEffects = 0;
Tom Stellard12a19102015-06-12 20:47:06 +0000699 let AsmMatchConverter = "cvtFlat";
Tom Stellard076ac952015-06-11 14:51:50 +0000700 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000701}
702
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000703class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
704 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
705
706 let VM_CNT = 1;
707 let EXP_CNT = 1;
708 let MIMG = 1;
Matt Arsenault80f766a2015-09-10 01:23:28 +0000709 let Uses = [EXEC];
Matt Arsenault9a072c12014-11-18 23:57:33 +0000710
Tom Stellard1397d492016-02-11 21:45:07 +0000711 let UseNamedOperandTable = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000712 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000713}