blob: d056212fbedf560ddc03618722a616ac97016037 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrFormats.td - SI Instruction Encodings ----------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// SI Instruction format definitions.
11//
Tom Stellard75aadc22012-12-11 21:25:42 +000012//===----------------------------------------------------------------------===//
13
Christian Konig72d5d5c2013-02-21 15:16:44 +000014class InstSI <dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard0e70de52014-05-16 20:56:45 +000015 AMDGPUInst<outs, ins, asm, pattern>, PredicateControl {
Tom Stellard75aadc22012-12-11 21:25:42 +000016
Christian Konig72d5d5c2013-02-21 15:16:44 +000017 field bits<1> VM_CNT = 0;
18 field bits<1> EXP_CNT = 0;
19 field bits<1> LGKM_CNT = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000020
21 field bits<1> SALU = 0;
22 field bits<1> VALU = 0;
23
24 field bits<1> SOP1 = 0;
25 field bits<1> SOP2 = 0;
26 field bits<1> SOPC = 0;
27 field bits<1> SOPK = 0;
28 field bits<1> SOPP = 0;
29
Tom Stellard93fabce2013-10-10 17:11:55 +000030 field bits<1> VOP1 = 0;
31 field bits<1> VOP2 = 0;
32 field bits<1> VOP3 = 0;
33 field bits<1> VOPC = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000034
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000035 field bits<1> MUBUF = 0;
36 field bits<1> MTBUF = 0;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000037 field bits<1> SMRD = 0;
38 field bits<1> DS = 0;
39 field bits<1> MIMG = 0;
Matt Arsenault3f981402014-09-15 15:41:53 +000040 field bits<1> FLAT = 0;
Michel Danzer494391b2015-02-06 02:51:20 +000041 field bits<1> WQM = 0;
Tom Stellarda77c3f72015-05-12 18:59:17 +000042 field bits<1> VGPRSpill = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000043
Matt Arsenaulte2fabd32014-07-29 18:51:56 +000044 // These need to be kept in sync with the enum in SIInstrFlags.
Christian Konig72d5d5c2013-02-21 15:16:44 +000045 let TSFlags{0} = VM_CNT;
46 let TSFlags{1} = EXP_CNT;
47 let TSFlags{2} = LGKM_CNT;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +000048
49 let TSFlags{3} = SALU;
50 let TSFlags{4} = VALU;
51
52 let TSFlags{5} = SOP1;
53 let TSFlags{6} = SOP2;
54 let TSFlags{7} = SOPC;
55 let TSFlags{8} = SOPK;
56 let TSFlags{9} = SOPP;
57
58 let TSFlags{10} = VOP1;
59 let TSFlags{11} = VOP2;
60 let TSFlags{12} = VOP3;
61 let TSFlags{13} = VOPC;
62
63 let TSFlags{14} = MUBUF;
64 let TSFlags{15} = MTBUF;
65 let TSFlags{16} = SMRD;
66 let TSFlags{17} = DS;
67 let TSFlags{18} = MIMG;
68 let TSFlags{19} = FLAT;
Michel Danzer494391b2015-02-06 02:51:20 +000069 let TSFlags{20} = WQM;
Tom Stellarda77c3f72015-05-12 18:59:17 +000070 let TSFlags{21} = VGPRSpill;
Matt Arsenaultcb0ac3d2014-09-26 17:54:59 +000071
72 // Most instructions require adjustments after selection to satisfy
73 // operand requirements.
74 let hasPostISelHook = 1;
Tom Stellardae38f302015-01-14 01:13:19 +000075 let SchedRW = [Write32Bit];
Tom Stellard75aadc22012-12-11 21:25:42 +000076}
77
Tom Stellarde5a1cda2014-07-21 17:44:28 +000078class Enc32 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000079 field bits<32> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000080 int Size = 4;
Tom Stellard75aadc22012-12-11 21:25:42 +000081}
82
Tom Stellarde5a1cda2014-07-21 17:44:28 +000083class Enc64 {
Christian Konig72d5d5c2013-02-21 15:16:44 +000084 field bits<64> Inst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +000085 int Size = 8;
Tom Stellard75aadc22012-12-11 21:25:42 +000086}
87
Tom Stellardc0503922015-03-12 21:34:22 +000088class VOPDstOperand <RegisterClass rc> : RegisterOperand <rc, "printVOPDst">;
Tom Stellardc0503922015-03-12 21:34:22 +000089
Marek Olsak5df00d62014-12-07 12:18:57 +000090let Uses = [EXEC] in {
91
Marek Olsakdc4d2022015-01-15 18:42:44 +000092class VOPAnyCommon <dag outs, dag ins, string asm, list<dag> pattern> :
93 InstSI <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +000094
Marek Olsak5df00d62014-12-07 12:18:57 +000095 let mayLoad = 0;
96 let mayStore = 0;
97 let hasSideEffects = 0;
98 let UseNamedOperandTable = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +000099 let VALU = 1;
Marek Olsakdc4d2022015-01-15 18:42:44 +0000100}
101
102class VOPCCommon <dag ins, string asm, list<dag> pattern> :
Matt Arsenault46359152015-08-08 00:41:48 +0000103 VOPAnyCommon <(outs), ins, asm, pattern> {
Marek Olsakdc4d2022015-01-15 18:42:44 +0000104
Marek Olsakdc4d2022015-01-15 18:42:44 +0000105 let VOPC = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000106 let Size = 4;
Matt Arsenault46359152015-08-08 00:41:48 +0000107 let Defs = [VCC];
Marek Olsak5df00d62014-12-07 12:18:57 +0000108}
109
Tom Stellard94d2e992014-10-07 23:51:34 +0000110class VOP1Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000111 VOPAnyCommon <outs, ins, asm, pattern> {
112
Tom Stellard94d2e992014-10-07 23:51:34 +0000113 let VOP1 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000114 let Size = 4;
115}
116
117class VOP2Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000118 VOPAnyCommon <outs, ins, asm, pattern> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000119
Marek Olsak5df00d62014-12-07 12:18:57 +0000120 let VOP2 = 1;
Marek Olsak5df00d62014-12-07 12:18:57 +0000121 let Size = 4;
Tom Stellard94d2e992014-10-07 23:51:34 +0000122}
123
Tom Stellard092f3322014-06-17 19:34:46 +0000124class VOP3Common <dag outs, dag ins, string asm, list<dag> pattern> :
Marek Olsakdc4d2022015-01-15 18:42:44 +0000125 VOPAnyCommon <outs, ins, asm, pattern> {
Tom Stellard092f3322014-06-17 19:34:46 +0000126
Tom Stellardb4a313a2014-08-01 00:32:39 +0000127 // Using complex patterns gives VOP3 patterns a very high complexity rating,
128 // but standalone patterns are almost always prefered, so we need to adjust the
129 // priority lower. The goal is to use a high number to reduce complexity to
130 // zero (or less than zero).
131 let AddedComplexity = -1000;
132
Tom Stellard092f3322014-06-17 19:34:46 +0000133 let VOP3 = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000134 let VALU = 1;
135
136 let AsmMatchConverter = "cvtVOP3";
137 let isCodeGenOnly = 0;
138
Tom Stellardbda32c92014-07-21 17:44:29 +0000139 int Size = 8;
Tom Stellard092f3322014-06-17 19:34:46 +0000140}
141
Marek Olsak5df00d62014-12-07 12:18:57 +0000142} // End Uses = [EXEC]
143
Christian Konig72d5d5c2013-02-21 15:16:44 +0000144//===----------------------------------------------------------------------===//
145// Scalar operations
146//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000147
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000148class SOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000149 bits<7> sdst;
150 bits<8> ssrc0;
Tom Stellard75aadc22012-12-11 21:25:42 +0000151
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000152 let Inst{7-0} = ssrc0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000153 let Inst{15-8} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000154 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000155 let Inst{31-23} = 0x17d; //encoding;
Christian Konige3cba882013-02-16 11:28:02 +0000156}
157
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000158class SOP2e <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000159 bits<7> sdst;
160 bits<8> ssrc0;
161 bits<8> ssrc1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000162
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000163 let Inst{7-0} = ssrc0;
164 let Inst{15-8} = ssrc1;
165 let Inst{22-16} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000166 let Inst{29-23} = op;
167 let Inst{31-30} = 0x2; // encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000168}
169
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000170class SOPCe <bits<7> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000171 bits<8> ssrc0;
172 bits<8> ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000173
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000174 let Inst{7-0} = ssrc0;
175 let Inst{15-8} = ssrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000176 let Inst{22-16} = op;
177 let Inst{31-23} = 0x17e;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000178}
179
180class SOPKe <bits<5> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000181 bits <7> sdst;
182 bits <16> simm16;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000183
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000184 let Inst{15-0} = simm16;
185 let Inst{22-16} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000186 let Inst{27-23} = op;
187 let Inst{31-28} = 0xb; //encoding
188}
189
Tom Stellard8980dc32015-04-08 01:09:22 +0000190class SOPK64e <bits<5> op> : Enc64 {
191 bits <7> sdst = 0;
192 bits <16> simm16;
193 bits <32> imm;
194
195 let Inst{15-0} = simm16;
196 let Inst{22-16} = sdst;
197 let Inst{27-23} = op;
198 let Inst{31-28} = 0xb;
199
200 let Inst{63-32} = imm;
201}
202
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000203class SOPPe <bits<7> op> : Enc32 {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000204 bits <16> simm16;
205
206 let Inst{15-0} = simm16;
207 let Inst{22-16} = op;
208 let Inst{31-23} = 0x17f; // encoding
209}
210
211class SMRDe <bits<5> op, bits<1> imm> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000212 bits<7> sdst;
213 bits<7> sbase;
214 bits<8> offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000215
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000216 let Inst{7-0} = offset;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000217 let Inst{8} = imm;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000218 let Inst{14-9} = sbase{6-1};
219 let Inst{21-15} = sdst;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000220 let Inst{26-22} = op;
221 let Inst{31-27} = 0x18; //encoding
222}
223
Tom Stellarddee26a22015-08-06 19:28:30 +0000224class SMRD_IMMe_ci <bits<5> op> : Enc64 {
225 bits<7> sdst;
226 bits<7> sbase;
227 bits<32> offset;
228
229 let Inst{7-0} = 0xff;
230 let Inst{8} = 0;
231 let Inst{14-9} = sbase{6-1};
232 let Inst{21-15} = sdst;
Tom Stellard217361c2015-08-06 19:28:38 +0000233 let Inst{26-22} = op;
234 let Inst{31-27} = 0x18; //encoding
Tom Stellarddee26a22015-08-06 19:28:30 +0000235 let Inst{63-32} = offset;
236}
237
Tom Stellardae38f302015-01-14 01:13:19 +0000238let SchedRW = [WriteSALU] in {
Marek Olsak5df00d62014-12-07 12:18:57 +0000239class SOP1 <dag outs, dag ins, string asm, list<dag> pattern> :
240 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000241 let mayLoad = 0;
242 let mayStore = 0;
243 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000244 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000245 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000246 let SOP1 = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000247}
248
Marek Olsak5df00d62014-12-07 12:18:57 +0000249class SOP2 <dag outs, dag ins, string asm, list<dag> pattern> :
250 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000251
252 let mayLoad = 0;
253 let mayStore = 0;
254 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000255 let isCodeGenOnly = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000256 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000257 let SOP2 = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000258
259 let UseNamedOperandTable = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000260}
261
262class SOPC <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
263 InstSI<outs, ins, asm, pattern>, SOPCe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000264
Christian Konig72d5d5c2013-02-21 15:16:44 +0000265 let mayLoad = 0;
266 let mayStore = 0;
267 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000268 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000269 let SOPC = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000270 let isCodeGenOnly = 0;
Matt Arsenault4c0487b2015-08-05 16:42:54 +0000271 let Defs = [SCC];
Matt Arsenault69612d62014-09-24 02:17:06 +0000272
273 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000274}
275
Marek Olsak5df00d62014-12-07 12:18:57 +0000276class SOPK <dag outs, dag ins, string asm, list<dag> pattern> :
277 InstSI <outs, ins , asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000278
279 let mayLoad = 0;
280 let mayStore = 0;
281 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000282 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000283 let SOPK = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000284
285 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000286}
287
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000288class SOPP <bits<7> op, dag ins, string asm, list<dag> pattern = []> :
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000289 InstSI <(outs), ins, asm, pattern >, SOPPe <op> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000290
291 let mayLoad = 0;
292 let mayStore = 0;
293 let hasSideEffects = 0;
Tom Stellard82166022013-11-13 23:36:37 +0000294 let SALU = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000295 let SOPP = 1;
Matt Arsenault69612d62014-09-24 02:17:06 +0000296
297 let UseNamedOperandTable = 1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000298}
299
Tom Stellardae38f302015-01-14 01:13:19 +0000300} // let SchedRW = [WriteSALU]
301
Tom Stellardc470c962014-10-01 14:44:42 +0000302class SMRD <dag outs, dag ins, string asm, list<dag> pattern> :
303 InstSI<outs, ins, asm, pattern> {
Christian Konig72d5d5c2013-02-21 15:16:44 +0000304
305 let LGKM_CNT = 1;
Michel Danzer20680b12013-08-16 16:19:24 +0000306 let SMRD = 1;
Matt Arsenault0040f182014-07-29 18:51:54 +0000307 let mayStore = 0;
308 let mayLoad = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000309 let hasSideEffects = 0;
Matt Arsenault0040f182014-07-29 18:51:54 +0000310 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000311 let SchedRW = [WriteSMEM];
Christian Konig72d5d5c2013-02-21 15:16:44 +0000312}
313
314//===----------------------------------------------------------------------===//
315// Vector ALU operations
316//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000317
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000318class VOP1e <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000319 bits<8> vdst;
320 bits<9> src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000321
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000322 let Inst{8-0} = src0;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000323 let Inst{16-9} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000324 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000325 let Inst{31-25} = 0x3f; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000326}
327
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000328class VOP2e <bits<6> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000329 bits<8> vdst;
330 bits<9> src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000331 bits<8> src1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000332
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000333 let Inst{8-0} = src0;
Marek Olsak9b8f32e2015-02-18 22:12:45 +0000334 let Inst{16-9} = src1;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000335 let Inst{24-17} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000336 let Inst{30-25} = op;
337 let Inst{31} = 0x0; //encoding
Christian Konig72d5d5c2013-02-21 15:16:44 +0000338}
339
Matt Arsenault70120fa2015-02-21 21:29:00 +0000340class VOP2_MADKe <bits<6> op> : Enc64 {
341
342 bits<8> vdst;
343 bits<9> src0;
344 bits<8> vsrc1;
345 bits<32> src2;
346
347 let Inst{8-0} = src0;
348 let Inst{16-9} = vsrc1;
349 let Inst{24-17} = vdst;
350 let Inst{30-25} = op;
351 let Inst{31} = 0x0; // encoding
352 let Inst{63-32} = src2;
353}
354
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000355class VOP3e <bits<9> op> : Enc64 {
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000356 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000357 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000358 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000359 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000360 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000361 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000362 bits<9> src2;
Tom Stellard459a79a2013-05-20 15:02:08 +0000363 bits<1> clamp;
364 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000365
Matt Arsenault0ba644b2015-02-18 02:15:37 +0000366 let Inst{7-0} = vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000367 let Inst{8} = src0_modifiers{1};
368 let Inst{9} = src1_modifiers{1};
369 let Inst{10} = src2_modifiers{1};
Tom Stellard459a79a2013-05-20 15:02:08 +0000370 let Inst{11} = clamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000371 let Inst{25-17} = op;
372 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000373 let Inst{40-32} = src0;
374 let Inst{49-41} = src1;
375 let Inst{58-50} = src2;
376 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000377 let Inst{61} = src0_modifiers{0};
378 let Inst{62} = src1_modifiers{0};
379 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000380}
381
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000382class VOP3be <bits<9> op> : Enc64 {
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000383 bits<8> vdst;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000384 bits<2> src0_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000385 bits<9> src0;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000386 bits<2> src1_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000387 bits<9> src1;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000388 bits<2> src2_modifiers;
Tom Stellard459a79a2013-05-20 15:02:08 +0000389 bits<9> src2;
390 bits<7> sdst;
391 bits<2> omod;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000392
Matt Arsenault1bcc8cb2015-02-14 03:54:29 +0000393 let Inst{7-0} = vdst;
Tom Stellard459a79a2013-05-20 15:02:08 +0000394 let Inst{14-8} = sdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000395 let Inst{25-17} = op;
396 let Inst{31-26} = 0x34; //encoding
Tom Stellard459a79a2013-05-20 15:02:08 +0000397 let Inst{40-32} = src0;
398 let Inst{49-41} = src1;
399 let Inst{58-50} = src2;
400 let Inst{60-59} = omod;
Vincent Lejeune94af31f2014-05-10 19:18:33 +0000401 let Inst{61} = src0_modifiers{0};
402 let Inst{62} = src1_modifiers{0};
403 let Inst{63} = src2_modifiers{0};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000404}
405
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000406class VOPCe <bits<8> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000407 bits<9> src0;
408 bits<8> vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000409
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000410 let Inst{8-0} = src0;
411 let Inst{16-9} = vsrc1;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000412 let Inst{24-17} = op;
413 let Inst{31-25} = 0x3e;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000414}
415
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000416class VINTRPe <bits<2> op> : Enc32 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000417 bits<8> vdst;
418 bits<8> vsrc;
419 bits<2> attrchan;
420 bits<6> attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000421
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000422 let Inst{7-0} = vsrc;
423 let Inst{9-8} = attrchan;
424 let Inst{15-10} = attr;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000425 let Inst{17-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000426 let Inst{25-18} = vdst;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000427 let Inst{31-26} = 0x32; // encoding
Christian Konige3cba882013-02-16 11:28:02 +0000428}
429
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000430class DSe <bits<8> op> : Enc64 {
Michel Danzer1c454302013-07-10 16:36:43 +0000431 bits<8> vdst;
432 bits<1> gds;
433 bits<8> addr;
434 bits<8> data0;
435 bits<8> data1;
436 bits<8> offset0;
437 bits<8> offset1;
438
439 let Inst{7-0} = offset0;
440 let Inst{15-8} = offset1;
441 let Inst{17} = gds;
442 let Inst{25-18} = op;
443 let Inst{31-26} = 0x36; //encoding
444 let Inst{39-32} = addr;
445 let Inst{47-40} = data0;
446 let Inst{55-48} = data1;
447 let Inst{63-56} = vdst;
Michel Danzer1c454302013-07-10 16:36:43 +0000448}
449
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000450class MUBUFe <bits<7> op> : Enc64 {
Tom Stellard6db08eb2013-04-05 23:31:44 +0000451 bits<12> offset;
452 bits<1> offen;
453 bits<1> idxen;
454 bits<1> glc;
455 bits<1> addr64;
456 bits<1> lds;
457 bits<8> vaddr;
458 bits<8> vdata;
459 bits<7> srsrc;
460 bits<1> slc;
461 bits<1> tfe;
462 bits<8> soffset;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000463
Tom Stellard6db08eb2013-04-05 23:31:44 +0000464 let Inst{11-0} = offset;
465 let Inst{12} = offen;
466 let Inst{13} = idxen;
467 let Inst{14} = glc;
468 let Inst{15} = addr64;
469 let Inst{16} = lds;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000470 let Inst{24-18} = op;
471 let Inst{31-26} = 0x38; //encoding
Tom Stellard6db08eb2013-04-05 23:31:44 +0000472 let Inst{39-32} = vaddr;
473 let Inst{47-40} = vdata;
474 let Inst{52-48} = srsrc{6-2};
475 let Inst{54} = slc;
476 let Inst{55} = tfe;
477 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000478}
479
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000480class MTBUFe <bits<3> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000481 bits<8> vdata;
482 bits<12> offset;
483 bits<1> offen;
484 bits<1> idxen;
485 bits<1> glc;
486 bits<1> addr64;
487 bits<4> dfmt;
488 bits<3> nfmt;
489 bits<8> vaddr;
490 bits<7> srsrc;
491 bits<1> slc;
492 bits<1> tfe;
493 bits<8> soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000494
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000495 let Inst{11-0} = offset;
496 let Inst{12} = offen;
497 let Inst{13} = idxen;
498 let Inst{14} = glc;
499 let Inst{15} = addr64;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000500 let Inst{18-16} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000501 let Inst{22-19} = dfmt;
502 let Inst{25-23} = nfmt;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000503 let Inst{31-26} = 0x3a; //encoding
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000504 let Inst{39-32} = vaddr;
505 let Inst{47-40} = vdata;
506 let Inst{52-48} = srsrc{6-2};
507 let Inst{54} = slc;
508 let Inst{55} = tfe;
509 let Inst{63-56} = soffset;
Christian Konige3cba882013-02-16 11:28:02 +0000510}
511
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000512class MIMGe <bits<7> op> : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000513 bits<8> vdata;
514 bits<4> dmask;
515 bits<1> unorm;
516 bits<1> glc;
517 bits<1> da;
518 bits<1> r128;
519 bits<1> tfe;
520 bits<1> lwe;
521 bits<1> slc;
522 bits<8> vaddr;
523 bits<7> srsrc;
524 bits<7> ssamp;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000525
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000526 let Inst{11-8} = dmask;
527 let Inst{12} = unorm;
528 let Inst{13} = glc;
529 let Inst{14} = da;
530 let Inst{15} = r128;
531 let Inst{16} = tfe;
532 let Inst{17} = lwe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000533 let Inst{24-18} = op;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000534 let Inst{25} = slc;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000535 let Inst{31-26} = 0x3c;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000536 let Inst{39-32} = vaddr;
537 let Inst{47-40} = vdata;
538 let Inst{52-48} = srsrc{6-2};
539 let Inst{57-53} = ssamp{6-2};
Christian Konig72d5d5c2013-02-21 15:16:44 +0000540}
541
Matt Arsenault3f981402014-09-15 15:41:53 +0000542class FLATe<bits<7> op> : Enc64 {
543 bits<8> addr;
544 bits<8> data;
545 bits<8> vdst;
546 bits<1> slc;
547 bits<1> glc;
548 bits<1> tfe;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000549
Matt Arsenault3f981402014-09-15 15:41:53 +0000550 // 15-0 is reserved.
551 let Inst{16} = glc;
552 let Inst{17} = slc;
553 let Inst{24-18} = op;
554 let Inst{31-26} = 0x37; // Encoding.
555 let Inst{39-32} = addr;
556 let Inst{47-40} = data;
557 // 54-48 is reserved.
558 let Inst{55} = tfe;
559 let Inst{63-56} = vdst;
560}
561
562class EXPe : Enc64 {
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000563 bits<4> en;
564 bits<6> tgt;
565 bits<1> compr;
566 bits<1> done;
567 bits<1> vm;
568 bits<8> vsrc0;
569 bits<8> vsrc1;
570 bits<8> vsrc2;
571 bits<8> vsrc3;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000572
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000573 let Inst{3-0} = en;
574 let Inst{9-4} = tgt;
575 let Inst{10} = compr;
576 let Inst{11} = done;
577 let Inst{12} = vm;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000578 let Inst{31-26} = 0x3e;
Matt Arsenaulte3dbcf62015-02-18 02:15:35 +0000579 let Inst{39-32} = vsrc0;
580 let Inst{47-40} = vsrc1;
581 let Inst{55-48} = vsrc2;
582 let Inst{63-56} = vsrc3;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000583}
584
585let Uses = [EXEC] in {
586
587class VOP1 <bits<8> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard94d2e992014-10-07 23:51:34 +0000588 VOP1Common <outs, ins, asm, pattern>,
Tom Stellardd7e6f132015-04-08 01:09:26 +0000589 VOP1e<op> {
590 let isCodeGenOnly = 0;
591}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000592
593class VOP2 <bits<6> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellardd7e6f132015-04-08 01:09:26 +0000594 VOP2Common <outs, ins, asm, pattern>, VOP2e<op> {
595 let isCodeGenOnly = 0;
596}
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000597
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000598class VOPC <bits<8> op, dag ins, string asm, list<dag> pattern> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000599 VOPCCommon <ins, asm, pattern>, VOPCe <op>;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000600
Marek Olsak5df00d62014-12-07 12:18:57 +0000601class VINTRPCommon <dag outs, dag ins, string asm, list<dag> pattern> :
602 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000603 let mayLoad = 1;
604 let mayStore = 0;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000605 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000606}
607
608} // End Uses = [EXEC]
609
610//===----------------------------------------------------------------------===//
611// Vector I/O operations
612//===----------------------------------------------------------------------===//
613
614let Uses = [EXEC] in {
615
Marek Olsak5df00d62014-12-07 12:18:57 +0000616class DS <dag outs, dag ins, string asm, list<dag> pattern> :
617 InstSI <outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000618
619 let LGKM_CNT = 1;
Matt Arsenaultc5f174d2014-12-01 15:52:46 +0000620 let DS = 1;
Matt Arsenault1eb18302014-07-29 21:00:56 +0000621 let UseNamedOperandTable = 1;
Tom Stellard381a94a2015-05-12 15:00:49 +0000622 let Uses = [M0];
Tom Stellardcf051f42015-03-09 18:49:45 +0000623
624 // Most instruction load and store data, so set this as the default.
625 let mayLoad = 1;
626 let mayStore = 1;
627
628 let hasSideEffects = 0;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000629 let AsmMatchConverter = "cvtDS";
Tom Stellardae38f302015-01-14 01:13:19 +0000630 let SchedRW = [WriteLDS];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000631}
632
Marek Olsak5df00d62014-12-07 12:18:57 +0000633class MUBUF <dag outs, dag ins, string asm, list<dag> pattern> :
634 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000635
636 let VM_CNT = 1;
637 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000638 let MUBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000639
Matt Arsenault9a072c12014-11-18 23:57:33 +0000640 let hasSideEffects = 0;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000641 let UseNamedOperandTable = 1;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000642 let AsmMatchConverter = "cvtMubuf";
Tom Stellardae38f302015-01-14 01:13:19 +0000643 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000644}
645
Tom Stellard0c238c22014-10-01 14:44:43 +0000646class MTBUF <dag outs, dag ins, string asm, list<dag> pattern> :
647 InstSI<outs, ins, asm, pattern> {
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000648
649 let VM_CNT = 1;
650 let EXP_CNT = 1;
Matt Arsenaulte2fabd32014-07-29 18:51:56 +0000651 let MTBUF = 1;
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000652
Craig Topperc50d64b2014-11-26 00:46:26 +0000653 let hasSideEffects = 0;
Matt Arsenault5c4d8402014-09-15 15:41:43 +0000654 let UseNamedOperandTable = 1;
Tom Stellardae38f302015-01-14 01:13:19 +0000655 let SchedRW = [WriteVMEM];
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000656}
657
Matt Arsenault3f981402014-09-15 15:41:53 +0000658class FLAT <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
659 InstSI<outs, ins, asm, pattern>, FLATe <op> {
660 let FLAT = 1;
661 // Internally, FLAT instruction are executed as both an LDS and a
662 // Buffer instruction; so, they increment both VM_CNT and LGKM_CNT
663 // and are not considered done until both have been decremented.
664 let VM_CNT = 1;
665 let LGKM_CNT = 1;
666
667 let Uses = [EXEC, FLAT_SCR]; // M0
668
669 let UseNamedOperandTable = 1;
670 let hasSideEffects = 0;
Tom Stellard12a19102015-06-12 20:47:06 +0000671 let AsmMatchConverter = "cvtFlat";
Tom Stellard076ac952015-06-11 14:51:50 +0000672 let SchedRW = [WriteVMEM];
Matt Arsenault3f981402014-09-15 15:41:53 +0000673}
674
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000675class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
676 InstSI <outs, ins, asm, pattern>, MIMGe <op> {
677
678 let VM_CNT = 1;
679 let EXP_CNT = 1;
680 let MIMG = 1;
Matt Arsenault9a072c12014-11-18 23:57:33 +0000681
682 let hasSideEffects = 0; // XXX ????
Tom Stellarde5a1cda2014-07-21 17:44:28 +0000683}
684
Christian Konig72d5d5c2013-02-21 15:16:44 +0000685
Christian Konig72d5d5c2013-02-21 15:16:44 +0000686} // End Uses = [EXEC]