blob: 4a49fa68dd0606721b1b8eb0f7507a42e84d3b10 [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the Machinelegalizer class for X86.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
14#include "X86LegalizerInfo.h"
15#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000016#include "X86TargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000017#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000018#include "llvm/CodeGen/ValueTypes.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000019#include "llvm/IR/DerivedTypes.h"
20#include "llvm/IR/Type.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000021
22using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000023using namespace TargetOpcode;
Daniel Sanders9ade5592018-01-29 17:37:29 +000024using namespace LegalizeActions;
Igor Bregerb4442f32017-02-10 07:05:56 +000025
Kristof Beylsaf9814a2017-11-07 10:34:34 +000026/// FIXME: The following static functions are SizeChangeStrategy functions
27/// that are meant to temporarily mimic the behaviour of the old legalization
28/// based on doubling/halving non-legal types as closely as possible. This is
29/// not entirly possible as only legalizing the types that are exactly a power
30/// of 2 times the size of the legal types would require specifying all those
31/// sizes explicitly.
32/// In practice, not specifying those isn't a problem, and the below functions
33/// should disappear quickly as we add support for legalizing non-power-of-2
34/// sized types further.
35static void
36addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result,
37 const LegalizerInfo::SizeAndActionsVec &v) {
38 for (unsigned i = 0; i < v.size(); ++i) {
39 result.push_back(v[i]);
40 if (i + 1 < v[i].first && i + 1 < v.size() &&
41 v[i + 1].first != v[i].first + 1)
Daniel Sanders9ade5592018-01-29 17:37:29 +000042 result.push_back({v[i].first + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000043 }
44}
45
46static LegalizerInfo::SizeAndActionsVec
47widen_1(const LegalizerInfo::SizeAndActionsVec &v) {
48 assert(v.size() >= 1);
49 assert(v[0].first > 1);
Daniel Sanders9ade5592018-01-29 17:37:29 +000050 LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar},
51 {2, Unsupported}};
Kristof Beylsaf9814a2017-11-07 10:34:34 +000052 addAndInterleaveWithUnsupported(result, v);
53 auto Largest = result.back().first;
Daniel Sanders9ade5592018-01-29 17:37:29 +000054 result.push_back({Largest + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000055 return result;
56}
57
Igor Breger531a2032017-03-26 08:11:12 +000058X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
59 const X86TargetMachine &TM)
60 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000061
62 setLegalizerInfo32bit();
63 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000064 setLegalizerInfoSSE1();
65 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000066 setLegalizerInfoSSE41();
Igor Breger617be6e2017-05-23 08:23:51 +000067 setLegalizerInfoAVX();
Igor Breger605b9652017-05-08 09:03:37 +000068 setLegalizerInfoAVX2();
69 setLegalizerInfoAVX512();
70 setLegalizerInfoAVX512DQ();
71 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000072
Kristof Beylsaf9814a2017-11-07 10:34:34 +000073 setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1);
74 for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR})
75 setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1);
76 for (unsigned MemOp : {G_LOAD, G_STORE})
77 setLegalizeScalarToDifferentSizeStrategy(MemOp, 0,
78 narrowToSmallerAndWidenToSmallest);
79 setLegalizeScalarToDifferentSizeStrategy(
80 G_GEP, 1, widenToLargerTypesUnsupportedOtherwise);
81 setLegalizeScalarToDifferentSizeStrategy(
82 G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest);
83
Igor Bregerb4442f32017-02-10 07:05:56 +000084 computeTables();
Roman Tereshincc1a16f2018-05-31 16:16:47 +000085 verify(*STI.getInstrInfo());
Igor Bregerb4442f32017-02-10 07:05:56 +000086}
87
88void X86LegalizerInfo::setLegalizerInfo32bit() {
89
Matt Arsenault41e5ac42018-03-14 00:36:23 +000090 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Igor Breger29537882017-04-07 14:41:59 +000091 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +000092 const LLT s8 = LLT::scalar(8);
93 const LLT s16 = LLT::scalar(16);
94 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +000095 const LLT s64 = LLT::scalar(64);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +000096 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +000097
Igor Breger47be5fb2017-08-24 07:06:27 +000098 for (auto Ty : {p0, s1, s8, s16, s32})
99 setAction({G_IMPLICIT_DEF, Ty}, Legal);
100
Igor Breger2661ae42017-09-04 09:06:45 +0000101 for (auto Ty : {s8, s16, s32, p0})
102 setAction({G_PHI, Ty}, Legal);
103
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000104 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Bregera8ba5722017-03-23 15:25:57 +0000105 for (auto Ty : {s8, s16, s32})
106 setAction({BinOp, Ty}, Legal);
107
Igor Breger28f290f2017-05-17 12:48:08 +0000108 for (unsigned Op : {G_UADDE}) {
109 setAction({Op, s32}, Legal);
110 setAction({Op, 1, s1}, Legal);
111 }
112
Igor Bregera8ba5722017-03-23 15:25:57 +0000113 for (unsigned MemOp : {G_LOAD, G_STORE}) {
114 for (auto Ty : {s8, s16, s32, p0})
115 setAction({MemOp, Ty}, Legal);
116
117 // And everything's fine in addrspace 0.
118 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +0000119 }
Igor Breger531a2032017-03-26 08:11:12 +0000120
121 // Pointer-handling
122 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger717bd362017-07-02 08:58:29 +0000123 setAction({G_GLOBAL_VALUE, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000124
Igor Breger810c6252017-05-08 09:40:43 +0000125 setAction({G_GEP, p0}, Legal);
126 setAction({G_GEP, 1, s32}, Legal);
127
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000128 if (!Subtarget.is64Bit()) {
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000129 getActionDefinitionsBuilder(G_PTRTOINT)
130 .legalForCartesianProduct({s1, s8, s16, s32}, {p0})
131 .maxScalar(0, s32)
132 .widenScalarToNextPow2(0, /*Min*/ 8);
Roman Tereshincc1a16f2018-05-31 16:16:47 +0000133 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s32}});
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000134
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +0000135 // Shifts and SDIV
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000136 getActionDefinitionsBuilder(
137 {G_SHL, G_LSHR, G_ASHR, G_SDIV, G_SREM, G_UDIV, G_UREM})
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000138 .legalFor({s8, s16, s32})
139 .clampScalar(0, s8, s32);
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000140 }
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000141
Igor Breger685889c2017-08-21 10:51:54 +0000142 // Control-flow
143 setAction({G_BRCOND, s1}, Legal);
144
Igor Breger29537882017-04-07 14:41:59 +0000145 // Constants
146 for (auto Ty : {s8, s16, s32, p0})
147 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
148
Igor Bregerc08a7832017-05-01 06:30:16 +0000149 // Extensions
Igor Bregerd48c5e42017-07-10 09:07:34 +0000150 for (auto Ty : {s8, s16, s32}) {
151 setAction({G_ZEXT, Ty}, Legal);
152 setAction({G_SEXT, Ty}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000153 setAction({G_ANYEXT, Ty}, Legal);
Igor Bregerd48c5e42017-07-10 09:07:34 +0000154 }
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000155 setAction({G_ANYEXT, s128}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000156
Igor Bregerc7b59772017-05-11 07:17:40 +0000157 // Comparison
158 setAction({G_ICMP, s1}, Legal);
159
160 for (auto Ty : {s8, s16, s32, p0})
161 setAction({G_ICMP, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000162
163 // Merge/Unmerge
164 for (const auto &Ty : {s16, s32, s64}) {
165 setAction({G_MERGE_VALUES, Ty}, Legal);
166 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
167 }
168 for (const auto &Ty : {s8, s16, s32}) {
169 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
170 setAction({G_UNMERGE_VALUES, Ty}, Legal);
171 }
Igor Bregerb4442f32017-02-10 07:05:56 +0000172}
Igor Bregerb4442f32017-02-10 07:05:56 +0000173
Igor Bregerf7359d82017-02-22 12:25:09 +0000174void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +0000175
176 if (!Subtarget.is64Bit())
177 return;
178
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000179 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000180 const LLT s1 = LLT::scalar(1);
181 const LLT s8 = LLT::scalar(8);
182 const LLT s16 = LLT::scalar(16);
183 const LLT s32 = LLT::scalar(32);
Igor Bregerb4442f32017-02-10 07:05:56 +0000184 const LLT s64 = LLT::scalar(64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000185 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000186
Igor Breger42f8bfc2017-08-31 11:40:03 +0000187 setAction({G_IMPLICIT_DEF, s64}, Legal);
Alexander Ivchenkoa85c4fc2018-02-08 22:40:31 +0000188 // Need to have that, as tryFoldImplicitDef will create this pattern:
189 // s128 = EXTEND (G_IMPLICIT_DEF s32/s64) -> s128 = G_IMPLICIT_DEF
190 setAction({G_IMPLICIT_DEF, s128}, Legal);
Igor Breger47be5fb2017-08-24 07:06:27 +0000191
Igor Breger2661ae42017-09-04 09:06:45 +0000192 setAction({G_PHI, s64}, Legal);
193
Igor Bregerd5b59cf2017-06-28 11:39:04 +0000194 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000195 setAction({BinOp, s64}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000196
Igor Breger1f143642017-09-11 09:41:13 +0000197 for (unsigned MemOp : {G_LOAD, G_STORE})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000198 setAction({MemOp, s64}, Legal);
Igor Breger531a2032017-03-26 08:11:12 +0000199
200 // Pointer-handling
Igor Breger810c6252017-05-08 09:40:43 +0000201 setAction({G_GEP, 1, s64}, Legal);
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000202 getActionDefinitionsBuilder(G_PTRTOINT)
203 .legalForCartesianProduct({s1, s8, s16, s32, s64}, {p0})
204 .maxScalar(0, s64)
205 .widenScalarToNextPow2(0, /*Min*/ 8);
Roman Tereshincc1a16f2018-05-31 16:16:47 +0000206 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s64}});
Igor Breger810c6252017-05-08 09:40:43 +0000207
Igor Breger29537882017-04-07 14:41:59 +0000208 // Constants
Igor Breger42f8bfc2017-08-31 11:40:03 +0000209 setAction({TargetOpcode::G_CONSTANT, s64}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000210
211 // Extensions
Igor Breger1f143642017-09-11 09:41:13 +0000212 for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) {
213 setAction({extOp, s64}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000214 }
Igor Bregerc7b59772017-05-11 07:17:40 +0000215
Alexander Ivchenko48ca0552018-07-10 16:38:35 +0000216 getActionDefinitionsBuilder(G_SITOFP)
217 .legalForCartesianProduct({s32, s64})
218 .clampScalar(1, s32, s64)
219 .widenScalarToNextPow2(1)
220 .clampScalar(0, s32, s64)
221 .widenScalarToNextPow2(0);
222
Alexander Ivchenko9b0b4922018-08-31 11:16:58 +0000223 getActionDefinitionsBuilder(G_FPTOSI)
224 .legalForCartesianProduct({s32, s64})
225 .clampScalar(1, s32, s64)
226 .widenScalarToNextPow2(0)
227 .clampScalar(0, s32, s64)
228 .widenScalarToNextPow2(1);
229
Igor Bregerc7b59772017-05-11 07:17:40 +0000230 // Comparison
Igor Breger42f8bfc2017-08-31 11:40:03 +0000231 setAction({G_ICMP, 1, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000232
Alexander Ivchenkoa26a3642018-08-31 09:38:27 +0000233 getActionDefinitionsBuilder(G_FCMP)
234 .legalForCartesianProduct({s8}, {s32, s64})
235 .clampScalar(0, s8, s8)
236 .clampScalar(1, s32, s64)
237 .widenScalarToNextPow2(1);
238
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +0000239 // Shifts and SDIV
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000240 getActionDefinitionsBuilder(
241 {G_SHL, G_LSHR, G_ASHR, G_SDIV, G_SREM, G_UDIV, G_UREM})
242 .legalFor({s8, s16, s32, s64})
243 .clampScalar(0, s8, s64);
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000244
Volkan Kelesa32ff002017-12-01 08:19:10 +0000245 // Merge/Unmerge
246 setAction({G_MERGE_VALUES, s128}, Legal);
247 setAction({G_UNMERGE_VALUES, 1, s128}, Legal);
248 setAction({G_MERGE_VALUES, 1, s128}, Legal);
249 setAction({G_UNMERGE_VALUES, s128}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000250}
251
252void X86LegalizerInfo::setLegalizerInfoSSE1() {
253 if (!Subtarget.hasSSE1())
254 return;
255
256 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000257 const LLT s64 = LLT::scalar(64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000258 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000259 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000260
261 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
262 for (auto Ty : {s32, v4s32})
263 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000264
265 for (unsigned MemOp : {G_LOAD, G_STORE})
266 for (auto Ty : {v4s32, v2s64})
267 setAction({MemOp, Ty}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000268
269 // Constants
270 setAction({TargetOpcode::G_FCONSTANT, s32}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000271
272 // Merge/Unmerge
273 for (const auto &Ty : {v4s32, v2s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000274 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000275 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
276 }
277 setAction({G_MERGE_VALUES, 1, s64}, Legal);
278 setAction({G_UNMERGE_VALUES, s64}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000279}
280
281void X86LegalizerInfo::setLegalizerInfoSSE2() {
282 if (!Subtarget.hasSSE2())
283 return;
284
Igor Breger5c7211992017-09-13 09:05:23 +0000285 const LLT s32 = LLT::scalar(32);
Igor Breger321cf3c2017-03-03 08:06:46 +0000286 const LLT s64 = LLT::scalar(64);
Igor Breger842b5b32017-05-18 11:10:56 +0000287 const LLT v16s8 = LLT::vector(16, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000288 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000289 const LLT v4s32 = LLT::vector(4, 32);
290 const LLT v2s64 = LLT::vector(2, 64);
291
Volkan Kelesa32ff002017-12-01 08:19:10 +0000292 const LLT v32s8 = LLT::vector(32, 8);
293 const LLT v16s16 = LLT::vector(16, 16);
294 const LLT v8s32 = LLT::vector(8, 32);
295 const LLT v4s64 = LLT::vector(4, 64);
296
Igor Breger321cf3c2017-03-03 08:06:46 +0000297 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
298 for (auto Ty : {s64, v2s64})
299 setAction({BinOp, Ty}, Legal);
300
301 for (unsigned BinOp : {G_ADD, G_SUB})
Igor Breger842b5b32017-05-18 11:10:56 +0000302 for (auto Ty : {v16s8, v8s16, v4s32, v2s64})
Igor Breger321cf3c2017-03-03 08:06:46 +0000303 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000304
305 setAction({G_MUL, v8s16}, Legal);
Igor Breger5c7211992017-09-13 09:05:23 +0000306
307 setAction({G_FPEXT, s64}, Legal);
308 setAction({G_FPEXT, 1, s32}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000309
Alexander Ivchenko9d053072018-08-31 11:26:51 +0000310 setAction({G_FPTRUNC, s32}, Legal);
311 setAction({G_FPTRUNC, 1, s64}, Legal);
312
Igor Breger21200ed2017-09-17 08:08:13 +0000313 // Constants
314 setAction({TargetOpcode::G_FCONSTANT, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000315
316 // Merge/Unmerge
317 for (const auto &Ty :
318 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000319 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000320 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
321 }
322 for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000323 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000324 setAction({G_UNMERGE_VALUES, Ty}, Legal);
325 }
Igor Breger605b9652017-05-08 09:03:37 +0000326}
327
328void X86LegalizerInfo::setLegalizerInfoSSE41() {
329 if (!Subtarget.hasSSE41())
330 return;
331
332 const LLT v4s32 = LLT::vector(4, 32);
333
334 setAction({G_MUL, v4s32}, Legal);
335}
336
Igor Breger617be6e2017-05-23 08:23:51 +0000337void X86LegalizerInfo::setLegalizerInfoAVX() {
338 if (!Subtarget.hasAVX())
339 return;
340
Igor Breger1c29be72017-06-22 09:43:35 +0000341 const LLT v16s8 = LLT::vector(16, 8);
342 const LLT v8s16 = LLT::vector(8, 16);
343 const LLT v4s32 = LLT::vector(4, 32);
344 const LLT v2s64 = LLT::vector(2, 64);
345
346 const LLT v32s8 = LLT::vector(32, 8);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000347 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger1c29be72017-06-22 09:43:35 +0000348 const LLT v16s16 = LLT::vector(16, 16);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000349 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger617be6e2017-05-23 08:23:51 +0000350 const LLT v8s32 = LLT::vector(8, 32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000351 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger617be6e2017-05-23 08:23:51 +0000352 const LLT v4s64 = LLT::vector(4, 64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000353 const LLT v8s64 = LLT::vector(8, 64);
Igor Breger617be6e2017-05-23 08:23:51 +0000354
355 for (unsigned MemOp : {G_LOAD, G_STORE})
356 for (auto Ty : {v8s32, v4s64})
357 setAction({MemOp, Ty}, Legal);
Igor Breger1c29be72017-06-22 09:43:35 +0000358
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000359 for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000360 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000361 setAction({G_EXTRACT, 1, Ty}, Legal);
362 }
363 for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000364 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000365 setAction({G_EXTRACT, Ty}, Legal);
366 }
Volkan Kelesa32ff002017-12-01 08:19:10 +0000367 // Merge/Unmerge
368 for (const auto &Ty :
369 {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000370 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000371 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
372 }
373 for (const auto &Ty :
374 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000375 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000376 setAction({G_UNMERGE_VALUES, Ty}, Legal);
377 }
Igor Breger617be6e2017-05-23 08:23:51 +0000378}
379
Igor Breger605b9652017-05-08 09:03:37 +0000380void X86LegalizerInfo::setLegalizerInfoAVX2() {
381 if (!Subtarget.hasAVX2())
382 return;
383
Igor Breger842b5b32017-05-18 11:10:56 +0000384 const LLT v32s8 = LLT::vector(32, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000385 const LLT v16s16 = LLT::vector(16, 16);
386 const LLT v8s32 = LLT::vector(8, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000387 const LLT v4s64 = LLT::vector(4, 64);
388
Volkan Kelesa32ff002017-12-01 08:19:10 +0000389 const LLT v64s8 = LLT::vector(64, 8);
390 const LLT v32s16 = LLT::vector(32, 16);
391 const LLT v16s32 = LLT::vector(16, 32);
392 const LLT v8s64 = LLT::vector(8, 64);
393
Igor Breger842b5b32017-05-18 11:10:56 +0000394 for (unsigned BinOp : {G_ADD, G_SUB})
395 for (auto Ty : {v32s8, v16s16, v8s32, v4s64})
396 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000397
398 for (auto Ty : {v16s16, v8s32})
399 setAction({G_MUL, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000400
401 // Merge/Unmerge
402 for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000403 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000404 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
405 }
406 for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000407 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000408 setAction({G_UNMERGE_VALUES, Ty}, Legal);
409 }
Igor Breger605b9652017-05-08 09:03:37 +0000410}
411
412void X86LegalizerInfo::setLegalizerInfoAVX512() {
413 if (!Subtarget.hasAVX512())
414 return;
415
Igor Breger1c29be72017-06-22 09:43:35 +0000416 const LLT v16s8 = LLT::vector(16, 8);
417 const LLT v8s16 = LLT::vector(8, 16);
418 const LLT v4s32 = LLT::vector(4, 32);
419 const LLT v2s64 = LLT::vector(2, 64);
420
421 const LLT v32s8 = LLT::vector(32, 8);
422 const LLT v16s16 = LLT::vector(16, 16);
423 const LLT v8s32 = LLT::vector(8, 32);
424 const LLT v4s64 = LLT::vector(4, 64);
425
426 const LLT v64s8 = LLT::vector(64, 8);
427 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger605b9652017-05-08 09:03:37 +0000428 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000429 const LLT v8s64 = LLT::vector(8, 64);
430
431 for (unsigned BinOp : {G_ADD, G_SUB})
432 for (auto Ty : {v16s32, v8s64})
433 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000434
435 setAction({G_MUL, v16s32}, Legal);
436
Igor Breger617be6e2017-05-23 08:23:51 +0000437 for (unsigned MemOp : {G_LOAD, G_STORE})
438 for (auto Ty : {v16s32, v8s64})
439 setAction({MemOp, Ty}, Legal);
440
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000441 for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000442 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000443 setAction({G_EXTRACT, 1, Ty}, Legal);
444 }
445 for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000446 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000447 setAction({G_EXTRACT, Ty}, Legal);
448 }
Igor Breger1c29be72017-06-22 09:43:35 +0000449
Igor Breger605b9652017-05-08 09:03:37 +0000450 /************ VLX *******************/
451 if (!Subtarget.hasVLX())
452 return;
453
Igor Breger605b9652017-05-08 09:03:37 +0000454 for (auto Ty : {v4s32, v8s32})
455 setAction({G_MUL, Ty}, Legal);
456}
457
458void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
459 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
460 return;
461
462 const LLT v8s64 = LLT::vector(8, 64);
463
464 setAction({G_MUL, v8s64}, Legal);
465
466 /************ VLX *******************/
467 if (!Subtarget.hasVLX())
468 return;
469
470 const LLT v2s64 = LLT::vector(2, 64);
471 const LLT v4s64 = LLT::vector(4, 64);
472
473 for (auto Ty : {v2s64, v4s64})
474 setAction({G_MUL, Ty}, Legal);
475}
476
477void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
478 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
479 return;
480
Igor Breger842b5b32017-05-18 11:10:56 +0000481 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000482 const LLT v32s16 = LLT::vector(32, 16);
483
Igor Breger842b5b32017-05-18 11:10:56 +0000484 for (unsigned BinOp : {G_ADD, G_SUB})
485 for (auto Ty : {v64s8, v32s16})
486 setAction({BinOp, Ty}, Legal);
487
Igor Breger605b9652017-05-08 09:03:37 +0000488 setAction({G_MUL, v32s16}, Legal);
489
490 /************ VLX *******************/
491 if (!Subtarget.hasVLX())
492 return;
493
494 const LLT v8s16 = LLT::vector(8, 16);
495 const LLT v16s16 = LLT::vector(16, 16);
496
497 for (auto Ty : {v8s16, v16s16})
498 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000499}