blob: d368e2349b3b54b5f4e6410e3aa8781b74f2b6ac [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Amara Emerson52cfb6a2013-10-03 09:31:51 +000010#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMBaseInfo.h"
13#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000014#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000015#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000016#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000017#include "llvm/ADT/StringSwitch.h"
Roman Divacky4b5507a2015-10-02 18:25:25 +000018#include "llvm/ADT/Triple.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000019#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000021#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCContext.h"
Benjamin Kramerf57c1972016-01-26 16:44:37 +000023#include "llvm/MC/MCDisassembler/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000024#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCExpr.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000028#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000029#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCParser/MCAsmLexer.h"
31#include "llvm/MC/MCParser/MCAsmParser.h"
Pete Cooper80d21cb2015-06-22 19:35:57 +000032#include "llvm/MC/MCParser/MCAsmParserUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000034#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000036#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/MC/MCStreamer.h"
38#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000039#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000040#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000041#include "llvm/Support/ARMEHABI.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000042#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000043#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000044#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/MathExtras.h"
46#include "llvm/Support/SourceMgr.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000047#include "llvm/Support/TargetParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Joey Gouly0e76fa72013-09-12 10:28:05 +0000132 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000133 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000135
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000136 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000137 assert(getParser().getStreamer().getTargetStreamer() &&
138 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000167 bool inITBlock() { return ITState.CurPosition != ~0U; }
168 bool lastInITBlock() {
169 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
170 }
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000171 void forwardITPosition() {
172 if (!inITBlock()) return;
173 // Move to the next instruction in the IT block, if there is one. If not,
174 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000175 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000176 if (++ITState.CurPosition == 5 - TZ)
177 ITState.CurPosition = ~0U; // Done with the IT block after this.
178 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000179
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000180 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000181 return getParser().Note(L, Msg, Ranges);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000182 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000183 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000184 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000185 return getParser().Warning(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 }
187 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000188 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000189 return getParser().Error(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000191
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000192 bool validatetLDMRegList(const MCInst &Inst, const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +0000193 unsigned ListNo, bool IsARPop = false);
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000194 bool validatetSTMRegList(const MCInst &Inst, const OperandVector &Operands,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000195 unsigned ListNo);
196
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000197 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000198 bool tryParseRegisterWithWriteBack(OperandVector &);
199 int tryParseShiftRegister(OperandVector &);
200 bool parseRegisterList(OperandVector &);
201 bool parseMemory(OperandVector &);
202 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000204 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
205 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000206 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000207 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000208 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000209 bool parseDirectiveThumbFunc(SMLoc L);
210 bool parseDirectiveCode(SMLoc L);
211 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000212 bool parseDirectiveReq(StringRef Name, SMLoc L);
213 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000214 bool parseDirectiveArch(SMLoc L);
215 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000216 bool parseDirectiveCPU(SMLoc L);
217 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000218 bool parseDirectiveFnStart(SMLoc L);
219 bool parseDirectiveFnEnd(SMLoc L);
220 bool parseDirectiveCantUnwind(SMLoc L);
221 bool parseDirectivePersonality(SMLoc L);
222 bool parseDirectiveHandlerData(SMLoc L);
223 bool parseDirectiveSetFP(SMLoc L);
224 bool parseDirectivePad(SMLoc L);
225 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000226 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000227 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000228 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000229 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000230 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000231 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000232 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000233 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000234 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000235 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000236 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000237
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000238 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000239 bool &CarrySetting, unsigned &ProcessorIMod,
240 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000241 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
242 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000243 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000244
Scott Douglass8c7803f2015-07-09 14:13:34 +0000245 void tryConvertingToTwoOperandForm(StringRef Mnemonic, bool CarrySetting,
246 OperandVector &Operands);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000247 bool isThumb() const {
248 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000249 return getSTI().getFeatureBits()[ARM::ModeThumb];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000250 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000251 bool isThumbOne() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000252 return isThumb() && !getSTI().getFeatureBits()[ARM::FeatureThumb2];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000253 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000254 bool isThumbTwo() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000255 return isThumb() && getSTI().getFeatureBits()[ARM::FeatureThumb2];
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000256 }
Tim Northovera2292d02013-06-10 23:20:58 +0000257 bool hasThumb() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000258 return getSTI().getFeatureBits()[ARM::HasV4TOps];
Tim Northovera2292d02013-06-10 23:20:58 +0000259 }
Renato Golin608cb5d2016-05-12 21:22:42 +0000260 bool hasThumb2() const {
261 return getSTI().getFeatureBits()[ARM::FeatureThumb2];
262 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000263 bool hasV6Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000264 return getSTI().getFeatureBits()[ARM::HasV6Ops];
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000265 }
Renato Golin608cb5d2016-05-12 21:22:42 +0000266 bool hasV6T2Ops() const {
267 return getSTI().getFeatureBits()[ARM::HasV6T2Ops];
268 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000269 bool hasV6MOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000270 return getSTI().getFeatureBits()[ARM::HasV6MOps];
Tim Northoverf86d1f02013-10-07 11:10:47 +0000271 }
James Molloy21efa7d2011-09-28 14:21:38 +0000272 bool hasV7Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000273 return getSTI().getFeatureBits()[ARM::HasV7Ops];
James Molloy21efa7d2011-09-28 14:21:38 +0000274 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000275 bool hasV8Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000276 return getSTI().getFeatureBits()[ARM::HasV8Ops];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000277 }
Bradley Smitha1189102016-01-15 10:26:17 +0000278 bool hasV8MBaseline() const {
279 return getSTI().getFeatureBits()[ARM::HasV8MBaselineOps];
280 }
Bradley Smithf277c8a2016-01-25 11:25:36 +0000281 bool hasV8MMainline() const {
282 return getSTI().getFeatureBits()[ARM::HasV8MMainlineOps];
283 }
284 bool has8MSecExt() const {
285 return getSTI().getFeatureBits()[ARM::Feature8MSecExt];
286 }
Tim Northovera2292d02013-06-10 23:20:58 +0000287 bool hasARM() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000288 return !getSTI().getFeatureBits()[ARM::FeatureNoARM];
Tim Northovera2292d02013-06-10 23:20:58 +0000289 }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000290 bool hasDSP() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000291 return getSTI().getFeatureBits()[ARM::FeatureDSP];
Renato Golin92c816c2014-09-01 11:25:07 +0000292 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000293 bool hasD16() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000294 return getSTI().getFeatureBits()[ARM::FeatureD16];
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000295 }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000296 bool hasV8_1aOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000297 return getSTI().getFeatureBits()[ARM::HasV8_1aOps];
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000298 }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000299 bool hasRAS() const {
300 return getSTI().getFeatureBits()[ARM::FeatureRAS];
301 }
Tim Northovera2292d02013-06-10 23:20:58 +0000302
Evan Cheng284b4672011-07-08 22:36:29 +0000303 void SwitchMode() {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000304 MCSubtargetInfo &STI = copySTI();
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000305 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000306 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000307 }
Oliver Stannardc869e912016-04-11 13:06:28 +0000308 void FixModeAfterArchChange(bool WasThumb, SMLoc Loc);
James Molloy21efa7d2011-09-28 14:21:38 +0000309 bool isMClass() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000310 return getSTI().getFeatureBits()[ARM::FeatureMClass];
James Molloy21efa7d2011-09-28 14:21:38 +0000311 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000312
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000313 /// @name Auto-generated Match Functions
314 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000315
Chris Lattner3e4582a2010-09-06 19:11:01 +0000316#define GET_ASSEMBLER_HEADER
317#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000318
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000319 /// }
320
David Blaikie960ea3f2014-06-08 16:18:35 +0000321 OperandMatchResultTy parseITCondCode(OperandVector &);
322 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
323 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
324 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
325 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
326 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
327 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
328 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000329 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000330 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
331 int High);
332 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000333 return parsePKHImm(O, "lsl", 0, 31);
334 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000335 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000336 return parsePKHImm(O, "asr", 1, 32);
337 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000338 OperandMatchResultTy parseSetEndImm(OperandVector &);
339 OperandMatchResultTy parseShifterImm(OperandVector &);
340 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000341 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000342 OperandMatchResultTy parseBitfield(OperandVector &);
343 OperandMatchResultTy parsePostIdxReg(OperandVector &);
344 OperandMatchResultTy parseAM3Offset(OperandVector &);
345 OperandMatchResultTy parseFPImm(OperandVector &);
346 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000347 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
348 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000349
350 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000351 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
352 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000353
David Blaikie960ea3f2014-06-08 16:18:35 +0000354 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000355 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000356 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
357 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
358
Kevin Enderbyccab3172009-09-15 00:27:25 +0000359public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000360 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000361 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000362 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000363 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000364 Match_RequiresThumb2,
Artyom Skrobovb43981072015-10-28 13:58:36 +0000365 Match_RequiresV8,
Jim Grosbach087affe2012-06-22 23:56:48 +0000366#define GET_OPERAND_DIAGNOSTIC_TYPES
367#include "ARMGenAsmMatcher.inc"
368
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000369 };
370
Akira Hatanakab11ef082015-11-14 06:35:56 +0000371 ARMAsmParser(const MCSubtargetInfo &STI, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000372 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000373 : MCTargetAsmParser(Options, STI), MII(MII), UC(Parser) {
David Blaikie9f380a32015-03-16 18:06:57 +0000374 MCAsmParserExtension::Initialize(Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000375
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000376 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000377 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000378
Evan Cheng4d1ca962011-07-08 01:53:10 +0000379 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000380 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000381
382 // Not in an ITBlock to start with.
383 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000384
385 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000386 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000387
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000388 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000389 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000390 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
391 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000392 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000393
David Blaikie960ea3f2014-06-08 16:18:35 +0000394 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000395 unsigned Kind) override;
396 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000397
Chad Rosier49963552012-10-13 00:26:04 +0000398 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000399 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000400 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000401 bool MatchingInlineAsm) override;
402 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000403};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000404} // end anonymous namespace
405
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000406namespace {
407
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000408/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000409/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000410class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000411 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000412 k_CondCode,
413 k_CCOut,
414 k_ITCondMask,
415 k_CoprocNum,
416 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000417 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000418 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000419 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000420 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000421 k_Memory,
422 k_PostIndexRegister,
423 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000424 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000425 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000426 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000427 k_Register,
428 k_RegisterList,
429 k_DPRRegisterList,
430 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000431 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000432 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000433 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000434 k_ShiftedRegister,
435 k_ShiftedImmediate,
436 k_ShifterImmediate,
437 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000438 k_ModifiedImmediate,
Renato Golin3f126132016-05-12 21:22:31 +0000439 k_ConstantPoolImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000440 k_BitfieldDescriptor,
Renato Golin3f126132016-05-12 21:22:31 +0000441 k_Token,
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000442 } Kind;
443
Kevin Enderby488f20b2014-04-10 20:18:58 +0000444 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000445 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000446
Eric Christopher8996c5d2013-03-15 00:42:55 +0000447 struct CCOp {
448 ARMCC::CondCodes Val;
449 };
450
451 struct CopOp {
452 unsigned Val;
453 };
454
455 struct CoprocOptionOp {
456 unsigned Val;
457 };
458
459 struct ITMaskOp {
460 unsigned Mask:4;
461 };
462
463 struct MBOptOp {
464 ARM_MB::MemBOpt Val;
465 };
466
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000467 struct ISBOptOp {
468 ARM_ISB::InstSyncBOpt Val;
469 };
470
Eric Christopher8996c5d2013-03-15 00:42:55 +0000471 struct IFlagsOp {
472 ARM_PROC::IFlags Val;
473 };
474
475 struct MMaskOp {
476 unsigned Val;
477 };
478
Tim Northoveree843ef2014-08-15 10:47:12 +0000479 struct BankedRegOp {
480 unsigned Val;
481 };
482
Eric Christopher8996c5d2013-03-15 00:42:55 +0000483 struct TokOp {
484 const char *Data;
485 unsigned Length;
486 };
487
488 struct RegOp {
489 unsigned RegNum;
490 };
491
492 // A vector register list is a sequential list of 1 to 4 registers.
493 struct VectorListOp {
494 unsigned RegNum;
495 unsigned Count;
496 unsigned LaneIndex;
497 bool isDoubleSpaced;
498 };
499
500 struct VectorIndexOp {
501 unsigned Val;
502 };
503
504 struct ImmOp {
505 const MCExpr *Val;
506 };
507
508 /// Combined record for all forms of ARM address expressions.
509 struct MemoryOp {
510 unsigned BaseRegNum;
511 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
512 // was specified.
513 const MCConstantExpr *OffsetImm; // Offset immediate value
514 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
515 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
516 unsigned ShiftImm; // shift for OffsetReg.
517 unsigned Alignment; // 0 = no alignment specified
518 // n = alignment in bytes (2, 4, 8, 16, or 32)
519 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
520 };
521
522 struct PostIdxRegOp {
523 unsigned RegNum;
524 bool isAdd;
525 ARM_AM::ShiftOpc ShiftTy;
526 unsigned ShiftImm;
527 };
528
529 struct ShifterImmOp {
530 bool isASR;
531 unsigned Imm;
532 };
533
534 struct RegShiftedRegOp {
535 ARM_AM::ShiftOpc ShiftTy;
536 unsigned SrcReg;
537 unsigned ShiftReg;
538 unsigned ShiftImm;
539 };
540
541 struct RegShiftedImmOp {
542 ARM_AM::ShiftOpc ShiftTy;
543 unsigned SrcReg;
544 unsigned ShiftImm;
545 };
546
547 struct RotImmOp {
548 unsigned Imm;
549 };
550
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000551 struct ModImmOp {
552 unsigned Bits;
553 unsigned Rot;
554 };
555
Eric Christopher8996c5d2013-03-15 00:42:55 +0000556 struct BitfieldOp {
557 unsigned LSB;
558 unsigned Width;
559 };
560
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000561 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000562 struct CCOp CC;
563 struct CopOp Cop;
564 struct CoprocOptionOp CoprocOption;
565 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000566 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000567 struct ITMaskOp ITMask;
568 struct IFlagsOp IFlags;
569 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000570 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000571 struct TokOp Tok;
572 struct RegOp Reg;
573 struct VectorListOp VectorList;
574 struct VectorIndexOp VectorIndex;
575 struct ImmOp Imm;
576 struct MemoryOp Memory;
577 struct PostIdxRegOp PostIdxReg;
578 struct ShifterImmOp ShifterImm;
579 struct RegShiftedRegOp RegShiftedReg;
580 struct RegShiftedImmOp RegShiftedImm;
581 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000582 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000583 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000584 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000585
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000586public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000587 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Jim Grosbach624bcc72010-10-29 14:46:02 +0000588
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000589 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000590 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000591 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000592 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000593 /// getLocRange - Get the range between the first and last token of this
594 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000595 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
596
Kevin Enderby488f20b2014-04-10 20:18:58 +0000597 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
598 SMLoc getAlignmentLoc() const {
599 assert(Kind == k_Memory && "Invalid access!");
600 return AlignmentLoc;
601 }
602
Daniel Dunbard8042b72010-08-11 06:36:53 +0000603 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000604 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000605 return CC.Val;
606 }
607
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000608 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000609 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000610 return Cop.Val;
611 }
612
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000613 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000614 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000615 return StringRef(Tok.Data, Tok.Length);
616 }
617
Craig Topperca7e3e52014-03-10 03:19:03 +0000618 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000619 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000620 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000621 }
622
Bill Wendlingbed94652010-11-09 23:28:44 +0000623 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000624 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
625 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000626 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000627 }
628
Kevin Enderbyf5079942009-10-13 22:19:02 +0000629 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000630 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000631 return Imm.Val;
632 }
633
Renato Golin3f126132016-05-12 21:22:31 +0000634 const MCExpr *getConstantPoolImm() const {
635 assert(isConstantPoolImm() && "Invalid access!");
636 return Imm.Val;
637 }
638
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000639 unsigned getVectorIndex() const {
640 assert(Kind == k_VectorIndex && "Invalid access!");
641 return VectorIndex.Val;
642 }
643
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000644 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000645 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000646 return MBOpt.Val;
647 }
648
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000649 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
650 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
651 return ISBOpt.Val;
652 }
653
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000654 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000655 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000656 return IFlags.Val;
657 }
658
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000659 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000660 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000661 return MMask.Val;
662 }
663
Tim Northoveree843ef2014-08-15 10:47:12 +0000664 unsigned getBankedReg() const {
665 assert(Kind == k_BankedReg && "Invalid access!");
666 return BankedReg.Val;
667 }
668
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000669 bool isCoprocNum() const { return Kind == k_CoprocNum; }
670 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000671 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000672 bool isCondCode() const { return Kind == k_CondCode; }
673 bool isCCOut() const { return Kind == k_CCOut; }
674 bool isITMask() const { return Kind == k_ITCondMask; }
675 bool isITCondCode() const { return Kind == k_CondCode; }
Renato Golin3f126132016-05-12 21:22:31 +0000676 bool isImm() const override {
677 return Kind == k_Immediate;
678 }
Tim Northover3e036172016-07-11 22:29:37 +0000679
680 bool isARMBranchTarget() const {
681 if (!isImm()) return false;
682
683 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()))
684 return CE->getValue() % 4 == 0;
685 return true;
686 }
687
688
689 bool isThumbBranchTarget() const {
690 if (!isImm()) return false;
691
692 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm()))
693 return CE->getValue() % 2 == 0;
694 return true;
695 }
696
Mihai Popad36cbaa2013-07-03 09:21:44 +0000697 // checks whether this operand is an unsigned offset which fits is a field
698 // of specified width and scaled by a specific number of bits
699 template<unsigned width, unsigned scale>
700 bool isUnsignedOffset() const {
701 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000702 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000703 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
704 int64_t Val = CE->getValue();
705 int64_t Align = 1LL << scale;
706 int64_t Max = Align * ((1LL << width) - 1);
707 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
708 }
709 return false;
710 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000711 // checks whether this operand is an signed offset which fits is a field
712 // of specified width and scaled by a specific number of bits
713 template<unsigned width, unsigned scale>
714 bool isSignedOffset() const {
715 if (!isImm()) return false;
716 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
717 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
718 int64_t Val = CE->getValue();
719 int64_t Align = 1LL << scale;
720 int64_t Max = Align * ((1LL << (width-1)) - 1);
721 int64_t Min = -Align * (1LL << (width-1));
722 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
723 }
724 return false;
725 }
726
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000727 // checks whether this operand is a memory operand computed as an offset
728 // applied to PC. the offset may have 8 bits of magnitude and is represented
729 // with two bits of shift. textually it may be either [pc, #imm], #imm or
730 // relocable expression...
731 bool isThumbMemPC() const {
732 int64_t Val = 0;
733 if (isImm()) {
734 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
735 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
736 if (!CE) return false;
737 Val = CE->getValue();
738 }
739 else if (isMem()) {
740 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
741 if(Memory.BaseRegNum != ARM::PC) return false;
742 Val = Memory.OffsetImm->getValue();
743 }
744 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000745 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000746 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000747 bool isFPImm() const {
748 if (!isImm()) return false;
749 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
750 if (!CE) return false;
751 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
752 return Val != -1;
753 }
Jim Grosbachea231912011-12-22 22:19:05 +0000754 bool isFBits16() const {
755 if (!isImm()) return false;
756 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
757 if (!CE) return false;
758 int64_t Value = CE->getValue();
759 return Value >= 0 && Value <= 16;
760 }
761 bool isFBits32() const {
762 if (!isImm()) return false;
763 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
764 if (!CE) return false;
765 int64_t Value = CE->getValue();
766 return Value >= 1 && Value <= 32;
767 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000768 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000769 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000770 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
771 if (!CE) return false;
772 int64_t Value = CE->getValue();
773 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
774 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000775 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000776 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000777 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
778 if (!CE) return false;
779 int64_t Value = CE->getValue();
780 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
781 }
782 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000783 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
785 if (!CE) return false;
786 int64_t Value = CE->getValue();
787 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
788 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000789 bool isImm0_508s4Neg() const {
790 if (!isImm()) return false;
791 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
792 if (!CE) return false;
793 int64_t Value = -CE->getValue();
794 // explicitly exclude zero. we want that to use the normal 0_508 version.
795 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
796 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000797 bool isImm0_239() const {
798 if (!isImm()) return false;
799 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
800 if (!CE) return false;
801 int64_t Value = CE->getValue();
802 return Value >= 0 && Value < 240;
803 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000804 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000805 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000806 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
807 if (!CE) return false;
808 int64_t Value = CE->getValue();
809 return Value >= 0 && Value < 256;
810 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000811 bool isImm0_4095() const {
812 if (!isImm()) return false;
813 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
814 if (!CE) return false;
815 int64_t Value = CE->getValue();
816 return Value >= 0 && Value < 4096;
817 }
818 bool isImm0_4095Neg() const {
819 if (!isImm()) return false;
820 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
821 if (!CE) return false;
822 int64_t Value = -CE->getValue();
823 return Value > 0 && Value < 4096;
824 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000825 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000826 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000827 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
828 if (!CE) return false;
829 int64_t Value = CE->getValue();
830 return Value >= 0 && Value < 2;
831 }
832 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000833 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000834 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
835 if (!CE) return false;
836 int64_t Value = CE->getValue();
837 return Value >= 0 && Value < 4;
838 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000839 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000840 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000841 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
842 if (!CE) return false;
843 int64_t Value = CE->getValue();
844 return Value >= 0 && Value < 8;
845 }
846 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000847 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000848 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
849 if (!CE) return false;
850 int64_t Value = CE->getValue();
851 return Value >= 0 && Value < 16;
852 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000853 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000854 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000855 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
856 if (!CE) return false;
857 int64_t Value = CE->getValue();
858 return Value >= 0 && Value < 32;
859 }
Jim Grosbach00326402011-12-08 01:30:04 +0000860 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000861 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000862 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
863 if (!CE) return false;
864 int64_t Value = CE->getValue();
865 return Value >= 0 && Value < 64;
866 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000867 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000868 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
870 if (!CE) return false;
871 int64_t Value = CE->getValue();
872 return Value == 8;
873 }
874 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000875 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
877 if (!CE) return false;
878 int64_t Value = CE->getValue();
879 return Value == 16;
880 }
881 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000882 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000883 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
884 if (!CE) return false;
885 int64_t Value = CE->getValue();
886 return Value == 32;
887 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000888 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000889 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000890 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
891 if (!CE) return false;
892 int64_t Value = CE->getValue();
893 return Value > 0 && Value <= 8;
894 }
895 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000896 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000897 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
898 if (!CE) return false;
899 int64_t Value = CE->getValue();
900 return Value > 0 && Value <= 16;
901 }
902 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000903 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000904 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
905 if (!CE) return false;
906 int64_t Value = CE->getValue();
907 return Value > 0 && Value <= 32;
908 }
909 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000910 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000911 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
912 if (!CE) return false;
913 int64_t Value = CE->getValue();
914 return Value > 0 && Value <= 64;
915 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000916 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000917 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000918 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
919 if (!CE) return false;
920 int64_t Value = CE->getValue();
921 return Value > 0 && Value < 8;
922 }
923 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000924 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000925 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
926 if (!CE) return false;
927 int64_t Value = CE->getValue();
928 return Value > 0 && Value < 16;
929 }
930 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000931 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000932 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
933 if (!CE) return false;
934 int64_t Value = CE->getValue();
935 return Value > 0 && Value < 32;
936 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000937 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000938 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000939 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
940 if (!CE) return false;
941 int64_t Value = CE->getValue();
942 return Value > 0 && Value < 17;
943 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000944 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000945 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000946 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
947 if (!CE) return false;
948 int64_t Value = CE->getValue();
949 return Value > 0 && Value < 33;
950 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000951 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000952 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000953 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
954 if (!CE) return false;
955 int64_t Value = CE->getValue();
956 return Value >= 0 && Value < 33;
957 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000958 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000959 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000960 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
961 if (!CE) return false;
962 int64_t Value = CE->getValue();
963 return Value >= 0 && Value < 65536;
964 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000965 bool isImm256_65535Expr() const {
966 if (!isImm()) return false;
967 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
968 // If it's not a constant expression, it'll generate a fixup and be
969 // handled later.
970 if (!CE) return true;
971 int64_t Value = CE->getValue();
972 return Value >= 256 && Value < 65536;
973 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000974 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000975 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000976 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
977 // If it's not a constant expression, it'll generate a fixup and be
978 // handled later.
979 if (!CE) return true;
980 int64_t Value = CE->getValue();
981 return Value >= 0 && Value < 65536;
982 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000983 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000984 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000985 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
986 if (!CE) return false;
987 int64_t Value = CE->getValue();
988 return Value >= 0 && Value <= 0xffffff;
989 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000990 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000991 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000992 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
993 if (!CE) return false;
994 int64_t Value = CE->getValue();
995 return Value > 0 && Value < 33;
996 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000997 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000998 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000999 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1000 if (!CE) return false;
1001 int64_t Value = CE->getValue();
1002 return Value >= 0 && Value < 32;
1003 }
1004 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001005 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +00001006 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1007 if (!CE) return false;
1008 int64_t Value = CE->getValue();
1009 return Value > 0 && Value <= 32;
1010 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001011 bool isAdrLabel() const {
1012 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001013 // reference needing a fixup.
1014 if (isImm() && !isa<MCConstantExpr>(getImm()))
1015 return true;
1016
1017 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001018 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +00001019 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1020 if (!CE) return false;
1021 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00001022 return (ARM_AM::getSOImmVal(Value) != -1 ||
Aaron Ballman3182ee92015-06-09 12:03:46 +00001023 ARM_AM::getSOImmVal(-Value) != -1);
Jim Grosbach30506252011-12-08 00:31:07 +00001024 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001025 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001026 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +00001027 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1028 if (!CE) return false;
1029 int64_t Value = CE->getValue();
1030 return ARM_AM::getT2SOImmVal(Value) != -1;
1031 }
Jim Grosbachb009a872011-10-28 22:36:30 +00001032 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001033 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +00001034 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1035 if (!CE) return false;
1036 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001037 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1038 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001039 }
Jim Grosbach30506252011-12-08 00:31:07 +00001040 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001041 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001042 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1043 if (!CE) return false;
1044 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001045 // Only use this when not representable as a plain so_imm.
1046 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1047 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001048 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001049 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001050 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001051 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1052 if (!CE) return false;
1053 int64_t Value = CE->getValue();
1054 return Value == 1 || Value == 0;
1055 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001056 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001057 bool isRegList() const { return Kind == k_RegisterList; }
1058 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1059 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001060 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001061 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001062 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001063 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001064 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1065 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1066 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1067 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001068 bool isModImm() const { return Kind == k_ModifiedImmediate; }
1069 bool isModImmNot() const {
1070 if (!isImm()) return false;
1071 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1072 if (!CE) return false;
1073 int64_t Value = CE->getValue();
1074 return ARM_AM::getSOImmVal(~Value) != -1;
1075 }
1076 bool isModImmNeg() const {
1077 if (!isImm()) return false;
1078 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1079 if (!CE) return false;
1080 int64_t Value = CE->getValue();
1081 return ARM_AM::getSOImmVal(Value) == -1 &&
1082 ARM_AM::getSOImmVal(-Value) != -1;
1083 }
Renato Golin3f126132016-05-12 21:22:31 +00001084 bool isConstantPoolImm() const { return Kind == k_ConstantPoolImmediate; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001085 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1086 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001087 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001088 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001089 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001090 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001091 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001092 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001093 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001094 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001095 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001096 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001097 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001098 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001099 return false;
1100 // Base register must be PC.
1101 if (Memory.BaseRegNum != ARM::PC)
1102 return false;
1103 // Immediate offset in range [-4095, 4095].
1104 if (!Memory.OffsetImm) return true;
1105 int64_t Val = Memory.OffsetImm->getValue();
1106 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1107 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001108 bool isAlignedMemory() const {
1109 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001110 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001111 bool isAlignedMemoryNone() const {
1112 return isMemNoOffset(false, 0);
1113 }
1114 bool isDupAlignedMemoryNone() const {
1115 return isMemNoOffset(false, 0);
1116 }
1117 bool isAlignedMemory16() const {
1118 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1119 return true;
1120 return isMemNoOffset(false, 0);
1121 }
1122 bool isDupAlignedMemory16() const {
1123 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1124 return true;
1125 return isMemNoOffset(false, 0);
1126 }
1127 bool isAlignedMemory32() const {
1128 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1129 return true;
1130 return isMemNoOffset(false, 0);
1131 }
1132 bool isDupAlignedMemory32() const {
1133 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1134 return true;
1135 return isMemNoOffset(false, 0);
1136 }
1137 bool isAlignedMemory64() const {
1138 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1139 return true;
1140 return isMemNoOffset(false, 0);
1141 }
1142 bool isDupAlignedMemory64() const {
1143 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1144 return true;
1145 return isMemNoOffset(false, 0);
1146 }
1147 bool isAlignedMemory64or128() const {
1148 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1149 return true;
1150 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1151 return true;
1152 return isMemNoOffset(false, 0);
1153 }
1154 bool isDupAlignedMemory64or128() const {
1155 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1156 return true;
1157 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1158 return true;
1159 return isMemNoOffset(false, 0);
1160 }
1161 bool isAlignedMemory64or128or256() const {
1162 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1163 return true;
1164 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1165 return true;
1166 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1167 return true;
1168 return isMemNoOffset(false, 0);
1169 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001170 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001171 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001172 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001173 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001174 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001175 if (!Memory.OffsetImm) return true;
1176 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001177 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001178 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001179 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001180 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001181 // Immediate offset in range [-4095, 4095].
1182 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1183 if (!CE) return false;
1184 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001185 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001186 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001187 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001188 // If we have an immediate that's not a constant, treat it as a label
1189 // reference needing a fixup. If it is a constant, it's something else
1190 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001191 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001192 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001193 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001194 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001195 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001196 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001197 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001198 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001199 if (!Memory.OffsetImm) return true;
1200 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001201 // The #-0 offset is encoded as INT32_MIN, and we have to check
1202 // for this too.
1203 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001204 }
1205 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001206 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001207 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001208 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001209 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1210 // Immediate offset in range [-255, 255].
1211 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1212 if (!CE) return false;
1213 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001214 // Special case, #-0 is INT32_MIN.
1215 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001216 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001217 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001218 // If we have an immediate that's not a constant, treat it as a label
1219 // reference needing a fixup. If it is a constant, it's something else
1220 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001221 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001222 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001223 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001224 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001225 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001226 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001227 if (!Memory.OffsetImm) return true;
1228 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001229 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001230 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001231 }
Oliver Stannard65b85382016-01-25 10:26:26 +00001232 bool isAddrMode5FP16() const {
1233 // If we have an immediate that's not a constant, treat it as a label
1234 // reference needing a fixup. If it is a constant, it's something else
1235 // and we reject it.
1236 if (isImm() && !isa<MCConstantExpr>(getImm()))
1237 return true;
1238 if (!isMem() || Memory.Alignment != 0) return false;
1239 // Check for register offset.
1240 if (Memory.OffsetRegNum) return false;
1241 // Immediate offset in range [-510, 510] and a multiple of 2.
1242 if (!Memory.OffsetImm) return true;
1243 int64_t Val = Memory.OffsetImm->getValue();
1244 return (Val >= -510 && Val <= 510 && ((Val & 1) == 0)) || Val == INT32_MIN;
1245 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001246 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001247 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001248 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001249 return false;
1250 return true;
1251 }
1252 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001253 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001254 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1255 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001256 return false;
1257 return true;
1258 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001259 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001260 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001261 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001262 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001263 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001264 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001265 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Tim Northoveraa35bd22016-02-25 16:54:52 +00001266 Memory.Alignment != 0 || Memory.BaseRegNum == ARM::PC)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001267 return false;
1268 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001269 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001270 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001271 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001272 return false;
1273 return true;
1274 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001275 bool isMemThumbRR() const {
1276 // Thumb reg+reg addressing is simple. Just two registers, a base and
1277 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001278 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001279 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001280 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001281 return isARMLowRegister(Memory.BaseRegNum) &&
1282 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001283 }
1284 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001285 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001286 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001287 return false;
1288 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001289 if (!Memory.OffsetImm) return true;
1290 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001291 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1292 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001293 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001294 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001295 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001296 return false;
1297 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001298 if (!Memory.OffsetImm) return true;
1299 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001300 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1301 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001302 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001303 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001304 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001305 return false;
1306 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001307 if (!Memory.OffsetImm) return true;
1308 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001309 return Val >= 0 && Val <= 31;
1310 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001311 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001312 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001313 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001314 return false;
1315 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001316 if (!Memory.OffsetImm) return true;
1317 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001318 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001319 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001320 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001321 // If we have an immediate that's not a constant, treat it as a label
1322 // reference needing a fixup. If it is a constant, it's something else
1323 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001324 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001325 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001326 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001327 return false;
1328 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001329 if (!Memory.OffsetImm) return true;
1330 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001331 // Special case, #-0 is INT32_MIN.
1332 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001333 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001334 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001335 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001336 return false;
1337 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001338 if (!Memory.OffsetImm) return true;
1339 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001340 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1341 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001342 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001343 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001344 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001345 // Base reg of PC isn't allowed for these encodings.
1346 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001347 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001348 if (!Memory.OffsetImm) return true;
1349 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001350 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001351 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001352 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001353 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001354 return false;
1355 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001356 if (!Memory.OffsetImm) return true;
1357 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001358 return Val >= 0 && Val < 256;
1359 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001360 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001361 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001362 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001363 // Base reg of PC isn't allowed for these encodings.
1364 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001365 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001366 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001367 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001368 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001369 }
1370 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001371 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001372 return false;
1373 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001374 if (!Memory.OffsetImm) return true;
1375 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001376 return (Val >= 0 && Val < 4096);
1377 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001378 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001379 // If we have an immediate that's not a constant, treat it as a label
1380 // reference needing a fixup. If it is a constant, it's something else
1381 // and we reject it.
Renato Golin3f126132016-05-12 21:22:31 +00001382
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001383 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001384 return true;
1385
Chad Rosier41099832012-09-11 23:02:35 +00001386 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001387 return false;
1388 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001389 if (!Memory.OffsetImm) return true;
1390 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001391 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001392 }
Renato Golin3f126132016-05-12 21:22:31 +00001393 bool isConstPoolAsmImm() const {
1394 // Delay processing of Constant Pool Immediate, this will turn into
1395 // a constant. Match no other operand
1396 return (isConstantPoolImm());
1397 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001398 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001399 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001400 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1401 if (!CE) return false;
1402 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001403 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001404 }
Jim Grosbach93981412011-10-11 21:55:36 +00001405 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001406 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001407 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1408 if (!CE) return false;
1409 int64_t Val = CE->getValue();
1410 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1411 (Val == INT32_MIN);
1412 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001413
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001414 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001415 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001416 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001417
Jim Grosbach741cd732011-10-17 22:26:03 +00001418 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001419 bool isSingleSpacedVectorList() const {
1420 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1421 }
1422 bool isDoubleSpacedVectorList() const {
1423 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1424 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001425 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001426 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001427 return VectorList.Count == 1;
1428 }
1429
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001430 bool isVecListDPair() const {
1431 if (!isSingleSpacedVectorList()) return false;
1432 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1433 .contains(VectorList.RegNum));
1434 }
1435
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001436 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001437 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001438 return VectorList.Count == 3;
1439 }
1440
Jim Grosbach846bcff2011-10-21 20:35:01 +00001441 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001442 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001443 return VectorList.Count == 4;
1444 }
1445
Jim Grosbache5307f92012-03-05 21:43:40 +00001446 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001447 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001448 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001449 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1450 .contains(VectorList.RegNum));
1451 }
1452
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001453 bool isVecListThreeQ() const {
1454 if (!isDoubleSpacedVectorList()) return false;
1455 return VectorList.Count == 3;
1456 }
1457
Jim Grosbach1e946a42012-01-24 00:43:12 +00001458 bool isVecListFourQ() const {
1459 if (!isDoubleSpacedVectorList()) return false;
1460 return VectorList.Count == 4;
1461 }
1462
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001463 bool isSingleSpacedVectorAllLanes() const {
1464 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1465 }
1466 bool isDoubleSpacedVectorAllLanes() const {
1467 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1468 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001469 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001470 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001471 return VectorList.Count == 1;
1472 }
1473
Jim Grosbach13a292c2012-03-06 22:01:44 +00001474 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001475 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001476 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1477 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001478 }
1479
Jim Grosbached428bc2012-03-06 23:10:38 +00001480 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001481 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001482 return VectorList.Count == 2;
1483 }
1484
Jim Grosbachb78403c2012-01-24 23:47:04 +00001485 bool isVecListThreeDAllLanes() const {
1486 if (!isSingleSpacedVectorAllLanes()) return false;
1487 return VectorList.Count == 3;
1488 }
1489
1490 bool isVecListThreeQAllLanes() const {
1491 if (!isDoubleSpacedVectorAllLanes()) return false;
1492 return VectorList.Count == 3;
1493 }
1494
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001495 bool isVecListFourDAllLanes() const {
1496 if (!isSingleSpacedVectorAllLanes()) return false;
1497 return VectorList.Count == 4;
1498 }
1499
1500 bool isVecListFourQAllLanes() const {
1501 if (!isDoubleSpacedVectorAllLanes()) return false;
1502 return VectorList.Count == 4;
1503 }
1504
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001505 bool isSingleSpacedVectorIndexed() const {
1506 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1507 }
1508 bool isDoubleSpacedVectorIndexed() const {
1509 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1510 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001511 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001512 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001513 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1514 }
1515
Jim Grosbachda511042011-12-14 23:35:06 +00001516 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001517 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001518 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1519 }
1520
1521 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001522 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001523 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1524 }
1525
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001526 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001527 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001528 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1529 }
1530
Jim Grosbachda511042011-12-14 23:35:06 +00001531 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001532 if (!isSingleSpacedVectorIndexed()) return false;
1533 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1534 }
1535
1536 bool isVecListTwoQWordIndexed() const {
1537 if (!isDoubleSpacedVectorIndexed()) return false;
1538 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1539 }
1540
1541 bool isVecListTwoQHWordIndexed() const {
1542 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001543 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1544 }
1545
1546 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001547 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001548 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1549 }
1550
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001551 bool isVecListThreeDByteIndexed() const {
1552 if (!isSingleSpacedVectorIndexed()) return false;
1553 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1554 }
1555
1556 bool isVecListThreeDHWordIndexed() const {
1557 if (!isSingleSpacedVectorIndexed()) return false;
1558 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1559 }
1560
1561 bool isVecListThreeQWordIndexed() const {
1562 if (!isDoubleSpacedVectorIndexed()) return false;
1563 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1564 }
1565
1566 bool isVecListThreeQHWordIndexed() const {
1567 if (!isDoubleSpacedVectorIndexed()) return false;
1568 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1569 }
1570
1571 bool isVecListThreeDWordIndexed() const {
1572 if (!isSingleSpacedVectorIndexed()) return false;
1573 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1574 }
1575
Jim Grosbach14952a02012-01-24 18:37:25 +00001576 bool isVecListFourDByteIndexed() const {
1577 if (!isSingleSpacedVectorIndexed()) return false;
1578 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1579 }
1580
1581 bool isVecListFourDHWordIndexed() const {
1582 if (!isSingleSpacedVectorIndexed()) return false;
1583 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1584 }
1585
1586 bool isVecListFourQWordIndexed() const {
1587 if (!isDoubleSpacedVectorIndexed()) return false;
1588 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1589 }
1590
1591 bool isVecListFourQHWordIndexed() const {
1592 if (!isDoubleSpacedVectorIndexed()) return false;
1593 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1594 }
1595
1596 bool isVecListFourDWordIndexed() const {
1597 if (!isSingleSpacedVectorIndexed()) return false;
1598 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1599 }
1600
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001601 bool isVectorIndex8() const {
1602 if (Kind != k_VectorIndex) return false;
1603 return VectorIndex.Val < 8;
1604 }
1605 bool isVectorIndex16() const {
1606 if (Kind != k_VectorIndex) return false;
1607 return VectorIndex.Val < 4;
1608 }
1609 bool isVectorIndex32() const {
1610 if (Kind != k_VectorIndex) return false;
1611 return VectorIndex.Val < 2;
1612 }
1613
Jim Grosbach741cd732011-10-17 22:26:03 +00001614 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001615 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001616 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1617 // Must be a constant.
1618 if (!CE) return false;
1619 int64_t Value = CE->getValue();
1620 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1621 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001622 return Value >= 0 && Value < 256;
1623 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001624
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001625 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001626 if (isNEONByteReplicate(2))
1627 return false; // Leave that for bytes replication and forbid by default.
1628 if (!isImm())
1629 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001630 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1631 // Must be a constant.
1632 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001633 unsigned Value = CE->getValue();
1634 return ARM_AM::isNEONi16splat(Value);
1635 }
1636
1637 bool isNEONi16splatNot() const {
1638 if (!isImm())
1639 return false;
1640 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1641 // Must be a constant.
1642 if (!CE) return false;
1643 unsigned Value = CE->getValue();
1644 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001645 }
1646
Jim Grosbach8211c052011-10-18 00:22:00 +00001647 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001648 if (isNEONByteReplicate(4))
1649 return false; // Leave that for bytes replication and forbid by default.
1650 if (!isImm())
1651 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001652 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1653 // Must be a constant.
1654 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001655 unsigned Value = CE->getValue();
1656 return ARM_AM::isNEONi32splat(Value);
1657 }
1658
1659 bool isNEONi32splatNot() const {
1660 if (!isImm())
1661 return false;
1662 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1663 // Must be a constant.
1664 if (!CE) return false;
1665 unsigned Value = CE->getValue();
1666 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001667 }
1668
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001669 bool isNEONByteReplicate(unsigned NumBytes) const {
1670 if (!isImm())
1671 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001672 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1673 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001674 if (!CE)
1675 return false;
1676 int64_t Value = CE->getValue();
1677 if (!Value)
1678 return false; // Don't bother with zero.
1679
1680 unsigned char B = Value & 0xff;
1681 for (unsigned i = 1; i < NumBytes; ++i) {
1682 Value >>= 8;
1683 if ((Value & 0xff) != B)
1684 return false;
1685 }
1686 return true;
1687 }
1688 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1689 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1690 bool isNEONi32vmov() const {
1691 if (isNEONByteReplicate(4))
1692 return false; // Let it to be classified as byte-replicate case.
1693 if (!isImm())
1694 return false;
1695 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1696 // Must be a constant.
1697 if (!CE)
1698 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001699 int64_t Value = CE->getValue();
1700 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1701 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001702 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001703 return (Value >= 0 && Value < 256) ||
1704 (Value >= 0x0100 && Value <= 0xff00) ||
1705 (Value >= 0x010000 && Value <= 0xff0000) ||
1706 (Value >= 0x01000000 && Value <= 0xff000000) ||
1707 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1708 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1709 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001710 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001711 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001712 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1713 // Must be a constant.
1714 if (!CE) return false;
1715 int64_t Value = ~CE->getValue();
1716 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1717 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001718 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001719 return (Value >= 0 && Value < 256) ||
1720 (Value >= 0x0100 && Value <= 0xff00) ||
1721 (Value >= 0x010000 && Value <= 0xff0000) ||
1722 (Value >= 0x01000000 && Value <= 0xff000000) ||
1723 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1724 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1725 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001726
Jim Grosbache4454e02011-10-18 16:18:11 +00001727 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001728 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001729 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1730 // Must be a constant.
1731 if (!CE) return false;
1732 uint64_t Value = CE->getValue();
1733 // i64 value with each byte being either 0 or 0xff.
1734 for (unsigned i = 0; i < 8; ++i)
1735 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1736 return true;
1737 }
1738
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001739 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001740 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001741 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001742 Inst.addOperand(MCOperand::createImm(0));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001743 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001744 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001745 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001746 Inst.addOperand(MCOperand::createExpr(Expr));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001747 }
1748
Tim Northover3e036172016-07-11 22:29:37 +00001749 void addARMBranchTargetOperands(MCInst &Inst, unsigned N) const {
1750 assert(N == 1 && "Invalid number of operands!");
1751 addExpr(Inst, getImm());
1752 }
1753
1754 void addThumbBranchTargetOperands(MCInst &Inst, unsigned N) const {
1755 assert(N == 1 && "Invalid number of operands!");
1756 addExpr(Inst, getImm());
1757 }
1758
Daniel Dunbard8042b72010-08-11 06:36:53 +00001759 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001760 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001761 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001762 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
Jim Grosbache9119e42015-05-13 18:37:00 +00001763 Inst.addOperand(MCOperand::createReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001764 }
1765
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001766 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1767 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001768 Inst.addOperand(MCOperand::createImm(getCoproc()));
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001769 }
1770
Jim Grosbach48399582011-10-12 17:34:41 +00001771 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1772 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001773 Inst.addOperand(MCOperand::createImm(getCoproc()));
Jim Grosbach48399582011-10-12 17:34:41 +00001774 }
1775
1776 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1777 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001778 Inst.addOperand(MCOperand::createImm(CoprocOption.Val));
Jim Grosbach48399582011-10-12 17:34:41 +00001779 }
1780
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001781 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1782 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001783 Inst.addOperand(MCOperand::createImm(ITMask.Mask));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001784 }
1785
1786 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1787 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001788 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001789 }
1790
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001791 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1792 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001793 Inst.addOperand(MCOperand::createReg(getReg()));
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001794 }
1795
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001796 void addRegOperands(MCInst &Inst, unsigned N) const {
1797 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001798 Inst.addOperand(MCOperand::createReg(getReg()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001799 }
1800
Jim Grosbachac798e12011-07-25 20:49:51 +00001801 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001802 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001803 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001804 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001805 Inst.addOperand(MCOperand::createReg(RegShiftedReg.SrcReg));
1806 Inst.addOperand(MCOperand::createReg(RegShiftedReg.ShiftReg));
1807 Inst.addOperand(MCOperand::createImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001808 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001809 }
1810
Jim Grosbachac798e12011-07-25 20:49:51 +00001811 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001812 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001813 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001814 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001815 Inst.addOperand(MCOperand::createReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001816 // Shift of #32 is encoded as 0 where permitted
1817 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Jim Grosbache9119e42015-05-13 18:37:00 +00001818 Inst.addOperand(MCOperand::createImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001819 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001820 }
1821
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001822 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001823 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001824 Inst.addOperand(MCOperand::createImm((ShifterImm.isASR << 5) |
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001825 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001826 }
1827
Bill Wendling8d2aa032010-11-08 23:49:57 +00001828 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001829 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001830 const SmallVectorImpl<unsigned> &RegList = getRegList();
1831 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001832 I = RegList.begin(), E = RegList.end(); I != E; ++I)
Jim Grosbache9119e42015-05-13 18:37:00 +00001833 Inst.addOperand(MCOperand::createReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001834 }
1835
Bill Wendling9898ac92010-11-17 04:32:08 +00001836 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1837 addRegListOperands(Inst, N);
1838 }
1839
1840 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1841 addRegListOperands(Inst, N);
1842 }
1843
Jim Grosbach833b9d32011-07-27 20:15:40 +00001844 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1845 assert(N == 1 && "Invalid number of operands!");
1846 // Encoded as val>>3. The printer handles display as 8, 16, 24.
Jim Grosbache9119e42015-05-13 18:37:00 +00001847 Inst.addOperand(MCOperand::createImm(RotImm.Imm >> 3));
Jim Grosbach833b9d32011-07-27 20:15:40 +00001848 }
1849
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001850 void addModImmOperands(MCInst &Inst, unsigned N) const {
1851 assert(N == 1 && "Invalid number of operands!");
1852
1853 // Support for fixups (MCFixup)
1854 if (isImm())
1855 return addImmOperands(Inst, N);
1856
Jim Grosbache9119e42015-05-13 18:37:00 +00001857 Inst.addOperand(MCOperand::createImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001858 }
1859
1860 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
1861 assert(N == 1 && "Invalid number of operands!");
1862 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1863 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001864 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001865 }
1866
1867 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
1868 assert(N == 1 && "Invalid number of operands!");
1869 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1870 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001871 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001872 }
1873
Jim Grosbach864b6092011-07-28 21:34:26 +00001874 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1875 assert(N == 1 && "Invalid number of operands!");
1876 // Munge the lsb/width into a bitfield mask.
1877 unsigned lsb = Bitfield.LSB;
1878 unsigned width = Bitfield.Width;
1879 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1880 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1881 (32 - (lsb + width)));
Jim Grosbache9119e42015-05-13 18:37:00 +00001882 Inst.addOperand(MCOperand::createImm(Mask));
Jim Grosbach864b6092011-07-28 21:34:26 +00001883 }
1884
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001885 void addImmOperands(MCInst &Inst, unsigned N) const {
1886 assert(N == 1 && "Invalid number of operands!");
1887 addExpr(Inst, getImm());
1888 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001889
Jim Grosbachea231912011-12-22 22:19:05 +00001890 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1891 assert(N == 1 && "Invalid number of operands!");
1892 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001893 Inst.addOperand(MCOperand::createImm(16 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001894 }
1895
1896 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1897 assert(N == 1 && "Invalid number of operands!");
1898 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001899 Inst.addOperand(MCOperand::createImm(32 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001900 }
1901
Jim Grosbache7fbce72011-10-03 23:38:36 +00001902 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1903 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001904 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1905 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001906 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001907 }
1908
Jim Grosbach7db8d692011-09-08 22:07:06 +00001909 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1910 assert(N == 1 && "Invalid number of operands!");
1911 // FIXME: We really want to scale the value here, but the LDRD/STRD
1912 // instruction don't encode operands that way yet.
1913 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001914 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Jim Grosbach7db8d692011-09-08 22:07:06 +00001915 }
1916
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001917 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1918 assert(N == 1 && "Invalid number of operands!");
1919 // The immediate is scaled by four in the encoding and is stored
1920 // in the MCInst as such. Lop off the low two bits here.
1921 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001922 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001923 }
1924
Jim Grosbach930f2f62012-04-05 20:57:13 +00001925 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1926 assert(N == 1 && "Invalid number of operands!");
1927 // The immediate is scaled by four in the encoding and is stored
1928 // in the MCInst as such. Lop off the low two bits here.
1929 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001930 Inst.addOperand(MCOperand::createImm(-(CE->getValue() / 4)));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001931 }
1932
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001933 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1934 assert(N == 1 && "Invalid number of operands!");
1935 // The immediate is scaled by four in the encoding and is stored
1936 // in the MCInst as such. Lop off the low two bits here.
1937 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001938 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001939 }
1940
Jim Grosbach475c6db2011-07-25 23:09:14 +00001941 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1942 assert(N == 1 && "Invalid number of operands!");
1943 // The constant encodes as the immediate-1, and we store in the instruction
1944 // the bits as encoded, so subtract off one here.
1945 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001946 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach475c6db2011-07-25 23:09:14 +00001947 }
1948
Jim Grosbach801e0a32011-07-22 23:16:18 +00001949 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1950 assert(N == 1 && "Invalid number of operands!");
1951 // The constant encodes as the immediate-1, and we store in the instruction
1952 // the bits as encoded, so subtract off one here.
1953 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001954 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach801e0a32011-07-22 23:16:18 +00001955 }
1956
Jim Grosbach46dd4132011-08-17 21:51:27 +00001957 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1958 assert(N == 1 && "Invalid number of operands!");
1959 // The constant encodes as the immediate, except for 32, which encodes as
1960 // zero.
1961 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1962 unsigned Imm = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001963 Inst.addOperand(MCOperand::createImm((Imm == 32 ? 0 : Imm)));
Jim Grosbach46dd4132011-08-17 21:51:27 +00001964 }
1965
Jim Grosbach27c1e252011-07-21 17:23:04 +00001966 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1967 assert(N == 1 && "Invalid number of operands!");
1968 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1969 // the instruction as well.
1970 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1971 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001972 Inst.addOperand(MCOperand::createImm(Val == 32 ? 0 : Val));
Jim Grosbach27c1e252011-07-21 17:23:04 +00001973 }
1974
Jim Grosbachb009a872011-10-28 22:36:30 +00001975 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1976 assert(N == 1 && "Invalid number of operands!");
1977 // The operand is actually a t2_so_imm, but we have its bitwise
1978 // negation in the assembly source, so twiddle it here.
1979 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001980 Inst.addOperand(MCOperand::createImm(~CE->getValue()));
Jim Grosbachb009a872011-10-28 22:36:30 +00001981 }
1982
Jim Grosbach30506252011-12-08 00:31:07 +00001983 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1984 assert(N == 1 && "Invalid number of operands!");
1985 // The operand is actually a t2_so_imm, but we have its
1986 // negation in the assembly source, so twiddle it here.
1987 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001988 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach30506252011-12-08 00:31:07 +00001989 }
1990
Jim Grosbach930f2f62012-04-05 20:57:13 +00001991 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1992 assert(N == 1 && "Invalid number of operands!");
1993 // The operand is actually an imm0_4095, but we have its
1994 // negation in the assembly source, so twiddle it here.
1995 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001996 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001997 }
1998
Mihai Popad36cbaa2013-07-03 09:21:44 +00001999 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
2000 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002001 Inst.addOperand(MCOperand::createImm(CE->getValue() >> 2));
Mihai Popad36cbaa2013-07-03 09:21:44 +00002002 return;
2003 }
2004
2005 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
2006 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002007 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popad36cbaa2013-07-03 09:21:44 +00002008 }
2009
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002010 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
2011 assert(N == 1 && "Invalid number of operands!");
2012 if (isImm()) {
2013 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2014 if (CE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002015 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002016 return;
2017 }
2018
2019 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
Renato Golin3f126132016-05-12 21:22:31 +00002020
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002021 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002022 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002023 return;
2024 }
2025
2026 assert(isMem() && "Unknown value type!");
2027 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002028 Inst.addOperand(MCOperand::createImm(Memory.OffsetImm->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00002029 }
2030
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002031 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
2032 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002033 Inst.addOperand(MCOperand::createImm(unsigned(getMemBarrierOpt())));
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002034 }
2035
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002036 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
2037 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002038 Inst.addOperand(MCOperand::createImm(unsigned(getInstSyncBarrierOpt())));
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002039 }
2040
Jim Grosbachd3595712011-08-03 23:50:40 +00002041 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
2042 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002043 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00002044 }
2045
Jim Grosbach94298a92012-01-18 22:46:46 +00002046 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
2047 assert(N == 1 && "Invalid number of operands!");
2048 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002049 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach94298a92012-01-18 22:46:46 +00002050 }
2051
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002052 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
2053 assert(N == 1 && "Invalid number of operands!");
2054 assert(isImm() && "Not an immediate!");
2055
2056 // If we have an immediate that's not a constant, treat it as a label
2057 // reference needing a fixup.
2058 if (!isa<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002059 Inst.addOperand(MCOperand::createExpr(getImm()));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002060 return;
2061 }
2062
2063 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2064 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002065 Inst.addOperand(MCOperand::createImm(Val));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002066 }
2067
Jim Grosbacha95ec992011-10-11 17:29:55 +00002068 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
2069 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002070 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2071 Inst.addOperand(MCOperand::createImm(Memory.Alignment));
Jim Grosbacha95ec992011-10-11 17:29:55 +00002072 }
2073
Kevin Enderby488f20b2014-04-10 20:18:58 +00002074 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2075 addAlignedMemoryOperands(Inst, N);
2076 }
2077
2078 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2079 addAlignedMemoryOperands(Inst, N);
2080 }
2081
2082 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2083 addAlignedMemoryOperands(Inst, N);
2084 }
2085
2086 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2087 addAlignedMemoryOperands(Inst, N);
2088 }
2089
2090 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2091 addAlignedMemoryOperands(Inst, N);
2092 }
2093
2094 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2095 addAlignedMemoryOperands(Inst, N);
2096 }
2097
2098 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2099 addAlignedMemoryOperands(Inst, N);
2100 }
2101
2102 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2103 addAlignedMemoryOperands(Inst, N);
2104 }
2105
2106 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2107 addAlignedMemoryOperands(Inst, N);
2108 }
2109
2110 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2111 addAlignedMemoryOperands(Inst, N);
2112 }
2113
2114 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2115 addAlignedMemoryOperands(Inst, N);
2116 }
2117
Jim Grosbachd3595712011-08-03 23:50:40 +00002118 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2119 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002120 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2121 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002122 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2123 // Special case for #-0
2124 if (Val == INT32_MIN) Val = 0;
2125 if (Val < 0) Val = -Val;
2126 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2127 } else {
2128 // For register offset, we encode the shift type and negation flag
2129 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002130 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2131 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002132 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002133 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2134 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2135 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002136 }
2137
Jim Grosbachcd17c122011-08-04 23:01:30 +00002138 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2139 assert(N == 2 && "Invalid number of operands!");
2140 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2141 assert(CE && "non-constant AM2OffsetImm operand!");
2142 int32_t Val = CE->getValue();
2143 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2144 // Special case for #-0
2145 if (Val == INT32_MIN) Val = 0;
2146 if (Val < 0) Val = -Val;
2147 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
Jim Grosbache9119e42015-05-13 18:37:00 +00002148 Inst.addOperand(MCOperand::createReg(0));
2149 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachcd17c122011-08-04 23:01:30 +00002150 }
2151
Jim Grosbach5b96b802011-08-10 20:29:19 +00002152 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2153 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002154 // If we have an immediate that's not a constant, treat it as a label
2155 // reference needing a fixup. If it is a constant, it's something else
2156 // and we reject it.
2157 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002158 Inst.addOperand(MCOperand::createExpr(getImm()));
2159 Inst.addOperand(MCOperand::createReg(0));
2160 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002161 return;
2162 }
2163
Jim Grosbach871dff72011-10-11 15:59:20 +00002164 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2165 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002166 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2167 // Special case for #-0
2168 if (Val == INT32_MIN) Val = 0;
2169 if (Val < 0) Val = -Val;
2170 Val = ARM_AM::getAM3Opc(AddSub, Val);
2171 } else {
2172 // For register offset, we encode the shift type and negation flag
2173 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002174 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002175 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002176 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2177 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2178 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002179 }
2180
2181 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2182 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002183 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002184 int32_t Val =
2185 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
Jim Grosbache9119e42015-05-13 18:37:00 +00002186 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2187 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002188 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002189 }
2190
2191 // Constant offset.
2192 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2193 int32_t Val = CE->getValue();
2194 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2195 // Special case for #-0
2196 if (Val == INT32_MIN) Val = 0;
2197 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002198 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002199 Inst.addOperand(MCOperand::createReg(0));
2200 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002201 }
2202
Jim Grosbachd3595712011-08-03 23:50:40 +00002203 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2204 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002205 // If we have an immediate that's not a constant, treat it as a label
2206 // reference needing a fixup. If it is a constant, it's something else
2207 // and we reject it.
2208 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002209 Inst.addOperand(MCOperand::createExpr(getImm()));
2210 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002211 return;
2212 }
2213
Jim Grosbachd3595712011-08-03 23:50:40 +00002214 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002215 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002216 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2217 // Special case for #-0
2218 if (Val == INT32_MIN) Val = 0;
2219 if (Val < 0) Val = -Val;
2220 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002221 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2222 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002223 }
2224
Oliver Stannard65b85382016-01-25 10:26:26 +00002225 void addAddrMode5FP16Operands(MCInst &Inst, unsigned N) const {
2226 assert(N == 2 && "Invalid number of operands!");
2227 // If we have an immediate that's not a constant, treat it as a label
2228 // reference needing a fixup. If it is a constant, it's something else
2229 // and we reject it.
2230 if (isImm()) {
2231 Inst.addOperand(MCOperand::createExpr(getImm()));
2232 Inst.addOperand(MCOperand::createImm(0));
2233 return;
2234 }
2235
2236 // The lower bit is always zero and as such is not encoded.
2237 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 2 : 0;
2238 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2239 // Special case for #-0
2240 if (Val == INT32_MIN) Val = 0;
2241 if (Val < 0) Val = -Val;
2242 Val = ARM_AM::getAM5FP16Opc(AddSub, Val);
2243 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2244 Inst.addOperand(MCOperand::createImm(Val));
2245 }
2246
Jim Grosbach7db8d692011-09-08 22:07:06 +00002247 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2248 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002249 // If we have an immediate that's not a constant, treat it as a label
2250 // reference needing a fixup. If it is a constant, it's something else
2251 // and we reject it.
2252 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002253 Inst.addOperand(MCOperand::createExpr(getImm()));
2254 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002255 return;
2256 }
2257
Jim Grosbach871dff72011-10-11 15:59:20 +00002258 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002259 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2260 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002261 }
2262
Jim Grosbacha05627e2011-09-09 18:37:27 +00002263 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2264 assert(N == 2 && "Invalid number of operands!");
2265 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002266 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002267 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2268 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002269 }
2270
Jim Grosbachd3595712011-08-03 23:50:40 +00002271 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2272 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002273 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002274 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2275 Inst.addOperand(MCOperand::createImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002276 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002277
Jim Grosbach2392c532011-09-07 23:39:14 +00002278 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2279 addMemImm8OffsetOperands(Inst, N);
2280 }
2281
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002282 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002283 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002284 }
2285
2286 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2287 assert(N == 2 && "Invalid number of operands!");
2288 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002289 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002290 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002291 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002292 return;
2293 }
2294
2295 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002296 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002297 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2298 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002299 }
2300
Jim Grosbachd3595712011-08-03 23:50:40 +00002301 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2302 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002303 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002304 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002305 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002306 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach95466ce2011-08-08 20:59:31 +00002307 return;
2308 }
2309
2310 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002311 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002312 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2313 Inst.addOperand(MCOperand::createImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002314 }
Bill Wendling811c9362010-11-30 07:44:32 +00002315
Renato Golin3f126132016-05-12 21:22:31 +00002316 void addConstPoolAsmImmOperands(MCInst &Inst, unsigned N) const {
2317 assert(N == 1 && "Invalid number of operands!");
2318 // This is container for the immediate that we will create the constant
2319 // pool from
2320 addExpr(Inst, getConstantPoolImm());
2321 return;
2322 }
2323
Jim Grosbach05541f42011-09-19 22:21:13 +00002324 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2325 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002326 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2327 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002328 }
2329
2330 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2331 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002332 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2333 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002334 }
2335
Jim Grosbachd3595712011-08-03 23:50:40 +00002336 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2337 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002338 unsigned Val =
2339 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2340 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache9119e42015-05-13 18:37:00 +00002341 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2342 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2343 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachd3595712011-08-03 23:50:40 +00002344 }
2345
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002346 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2347 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002348 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2349 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2350 Inst.addOperand(MCOperand::createImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002351 }
2352
Jim Grosbachd3595712011-08-03 23:50:40 +00002353 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2354 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002355 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2356 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002357 }
2358
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002359 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2360 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002361 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002362 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2363 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002364 }
2365
Jim Grosbach26d35872011-08-19 18:55:51 +00002366 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2367 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002368 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002369 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2370 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach26d35872011-08-19 18:55:51 +00002371 }
2372
Jim Grosbacha32c7532011-08-19 18:49:59 +00002373 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2374 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002375 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002376 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2377 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002378 }
2379
Jim Grosbach23983d62011-08-19 18:13:48 +00002380 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2381 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002382 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002383 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2384 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach23983d62011-08-19 18:13:48 +00002385 }
2386
Jim Grosbachd3595712011-08-03 23:50:40 +00002387 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2388 assert(N == 1 && "Invalid number of operands!");
2389 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2390 assert(CE && "non-constant post-idx-imm8 operand!");
2391 int Imm = CE->getValue();
2392 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002393 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002394 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002395 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbachd3595712011-08-03 23:50:40 +00002396 }
2397
Jim Grosbach93981412011-10-11 21:55:36 +00002398 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2399 assert(N == 1 && "Invalid number of operands!");
2400 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2401 assert(CE && "non-constant post-idx-imm8s4 operand!");
2402 int Imm = CE->getValue();
2403 bool isAdd = Imm >= 0;
2404 if (Imm == INT32_MIN) Imm = 0;
2405 // Immediate is scaled by 4.
2406 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002407 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach93981412011-10-11 21:55:36 +00002408 }
2409
Jim Grosbachd3595712011-08-03 23:50:40 +00002410 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2411 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002412 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2413 Inst.addOperand(MCOperand::createImm(PostIdxReg.isAdd));
Jim Grosbachc320c852011-08-05 21:28:30 +00002414 }
2415
2416 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2417 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002418 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002419 // The sign, shift type, and shift amount are encoded in a single operand
2420 // using the AM2 encoding helpers.
2421 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2422 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2423 PostIdxReg.ShiftTy);
Jim Grosbache9119e42015-05-13 18:37:00 +00002424 Inst.addOperand(MCOperand::createImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002425 }
2426
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002427 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2428 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002429 Inst.addOperand(MCOperand::createImm(unsigned(getMSRMask())));
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002430 }
2431
Tim Northoveree843ef2014-08-15 10:47:12 +00002432 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2433 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002434 Inst.addOperand(MCOperand::createImm(unsigned(getBankedReg())));
Tim Northoveree843ef2014-08-15 10:47:12 +00002435 }
2436
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002437 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2438 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002439 Inst.addOperand(MCOperand::createImm(unsigned(getProcIFlags())));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002440 }
2441
Jim Grosbach182b6a02011-11-29 23:51:09 +00002442 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002443 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002444 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002445 }
2446
Jim Grosbach04945c42011-12-02 00:35:16 +00002447 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2448 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002449 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
2450 Inst.addOperand(MCOperand::createImm(VectorList.LaneIndex));
Jim Grosbach04945c42011-12-02 00:35:16 +00002451 }
2452
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002453 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2454 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002455 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002456 }
2457
2458 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2459 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002460 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002461 }
2462
2463 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2464 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002465 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002466 }
2467
Jim Grosbach741cd732011-10-17 22:26:03 +00002468 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2469 assert(N == 1 && "Invalid number of operands!");
2470 // The immediate encodes the type of constant as well as the value.
2471 // Mask in that this is an i8 splat.
2472 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002473 Inst.addOperand(MCOperand::createImm(CE->getValue() | 0xe00));
Jim Grosbach741cd732011-10-17 22:26:03 +00002474 }
2475
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002476 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2477 assert(N == 1 && "Invalid number of operands!");
2478 // The immediate encodes the type of constant as well as the value.
2479 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2480 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002481 Value = ARM_AM::encodeNEONi16splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002482 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002483 }
2484
2485 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2486 assert(N == 1 && "Invalid number of operands!");
2487 // The immediate encodes the type of constant as well as the value.
2488 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2489 unsigned Value = CE->getValue();
2490 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbache9119e42015-05-13 18:37:00 +00002491 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002492 }
2493
Jim Grosbach8211c052011-10-18 00:22:00 +00002494 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2495 assert(N == 1 && "Invalid number of operands!");
2496 // The immediate encodes the type of constant as well as the value.
2497 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2498 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002499 Value = ARM_AM::encodeNEONi32splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002500 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002501 }
2502
2503 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2504 assert(N == 1 && "Invalid number of operands!");
2505 // The immediate encodes the type of constant as well as the value.
2506 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2507 unsigned Value = CE->getValue();
2508 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002509 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002510 }
2511
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002512 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2513 assert(N == 1 && "Invalid number of operands!");
2514 // The immediate encodes the type of constant as well as the value.
2515 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2516 unsigned Value = CE->getValue();
2517 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2518 Inst.getOpcode() == ARM::VMOVv16i8) &&
2519 "All vmvn instructions that wants to replicate non-zero byte "
2520 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2521 unsigned B = ((~Value) & 0xff);
2522 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002523 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002524 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002525 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2526 assert(N == 1 && "Invalid number of operands!");
2527 // The immediate encodes the type of constant as well as the value.
2528 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2529 unsigned Value = CE->getValue();
2530 if (Value >= 256 && Value <= 0xffff)
2531 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2532 else if (Value > 0xffff && Value <= 0xffffff)
2533 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2534 else if (Value > 0xffffff)
2535 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002536 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002537 }
2538
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002539 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2540 assert(N == 1 && "Invalid number of operands!");
2541 // The immediate encodes the type of constant as well as the value.
2542 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2543 unsigned Value = CE->getValue();
2544 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2545 Inst.getOpcode() == ARM::VMOVv16i8) &&
2546 "All instructions that wants to replicate non-zero byte "
2547 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2548 unsigned B = Value & 0xff;
2549 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002550 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002551 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002552 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2553 assert(N == 1 && "Invalid number of operands!");
2554 // The immediate encodes the type of constant as well as the value.
2555 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2556 unsigned Value = ~CE->getValue();
2557 if (Value >= 256 && Value <= 0xffff)
2558 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2559 else if (Value > 0xffff && Value <= 0xffffff)
2560 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2561 else if (Value > 0xffffff)
2562 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002563 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach045b6c72011-12-19 23:51:07 +00002564 }
2565
Jim Grosbache4454e02011-10-18 16:18:11 +00002566 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2567 assert(N == 1 && "Invalid number of operands!");
2568 // The immediate encodes the type of constant as well as the value.
2569 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2570 uint64_t Value = CE->getValue();
2571 unsigned Imm = 0;
2572 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2573 Imm |= (Value & 1) << i;
2574 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002575 Inst.addOperand(MCOperand::createImm(Imm | 0x1e00));
Jim Grosbache4454e02011-10-18 16:18:11 +00002576 }
2577
Craig Topperca7e3e52014-03-10 03:19:03 +00002578 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002579
David Blaikie960ea3f2014-06-08 16:18:35 +00002580 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2581 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002582 Op->ITMask.Mask = Mask;
2583 Op->StartLoc = S;
2584 Op->EndLoc = S;
2585 return Op;
2586 }
2587
David Blaikie960ea3f2014-06-08 16:18:35 +00002588 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2589 SMLoc S) {
2590 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002591 Op->CC.Val = CC;
2592 Op->StartLoc = S;
2593 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002594 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002595 }
2596
David Blaikie960ea3f2014-06-08 16:18:35 +00002597 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2598 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002599 Op->Cop.Val = CopVal;
2600 Op->StartLoc = S;
2601 Op->EndLoc = S;
2602 return Op;
2603 }
2604
David Blaikie960ea3f2014-06-08 16:18:35 +00002605 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2606 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002607 Op->Cop.Val = CopVal;
2608 Op->StartLoc = S;
2609 Op->EndLoc = S;
2610 return Op;
2611 }
2612
David Blaikie960ea3f2014-06-08 16:18:35 +00002613 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2614 SMLoc E) {
2615 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002616 Op->Cop.Val = Val;
2617 Op->StartLoc = S;
2618 Op->EndLoc = E;
2619 return Op;
2620 }
2621
David Blaikie960ea3f2014-06-08 16:18:35 +00002622 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2623 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002624 Op->Reg.RegNum = RegNum;
2625 Op->StartLoc = S;
2626 Op->EndLoc = S;
2627 return Op;
2628 }
2629
David Blaikie960ea3f2014-06-08 16:18:35 +00002630 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2631 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002632 Op->Tok.Data = Str.data();
2633 Op->Tok.Length = Str.size();
2634 Op->StartLoc = S;
2635 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002636 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002637 }
2638
David Blaikie960ea3f2014-06-08 16:18:35 +00002639 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2640 SMLoc E) {
2641 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002642 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002643 Op->StartLoc = S;
2644 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002645 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002646 }
2647
David Blaikie960ea3f2014-06-08 16:18:35 +00002648 static std::unique_ptr<ARMOperand>
2649 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2650 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2651 SMLoc E) {
2652 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002653 Op->RegShiftedReg.ShiftTy = ShTy;
2654 Op->RegShiftedReg.SrcReg = SrcReg;
2655 Op->RegShiftedReg.ShiftReg = ShiftReg;
2656 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002657 Op->StartLoc = S;
2658 Op->EndLoc = E;
2659 return Op;
2660 }
2661
David Blaikie960ea3f2014-06-08 16:18:35 +00002662 static std::unique_ptr<ARMOperand>
2663 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2664 unsigned ShiftImm, SMLoc S, SMLoc E) {
2665 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002666 Op->RegShiftedImm.ShiftTy = ShTy;
2667 Op->RegShiftedImm.SrcReg = SrcReg;
2668 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002669 Op->StartLoc = S;
2670 Op->EndLoc = E;
2671 return Op;
2672 }
2673
David Blaikie960ea3f2014-06-08 16:18:35 +00002674 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2675 SMLoc S, SMLoc E) {
2676 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002677 Op->ShifterImm.isASR = isASR;
2678 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002679 Op->StartLoc = S;
2680 Op->EndLoc = E;
2681 return Op;
2682 }
2683
David Blaikie960ea3f2014-06-08 16:18:35 +00002684 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2685 SMLoc E) {
2686 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002687 Op->RotImm.Imm = Imm;
2688 Op->StartLoc = S;
2689 Op->EndLoc = E;
2690 return Op;
2691 }
2692
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002693 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2694 SMLoc S, SMLoc E) {
2695 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2696 Op->ModImm.Bits = Bits;
2697 Op->ModImm.Rot = Rot;
2698 Op->StartLoc = S;
2699 Op->EndLoc = E;
2700 return Op;
2701 }
2702
David Blaikie960ea3f2014-06-08 16:18:35 +00002703 static std::unique_ptr<ARMOperand>
Renato Golin3f126132016-05-12 21:22:31 +00002704 CreateConstantPoolImm(const MCExpr *Val, SMLoc S, SMLoc E) {
2705 auto Op = make_unique<ARMOperand>(k_ConstantPoolImmediate);
2706 Op->Imm.Val = Val;
2707 Op->StartLoc = S;
2708 Op->EndLoc = E;
2709 return Op;
2710 }
2711
2712 static std::unique_ptr<ARMOperand>
David Blaikie960ea3f2014-06-08 16:18:35 +00002713 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2714 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002715 Op->Bitfield.LSB = LSB;
2716 Op->Bitfield.Width = Width;
2717 Op->StartLoc = S;
2718 Op->EndLoc = E;
2719 return Op;
2720 }
2721
David Blaikie960ea3f2014-06-08 16:18:35 +00002722 static std::unique_ptr<ARMOperand>
2723 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002724 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002725 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002726 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002727
Chad Rosierfa705ee2013-07-01 20:49:23 +00002728 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002729 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002730 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002731 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002732 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002733
Chad Rosierfa705ee2013-07-01 20:49:23 +00002734 // Sort based on the register encoding values.
2735 array_pod_sort(Regs.begin(), Regs.end());
2736
David Blaikie960ea3f2014-06-08 16:18:35 +00002737 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002738 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002739 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002740 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002741 Op->StartLoc = StartLoc;
2742 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002743 return Op;
2744 }
2745
David Blaikie960ea3f2014-06-08 16:18:35 +00002746 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2747 unsigned Count,
2748 bool isDoubleSpaced,
2749 SMLoc S, SMLoc E) {
2750 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002751 Op->VectorList.RegNum = RegNum;
2752 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002753 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002754 Op->StartLoc = S;
2755 Op->EndLoc = E;
2756 return Op;
2757 }
2758
David Blaikie960ea3f2014-06-08 16:18:35 +00002759 static std::unique_ptr<ARMOperand>
2760 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2761 SMLoc S, SMLoc E) {
2762 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002763 Op->VectorList.RegNum = RegNum;
2764 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002765 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002766 Op->StartLoc = S;
2767 Op->EndLoc = E;
2768 return Op;
2769 }
2770
David Blaikie960ea3f2014-06-08 16:18:35 +00002771 static std::unique_ptr<ARMOperand>
2772 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2773 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2774 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002775 Op->VectorList.RegNum = RegNum;
2776 Op->VectorList.Count = Count;
2777 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002778 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002779 Op->StartLoc = S;
2780 Op->EndLoc = E;
2781 return Op;
2782 }
2783
David Blaikie960ea3f2014-06-08 16:18:35 +00002784 static std::unique_ptr<ARMOperand>
2785 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2786 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002787 Op->VectorIndex.Val = Idx;
2788 Op->StartLoc = S;
2789 Op->EndLoc = E;
2790 return Op;
2791 }
2792
David Blaikie960ea3f2014-06-08 16:18:35 +00002793 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2794 SMLoc E) {
2795 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002796 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002797 Op->StartLoc = S;
2798 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002799 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002800 }
2801
David Blaikie960ea3f2014-06-08 16:18:35 +00002802 static std::unique_ptr<ARMOperand>
2803 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2804 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2805 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2806 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2807 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002808 Op->Memory.BaseRegNum = BaseRegNum;
2809 Op->Memory.OffsetImm = OffsetImm;
2810 Op->Memory.OffsetRegNum = OffsetRegNum;
2811 Op->Memory.ShiftType = ShiftType;
2812 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002813 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002814 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002815 Op->StartLoc = S;
2816 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002817 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002818 return Op;
2819 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002820
David Blaikie960ea3f2014-06-08 16:18:35 +00002821 static std::unique_ptr<ARMOperand>
2822 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2823 unsigned ShiftImm, SMLoc S, SMLoc E) {
2824 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002825 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002826 Op->PostIdxReg.isAdd = isAdd;
2827 Op->PostIdxReg.ShiftTy = ShiftTy;
2828 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002829 Op->StartLoc = S;
2830 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002831 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002832 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002833
David Blaikie960ea3f2014-06-08 16:18:35 +00002834 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2835 SMLoc S) {
2836 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002837 Op->MBOpt.Val = Opt;
2838 Op->StartLoc = S;
2839 Op->EndLoc = S;
2840 return Op;
2841 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002842
David Blaikie960ea3f2014-06-08 16:18:35 +00002843 static std::unique_ptr<ARMOperand>
2844 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2845 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002846 Op->ISBOpt.Val = Opt;
2847 Op->StartLoc = S;
2848 Op->EndLoc = S;
2849 return Op;
2850 }
2851
David Blaikie960ea3f2014-06-08 16:18:35 +00002852 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2853 SMLoc S) {
2854 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002855 Op->IFlags.Val = IFlags;
2856 Op->StartLoc = S;
2857 Op->EndLoc = S;
2858 return Op;
2859 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002860
David Blaikie960ea3f2014-06-08 16:18:35 +00002861 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2862 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002863 Op->MMask.Val = MMask;
2864 Op->StartLoc = S;
2865 Op->EndLoc = S;
2866 return Op;
2867 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002868
2869 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2870 auto Op = make_unique<ARMOperand>(k_BankedReg);
2871 Op->BankedReg.Val = Reg;
2872 Op->StartLoc = S;
2873 Op->EndLoc = S;
2874 return Op;
2875 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002876};
2877
2878} // end anonymous namespace.
2879
Jim Grosbach602aa902011-07-13 15:34:57 +00002880void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002881 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002882 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002883 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002884 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002885 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002886 OS << "<ccout " << getReg() << ">";
2887 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002888 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002889 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002890 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2891 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2892 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002893 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2894 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2895 break;
2896 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002897 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002898 OS << "<coprocessor number: " << getCoproc() << ">";
2899 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002900 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002901 OS << "<coprocessor register: " << getCoproc() << ">";
2902 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002903 case k_CoprocOption:
2904 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2905 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002906 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002907 OS << "<mask: " << getMSRMask() << ">";
2908 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002909 case k_BankedReg:
2910 OS << "<banked reg: " << getBankedReg() << ">";
2911 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002912 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002913 OS << *getImm();
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002914 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002915 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002916 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002917 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002918 case k_InstSyncBarrierOpt:
2919 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2920 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002921 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002922 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002923 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002924 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002925 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002926 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002927 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2928 << PostIdxReg.RegNum;
2929 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2930 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2931 << PostIdxReg.ShiftImm;
2932 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002933 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002934 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002935 OS << "<ARM_PROC::";
2936 unsigned IFlags = getProcIFlags();
2937 for (int i=2; i >= 0; --i)
2938 if (IFlags & (1 << i))
2939 OS << ARM_PROC::IFlagsToString(1 << i);
2940 OS << ">";
2941 break;
2942 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002943 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002944 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002945 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002946 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002947 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2948 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002949 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002950 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002951 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002952 << RegShiftedReg.SrcReg << " "
2953 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2954 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002955 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002956 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002957 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002958 << RegShiftedImm.SrcReg << " "
2959 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2960 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002961 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002962 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002963 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2964 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002965 case k_ModifiedImmediate:
2966 OS << "<mod_imm #" << ModImm.Bits << ", #"
2967 << ModImm.Rot << ")>";
2968 break;
Renato Golin3f126132016-05-12 21:22:31 +00002969 case k_ConstantPoolImmediate:
2970 OS << "<constant_pool_imm #" << *getConstantPoolImm();
2971 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002972 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002973 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2974 << ", width: " << Bitfield.Width << ">";
2975 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002976 case k_RegisterList:
2977 case k_DPRRegisterList:
2978 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002979 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002980
Bill Wendlingbed94652010-11-09 23:28:44 +00002981 const SmallVectorImpl<unsigned> &RegList = getRegList();
2982 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002983 I = RegList.begin(), E = RegList.end(); I != E; ) {
2984 OS << *I;
2985 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002986 }
2987
2988 OS << ">";
2989 break;
2990 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002991 case k_VectorList:
2992 OS << "<vector_list " << VectorList.Count << " * "
2993 << VectorList.RegNum << ">";
2994 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002995 case k_VectorListAllLanes:
2996 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2997 << VectorList.RegNum << ">";
2998 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002999 case k_VectorListIndexed:
3000 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
3001 << VectorList.Count << " * " << VectorList.RegNum << ">";
3002 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00003003 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003004 OS << "'" << getToken() << "'";
3005 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003006 case k_VectorIndex:
3007 OS << "<vectorindex " << getVectorIndex() << ">";
3008 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00003009 }
3010}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00003011
3012/// @name Auto-generated Match Functions
3013/// {
3014
3015static unsigned MatchRegisterName(StringRef Name);
3016
3017/// }
3018
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003019bool ARMAsmParser::ParseRegister(unsigned &RegNo,
3020 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003021 const AsmToken &Tok = getParser().getTok();
3022 StartLoc = Tok.getLoc();
3023 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003024 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00003025
3026 return (RegNo == (unsigned)-1);
3027}
3028
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003029/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00003030/// and if it is a register name the token is eaten and the register number is
3031/// returned. Otherwise return -1.
3032///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003033int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00003034 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00003035 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00003036 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00003037
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003038 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00003039 unsigned RegNum = MatchRegisterName(lowerCase);
3040 if (!RegNum) {
3041 RegNum = StringSwitch<unsigned>(lowerCase)
3042 .Case("r13", ARM::SP)
3043 .Case("r14", ARM::LR)
3044 .Case("r15", ARM::PC)
3045 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00003046 // Additional register name aliases for 'gas' compatibility.
3047 .Case("a1", ARM::R0)
3048 .Case("a2", ARM::R1)
3049 .Case("a3", ARM::R2)
3050 .Case("a4", ARM::R3)
3051 .Case("v1", ARM::R4)
3052 .Case("v2", ARM::R5)
3053 .Case("v3", ARM::R6)
3054 .Case("v4", ARM::R7)
3055 .Case("v5", ARM::R8)
3056 .Case("v6", ARM::R9)
3057 .Case("v7", ARM::R10)
3058 .Case("v8", ARM::R11)
3059 .Case("sb", ARM::R9)
3060 .Case("sl", ARM::R10)
3061 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00003062 .Default(0);
3063 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00003064 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00003065 // Check for aliases registered via .req. Canonicalize to lower case.
3066 // That's more consistent since register names are case insensitive, and
3067 // it's how the original entry was passed in from MC/MCParser/AsmParser.
3068 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00003069 // If no match, return failure.
3070 if (Entry == RegisterReqs.end())
3071 return -1;
3072 Parser.Lex(); // Eat identifier token.
3073 return Entry->getValue();
3074 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003075
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00003076 // Some FPUs only have 16 D registers, so D16-D31 are invalid
3077 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
3078 return -1;
3079
Chris Lattner44e5981c2010-10-30 04:09:10 +00003080 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003081
Chris Lattner44e5981c2010-10-30 04:09:10 +00003082 return RegNum;
3083}
Jim Grosbach99710a82010-11-01 16:44:21 +00003084
Jim Grosbachbb24c592011-07-13 18:49:30 +00003085// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
3086// If a recoverable error occurs, return 1. If an irrecoverable error
3087// occurs, return -1. An irrecoverable error is one where tokens have been
3088// consumed in the process of trying to parse the shifter (i.e., when it is
3089// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00003090int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003091 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003092 SMLoc S = Parser.getTok().getLoc();
3093 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00003094 if (Tok.isNot(AsmToken::Identifier))
3095 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003096
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003097 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003098 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00003099 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003100 .Case("lsl", ARM_AM::lsl)
3101 .Case("lsr", ARM_AM::lsr)
3102 .Case("asr", ARM_AM::asr)
3103 .Case("ror", ARM_AM::ror)
3104 .Case("rrx", ARM_AM::rrx)
3105 .Default(ARM_AM::no_shift);
3106
3107 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00003108 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003109
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003110 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003111
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003112 // The source register for the shift has already been added to the
3113 // operand list, so we need to pop it off and combine it into the shifted
3114 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00003115 std::unique_ptr<ARMOperand> PrevOp(
3116 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003117 if (!PrevOp->isReg())
3118 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3119 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003120
3121 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003122 int64_t Imm = 0;
3123 int ShiftReg = 0;
3124 if (ShiftTy == ARM_AM::rrx) {
3125 // RRX Doesn't have an explicit shift amount. The encoder expects
3126 // the shift register to be the same as the source register. Seems odd,
3127 // but OK.
3128 ShiftReg = SrcReg;
3129 } else {
3130 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003131 if (Parser.getTok().is(AsmToken::Hash) ||
3132 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003133 Parser.Lex(); // Eat hash.
3134 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003135 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003136 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003137 Error(ImmLoc, "invalid immediate shift value");
3138 return -1;
3139 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003140 // The expression must be evaluatable as an immediate.
3141 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003142 if (!CE) {
3143 Error(ImmLoc, "invalid immediate shift value");
3144 return -1;
3145 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003146 // Range check the immediate.
3147 // lsl, ror: 0 <= imm <= 31
3148 // lsr, asr: 0 <= imm <= 32
3149 Imm = CE->getValue();
3150 if (Imm < 0 ||
3151 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3152 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003153 Error(ImmLoc, "immediate shift value out of range");
3154 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003155 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003156 // shift by zero is a nop. Always send it through as lsl.
3157 // ('as' compatibility)
3158 if (Imm == 0)
3159 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003160 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003161 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003162 EndLoc = Parser.getTok().getEndLoc();
3163 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003164 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003165 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003166 return -1;
3167 }
3168 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003169 Error(Parser.getTok().getLoc(),
3170 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003171 return -1;
3172 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003173 }
3174
Owen Andersonb595ed02011-07-21 18:54:16 +00003175 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3176 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003177 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003178 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003179 else
3180 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003181 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003182
Jim Grosbachbb24c592011-07-13 18:49:30 +00003183 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003184}
3185
3186
Bill Wendling2063b842010-11-18 23:43:05 +00003187/// Try to parse a register name. The token must be an Identifier when called.
3188/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3189/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003190///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003191/// TODO this is likely to change to allow different register types and or to
3192/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003193bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003194 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003195 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003196 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003197 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003198 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003199
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003200 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3201 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003202
Chris Lattner44e5981c2010-10-30 04:09:10 +00003203 const AsmToken &ExclaimTok = Parser.getTok();
3204 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003205 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3206 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003207 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003208 return false;
3209 }
3210
3211 // Also check for an index operand. This is only legal for vector registers,
3212 // but that'll get caught OK in operand matching, so we don't need to
3213 // explicitly filter everything else out here.
3214 if (Parser.getTok().is(AsmToken::LBrac)) {
3215 SMLoc SIdx = Parser.getTok().getLoc();
3216 Parser.Lex(); // Eat left bracket token.
3217
3218 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003219 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003220 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003221 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003222 if (!MCE)
3223 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003224
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003225 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003226 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003227
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003228 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003229 Parser.Lex(); // Eat right bracket token.
3230
3231 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3232 SIdx, E,
3233 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003234 }
3235
Bill Wendling2063b842010-11-18 23:43:05 +00003236 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003237}
3238
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003239/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003240/// instruction with a symbolic operand name.
3241/// We accept "crN" syntax for GAS compatibility.
3242/// <operand-name> ::= <prefix><number>
3243/// If CoprocOp is 'c', then:
3244/// <prefix> ::= c | cr
3245/// If CoprocOp is 'p', then :
3246/// <prefix> ::= p
3247/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003248static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003249 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3250 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003251 if (Name.size() < 2 || Name[0] != CoprocOp)
3252 return -1;
3253 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3254
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003255 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003256 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003257 case 1:
3258 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003259 default: return -1;
3260 case '0': return 0;
3261 case '1': return 1;
3262 case '2': return 2;
3263 case '3': return 3;
3264 case '4': return 4;
3265 case '5': return 5;
3266 case '6': return 6;
3267 case '7': return 7;
3268 case '8': return 8;
3269 case '9': return 9;
3270 }
Renato Golinac561c32014-06-26 13:10:53 +00003271 case 2:
3272 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003273 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003274 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003275 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003276 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3277 // However, old cores (v5/v6) did use them in that way.
3278 case '0': return 10;
3279 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003280 case '2': return 12;
3281 case '3': return 13;
3282 case '4': return 14;
3283 case '5': return 15;
3284 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003285 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003286}
3287
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003288/// parseITCondCode - Try to parse a condition code for an IT instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003289ARMAsmParser::OperandMatchResultTy
3290ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003291 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003292 SMLoc S = Parser.getTok().getLoc();
3293 const AsmToken &Tok = Parser.getTok();
3294 if (!Tok.is(AsmToken::Identifier))
3295 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003296 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003297 .Case("eq", ARMCC::EQ)
3298 .Case("ne", ARMCC::NE)
3299 .Case("hs", ARMCC::HS)
3300 .Case("cs", ARMCC::HS)
3301 .Case("lo", ARMCC::LO)
3302 .Case("cc", ARMCC::LO)
3303 .Case("mi", ARMCC::MI)
3304 .Case("pl", ARMCC::PL)
3305 .Case("vs", ARMCC::VS)
3306 .Case("vc", ARMCC::VC)
3307 .Case("hi", ARMCC::HI)
3308 .Case("ls", ARMCC::LS)
3309 .Case("ge", ARMCC::GE)
3310 .Case("lt", ARMCC::LT)
3311 .Case("gt", ARMCC::GT)
3312 .Case("le", ARMCC::LE)
3313 .Case("al", ARMCC::AL)
3314 .Default(~0U);
3315 if (CC == ~0U)
3316 return MatchOperand_NoMatch;
3317 Parser.Lex(); // Eat the token.
3318
3319 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3320
3321 return MatchOperand_Success;
3322}
3323
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003324/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003325/// token must be an Identifier when called, and if it is a coprocessor
3326/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003327ARMAsmParser::OperandMatchResultTy
3328ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003329 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003330 SMLoc S = Parser.getTok().getLoc();
3331 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003332 if (Tok.isNot(AsmToken::Identifier))
3333 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003334
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003335 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003336 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003337 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003338 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3339 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3340 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003341
3342 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003343 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003344 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003345}
3346
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003347/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003348/// token must be an Identifier when called, and if it is a coprocessor
3349/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003350ARMAsmParser::OperandMatchResultTy
3351ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003352 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003353 SMLoc S = Parser.getTok().getLoc();
3354 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003355 if (Tok.isNot(AsmToken::Identifier))
3356 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003357
3358 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3359 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003360 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003361
3362 Parser.Lex(); // Eat identifier token.
3363 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003364 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003365}
3366
Jim Grosbach48399582011-10-12 17:34:41 +00003367/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3368/// coproc_option : '{' imm0_255 '}'
David Blaikie960ea3f2014-06-08 16:18:35 +00003369ARMAsmParser::OperandMatchResultTy
3370ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003371 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003372 SMLoc S = Parser.getTok().getLoc();
3373
3374 // If this isn't a '{', this isn't a coprocessor immediate operand.
3375 if (Parser.getTok().isNot(AsmToken::LCurly))
3376 return MatchOperand_NoMatch;
3377 Parser.Lex(); // Eat the '{'
3378
3379 const MCExpr *Expr;
3380 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003381 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003382 Error(Loc, "illegal expression");
3383 return MatchOperand_ParseFail;
3384 }
3385 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3386 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3387 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3388 return MatchOperand_ParseFail;
3389 }
3390 int Val = CE->getValue();
3391
3392 // Check for and consume the closing '}'
3393 if (Parser.getTok().isNot(AsmToken::RCurly))
3394 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003395 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003396 Parser.Lex(); // Eat the '}'
3397
3398 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3399 return MatchOperand_Success;
3400}
3401
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003402// For register list parsing, we need to map from raw GPR register numbering
3403// to the enumeration values. The enumeration values aren't sorted by
3404// register number due to our using "sp", "lr" and "pc" as canonical names.
3405static unsigned getNextRegister(unsigned Reg) {
3406 // If this is a GPR, we need to do it manually, otherwise we can rely
3407 // on the sort ordering of the enumeration since the other reg-classes
3408 // are sane.
3409 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3410 return Reg + 1;
3411 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003412 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003413 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3414 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3415 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3416 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3417 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3418 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3419 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3420 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3421 }
3422}
3423
Jim Grosbach85a23432011-11-11 21:27:40 +00003424// Return the low-subreg of a given Q register.
3425static unsigned getDRegFromQReg(unsigned QReg) {
3426 switch (QReg) {
3427 default: llvm_unreachable("expected a Q register!");
3428 case ARM::Q0: return ARM::D0;
3429 case ARM::Q1: return ARM::D2;
3430 case ARM::Q2: return ARM::D4;
3431 case ARM::Q3: return ARM::D6;
3432 case ARM::Q4: return ARM::D8;
3433 case ARM::Q5: return ARM::D10;
3434 case ARM::Q6: return ARM::D12;
3435 case ARM::Q7: return ARM::D14;
3436 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003437 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003438 case ARM::Q10: return ARM::D20;
3439 case ARM::Q11: return ARM::D22;
3440 case ARM::Q12: return ARM::D24;
3441 case ARM::Q13: return ARM::D26;
3442 case ARM::Q14: return ARM::D28;
3443 case ARM::Q15: return ARM::D30;
3444 }
3445}
3446
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003447/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003448bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003449 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00003450 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003451 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003452 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003453 Parser.Lex(); // Eat '{' token.
3454 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003455
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003456 // Check the first register in the list to see what register class
3457 // this is a list of.
3458 int Reg = tryParseRegister();
3459 if (Reg == -1)
3460 return Error(RegLoc, "register expected");
3461
Jim Grosbach85a23432011-11-11 21:27:40 +00003462 // The reglist instructions have at most 16 registers, so reserve
3463 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003464 int EReg = 0;
3465 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003466
3467 // Allow Q regs and just interpret them as the two D sub-registers.
3468 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3469 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003470 EReg = MRI->getEncodingValue(Reg);
3471 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003472 ++Reg;
3473 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003474 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003475 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3476 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3477 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3478 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3479 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3480 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3481 else
3482 return Error(RegLoc, "invalid register in register list");
3483
Jim Grosbach85a23432011-11-11 21:27:40 +00003484 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003485 EReg = MRI->getEncodingValue(Reg);
3486 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003487
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003488 // This starts immediately after the first register token in the list,
3489 // so we can see either a comma or a minus (range separator) as a legal
3490 // next token.
3491 while (Parser.getTok().is(AsmToken::Comma) ||
3492 Parser.getTok().is(AsmToken::Minus)) {
3493 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003494 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003495 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003496 int EndReg = tryParseRegister();
3497 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003498 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003499 // Allow Q regs and just interpret them as the two D sub-registers.
3500 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3501 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003502 // If the register is the same as the start reg, there's nothing
3503 // more to do.
3504 if (Reg == EndReg)
3505 continue;
3506 // The register must be in the same register class as the first.
3507 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003508 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003509 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003510 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003511 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003512
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003513 // Add all the registers in the range to the register list.
3514 while (Reg != EndReg) {
3515 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003516 EReg = MRI->getEncodingValue(Reg);
3517 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003518 }
3519 continue;
3520 }
3521 Parser.Lex(); // Eat the comma.
3522 RegLoc = Parser.getTok().getLoc();
3523 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003524 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003525 Reg = tryParseRegister();
3526 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003527 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003528 // Allow Q regs and just interpret them as the two D sub-registers.
3529 bool isQReg = false;
3530 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3531 Reg = getDRegFromQReg(Reg);
3532 isQReg = true;
3533 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003534 // The register must be in the same register class as the first.
3535 if (!RC->contains(Reg))
3536 return Error(RegLoc, "invalid register in register list");
3537 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003538 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003539 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3540 Warning(RegLoc, "register list not in ascending order");
3541 else
3542 return Error(RegLoc, "register list not in ascending order");
3543 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003544 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003545 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3546 ") in register list");
3547 continue;
3548 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003549 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003550 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3551 Reg != OldReg + 1)
3552 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003553 EReg = MRI->getEncodingValue(Reg);
3554 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3555 if (isQReg) {
3556 EReg = MRI->getEncodingValue(++Reg);
3557 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3558 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003559 }
3560
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003561 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003562 return Error(Parser.getTok().getLoc(), "'}' expected");
3563 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003564 Parser.Lex(); // Eat '}' token.
3565
Jim Grosbach18bf3632011-12-13 21:48:29 +00003566 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003567 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003568
3569 // The ARM system instruction variants for LDM/STM have a '^' token here.
3570 if (Parser.getTok().is(AsmToken::Caret)) {
3571 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3572 Parser.Lex(); // Eat '^' token.
3573 }
3574
Bill Wendling2063b842010-11-18 23:43:05 +00003575 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003576}
3577
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003578// Helper function to parse the lane index for vector lists.
3579ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003580parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003581 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003582 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003583 if (Parser.getTok().is(AsmToken::LBrac)) {
3584 Parser.Lex(); // Eat the '['.
3585 if (Parser.getTok().is(AsmToken::RBrac)) {
3586 // "Dn[]" is the 'all lanes' syntax.
3587 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003588 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003589 Parser.Lex(); // Eat the ']'.
3590 return MatchOperand_Success;
3591 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003592
3593 // There's an optional '#' token here. Normally there wouldn't be, but
3594 // inline assemble puts one in, and it's friendly to accept that.
3595 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003596 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003597
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003598 const MCExpr *LaneIndex;
3599 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003600 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003601 Error(Loc, "illegal expression");
3602 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003603 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003604 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3605 if (!CE) {
3606 Error(Loc, "lane index must be empty or an integer");
3607 return MatchOperand_ParseFail;
3608 }
3609 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3610 Error(Parser.getTok().getLoc(), "']' expected");
3611 return MatchOperand_ParseFail;
3612 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003613 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003614 Parser.Lex(); // Eat the ']'.
3615 int64_t Val = CE->getValue();
3616
3617 // FIXME: Make this range check context sensitive for .8, .16, .32.
3618 if (Val < 0 || Val > 7) {
3619 Error(Parser.getTok().getLoc(), "lane index out of range");
3620 return MatchOperand_ParseFail;
3621 }
3622 Index = Val;
3623 LaneKind = IndexedLane;
3624 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003625 }
3626 LaneKind = NoLanes;
3627 return MatchOperand_Success;
3628}
3629
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003630// parse a vector register list
David Blaikie960ea3f2014-06-08 16:18:35 +00003631ARMAsmParser::OperandMatchResultTy
3632ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003633 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003634 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003635 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003636 SMLoc S = Parser.getTok().getLoc();
3637 // As an extension (to match gas), support a plain D register or Q register
3638 // (without encosing curly braces) as a single or double entry list,
3639 // respectively.
3640 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003641 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003642 int Reg = tryParseRegister();
3643 if (Reg == -1)
3644 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003645 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003646 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003647 if (Res != MatchOperand_Success)
3648 return Res;
3649 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003650 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003651 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003652 break;
3653 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003654 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3655 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003656 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003657 case IndexedLane:
3658 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003659 LaneIndex,
3660 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003661 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003662 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003663 return MatchOperand_Success;
3664 }
3665 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3666 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003667 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003668 if (Res != MatchOperand_Success)
3669 return Res;
3670 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003671 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003672 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003673 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003674 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003675 break;
3676 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003677 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3678 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003679 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3680 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003681 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003682 case IndexedLane:
3683 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003684 LaneIndex,
3685 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003686 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003687 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003688 return MatchOperand_Success;
3689 }
3690 Error(S, "vector register expected");
3691 return MatchOperand_ParseFail;
3692 }
3693
3694 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003695 return MatchOperand_NoMatch;
3696
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003697 Parser.Lex(); // Eat '{' token.
3698 SMLoc RegLoc = Parser.getTok().getLoc();
3699
3700 int Reg = tryParseRegister();
3701 if (Reg == -1) {
3702 Error(RegLoc, "register expected");
3703 return MatchOperand_ParseFail;
3704 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003705 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003706 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003707 unsigned FirstReg = Reg;
3708 // The list is of D registers, but we also allow Q regs and just interpret
3709 // them as the two D sub-registers.
3710 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3711 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003712 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3713 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003714 ++Reg;
3715 ++Count;
3716 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003717
3718 SMLoc E;
3719 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003720 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003721
Jim Grosbache891fe82011-11-15 23:19:15 +00003722 while (Parser.getTok().is(AsmToken::Comma) ||
3723 Parser.getTok().is(AsmToken::Minus)) {
3724 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003725 if (!Spacing)
3726 Spacing = 1; // Register range implies a single spaced list.
3727 else if (Spacing == 2) {
3728 Error(Parser.getTok().getLoc(),
3729 "sequential registers in double spaced list");
3730 return MatchOperand_ParseFail;
3731 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003732 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003733 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003734 int EndReg = tryParseRegister();
3735 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003736 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003737 return MatchOperand_ParseFail;
3738 }
3739 // Allow Q regs and just interpret them as the two D sub-registers.
3740 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3741 EndReg = getDRegFromQReg(EndReg) + 1;
3742 // If the register is the same as the start reg, there's nothing
3743 // more to do.
3744 if (Reg == EndReg)
3745 continue;
3746 // The register must be in the same register class as the first.
3747 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003748 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003749 return MatchOperand_ParseFail;
3750 }
3751 // Ranges must go from low to high.
3752 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003753 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003754 return MatchOperand_ParseFail;
3755 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003756 // Parse the lane specifier if present.
3757 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003758 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003759 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3760 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003761 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003762 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003763 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003764 return MatchOperand_ParseFail;
3765 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003766
3767 // Add all the registers in the range to the register list.
3768 Count += EndReg - Reg;
3769 Reg = EndReg;
3770 continue;
3771 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003772 Parser.Lex(); // Eat the comma.
3773 RegLoc = Parser.getTok().getLoc();
3774 int OldReg = Reg;
3775 Reg = tryParseRegister();
3776 if (Reg == -1) {
3777 Error(RegLoc, "register expected");
3778 return MatchOperand_ParseFail;
3779 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003780 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003781 // It's OK to use the enumeration values directly here rather, as the
3782 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003783 //
3784 // The list is of D registers, but we also allow Q regs and just interpret
3785 // them as the two D sub-registers.
3786 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003787 if (!Spacing)
3788 Spacing = 1; // Register range implies a single spaced list.
3789 else if (Spacing == 2) {
3790 Error(RegLoc,
3791 "invalid register in double-spaced list (must be 'D' register')");
3792 return MatchOperand_ParseFail;
3793 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003794 Reg = getDRegFromQReg(Reg);
3795 if (Reg != OldReg + 1) {
3796 Error(RegLoc, "non-contiguous register range");
3797 return MatchOperand_ParseFail;
3798 }
3799 ++Reg;
3800 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003801 // Parse the lane specifier if present.
3802 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003803 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003804 SMLoc LaneLoc = Parser.getTok().getLoc();
3805 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3806 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003807 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003808 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003809 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003810 return MatchOperand_ParseFail;
3811 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003812 continue;
3813 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003814 // Normal D register.
3815 // Figure out the register spacing (single or double) of the list if
3816 // we don't know it already.
3817 if (!Spacing)
3818 Spacing = 1 + (Reg == OldReg + 2);
3819
3820 // Just check that it's contiguous and keep going.
3821 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003822 Error(RegLoc, "non-contiguous register range");
3823 return MatchOperand_ParseFail;
3824 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003825 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003826 // Parse the lane specifier if present.
3827 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003828 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003829 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003830 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003831 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003832 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003833 Error(EndLoc, "mismatched lane index in register list");
3834 return MatchOperand_ParseFail;
3835 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003836 }
3837
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003838 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003839 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003840 return MatchOperand_ParseFail;
3841 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003842 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003843 Parser.Lex(); // Eat '}' token.
3844
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003845 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003846 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003847 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003848 // composite register classes.
3849 if (Count == 2) {
3850 const MCRegisterClass *RC = (Spacing == 1) ?
3851 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3852 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3853 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3854 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003855
Jim Grosbach2f50e922011-12-15 21:44:33 +00003856 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3857 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003858 break;
3859 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003860 // Two-register operands have been converted to the
3861 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003862 if (Count == 2) {
3863 const MCRegisterClass *RC = (Spacing == 1) ?
3864 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3865 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003866 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3867 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003868 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003869 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003870 S, E));
3871 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003872 case IndexedLane:
3873 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003874 LaneIndex,
3875 (Spacing == 2),
3876 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003877 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003878 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003879 return MatchOperand_Success;
3880}
3881
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003882/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003883ARMAsmParser::OperandMatchResultTy
3884ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003885 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003886 SMLoc S = Parser.getTok().getLoc();
3887 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003888 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003889
Jiangning Liu288e1af2012-08-02 08:21:27 +00003890 if (Tok.is(AsmToken::Identifier)) {
3891 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003892
Jiangning Liu288e1af2012-08-02 08:21:27 +00003893 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3894 .Case("sy", ARM_MB::SY)
3895 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003896 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003897 .Case("sh", ARM_MB::ISH)
3898 .Case("ish", ARM_MB::ISH)
3899 .Case("shst", ARM_MB::ISHST)
3900 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003901 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003902 .Case("nsh", ARM_MB::NSH)
3903 .Case("un", ARM_MB::NSH)
3904 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003905 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003906 .Case("unst", ARM_MB::NSHST)
3907 .Case("osh", ARM_MB::OSH)
3908 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003909 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003910 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003911
Joey Gouly926d3f52013-09-05 15:35:24 +00003912 // ishld, oshld, nshld and ld are only available from ARMv8.
3913 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3914 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3915 Opt = ~0U;
3916
Jiangning Liu288e1af2012-08-02 08:21:27 +00003917 if (Opt == ~0U)
3918 return MatchOperand_NoMatch;
3919
3920 Parser.Lex(); // Eat identifier token.
3921 } else if (Tok.is(AsmToken::Hash) ||
3922 Tok.is(AsmToken::Dollar) ||
3923 Tok.is(AsmToken::Integer)) {
3924 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003925 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003926 SMLoc Loc = Parser.getTok().getLoc();
3927
3928 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003929 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003930 Error(Loc, "illegal expression");
3931 return MatchOperand_ParseFail;
3932 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003933
Jiangning Liu288e1af2012-08-02 08:21:27 +00003934 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3935 if (!CE) {
3936 Error(Loc, "constant expression expected");
3937 return MatchOperand_ParseFail;
3938 }
3939
3940 int Val = CE->getValue();
3941 if (Val & ~0xf) {
3942 Error(Loc, "immediate value out of range");
3943 return MatchOperand_ParseFail;
3944 }
3945
3946 Opt = ARM_MB::RESERVED_0 + Val;
3947 } else
3948 return MatchOperand_ParseFail;
3949
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003950 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003951 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003952}
3953
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003954/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003955ARMAsmParser::OperandMatchResultTy
3956ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003957 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003958 SMLoc S = Parser.getTok().getLoc();
3959 const AsmToken &Tok = Parser.getTok();
3960 unsigned Opt;
3961
3962 if (Tok.is(AsmToken::Identifier)) {
3963 StringRef OptStr = Tok.getString();
3964
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003965 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003966 Opt = ARM_ISB::SY;
3967 else
3968 return MatchOperand_NoMatch;
3969
3970 Parser.Lex(); // Eat identifier token.
3971 } else if (Tok.is(AsmToken::Hash) ||
3972 Tok.is(AsmToken::Dollar) ||
3973 Tok.is(AsmToken::Integer)) {
3974 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003975 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003976 SMLoc Loc = Parser.getTok().getLoc();
3977
3978 const MCExpr *ISBarrierID;
3979 if (getParser().parseExpression(ISBarrierID)) {
3980 Error(Loc, "illegal expression");
3981 return MatchOperand_ParseFail;
3982 }
3983
3984 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3985 if (!CE) {
3986 Error(Loc, "constant expression expected");
3987 return MatchOperand_ParseFail;
3988 }
3989
3990 int Val = CE->getValue();
3991 if (Val & ~0xf) {
3992 Error(Loc, "immediate value out of range");
3993 return MatchOperand_ParseFail;
3994 }
3995
3996 Opt = ARM_ISB::RESERVED_0 + Val;
3997 } else
3998 return MatchOperand_ParseFail;
3999
4000 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
4001 (ARM_ISB::InstSyncBOpt)Opt, S));
4002 return MatchOperand_Success;
4003}
4004
4005
Jim Grosbach2d6ef442011-07-25 20:14:50 +00004006/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00004007ARMAsmParser::OperandMatchResultTy
4008ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004009 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004010 SMLoc S = Parser.getTok().getLoc();
4011 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00004012 if (!Tok.is(AsmToken::Identifier))
4013 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004014 StringRef IFlagsStr = Tok.getString();
4015
Owen Anderson10c5b122011-10-05 17:16:40 +00004016 // An iflags string of "none" is interpreted to mean that none of the AIF
4017 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004018 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00004019 if (IFlagsStr != "none") {
4020 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
4021 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
4022 .Case("a", ARM_PROC::A)
4023 .Case("i", ARM_PROC::I)
4024 .Case("f", ARM_PROC::F)
4025 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004026
Owen Anderson10c5b122011-10-05 17:16:40 +00004027 // If some specific iflag is already set, it means that some letter is
4028 // present more than once, this is not acceptable.
4029 if (Flag == ~0U || (IFlags & Flag))
4030 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004031
Owen Anderson10c5b122011-10-05 17:16:40 +00004032 IFlags |= Flag;
4033 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00004034 }
4035
4036 Parser.Lex(); // Eat identifier token.
4037 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
4038 return MatchOperand_Success;
4039}
4040
Jim Grosbach2d6ef442011-07-25 20:14:50 +00004041/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00004042ARMAsmParser::OperandMatchResultTy
4043ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004044 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004045 SMLoc S = Parser.getTok().getLoc();
4046 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00004047 if (!Tok.is(AsmToken::Identifier))
4048 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004049 StringRef Mask = Tok.getString();
4050
James Molloy21efa7d2011-09-28 14:21:38 +00004051 if (isMClass()) {
4052 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00004053 std::string Name = Mask.lower();
4054 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00004055 // Note: in the documentation:
4056 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
4057 // for MSR APSR_nzcvq.
4058 // but we do make it an alias here. This is so to get the "mask encoding"
4059 // bits correct on MSR APSR writes.
4060 //
4061 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
4062 // should really only be allowed when writing a special register. Note
4063 // they get dropped in the MRS instruction reading a special register as
4064 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00004065 .Case("apsr", 0x800)
4066 .Case("apsr_nzcvq", 0x800)
4067 .Case("apsr_g", 0x400)
4068 .Case("apsr_nzcvqg", 0xc00)
4069 .Case("iapsr", 0x801)
4070 .Case("iapsr_nzcvq", 0x801)
4071 .Case("iapsr_g", 0x401)
4072 .Case("iapsr_nzcvqg", 0xc01)
4073 .Case("eapsr", 0x802)
4074 .Case("eapsr_nzcvq", 0x802)
4075 .Case("eapsr_g", 0x402)
4076 .Case("eapsr_nzcvqg", 0xc02)
4077 .Case("xpsr", 0x803)
4078 .Case("xpsr_nzcvq", 0x803)
4079 .Case("xpsr_g", 0x403)
4080 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004081 .Case("ipsr", 0x805)
4082 .Case("epsr", 0x806)
4083 .Case("iepsr", 0x807)
4084 .Case("msp", 0x808)
4085 .Case("psp", 0x809)
4086 .Case("primask", 0x810)
4087 .Case("basepri", 0x811)
4088 .Case("basepri_max", 0x812)
4089 .Case("faultmask", 0x813)
4090 .Case("control", 0x814)
Bradley Smithf277c8a2016-01-25 11:25:36 +00004091 .Case("msplim", 0x80a)
4092 .Case("psplim", 0x80b)
4093 .Case("msp_ns", 0x888)
4094 .Case("psp_ns", 0x889)
4095 .Case("msplim_ns", 0x88a)
4096 .Case("psplim_ns", 0x88b)
4097 .Case("primask_ns", 0x890)
4098 .Case("basepri_ns", 0x891)
4099 .Case("basepri_max_ns", 0x892)
4100 .Case("faultmask_ns", 0x893)
4101 .Case("control_ns", 0x894)
4102 .Case("sp_ns", 0x898)
James Molloy21efa7d2011-09-28 14:21:38 +00004103 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00004104
James Molloy21efa7d2011-09-28 14:21:38 +00004105 if (FlagsVal == ~0U)
4106 return MatchOperand_NoMatch;
4107
Artyom Skrobovcf296442015-09-24 17:31:16 +00004108 if (!hasDSP() && (FlagsVal & 0x400))
Renato Golin92c816c2014-09-01 11:25:07 +00004109 // The _g and _nzcvqg versions are only valid if the DSP extension is
4110 // available.
4111 return MatchOperand_NoMatch;
4112
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004113 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00004114 // basepri, basepri_max and faultmask only valid for V7m.
4115 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00004116
Bradley Smithf277c8a2016-01-25 11:25:36 +00004117 if (!has8MSecExt() && (FlagsVal == 0x80a || FlagsVal == 0x80b ||
4118 (FlagsVal > 0x814 && FlagsVal < 0xc00)))
4119 return MatchOperand_NoMatch;
4120
4121 if (!hasV8MMainline() && (FlagsVal == 0x88a || FlagsVal == 0x88b ||
4122 (FlagsVal > 0x890 && FlagsVal <= 0x893)))
4123 return MatchOperand_NoMatch;
4124
James Molloy21efa7d2011-09-28 14:21:38 +00004125 Parser.Lex(); // Eat identifier token.
4126 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4127 return MatchOperand_Success;
4128 }
4129
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004130 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
4131 size_t Start = 0, Next = Mask.find('_');
4132 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004133 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004134 if (Next != StringRef::npos)
4135 Flags = Mask.slice(Next+1, Mask.size());
4136
4137 // FlagsVal contains the complete mask:
4138 // 3-0: Mask
4139 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4140 unsigned FlagsVal = 0;
4141
4142 if (SpecReg == "apsr") {
4143 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004144 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004145 .Case("g", 0x4) // same as CPSR_s
4146 .Case("nzcvqg", 0xc) // same as CPSR_fs
4147 .Default(~0U);
4148
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004149 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004150 if (!Flags.empty())
4151 return MatchOperand_NoMatch;
4152 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004153 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004154 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004155 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004156 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4157 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004158 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004159 for (int i = 0, e = Flags.size(); i != e; ++i) {
4160 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4161 .Case("c", 1)
4162 .Case("x", 2)
4163 .Case("s", 4)
4164 .Case("f", 8)
4165 .Default(~0U);
4166
4167 // If some specific flag is already set, it means that some letter is
4168 // present more than once, this is not acceptable.
4169 if (FlagsVal == ~0U || (FlagsVal & Flag))
4170 return MatchOperand_NoMatch;
4171 FlagsVal |= Flag;
4172 }
4173 } else // No match for special register.
4174 return MatchOperand_NoMatch;
4175
Owen Anderson03a173e2011-10-21 18:43:28 +00004176 // Special register without flags is NOT equivalent to "fc" flags.
4177 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4178 // two lines would enable gas compatibility at the expense of breaking
4179 // round-tripping.
4180 //
4181 // if (!FlagsVal)
4182 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004183
4184 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4185 if (SpecReg == "spsr")
4186 FlagsVal |= 16;
4187
4188 Parser.Lex(); // Eat identifier token.
4189 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4190 return MatchOperand_Success;
4191}
4192
Tim Northoveree843ef2014-08-15 10:47:12 +00004193/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4194/// use in the MRS/MSR instructions added to support virtualization.
4195ARMAsmParser::OperandMatchResultTy
4196ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004197 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004198 SMLoc S = Parser.getTok().getLoc();
4199 const AsmToken &Tok = Parser.getTok();
4200 if (!Tok.is(AsmToken::Identifier))
4201 return MatchOperand_NoMatch;
4202 StringRef RegName = Tok.getString();
4203
4204 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4205 // and bit 5 is R.
4206 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4207 .Case("r8_usr", 0x00)
4208 .Case("r9_usr", 0x01)
4209 .Case("r10_usr", 0x02)
4210 .Case("r11_usr", 0x03)
4211 .Case("r12_usr", 0x04)
4212 .Case("sp_usr", 0x05)
4213 .Case("lr_usr", 0x06)
4214 .Case("r8_fiq", 0x08)
4215 .Case("r9_fiq", 0x09)
4216 .Case("r10_fiq", 0x0a)
4217 .Case("r11_fiq", 0x0b)
4218 .Case("r12_fiq", 0x0c)
4219 .Case("sp_fiq", 0x0d)
4220 .Case("lr_fiq", 0x0e)
4221 .Case("lr_irq", 0x10)
4222 .Case("sp_irq", 0x11)
4223 .Case("lr_svc", 0x12)
4224 .Case("sp_svc", 0x13)
4225 .Case("lr_abt", 0x14)
4226 .Case("sp_abt", 0x15)
4227 .Case("lr_und", 0x16)
4228 .Case("sp_und", 0x17)
4229 .Case("lr_mon", 0x1c)
4230 .Case("sp_mon", 0x1d)
4231 .Case("elr_hyp", 0x1e)
4232 .Case("sp_hyp", 0x1f)
4233 .Case("spsr_fiq", 0x2e)
4234 .Case("spsr_irq", 0x30)
4235 .Case("spsr_svc", 0x32)
4236 .Case("spsr_abt", 0x34)
4237 .Case("spsr_und", 0x36)
4238 .Case("spsr_mon", 0x3c)
4239 .Case("spsr_hyp", 0x3e)
4240 .Default(~0U);
4241
4242 if (Encoding == ~0U)
4243 return MatchOperand_NoMatch;
4244
4245 Parser.Lex(); // Eat identifier token.
4246 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4247 return MatchOperand_Success;
4248}
4249
David Blaikie960ea3f2014-06-08 16:18:35 +00004250ARMAsmParser::OperandMatchResultTy
4251ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4252 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004253 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004254 const AsmToken &Tok = Parser.getTok();
4255 if (Tok.isNot(AsmToken::Identifier)) {
4256 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4257 return MatchOperand_ParseFail;
4258 }
4259 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004260 std::string LowerOp = Op.lower();
4261 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004262 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4263 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4264 return MatchOperand_ParseFail;
4265 }
4266 Parser.Lex(); // Eat shift type token.
4267
4268 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004269 if (Parser.getTok().isNot(AsmToken::Hash) &&
4270 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004271 Error(Parser.getTok().getLoc(), "'#' expected");
4272 return MatchOperand_ParseFail;
4273 }
4274 Parser.Lex(); // Eat hash token.
4275
4276 const MCExpr *ShiftAmount;
4277 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004278 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004279 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004280 Error(Loc, "illegal expression");
4281 return MatchOperand_ParseFail;
4282 }
4283 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4284 if (!CE) {
4285 Error(Loc, "constant expression expected");
4286 return MatchOperand_ParseFail;
4287 }
4288 int Val = CE->getValue();
4289 if (Val < Low || Val > High) {
4290 Error(Loc, "immediate value out of range");
4291 return MatchOperand_ParseFail;
4292 }
4293
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004294 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004295
4296 return MatchOperand_Success;
4297}
4298
David Blaikie960ea3f2014-06-08 16:18:35 +00004299ARMAsmParser::OperandMatchResultTy
4300ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004301 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004302 const AsmToken &Tok = Parser.getTok();
4303 SMLoc S = Tok.getLoc();
4304 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004305 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004306 return MatchOperand_ParseFail;
4307 }
Tim Northover4d141442013-05-31 15:58:45 +00004308 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004309 .Case("be", 1)
4310 .Case("le", 0)
4311 .Default(-1);
4312 Parser.Lex(); // Eat the token.
4313
4314 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004315 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004316 return MatchOperand_ParseFail;
4317 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00004318 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::create(Val,
Jim Grosbach0a547702011-07-22 17:44:50 +00004319 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004320 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004321 return MatchOperand_Success;
4322}
4323
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004324/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4325/// instructions. Legal values are:
4326/// lsl #n 'n' in [0,31]
4327/// asr #n 'n' in [1,32]
4328/// n == 32 encoded as n == 0.
David Blaikie960ea3f2014-06-08 16:18:35 +00004329ARMAsmParser::OperandMatchResultTy
4330ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004331 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004332 const AsmToken &Tok = Parser.getTok();
4333 SMLoc S = Tok.getLoc();
4334 if (Tok.isNot(AsmToken::Identifier)) {
4335 Error(S, "shift operator 'asr' or 'lsl' expected");
4336 return MatchOperand_ParseFail;
4337 }
4338 StringRef ShiftName = Tok.getString();
4339 bool isASR;
4340 if (ShiftName == "lsl" || ShiftName == "LSL")
4341 isASR = false;
4342 else if (ShiftName == "asr" || ShiftName == "ASR")
4343 isASR = true;
4344 else {
4345 Error(S, "shift operator 'asr' or 'lsl' expected");
4346 return MatchOperand_ParseFail;
4347 }
4348 Parser.Lex(); // Eat the operator.
4349
4350 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004351 if (Parser.getTok().isNot(AsmToken::Hash) &&
4352 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004353 Error(Parser.getTok().getLoc(), "'#' expected");
4354 return MatchOperand_ParseFail;
4355 }
4356 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004357 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004358
4359 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004360 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004361 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004362 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004363 return MatchOperand_ParseFail;
4364 }
4365 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4366 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004367 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004368 return MatchOperand_ParseFail;
4369 }
4370
4371 int64_t Val = CE->getValue();
4372 if (isASR) {
4373 // Shift amount must be in [1,32]
4374 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004375 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004376 return MatchOperand_ParseFail;
4377 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004378 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4379 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004380 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004381 return MatchOperand_ParseFail;
4382 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004383 if (Val == 32) Val = 0;
4384 } else {
4385 // Shift amount must be in [1,32]
4386 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004387 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004388 return MatchOperand_ParseFail;
4389 }
4390 }
4391
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004392 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004393
4394 return MatchOperand_Success;
4395}
4396
Jim Grosbach833b9d32011-07-27 20:15:40 +00004397/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4398/// of instructions. Legal values are:
4399/// ror #n 'n' in {0, 8, 16, 24}
David Blaikie960ea3f2014-06-08 16:18:35 +00004400ARMAsmParser::OperandMatchResultTy
4401ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004402 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004403 const AsmToken &Tok = Parser.getTok();
4404 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004405 if (Tok.isNot(AsmToken::Identifier))
4406 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004407 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004408 if (ShiftName != "ror" && ShiftName != "ROR")
4409 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004410 Parser.Lex(); // Eat the operator.
4411
4412 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004413 if (Parser.getTok().isNot(AsmToken::Hash) &&
4414 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004415 Error(Parser.getTok().getLoc(), "'#' expected");
4416 return MatchOperand_ParseFail;
4417 }
4418 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004419 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004420
4421 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004422 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004423 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004424 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004425 return MatchOperand_ParseFail;
4426 }
4427 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4428 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004429 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004430 return MatchOperand_ParseFail;
4431 }
4432
4433 int64_t Val = CE->getValue();
4434 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4435 // normally, zero is represented in asm by omitting the rotate operand
4436 // entirely.
4437 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004438 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004439 return MatchOperand_ParseFail;
4440 }
4441
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004442 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004443
4444 return MatchOperand_Success;
4445}
4446
David Blaikie960ea3f2014-06-08 16:18:35 +00004447ARMAsmParser::OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004448ARMAsmParser::parseModImm(OperandVector &Operands) {
4449 MCAsmParser &Parser = getParser();
4450 MCAsmLexer &Lexer = getLexer();
4451 int64_t Imm1, Imm2;
4452
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004453 SMLoc S = Parser.getTok().getLoc();
4454
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004455 // 1) A mod_imm operand can appear in the place of a register name:
4456 // add r0, #mod_imm
4457 // add r0, r0, #mod_imm
4458 // to correctly handle the latter, we bail out as soon as we see an
4459 // identifier.
4460 //
4461 // 2) Similarly, we do not want to parse into complex operands:
4462 // mov r0, #mod_imm
4463 // mov r0, :lower16:(_foo)
4464 if (Parser.getTok().is(AsmToken::Identifier) ||
4465 Parser.getTok().is(AsmToken::Colon))
4466 return MatchOperand_NoMatch;
4467
4468 // Hash (dollar) is optional as per the ARMARM
4469 if (Parser.getTok().is(AsmToken::Hash) ||
4470 Parser.getTok().is(AsmToken::Dollar)) {
4471 // Avoid parsing into complex operands (#:)
4472 if (Lexer.peekTok().is(AsmToken::Colon))
4473 return MatchOperand_NoMatch;
4474
4475 // Eat the hash (dollar)
4476 Parser.Lex();
4477 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004478
4479 SMLoc Sx1, Ex1;
4480 Sx1 = Parser.getTok().getLoc();
4481 const MCExpr *Imm1Exp;
4482 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4483 Error(Sx1, "malformed expression");
4484 return MatchOperand_ParseFail;
4485 }
4486
4487 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4488
4489 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004490 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004491 Imm1 = CE->getValue();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004492 int Enc = ARM_AM::getSOImmVal(Imm1);
4493 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4494 // We have a match!
4495 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4496 (Enc & 0xF00) >> 7,
4497 Sx1, Ex1));
4498 return MatchOperand_Success;
4499 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004500
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004501 // We have parsed an immediate which is not for us, fallback to a plain
4502 // immediate. This can happen for instruction aliases. For an example,
4503 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4504 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4505 // instruction with a mod_imm operand. The alias is defined such that the
4506 // parser method is shared, that's why we have to do this here.
4507 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4508 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4509 return MatchOperand_Success;
4510 }
4511 } else {
4512 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4513 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004514 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4515 return MatchOperand_Success;
4516 }
4517
4518 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004519 if (Parser.getTok().isNot(AsmToken::Comma)) {
4520 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4521 return MatchOperand_ParseFail;
4522 }
4523
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004524 if (Imm1 & ~0xFF) {
4525 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4526 return MatchOperand_ParseFail;
4527 }
4528
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004529 // Eat the comma
4530 Parser.Lex();
4531
4532 // Repeat for #rot
4533 SMLoc Sx2, Ex2;
4534 Sx2 = Parser.getTok().getLoc();
4535
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004536 // Eat the optional hash (dollar)
4537 if (Parser.getTok().is(AsmToken::Hash) ||
4538 Parser.getTok().is(AsmToken::Dollar))
4539 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004540
4541 const MCExpr *Imm2Exp;
4542 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4543 Error(Sx2, "malformed expression");
4544 return MatchOperand_ParseFail;
4545 }
4546
4547 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4548
4549 if (CE) {
4550 Imm2 = CE->getValue();
4551 if (!(Imm2 & ~0x1E)) {
4552 // We have a match!
4553 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4554 return MatchOperand_Success;
4555 }
4556 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4557 return MatchOperand_ParseFail;
4558 } else {
4559 Error(Sx2, "constant expression expected");
4560 return MatchOperand_ParseFail;
4561 }
4562}
4563
4564ARMAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004565ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004566 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004567 SMLoc S = Parser.getTok().getLoc();
4568 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004569 if (Parser.getTok().isNot(AsmToken::Hash) &&
4570 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004571 Error(Parser.getTok().getLoc(), "'#' expected");
4572 return MatchOperand_ParseFail;
4573 }
4574 Parser.Lex(); // Eat hash token.
4575
4576 const MCExpr *LSBExpr;
4577 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004578 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004579 Error(E, "malformed immediate expression");
4580 return MatchOperand_ParseFail;
4581 }
4582 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4583 if (!CE) {
4584 Error(E, "'lsb' operand must be an immediate");
4585 return MatchOperand_ParseFail;
4586 }
4587
4588 int64_t LSB = CE->getValue();
4589 // The LSB must be in the range [0,31]
4590 if (LSB < 0 || LSB > 31) {
4591 Error(E, "'lsb' operand must be in the range [0,31]");
4592 return MatchOperand_ParseFail;
4593 }
4594 E = Parser.getTok().getLoc();
4595
4596 // Expect another immediate operand.
4597 if (Parser.getTok().isNot(AsmToken::Comma)) {
4598 Error(Parser.getTok().getLoc(), "too few operands");
4599 return MatchOperand_ParseFail;
4600 }
4601 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004602 if (Parser.getTok().isNot(AsmToken::Hash) &&
4603 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004604 Error(Parser.getTok().getLoc(), "'#' expected");
4605 return MatchOperand_ParseFail;
4606 }
4607 Parser.Lex(); // Eat hash token.
4608
4609 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004610 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004611 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004612 Error(E, "malformed immediate expression");
4613 return MatchOperand_ParseFail;
4614 }
4615 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4616 if (!CE) {
4617 Error(E, "'width' operand must be an immediate");
4618 return MatchOperand_ParseFail;
4619 }
4620
4621 int64_t Width = CE->getValue();
4622 // The LSB must be in the range [1,32-lsb]
4623 if (Width < 1 || Width > 32 - LSB) {
4624 Error(E, "'width' operand must be in the range [1,32-lsb]");
4625 return MatchOperand_ParseFail;
4626 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004627
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004628 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004629
4630 return MatchOperand_Success;
4631}
4632
David Blaikie960ea3f2014-06-08 16:18:35 +00004633ARMAsmParser::OperandMatchResultTy
4634ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004635 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004636 // postidx_reg := '+' register {, shift}
4637 // | '-' register {, shift}
4638 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004639
4640 // This method must return MatchOperand_NoMatch without consuming any tokens
4641 // in the case where there is no match, as other alternatives take other
4642 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004643 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004644 AsmToken Tok = Parser.getTok();
4645 SMLoc S = Tok.getLoc();
4646 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004647 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004648 if (Tok.is(AsmToken::Plus)) {
4649 Parser.Lex(); // Eat the '+' token.
4650 haveEaten = true;
4651 } else if (Tok.is(AsmToken::Minus)) {
4652 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004653 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004654 haveEaten = true;
4655 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004656
4657 SMLoc E = Parser.getTok().getEndLoc();
4658 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004659 if (Reg == -1) {
4660 if (!haveEaten)
4661 return MatchOperand_NoMatch;
4662 Error(Parser.getTok().getLoc(), "register expected");
4663 return MatchOperand_ParseFail;
4664 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004665
Jim Grosbachc320c852011-08-05 21:28:30 +00004666 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4667 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004668 if (Parser.getTok().is(AsmToken::Comma)) {
4669 Parser.Lex(); // Eat the ','.
4670 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4671 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004672
4673 // FIXME: Only approximates end...may include intervening whitespace.
4674 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004675 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004676
4677 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4678 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004679
4680 return MatchOperand_Success;
4681}
4682
David Blaikie960ea3f2014-06-08 16:18:35 +00004683ARMAsmParser::OperandMatchResultTy
4684ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004685 // Check for a post-index addressing register operand. Specifically:
4686 // am3offset := '+' register
4687 // | '-' register
4688 // | register
4689 // | # imm
4690 // | # + imm
4691 // | # - imm
4692
4693 // This method must return MatchOperand_NoMatch without consuming any tokens
4694 // in the case where there is no match, as other alternatives take other
4695 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004696 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004697 AsmToken Tok = Parser.getTok();
4698 SMLoc S = Tok.getLoc();
4699
4700 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004701 if (Parser.getTok().is(AsmToken::Hash) ||
4702 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004703 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004704 // Explicitly look for a '-', as we need to encode negative zero
4705 // differently.
4706 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4707 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004708 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004709 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004710 return MatchOperand_ParseFail;
4711 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4712 if (!CE) {
4713 Error(S, "constant expression expected");
4714 return MatchOperand_ParseFail;
4715 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004716 // Negative zero is encoded as the flag value INT32_MIN.
4717 int32_t Val = CE->getValue();
4718 if (isNegative && Val == 0)
4719 Val = INT32_MIN;
4720
4721 Operands.push_back(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004722 ARMOperand::CreateImm(MCConstantExpr::create(Val, getContext()), S, E));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004723
4724 return MatchOperand_Success;
4725 }
4726
4727
4728 bool haveEaten = false;
4729 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004730 if (Tok.is(AsmToken::Plus)) {
4731 Parser.Lex(); // Eat the '+' token.
4732 haveEaten = true;
4733 } else if (Tok.is(AsmToken::Minus)) {
4734 Parser.Lex(); // Eat the '-' token.
4735 isAdd = false;
4736 haveEaten = true;
4737 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004738
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004739 Tok = Parser.getTok();
4740 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004741 if (Reg == -1) {
4742 if (!haveEaten)
4743 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004744 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004745 return MatchOperand_ParseFail;
4746 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004747
4748 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004749 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004750
4751 return MatchOperand_Success;
4752}
4753
Tim Northovereb5e4d52013-07-22 09:06:12 +00004754/// Convert parsed operands to MCInst. Needed here because this instruction
4755/// only has two register operands, but multiplication is commutative so
4756/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004757void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4758 const OperandVector &Operands) {
4759 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4760 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004761 // If we have a three-operand form, make sure to set Rn to be the operand
4762 // that isn't the same as Rd.
4763 unsigned RegOp = 4;
4764 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004765 ((ARMOperand &)*Operands[4]).getReg() ==
4766 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004767 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004768 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004769 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004770 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004771}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004772
David Blaikie960ea3f2014-06-08 16:18:35 +00004773void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4774 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004775 int CondOp = -1, ImmOp = -1;
4776 switch(Inst.getOpcode()) {
4777 case ARM::tB:
4778 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4779
4780 case ARM::t2B:
4781 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4782
4783 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4784 }
4785 // first decide whether or not the branch should be conditional
4786 // by looking at it's location relative to an IT block
4787 if(inITBlock()) {
4788 // inside an IT block we cannot have any conditional branches. any
4789 // such instructions needs to be converted to unconditional form
4790 switch(Inst.getOpcode()) {
4791 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4792 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4793 }
4794 } else {
4795 // outside IT blocks we can only have unconditional branches with AL
4796 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004797 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004798 switch(Inst.getOpcode()) {
4799 case ARM::tB:
4800 case ARM::tBcc:
4801 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4802 break;
4803 case ARM::t2B:
4804 case ARM::t2Bcc:
4805 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4806 break;
4807 }
4808 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004809
Mihai Popaad18d3c2013-08-09 10:38:32 +00004810 // now decide on encoding size based on branch target range
4811 switch(Inst.getOpcode()) {
4812 // classify tB as either t2B or t1B based on range of immediate operand
4813 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004814 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004815 if (!op.isSignedOffset<11, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004816 Inst.setOpcode(ARM::t2B);
4817 break;
4818 }
4819 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4820 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004821 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004822 if (!op.isSignedOffset<8, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004823 Inst.setOpcode(ARM::t2Bcc);
4824 break;
4825 }
4826 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004827 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4828 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004829}
4830
Bill Wendlinge18980a2010-11-06 22:36:58 +00004831/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004832/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004833bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004834 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004835 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004836 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004837 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004838 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004839 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004840
Sean Callanan936b0d32010-01-19 21:44:56 +00004841 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004842 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004843 if (BaseRegNum == -1)
4844 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004845
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004846 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004847 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004848 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4849 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004850 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004851
Jim Grosbachd3595712011-08-03 23:50:40 +00004852 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004853 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004854 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004855
Craig Topper062a2ba2014-04-25 05:30:21 +00004856 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4857 ARM_AM::no_shift, 0, 0, false,
4858 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004859
Jim Grosbach40700e02011-09-19 18:42:21 +00004860 // If there's a pre-indexing writeback marker, '!', just add it as a token
4861 // operand. It's rather odd, but syntactically valid.
4862 if (Parser.getTok().is(AsmToken::Exclaim)) {
4863 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4864 Parser.Lex(); // Eat the '!'.
4865 }
4866
Jim Grosbachd3595712011-08-03 23:50:40 +00004867 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004868 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004869
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004870 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4871 "Lost colon or comma in memory operand?!");
4872 if (Tok.is(AsmToken::Comma)) {
4873 Parser.Lex(); // Eat the comma.
4874 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004875
Jim Grosbacha95ec992011-10-11 17:29:55 +00004876 // If we have a ':', it's an alignment specifier.
4877 if (Parser.getTok().is(AsmToken::Colon)) {
4878 Parser.Lex(); // Eat the ':'.
4879 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004880 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004881
4882 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004883 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004884 return true;
4885
4886 // The expression has to be a constant. Memory references with relocations
4887 // don't come through here, as they use the <label> forms of the relevant
4888 // instructions.
4889 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4890 if (!CE)
4891 return Error (E, "constant expression expected");
4892
4893 unsigned Align = 0;
4894 switch (CE->getValue()) {
4895 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004896 return Error(E,
4897 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4898 case 16: Align = 2; break;
4899 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004900 case 64: Align = 8; break;
4901 case 128: Align = 16; break;
4902 case 256: Align = 32; break;
4903 }
4904
4905 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004906 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004907 return Error(Parser.getTok().getLoc(), "']' expected");
4908 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004909 Parser.Lex(); // Eat right bracket token.
4910
4911 // Don't worry about range checking the value here. That's handled by
4912 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004913 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004914 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004915 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004916
4917 // If there's a pre-indexing writeback marker, '!', just add it as a token
4918 // operand.
4919 if (Parser.getTok().is(AsmToken::Exclaim)) {
4920 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4921 Parser.Lex(); // Eat the '!'.
4922 }
4923
4924 return false;
4925 }
4926
4927 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004928 // offset. Be friendly and also accept a plain integer (without a leading
4929 // hash) for gas compatibility.
4930 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004931 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004932 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004933 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004934 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004935 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004936
Owen Anderson967674d2011-08-29 19:36:44 +00004937 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004938 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004939 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004940 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004941
4942 // The expression has to be a constant. Memory references with relocations
4943 // don't come through here, as they use the <label> forms of the relevant
4944 // instructions.
4945 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4946 if (!CE)
4947 return Error (E, "constant expression expected");
4948
Owen Anderson967674d2011-08-29 19:36:44 +00004949 // If the constant was #-0, represent it as INT32_MIN.
4950 int32_t Val = CE->getValue();
4951 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00004952 CE = MCConstantExpr::create(INT32_MIN, getContext());
Owen Anderson967674d2011-08-29 19:36:44 +00004953
Jim Grosbachd3595712011-08-03 23:50:40 +00004954 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004955 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004956 return Error(Parser.getTok().getLoc(), "']' expected");
4957 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004958 Parser.Lex(); // Eat right bracket token.
4959
4960 // Don't worry about range checking the value here. That's handled by
4961 // the is*() predicates.
4962 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004963 ARM_AM::no_shift, 0, 0,
4964 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004965
4966 // If there's a pre-indexing writeback marker, '!', just add it as a token
4967 // operand.
4968 if (Parser.getTok().is(AsmToken::Exclaim)) {
4969 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4970 Parser.Lex(); // Eat the '!'.
4971 }
4972
4973 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004974 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004975
4976 // The register offset is optionally preceded by a '+' or '-'
4977 bool isNegative = false;
4978 if (Parser.getTok().is(AsmToken::Minus)) {
4979 isNegative = true;
4980 Parser.Lex(); // Eat the '-'.
4981 } else if (Parser.getTok().is(AsmToken::Plus)) {
4982 // Nothing to do.
4983 Parser.Lex(); // Eat the '+'.
4984 }
4985
4986 E = Parser.getTok().getLoc();
4987 int OffsetRegNum = tryParseRegister();
4988 if (OffsetRegNum == -1)
4989 return Error(E, "register expected");
4990
4991 // If there's a shift operator, handle it.
4992 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004993 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004994 if (Parser.getTok().is(AsmToken::Comma)) {
4995 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004996 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004997 return true;
4998 }
4999
5000 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00005001 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00005002 return Error(Parser.getTok().getLoc(), "']' expected");
5003 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00005004 Parser.Lex(); // Eat right bracket token.
5005
Craig Topper062a2ba2014-04-25 05:30:21 +00005006 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00005007 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00005008 S, E));
5009
Jim Grosbachc320c852011-08-05 21:28:30 +00005010 // If there's a pre-indexing writeback marker, '!', just add it as a token
5011 // operand.
5012 if (Parser.getTok().is(AsmToken::Exclaim)) {
5013 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
5014 Parser.Lex(); // Eat the '!'.
5015 }
Jim Grosbachd3595712011-08-03 23:50:40 +00005016
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005017 return false;
5018}
5019
Jim Grosbachd3595712011-08-03 23:50:40 +00005020/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005021/// ( lsl | lsr | asr | ror ) , # shift_amount
5022/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00005023/// return true if it parses a shift otherwise it returns false.
5024bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
5025 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005026 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00005027 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00005028 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005029 if (Tok.isNot(AsmToken::Identifier))
5030 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00005031 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00005032 if (ShiftName == "lsl" || ShiftName == "LSL" ||
5033 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005034 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005035 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005036 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005037 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005038 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005039 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005040 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005041 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00005042 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005043 else
Jim Grosbachd3595712011-08-03 23:50:40 +00005044 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00005045 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005046
Jim Grosbachd3595712011-08-03 23:50:40 +00005047 // rrx stands alone.
5048 Amount = 0;
5049 if (St != ARM_AM::rrx) {
5050 Loc = Parser.getTok().getLoc();
5051 // A '#' and a shift amount.
5052 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005053 if (HashTok.isNot(AsmToken::Hash) &&
5054 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00005055 return Error(HashTok.getLoc(), "'#' expected");
5056 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005057
Jim Grosbachd3595712011-08-03 23:50:40 +00005058 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005059 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00005060 return true;
5061 // Range check the immediate.
5062 // lsl, ror: 0 <= imm <= 31
5063 // lsr, asr: 0 <= imm <= 32
5064 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
5065 if (!CE)
5066 return Error(Loc, "shift amount must be an immediate");
5067 int64_t Imm = CE->getValue();
5068 if (Imm < 0 ||
5069 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
5070 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
5071 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00005072 // If <ShiftTy> #0, turn it into a no_shift.
5073 if (Imm == 0)
5074 St = ARM_AM::lsl;
5075 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
5076 if (Imm == 32)
5077 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00005078 Amount = Imm;
5079 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005080
5081 return false;
5082}
5083
Jim Grosbache7fbce72011-10-03 23:38:36 +00005084/// parseFPImm - A floating point immediate expression operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005085ARMAsmParser::OperandMatchResultTy
5086ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005087 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005088 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005089 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005090 // integer only.
5091 //
5092 // This routine still creates a generic Immediate operand, containing
5093 // a bitcast of the 64-bit floating point value. The various operands
5094 // that accept floats can check whether the value is valid for them
5095 // via the standard is*() predicates.
5096
Jim Grosbache7fbce72011-10-03 23:38:36 +00005097 SMLoc S = Parser.getTok().getLoc();
5098
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005099 if (Parser.getTok().isNot(AsmToken::Hash) &&
5100 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00005101 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00005102
5103 // Disambiguate the VMOV forms that can accept an FP immediate.
5104 // vmov.f32 <sreg>, #imm
5105 // vmov.f64 <dreg>, #imm
5106 // vmov.f32 <dreg>, #imm @ vector f32x2
5107 // vmov.f32 <qreg>, #imm @ vector f32x4
5108 //
5109 // There are also the NEON VMOV instructions which expect an
5110 // integer constant. Make sure we don't try to parse an FPImm
5111 // for these:
5112 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00005113 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
5114 bool isVmovf = TyOp.isToken() &&
Oliver Stannard65b85382016-01-25 10:26:26 +00005115 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64" ||
5116 TyOp.getToken() == ".f16");
David Blaikie960ea3f2014-06-08 16:18:35 +00005117 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
5118 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
5119 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00005120 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00005121 return MatchOperand_NoMatch;
5122
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00005123 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00005124
5125 // Handle negation, as that still comes through as a separate token.
5126 bool isNegative = false;
5127 if (Parser.getTok().is(AsmToken::Minus)) {
5128 isNegative = true;
5129 Parser.Lex();
5130 }
5131 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00005132 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00005133 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005134 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00005135 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
5136 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005137 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00005138 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005139 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005140 MCConstantExpr::create(IntVal, getContext()),
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005141 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005142 return MatchOperand_Success;
5143 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005144 // Also handle plain integers. Instructions which allow floating point
5145 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005146 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005147 int64_t Val = Tok.getIntVal();
5148 Parser.Lex(); // Eat the token.
5149 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005150 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005151 return MatchOperand_ParseFail;
5152 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005153 float RealVal = ARM_AM::getFPImmFloat(Val);
5154 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5155
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005156 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005157 MCConstantExpr::create(Val, getContext()), S,
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005158 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005159 return MatchOperand_Success;
5160 }
5161
Jim Grosbach235c8d22012-01-19 02:47:30 +00005162 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005163 return MatchOperand_ParseFail;
5164}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005165
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005166/// Parse a arm instruction operand. For now this parses the operand regardless
5167/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005168bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005169 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005170 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005171
5172 // Check if the current operand has a custom associated parser, if so, try to
5173 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005174 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5175 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005176 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005177 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5178 // there was a match, but an error occurred, in which case, just return that
5179 // the operand parsing failed.
5180 if (ResTy == MatchOperand_ParseFail)
5181 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005182
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005183 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005184 default:
5185 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005186 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005187 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005188 // If we've seen a branch mnemonic, the next operand must be a label. This
5189 // is true even if the label is a register name. So "br r1" means branch to
5190 // label "r1".
5191 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5192 if (!ExpectLabel) {
5193 if (!tryParseRegisterWithWriteBack(Operands))
5194 return false;
5195 int Res = tryParseShiftRegister(Operands);
5196 if (Res == 0) // success
5197 return false;
5198 else if (Res == -1) // irrecoverable error
5199 return true;
5200 // If this is VMRS, check for the apsr_nzcv operand.
5201 if (Mnemonic == "vmrs" &&
5202 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5203 S = Parser.getTok().getLoc();
5204 Parser.Lex();
5205 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5206 return false;
5207 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005208 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005209
5210 // Fall though for the Identifier case that is not a register or a
5211 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00005212 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005213 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005214 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005215 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005216 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005217 // This was not a register so parse other operands that start with an
5218 // identifier (like labels) as expressions and create them as immediates.
5219 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005220 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005221 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005222 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005223 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005224 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5225 return false;
5226 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005227 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005228 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005229 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005230 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005231 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005232 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005233 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005234 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005235 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005236
5237 if (Parser.getTok().isNot(AsmToken::Colon)) {
5238 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5239 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005240 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005241 return true;
5242 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5243 if (CE) {
5244 int32_t Val = CE->getValue();
5245 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00005246 ImmVal = MCConstantExpr::create(INT32_MIN, getContext());
Jim Grosbach003607f2012-04-16 21:18:46 +00005247 }
5248 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5249 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005250
5251 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005252 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005253 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5254 if (Parser.getTok().is(AsmToken::Exclaim)) {
5255 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5256 Parser.getTok().getLoc()));
5257 Parser.Lex(); // Eat exclaim token
5258 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005259 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005260 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005261 // w/ a ':' after the '#', it's just like a plain ':'.
5262 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00005263 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005264 case AsmToken::Colon: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005265 S = Parser.getTok().getLoc();
Jason W Kim1f7bc072011-01-11 23:53:41 +00005266 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005267 // FIXME: Check it's an expression prefix,
5268 // e.g. (FOO - :lower16:BAR) isn't legal.
5269 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005270 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005271 return true;
5272
Evan Cheng965b3c72011-01-13 07:58:56 +00005273 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005274 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005275 return true;
5276
Jim Grosbach13760bd2015-05-30 01:25:56 +00005277 const MCExpr *ExprVal = ARMMCExpr::create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005278 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005279 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005280 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005281 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005282 }
David Peixottoe407d092013-12-19 18:12:36 +00005283 case AsmToken::Equal: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005284 S = Parser.getTok().getLoc();
David Peixottoe407d092013-12-19 18:12:36 +00005285 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
Oliver Stannard9327a752015-11-16 16:25:47 +00005286 return Error(S, "unexpected token in operand");
David Peixottoe407d092013-12-19 18:12:36 +00005287 Parser.Lex(); // Eat '='
5288 const MCExpr *SubExprVal;
5289 if (getParser().parseExpression(SubExprVal))
5290 return true;
5291 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Renato Golin3f126132016-05-12 21:22:31 +00005292 Operands.push_back(ARMOperand::CreateConstantPoolImm(SubExprVal, S, E));
David Peixottoe407d092013-12-19 18:12:36 +00005293 return false;
5294 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005295 }
5296}
5297
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005298// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005299// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005300bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005301 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005302 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005303
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005304 // consume an optional '#' (GNU compatibility)
5305 if (getLexer().is(AsmToken::Hash))
5306 Parser.Lex();
5307
Jason W Kim1f7bc072011-01-11 23:53:41 +00005308 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005309 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005310 Parser.Lex(); // Eat ':'
5311
5312 if (getLexer().isNot(AsmToken::Identifier)) {
5313 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5314 return true;
5315 }
5316
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005317 enum {
5318 COFF = (1 << MCObjectFileInfo::IsCOFF),
5319 ELF = (1 << MCObjectFileInfo::IsELF),
5320 MACHO = (1 << MCObjectFileInfo::IsMachO)
5321 };
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005322 static const struct PrefixEntry {
5323 const char *Spelling;
5324 ARMMCExpr::VariantKind VariantKind;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005325 uint8_t SupportedFormats;
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005326 } PrefixEntries[] = {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005327 { "lower16", ARMMCExpr::VK_ARM_LO16, COFF | ELF | MACHO },
5328 { "upper16", ARMMCExpr::VK_ARM_HI16, COFF | ELF | MACHO },
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005329 };
5330
Jason W Kim1f7bc072011-01-11 23:53:41 +00005331 StringRef IDVal = Parser.getTok().getIdentifier();
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005332
5333 const auto &Prefix =
5334 std::find_if(std::begin(PrefixEntries), std::end(PrefixEntries),
5335 [&IDVal](const PrefixEntry &PE) {
5336 return PE.Spelling == IDVal;
5337 });
5338 if (Prefix == std::end(PrefixEntries)) {
Jason W Kim1f7bc072011-01-11 23:53:41 +00005339 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5340 return true;
5341 }
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005342
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005343 uint8_t CurrentFormat;
5344 switch (getContext().getObjectFileInfo()->getObjectFileType()) {
5345 case MCObjectFileInfo::IsMachO:
5346 CurrentFormat = MACHO;
5347 break;
5348 case MCObjectFileInfo::IsELF:
5349 CurrentFormat = ELF;
5350 break;
5351 case MCObjectFileInfo::IsCOFF:
5352 CurrentFormat = COFF;
5353 break;
5354 }
5355
5356 if (~Prefix->SupportedFormats & CurrentFormat) {
5357 Error(Parser.getTok().getLoc(),
5358 "cannot represent relocation in the current file format");
5359 return true;
5360 }
5361
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005362 RefKind = Prefix->VariantKind;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005363 Parser.Lex();
5364
5365 if (getLexer().isNot(AsmToken::Colon)) {
5366 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5367 return true;
5368 }
5369 Parser.Lex(); // Eat the last ':'
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005370
Jason W Kim1f7bc072011-01-11 23:53:41 +00005371 return false;
5372}
5373
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005374/// \brief Given a mnemonic, split out possible predication code and carry
5375/// setting letters to form a canonical mnemonic and flags.
5376//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005377// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005378// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005379StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005380 unsigned &PredicationCode,
5381 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005382 unsigned &ProcessorIMod,
5383 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005384 PredicationCode = ARMCC::AL;
5385 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005386 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005387
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005388 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005389 //
5390 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005391 if ((Mnemonic == "movs" && isThumb()) ||
5392 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5393 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5394 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5395 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005396 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005397 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5398 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005399 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005400 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005401 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5402 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005403 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
Bradley Smithfed3e4a2016-01-25 11:24:47 +00005404 Mnemonic.startswith("vsel") || Mnemonic == "vins" || Mnemonic == "vmovx" ||
5405 Mnemonic == "bxns" || Mnemonic == "blxns")
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005406 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005407
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005408 // First, split out any predication code. Ignore mnemonics we know aren't
5409 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005410 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005411 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005412 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005413 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005414 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5415 .Case("eq", ARMCC::EQ)
5416 .Case("ne", ARMCC::NE)
5417 .Case("hs", ARMCC::HS)
5418 .Case("cs", ARMCC::HS)
5419 .Case("lo", ARMCC::LO)
5420 .Case("cc", ARMCC::LO)
5421 .Case("mi", ARMCC::MI)
5422 .Case("pl", ARMCC::PL)
5423 .Case("vs", ARMCC::VS)
5424 .Case("vc", ARMCC::VC)
5425 .Case("hi", ARMCC::HI)
5426 .Case("ls", ARMCC::LS)
5427 .Case("ge", ARMCC::GE)
5428 .Case("lt", ARMCC::LT)
5429 .Case("gt", ARMCC::GT)
5430 .Case("le", ARMCC::LE)
5431 .Case("al", ARMCC::AL)
5432 .Default(~0U);
5433 if (CC != ~0U) {
5434 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5435 PredicationCode = CC;
5436 }
Bill Wendling193961b2010-10-29 23:50:21 +00005437 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005438
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005439 // Next, determine if we have a carry setting bit. We explicitly ignore all
5440 // the instructions we know end in 's'.
5441 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005442 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005443 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5444 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5445 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005446 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005447 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005448 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005449 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005450 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Oliver Stannard8de5f242016-06-07 14:58:48 +00005451 Mnemonic == "bxns" || Mnemonic == "blxns" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005452 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005453 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5454 CarrySetting = true;
5455 }
5456
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005457 // The "cps" instruction can have a interrupt mode operand which is glued into
5458 // the mnemonic. Check if this is the case, split it and parse the imod op
5459 if (Mnemonic.startswith("cps")) {
5460 // Split out any imod code.
5461 unsigned IMod =
5462 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5463 .Case("ie", ARM_PROC::IE)
5464 .Case("id", ARM_PROC::ID)
5465 .Default(~0U);
5466 if (IMod != ~0U) {
5467 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5468 ProcessorIMod = IMod;
5469 }
5470 }
5471
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005472 // The "it" instruction has the condition mask on the end of the mnemonic.
5473 if (Mnemonic.startswith("it")) {
5474 ITMask = Mnemonic.slice(2, Mnemonic.size());
5475 Mnemonic = Mnemonic.slice(0, 2);
5476 }
5477
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005478 return Mnemonic;
5479}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005480
5481/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5482/// inclusion of carry set or predication code operands.
5483//
5484// FIXME: It would be nice to autogen this.
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005485void ARMAsmParser::getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5486 bool &CanAcceptCarrySet,
5487 bool &CanAcceptPredicationCode) {
5488 CanAcceptCarrySet =
5489 Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005490 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005491 Mnemonic == "add" || Mnemonic == "adc" || Mnemonic == "mul" ||
5492 Mnemonic == "bic" || Mnemonic == "asr" || Mnemonic == "orr" ||
5493 Mnemonic == "mvn" || Mnemonic == "rsb" || Mnemonic == "rsc" ||
5494 Mnemonic == "orn" || Mnemonic == "sbc" || Mnemonic == "eor" ||
5495 Mnemonic == "neg" || Mnemonic == "vfm" || Mnemonic == "vfnm" ||
5496 (!isThumb() &&
5497 (Mnemonic == "smull" || Mnemonic == "mov" || Mnemonic == "mla" ||
5498 Mnemonic == "smlal" || Mnemonic == "umlal" || Mnemonic == "umull"));
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005499
Tim Northover2c45a382013-06-26 16:52:40 +00005500 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005501 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005502 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5503 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005504 Mnemonic.startswith("vsel") || Mnemonic == "vmaxnm" ||
5505 Mnemonic == "vminnm" || Mnemonic == "vcvta" || Mnemonic == "vcvtn" ||
5506 Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || Mnemonic == "vrinta" ||
5507 Mnemonic == "vrintn" || Mnemonic == "vrintp" || Mnemonic == "vrintm" ||
Vladimir Sukharev0e0f8d22015-04-16 11:34:25 +00005508 Mnemonic.startswith("aes") || Mnemonic == "hvc" || Mnemonic == "setpan" ||
Amara Emerson33089092013-09-19 11:59:01 +00005509 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
Oliver Stannard65b85382016-01-25 10:26:26 +00005510 (FullInst.startswith("vmull") && FullInst.endswith(".p64")) ||
5511 Mnemonic == "vmovx" || Mnemonic == "vins") {
Tim Northover2c45a382013-06-26 16:52:40 +00005512 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005513 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005514 } else if (!isThumb()) {
5515 // Some instructions are only predicable in Thumb mode
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005516 CanAcceptPredicationCode =
5517 Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
Tim Northover2c45a382013-06-26 16:52:40 +00005518 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5519 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5520 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005521 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && Mnemonic != "stc2" &&
5522 Mnemonic != "stc2l" && !Mnemonic.startswith("rfe") &&
5523 !Mnemonic.startswith("srs");
Tim Northover2c45a382013-06-26 16:52:40 +00005524 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005525 if (hasV6MOps())
5526 CanAcceptPredicationCode = Mnemonic != "movs";
5527 else
5528 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005529 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005530 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005531}
5532
Scott Douglass47a3fce2015-07-09 14:13:41 +00005533// \brief Some Thumb instructions have two operand forms that are not
Scott Douglass8c7803f2015-07-09 14:13:34 +00005534// available as three operand, convert to two operand form if possible.
5535//
5536// FIXME: We would really like to be able to tablegen'erate this.
5537void ARMAsmParser::tryConvertingToTwoOperandForm(StringRef Mnemonic,
5538 bool CarrySetting,
5539 OperandVector &Operands) {
Scott Douglass47a3fce2015-07-09 14:13:41 +00005540 if (Operands.size() != 6)
Scott Douglass8c7803f2015-07-09 14:13:34 +00005541 return;
5542
Scott Douglass039f7682015-07-13 15:31:33 +00005543 const auto &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5544 auto &Op4 = static_cast<ARMOperand &>(*Operands[4]);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005545 if (!Op3.isReg() || !Op4.isReg())
5546 return;
5547
Scott Douglass039f7682015-07-13 15:31:33 +00005548 auto Op3Reg = Op3.getReg();
5549 auto Op4Reg = Op4.getReg();
5550
Scott Douglass47a3fce2015-07-09 14:13:41 +00005551 // For most Thumb2 cases we just generate the 3 operand form and reduce
Scott Douglassd9d8d262015-07-13 15:31:40 +00005552 // it in processInstruction(), but the 3 operand form of ADD (t2ADDrr)
5553 // won't accept SP or PC so we do the transformation here taking care
5554 // with immediate range in the 'add sp, sp #imm' case.
Scott Douglass039f7682015-07-13 15:31:33 +00005555 auto &Op5 = static_cast<ARMOperand &>(*Operands[5]);
Scott Douglass47a3fce2015-07-09 14:13:41 +00005556 if (isThumbTwo()) {
Scott Douglassd9d8d262015-07-13 15:31:40 +00005557 if (Mnemonic != "add")
5558 return;
5559 bool TryTransform = Op3Reg == ARM::PC || Op4Reg == ARM::PC ||
5560 (Op5.isReg() && Op5.getReg() == ARM::PC);
5561 if (!TryTransform) {
5562 TryTransform = (Op3Reg == ARM::SP || Op4Reg == ARM::SP ||
5563 (Op5.isReg() && Op5.getReg() == ARM::SP)) &&
5564 !(Op3Reg == ARM::SP && Op4Reg == ARM::SP &&
5565 Op5.isImm() && !Op5.isImm0_508s4());
5566 }
5567 if (!TryTransform)
Scott Douglass47a3fce2015-07-09 14:13:41 +00005568 return;
5569 } else if (!isThumbOne())
5570 return;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005571
5572 if (!(Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5573 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5574 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5575 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic"))
5576 return;
5577
5578 // If first 2 operands of a 3 operand instruction are the same
5579 // then transform to 2 operand version of the same instruction
5580 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
Scott Douglass039f7682015-07-13 15:31:33 +00005581 bool Transform = Op3Reg == Op4Reg;
Scott Douglass8143bc22015-07-09 14:13:55 +00005582
5583 // For communtative operations, we might be able to transform if we swap
5584 // Op4 and Op5. The 'ADD Rdm, SP, Rdm' form is already handled specially
5585 // as tADDrsp.
5586 const ARMOperand *LastOp = &Op5;
5587 bool Swap = false;
Scott Douglass039f7682015-07-13 15:31:33 +00005588 if (!Transform && Op5.isReg() && Op3Reg == Op5.getReg() &&
5589 ((Mnemonic == "add" && Op4Reg != ARM::SP) ||
Scott Douglass8143bc22015-07-09 14:13:55 +00005590 Mnemonic == "and" || Mnemonic == "eor" ||
5591 Mnemonic == "adc" || Mnemonic == "orr")) {
5592 Swap = true;
5593 LastOp = &Op4;
5594 Transform = true;
5595 }
5596
Scott Douglass8c7803f2015-07-09 14:13:34 +00005597 // If both registers are the same then remove one of them from
5598 // the operand list, with certain exceptions.
5599 if (Transform) {
5600 // Don't transform 'adds Rd, Rd, Rm' or 'sub{s} Rd, Rd, Rm' because the
5601 // 2 operand forms don't exist.
5602 if (((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub") &&
Scott Douglass8143bc22015-07-09 14:13:55 +00005603 LastOp->isReg())
Scott Douglass8c7803f2015-07-09 14:13:34 +00005604 Transform = false;
Scott Douglass2740a632015-07-09 14:13:48 +00005605
5606 // Don't transform 'add/sub{s} Rd, Rd, #imm' if the immediate fits into
5607 // 3-bits because the ARMARM says not to.
Scott Douglass8143bc22015-07-09 14:13:55 +00005608 if ((Mnemonic == "add" || Mnemonic == "sub") && LastOp->isImm0_7())
Scott Douglass2740a632015-07-09 14:13:48 +00005609 Transform = false;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005610 }
5611
Scott Douglass8143bc22015-07-09 14:13:55 +00005612 if (Transform) {
5613 if (Swap)
5614 std::swap(Op4, Op5);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005615 Operands.erase(Operands.begin() + 3);
Scott Douglass8143bc22015-07-09 14:13:55 +00005616 }
Scott Douglass8c7803f2015-07-09 14:13:34 +00005617}
5618
Jim Grosbach7283da92011-08-16 21:12:37 +00005619bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005620 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005621 // FIXME: This is all horribly hacky. We really need a better way to deal
5622 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005623
5624 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5625 // another does not. Specifically, the MOVW instruction does not. So we
5626 // special case it here and remove the defaulted (non-setting) cc_out
5627 // operand if that's the instruction we're trying to match.
5628 //
5629 // We do this as post-processing of the explicit operands rather than just
5630 // conditionally adding the cc_out in the first place because we need
5631 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005632 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005633 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005634 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5635 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005636 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005637
5638 // Register-register 'add' for thumb does not have a cc_out operand
5639 // when there are only two register operands.
5640 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005641 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5642 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5643 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005644 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005645 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005646 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5647 // have to check the immediate range here since Thumb2 has a variant
5648 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005649 if (((isThumb() && Mnemonic == "add") ||
5650 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005651 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5652 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5653 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5654 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5655 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5656 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005657 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005658 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5659 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005660 // selecting via the generic "add" mnemonic, so to know that we
5661 // should remove the cc_out operand, we have to explicitly check that
5662 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005663 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005664 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5665 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5666 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005667 // Nest conditions rather than one big 'if' statement for readability.
5668 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005669 // If both registers are low, we're in an IT block, and the immediate is
5670 // in range, we should use encoding T1 instead, which has a cc_out.
5671 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005672 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5673 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5674 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005675 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005676 // Check against T3. If the second register is the PC, this is an
5677 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005678 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5679 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005680 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005681
5682 // Otherwise, we use encoding T4, which does not have a cc_out
5683 // operand.
5684 return true;
5685 }
5686
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005687 // The thumb2 multiply instruction doesn't have a CCOut register, so
5688 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5689 // use the 16-bit encoding or not.
5690 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005691 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5692 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5693 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5694 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005695 // If the registers aren't low regs, the destination reg isn't the
5696 // same as one of the source regs, or the cc_out operand is zero
5697 // outside of an IT block, we have to use the 32-bit encoding, so
5698 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005699 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5700 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5701 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5702 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5703 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5704 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5705 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005706 return true;
5707
Jim Grosbachefa7e952011-11-15 19:55:16 +00005708 // Also check the 'mul' syntax variant that doesn't specify an explicit
5709 // destination register.
5710 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005711 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5712 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5713 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005714 // If the registers aren't low regs or the cc_out operand is zero
5715 // outside of an IT block, we have to use the 32-bit encoding, so
5716 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005717 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5718 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005719 !inITBlock()))
5720 return true;
5721
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005722
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005723
Jim Grosbach4b701af2011-08-24 21:42:27 +00005724 // Register-register 'add/sub' for thumb does not have a cc_out operand
5725 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5726 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5727 // right, this will result in better diagnostics (which operand is off)
5728 // anyway.
5729 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5730 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005731 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5732 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5733 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5734 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005735 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005736 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005737 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005738
Jim Grosbach7283da92011-08-16 21:12:37 +00005739 return false;
5740}
5741
David Blaikie960ea3f2014-06-08 16:18:35 +00005742bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5743 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005744 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5745 unsigned RegIdx = 3;
5746 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005747 (static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32" ||
5748 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f16")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005749 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005750 (static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32" ||
5751 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f16"))
Joey Goulye8602552013-07-19 16:34:16 +00005752 RegIdx = 4;
5753
David Blaikie960ea3f2014-06-08 16:18:35 +00005754 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5755 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5756 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5757 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5758 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005759 return true;
5760 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005761 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005762}
5763
Jim Grosbach12952fe2011-11-11 23:08:10 +00005764static bool isDataTypeToken(StringRef Tok) {
5765 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5766 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5767 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5768 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5769 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5770 Tok == ".f" || Tok == ".d";
5771}
5772
5773// FIXME: This bit should probably be handled via an explicit match class
5774// in the .td files that matches the suffix instead of having it be
5775// a literal string token the way it is now.
5776static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5777 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5778}
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005779static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005780 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005781
5782static bool RequiresVFPRegListValidation(StringRef Inst,
5783 bool &AcceptSinglePrecisionOnly,
5784 bool &AcceptDoublePrecisionOnly) {
5785 if (Inst.size() < 7)
5786 return false;
5787
5788 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5789 StringRef AddressingMode = Inst.substr(4, 2);
5790 if (AddressingMode == "ia" || AddressingMode == "db" ||
5791 AddressingMode == "ea" || AddressingMode == "fd") {
5792 AcceptSinglePrecisionOnly = Inst[6] == 's';
5793 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5794 return true;
5795 }
5796 }
5797
5798 return false;
5799}
5800
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005801/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005802bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005803 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005804 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005805 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005806 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005807 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005808 bool AcceptDoublePrecisionOnly;
5809 RequireVFPRegisterListCheck =
5810 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5811 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005812
Jim Grosbach8be2f652011-12-09 23:34:09 +00005813 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005814 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005815 // The generic tblgen'erated code does this later, at the start of
5816 // MatchInstructionImpl(), but that's too late for aliases that include
5817 // any sort of suffix.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005818 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005819 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5820 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005821
Jim Grosbachab5830e2011-12-14 02:16:11 +00005822 // First check for the ARM-specific .req directive.
5823 if (Parser.getTok().is(AsmToken::Identifier) &&
5824 Parser.getTok().getIdentifier() == ".req") {
5825 parseDirectiveReq(Name, NameLoc);
5826 // We always return 'error' for this, as we're done with this
5827 // statement and don't need to match the 'instruction."
5828 return true;
5829 }
5830
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005831 // Create the leading tokens for the mnemonic, split by '.' characters.
5832 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005833 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005834
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005835 // Split out the predication code and carry setting flag from the mnemonic.
5836 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005837 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005838 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005839 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005840 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005841 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005842
Jim Grosbach1c171b12011-08-25 17:23:55 +00005843 // In Thumb1, only the branch (B) instruction can be predicated.
5844 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005845 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005846 return Error(NameLoc, "conditional execution not supported in Thumb1");
5847 }
5848
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005849 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5850
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005851 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5852 // is the mask as it will be for the IT encoding if the conditional
5853 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5854 // where the conditional bit0 is zero, the instruction post-processing
5855 // will adjust the mask accordingly.
5856 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005857 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5858 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005859 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005860 return Error(Loc, "too many conditions on IT instruction");
5861 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005862 unsigned Mask = 8;
5863 for (unsigned i = ITMask.size(); i != 0; --i) {
5864 char pos = ITMask[i - 1];
5865 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005866 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005867 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005868 }
5869 Mask >>= 1;
5870 if (ITMask[i - 1] == 't')
5871 Mask |= 8;
5872 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005873 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005874 }
5875
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005876 // FIXME: This is all a pretty gross hack. We should automatically handle
5877 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005878
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005879 // Next, add the CCOut and ConditionCode operands, if needed.
5880 //
5881 // For mnemonics which can ever incorporate a carry setting bit or predication
5882 // code, our matching model involves us always generating CCOut and
5883 // ConditionCode operands to match the mnemonic "as written" and then we let
5884 // the matcher deal with finding the right instruction or generating an
5885 // appropriate error.
5886 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005887 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005888
Jim Grosbach03a8a162011-07-14 22:04:21 +00005889 // If we had a carry-set on an instruction that can't do that, issue an
5890 // error.
5891 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005892 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005893 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005894 "' can not set flags, but 's' suffix specified");
5895 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005896 // If we had a predication code on an instruction that can't do that, issue an
5897 // error.
5898 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005899 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005900 return Error(NameLoc, "instruction '" + Mnemonic +
5901 "' is not predicable, but condition code specified");
5902 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005903
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005904 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005905 if (CanAcceptCarrySet) {
5906 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005907 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005908 Loc));
5909 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005910
5911 // Add the predication code operand, if necessary.
5912 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005913 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5914 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005915 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005916 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005917 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005918
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005919 // Add the processor imod operand, if necessary.
5920 if (ProcessorIMod) {
5921 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005922 MCConstantExpr::create(ProcessorIMod, getContext()),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005923 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005924 } else if (Mnemonic == "cps" && isMClass()) {
5925 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005926 }
5927
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005928 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005929 while (Next != StringRef::npos) {
5930 Start = Next;
5931 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005932 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005933
Jim Grosbach12952fe2011-11-11 23:08:10 +00005934 // Some NEON instructions have an optional datatype suffix that is
5935 // completely ignored. Check for that.
5936 if (isDataTypeToken(ExtraToken) &&
5937 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5938 continue;
5939
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005940 // For for ARM mode generate an error if the .n qualifier is used.
5941 if (ExtraToken == ".n" && !isThumb()) {
5942 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005943 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005944 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5945 "arm mode");
5946 }
5947
5948 // The .n qualifier is always discarded as that is what the tables
5949 // and matcher expect. In ARM mode the .w qualifier has no effect,
5950 // so discard it to avoid errors that can be caused by the matcher.
5951 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005952 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5953 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5954 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005955 }
5956
5957 // Read the remaining operands.
5958 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005959 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005960 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005961 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005962 return true;
5963 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005964
5965 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005966 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005967
5968 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005969 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005970 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005971 return true;
5972 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005973 }
5974 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005975
Chris Lattnera2a9d162010-09-11 16:18:25 +00005976 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005977 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005978 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005979 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005980 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005981
Chris Lattner91689c12010-09-08 05:10:46 +00005982 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005983
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005984 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005985 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
5986 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
5987 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005988 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00005989 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
5990 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005991 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005992 }
5993
Scott Douglass8c7803f2015-07-09 14:13:34 +00005994 tryConvertingToTwoOperandForm(Mnemonic, CarrySetting, Operands);
5995
Jim Grosbach7283da92011-08-16 21:12:37 +00005996 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5997 // do and don't have a cc_out optional-def operand. With some spot-checks
5998 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005999 // parse and adjust accordingly before actually matching. We shouldn't ever
Eric Christopher572e03a2015-06-19 01:53:21 +00006000 // try to remove a cc_out operand that was explicitly set on the
Jim Grosbach1d3c1372011-09-01 00:28:52 +00006001 // mnemonic, of course (CarrySetting == true). Reason number #317 the
6002 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00006003 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00006004 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00006005
Joey Goulye8602552013-07-19 16:34:16 +00006006 // Some instructions have the same mnemonic, but don't always
6007 // have a predicate. Distinguish them here and delete the
6008 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006009 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00006010 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00006011
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006012 // ARM mode 'blx' need special handling, as the register operand version
6013 // is predicable, but the label operand version is not. So, we can't rely
6014 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00006015 // a k_CondCode operand in the list. If we're trying to match the label
6016 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006017 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006018 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00006019 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00006020
Weiming Zhao8f56f882012-11-16 21:55:34 +00006021 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
6022 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
6023 // a single GPRPair reg operand is used in the .td file to replace the two
6024 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
6025 // expressed as a GPRPair, so we have to manually merge them.
6026 // FIXME: We would really like to be able to tablegen'erate this.
6027 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00006028 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
6029 Mnemonic == "stlexd")) {
6030 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00006031 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006032 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
6033 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00006034
6035 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
6036 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00006037 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
6038 MRC.contains(Op2.getReg())) {
6039 unsigned Reg1 = Op1.getReg();
6040 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00006041 unsigned Rt = MRI->getEncodingValue(Reg1);
6042 unsigned Rt2 = MRI->getEncodingValue(Reg2);
6043
6044 // Rt2 must be Rt + 1 and Rt must be even.
6045 if (Rt + 1 != Rt2 || (Rt & 1)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00006046 Error(Op2.getStartLoc(), isLoad
6047 ? "destination operands must be sequential"
6048 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00006049 return true;
6050 }
6051 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
6052 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00006053 Operands[Idx] =
6054 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
6055 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00006056 }
6057 }
6058
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006059 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006060 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00006061 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
6062 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
6063 if (Op3.isMem()) {
6064 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006065
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006066 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00006067 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006068
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006069 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006070
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006071 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006072
David Blaikie960ea3f2014-06-08 16:18:35 +00006073 Operands.insert(
6074 Operands.begin() + 3,
6075 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006076 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006077 }
6078
Kevin Enderby78f95722013-07-31 21:05:30 +00006079 // FIXME: As said above, this is all a pretty gross hack. This instruction
6080 // does not fit with other "subs" and tblgen.
6081 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
6082 // so the Mnemonic is the original name "subs" and delete the predicate
6083 // operand so it will match the table entry.
6084 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006085 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
6086 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
6087 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
6088 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
6089 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
6090 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00006091 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00006092 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00006093 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00006094}
6095
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006096// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00006097
6098// return 'true' if register list contains non-low GPR registers,
6099// 'false' otherwise. If Reg is in the register list or is HiReg, set
6100// 'containsReg' to true.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006101static bool checkLowRegisterList(const MCInst &Inst, unsigned OpNo,
6102 unsigned Reg, unsigned HiReg,
6103 bool &containsReg) {
Jim Grosbach169b2be2011-08-23 18:13:04 +00006104 containsReg = false;
6105 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
6106 unsigned OpReg = Inst.getOperand(i).getReg();
6107 if (OpReg == Reg)
6108 containsReg = true;
6109 // Anything other than a low register isn't legal here.
6110 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
6111 return true;
6112 }
6113 return false;
6114}
6115
Rafael Espindola5403da42014-12-04 14:10:20 +00006116// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00006117// starting at the indicated operand number.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006118static bool listContainsReg(const MCInst &Inst, unsigned OpNo, unsigned Reg) {
6119 for (unsigned i = OpNo, e = Inst.getNumOperands(); i < e; ++i) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00006120 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00006121 if (OpReg == Reg)
6122 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00006123 }
6124 return false;
6125}
6126
Richard Barton8d519fe2013-09-05 14:14:19 +00006127// Return true if instruction has the interesting property of being
6128// allowed in IT blocks, but not being predicable.
6129static bool instIsBreakpoint(const MCInst &Inst) {
6130 return Inst.getOpcode() == ARM::tBKPT ||
6131 Inst.getOpcode() == ARM::BKPT ||
6132 Inst.getOpcode() == ARM::tHLT ||
6133 Inst.getOpcode() == ARM::HLT;
6134
6135}
6136
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006137bool ARMAsmParser::validatetLDMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006138 const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +00006139 unsigned ListNo, bool IsARPop) {
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006140 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6141 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6142
6143 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6144 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
6145 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6146
Jyoti Allur5a139142015-01-14 10:48:16 +00006147 if (!IsARPop && ListContainsSP)
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006148 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6149 "SP may not be in the register list");
6150 else if (ListContainsPC && ListContainsLR)
6151 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6152 "PC and LR may not be in the register list simultaneously");
6153 else if (inITBlock() && !lastInITBlock() && ListContainsPC)
6154 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6155 "instruction must be outside of IT block or the last "
6156 "instruction in an IT block");
6157 return false;
6158}
6159
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006160bool ARMAsmParser::validatetSTMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006161 const OperandVector &Operands,
6162 unsigned ListNo) {
6163 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6164 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6165
6166 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6167 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6168
6169 if (ListContainsSP && ListContainsPC)
6170 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6171 "SP and PC may not be in the register list");
6172 else if (ListContainsSP)
6173 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6174 "SP may not be in the register list");
6175 else if (ListContainsPC)
6176 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6177 "PC may not be in the register list");
6178 return false;
6179}
6180
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006181// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006182bool ARMAsmParser::validateInstruction(MCInst &Inst,
6183 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006184 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006185 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006186
Jim Grosbached16ec42011-08-29 22:24:09 +00006187 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006188 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006189 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006190 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006191 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006192 if (ITState.FirstCond)
6193 ITState.FirstCond = false;
6194 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00006195 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006196 // The instruction must be predicable.
6197 if (!MCID.isPredicable())
6198 return Error(Loc, "instructions in IT block must be predicable");
6199 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00006200 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00006201 ARMCC::getOppositeCondition(ITState.Cond);
6202 if (Cond != ITCond) {
6203 // Find the condition code Operand to get its SMLoc information.
6204 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006205 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006206 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006207 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006208 return Error(CondLoc, "incorrect condition in IT block; got '" +
6209 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6210 "', but expected '" +
6211 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
6212 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006213 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006214 } else if (isThumbTwo() && MCID.isPredicable() &&
6215 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006216 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
6217 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00006218 return Error(Loc, "predicated instructions must be in IT block");
6219
Tilmann Scheller255722b2013-09-30 16:11:48 +00006220 const unsigned Opcode = Inst.getOpcode();
6221 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006222 case ARM::LDRD:
6223 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006224 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006225 const unsigned RtReg = Inst.getOperand(0).getReg();
6226
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006227 // Rt can't be R14.
6228 if (RtReg == ARM::LR)
6229 return Error(Operands[3]->getStartLoc(),
6230 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006231
6232 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006233 // Rt must be even-numbered.
6234 if ((Rt & 1) == 1)
6235 return Error(Operands[3]->getStartLoc(),
6236 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006237
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006238 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006239 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006240 if (Rt2 != Rt + 1)
6241 return Error(Operands[3]->getStartLoc(),
6242 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006243
6244 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6245 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6246 // For addressing modes with writeback, the base register needs to be
6247 // different from the destination registers.
6248 if (Rn == Rt || Rn == Rt2)
6249 return Error(Operands[3]->getStartLoc(),
6250 "base register needs to be different from destination "
6251 "registers");
6252 }
6253
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006254 return false;
6255 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006256 case ARM::t2LDRDi8:
6257 case ARM::t2LDRD_PRE:
6258 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006259 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006260 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6261 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6262 if (Rt2 == Rt)
6263 return Error(Operands[3]->getStartLoc(),
6264 "destination operands can't be identical");
6265 return false;
6266 }
Charlie Turner6f13d0c2015-04-15 17:28:23 +00006267 case ARM::t2BXJ: {
6268 const unsigned RmReg = Inst.getOperand(0).getReg();
6269 // Rm = SP is no longer unpredictable in v8-A
6270 if (RmReg == ARM::SP && !hasV8Ops())
6271 return Error(Operands[2]->getStartLoc(),
6272 "r13 (SP) is an unpredictable operand to BXJ");
6273 return false;
6274 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006275 case ARM::STRD: {
6276 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006277 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6278 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006279 if (Rt2 != Rt + 1)
6280 return Error(Operands[3]->getStartLoc(),
6281 "source operands must be sequential");
6282 return false;
6283 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006284 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006285 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006286 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006287 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6288 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006289 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006290 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006291 "source operands must be sequential");
6292 return false;
6293 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006294 case ARM::STR_PRE_IMM:
6295 case ARM::STR_PRE_REG:
6296 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006297 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006298 case ARM::STRH_PRE:
6299 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006300 case ARM::STRB_PRE_IMM:
6301 case ARM::STRB_PRE_REG:
6302 case ARM::STRB_POST_IMM:
6303 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006304 // Rt must be different from Rn.
6305 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6306 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6307
6308 if (Rt == Rn)
6309 return Error(Operands[3]->getStartLoc(),
6310 "source register and base register can't be identical");
6311 return false;
6312 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006313 case ARM::LDR_PRE_IMM:
6314 case ARM::LDR_PRE_REG:
6315 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006316 case ARM::LDR_POST_REG:
6317 case ARM::LDRH_PRE:
6318 case ARM::LDRH_POST:
6319 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006320 case ARM::LDRSH_POST:
6321 case ARM::LDRB_PRE_IMM:
6322 case ARM::LDRB_PRE_REG:
6323 case ARM::LDRB_POST_IMM:
6324 case ARM::LDRB_POST_REG:
6325 case ARM::LDRSB_PRE:
6326 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006327 // Rt must be different from Rn.
6328 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6329 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6330
6331 if (Rt == Rn)
6332 return Error(Operands[3]->getStartLoc(),
6333 "destination register and base register can't be identical");
6334 return false;
6335 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006336 case ARM::SBFX:
6337 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006338 // Width must be in range [1, 32-lsb].
6339 unsigned LSB = Inst.getOperand(2).getImm();
6340 unsigned Widthm1 = Inst.getOperand(3).getImm();
6341 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006342 return Error(Operands[5]->getStartLoc(),
6343 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006344 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006345 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006346 // Notionally handles ARM::tLDMIA_UPD too.
6347 case ARM::tLDMIA: {
6348 // If we're parsing Thumb2, the .w variant is available and handles
6349 // most cases that are normally illegal for a Thumb1 LDM instruction.
6350 // We'll make the transformation in processInstruction() if necessary.
6351 //
6352 // Thumb LDM instructions are writeback iff the base register is not
6353 // in the register list.
6354 unsigned Rn = Inst.getOperand(0).getReg();
6355 bool HasWritebackToken =
6356 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6357 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6358 bool ListContainsBase;
6359 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6360 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6361 "registers must be in range r0-r7");
6362 // If we should have writeback, then there should be a '!' token.
6363 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6364 return Error(Operands[2]->getStartLoc(),
6365 "writeback operator '!' expected");
6366 // If we should not have writeback, there must not be a '!'. This is
6367 // true even for the 32-bit wide encodings.
6368 if (ListContainsBase && HasWritebackToken)
6369 return Error(Operands[3]->getStartLoc(),
6370 "writeback operator '!' not allowed when base register "
6371 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006372
6373 if (validatetLDMRegList(Inst, Operands, 3))
6374 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006375 break;
6376 }
Tim Northover08a86602013-10-22 19:00:39 +00006377 case ARM::LDMIA_UPD:
6378 case ARM::LDMDB_UPD:
6379 case ARM::LDMIB_UPD:
6380 case ARM::LDMDA_UPD:
6381 // ARM variants loading and updating the same register are only officially
6382 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6383 if (!hasV7Ops())
6384 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006385 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6386 return Error(Operands.back()->getStartLoc(),
6387 "writeback register not allowed in register list");
6388 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006389 case ARM::t2LDMIA:
6390 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006391 if (validatetLDMRegList(Inst, Operands, 3))
6392 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006393 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006394 case ARM::t2STMIA:
6395 case ARM::t2STMDB:
6396 if (validatetSTMRegList(Inst, Operands, 3))
6397 return true;
6398 break;
Tim Northover08a86602013-10-22 19:00:39 +00006399 case ARM::t2LDMIA_UPD:
6400 case ARM::t2LDMDB_UPD:
6401 case ARM::t2STMIA_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006402 case ARM::t2STMDB_UPD: {
6403 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6404 return Error(Operands.back()->getStartLoc(),
6405 "writeback register not allowed in register list");
6406
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006407 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006408 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006409 return true;
6410 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006411 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006412 return true;
6413 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006414 break;
6415 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006416 case ARM::sysLDMIA_UPD:
6417 case ARM::sysLDMDA_UPD:
6418 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006419 case ARM::sysLDMIB_UPD:
6420 if (!listContainsReg(Inst, 3, ARM::PC))
6421 return Error(Operands[4]->getStartLoc(),
6422 "writeback register only allowed on system LDM "
6423 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006424 break;
6425 case ARM::sysSTMIA_UPD:
6426 case ARM::sysSTMDA_UPD:
6427 case ARM::sysSTMDB_UPD:
6428 case ARM::sysSTMIB_UPD:
6429 return Error(Operands[2]->getStartLoc(),
6430 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006431 case ARM::tMUL: {
6432 // The second source operand must be the same register as the destination
6433 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006434 //
6435 // In this case, we must directly check the parsed operands because the
6436 // cvtThumbMultiply() function is written in such a way that it guarantees
6437 // this first statement is always true for the new Inst. Essentially, the
6438 // destination is unconditionally copied into the second source operand
6439 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006440 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6441 ((ARMOperand &)*Operands[5]).getReg()) &&
6442 (((ARMOperand &)*Operands[3]).getReg() !=
6443 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006444 return Error(Operands[3]->getStartLoc(),
6445 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006446 }
6447 break;
6448 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006449 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6450 // so only issue a diagnostic for thumb1. The instructions will be
6451 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006452 case ARM::tPOP: {
6453 bool ListContainsBase;
6454 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6455 !isThumbTwo())
6456 return Error(Operands[2]->getStartLoc(),
6457 "registers must be in range r0-r7 or pc");
Jyoti Allur5a139142015-01-14 10:48:16 +00006458 if (validatetLDMRegList(Inst, Operands, 2, !isMClass()))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006459 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006460 break;
6461 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006462 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006463 bool ListContainsBase;
6464 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6465 !isThumbTwo())
6466 return Error(Operands[2]->getStartLoc(),
6467 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006468 if (validatetSTMRegList(Inst, Operands, 2))
6469 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006470 break;
6471 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006472 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006473 bool ListContainsBase, InvalidLowList;
6474 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6475 0, ListContainsBase);
6476 if (InvalidLowList && !isThumbTwo())
6477 return Error(Operands[4]->getStartLoc(),
6478 "registers must be in range r0-r7");
6479
6480 // This would be converted to a 32-bit stm, but that's not valid if the
6481 // writeback register is in the list.
6482 if (InvalidLowList && ListContainsBase)
6483 return Error(Operands[4]->getStartLoc(),
6484 "writeback operator '!' not allowed when base register "
6485 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006486
6487 if (validatetSTMRegList(Inst, Operands, 4))
6488 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006489 break;
6490 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006491 case ARM::tADDrSP: {
6492 // If the non-SP source operand and the destination operand are not the
6493 // same, we need thumb2 (for the wide encoding), or we have an error.
6494 if (!isThumbTwo() &&
6495 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6496 return Error(Operands[4]->getStartLoc(),
6497 "source register must be the same as destination");
6498 }
6499 break;
6500 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006501 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006502 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006503 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006504 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006505 break;
6506 case ARM::t2B: {
6507 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006508 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006509 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006510 break;
6511 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006512 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006513 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006514 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006515 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006516 break;
6517 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006518 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006519 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006520 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006521 break;
6522 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006523 case ARM::MOVi16:
6524 case ARM::t2MOVi16:
6525 case ARM::t2MOVTi16:
6526 {
6527 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6528 // especially when we turn it into a movw and the expression <symbol> does
6529 // not have a :lower16: or :upper16 as part of the expression. We don't
6530 // want the behavior of silently truncating, which can be unexpected and
6531 // lead to bugs that are difficult to find since this is an easy mistake
6532 // to make.
6533 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006534 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6535 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006536 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006537 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006538 if (!E) break;
6539 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6540 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006541 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6542 return Error(
6543 Op.getStartLoc(),
6544 "immediate expression for mov requires :lower16: or :upper16");
6545 break;
6546 }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +00006547 case ARM::HINT:
6548 case ARM::t2HINT: {
6549 if (hasRAS()) {
6550 // ESB is not predicable (pred must be AL)
6551 unsigned Imm8 = Inst.getOperand(0).getImm();
6552 unsigned Pred = Inst.getOperand(1).getImm();
6553 if (Imm8 == 0x10 && Pred != ARMCC::AL)
6554 return Error(Operands[1]->getStartLoc(), "instruction 'esb' is not "
6555 "predicable, but condition "
6556 "code specified");
6557 }
6558 // Without the RAS extension, this behaves as any other unallocated hint.
6559 break;
6560 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006561 }
6562
6563 return false;
6564}
6565
Jim Grosbach1a747242012-01-23 23:45:44 +00006566static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006567 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006568 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006569 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006570 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6571 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6572 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6573 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6574 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6575 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6576 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6577 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6578 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006579
6580 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006581 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6582 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6583 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6584 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6585 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006586
Jim Grosbach1e946a42012-01-24 00:43:12 +00006587 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6588 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6589 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6590 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6591 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006592
Jim Grosbach1e946a42012-01-24 00:43:12 +00006593 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6594 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6595 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6596 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6597 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006598
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006599 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006600 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6601 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6602 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6603 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6604 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6605 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6606 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6607 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6608 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6609 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6610 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6611 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6612 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6613 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6614 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006615
Jim Grosbach1a747242012-01-23 23:45:44 +00006616 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006617 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6618 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6619 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6620 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6621 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6622 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6623 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6624 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6625 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6626 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6627 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6628 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6629 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6630 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6631 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6632 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6633 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6634 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006635
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006636 // VST4LN
6637 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6638 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6639 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6640 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6641 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6642 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6643 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6644 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6645 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6646 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6647 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6648 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6649 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6650 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6651 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6652
Jim Grosbachda70eac2012-01-24 00:58:13 +00006653 // VST4
6654 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6655 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6656 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6657 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6658 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6659 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6660 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6661 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6662 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6663 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6664 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6665 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6666 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6667 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6668 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6669 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6670 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6671 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006672 }
6673}
6674
Jim Grosbach1a747242012-01-23 23:45:44 +00006675static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006676 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006677 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006678 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006679 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6680 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6681 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6682 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6683 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6684 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6685 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6686 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6687 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006688
6689 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006690 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6691 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6692 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6693 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6694 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6695 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6696 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6697 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6698 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6699 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6700 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6701 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6702 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6703 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6704 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006705
Jim Grosbachb78403c2012-01-24 23:47:04 +00006706 // VLD3DUP
6707 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6708 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6709 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6710 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006711 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006712 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6713 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6714 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6715 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6716 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6717 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6718 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6719 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6720 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6721 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6722 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6723 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6724 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6725
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006726 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006727 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6728 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6729 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6730 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6731 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6732 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6733 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6734 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6735 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6736 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6737 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6738 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6739 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6740 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6741 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006742
6743 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006744 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6745 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6746 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6747 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6748 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6749 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6750 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6751 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6752 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6753 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6754 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6755 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6756 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6757 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6758 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6759 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6760 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6761 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006762
Jim Grosbach14952a02012-01-24 18:37:25 +00006763 // VLD4LN
6764 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6765 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6766 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006767 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006768 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6769 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6770 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6771 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6772 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6773 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6774 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6775 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6776 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6777 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6778 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6779
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006780 // VLD4DUP
6781 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6782 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6783 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6784 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6785 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6786 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6787 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6788 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6789 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6790 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6791 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6792 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6793 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6794 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6795 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6796 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6797 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6798 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6799
Jim Grosbached561fc2012-01-24 00:43:17 +00006800 // VLD4
6801 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6802 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6803 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6804 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6805 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6806 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6807 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6808 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6809 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6810 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6811 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6812 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6813 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6814 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6815 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6816 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6817 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6818 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006819 }
6820}
6821
David Blaikie960ea3f2014-06-08 16:18:35 +00006822bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006823 const OperandVector &Operands,
6824 MCStreamer &Out) {
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006825 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006826 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6827 case ARM::LDRT_POST:
6828 case ARM::LDRBT_POST: {
6829 const unsigned Opcode =
6830 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6831 : ARM::LDRBT_POST_IMM;
6832 MCInst TmpInst;
6833 TmpInst.setOpcode(Opcode);
6834 TmpInst.addOperand(Inst.getOperand(0));
6835 TmpInst.addOperand(Inst.getOperand(1));
6836 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006837 TmpInst.addOperand(MCOperand::createReg(0));
6838 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006839 TmpInst.addOperand(Inst.getOperand(2));
6840 TmpInst.addOperand(Inst.getOperand(3));
6841 Inst = TmpInst;
6842 return true;
6843 }
6844 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6845 case ARM::STRT_POST:
6846 case ARM::STRBT_POST: {
6847 const unsigned Opcode =
6848 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6849 : ARM::STRBT_POST_IMM;
6850 MCInst TmpInst;
6851 TmpInst.setOpcode(Opcode);
6852 TmpInst.addOperand(Inst.getOperand(1));
6853 TmpInst.addOperand(Inst.getOperand(0));
6854 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006855 TmpInst.addOperand(MCOperand::createReg(0));
6856 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006857 TmpInst.addOperand(Inst.getOperand(2));
6858 TmpInst.addOperand(Inst.getOperand(3));
6859 Inst = TmpInst;
6860 return true;
6861 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006862 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6863 case ARM::ADDri: {
6864 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006865 Inst.getOperand(5).getReg() != 0 ||
6866 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006867 return false;
6868 MCInst TmpInst;
6869 TmpInst.setOpcode(ARM::ADR);
6870 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006871 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006872 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6873 // before passing it to the ADR instruction.
6874 unsigned Enc = Inst.getOperand(2).getImm();
Jim Grosbache9119e42015-05-13 18:37:00 +00006875 TmpInst.addOperand(MCOperand::createImm(
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006876 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006877 } else {
6878 // Turn PC-relative expression into absolute expression.
6879 // Reading PC provides the start of the current instruction + 8 and
6880 // the transform to adr is biased by that.
Jim Grosbach6f482002015-05-18 18:43:14 +00006881 MCSymbol *Dot = getContext().createTempSymbol();
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006882 Out.EmitLabel(Dot);
6883 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
Jim Grosbach13760bd2015-05-30 01:25:56 +00006884 const MCExpr *InstPC = MCSymbolRefExpr::create(Dot,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006885 MCSymbolRefExpr::VK_None,
6886 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006887 const MCExpr *Const8 = MCConstantExpr::create(8, getContext());
6888 const MCExpr *ReadPC = MCBinaryExpr::createAdd(InstPC, Const8,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006889 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006890 const MCExpr *FixupAddr = MCBinaryExpr::createAdd(ReadPC, OpExpr,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006891 getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00006892 TmpInst.addOperand(MCOperand::createExpr(FixupAddr));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006893 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006894 TmpInst.addOperand(Inst.getOperand(3));
6895 TmpInst.addOperand(Inst.getOperand(4));
6896 Inst = TmpInst;
6897 return true;
6898 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006899 // Aliases for alternate PC+imm syntax of LDR instructions.
6900 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006901 // Select the narrow version if the immediate will fit.
6902 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006903 Inst.getOperand(1).getImm() <= 0xff &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006904 !(static_cast<ARMOperand &>(*Operands[2]).isToken() &&
6905 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006906 Inst.setOpcode(ARM::tLDRpci);
6907 else
6908 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006909 return true;
6910 case ARM::t2LDRBpcrel:
6911 Inst.setOpcode(ARM::t2LDRBpci);
6912 return true;
6913 case ARM::t2LDRHpcrel:
6914 Inst.setOpcode(ARM::t2LDRHpci);
6915 return true;
6916 case ARM::t2LDRSBpcrel:
6917 Inst.setOpcode(ARM::t2LDRSBpci);
6918 return true;
6919 case ARM::t2LDRSHpcrel:
6920 Inst.setOpcode(ARM::t2LDRSHpci);
6921 return true;
Renato Golin3f126132016-05-12 21:22:31 +00006922 case ARM::LDRConstPool:
6923 case ARM::tLDRConstPool:
Renato Golin608cb5d2016-05-12 21:22:42 +00006924 case ARM::t2LDRConstPool: {
6925 // Pseudo instruction ldr rt, =immediate is converted to a
6926 // MOV rt, immediate if immediate is known and representable
6927 // otherwise we create a constant pool entry that we load from.
Renato Golin3f126132016-05-12 21:22:31 +00006928 MCInst TmpInst;
6929 if (Inst.getOpcode() == ARM::LDRConstPool)
6930 TmpInst.setOpcode(ARM::LDRi12);
6931 else if (Inst.getOpcode() == ARM::tLDRConstPool)
6932 TmpInst.setOpcode(ARM::tLDRpci);
6933 else if (Inst.getOpcode() == ARM::t2LDRConstPool)
6934 TmpInst.setOpcode(ARM::t2LDRpci);
6935 const ARMOperand &PoolOperand =
6936 static_cast<ARMOperand &>(*Operands[3]);
6937 const MCExpr *SubExprVal = PoolOperand.getConstantPoolImm();
Renato Golin608cb5d2016-05-12 21:22:42 +00006938 // If SubExprVal is a constant we may be able to use a MOV
6939 if (isa<MCConstantExpr>(SubExprVal) &&
6940 Inst.getOperand(0).getReg() != ARM::PC &&
6941 Inst.getOperand(0).getReg() != ARM::SP) {
6942 int64_t Value =
6943 (int64_t) (cast<MCConstantExpr>(SubExprVal))->getValue();
6944 bool UseMov = true;
6945 bool MovHasS = true;
6946 if (Inst.getOpcode() == ARM::LDRConstPool) {
6947 // ARM Constant
6948 if (ARM_AM::getSOImmVal(Value) != -1) {
6949 Value = ARM_AM::getSOImmVal(Value);
6950 TmpInst.setOpcode(ARM::MOVi);
6951 }
6952 else if (ARM_AM::getSOImmVal(~Value) != -1) {
6953 Value = ARM_AM::getSOImmVal(~Value);
6954 TmpInst.setOpcode(ARM::MVNi);
6955 }
6956 else if (hasV6T2Ops() &&
6957 Value >=0 && Value < 65536) {
6958 TmpInst.setOpcode(ARM::MOVi16);
6959 MovHasS = false;
6960 }
6961 else
6962 UseMov = false;
6963 }
6964 else {
6965 // Thumb/Thumb2 Constant
6966 if (hasThumb2() &&
6967 ARM_AM::getT2SOImmVal(Value) != -1)
6968 TmpInst.setOpcode(ARM::t2MOVi);
6969 else if (hasThumb2() &&
6970 ARM_AM::getT2SOImmVal(~Value) != -1) {
6971 TmpInst.setOpcode(ARM::t2MVNi);
6972 Value = ~Value;
6973 }
6974 else if (hasV8MBaseline() &&
6975 Value >=0 && Value < 65536) {
6976 TmpInst.setOpcode(ARM::t2MOVi16);
6977 MovHasS = false;
6978 }
6979 else
6980 UseMov = false;
6981 }
6982 if (UseMov) {
6983 TmpInst.addOperand(Inst.getOperand(0)); // Rt
6984 TmpInst.addOperand(MCOperand::createImm(Value)); // Immediate
6985 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
6986 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
6987 if (MovHasS)
6988 TmpInst.addOperand(MCOperand::createReg(0)); // S
6989 Inst = TmpInst;
6990 return true;
6991 }
6992 }
6993 // No opportunity to use MOV/MVN create constant pool
Renato Golin3f126132016-05-12 21:22:31 +00006994 const MCExpr *CPLoc =
6995 getTargetStreamer().addConstantPoolEntry(SubExprVal,
6996 PoolOperand.getStartLoc());
6997 TmpInst.addOperand(Inst.getOperand(0)); // Rt
6998 TmpInst.addOperand(MCOperand::createExpr(CPLoc)); // offset to constpool
6999 if (TmpInst.getOpcode() == ARM::LDRi12)
7000 TmpInst.addOperand(MCOperand::createImm(0)); // unused offset
7001 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
7002 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7003 Inst = TmpInst;
7004 return true;
7005 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007006 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007007 case ARM::VST1LNdWB_register_Asm_8:
7008 case ARM::VST1LNdWB_register_Asm_16:
7009 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007010 MCInst TmpInst;
7011 // Shuffle the operands around so the lane index operand is in the
7012 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007013 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007014 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007015 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7016 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7017 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7018 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7019 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7020 TmpInst.addOperand(Inst.getOperand(1)); // lane
7021 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7022 TmpInst.addOperand(Inst.getOperand(6));
7023 Inst = TmpInst;
7024 return true;
7025 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007026
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007027 case ARM::VST2LNdWB_register_Asm_8:
7028 case ARM::VST2LNdWB_register_Asm_16:
7029 case ARM::VST2LNdWB_register_Asm_32:
7030 case ARM::VST2LNqWB_register_Asm_16:
7031 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007032 MCInst TmpInst;
7033 // Shuffle the operands around so the lane index operand is in the
7034 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007035 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007036 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007037 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7038 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7039 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7040 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7041 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007042 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007043 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007044 TmpInst.addOperand(Inst.getOperand(1)); // lane
7045 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7046 TmpInst.addOperand(Inst.getOperand(6));
7047 Inst = TmpInst;
7048 return true;
7049 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007050
7051 case ARM::VST3LNdWB_register_Asm_8:
7052 case ARM::VST3LNdWB_register_Asm_16:
7053 case ARM::VST3LNdWB_register_Asm_32:
7054 case ARM::VST3LNqWB_register_Asm_16:
7055 case ARM::VST3LNqWB_register_Asm_32: {
7056 MCInst TmpInst;
7057 // Shuffle the operands around so the lane index operand is in the
7058 // right place.
7059 unsigned Spacing;
7060 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7061 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7062 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7063 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7064 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7065 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007066 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007067 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007068 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007069 Spacing * 2));
7070 TmpInst.addOperand(Inst.getOperand(1)); // lane
7071 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7072 TmpInst.addOperand(Inst.getOperand(6));
7073 Inst = TmpInst;
7074 return true;
7075 }
7076
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007077 case ARM::VST4LNdWB_register_Asm_8:
7078 case ARM::VST4LNdWB_register_Asm_16:
7079 case ARM::VST4LNdWB_register_Asm_32:
7080 case ARM::VST4LNqWB_register_Asm_16:
7081 case ARM::VST4LNqWB_register_Asm_32: {
7082 MCInst TmpInst;
7083 // Shuffle the operands around so the lane index operand is in the
7084 // right place.
7085 unsigned Spacing;
7086 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7087 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7088 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7089 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7090 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7091 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007092 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007093 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007094 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007095 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007096 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007097 Spacing * 3));
7098 TmpInst.addOperand(Inst.getOperand(1)); // lane
7099 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7100 TmpInst.addOperand(Inst.getOperand(6));
7101 Inst = TmpInst;
7102 return true;
7103 }
7104
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007105 case ARM::VST1LNdWB_fixed_Asm_8:
7106 case ARM::VST1LNdWB_fixed_Asm_16:
7107 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007108 MCInst TmpInst;
7109 // Shuffle the operands around so the lane index operand is in the
7110 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007111 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007112 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007113 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7114 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7115 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007116 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacheb538222011-12-02 22:34:51 +00007117 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7118 TmpInst.addOperand(Inst.getOperand(1)); // lane
7119 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7120 TmpInst.addOperand(Inst.getOperand(5));
7121 Inst = TmpInst;
7122 return true;
7123 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007124
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007125 case ARM::VST2LNdWB_fixed_Asm_8:
7126 case ARM::VST2LNdWB_fixed_Asm_16:
7127 case ARM::VST2LNdWB_fixed_Asm_32:
7128 case ARM::VST2LNqWB_fixed_Asm_16:
7129 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007130 MCInst TmpInst;
7131 // Shuffle the operands around so the lane index operand is in the
7132 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007133 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007134 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007135 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7136 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7137 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007138 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007139 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007140 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007141 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007142 TmpInst.addOperand(Inst.getOperand(1)); // lane
7143 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7144 TmpInst.addOperand(Inst.getOperand(5));
7145 Inst = TmpInst;
7146 return true;
7147 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007148
7149 case ARM::VST3LNdWB_fixed_Asm_8:
7150 case ARM::VST3LNdWB_fixed_Asm_16:
7151 case ARM::VST3LNdWB_fixed_Asm_32:
7152 case ARM::VST3LNqWB_fixed_Asm_16:
7153 case ARM::VST3LNqWB_fixed_Asm_32: {
7154 MCInst TmpInst;
7155 // Shuffle the operands around so the lane index operand is in the
7156 // right place.
7157 unsigned Spacing;
7158 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7159 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7160 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7161 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007162 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007163 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007164 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007165 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007166 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007167 Spacing * 2));
7168 TmpInst.addOperand(Inst.getOperand(1)); // lane
7169 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7170 TmpInst.addOperand(Inst.getOperand(5));
7171 Inst = TmpInst;
7172 return true;
7173 }
7174
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007175 case ARM::VST4LNdWB_fixed_Asm_8:
7176 case ARM::VST4LNdWB_fixed_Asm_16:
7177 case ARM::VST4LNdWB_fixed_Asm_32:
7178 case ARM::VST4LNqWB_fixed_Asm_16:
7179 case ARM::VST4LNqWB_fixed_Asm_32: {
7180 MCInst TmpInst;
7181 // Shuffle the operands around so the lane index operand is in the
7182 // right place.
7183 unsigned Spacing;
7184 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7185 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7186 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7187 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007188 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007189 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007190 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007191 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007192 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007193 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007194 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007195 Spacing * 3));
7196 TmpInst.addOperand(Inst.getOperand(1)); // lane
7197 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7198 TmpInst.addOperand(Inst.getOperand(5));
7199 Inst = TmpInst;
7200 return true;
7201 }
7202
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007203 case ARM::VST1LNdAsm_8:
7204 case ARM::VST1LNdAsm_16:
7205 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007206 MCInst TmpInst;
7207 // Shuffle the operands around so the lane index operand is in the
7208 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007209 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007210 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007211 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7212 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7213 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7214 TmpInst.addOperand(Inst.getOperand(1)); // lane
7215 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7216 TmpInst.addOperand(Inst.getOperand(5));
7217 Inst = TmpInst;
7218 return true;
7219 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007220
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007221 case ARM::VST2LNdAsm_8:
7222 case ARM::VST2LNdAsm_16:
7223 case ARM::VST2LNdAsm_32:
7224 case ARM::VST2LNqAsm_16:
7225 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007226 MCInst TmpInst;
7227 // Shuffle the operands around so the lane index operand is in the
7228 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007229 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007230 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007231 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7232 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7233 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007234 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007235 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007236 TmpInst.addOperand(Inst.getOperand(1)); // lane
7237 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7238 TmpInst.addOperand(Inst.getOperand(5));
7239 Inst = TmpInst;
7240 return true;
7241 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007242
7243 case ARM::VST3LNdAsm_8:
7244 case ARM::VST3LNdAsm_16:
7245 case ARM::VST3LNdAsm_32:
7246 case ARM::VST3LNqAsm_16:
7247 case ARM::VST3LNqAsm_32: {
7248 MCInst TmpInst;
7249 // Shuffle the operands around so the lane index operand is in the
7250 // right place.
7251 unsigned Spacing;
7252 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7253 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7254 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7255 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007256 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007257 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007258 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007259 Spacing * 2));
7260 TmpInst.addOperand(Inst.getOperand(1)); // lane
7261 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7262 TmpInst.addOperand(Inst.getOperand(5));
7263 Inst = TmpInst;
7264 return true;
7265 }
7266
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007267 case ARM::VST4LNdAsm_8:
7268 case ARM::VST4LNdAsm_16:
7269 case ARM::VST4LNdAsm_32:
7270 case ARM::VST4LNqAsm_16:
7271 case ARM::VST4LNqAsm_32: {
7272 MCInst TmpInst;
7273 // Shuffle the operands around so the lane index operand is in the
7274 // right place.
7275 unsigned Spacing;
7276 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7277 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7278 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7279 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007280 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007281 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007282 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007283 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007284 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007285 Spacing * 3));
7286 TmpInst.addOperand(Inst.getOperand(1)); // lane
7287 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7288 TmpInst.addOperand(Inst.getOperand(5));
7289 Inst = TmpInst;
7290 return true;
7291 }
7292
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007293 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007294 case ARM::VLD1LNdWB_register_Asm_8:
7295 case ARM::VLD1LNdWB_register_Asm_16:
7296 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007297 MCInst TmpInst;
7298 // Shuffle the operands around so the lane index operand is in the
7299 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007300 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007301 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007302 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7303 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7304 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7305 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7306 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7307 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7308 TmpInst.addOperand(Inst.getOperand(1)); // lane
7309 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7310 TmpInst.addOperand(Inst.getOperand(6));
7311 Inst = TmpInst;
7312 return true;
7313 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007314
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007315 case ARM::VLD2LNdWB_register_Asm_8:
7316 case ARM::VLD2LNdWB_register_Asm_16:
7317 case ARM::VLD2LNdWB_register_Asm_32:
7318 case ARM::VLD2LNqWB_register_Asm_16:
7319 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007320 MCInst TmpInst;
7321 // Shuffle the operands around so the lane index operand is in the
7322 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007323 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007324 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007325 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007326 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007327 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007328 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7329 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7330 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7331 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7332 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007333 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007334 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007335 TmpInst.addOperand(Inst.getOperand(1)); // lane
7336 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7337 TmpInst.addOperand(Inst.getOperand(6));
7338 Inst = TmpInst;
7339 return true;
7340 }
7341
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007342 case ARM::VLD3LNdWB_register_Asm_8:
7343 case ARM::VLD3LNdWB_register_Asm_16:
7344 case ARM::VLD3LNdWB_register_Asm_32:
7345 case ARM::VLD3LNqWB_register_Asm_16:
7346 case ARM::VLD3LNqWB_register_Asm_32: {
7347 MCInst TmpInst;
7348 // Shuffle the operands around so the lane index operand is in the
7349 // right place.
7350 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007351 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007352 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007353 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007354 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007355 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007356 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007357 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7358 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7359 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7360 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7361 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007362 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007363 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007364 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007365 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007366 TmpInst.addOperand(Inst.getOperand(1)); // lane
7367 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7368 TmpInst.addOperand(Inst.getOperand(6));
7369 Inst = TmpInst;
7370 return true;
7371 }
7372
Jim Grosbach14952a02012-01-24 18:37:25 +00007373 case ARM::VLD4LNdWB_register_Asm_8:
7374 case ARM::VLD4LNdWB_register_Asm_16:
7375 case ARM::VLD4LNdWB_register_Asm_32:
7376 case ARM::VLD4LNqWB_register_Asm_16:
7377 case ARM::VLD4LNqWB_register_Asm_32: {
7378 MCInst TmpInst;
7379 // Shuffle the operands around so the lane index operand is in the
7380 // right place.
7381 unsigned Spacing;
7382 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7383 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007384 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007385 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007386 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007387 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007388 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007389 Spacing * 3));
7390 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7391 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7392 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7393 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7394 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007395 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007396 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007397 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007398 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007399 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007400 Spacing * 3));
7401 TmpInst.addOperand(Inst.getOperand(1)); // lane
7402 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7403 TmpInst.addOperand(Inst.getOperand(6));
7404 Inst = TmpInst;
7405 return true;
7406 }
7407
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007408 case ARM::VLD1LNdWB_fixed_Asm_8:
7409 case ARM::VLD1LNdWB_fixed_Asm_16:
7410 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007411 MCInst TmpInst;
7412 // Shuffle the operands around so the lane index operand is in the
7413 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007414 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007415 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007416 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7417 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7418 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7419 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007420 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachdda976b2011-12-02 22:01:52 +00007421 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7422 TmpInst.addOperand(Inst.getOperand(1)); // lane
7423 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7424 TmpInst.addOperand(Inst.getOperand(5));
7425 Inst = TmpInst;
7426 return true;
7427 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007428
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007429 case ARM::VLD2LNdWB_fixed_Asm_8:
7430 case ARM::VLD2LNdWB_fixed_Asm_16:
7431 case ARM::VLD2LNdWB_fixed_Asm_32:
7432 case ARM::VLD2LNqWB_fixed_Asm_16:
7433 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007434 MCInst TmpInst;
7435 // Shuffle the operands around so the lane index operand is in the
7436 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007437 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007438 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007439 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007440 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007441 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007442 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7443 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7444 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007445 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007446 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007447 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007448 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007449 TmpInst.addOperand(Inst.getOperand(1)); // lane
7450 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7451 TmpInst.addOperand(Inst.getOperand(5));
7452 Inst = TmpInst;
7453 return true;
7454 }
7455
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007456 case ARM::VLD3LNdWB_fixed_Asm_8:
7457 case ARM::VLD3LNdWB_fixed_Asm_16:
7458 case ARM::VLD3LNdWB_fixed_Asm_32:
7459 case ARM::VLD3LNqWB_fixed_Asm_16:
7460 case ARM::VLD3LNqWB_fixed_Asm_32: {
7461 MCInst TmpInst;
7462 // Shuffle the operands around so the lane index operand is in the
7463 // right place.
7464 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007465 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007466 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007467 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007468 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007469 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007470 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007471 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7472 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7473 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007474 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007475 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007476 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007477 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007478 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007479 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007480 TmpInst.addOperand(Inst.getOperand(1)); // lane
7481 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7482 TmpInst.addOperand(Inst.getOperand(5));
7483 Inst = TmpInst;
7484 return true;
7485 }
7486
Jim Grosbach14952a02012-01-24 18:37:25 +00007487 case ARM::VLD4LNdWB_fixed_Asm_8:
7488 case ARM::VLD4LNdWB_fixed_Asm_16:
7489 case ARM::VLD4LNdWB_fixed_Asm_32:
7490 case ARM::VLD4LNqWB_fixed_Asm_16:
7491 case ARM::VLD4LNqWB_fixed_Asm_32: {
7492 MCInst TmpInst;
7493 // Shuffle the operands around so the lane index operand is in the
7494 // right place.
7495 unsigned Spacing;
7496 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7497 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007498 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007499 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007500 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007501 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007502 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007503 Spacing * 3));
7504 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7505 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7506 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007507 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach14952a02012-01-24 18:37:25 +00007508 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007509 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007510 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007511 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007512 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007513 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007514 Spacing * 3));
7515 TmpInst.addOperand(Inst.getOperand(1)); // lane
7516 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7517 TmpInst.addOperand(Inst.getOperand(5));
7518 Inst = TmpInst;
7519 return true;
7520 }
7521
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007522 case ARM::VLD1LNdAsm_8:
7523 case ARM::VLD1LNdAsm_16:
7524 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007525 MCInst TmpInst;
7526 // Shuffle the operands around so the lane index operand is in the
7527 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007528 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007529 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007530 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7531 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7532 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7533 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7534 TmpInst.addOperand(Inst.getOperand(1)); // lane
7535 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7536 TmpInst.addOperand(Inst.getOperand(5));
7537 Inst = TmpInst;
7538 return true;
7539 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007540
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007541 case ARM::VLD2LNdAsm_8:
7542 case ARM::VLD2LNdAsm_16:
7543 case ARM::VLD2LNdAsm_32:
7544 case ARM::VLD2LNqAsm_16:
7545 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007546 MCInst TmpInst;
7547 // Shuffle the operands around so the lane index operand is in the
7548 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007549 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007550 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007551 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007552 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007553 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007554 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7555 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7556 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007557 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007558 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007559 TmpInst.addOperand(Inst.getOperand(1)); // lane
7560 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7561 TmpInst.addOperand(Inst.getOperand(5));
7562 Inst = TmpInst;
7563 return true;
7564 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007565
7566 case ARM::VLD3LNdAsm_8:
7567 case ARM::VLD3LNdAsm_16:
7568 case ARM::VLD3LNdAsm_32:
7569 case ARM::VLD3LNqAsm_16:
7570 case ARM::VLD3LNqAsm_32: {
7571 MCInst TmpInst;
7572 // Shuffle the operands around so the lane index operand is in the
7573 // right place.
7574 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007575 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007576 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007577 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007578 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007579 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007580 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007581 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7582 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7583 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007584 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007585 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007586 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007587 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007588 TmpInst.addOperand(Inst.getOperand(1)); // lane
7589 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7590 TmpInst.addOperand(Inst.getOperand(5));
7591 Inst = TmpInst;
7592 return true;
7593 }
7594
Jim Grosbach14952a02012-01-24 18:37:25 +00007595 case ARM::VLD4LNdAsm_8:
7596 case ARM::VLD4LNdAsm_16:
7597 case ARM::VLD4LNdAsm_32:
7598 case ARM::VLD4LNqAsm_16:
7599 case ARM::VLD4LNqAsm_32: {
7600 MCInst TmpInst;
7601 // Shuffle the operands around so the lane index operand is in the
7602 // right place.
7603 unsigned Spacing;
7604 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7605 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007606 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007607 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007608 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007609 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007610 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007611 Spacing * 3));
7612 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7613 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7614 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007615 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007616 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007617 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007618 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007619 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007620 Spacing * 3));
7621 TmpInst.addOperand(Inst.getOperand(1)); // lane
7622 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7623 TmpInst.addOperand(Inst.getOperand(5));
7624 Inst = TmpInst;
7625 return true;
7626 }
7627
Jim Grosbachb78403c2012-01-24 23:47:04 +00007628 // VLD3DUP single 3-element structure to all lanes instructions.
7629 case ARM::VLD3DUPdAsm_8:
7630 case ARM::VLD3DUPdAsm_16:
7631 case ARM::VLD3DUPdAsm_32:
7632 case ARM::VLD3DUPqAsm_8:
7633 case ARM::VLD3DUPqAsm_16:
7634 case ARM::VLD3DUPqAsm_32: {
7635 MCInst TmpInst;
7636 unsigned Spacing;
7637 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7638 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007639 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007640 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007641 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007642 Spacing * 2));
7643 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7644 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7645 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7646 TmpInst.addOperand(Inst.getOperand(4));
7647 Inst = TmpInst;
7648 return true;
7649 }
7650
7651 case ARM::VLD3DUPdWB_fixed_Asm_8:
7652 case ARM::VLD3DUPdWB_fixed_Asm_16:
7653 case ARM::VLD3DUPdWB_fixed_Asm_32:
7654 case ARM::VLD3DUPqWB_fixed_Asm_8:
7655 case ARM::VLD3DUPqWB_fixed_Asm_16:
7656 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7657 MCInst TmpInst;
7658 unsigned Spacing;
7659 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7660 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007661 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007662 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007663 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007664 Spacing * 2));
7665 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7666 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7667 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007668 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachb78403c2012-01-24 23:47:04 +00007669 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7670 TmpInst.addOperand(Inst.getOperand(4));
7671 Inst = TmpInst;
7672 return true;
7673 }
7674
7675 case ARM::VLD3DUPdWB_register_Asm_8:
7676 case ARM::VLD3DUPdWB_register_Asm_16:
7677 case ARM::VLD3DUPdWB_register_Asm_32:
7678 case ARM::VLD3DUPqWB_register_Asm_8:
7679 case ARM::VLD3DUPqWB_register_Asm_16:
7680 case ARM::VLD3DUPqWB_register_Asm_32: {
7681 MCInst TmpInst;
7682 unsigned Spacing;
7683 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7684 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007685 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007686 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007687 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007688 Spacing * 2));
7689 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7690 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7691 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7692 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7693 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7694 TmpInst.addOperand(Inst.getOperand(5));
7695 Inst = TmpInst;
7696 return true;
7697 }
7698
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007699 // VLD3 multiple 3-element structure instructions.
7700 case ARM::VLD3dAsm_8:
7701 case ARM::VLD3dAsm_16:
7702 case ARM::VLD3dAsm_32:
7703 case ARM::VLD3qAsm_8:
7704 case ARM::VLD3qAsm_16:
7705 case ARM::VLD3qAsm_32: {
7706 MCInst TmpInst;
7707 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007708 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007709 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007710 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007711 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007712 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007713 Spacing * 2));
7714 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7715 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7716 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7717 TmpInst.addOperand(Inst.getOperand(4));
7718 Inst = TmpInst;
7719 return true;
7720 }
7721
7722 case ARM::VLD3dWB_fixed_Asm_8:
7723 case ARM::VLD3dWB_fixed_Asm_16:
7724 case ARM::VLD3dWB_fixed_Asm_32:
7725 case ARM::VLD3qWB_fixed_Asm_8:
7726 case ARM::VLD3qWB_fixed_Asm_16:
7727 case ARM::VLD3qWB_fixed_Asm_32: {
7728 MCInst TmpInst;
7729 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007730 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007731 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007732 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007733 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007734 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007735 Spacing * 2));
7736 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7737 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7738 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007739 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007740 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7741 TmpInst.addOperand(Inst.getOperand(4));
7742 Inst = TmpInst;
7743 return true;
7744 }
7745
7746 case ARM::VLD3dWB_register_Asm_8:
7747 case ARM::VLD3dWB_register_Asm_16:
7748 case ARM::VLD3dWB_register_Asm_32:
7749 case ARM::VLD3qWB_register_Asm_8:
7750 case ARM::VLD3qWB_register_Asm_16:
7751 case ARM::VLD3qWB_register_Asm_32: {
7752 MCInst TmpInst;
7753 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007754 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007755 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007756 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007757 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007758 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007759 Spacing * 2));
7760 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7761 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7762 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7763 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7764 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7765 TmpInst.addOperand(Inst.getOperand(5));
7766 Inst = TmpInst;
7767 return true;
7768 }
7769
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007770 // VLD4DUP single 3-element structure to all lanes instructions.
7771 case ARM::VLD4DUPdAsm_8:
7772 case ARM::VLD4DUPdAsm_16:
7773 case ARM::VLD4DUPdAsm_32:
7774 case ARM::VLD4DUPqAsm_8:
7775 case ARM::VLD4DUPqAsm_16:
7776 case ARM::VLD4DUPqAsm_32: {
7777 MCInst TmpInst;
7778 unsigned Spacing;
7779 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7780 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007781 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007782 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007783 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007784 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007785 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007786 Spacing * 3));
7787 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7788 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7789 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7790 TmpInst.addOperand(Inst.getOperand(4));
7791 Inst = TmpInst;
7792 return true;
7793 }
7794
7795 case ARM::VLD4DUPdWB_fixed_Asm_8:
7796 case ARM::VLD4DUPdWB_fixed_Asm_16:
7797 case ARM::VLD4DUPdWB_fixed_Asm_32:
7798 case ARM::VLD4DUPqWB_fixed_Asm_8:
7799 case ARM::VLD4DUPqWB_fixed_Asm_16:
7800 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7801 MCInst TmpInst;
7802 unsigned Spacing;
7803 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7804 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007805 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007806 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007807 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007808 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007809 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007810 Spacing * 3));
7811 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7812 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7813 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007814 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007815 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7816 TmpInst.addOperand(Inst.getOperand(4));
7817 Inst = TmpInst;
7818 return true;
7819 }
7820
7821 case ARM::VLD4DUPdWB_register_Asm_8:
7822 case ARM::VLD4DUPdWB_register_Asm_16:
7823 case ARM::VLD4DUPdWB_register_Asm_32:
7824 case ARM::VLD4DUPqWB_register_Asm_8:
7825 case ARM::VLD4DUPqWB_register_Asm_16:
7826 case ARM::VLD4DUPqWB_register_Asm_32: {
7827 MCInst TmpInst;
7828 unsigned Spacing;
7829 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7830 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007831 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007832 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007833 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007834 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007835 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007836 Spacing * 3));
7837 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7838 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7839 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7840 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7841 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7842 TmpInst.addOperand(Inst.getOperand(5));
7843 Inst = TmpInst;
7844 return true;
7845 }
7846
7847 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007848 case ARM::VLD4dAsm_8:
7849 case ARM::VLD4dAsm_16:
7850 case ARM::VLD4dAsm_32:
7851 case ARM::VLD4qAsm_8:
7852 case ARM::VLD4qAsm_16:
7853 case ARM::VLD4qAsm_32: {
7854 MCInst TmpInst;
7855 unsigned Spacing;
7856 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7857 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007858 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007859 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007860 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007861 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007862 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007863 Spacing * 3));
7864 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7865 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7866 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7867 TmpInst.addOperand(Inst.getOperand(4));
7868 Inst = TmpInst;
7869 return true;
7870 }
7871
7872 case ARM::VLD4dWB_fixed_Asm_8:
7873 case ARM::VLD4dWB_fixed_Asm_16:
7874 case ARM::VLD4dWB_fixed_Asm_32:
7875 case ARM::VLD4qWB_fixed_Asm_8:
7876 case ARM::VLD4qWB_fixed_Asm_16:
7877 case ARM::VLD4qWB_fixed_Asm_32: {
7878 MCInst TmpInst;
7879 unsigned Spacing;
7880 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7881 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007882 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007883 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007884 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007885 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007886 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007887 Spacing * 3));
7888 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7889 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7890 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007891 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbached561fc2012-01-24 00:43:17 +00007892 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7893 TmpInst.addOperand(Inst.getOperand(4));
7894 Inst = TmpInst;
7895 return true;
7896 }
7897
7898 case ARM::VLD4dWB_register_Asm_8:
7899 case ARM::VLD4dWB_register_Asm_16:
7900 case ARM::VLD4dWB_register_Asm_32:
7901 case ARM::VLD4qWB_register_Asm_8:
7902 case ARM::VLD4qWB_register_Asm_16:
7903 case ARM::VLD4qWB_register_Asm_32: {
7904 MCInst TmpInst;
7905 unsigned Spacing;
7906 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7907 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007908 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007909 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007910 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007911 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007912 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007913 Spacing * 3));
7914 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7915 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7916 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7917 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7918 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7919 TmpInst.addOperand(Inst.getOperand(5));
7920 Inst = TmpInst;
7921 return true;
7922 }
7923
Jim Grosbach1a747242012-01-23 23:45:44 +00007924 // VST3 multiple 3-element structure instructions.
7925 case ARM::VST3dAsm_8:
7926 case ARM::VST3dAsm_16:
7927 case ARM::VST3dAsm_32:
7928 case ARM::VST3qAsm_8:
7929 case ARM::VST3qAsm_16:
7930 case ARM::VST3qAsm_32: {
7931 MCInst TmpInst;
7932 unsigned Spacing;
7933 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7934 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7935 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7936 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007937 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007938 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007939 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007940 Spacing * 2));
7941 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7942 TmpInst.addOperand(Inst.getOperand(4));
7943 Inst = TmpInst;
7944 return true;
7945 }
7946
7947 case ARM::VST3dWB_fixed_Asm_8:
7948 case ARM::VST3dWB_fixed_Asm_16:
7949 case ARM::VST3dWB_fixed_Asm_32:
7950 case ARM::VST3qWB_fixed_Asm_8:
7951 case ARM::VST3qWB_fixed_Asm_16:
7952 case ARM::VST3qWB_fixed_Asm_32: {
7953 MCInst TmpInst;
7954 unsigned Spacing;
7955 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7956 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7957 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7958 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007959 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach1a747242012-01-23 23:45:44 +00007960 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007961 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007962 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007963 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007964 Spacing * 2));
7965 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7966 TmpInst.addOperand(Inst.getOperand(4));
7967 Inst = TmpInst;
7968 return true;
7969 }
7970
7971 case ARM::VST3dWB_register_Asm_8:
7972 case ARM::VST3dWB_register_Asm_16:
7973 case ARM::VST3dWB_register_Asm_32:
7974 case ARM::VST3qWB_register_Asm_8:
7975 case ARM::VST3qWB_register_Asm_16:
7976 case ARM::VST3qWB_register_Asm_32: {
7977 MCInst TmpInst;
7978 unsigned Spacing;
7979 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7980 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7981 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7982 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7983 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7984 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007985 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007986 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007987 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007988 Spacing * 2));
7989 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7990 TmpInst.addOperand(Inst.getOperand(5));
7991 Inst = TmpInst;
7992 return true;
7993 }
7994
Jim Grosbachda70eac2012-01-24 00:58:13 +00007995 // VST4 multiple 3-element structure instructions.
7996 case ARM::VST4dAsm_8:
7997 case ARM::VST4dAsm_16:
7998 case ARM::VST4dAsm_32:
7999 case ARM::VST4qAsm_8:
8000 case ARM::VST4qAsm_16:
8001 case ARM::VST4qAsm_32: {
8002 MCInst TmpInst;
8003 unsigned Spacing;
8004 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8005 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8006 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8007 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008008 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008009 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008010 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008011 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008012 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008013 Spacing * 3));
8014 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8015 TmpInst.addOperand(Inst.getOperand(4));
8016 Inst = TmpInst;
8017 return true;
8018 }
8019
8020 case ARM::VST4dWB_fixed_Asm_8:
8021 case ARM::VST4dWB_fixed_Asm_16:
8022 case ARM::VST4dWB_fixed_Asm_32:
8023 case ARM::VST4qWB_fixed_Asm_8:
8024 case ARM::VST4qWB_fixed_Asm_16:
8025 case ARM::VST4qWB_fixed_Asm_32: {
8026 MCInst TmpInst;
8027 unsigned Spacing;
8028 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8029 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8030 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8031 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00008032 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachda70eac2012-01-24 00:58:13 +00008033 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008034 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008035 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008036 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008037 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008038 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008039 Spacing * 3));
8040 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8041 TmpInst.addOperand(Inst.getOperand(4));
8042 Inst = TmpInst;
8043 return true;
8044 }
8045
8046 case ARM::VST4dWB_register_Asm_8:
8047 case ARM::VST4dWB_register_Asm_16:
8048 case ARM::VST4dWB_register_Asm_32:
8049 case ARM::VST4qWB_register_Asm_8:
8050 case ARM::VST4qWB_register_Asm_16:
8051 case ARM::VST4qWB_register_Asm_32: {
8052 MCInst TmpInst;
8053 unsigned Spacing;
8054 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
8055 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8056 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
8057 TmpInst.addOperand(Inst.getOperand(2)); // alignment
8058 TmpInst.addOperand(Inst.getOperand(3)); // Rm
8059 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00008060 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008061 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00008062 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008063 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00008064 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00008065 Spacing * 3));
8066 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8067 TmpInst.addOperand(Inst.getOperand(5));
8068 Inst = TmpInst;
8069 return true;
8070 }
8071
Jim Grosbachad66de12012-04-11 00:15:16 +00008072 // Handle encoding choice for the shift-immediate instructions.
8073 case ARM::t2LSLri:
8074 case ARM::t2LSRri:
8075 case ARM::t2ASRri: {
8076 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8077 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
8078 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008079 !(static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8080 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w")) {
Jim Grosbachad66de12012-04-11 00:15:16 +00008081 unsigned NewOpc;
8082 switch (Inst.getOpcode()) {
8083 default: llvm_unreachable("unexpected opcode");
8084 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
8085 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
8086 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
8087 }
8088 // The Thumb1 operands aren't in the same order. Awesome, eh?
8089 MCInst TmpInst;
8090 TmpInst.setOpcode(NewOpc);
8091 TmpInst.addOperand(Inst.getOperand(0));
8092 TmpInst.addOperand(Inst.getOperand(5));
8093 TmpInst.addOperand(Inst.getOperand(1));
8094 TmpInst.addOperand(Inst.getOperand(2));
8095 TmpInst.addOperand(Inst.getOperand(3));
8096 TmpInst.addOperand(Inst.getOperand(4));
8097 Inst = TmpInst;
8098 return true;
8099 }
8100 return false;
8101 }
8102
Jim Grosbach485e5622011-12-13 22:45:11 +00008103 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008104 case ARM::t2MOVsr:
8105 case ARM::t2MOVSsr: {
8106 // Which instruction to expand to depends on the CCOut operand and
8107 // whether we're in an IT block if the register operands are low
8108 // registers.
8109 bool isNarrow = false;
8110 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8111 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8112 isARMLowRegister(Inst.getOperand(2).getReg()) &&
8113 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
8114 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
8115 isNarrow = true;
8116 MCInst TmpInst;
8117 unsigned newOpc;
8118 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
8119 default: llvm_unreachable("unexpected opcode!");
8120 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
8121 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
8122 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
8123 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
8124 }
8125 TmpInst.setOpcode(newOpc);
8126 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8127 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008128 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008129 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
8130 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8131 TmpInst.addOperand(Inst.getOperand(2)); // Rm
8132 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
8133 TmpInst.addOperand(Inst.getOperand(5));
8134 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008135 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00008136 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
8137 Inst = TmpInst;
8138 return true;
8139 }
Jim Grosbach485e5622011-12-13 22:45:11 +00008140 case ARM::t2MOVsi:
8141 case ARM::t2MOVSsi: {
8142 // Which instruction to expand to depends on the CCOut operand and
8143 // whether we're in an IT block if the register operands are low
8144 // registers.
8145 bool isNarrow = false;
8146 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8147 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8148 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
8149 isNarrow = true;
8150 MCInst TmpInst;
8151 unsigned newOpc;
8152 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
8153 default: llvm_unreachable("unexpected opcode!");
8154 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
8155 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
8156 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
8157 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00008158 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00008159 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00008160 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
8161 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00008162 TmpInst.setOpcode(newOpc);
8163 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8164 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008165 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008166 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8167 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00008168 if (newOpc != ARM::t2RRX)
Jim Grosbache9119e42015-05-13 18:37:00 +00008169 TmpInst.addOperand(MCOperand::createImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00008170 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8171 TmpInst.addOperand(Inst.getOperand(4));
8172 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008173 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008174 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8175 Inst = TmpInst;
8176 return true;
8177 }
8178 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00008179 case ARM::ASRr:
8180 case ARM::LSRr:
8181 case ARM::LSLr:
8182 case ARM::RORr: {
8183 ARM_AM::ShiftOpc ShiftTy;
8184 switch(Inst.getOpcode()) {
8185 default: llvm_unreachable("unexpected opcode!");
8186 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
8187 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
8188 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
8189 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
8190 }
Jim Grosbachabcac562011-11-16 18:31:45 +00008191 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
8192 MCInst TmpInst;
8193 TmpInst.setOpcode(ARM::MOVsr);
8194 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8195 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8196 TmpInst.addOperand(Inst.getOperand(2)); // Rm
Jim Grosbache9119e42015-05-13 18:37:00 +00008197 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbachabcac562011-11-16 18:31:45 +00008198 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8199 TmpInst.addOperand(Inst.getOperand(4));
8200 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8201 Inst = TmpInst;
8202 return true;
8203 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00008204 case ARM::ASRi:
8205 case ARM::LSRi:
8206 case ARM::LSLi:
8207 case ARM::RORi: {
8208 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008209 switch(Inst.getOpcode()) {
8210 default: llvm_unreachable("unexpected opcode!");
8211 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
8212 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
8213 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
8214 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
8215 }
8216 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008217 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00008218 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008219 // A shift by 32 should be encoded as 0 when permitted
8220 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
8221 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008222 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008223 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008224 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008225 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8226 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00008227 if (Opc == ARM::MOVsi)
Jim Grosbache9119e42015-05-13 18:37:00 +00008228 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00008229 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8230 TmpInst.addOperand(Inst.getOperand(4));
8231 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8232 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008233 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00008234 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008235 case ARM::RRXi: {
8236 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
8237 MCInst TmpInst;
8238 TmpInst.setOpcode(ARM::MOVsi);
8239 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8240 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008241 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008242 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8243 TmpInst.addOperand(Inst.getOperand(3));
8244 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
8245 Inst = TmpInst;
8246 return true;
8247 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008248 case ARM::t2LDMIA_UPD: {
8249 // If this is a load of a single register, then we should use
8250 // a post-indexed LDR instruction instead, per the ARM ARM.
8251 if (Inst.getNumOperands() != 5)
8252 return false;
8253 MCInst TmpInst;
8254 TmpInst.setOpcode(ARM::t2LDR_POST);
8255 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8256 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8257 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008258 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008259 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8260 TmpInst.addOperand(Inst.getOperand(3));
8261 Inst = TmpInst;
8262 return true;
8263 }
8264 case ARM::t2STMDB_UPD: {
8265 // If this is a store of a single register, then we should use
8266 // a pre-indexed STR instruction instead, per the ARM ARM.
8267 if (Inst.getNumOperands() != 5)
8268 return false;
8269 MCInst TmpInst;
8270 TmpInst.setOpcode(ARM::t2STR_PRE);
8271 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8272 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8273 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008274 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008275 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8276 TmpInst.addOperand(Inst.getOperand(3));
8277 Inst = TmpInst;
8278 return true;
8279 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008280 case ARM::LDMIA_UPD:
8281 // If this is a load of a single register via a 'pop', then we should use
8282 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008283 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008284 Inst.getNumOperands() == 5) {
8285 MCInst TmpInst;
8286 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8287 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8288 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8289 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008290 TmpInst.addOperand(MCOperand::createReg(0)); // am2offset
8291 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008292 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8293 TmpInst.addOperand(Inst.getOperand(3));
8294 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008295 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008296 }
8297 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008298 case ARM::STMDB_UPD:
8299 // If this is a store of a single register via a 'push', then we should use
8300 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008301 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008302 Inst.getNumOperands() == 5) {
8303 MCInst TmpInst;
8304 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8305 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8306 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8307 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
Jim Grosbache9119e42015-05-13 18:37:00 +00008308 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008309 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8310 TmpInst.addOperand(Inst.getOperand(3));
8311 Inst = TmpInst;
8312 }
8313 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008314 case ARM::t2ADDri12:
8315 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8316 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008317 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008318 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8319 break;
8320 Inst.setOpcode(ARM::t2ADDri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008321 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008322 break;
8323 case ARM::t2SUBri12:
8324 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8325 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008326 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008327 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8328 break;
8329 Inst.setOpcode(ARM::t2SUBri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008330 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008331 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008332 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008333 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008334 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8335 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8336 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008337 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008338 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008339 return true;
8340 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008341 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008342 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008343 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008344 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8345 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8346 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008347 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008348 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008349 return true;
8350 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008351 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008352 case ARM::t2ADDri:
8353 case ARM::t2SUBri: {
8354 // If the destination and first source operand are the same, and
8355 // the flags are compatible with the current IT status, use encoding T2
8356 // instead of T3. For compatibility with the system 'as'. Make sure the
8357 // wide encoding wasn't explicit.
8358 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008359 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00008360 (unsigned)Inst.getOperand(2).getImm() > 255 ||
8361 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008362 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
8363 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8364 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbachdef5e342012-03-30 17:20:40 +00008365 break;
8366 MCInst TmpInst;
8367 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8368 ARM::tADDi8 : ARM::tSUBi8);
8369 TmpInst.addOperand(Inst.getOperand(0));
8370 TmpInst.addOperand(Inst.getOperand(5));
8371 TmpInst.addOperand(Inst.getOperand(0));
8372 TmpInst.addOperand(Inst.getOperand(2));
8373 TmpInst.addOperand(Inst.getOperand(3));
8374 TmpInst.addOperand(Inst.getOperand(4));
8375 Inst = TmpInst;
8376 return true;
8377 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008378 case ARM::t2ADDrr: {
8379 // If the destination and first source operand are the same, and
8380 // there's no setting of the flags, use encoding T2 instead of T3.
8381 // Note that this is only for ADD, not SUB. This mirrors the system
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008382 // 'as' behaviour. Also take advantage of ADD being commutative.
8383 // Make sure the wide encoding wasn't explicit.
8384 bool Swap = false;
8385 auto DestReg = Inst.getOperand(0).getReg();
8386 bool Transform = DestReg == Inst.getOperand(1).getReg();
8387 if (!Transform && DestReg == Inst.getOperand(2).getReg()) {
8388 Transform = true;
8389 Swap = true;
8390 }
8391 if (!Transform ||
Jim Grosbache489bab2011-12-05 22:16:39 +00008392 Inst.getOperand(5).getReg() != 0 ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008393 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8394 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00008395 break;
8396 MCInst TmpInst;
8397 TmpInst.setOpcode(ARM::tADDhirr);
8398 TmpInst.addOperand(Inst.getOperand(0));
8399 TmpInst.addOperand(Inst.getOperand(0));
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008400 TmpInst.addOperand(Inst.getOperand(Swap ? 1 : 2));
Jim Grosbache489bab2011-12-05 22:16:39 +00008401 TmpInst.addOperand(Inst.getOperand(3));
8402 TmpInst.addOperand(Inst.getOperand(4));
8403 Inst = TmpInst;
8404 return true;
8405 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008406 case ARM::tADDrSP: {
8407 // If the non-SP source operand and the destination operand are not the
8408 // same, we need to use the 32-bit encoding if it's available.
8409 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8410 Inst.setOpcode(ARM::t2ADDrr);
Jim Grosbache9119e42015-05-13 18:37:00 +00008411 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008412 return true;
8413 }
8414 break;
8415 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008416 case ARM::tB:
8417 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008418 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008419 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008420 return true;
8421 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008422 break;
8423 case ARM::t2B:
8424 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008425 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008426 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008427 return true;
8428 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008429 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008430 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008431 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008432 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008433 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008434 return true;
8435 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008436 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008437 case ARM::tBcc:
8438 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008439 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008440 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008441 return true;
8442 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008443 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008444 case ARM::tLDMIA: {
8445 // If the register list contains any high registers, or if the writeback
8446 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8447 // instead if we're in Thumb2. Otherwise, this should have generated
8448 // an error in validateInstruction().
8449 unsigned Rn = Inst.getOperand(0).getReg();
8450 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008451 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8452 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008453 bool listContainsBase;
8454 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8455 (!listContainsBase && !hasWritebackToken) ||
8456 (listContainsBase && hasWritebackToken)) {
8457 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8458 assert (isThumbTwo());
8459 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8460 // If we're switching to the updating version, we need to insert
8461 // the writeback tied operand.
8462 if (hasWritebackToken)
8463 Inst.insert(Inst.begin(),
Jim Grosbache9119e42015-05-13 18:37:00 +00008464 MCOperand::createReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008465 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008466 }
8467 break;
8468 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008469 case ARM::tSTMIA_UPD: {
8470 // If the register list contains any high registers, we need to use
8471 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8472 // should have generated an error in validateInstruction().
8473 unsigned Rn = Inst.getOperand(0).getReg();
8474 bool listContainsBase;
8475 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8476 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8477 assert (isThumbTwo());
8478 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008479 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008480 }
8481 break;
8482 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008483 case ARM::tPOP: {
8484 bool listContainsBase;
8485 // If the register list contains any high registers, we need to use
8486 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8487 // should have generated an error in validateInstruction().
8488 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008489 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008490 assert (isThumbTwo());
8491 Inst.setOpcode(ARM::t2LDMIA_UPD);
8492 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008493 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8494 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008495 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008496 }
8497 case ARM::tPUSH: {
8498 bool listContainsBase;
8499 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008500 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008501 assert (isThumbTwo());
8502 Inst.setOpcode(ARM::t2STMDB_UPD);
8503 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008504 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8505 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008506 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008507 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008508 case ARM::t2MOVi: {
8509 // If we can use the 16-bit encoding and the user didn't explicitly
8510 // request the 32-bit variant, transform it here.
8511 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00008512 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00008513 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008514 Inst.getOperand(4).getReg() == ARM::CPSR) ||
8515 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
8516 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8517 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008518 // The operands aren't in the same order for tMOVi8...
8519 MCInst TmpInst;
8520 TmpInst.setOpcode(ARM::tMOVi8);
8521 TmpInst.addOperand(Inst.getOperand(0));
8522 TmpInst.addOperand(Inst.getOperand(4));
8523 TmpInst.addOperand(Inst.getOperand(1));
8524 TmpInst.addOperand(Inst.getOperand(2));
8525 TmpInst.addOperand(Inst.getOperand(3));
8526 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008527 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008528 }
8529 break;
8530 }
8531 case ARM::t2MOVr: {
8532 // If we can use the 16-bit encoding and the user didn't explicitly
8533 // request the 32-bit variant, transform it here.
8534 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8535 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8536 Inst.getOperand(2).getImm() == ARMCC::AL &&
8537 Inst.getOperand(4).getReg() == ARM::CPSR &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008538 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8539 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008540 // The operands aren't the same for tMOV[S]r... (no cc_out)
8541 MCInst TmpInst;
8542 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8543 TmpInst.addOperand(Inst.getOperand(0));
8544 TmpInst.addOperand(Inst.getOperand(1));
8545 TmpInst.addOperand(Inst.getOperand(2));
8546 TmpInst.addOperand(Inst.getOperand(3));
8547 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008548 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008549 }
8550 break;
8551 }
Jim Grosbach82213192011-09-19 20:29:33 +00008552 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008553 case ARM::t2SXTB:
8554 case ARM::t2UXTH:
8555 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008556 // If we can use the 16-bit encoding and the user didn't explicitly
8557 // request the 32-bit variant, transform it here.
8558 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8559 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8560 Inst.getOperand(2).getImm() == 0 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008561 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8562 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008563 unsigned NewOpc;
8564 switch (Inst.getOpcode()) {
8565 default: llvm_unreachable("Illegal opcode!");
8566 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8567 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8568 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8569 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8570 }
Jim Grosbach82213192011-09-19 20:29:33 +00008571 // The operands aren't the same for thumb1 (no rotate operand).
8572 MCInst TmpInst;
8573 TmpInst.setOpcode(NewOpc);
8574 TmpInst.addOperand(Inst.getOperand(0));
8575 TmpInst.addOperand(Inst.getOperand(1));
8576 TmpInst.addOperand(Inst.getOperand(3));
8577 TmpInst.addOperand(Inst.getOperand(4));
8578 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008579 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008580 }
8581 break;
8582 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008583 case ARM::MOVsi: {
8584 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008585 // rrx shifts and asr/lsr of #32 is encoded as 0
8586 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8587 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008588 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8589 // Shifting by zero is accepted as a vanilla 'MOVr'
8590 MCInst TmpInst;
8591 TmpInst.setOpcode(ARM::MOVr);
8592 TmpInst.addOperand(Inst.getOperand(0));
8593 TmpInst.addOperand(Inst.getOperand(1));
8594 TmpInst.addOperand(Inst.getOperand(3));
8595 TmpInst.addOperand(Inst.getOperand(4));
8596 TmpInst.addOperand(Inst.getOperand(5));
8597 Inst = TmpInst;
8598 return true;
8599 }
8600 return false;
8601 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008602 case ARM::ANDrsi:
8603 case ARM::ORRrsi:
8604 case ARM::EORrsi:
8605 case ARM::BICrsi:
8606 case ARM::SUBrsi:
8607 case ARM::ADDrsi: {
8608 unsigned newOpc;
8609 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8610 if (SOpc == ARM_AM::rrx) return false;
8611 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008612 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008613 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8614 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8615 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8616 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8617 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8618 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8619 }
8620 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008621 // The exception is for right shifts, where 0 == 32
8622 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8623 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008624 MCInst TmpInst;
8625 TmpInst.setOpcode(newOpc);
8626 TmpInst.addOperand(Inst.getOperand(0));
8627 TmpInst.addOperand(Inst.getOperand(1));
8628 TmpInst.addOperand(Inst.getOperand(2));
8629 TmpInst.addOperand(Inst.getOperand(4));
8630 TmpInst.addOperand(Inst.getOperand(5));
8631 TmpInst.addOperand(Inst.getOperand(6));
8632 Inst = TmpInst;
8633 return true;
8634 }
8635 return false;
8636 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008637 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008638 case ARM::t2IT: {
8639 // The mask bits for all but the first condition are represented as
8640 // the low bit of the condition code value implies 't'. We currently
8641 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00008642 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008643 MCOperand &MO = Inst.getOperand(1);
8644 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00008645 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008646 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008647 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008648 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00008649 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00008650 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008651 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00008652
8653 // Set up the IT block state according to the IT instruction we just
8654 // matched.
8655 assert(!inITBlock() && "nested IT blocks?!");
8656 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
8657 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
8658 ITState.CurPosition = 0;
8659 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008660 break;
8661 }
Richard Bartona39625e2012-07-09 16:12:24 +00008662 case ARM::t2LSLrr:
8663 case ARM::t2LSRrr:
8664 case ARM::t2ASRrr:
8665 case ARM::t2SBCrr:
8666 case ARM::t2RORrr:
8667 case ARM::t2BICrr:
8668 {
Richard Bartond5660372012-07-09 16:14:28 +00008669 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008670 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8671 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8672 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008673 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008674 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8675 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8676 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8677 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008678 unsigned NewOpc;
8679 switch (Inst.getOpcode()) {
8680 default: llvm_unreachable("unexpected opcode");
8681 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8682 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8683 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8684 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8685 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8686 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8687 }
8688 MCInst TmpInst;
8689 TmpInst.setOpcode(NewOpc);
8690 TmpInst.addOperand(Inst.getOperand(0));
8691 TmpInst.addOperand(Inst.getOperand(5));
8692 TmpInst.addOperand(Inst.getOperand(1));
8693 TmpInst.addOperand(Inst.getOperand(2));
8694 TmpInst.addOperand(Inst.getOperand(3));
8695 TmpInst.addOperand(Inst.getOperand(4));
8696 Inst = TmpInst;
8697 return true;
8698 }
8699 return false;
8700 }
8701 case ARM::t2ANDrr:
8702 case ARM::t2EORrr:
8703 case ARM::t2ADCrr:
8704 case ARM::t2ORRrr:
8705 {
Richard Bartond5660372012-07-09 16:14:28 +00008706 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008707 // These instructions are special in that they are commutable, so shorter encodings
8708 // are available more often.
8709 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8710 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8711 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8712 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008713 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008714 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8715 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8716 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8717 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008718 unsigned NewOpc;
8719 switch (Inst.getOpcode()) {
8720 default: llvm_unreachable("unexpected opcode");
8721 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8722 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8723 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8724 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8725 }
8726 MCInst TmpInst;
8727 TmpInst.setOpcode(NewOpc);
8728 TmpInst.addOperand(Inst.getOperand(0));
8729 TmpInst.addOperand(Inst.getOperand(5));
8730 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8731 TmpInst.addOperand(Inst.getOperand(1));
8732 TmpInst.addOperand(Inst.getOperand(2));
8733 } else {
8734 TmpInst.addOperand(Inst.getOperand(2));
8735 TmpInst.addOperand(Inst.getOperand(1));
8736 }
8737 TmpInst.addOperand(Inst.getOperand(3));
8738 TmpInst.addOperand(Inst.getOperand(4));
8739 Inst = TmpInst;
8740 return true;
8741 }
8742 return false;
8743 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008744 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008745 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008746}
8747
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008748unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8749 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8750 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008751 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008752 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008753 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8754 assert(MCID.hasOptionalDef() &&
8755 "optionally flag setting instruction missing optional def operand");
8756 assert(MCID.NumOperands == Inst.getNumOperands() &&
8757 "operand count mismatch!");
8758 // Find the optional-def operand (cc_out).
8759 unsigned OpNo;
8760 for (OpNo = 0;
8761 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8762 ++OpNo)
8763 ;
8764 // If we're parsing Thumb1, reject it completely.
8765 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
8766 return Match_MnemonicFail;
8767 // If we're parsing Thumb2, which form is legal depends on whether we're
8768 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008769 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8770 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008771 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008772 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8773 inITBlock())
8774 return Match_RequiresNotITBlock;
Artyom Skrobovb43981072015-10-28 13:58:36 +00008775 } else if (isThumbOne()) {
8776 // Some high-register supporting Thumb1 encodings only allow both registers
8777 // to be from r0-r7 when in Thumb2.
8778 if (Opc == ARM::tADDhirr && !hasV6MOps() &&
8779 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8780 isARMLowRegister(Inst.getOperand(2).getReg()))
8781 return Match_RequiresThumb2;
8782 // Others only require ARMv6 or later.
8783 else if (Opc == ARM::tMOVr && !hasV6Ops() &&
8784 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8785 isARMLowRegister(Inst.getOperand(1).getReg()))
8786 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008787 }
Artyom Skrobovb43981072015-10-28 13:58:36 +00008788
8789 for (unsigned I = 0; I < MCID.NumOperands; ++I)
8790 if (MCID.OpInfo[I].RegClass == ARM::rGPRRegClassID) {
8791 // rGPRRegClass excludes PC, and also excluded SP before ARMv8
8792 if ((Inst.getOperand(I).getReg() == ARM::SP) && !hasV8Ops())
8793 return Match_RequiresV8;
8794 else if (Inst.getOperand(I).getReg() == ARM::PC)
8795 return Match_InvalidOperand;
8796 }
8797
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008798 return Match_Success;
8799}
8800
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008801namespace llvm {
8802template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008803 return true; // In an assembly source, no need to second-guess
8804}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008805}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008806
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008807static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008808bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
8809 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00008810 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00008811 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008812 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008813 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008814
Chad Rosier2f480a82012-10-12 22:53:36 +00008815 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008816 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008817 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008818 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008819 // Context sensitive operand constraints aren't handled by the matcher,
8820 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008821 if (validateInstruction(Inst, Operands)) {
8822 // Still progress the IT block, otherwise one wrong condition causes
8823 // nasty cascading errors.
8824 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008825 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008826 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008827
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008828 { // processInstruction() updates inITBlock state, we need to save it away
8829 bool wasInITBlock = inITBlock();
8830
8831 // Some instructions need post-processing to, for example, tweak which
8832 // encoding is selected. Loop on it while changes happen so the
8833 // individual transformations can chain off each other. E.g.,
8834 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00008835 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008836 ;
8837
8838 // Only after the instruction is fully processed, we can validate it
8839 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008840 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008841 Warning(IDLoc, "deprecated instruction in IT block");
8842 }
8843 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008844
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008845 // Only move forward at the very end so that everything in validate
8846 // and process gets a consistent answer about whether we're in an IT
8847 // block.
8848 forwardITPosition();
8849
Jim Grosbach82f76d12012-01-25 19:52:01 +00008850 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8851 // doesn't actually encode.
8852 if (Inst.getOpcode() == ARM::ITasm)
8853 return false;
8854
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008855 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00008856 Out.EmitInstruction(Inst, getSTI());
Chris Lattner9487de62010-10-28 21:28:01 +00008857 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008858 case Match_MissingFeature: {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008859 assert(ErrorInfo && "Unknown missing feature!");
Jim Grosbach5117ef72012-04-24 22:40:08 +00008860 // Special case the error message for the very common case where only
8861 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8862 std::string Msg = "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008863 uint64_t Mask = 1;
8864 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8865 if (ErrorInfo & Mask) {
Jim Grosbach5117ef72012-04-24 22:40:08 +00008866 Msg += " ";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008867 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
Jim Grosbach5117ef72012-04-24 22:40:08 +00008868 }
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008869 Mask <<= 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008870 }
8871 return Error(IDLoc, Msg);
8872 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008873 case Match_InvalidOperand: {
8874 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00008875 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008876 if (ErrorInfo >= Operands.size())
8877 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008878
David Blaikie960ea3f2014-06-08 16:18:35 +00008879 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008880 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8881 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008882
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008883 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008884 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008885 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008886 return Error(IDLoc, "invalid instruction",
David Blaikie960ea3f2014-06-08 16:18:35 +00008887 ((ARMOperand &)*Operands[0]).getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008888 case Match_RequiresNotITBlock:
8889 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008890 case Match_RequiresITBlock:
8891 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008892 case Match_RequiresV6:
8893 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8894 case Match_RequiresThumb2:
8895 return Error(IDLoc, "instruction variant requires Thumb2");
Artyom Skrobovb43981072015-10-28 13:58:36 +00008896 case Match_RequiresV8:
8897 return Error(IDLoc, "instruction variant requires ARMv8 or later");
Jim Grosbach087affe2012-06-22 23:56:48 +00008898 case Match_ImmRange0_15: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008899 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Jim Grosbach087affe2012-06-22 23:56:48 +00008900 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8901 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8902 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008903 case Match_ImmRange0_239: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008904 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008905 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8906 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8907 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008908 case Match_AlignedMemoryRequiresNone:
8909 case Match_DupAlignedMemoryRequiresNone:
8910 case Match_AlignedMemoryRequires16:
8911 case Match_DupAlignedMemoryRequires16:
8912 case Match_AlignedMemoryRequires32:
8913 case Match_DupAlignedMemoryRequires32:
8914 case Match_AlignedMemoryRequires64:
8915 case Match_DupAlignedMemoryRequires64:
8916 case Match_AlignedMemoryRequires64or128:
8917 case Match_DupAlignedMemoryRequires64or128:
8918 case Match_AlignedMemoryRequires64or128or256:
8919 {
David Blaikie960ea3f2014-06-08 16:18:35 +00008920 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00008921 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8922 switch (MatchResult) {
8923 default:
8924 llvm_unreachable("Missing Match_Aligned type");
8925 case Match_AlignedMemoryRequiresNone:
8926 case Match_DupAlignedMemoryRequiresNone:
8927 return Error(ErrorLoc, "alignment must be omitted");
8928 case Match_AlignedMemoryRequires16:
8929 case Match_DupAlignedMemoryRequires16:
8930 return Error(ErrorLoc, "alignment must be 16 or omitted");
8931 case Match_AlignedMemoryRequires32:
8932 case Match_DupAlignedMemoryRequires32:
8933 return Error(ErrorLoc, "alignment must be 32 or omitted");
8934 case Match_AlignedMemoryRequires64:
8935 case Match_DupAlignedMemoryRequires64:
8936 return Error(ErrorLoc, "alignment must be 64 or omitted");
8937 case Match_AlignedMemoryRequires64or128:
8938 case Match_DupAlignedMemoryRequires64or128:
8939 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8940 case Match_AlignedMemoryRequires64or128or256:
8941 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8942 }
8943 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008944 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008945
Eric Christopher91d7b902010-10-29 09:26:59 +00008946 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008947}
8948
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008949/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008950bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008951 const MCObjectFileInfo::Environment Format =
8952 getContext().getObjectFileInfo()->getObjectFileType();
8953 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
8954 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008955
Kevin Enderbyccab3172009-09-15 00:27:25 +00008956 StringRef IDVal = DirectiveID.getIdentifier();
8957 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008958 return parseLiteralValues(4, DirectiveID.getLoc());
8959 else if (IDVal == ".short" || IDVal == ".hword")
8960 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008961 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008962 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008963 else if (IDVal == ".arm")
8964 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008965 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008966 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008967 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008968 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008969 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008970 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008971 else if (IDVal == ".unreq")
8972 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008973 else if (IDVal == ".fnend")
8974 return parseDirectiveFnEnd(DirectiveID.getLoc());
8975 else if (IDVal == ".cantunwind")
8976 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8977 else if (IDVal == ".personality")
8978 return parseDirectivePersonality(DirectiveID.getLoc());
8979 else if (IDVal == ".handlerdata")
8980 return parseDirectiveHandlerData(DirectiveID.getLoc());
8981 else if (IDVal == ".setfp")
8982 return parseDirectiveSetFP(DirectiveID.getLoc());
8983 else if (IDVal == ".pad")
8984 return parseDirectivePad(DirectiveID.getLoc());
8985 else if (IDVal == ".save")
8986 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8987 else if (IDVal == ".vsave")
8988 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008989 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008990 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008991 else if (IDVal == ".even")
8992 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008993 else if (IDVal == ".personalityindex")
8994 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008995 else if (IDVal == ".unwind_raw")
8996 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008997 else if (IDVal == ".movsp")
8998 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008999 else if (IDVal == ".arch_extension")
9000 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009001 else if (IDVal == ".align")
9002 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009003 else if (IDVal == ".thumb_set")
9004 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009005
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00009006 if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00009007 if (IDVal == ".arch")
9008 return parseDirectiveArch(DirectiveID.getLoc());
9009 else if (IDVal == ".cpu")
9010 return parseDirectiveCPU(DirectiveID.getLoc());
9011 else if (IDVal == ".eabi_attribute")
9012 return parseDirectiveEabiAttr(DirectiveID.getLoc());
9013 else if (IDVal == ".fpu")
9014 return parseDirectiveFPU(DirectiveID.getLoc());
9015 else if (IDVal == ".fnstart")
9016 return parseDirectiveFnStart(DirectiveID.getLoc());
9017 else if (IDVal == ".inst")
9018 return parseDirectiveInst(DirectiveID.getLoc());
9019 else if (IDVal == ".inst.n")
9020 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
9021 else if (IDVal == ".inst.w")
9022 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
9023 else if (IDVal == ".object_arch")
9024 return parseDirectiveObjectArch(DirectiveID.getLoc());
9025 else if (IDVal == ".tlsdescseq")
9026 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
9027 }
9028
Kevin Enderbyccab3172009-09-15 00:27:25 +00009029 return true;
9030}
9031
Saleem Abdulrasool38976512014-02-23 06:22:09 +00009032/// parseLiteralValues
9033/// ::= .hword expression [, expression]*
9034/// ::= .short expression [, expression]*
9035/// ::= .word expression [, expression]*
9036bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009037 MCAsmParser &Parser = getParser();
Kevin Enderbyccab3172009-09-15 00:27:25 +00009038 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9039 for (;;) {
9040 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00009041 if (getParser().parseExpression(Value)) {
9042 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009043 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00009044 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00009045
Oliver Stannard09be0602015-11-16 16:22:47 +00009046 getParser().getStreamer().EmitValue(Value, Size, L);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009047
9048 if (getLexer().is(AsmToken::EndOfStatement))
9049 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00009050
Kevin Enderbyccab3172009-09-15 00:27:25 +00009051 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009052 if (getLexer().isNot(AsmToken::Comma)) {
9053 Error(L, "unexpected token in directive");
9054 return false;
9055 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009056 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00009057 }
9058 }
9059
Sean Callanana83fd7d2010-01-19 20:27:46 +00009060 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00009061 return false;
9062}
9063
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009064/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00009065/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009066bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009067 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009068 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9069 Error(L, "unexpected token in directive");
9070 return false;
9071 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009072 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009073
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009074 if (!hasThumb()) {
9075 Error(L, "target does not support Thumb mode");
9076 return false;
9077 }
Tim Northovera2292d02013-06-10 23:20:58 +00009078
Jim Grosbach7f882392011-12-07 18:04:19 +00009079 if (!isThumb())
9080 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00009081
Jim Grosbach7f882392011-12-07 18:04:19 +00009082 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
9083 return false;
9084}
9085
9086/// parseDirectiveARM
9087/// ::= .arm
9088bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009089 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009090 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9091 Error(L, "unexpected token in directive");
9092 return false;
9093 }
Jim Grosbach7f882392011-12-07 18:04:19 +00009094 Parser.Lex();
9095
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009096 if (!hasARM()) {
9097 Error(L, "target does not support ARM mode");
9098 return false;
9099 }
Tim Northovera2292d02013-06-10 23:20:58 +00009100
Jim Grosbach7f882392011-12-07 18:04:19 +00009101 if (isThumb())
9102 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00009103
Jim Grosbach7f882392011-12-07 18:04:19 +00009104 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00009105 return false;
9106}
9107
Tim Northover1744d0a2013-10-25 12:49:50 +00009108void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
9109 if (NextSymbolIsThumb) {
9110 getParser().getStreamer().EmitThumbFunc(Symbol);
9111 NextSymbolIsThumb = false;
9112 }
9113}
9114
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009115/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00009116/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009117bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009118 MCAsmParser &Parser = getParser();
Rafael Espindoladbaf0492015-08-14 15:48:41 +00009119 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
9120 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009121
Jim Grosbach1152cc02011-12-21 22:30:16 +00009122 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009123 // ELF doesn't
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00009124 if (IsMachO) {
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009125 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00009126 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009127 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
9128 Error(L, "unexpected token in .thumb_func directive");
9129 return false;
9130 }
9131
Tim Northover1744d0a2013-10-25 12:49:50 +00009132 MCSymbol *Func =
Jim Grosbach6f482002015-05-18 18:43:14 +00009133 getParser().getContext().getOrCreateSymbol(Tok.getIdentifier());
Tim Northover1744d0a2013-10-25 12:49:50 +00009134 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00009135 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00009136 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00009137 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00009138 }
9139
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009140 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00009141 Error(Parser.getTok().getLoc(), "unexpected token in directive");
9142 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009143 return false;
9144 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00009145
Tim Northover1744d0a2013-10-25 12:49:50 +00009146 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00009147 return false;
9148}
9149
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009150/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00009151/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009152bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009153 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009154 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009155 if (Tok.isNot(AsmToken::Identifier)) {
9156 Error(L, "unexpected token in .syntax directive");
9157 return false;
9158 }
9159
Benjamin Kramer92d89982010-07-14 22:38:02 +00009160 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009161 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00009162 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009163 } else if (Mode == "divided" || Mode == "DIVIDED") {
9164 Error(L, "'.syntax divided' arm asssembly not supported");
9165 return false;
9166 } else {
9167 Error(L, "unrecognized syntax mode in .syntax directive");
9168 return false;
9169 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00009170
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009171 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9172 Error(Parser.getTok().getLoc(), "unexpected token in directive");
9173 return false;
9174 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009175 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009176
9177 // TODO tell the MC streamer the mode
9178 // getParser().getStreamer().Emit???();
9179 return false;
9180}
9181
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009182/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00009183/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009184bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009185 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009186 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009187 if (Tok.isNot(AsmToken::Integer)) {
9188 Error(L, "unexpected token in .code directive");
9189 return false;
9190 }
Sean Callanan936b0d32010-01-19 21:44:56 +00009191 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009192 if (Val != 16 && Val != 32) {
9193 Error(L, "invalid operand to .code directive");
9194 return false;
9195 }
9196 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009197
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009198 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9199 Error(Parser.getTok().getLoc(), "unexpected token in directive");
9200 return false;
9201 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009202 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009203
Evan Cheng284b4672011-07-08 22:36:29 +00009204 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009205 if (!hasThumb()) {
9206 Error(L, "target does not support Thumb mode");
9207 return false;
9208 }
Tim Northovera2292d02013-06-10 23:20:58 +00009209
Jim Grosbachf471ac32011-09-06 18:46:23 +00009210 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009211 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009212 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00009213 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009214 if (!hasARM()) {
9215 Error(L, "target does not support ARM mode");
9216 return false;
9217 }
Tim Northovera2292d02013-06-10 23:20:58 +00009218
Jim Grosbachf471ac32011-09-06 18:46:23 +00009219 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009220 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009221 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00009222 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00009223
Kevin Enderby146dcf22009-10-15 20:48:48 +00009224 return false;
9225}
9226
Jim Grosbachab5830e2011-12-14 02:16:11 +00009227/// parseDirectiveReq
9228/// ::= name .req registername
9229bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009230 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009231 Parser.Lex(); // Eat the '.req' token.
9232 unsigned Reg;
9233 SMLoc SRegLoc, ERegLoc;
9234 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009235 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009236 Error(SRegLoc, "register name expected");
9237 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009238 }
9239
9240 // Shouldn't be anything else.
9241 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009242 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009243 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
9244 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009245 }
9246
9247 Parser.Lex(); // Consume the EndOfStatement
9248
Frederic Rissb61f01f2015-02-04 03:10:03 +00009249 if (RegisterReqs.insert(std::make_pair(Name, Reg)).first->second != Reg) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009250 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
9251 return false;
9252 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00009253
9254 return false;
9255}
9256
9257/// parseDirectiveUneq
9258/// ::= .unreq registername
9259bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009260 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009261 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009262 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009263 Error(L, "unexpected input in .unreq directive.");
9264 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009265 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00009266 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009267 Parser.Lex(); // Eat the identifier.
9268 return false;
9269}
9270
Oliver Stannardc869e912016-04-11 13:06:28 +00009271// After changing arch/CPU, try to put the ARM/Thumb mode back to what it was
9272// before, if supported by the new target, or emit mapping symbols for the mode
9273// switch.
9274void ARMAsmParser::FixModeAfterArchChange(bool WasThumb, SMLoc Loc) {
9275 if (WasThumb != isThumb()) {
9276 if (WasThumb && hasThumb()) {
9277 // Stay in Thumb mode
9278 SwitchMode();
9279 } else if (!WasThumb && hasARM()) {
9280 // Stay in ARM mode
9281 SwitchMode();
9282 } else {
9283 // Mode switch forced, because the new arch doesn't support the old mode.
9284 getParser().getStreamer().EmitAssemblerFlag(isThumb() ? MCAF_Code16
9285 : MCAF_Code32);
9286 // Warn about the implcit mode switch. GAS does not switch modes here,
9287 // but instead stays in the old mode, reporting an error on any following
9288 // instructions as the mode does not exist on the target.
9289 Warning(Loc, Twine("new target does not support ") +
9290 (WasThumb ? "thumb" : "arm") + " mode, switching to " +
9291 (!WasThumb ? "thumb" : "arm") + " mode");
9292 }
9293 }
9294}
9295
Jason W Kim135d2442011-12-20 17:38:12 +00009296/// parseDirectiveArch
9297/// ::= .arch token
9298bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009299 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
9300
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009301 unsigned ID = ARM::parseArch(Arch);
Logan Chien439e8f92013-12-11 17:16:25 +00009302
Renato Golin35de35d2015-05-12 10:33:58 +00009303 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009304 Error(L, "Unknown arch name");
9305 return false;
9306 }
Logan Chien439e8f92013-12-11 17:16:25 +00009307
Oliver Stannardc869e912016-04-11 13:06:28 +00009308 bool WasThumb = isThumb();
Roman Divacky4b5507a2015-10-02 18:25:25 +00009309 Triple T;
Akira Hatanakab11ef082015-11-14 06:35:56 +00009310 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009311 STI.setDefaultFeatures("", ("+" + ARM::getArchName(ID)).str());
Roman Divacky4b5507a2015-10-02 18:25:25 +00009312 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Oliver Stannardc869e912016-04-11 13:06:28 +00009313 FixModeAfterArchChange(WasThumb, L);
Roman Divacky4b5507a2015-10-02 18:25:25 +00009314
Logan Chien439e8f92013-12-11 17:16:25 +00009315 getTargetStreamer().emitArch(ID);
9316 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009317}
9318
9319/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009320/// ::= .eabi_attribute int, int [, "str"]
9321/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009322bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009323 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009324 int64_t Tag;
9325 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009326 TagLoc = Parser.getTok().getLoc();
9327 if (Parser.getTok().is(AsmToken::Identifier)) {
9328 StringRef Name = Parser.getTok().getIdentifier();
9329 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9330 if (Tag == -1) {
9331 Error(TagLoc, "attribute name not recognised: " + Name);
9332 Parser.eatToEndOfStatement();
9333 return false;
9334 }
9335 Parser.Lex();
9336 } else {
9337 const MCExpr *AttrExpr;
9338
9339 TagLoc = Parser.getTok().getLoc();
9340 if (Parser.parseExpression(AttrExpr)) {
9341 Parser.eatToEndOfStatement();
9342 return false;
9343 }
9344
9345 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
9346 if (!CE) {
9347 Error(TagLoc, "expected numeric constant");
9348 Parser.eatToEndOfStatement();
9349 return false;
9350 }
9351
9352 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009353 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009354
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009355 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009356 Error(Parser.getTok().getLoc(), "comma expected");
9357 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009358 return false;
9359 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009360 Parser.Lex(); // skip comma
9361
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009362 StringRef StringValue = "";
9363 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009364
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009365 int64_t IntegerValue = 0;
9366 bool IsIntegerValue = false;
9367
9368 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9369 IsStringValue = true;
9370 else if (Tag == ARMBuildAttrs::compatibility) {
9371 IsStringValue = true;
9372 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009373 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009374 IsIntegerValue = true;
9375 else if (Tag % 2 == 1)
9376 IsStringValue = true;
9377 else
9378 llvm_unreachable("invalid tag type");
9379
9380 if (IsIntegerValue) {
9381 const MCExpr *ValueExpr;
9382 SMLoc ValueExprLoc = Parser.getTok().getLoc();
9383 if (Parser.parseExpression(ValueExpr)) {
9384 Parser.eatToEndOfStatement();
9385 return false;
9386 }
9387
9388 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
9389 if (!CE) {
9390 Error(ValueExprLoc, "expected numeric constant");
9391 Parser.eatToEndOfStatement();
9392 return false;
9393 }
9394
9395 IntegerValue = CE->getValue();
9396 }
9397
9398 if (Tag == ARMBuildAttrs::compatibility) {
9399 if (Parser.getTok().isNot(AsmToken::Comma))
9400 IsStringValue = false;
Charlie Turner6632d1f2015-01-05 13:26:37 +00009401 if (Parser.getTok().isNot(AsmToken::Comma)) {
9402 Error(Parser.getTok().getLoc(), "comma expected");
9403 Parser.eatToEndOfStatement();
9404 return false;
9405 } else {
9406 Parser.Lex();
9407 }
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009408 }
9409
9410 if (IsStringValue) {
9411 if (Parser.getTok().isNot(AsmToken::String)) {
9412 Error(Parser.getTok().getLoc(), "bad string constant");
9413 Parser.eatToEndOfStatement();
9414 return false;
9415 }
9416
9417 StringValue = Parser.getTok().getStringContents();
9418 Parser.Lex();
9419 }
9420
9421 if (IsIntegerValue && IsStringValue) {
9422 assert(Tag == ARMBuildAttrs::compatibility);
9423 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9424 } else if (IsIntegerValue)
9425 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9426 else if (IsStringValue)
9427 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009428 return false;
9429}
9430
9431/// parseDirectiveCPU
9432/// ::= .cpu str
9433bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9434 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9435 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009436
Renato Golin5d78c9c2015-05-30 10:44:07 +00009437 // FIXME: This is using table-gen data, but should be moved to
9438 // ARMTargetParser once that is table-gen'd.
Akira Hatanakabd9fc282015-11-14 05:20:05 +00009439 if (!getSTI().isCPUStringValid(CPU)) {
Roman Divacky7e6b5952014-12-02 20:03:22 +00009440 Error(L, "Unknown CPU name");
9441 return false;
9442 }
9443
Oliver Stannardc869e912016-04-11 13:06:28 +00009444 bool WasThumb = isThumb();
Akira Hatanakab11ef082015-11-14 06:35:56 +00009445 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009446 STI.setDefaultFeatures(CPU, "");
Bradley Smith9f4cd592015-02-04 16:23:24 +00009447 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Oliver Stannardc869e912016-04-11 13:06:28 +00009448 FixModeAfterArchChange(WasThumb, L);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009449
Logan Chien8cbb80d2013-10-28 17:51:12 +00009450 return false;
9451}
Logan Chien8cbb80d2013-10-28 17:51:12 +00009452/// parseDirectiveFPU
9453/// ::= .fpu str
9454bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009455 SMLoc FPUNameLoc = getTok().getLoc();
Logan Chien8cbb80d2013-10-28 17:51:12 +00009456 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9457
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009458 unsigned ID = ARM::parseFPU(FPU);
John Brawnd03d2292015-06-05 13:29:24 +00009459 std::vector<const char *> Features;
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009460 if (!ARM::getFPUFeatures(ID, Features)) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009461 Error(FPUNameLoc, "Unknown FPU name");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009462 return false;
9463 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009464
Akira Hatanakab11ef082015-11-14 06:35:56 +00009465 MCSubtargetInfo &STI = copySTI();
John Brawnd03d2292015-06-05 13:29:24 +00009466 for (auto Feature : Features)
9467 STI.ApplyFeatureFlag(Feature);
9468 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Nico Weberae050bb2014-08-16 05:37:51 +00009469
Logan Chien8cbb80d2013-10-28 17:51:12 +00009470 getTargetStreamer().emitFPU(ID);
9471 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009472}
9473
Logan Chien4ea23b52013-05-10 16:17:24 +00009474/// parseDirectiveFnStart
9475/// ::= .fnstart
9476bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009477 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009478 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009479 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009480 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009481 }
9482
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009483 // Reset the unwind directives parser state
9484 UC.reset();
9485
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009486 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009487
9488 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009489 return false;
9490}
9491
9492/// parseDirectiveFnEnd
9493/// ::= .fnend
9494bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
9495 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009496 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009497 Error(L, ".fnstart must precede .fnend directive");
9498 return false;
9499 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009500
9501 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009502 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009503
9504 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009505 return false;
9506}
9507
9508/// parseDirectiveCantUnwind
9509/// ::= .cantunwind
9510bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009511 UC.recordCantUnwind(L);
9512
Logan Chien4ea23b52013-05-10 16:17:24 +00009513 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009514 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009515 Error(L, ".fnstart must precede .cantunwind directive");
9516 return false;
9517 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009518 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009519 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009520 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009521 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009522 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009523 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009524 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009525 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009526 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009527 }
9528
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009529 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009530 return false;
9531}
9532
9533/// parseDirectivePersonality
9534/// ::= .personality name
9535bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009536 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009537 bool HasExistingPersonality = UC.hasPersonality();
9538
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009539 UC.recordPersonality(L);
9540
Logan Chien4ea23b52013-05-10 16:17:24 +00009541 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009542 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009543 Error(L, ".fnstart must precede .personality directive");
9544 return false;
9545 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009546 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009547 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009548 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009549 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009550 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009551 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009552 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009553 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009554 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009555 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009556 if (HasExistingPersonality) {
9557 Parser.eatToEndOfStatement();
9558 Error(L, "multiple personality directives");
9559 UC.emitPersonalityLocNotes();
9560 return false;
9561 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009562
9563 // Parse the name of the personality routine
9564 if (Parser.getTok().isNot(AsmToken::Identifier)) {
9565 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009566 Error(L, "unexpected input in .personality directive.");
9567 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009568 }
9569 StringRef Name(Parser.getTok().getIdentifier());
9570 Parser.Lex();
9571
Jim Grosbach6f482002015-05-18 18:43:14 +00009572 MCSymbol *PR = getParser().getContext().getOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009573 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009574 return false;
9575}
9576
9577/// parseDirectiveHandlerData
9578/// ::= .handlerdata
9579bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009580 UC.recordHandlerData(L);
9581
Logan Chien4ea23b52013-05-10 16:17:24 +00009582 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009583 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009584 Error(L, ".fnstart must precede .personality directive");
9585 return false;
9586 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009587 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009588 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009589 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009590 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009591 }
9592
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009593 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009594 return false;
9595}
9596
9597/// parseDirectiveSetFP
9598/// ::= .setfp fpreg, spreg [, offset]
9599bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009600 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009601 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009602 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009603 Error(L, ".fnstart must precede .setfp directive");
9604 return false;
9605 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009606 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009607 Error(L, ".setfp must precede .handlerdata directive");
9608 return false;
9609 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009610
9611 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009612 SMLoc FPRegLoc = Parser.getTok().getLoc();
9613 int FPReg = tryParseRegister();
9614 if (FPReg == -1) {
9615 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009616 return false;
9617 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009618
9619 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009620 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009621 Error(Parser.getTok().getLoc(), "comma expected");
9622 return false;
9623 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009624 Parser.Lex(); // skip comma
9625
9626 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009627 SMLoc SPRegLoc = Parser.getTok().getLoc();
9628 int SPReg = tryParseRegister();
9629 if (SPReg == -1) {
9630 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009631 return false;
9632 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009633
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009634 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
9635 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009636 return false;
9637 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009638
9639 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009640 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009641
9642 // Parse offset
9643 int64_t Offset = 0;
9644 if (Parser.getTok().is(AsmToken::Comma)) {
9645 Parser.Lex(); // skip comma
9646
9647 if (Parser.getTok().isNot(AsmToken::Hash) &&
9648 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009649 Error(Parser.getTok().getLoc(), "'#' expected");
9650 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009651 }
9652 Parser.Lex(); // skip hash token.
9653
9654 const MCExpr *OffsetExpr;
9655 SMLoc ExLoc = Parser.getTok().getLoc();
9656 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009657 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9658 Error(ExLoc, "malformed setfp offset");
9659 return false;
9660 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009661 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009662 if (!CE) {
9663 Error(ExLoc, "setfp offset must be an immediate");
9664 return false;
9665 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009666
9667 Offset = CE->getValue();
9668 }
9669
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009670 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9671 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009672 return false;
9673}
9674
9675/// parseDirective
9676/// ::= .pad offset
9677bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009678 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009679 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009680 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009681 Error(L, ".fnstart must precede .pad directive");
9682 return false;
9683 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009684 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009685 Error(L, ".pad must precede .handlerdata directive");
9686 return false;
9687 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009688
9689 // Parse the offset
9690 if (Parser.getTok().isNot(AsmToken::Hash) &&
9691 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009692 Error(Parser.getTok().getLoc(), "'#' expected");
9693 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009694 }
9695 Parser.Lex(); // skip hash token.
9696
9697 const MCExpr *OffsetExpr;
9698 SMLoc ExLoc = Parser.getTok().getLoc();
9699 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009700 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9701 Error(ExLoc, "malformed pad offset");
9702 return false;
9703 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009704 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009705 if (!CE) {
9706 Error(ExLoc, "pad offset must be an immediate");
9707 return false;
9708 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009709
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009710 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009711 return false;
9712}
9713
9714/// parseDirectiveRegSave
9715/// ::= .save { registers }
9716/// ::= .vsave { registers }
9717bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9718 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009719 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009720 Error(L, ".fnstart must precede .save or .vsave directives");
9721 return false;
9722 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009723 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009724 Error(L, ".save or .vsave must precede .handlerdata directive");
9725 return false;
9726 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009727
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009728 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009729 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009730
Logan Chien4ea23b52013-05-10 16:17:24 +00009731 // Parse the register list
David Blaikie960ea3f2014-06-08 16:18:35 +00009732 if (parseRegisterList(Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009733 return false;
David Blaikie960ea3f2014-06-08 16:18:35 +00009734 ARMOperand &Op = (ARMOperand &)*Operands[0];
9735 if (!IsVector && !Op.isRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009736 Error(L, ".save expects GPR registers");
9737 return false;
9738 }
David Blaikie960ea3f2014-06-08 16:18:35 +00009739 if (IsVector && !Op.isDPRRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009740 Error(L, ".vsave expects DPR registers");
9741 return false;
9742 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009743
David Blaikie960ea3f2014-06-08 16:18:35 +00009744 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009745 return false;
9746}
9747
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009748/// parseDirectiveInst
9749/// ::= .inst opcode [, ...]
9750/// ::= .inst.n opcode [, ...]
9751/// ::= .inst.w opcode [, ...]
9752bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009753 MCAsmParser &Parser = getParser();
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009754 int Width;
9755
9756 if (isThumb()) {
9757 switch (Suffix) {
9758 case 'n':
9759 Width = 2;
9760 break;
9761 case 'w':
9762 Width = 4;
9763 break;
9764 default:
9765 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009766 Error(Loc, "cannot determine Thumb instruction size, "
9767 "use inst.n/inst.w instead");
9768 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009769 }
9770 } else {
9771 if (Suffix) {
9772 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009773 Error(Loc, "width suffixes are invalid in ARM mode");
9774 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009775 }
9776 Width = 4;
9777 }
9778
9779 if (getLexer().is(AsmToken::EndOfStatement)) {
9780 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009781 Error(Loc, "expected expression following directive");
9782 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009783 }
9784
9785 for (;;) {
9786 const MCExpr *Expr;
9787
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009788 if (getParser().parseExpression(Expr)) {
9789 Error(Loc, "expected expression");
9790 return false;
9791 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009792
9793 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009794 if (!Value) {
9795 Error(Loc, "expected constant expression");
9796 return false;
9797 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009798
9799 switch (Width) {
9800 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009801 if (Value->getValue() > 0xffff) {
9802 Error(Loc, "inst.n operand is too big, use inst.w instead");
9803 return false;
9804 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009805 break;
9806 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009807 if (Value->getValue() > 0xffffffff) {
9808 Error(Loc,
9809 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
9810 return false;
9811 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009812 break;
9813 default:
9814 llvm_unreachable("only supported widths are 2 and 4");
9815 }
9816
9817 getTargetStreamer().emitInst(Value->getValue(), Suffix);
9818
9819 if (getLexer().is(AsmToken::EndOfStatement))
9820 break;
9821
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009822 if (getLexer().isNot(AsmToken::Comma)) {
9823 Error(Loc, "unexpected token in directive");
9824 return false;
9825 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009826
9827 Parser.Lex();
9828 }
9829
9830 Parser.Lex();
9831 return false;
9832}
9833
David Peixotto80c083a2013-12-19 18:26:07 +00009834/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009835/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009836bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009837 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009838 return false;
9839}
9840
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009841bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9842 const MCSection *Section = getStreamer().getCurrentSection().first;
9843
9844 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9845 TokError("unexpected token in directive");
9846 return false;
9847 }
9848
9849 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009850 getStreamer().InitSections(false);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009851 Section = getStreamer().getCurrentSection().first;
9852 }
9853
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009854 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009855 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009856 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009857 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009858 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009859
9860 return false;
9861}
9862
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009863/// parseDirectivePersonalityIndex
9864/// ::= .personalityindex index
9865bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009866 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009867 bool HasExistingPersonality = UC.hasPersonality();
9868
9869 UC.recordPersonalityIndex(L);
9870
9871 if (!UC.hasFnStart()) {
9872 Parser.eatToEndOfStatement();
9873 Error(L, ".fnstart must precede .personalityindex directive");
9874 return false;
9875 }
9876 if (UC.cantUnwind()) {
9877 Parser.eatToEndOfStatement();
9878 Error(L, ".personalityindex cannot be used with .cantunwind");
9879 UC.emitCantUnwindLocNotes();
9880 return false;
9881 }
9882 if (UC.hasHandlerData()) {
9883 Parser.eatToEndOfStatement();
9884 Error(L, ".personalityindex must precede .handlerdata directive");
9885 UC.emitHandlerDataLocNotes();
9886 return false;
9887 }
9888 if (HasExistingPersonality) {
9889 Parser.eatToEndOfStatement();
9890 Error(L, "multiple personality directives");
9891 UC.emitPersonalityLocNotes();
9892 return false;
9893 }
9894
9895 const MCExpr *IndexExpression;
9896 SMLoc IndexLoc = Parser.getTok().getLoc();
9897 if (Parser.parseExpression(IndexExpression)) {
9898 Parser.eatToEndOfStatement();
9899 return false;
9900 }
9901
9902 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9903 if (!CE) {
9904 Parser.eatToEndOfStatement();
9905 Error(IndexLoc, "index must be a constant number");
9906 return false;
9907 }
9908 if (CE->getValue() < 0 ||
9909 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9910 Parser.eatToEndOfStatement();
9911 Error(IndexLoc, "personality routine index should be in range [0-3]");
9912 return false;
9913 }
9914
9915 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9916 return false;
9917}
9918
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009919/// parseDirectiveUnwindRaw
9920/// ::= .unwind_raw offset, opcode [, opcode...]
9921bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009922 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009923 if (!UC.hasFnStart()) {
9924 Parser.eatToEndOfStatement();
9925 Error(L, ".fnstart must precede .unwind_raw directives");
9926 return false;
9927 }
9928
9929 int64_t StackOffset;
9930
9931 const MCExpr *OffsetExpr;
9932 SMLoc OffsetLoc = getLexer().getLoc();
9933 if (getLexer().is(AsmToken::EndOfStatement) ||
9934 getParser().parseExpression(OffsetExpr)) {
9935 Error(OffsetLoc, "expected expression");
9936 Parser.eatToEndOfStatement();
9937 return false;
9938 }
9939
9940 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9941 if (!CE) {
9942 Error(OffsetLoc, "offset must be a constant");
9943 Parser.eatToEndOfStatement();
9944 return false;
9945 }
9946
9947 StackOffset = CE->getValue();
9948
9949 if (getLexer().isNot(AsmToken::Comma)) {
9950 Error(getLexer().getLoc(), "expected comma");
9951 Parser.eatToEndOfStatement();
9952 return false;
9953 }
9954 Parser.Lex();
9955
9956 SmallVector<uint8_t, 16> Opcodes;
9957 for (;;) {
9958 const MCExpr *OE;
9959
9960 SMLoc OpcodeLoc = getLexer().getLoc();
9961 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9962 Error(OpcodeLoc, "expected opcode expression");
9963 Parser.eatToEndOfStatement();
9964 return false;
9965 }
9966
9967 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9968 if (!OC) {
9969 Error(OpcodeLoc, "opcode value must be a constant");
9970 Parser.eatToEndOfStatement();
9971 return false;
9972 }
9973
9974 const int64_t Opcode = OC->getValue();
9975 if (Opcode & ~0xff) {
9976 Error(OpcodeLoc, "invalid opcode");
9977 Parser.eatToEndOfStatement();
9978 return false;
9979 }
9980
9981 Opcodes.push_back(uint8_t(Opcode));
9982
9983 if (getLexer().is(AsmToken::EndOfStatement))
9984 break;
9985
9986 if (getLexer().isNot(AsmToken::Comma)) {
9987 Error(getLexer().getLoc(), "unexpected token in directive");
9988 Parser.eatToEndOfStatement();
9989 return false;
9990 }
9991
9992 Parser.Lex();
9993 }
9994
9995 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9996
9997 Parser.Lex();
9998 return false;
9999}
10000
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +000010001/// parseDirectiveTLSDescSeq
10002/// ::= .tlsdescseq tls-variable
10003bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010004 MCAsmParser &Parser = getParser();
10005
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +000010006 if (getLexer().isNot(AsmToken::Identifier)) {
10007 TokError("expected variable after '.tlsdescseq' directive");
10008 Parser.eatToEndOfStatement();
10009 return false;
10010 }
10011
10012 const MCSymbolRefExpr *SRE =
Jim Grosbach13760bd2015-05-30 01:25:56 +000010013 MCSymbolRefExpr::create(Parser.getTok().getIdentifier(),
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +000010014 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
10015 Lex();
10016
10017 if (getLexer().isNot(AsmToken::EndOfStatement)) {
10018 Error(Parser.getTok().getLoc(), "unexpected token");
10019 Parser.eatToEndOfStatement();
10020 return false;
10021 }
10022
10023 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
10024 return false;
10025}
10026
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010027/// parseDirectiveMovSP
10028/// ::= .movsp reg [, #offset]
10029bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010030 MCAsmParser &Parser = getParser();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000010031 if (!UC.hasFnStart()) {
10032 Parser.eatToEndOfStatement();
10033 Error(L, ".fnstart must precede .movsp directives");
10034 return false;
10035 }
10036 if (UC.getFPReg() != ARM::SP) {
10037 Parser.eatToEndOfStatement();
10038 Error(L, "unexpected .movsp directive");
10039 return false;
10040 }
10041
10042 SMLoc SPRegLoc = Parser.getTok().getLoc();
10043 int SPReg = tryParseRegister();
10044 if (SPReg == -1) {
10045 Parser.eatToEndOfStatement();
10046 Error(SPRegLoc, "register expected");
10047 return false;
10048 }
10049
10050 if (SPReg == ARM::SP || SPReg == ARM::PC) {
10051 Parser.eatToEndOfStatement();
10052 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
10053 return false;
10054 }
10055
10056 int64_t Offset = 0;
10057 if (Parser.getTok().is(AsmToken::Comma)) {
10058 Parser.Lex();
10059
10060 if (Parser.getTok().isNot(AsmToken::Hash)) {
10061 Error(Parser.getTok().getLoc(), "expected #constant");
10062 Parser.eatToEndOfStatement();
10063 return false;
10064 }
10065 Parser.Lex();
10066
10067 const MCExpr *OffsetExpr;
10068 SMLoc OffsetLoc = Parser.getTok().getLoc();
10069 if (Parser.parseExpression(OffsetExpr)) {
10070 Parser.eatToEndOfStatement();
10071 Error(OffsetLoc, "malformed offset expression");
10072 return false;
10073 }
10074
10075 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
10076 if (!CE) {
10077 Parser.eatToEndOfStatement();
10078 Error(OffsetLoc, "offset must be an immediate constant");
10079 return false;
10080 }
10081
10082 Offset = CE->getValue();
10083 }
10084
10085 getTargetStreamer().emitMovSP(SPReg, Offset);
10086 UC.saveFPReg(SPReg);
10087
10088 return false;
10089}
10090
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010091/// parseDirectiveObjectArch
10092/// ::= .object_arch name
10093bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010094 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010095 if (getLexer().isNot(AsmToken::Identifier)) {
10096 Error(getLexer().getLoc(), "unexpected token");
10097 Parser.eatToEndOfStatement();
10098 return false;
10099 }
10100
10101 StringRef Arch = Parser.getTok().getString();
10102 SMLoc ArchLoc = Parser.getTok().getLoc();
Nirav Davefd910412016-06-17 16:06:17 +000010103 Lex();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010104
Chandler Carruthbb47b9a2015-08-30 02:09:48 +000010105 unsigned ID = ARM::parseArch(Arch);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010106
Renato Golin35de35d2015-05-12 10:33:58 +000010107 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +000010108 Error(ArchLoc, "unknown architecture '" + Arch + "'");
10109 Parser.eatToEndOfStatement();
10110 return false;
10111 }
10112
10113 getTargetStreamer().emitObjectArch(ID);
10114
10115 if (getLexer().isNot(AsmToken::EndOfStatement)) {
10116 Error(getLexer().getLoc(), "unexpected token");
10117 Parser.eatToEndOfStatement();
10118 }
10119
10120 return false;
10121}
10122
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +000010123/// parseDirectiveAlign
10124/// ::= .align
10125bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
10126 // NOTE: if this is not the end of the statement, fall back to the target
10127 // agnostic handling for this directive which will correctly handle this.
10128 if (getLexer().isNot(AsmToken::EndOfStatement))
10129 return true;
10130
10131 // '.align' is target specifically handled to mean 2**2 byte alignment.
Renato Golinf6ed8bb2016-05-12 12:33:33 +000010132 const MCSection *Section = getStreamer().getCurrentSection().first;
10133 assert(Section && "must have section to emit alignment");
10134 if (Section->UseCodeAlign())
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +000010135 getStreamer().EmitCodeAlignment(4, 0);
10136 else
10137 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
10138
10139 return false;
10140}
10141
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010142/// parseDirectiveThumbSet
10143/// ::= .thumb_set name, value
10144bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010145 MCAsmParser &Parser = getParser();
10146
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010147 StringRef Name;
10148 if (Parser.parseIdentifier(Name)) {
10149 TokError("expected identifier after '.thumb_set'");
10150 Parser.eatToEndOfStatement();
10151 return false;
10152 }
10153
10154 if (getLexer().isNot(AsmToken::Comma)) {
10155 TokError("expected comma after name '" + Name + "'");
10156 Parser.eatToEndOfStatement();
10157 return false;
10158 }
10159 Lex();
10160
Pete Cooper80d21cb2015-06-22 19:35:57 +000010161 MCSymbol *Sym;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010162 const MCExpr *Value;
Pete Cooper80d21cb2015-06-22 19:35:57 +000010163 if (MCParserUtils::parseAssignmentExpression(Name, /* allow_redef */ true,
10164 Parser, Sym, Value))
10165 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010166
Pete Cooper80d21cb2015-06-22 19:35:57 +000010167 getTargetStreamer().emitThumbSet(Sym, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000010168 return false;
10169}
10170
Kevin Enderby8be42bd2009-10-30 22:55:57 +000010171/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +000010172extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +000010173 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
10174 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
10175 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
10176 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +000010177}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +000010178
Chris Lattner3e4582a2010-09-06 19:11:01 +000010179#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +000010180#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +000010181#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +000010182#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010183
Renato Golin230d2982015-05-30 10:30:02 +000010184// FIXME: This structure should be moved inside ARMTargetParser
10185// when we start to table-generate them, and we can use the ARM
10186// flags below, that were generated by table-gen.
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010187static const struct {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +000010188 const unsigned Kind;
Matthias Braunb258d792015-12-01 21:48:52 +000010189 const uint64_t ArchCheck;
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010190 const FeatureBitset Features;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010191} Extensions[] = {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010192 { ARM::AEK_CRC, Feature_HasV8, {ARM::FeatureCRC} },
10193 { ARM::AEK_CRYPTO, Feature_HasV8,
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010194 {ARM::FeatureCrypto, ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010195 { ARM::AEK_FP, Feature_HasV8, {ARM::FeatureFPARMv8} },
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +000010196 { (ARM::AEK_HWDIV | ARM::AEK_HWDIVARM), Feature_HasV7 | Feature_IsNotMClass,
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010197 {ARM::FeatureHWDiv, ARM::FeatureHWDivARM} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010198 { ARM::AEK_MP, Feature_HasV7 | Feature_IsNotMClass, {ARM::FeatureMP} },
10199 { ARM::AEK_SIMD, Feature_HasV8, {ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Artyom Skrobov72ca6b82015-09-30 17:25:52 +000010200 { ARM::AEK_SEC, Feature_HasV6K, {ARM::FeatureTrustZone} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010201 // FIXME: Only available in A-class, isel not predicated
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010202 { ARM::AEK_VIRT, Feature_HasV7, {ARM::FeatureVirtualization} },
Oliver Stannard46670712015-12-01 10:33:56 +000010203 { ARM::AEK_FP16, Feature_HasV8_2a, {ARM::FeatureFPARMv8, ARM::FeatureFullFP16} },
Sjoerd Meijerd906bf12016-06-03 14:03:27 +000010204 { ARM::AEK_RAS, Feature_HasV8, {ARM::FeatureRAS} },
Renato Golin230d2982015-05-30 10:30:02 +000010205 // FIXME: Unsupported extensions.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010206 { ARM::AEK_OS, Feature_None, {} },
10207 { ARM::AEK_IWMMXT, Feature_None, {} },
10208 { ARM::AEK_IWMMXT2, Feature_None, {} },
10209 { ARM::AEK_MAVERICK, Feature_None, {} },
10210 { ARM::AEK_XSCALE, Feature_None, {} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010211};
10212
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010213/// parseDirectiveArchExtension
10214/// ::= .arch_extension [no]feature
10215bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010216 MCAsmParser &Parser = getParser();
10217
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010218 if (getLexer().isNot(AsmToken::Identifier)) {
10219 Error(getLexer().getLoc(), "unexpected token");
10220 Parser.eatToEndOfStatement();
10221 return false;
10222 }
10223
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010224 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010225 SMLoc ExtLoc = Parser.getTok().getLoc();
Nirav Davefd910412016-06-17 16:06:17 +000010226 Lex();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010227
10228 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010229 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010230 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010231 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010232 }
Chandler Carruthbb47b9a2015-08-30 02:09:48 +000010233 unsigned FeatureKind = ARM::parseArchExt(Name);
Renato Golin230d2982015-05-30 10:30:02 +000010234 if (FeatureKind == ARM::AEK_INVALID)
10235 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010236
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010237 for (const auto &Extension : Extensions) {
Renato Golin230d2982015-05-30 10:30:02 +000010238 if (Extension.Kind != FeatureKind)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010239 continue;
10240
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010241 if (Extension.Features.none())
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +000010242 report_fatal_error("unsupported architectural extension: " + Name);
10243
10244 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck) {
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010245 Error(ExtLoc, "architectural extension '" + Name + "' is not "
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010246 "allowed for the current base architecture");
10247 return false;
10248 }
10249
Akira Hatanakab11ef082015-11-14 06:35:56 +000010250 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010251 FeatureBitset ToggleFeatures = EnableFeature
10252 ? (~STI.getFeatureBits() & Extension.Features)
10253 : ( STI.getFeatureBits() & Extension.Features);
10254
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010255 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +000010256 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
10257 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010258 return false;
10259 }
10260
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010261 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010262 Parser.eatToEndOfStatement();
10263 return false;
10264}
10265
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010266// Define this matcher function after the auto-generated include so we
10267// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +000010268unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010269 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +000010270 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010271 // If the kind is a token for a literal immediate, check if our asm
10272 // operand matches. This is for InstAliases which have a fixed-value
10273 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010274 switch (Kind) {
10275 default: break;
10276 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +000010277 if (Op.isImm())
10278 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010279 if (CE->getValue() == 0)
10280 return Match_Success;
10281 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010282 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010283 if (Op.isImm()) {
10284 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010285 int64_t Value;
Jim Grosbach13760bd2015-05-30 01:25:56 +000010286 if (!SOExpr->evaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010287 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +000010288 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
10289 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010290 }
10291 break;
Artyom Skrobovb43981072015-10-28 13:58:36 +000010292 case MCK_rGPR:
10293 if (hasV8Ops() && Op.isReg() && Op.getReg() == ARM::SP)
10294 return Match_Success;
10295 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010296 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010297 if (Op.isReg() &&
10298 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010299 return Match_Success;
10300 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010301 }
10302 return Match_InvalidOperand;
10303}