blob: 84745e4223b58585eabf77a0f5c9d12eb5a00afc [file] [log] [blame]
Kevin Enderbyccab3172009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Amara Emerson52cfb6a2013-10-03 09:31:51 +000010#include "ARMFeatures.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMBaseInfo.h"
13#include "MCTargetDesc/ARMMCExpr.h"
Evan Cheng11424442011-07-26 00:24:13 +000014#include "llvm/ADT/STLExtras.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000015#include "llvm/ADT/SmallVector.h"
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +000016#include "llvm/ADT/StringExtras.h"
Daniel Dunbar188b47b2010-08-11 06:37:20 +000017#include "llvm/ADT/StringSwitch.h"
Roman Divacky4b5507a2015-10-02 18:25:25 +000018#include "llvm/ADT/Triple.h"
Chris Lattner00646cf2010-01-22 01:44:57 +000019#include "llvm/ADT/Twine.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000020#include "llvm/MC/MCAsmInfo.h"
Jack Carter718da0b2013-01-30 02:24:33 +000021#include "llvm/MC/MCAssembler.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/MC/MCContext.h"
Benjamin Kramerf57c1972016-01-26 16:44:37 +000023#include "llvm/MC/MCDisassembler/MCDisassembler.h"
Jack Carter718da0b2013-01-30 02:24:33 +000024#include "llvm/MC/MCELFStreamer.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/MC/MCExpr.h"
26#include "llvm/MC/MCInst.h"
27#include "llvm/MC/MCInstrDesc.h"
Joey Gouly0e76fa72013-09-12 10:28:05 +000028#include "llvm/MC/MCInstrInfo.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000029#include "llvm/MC/MCObjectFileInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000030#include "llvm/MC/MCParser/MCAsmLexer.h"
31#include "llvm/MC/MCParser/MCAsmParser.h"
Pete Cooper80d21cb2015-06-22 19:35:57 +000032#include "llvm/MC/MCParser/MCAsmParserUtils.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000033#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000034#include "llvm/MC/MCParser/MCTargetAsmParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000035#include "llvm/MC/MCRegisterInfo.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000036#include "llvm/MC/MCSection.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000037#include "llvm/MC/MCStreamer.h"
38#include "llvm/MC/MCSubtargetInfo.h"
David Peixottoe407d092013-12-19 18:12:36 +000039#include "llvm/MC/MCSymbol.h"
Saleem Abdulrasool278a9f42014-01-19 08:25:27 +000040#include "llvm/Support/ARMBuildAttributes.h"
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000041#include "llvm/Support/ARMEHABI.h"
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +000042#include "llvm/Support/COFF.h"
Tim Northoverd6a729b2014-01-06 14:28:05 +000043#include "llvm/Support/Debug.h"
Jack Carter718da0b2013-01-30 02:24:33 +000044#include "llvm/Support/ELF.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000045#include "llvm/Support/MathExtras.h"
46#include "llvm/Support/SourceMgr.h"
Benjamin Kramerb3e8a6d2016-01-27 10:01:28 +000047#include "llvm/Support/TargetParser.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000048#include "llvm/Support/TargetRegistry.h"
49#include "llvm/Support/raw_ostream.h"
Evan Cheng4d1ca962011-07-08 01:53:10 +000050
Kevin Enderbyccab3172009-09-15 00:27:25 +000051using namespace llvm;
52
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +000053namespace {
Bill Wendlingee7f1f92010-11-06 21:42:12 +000054
55class ARMOperand;
Jim Grosbach624bcc72010-10-29 14:46:02 +000056
Jim Grosbach04945c42011-12-02 00:35:16 +000057enum VectorLaneTy { NoLanes, AllLanes, IndexedLane };
Jim Grosbachcd6f5e72011-11-30 01:09:44 +000058
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000059class UnwindContext {
60 MCAsmParser &Parser;
61
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000062 typedef SmallVector<SMLoc, 4> Locs;
63
64 Locs FnStartLocs;
65 Locs CantUnwindLocs;
66 Locs PersonalityLocs;
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000067 Locs PersonalityIndexLocs;
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000068 Locs HandlerDataLocs;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000069 int FPReg;
70
71public:
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +000072 UnwindContext(MCAsmParser &P) : Parser(P), FPReg(ARM::SP) {}
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000073
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000074 bool hasFnStart() const { return !FnStartLocs.empty(); }
75 bool cantUnwind() const { return !CantUnwindLocs.empty(); }
76 bool hasHandlerData() const { return !HandlerDataLocs.empty(); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000077 bool hasPersonality() const {
78 return !(PersonalityLocs.empty() && PersonalityIndexLocs.empty());
79 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000080
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000081 void recordFnStart(SMLoc L) { FnStartLocs.push_back(L); }
82 void recordCantUnwind(SMLoc L) { CantUnwindLocs.push_back(L); }
83 void recordPersonality(SMLoc L) { PersonalityLocs.push_back(L); }
84 void recordHandlerData(SMLoc L) { HandlerDataLocs.push_back(L); }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +000085 void recordPersonalityIndex(SMLoc L) { PersonalityIndexLocs.push_back(L); }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000086
87 void saveFPReg(int Reg) { FPReg = Reg; }
88 int getFPReg() const { return FPReg; }
89
90 void emitFnStartLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000091 for (Locs::const_iterator FI = FnStartLocs.begin(), FE = FnStartLocs.end();
92 FI != FE; ++FI)
93 Parser.Note(*FI, ".fnstart was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000094 }
95 void emitCantUnwindLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +000096 for (Locs::const_iterator UI = CantUnwindLocs.begin(),
97 UE = CantUnwindLocs.end(); UI != UE; ++UI)
98 Parser.Note(*UI, ".cantunwind was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +000099 }
100 void emitHandlerDataLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000101 for (Locs::const_iterator HI = HandlerDataLocs.begin(),
102 HE = HandlerDataLocs.end(); HI != HE; ++HI)
103 Parser.Note(*HI, ".handlerdata was specified here");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000104 }
105 void emitPersonalityLocNotes() const {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000106 for (Locs::const_iterator PI = PersonalityLocs.begin(),
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000107 PE = PersonalityLocs.end(),
108 PII = PersonalityIndexLocs.begin(),
109 PIE = PersonalityIndexLocs.end();
110 PI != PE || PII != PIE;) {
111 if (PI != PE && (PII == PIE || PI->getPointer() < PII->getPointer()))
112 Parser.Note(*PI++, ".personality was specified here");
113 else if (PII != PIE && (PI == PE || PII->getPointer() < PI->getPointer()))
114 Parser.Note(*PII++, ".personalityindex was specified here");
115 else
116 llvm_unreachable(".personality and .personalityindex cannot be "
117 "at the same location");
118 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000119 }
120
121 void reset() {
Saleem Abdulrasool4cb063c2014-01-07 02:29:00 +0000122 FnStartLocs = Locs();
123 CantUnwindLocs = Locs();
124 PersonalityLocs = Locs();
125 HandlerDataLocs = Locs();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000126 PersonalityIndexLocs = Locs();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000127 FPReg = ARM::SP;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000128 }
129};
130
Evan Cheng11424442011-07-26 00:24:13 +0000131class ARMAsmParser : public MCTargetAsmParser {
Joey Gouly0e76fa72013-09-12 10:28:05 +0000132 const MCInstrInfo &MII;
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000133 const MCRegisterInfo *MRI;
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +0000134 UnwindContext UC;
David Peixottoe407d092013-12-19 18:12:36 +0000135
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000136 ARMTargetStreamer &getTargetStreamer() {
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +0000137 assert(getParser().getStreamer().getTargetStreamer() &&
138 "do not have a target streamer");
Rafael Espindola4a1a3602014-01-14 01:21:46 +0000139 MCTargetStreamer &TS = *getParser().getStreamer().getTargetStreamer();
Rafael Espindolaa17151a2013-10-08 13:08:17 +0000140 return static_cast<ARMTargetStreamer &>(TS);
141 }
142
Jim Grosbachab5830e2011-12-14 02:16:11 +0000143 // Map of register aliases registers via the .req directive.
144 StringMap<unsigned> RegisterReqs;
145
Tim Northover1744d0a2013-10-25 12:49:50 +0000146 bool NextSymbolIsThumb;
147
Jim Grosbached16ec42011-08-29 22:24:09 +0000148 struct {
149 ARMCC::CondCodes Cond; // Condition for IT block.
150 unsigned Mask:4; // Condition mask for instructions.
151 // Starting at first 1 (from lsb).
152 // '1' condition as indicated in IT.
153 // '0' inverse of condition (else).
154 // Count of instructions in IT block is
155 // 4 - trailingzeroes(mask)
156
157 bool FirstCond; // Explicit flag for when we're parsing the
158 // First instruction in the IT block. It's
159 // implied in the mask, so needs special
160 // handling.
161
162 unsigned CurPosition; // Current position in parsing of IT
163 // block. In range [0,3]. Initialized
164 // according to count of instructions in block.
165 // ~0U if no active IT block.
166 } ITState;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000167 bool inITBlock() { return ITState.CurPosition != ~0U; }
168 bool lastInITBlock() {
169 return ITState.CurPosition == 4 - countTrailingZeros(ITState.Mask);
170 }
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000171 void forwardITPosition() {
172 if (!inITBlock()) return;
173 // Move to the next instruction in the IT block, if there is one. If not,
174 // mark the block as done.
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000175 unsigned TZ = countTrailingZeros(ITState.Mask);
Jim Grosbacha0d34d32011-09-02 23:22:08 +0000176 if (++ITState.CurPosition == 5 - TZ)
177 ITState.CurPosition = ~0U; // Done with the IT block after this.
178 }
Jim Grosbached16ec42011-08-29 22:24:09 +0000179
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000180 void Note(SMLoc L, const Twine &Msg, ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000181 return getParser().Note(L, Msg, Ranges);
Saleem Abdulrasool69c7caf2014-01-07 02:28:31 +0000182 }
Benjamin Kramer673824b2012-04-15 17:04:27 +0000183 bool Warning(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000184 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000185 return getParser().Warning(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000186 }
187 bool Error(SMLoc L, const Twine &Msg,
Dmitri Gribenko3238fb72013-05-05 00:40:33 +0000188 ArrayRef<SMRange> Ranges = None) {
Rafael Espindola961d4692014-11-11 05:18:41 +0000189 return getParser().Error(L, Msg, Ranges);
Benjamin Kramer673824b2012-04-15 17:04:27 +0000190 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000191
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000192 bool validatetLDMRegList(const MCInst &Inst, const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +0000193 unsigned ListNo, bool IsARPop = false);
Hans Wennborg61f9efe2015-07-14 16:39:01 +0000194 bool validatetSTMRegList(const MCInst &Inst, const OperandVector &Operands,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +0000195 unsigned ListNo);
196
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000197 int tryParseRegister();
David Blaikie960ea3f2014-06-08 16:18:35 +0000198 bool tryParseRegisterWithWriteBack(OperandVector &);
199 int tryParseShiftRegister(OperandVector &);
200 bool parseRegisterList(OperandVector &);
201 bool parseMemory(OperandVector &);
202 bool parseOperand(OperandVector &, StringRef Mnemonic);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000203 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
Jim Grosbachd3595712011-08-03 23:50:40 +0000204 bool parseMemRegOffsetShift(ARM_AM::ShiftOpc &ShiftType,
205 unsigned &ShiftAmount);
Saleem Abdulrasool38976512014-02-23 06:22:09 +0000206 bool parseLiteralValues(unsigned Size, SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000207 bool parseDirectiveThumb(SMLoc L);
Jim Grosbach7f882392011-12-07 18:04:19 +0000208 bool parseDirectiveARM(SMLoc L);
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000209 bool parseDirectiveThumbFunc(SMLoc L);
210 bool parseDirectiveCode(SMLoc L);
211 bool parseDirectiveSyntax(SMLoc L);
Jim Grosbachab5830e2011-12-14 02:16:11 +0000212 bool parseDirectiveReq(StringRef Name, SMLoc L);
213 bool parseDirectiveUnreq(SMLoc L);
Jason W Kim135d2442011-12-20 17:38:12 +0000214 bool parseDirectiveArch(SMLoc L);
215 bool parseDirectiveEabiAttr(SMLoc L);
Logan Chien8cbb80d2013-10-28 17:51:12 +0000216 bool parseDirectiveCPU(SMLoc L);
217 bool parseDirectiveFPU(SMLoc L);
Logan Chien4ea23b52013-05-10 16:17:24 +0000218 bool parseDirectiveFnStart(SMLoc L);
219 bool parseDirectiveFnEnd(SMLoc L);
220 bool parseDirectiveCantUnwind(SMLoc L);
221 bool parseDirectivePersonality(SMLoc L);
222 bool parseDirectiveHandlerData(SMLoc L);
223 bool parseDirectiveSetFP(SMLoc L);
224 bool parseDirectivePad(SMLoc L);
225 bool parseDirectiveRegSave(SMLoc L, bool IsVector);
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +0000226 bool parseDirectiveInst(SMLoc L, char Suffix = '\0');
David Peixotto80c083a2013-12-19 18:26:07 +0000227 bool parseDirectiveLtorg(SMLoc L);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +0000228 bool parseDirectiveEven(SMLoc L);
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +0000229 bool parseDirectivePersonalityIndex(SMLoc L);
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +0000230 bool parseDirectiveUnwindRaw(SMLoc L);
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +0000231 bool parseDirectiveTLSDescSeq(SMLoc L);
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +0000232 bool parseDirectiveMovSP(SMLoc L);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +0000233 bool parseDirectiveObjectArch(SMLoc L);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +0000234 bool parseDirectiveArchExtension(SMLoc L);
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +0000235 bool parseDirectiveAlign(SMLoc L);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +0000236 bool parseDirectiveThumbSet(SMLoc L);
Kevin Enderby146dcf22009-10-15 20:48:48 +0000237
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000238 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach3d1eac82011-08-26 21:43:41 +0000239 bool &CarrySetting, unsigned &ProcessorIMod,
240 StringRef &ITMask);
Amara Emerson33089092013-09-19 11:59:01 +0000241 void getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
242 bool &CanAcceptCarrySet,
Bruno Cardoso Lopese6290cc2011-01-18 20:55:11 +0000243 bool &CanAcceptPredicationCode);
Jim Grosbach624bcc72010-10-29 14:46:02 +0000244
Scott Douglass8c7803f2015-07-09 14:13:34 +0000245 void tryConvertingToTwoOperandForm(StringRef Mnemonic, bool CarrySetting,
246 OperandVector &Operands);
Evan Cheng4d1ca962011-07-08 01:53:10 +0000247 bool isThumb() const {
248 // FIXME: Can tablegen auto-generate this?
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000249 return getSTI().getFeatureBits()[ARM::ModeThumb];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000250 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000251 bool isThumbOne() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000252 return isThumb() && !getSTI().getFeatureBits()[ARM::FeatureThumb2];
Evan Cheng4d1ca962011-07-08 01:53:10 +0000253 }
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000254 bool isThumbTwo() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000255 return isThumb() && getSTI().getFeatureBits()[ARM::FeatureThumb2];
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000256 }
Tim Northovera2292d02013-06-10 23:20:58 +0000257 bool hasThumb() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000258 return getSTI().getFeatureBits()[ARM::HasV4TOps];
Tim Northovera2292d02013-06-10 23:20:58 +0000259 }
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000260 bool hasV6Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000261 return getSTI().getFeatureBits()[ARM::HasV6Ops];
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000262 }
Tim Northoverf86d1f02013-10-07 11:10:47 +0000263 bool hasV6MOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000264 return getSTI().getFeatureBits()[ARM::HasV6MOps];
Tim Northoverf86d1f02013-10-07 11:10:47 +0000265 }
James Molloy21efa7d2011-09-28 14:21:38 +0000266 bool hasV7Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000267 return getSTI().getFeatureBits()[ARM::HasV7Ops];
James Molloy21efa7d2011-09-28 14:21:38 +0000268 }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000269 bool hasV8Ops() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000270 return getSTI().getFeatureBits()[ARM::HasV8Ops];
Joey Goulyb3f550e2013-06-26 16:58:26 +0000271 }
Bradley Smitha1189102016-01-15 10:26:17 +0000272 bool hasV8MBaseline() const {
273 return getSTI().getFeatureBits()[ARM::HasV8MBaselineOps];
274 }
Bradley Smithf277c8a2016-01-25 11:25:36 +0000275 bool hasV8MMainline() const {
276 return getSTI().getFeatureBits()[ARM::HasV8MMainlineOps];
277 }
278 bool has8MSecExt() const {
279 return getSTI().getFeatureBits()[ARM::Feature8MSecExt];
280 }
Tim Northovera2292d02013-06-10 23:20:58 +0000281 bool hasARM() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000282 return !getSTI().getFeatureBits()[ARM::FeatureNoARM];
Tim Northovera2292d02013-06-10 23:20:58 +0000283 }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000284 bool hasDSP() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000285 return getSTI().getFeatureBits()[ARM::FeatureDSP];
Renato Golin92c816c2014-09-01 11:25:07 +0000286 }
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000287 bool hasD16() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000288 return getSTI().getFeatureBits()[ARM::FeatureD16];
Oliver Stannard9e89d8c2014-11-05 12:06:39 +0000289 }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000290 bool hasV8_1aOps() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000291 return getSTI().getFeatureBits()[ARM::HasV8_1aOps];
Vladimir Sukharevc632cda2015-03-26 17:05:54 +0000292 }
Tim Northovera2292d02013-06-10 23:20:58 +0000293
Evan Cheng284b4672011-07-08 22:36:29 +0000294 void SwitchMode() {
Akira Hatanakab11ef082015-11-14 06:35:56 +0000295 MCSubtargetInfo &STI = copySTI();
Ranjeet Singh86ecbb72015-06-30 12:32:53 +0000296 uint64_t FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
Evan Cheng91111d22011-07-09 05:47:46 +0000297 setAvailableFeatures(FB);
Evan Cheng284b4672011-07-08 22:36:29 +0000298 }
James Molloy21efa7d2011-09-28 14:21:38 +0000299 bool isMClass() const {
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000300 return getSTI().getFeatureBits()[ARM::FeatureMClass];
James Molloy21efa7d2011-09-28 14:21:38 +0000301 }
Evan Cheng4d1ca962011-07-08 01:53:10 +0000302
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000303 /// @name Auto-generated Match Functions
304 /// {
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +0000305
Chris Lattner3e4582a2010-09-06 19:11:01 +0000306#define GET_ASSEMBLER_HEADER
307#include "ARMGenAsmMatcher.inc"
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000308
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000309 /// }
310
David Blaikie960ea3f2014-06-08 16:18:35 +0000311 OperandMatchResultTy parseITCondCode(OperandVector &);
312 OperandMatchResultTy parseCoprocNumOperand(OperandVector &);
313 OperandMatchResultTy parseCoprocRegOperand(OperandVector &);
314 OperandMatchResultTy parseCoprocOptionOperand(OperandVector &);
315 OperandMatchResultTy parseMemBarrierOptOperand(OperandVector &);
316 OperandMatchResultTy parseInstSyncBarrierOptOperand(OperandVector &);
317 OperandMatchResultTy parseProcIFlagsOperand(OperandVector &);
318 OperandMatchResultTy parseMSRMaskOperand(OperandVector &);
Tim Northoveree843ef2014-08-15 10:47:12 +0000319 OperandMatchResultTy parseBankedRegOperand(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000320 OperandMatchResultTy parsePKHImm(OperandVector &O, StringRef Op, int Low,
321 int High);
322 OperandMatchResultTy parsePKHLSLImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000323 return parsePKHImm(O, "lsl", 0, 31);
324 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000325 OperandMatchResultTy parsePKHASRImm(OperandVector &O) {
Jim Grosbach27c1e252011-07-21 17:23:04 +0000326 return parsePKHImm(O, "asr", 1, 32);
327 }
David Blaikie960ea3f2014-06-08 16:18:35 +0000328 OperandMatchResultTy parseSetEndImm(OperandVector &);
329 OperandMatchResultTy parseShifterImm(OperandVector &);
330 OperandMatchResultTy parseRotImm(OperandVector &);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000331 OperandMatchResultTy parseModImm(OperandVector &);
David Blaikie960ea3f2014-06-08 16:18:35 +0000332 OperandMatchResultTy parseBitfield(OperandVector &);
333 OperandMatchResultTy parsePostIdxReg(OperandVector &);
334 OperandMatchResultTy parseAM3Offset(OperandVector &);
335 OperandMatchResultTy parseFPImm(OperandVector &);
336 OperandMatchResultTy parseVectorList(OperandVector &);
Jordan Rosee8f1eae2013-01-07 19:00:49 +0000337 OperandMatchResultTy parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index,
338 SMLoc &EndLoc);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000339
340 // Asm Match Converter Methods
David Blaikie960ea3f2014-06-08 16:18:35 +0000341 void cvtThumbMultiply(MCInst &Inst, const OperandVector &);
342 void cvtThumbBranches(MCInst &Inst, const OperandVector &);
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +0000343
David Blaikie960ea3f2014-06-08 16:18:35 +0000344 bool validateInstruction(MCInst &Inst, const OperandVector &Ops);
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +0000345 bool processInstruction(MCInst &Inst, const OperandVector &Ops, MCStreamer &Out);
David Blaikie960ea3f2014-06-08 16:18:35 +0000346 bool shouldOmitCCOutOperand(StringRef Mnemonic, OperandVector &Operands);
347 bool shouldOmitPredicateOperand(StringRef Mnemonic, OperandVector &Operands);
348
Kevin Enderbyccab3172009-09-15 00:27:25 +0000349public:
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000350 enum ARMMatchResultTy {
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000351 Match_RequiresITBlock = FIRST_TARGET_MATCH_RESULT_TY,
Jim Grosbached16ec42011-08-29 22:24:09 +0000352 Match_RequiresNotITBlock,
Jim Grosbachb7fa2c02011-08-16 22:20:01 +0000353 Match_RequiresV6,
Jim Grosbach087affe2012-06-22 23:56:48 +0000354 Match_RequiresThumb2,
Artyom Skrobovb43981072015-10-28 13:58:36 +0000355 Match_RequiresV8,
Jim Grosbach087affe2012-06-22 23:56:48 +0000356#define GET_OPERAND_DIAGNOSTIC_TYPES
357#include "ARMGenAsmMatcher.inc"
358
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000359 };
360
Akira Hatanakab11ef082015-11-14 06:35:56 +0000361 ARMAsmParser(const MCSubtargetInfo &STI, MCAsmParser &Parser,
Rafael Espindola961d4692014-11-11 05:18:41 +0000362 const MCInstrInfo &MII, const MCTargetOptions &Options)
Akira Hatanakabd9fc282015-11-14 05:20:05 +0000363 : MCTargetAsmParser(Options, STI), MII(MII), UC(Parser) {
David Blaikie9f380a32015-03-16 18:06:57 +0000364 MCAsmParserExtension::Initialize(Parser);
Evan Cheng284b4672011-07-08 22:36:29 +0000365
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000366 // Cache the MCRegisterInfo.
Bill Wendlingbc07a892013-06-18 07:20:20 +0000367 MRI = getContext().getRegisterInfo();
Jim Grosbachc988e0c2012-03-05 19:33:30 +0000368
Evan Cheng4d1ca962011-07-08 01:53:10 +0000369 // Initialize the set of available features.
Evan Cheng91111d22011-07-09 05:47:46 +0000370 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Jim Grosbached16ec42011-08-29 22:24:09 +0000371
372 // Not in an ITBlock to start with.
373 ITState.CurPosition = ~0U;
Tim Northover1744d0a2013-10-25 12:49:50 +0000374
375 NextSymbolIsThumb = false;
Evan Cheng4d1ca962011-07-08 01:53:10 +0000376 }
Kevin Enderbyccab3172009-09-15 00:27:25 +0000377
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000378 // Implementation of the MCTargetAsmParser interface:
Craig Topperca7e3e52014-03-10 03:19:03 +0000379 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc) override;
David Blaikie960ea3f2014-06-08 16:18:35 +0000380 bool ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
381 SMLoc NameLoc, OperandVector &Operands) override;
Craig Topperca7e3e52014-03-10 03:19:03 +0000382 bool ParseDirective(AsmToken DirectiveID) override;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +0000383
David Blaikie960ea3f2014-06-08 16:18:35 +0000384 unsigned validateTargetOperandClass(MCParsedAsmOperand &Op,
Craig Topperca7e3e52014-03-10 03:19:03 +0000385 unsigned Kind) override;
386 unsigned checkTargetMatchPredicate(MCInst &Inst) override;
Jim Grosbach3e941ae2011-08-16 20:45:50 +0000387
Chad Rosier49963552012-10-13 00:26:04 +0000388 bool MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
David Blaikie960ea3f2014-06-08 16:18:35 +0000389 OperandVector &Operands, MCStreamer &Out,
Tim Northover26bb14e2014-08-18 11:49:42 +0000390 uint64_t &ErrorInfo,
Craig Topperca7e3e52014-03-10 03:19:03 +0000391 bool MatchingInlineAsm) override;
392 void onLabelParsed(MCSymbol *Symbol) override;
Kevin Enderbyccab3172009-09-15 00:27:25 +0000393};
Jim Grosbach624bcc72010-10-29 14:46:02 +0000394} // end anonymous namespace
395
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +0000396namespace {
397
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000398/// ARMOperand - Instances of this class represent a parsed ARM machine
Joel Jones54597542013-01-09 22:34:16 +0000399/// operand.
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000400class ARMOperand : public MCParsedAsmOperand {
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000401 enum KindTy {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000402 k_CondCode,
403 k_CCOut,
404 k_ITCondMask,
405 k_CoprocNum,
406 k_CoprocReg,
Jim Grosbach48399582011-10-12 17:34:41 +0000407 k_CoprocOption,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000408 k_Immediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000409 k_MemBarrierOpt,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000410 k_InstSyncBarrierOpt,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000411 k_Memory,
412 k_PostIndexRegister,
413 k_MSRMask,
Tim Northoveree843ef2014-08-15 10:47:12 +0000414 k_BankedReg,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000415 k_ProcIFlags,
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000416 k_VectorIndex,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000417 k_Register,
418 k_RegisterList,
419 k_DPRRegisterList,
420 k_SPRRegisterList,
Jim Grosbachad47cfc2011-10-18 23:02:30 +0000421 k_VectorList,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +0000422 k_VectorListAllLanes,
Jim Grosbach04945c42011-12-02 00:35:16 +0000423 k_VectorListIndexed,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000424 k_ShiftedRegister,
425 k_ShiftedImmediate,
426 k_ShifterImmediate,
427 k_RotateImmediate,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000428 k_ModifiedImmediate,
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000429 k_BitfieldDescriptor,
430 k_Token
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000431 } Kind;
432
Kevin Enderby488f20b2014-04-10 20:18:58 +0000433 SMLoc StartLoc, EndLoc, AlignmentLoc;
Bill Wendling0ab0f672010-11-18 21:50:54 +0000434 SmallVector<unsigned, 8> Registers;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000435
Eric Christopher8996c5d2013-03-15 00:42:55 +0000436 struct CCOp {
437 ARMCC::CondCodes Val;
438 };
439
440 struct CopOp {
441 unsigned Val;
442 };
443
444 struct CoprocOptionOp {
445 unsigned Val;
446 };
447
448 struct ITMaskOp {
449 unsigned Mask:4;
450 };
451
452 struct MBOptOp {
453 ARM_MB::MemBOpt Val;
454 };
455
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000456 struct ISBOptOp {
457 ARM_ISB::InstSyncBOpt Val;
458 };
459
Eric Christopher8996c5d2013-03-15 00:42:55 +0000460 struct IFlagsOp {
461 ARM_PROC::IFlags Val;
462 };
463
464 struct MMaskOp {
465 unsigned Val;
466 };
467
Tim Northoveree843ef2014-08-15 10:47:12 +0000468 struct BankedRegOp {
469 unsigned Val;
470 };
471
Eric Christopher8996c5d2013-03-15 00:42:55 +0000472 struct TokOp {
473 const char *Data;
474 unsigned Length;
475 };
476
477 struct RegOp {
478 unsigned RegNum;
479 };
480
481 // A vector register list is a sequential list of 1 to 4 registers.
482 struct VectorListOp {
483 unsigned RegNum;
484 unsigned Count;
485 unsigned LaneIndex;
486 bool isDoubleSpaced;
487 };
488
489 struct VectorIndexOp {
490 unsigned Val;
491 };
492
493 struct ImmOp {
494 const MCExpr *Val;
495 };
496
497 /// Combined record for all forms of ARM address expressions.
498 struct MemoryOp {
499 unsigned BaseRegNum;
500 // Offset is in OffsetReg or OffsetImm. If both are zero, no offset
501 // was specified.
502 const MCConstantExpr *OffsetImm; // Offset immediate value
503 unsigned OffsetRegNum; // Offset register num, when OffsetImm == NULL
504 ARM_AM::ShiftOpc ShiftType; // Shift type for OffsetReg
505 unsigned ShiftImm; // shift for OffsetReg.
506 unsigned Alignment; // 0 = no alignment specified
507 // n = alignment in bytes (2, 4, 8, 16, or 32)
508 unsigned isNegative : 1; // Negated OffsetReg? (~'U' bit)
509 };
510
511 struct PostIdxRegOp {
512 unsigned RegNum;
513 bool isAdd;
514 ARM_AM::ShiftOpc ShiftTy;
515 unsigned ShiftImm;
516 };
517
518 struct ShifterImmOp {
519 bool isASR;
520 unsigned Imm;
521 };
522
523 struct RegShiftedRegOp {
524 ARM_AM::ShiftOpc ShiftTy;
525 unsigned SrcReg;
526 unsigned ShiftReg;
527 unsigned ShiftImm;
528 };
529
530 struct RegShiftedImmOp {
531 ARM_AM::ShiftOpc ShiftTy;
532 unsigned SrcReg;
533 unsigned ShiftImm;
534 };
535
536 struct RotImmOp {
537 unsigned Imm;
538 };
539
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000540 struct ModImmOp {
541 unsigned Bits;
542 unsigned Rot;
543 };
544
Eric Christopher8996c5d2013-03-15 00:42:55 +0000545 struct BitfieldOp {
546 unsigned LSB;
547 unsigned Width;
548 };
549
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000550 union {
Eric Christopher8996c5d2013-03-15 00:42:55 +0000551 struct CCOp CC;
552 struct CopOp Cop;
553 struct CoprocOptionOp CoprocOption;
554 struct MBOptOp MBOpt;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000555 struct ISBOptOp ISBOpt;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000556 struct ITMaskOp ITMask;
557 struct IFlagsOp IFlags;
558 struct MMaskOp MMask;
Tim Northoveree843ef2014-08-15 10:47:12 +0000559 struct BankedRegOp BankedReg;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000560 struct TokOp Tok;
561 struct RegOp Reg;
562 struct VectorListOp VectorList;
563 struct VectorIndexOp VectorIndex;
564 struct ImmOp Imm;
565 struct MemoryOp Memory;
566 struct PostIdxRegOp PostIdxReg;
567 struct ShifterImmOp ShifterImm;
568 struct RegShiftedRegOp RegShiftedReg;
569 struct RegShiftedImmOp RegShiftedImm;
570 struct RotImmOp RotImm;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +0000571 struct ModImmOp ModImm;
Eric Christopher8996c5d2013-03-15 00:42:55 +0000572 struct BitfieldOp Bitfield;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000573 };
Jim Grosbach624bcc72010-10-29 14:46:02 +0000574
Bill Wendlingee7f1f92010-11-06 21:42:12 +0000575public:
David Blaikie960ea3f2014-06-08 16:18:35 +0000576 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
Jim Grosbach624bcc72010-10-29 14:46:02 +0000577
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000578 /// getStartLoc - Get the location of the first token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000579 SMLoc getStartLoc() const override { return StartLoc; }
Sean Callanan7ad0ad02010-04-02 22:27:05 +0000580 /// getEndLoc - Get the location of the last token of this operand.
Craig Topperca7e3e52014-03-10 03:19:03 +0000581 SMLoc getEndLoc() const override { return EndLoc; }
Chad Rosier143d0f72012-09-21 20:51:43 +0000582 /// getLocRange - Get the range between the first and last token of this
583 /// operand.
Benjamin Kramer673824b2012-04-15 17:04:27 +0000584 SMRange getLocRange() const { return SMRange(StartLoc, EndLoc); }
585
Kevin Enderby488f20b2014-04-10 20:18:58 +0000586 /// getAlignmentLoc - Get the location of the Alignment token of this operand.
587 SMLoc getAlignmentLoc() const {
588 assert(Kind == k_Memory && "Invalid access!");
589 return AlignmentLoc;
590 }
591
Daniel Dunbard8042b72010-08-11 06:36:53 +0000592 ARMCC::CondCodes getCondCode() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000593 assert(Kind == k_CondCode && "Invalid access!");
Daniel Dunbard8042b72010-08-11 06:36:53 +0000594 return CC.Val;
595 }
596
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000597 unsigned getCoproc() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000598 assert((Kind == k_CoprocNum || Kind == k_CoprocReg) && "Invalid access!");
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000599 return Cop.Val;
600 }
601
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000602 StringRef getToken() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000603 assert(Kind == k_Token && "Invalid access!");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000604 return StringRef(Tok.Data, Tok.Length);
605 }
606
Craig Topperca7e3e52014-03-10 03:19:03 +0000607 unsigned getReg() const override {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000608 assert((Kind == k_Register || Kind == k_CCOut) && "Invalid access!");
Bill Wendling2cae3272010-11-09 22:44:22 +0000609 return Reg.RegNum;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +0000610 }
611
Bill Wendlingbed94652010-11-09 23:28:44 +0000612 const SmallVectorImpl<unsigned> &getRegList() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000613 assert((Kind == k_RegisterList || Kind == k_DPRRegisterList ||
614 Kind == k_SPRRegisterList) && "Invalid access!");
Bill Wendling0ab0f672010-11-18 21:50:54 +0000615 return Registers;
Bill Wendling7cef4472010-11-06 19:56:04 +0000616 }
617
Kevin Enderbyf5079942009-10-13 22:19:02 +0000618 const MCExpr *getImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000619 assert(isImm() && "Invalid access!");
Kevin Enderbyf5079942009-10-13 22:19:02 +0000620 return Imm.Val;
621 }
622
Jim Grosbachd0637bf2011-10-07 23:56:00 +0000623 unsigned getVectorIndex() const {
624 assert(Kind == k_VectorIndex && "Invalid access!");
625 return VectorIndex.Val;
626 }
627
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000628 ARM_MB::MemBOpt getMemBarrierOpt() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000629 assert(Kind == k_MemBarrierOpt && "Invalid access!");
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +0000630 return MBOpt.Val;
631 }
632
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000633 ARM_ISB::InstSyncBOpt getInstSyncBarrierOpt() const {
634 assert(Kind == k_InstSyncBarrierOpt && "Invalid access!");
635 return ISBOpt.Val;
636 }
637
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000638 ARM_PROC::IFlags getProcIFlags() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000639 assert(Kind == k_ProcIFlags && "Invalid access!");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000640 return IFlags.Val;
641 }
642
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000643 unsigned getMSRMask() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000644 assert(Kind == k_MSRMask && "Invalid access!");
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000645 return MMask.Val;
646 }
647
Tim Northoveree843ef2014-08-15 10:47:12 +0000648 unsigned getBankedReg() const {
649 assert(Kind == k_BankedReg && "Invalid access!");
650 return BankedReg.Val;
651 }
652
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000653 bool isCoprocNum() const { return Kind == k_CoprocNum; }
654 bool isCoprocReg() const { return Kind == k_CoprocReg; }
Jim Grosbach48399582011-10-12 17:34:41 +0000655 bool isCoprocOption() const { return Kind == k_CoprocOption; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +0000656 bool isCondCode() const { return Kind == k_CondCode; }
657 bool isCCOut() const { return Kind == k_CCOut; }
658 bool isITMask() const { return Kind == k_ITCondMask; }
659 bool isITCondCode() const { return Kind == k_CondCode; }
Craig Topperca7e3e52014-03-10 03:19:03 +0000660 bool isImm() const override { return Kind == k_Immediate; }
Mihai Popad36cbaa2013-07-03 09:21:44 +0000661 // checks whether this operand is an unsigned offset which fits is a field
662 // of specified width and scaled by a specific number of bits
663 template<unsigned width, unsigned scale>
664 bool isUnsignedOffset() const {
665 if (!isImm()) return false;
Mihai Popaad18d3c2013-08-09 10:38:32 +0000666 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
Mihai Popad36cbaa2013-07-03 09:21:44 +0000667 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
668 int64_t Val = CE->getValue();
669 int64_t Align = 1LL << scale;
670 int64_t Max = Align * ((1LL << width) - 1);
671 return ((Val % Align) == 0) && (Val >= 0) && (Val <= Max);
672 }
673 return false;
674 }
Mihai Popaad18d3c2013-08-09 10:38:32 +0000675 // checks whether this operand is an signed offset which fits is a field
676 // of specified width and scaled by a specific number of bits
677 template<unsigned width, unsigned scale>
678 bool isSignedOffset() const {
679 if (!isImm()) return false;
680 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
681 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val)) {
682 int64_t Val = CE->getValue();
683 int64_t Align = 1LL << scale;
684 int64_t Max = Align * ((1LL << (width-1)) - 1);
685 int64_t Min = -Align * (1LL << (width-1));
686 return ((Val % Align) == 0) && (Val >= Min) && (Val <= Max);
687 }
688 return false;
689 }
690
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000691 // checks whether this operand is a memory operand computed as an offset
692 // applied to PC. the offset may have 8 bits of magnitude and is represented
693 // with two bits of shift. textually it may be either [pc, #imm], #imm or
694 // relocable expression...
695 bool isThumbMemPC() const {
696 int64_t Val = 0;
697 if (isImm()) {
698 if (isa<MCSymbolRefExpr>(Imm.Val)) return true;
699 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm.Val);
700 if (!CE) return false;
701 Val = CE->getValue();
702 }
703 else if (isMem()) {
704 if(!Memory.OffsetImm || Memory.OffsetRegNum) return false;
705 if(Memory.BaseRegNum != ARM::PC) return false;
706 Val = Memory.OffsetImm->getValue();
707 }
708 else return false;
Mihai Popad79f00b2013-08-15 15:43:06 +0000709 return ((Val % 4) == 0) && (Val >= 0) && (Val <= 1020);
Mihai Popa8a9da5b2013-07-22 15:49:36 +0000710 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +0000711 bool isFPImm() const {
712 if (!isImm()) return false;
713 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
714 if (!CE) return false;
715 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
716 return Val != -1;
717 }
Jim Grosbachea231912011-12-22 22:19:05 +0000718 bool isFBits16() const {
719 if (!isImm()) return false;
720 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
721 if (!CE) return false;
722 int64_t Value = CE->getValue();
723 return Value >= 0 && Value <= 16;
724 }
725 bool isFBits32() const {
726 if (!isImm()) return false;
727 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
728 if (!CE) return false;
729 int64_t Value = CE->getValue();
730 return Value >= 1 && Value <= 32;
731 }
Jim Grosbach7db8d692011-09-08 22:07:06 +0000732 bool isImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000733 if (!isImm()) return false;
Jim Grosbach7db8d692011-09-08 22:07:06 +0000734 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
735 if (!CE) return false;
736 int64_t Value = CE->getValue();
737 return ((Value & 3) == 0) && Value >= -1020 && Value <= 1020;
738 }
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000739 bool isImm0_1020s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000740 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000741 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
742 if (!CE) return false;
743 int64_t Value = CE->getValue();
744 return ((Value & 3) == 0) && Value >= 0 && Value <= 1020;
745 }
746 bool isImm0_508s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000747 if (!isImm()) return false;
Jim Grosbach0a0b3072011-08-24 21:22:15 +0000748 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
749 if (!CE) return false;
750 int64_t Value = CE->getValue();
751 return ((Value & 3) == 0) && Value >= 0 && Value <= 508;
752 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000753 bool isImm0_508s4Neg() const {
754 if (!isImm()) return false;
755 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
756 if (!CE) return false;
757 int64_t Value = -CE->getValue();
758 // explicitly exclude zero. we want that to use the normal 0_508 version.
759 return ((Value & 3) == 0) && Value > 0 && Value <= 508;
760 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +0000761 bool isImm0_239() const {
762 if (!isImm()) return false;
763 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
764 if (!CE) return false;
765 int64_t Value = CE->getValue();
766 return Value >= 0 && Value < 240;
767 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000768 bool isImm0_255() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000769 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000770 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
771 if (!CE) return false;
772 int64_t Value = CE->getValue();
773 return Value >= 0 && Value < 256;
774 }
Jim Grosbach930f2f62012-04-05 20:57:13 +0000775 bool isImm0_4095() const {
776 if (!isImm()) return false;
777 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
778 if (!CE) return false;
779 int64_t Value = CE->getValue();
780 return Value >= 0 && Value < 4096;
781 }
782 bool isImm0_4095Neg() const {
783 if (!isImm()) return false;
784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
785 if (!CE) return false;
786 int64_t Value = -CE->getValue();
787 return Value > 0 && Value < 4096;
788 }
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000789 bool isImm0_1() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000790 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000791 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
792 if (!CE) return false;
793 int64_t Value = CE->getValue();
794 return Value >= 0 && Value < 2;
795 }
796 bool isImm0_3() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000797 if (!isImm()) return false;
Jim Grosbach9dff9f42011-12-02 23:34:39 +0000798 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
799 if (!CE) return false;
800 int64_t Value = CE->getValue();
801 return Value >= 0 && Value < 4;
802 }
Jim Grosbach31756c22011-07-13 22:01:08 +0000803 bool isImm0_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000804 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000805 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
806 if (!CE) return false;
807 int64_t Value = CE->getValue();
808 return Value >= 0 && Value < 8;
809 }
810 bool isImm0_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000811 if (!isImm()) return false;
Jim Grosbach31756c22011-07-13 22:01:08 +0000812 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
813 if (!CE) return false;
814 int64_t Value = CE->getValue();
815 return Value >= 0 && Value < 16;
816 }
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000817 bool isImm0_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000818 if (!isImm()) return false;
Jim Grosbach72e7c4f2011-07-21 23:26:25 +0000819 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
820 if (!CE) return false;
821 int64_t Value = CE->getValue();
822 return Value >= 0 && Value < 32;
823 }
Jim Grosbach00326402011-12-08 01:30:04 +0000824 bool isImm0_63() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000825 if (!isImm()) return false;
Jim Grosbach00326402011-12-08 01:30:04 +0000826 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
827 if (!CE) return false;
828 int64_t Value = CE->getValue();
829 return Value >= 0 && Value < 64;
830 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000831 bool isImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000832 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000833 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
834 if (!CE) return false;
835 int64_t Value = CE->getValue();
836 return Value == 8;
837 }
838 bool isImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000839 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000840 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
841 if (!CE) return false;
842 int64_t Value = CE->getValue();
843 return Value == 16;
844 }
845 bool isImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000846 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000847 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
848 if (!CE) return false;
849 int64_t Value = CE->getValue();
850 return Value == 32;
851 }
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000852 bool isShrImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000853 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000854 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
855 if (!CE) return false;
856 int64_t Value = CE->getValue();
857 return Value > 0 && Value <= 8;
858 }
859 bool isShrImm16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000860 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000861 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
862 if (!CE) return false;
863 int64_t Value = CE->getValue();
864 return Value > 0 && Value <= 16;
865 }
866 bool isShrImm32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000867 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
869 if (!CE) return false;
870 int64_t Value = CE->getValue();
871 return Value > 0 && Value <= 32;
872 }
873 bool isShrImm64() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000874 if (!isImm()) return false;
Jim Grosbachba7d6ed2011-12-08 22:06:06 +0000875 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
876 if (!CE) return false;
877 int64_t Value = CE->getValue();
878 return Value > 0 && Value <= 64;
879 }
Jim Grosbachd4b82492011-12-07 01:07:24 +0000880 bool isImm1_7() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000881 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000882 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
883 if (!CE) return false;
884 int64_t Value = CE->getValue();
885 return Value > 0 && Value < 8;
886 }
887 bool isImm1_15() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000888 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000889 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
890 if (!CE) return false;
891 int64_t Value = CE->getValue();
892 return Value > 0 && Value < 16;
893 }
894 bool isImm1_31() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000895 if (!isImm()) return false;
Jim Grosbachd4b82492011-12-07 01:07:24 +0000896 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
897 if (!CE) return false;
898 int64_t Value = CE->getValue();
899 return Value > 0 && Value < 32;
900 }
Jim Grosbach475c6db2011-07-25 23:09:14 +0000901 bool isImm1_16() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000902 if (!isImm()) return false;
Jim Grosbach475c6db2011-07-25 23:09:14 +0000903 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
904 if (!CE) return false;
905 int64_t Value = CE->getValue();
906 return Value > 0 && Value < 17;
907 }
Jim Grosbach801e0a32011-07-22 23:16:18 +0000908 bool isImm1_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000909 if (!isImm()) return false;
Jim Grosbach801e0a32011-07-22 23:16:18 +0000910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
911 if (!CE) return false;
912 int64_t Value = CE->getValue();
913 return Value > 0 && Value < 33;
914 }
Jim Grosbachc14871c2011-11-10 19:18:01 +0000915 bool isImm0_32() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000916 if (!isImm()) return false;
Jim Grosbachc14871c2011-11-10 19:18:01 +0000917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
918 if (!CE) return false;
919 int64_t Value = CE->getValue();
920 return Value >= 0 && Value < 33;
921 }
Jim Grosbach975b6412011-07-13 20:10:10 +0000922 bool isImm0_65535() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000923 if (!isImm()) return false;
Jim Grosbach975b6412011-07-13 20:10:10 +0000924 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
925 if (!CE) return false;
926 int64_t Value = CE->getValue();
927 return Value >= 0 && Value < 65536;
928 }
Mihai Popaae1112b2013-08-21 13:14:58 +0000929 bool isImm256_65535Expr() const {
930 if (!isImm()) return false;
931 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
932 // If it's not a constant expression, it'll generate a fixup and be
933 // handled later.
934 if (!CE) return true;
935 int64_t Value = CE->getValue();
936 return Value >= 256 && Value < 65536;
937 }
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000938 bool isImm0_65535Expr() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000939 if (!isImm()) return false;
Jim Grosbach7c09e3c2011-07-19 19:13:28 +0000940 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
941 // If it's not a constant expression, it'll generate a fixup and be
942 // handled later.
943 if (!CE) return true;
944 int64_t Value = CE->getValue();
945 return Value >= 0 && Value < 65536;
946 }
Jim Grosbachf1637842011-07-26 16:24:27 +0000947 bool isImm24bit() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000948 if (!isImm()) return false;
Jim Grosbachf1637842011-07-26 16:24:27 +0000949 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
950 if (!CE) return false;
951 int64_t Value = CE->getValue();
952 return Value >= 0 && Value <= 0xffffff;
953 }
Jim Grosbach46dd4132011-08-17 21:51:27 +0000954 bool isImmThumbSR() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000955 if (!isImm()) return false;
Jim Grosbach46dd4132011-08-17 21:51:27 +0000956 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
957 if (!CE) return false;
958 int64_t Value = CE->getValue();
959 return Value > 0 && Value < 33;
960 }
Jim Grosbach27c1e252011-07-21 17:23:04 +0000961 bool isPKHLSLImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000962 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000963 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
964 if (!CE) return false;
965 int64_t Value = CE->getValue();
966 return Value >= 0 && Value < 32;
967 }
968 bool isPKHASRImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000969 if (!isImm()) return false;
Jim Grosbach27c1e252011-07-21 17:23:04 +0000970 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
971 if (!CE) return false;
972 int64_t Value = CE->getValue();
973 return Value > 0 && Value <= 32;
974 }
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000975 bool isAdrLabel() const {
976 // If we have an immediate that's not a constant, treat it as a label
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000977 // reference needing a fixup.
978 if (isImm() && !isa<MCConstantExpr>(getImm()))
979 return true;
980
981 // If it is a constant, it must fit into a modified immediate encoding.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000982 if (!isImm()) return false;
Jim Grosbach9720dcf2011-07-19 16:50:30 +0000983 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
984 if (!CE) return false;
985 int64_t Value = CE->getValue();
Asiri Rathnayake52376ac2015-01-06 15:55:09 +0000986 return (ARM_AM::getSOImmVal(Value) != -1 ||
Aaron Ballman3182ee92015-06-09 12:03:46 +0000987 ARM_AM::getSOImmVal(-Value) != -1);
Jim Grosbach30506252011-12-08 00:31:07 +0000988 }
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000989 bool isT2SOImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000990 if (!isImm()) return false;
Jim Grosbacha6f7a1e2011-06-27 23:54:06 +0000991 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
992 if (!CE) return false;
993 int64_t Value = CE->getValue();
994 return ARM_AM::getT2SOImmVal(Value) != -1;
995 }
Jim Grosbachb009a872011-10-28 22:36:30 +0000996 bool isT2SOImmNot() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +0000997 if (!isImm()) return false;
Jim Grosbachb009a872011-10-28 22:36:30 +0000998 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
999 if (!CE) return false;
1000 int64_t Value = CE->getValue();
Mihai Popacf276b22013-08-16 11:55:44 +00001001 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1002 ARM_AM::getT2SOImmVal(~Value) != -1;
Jim Grosbachb009a872011-10-28 22:36:30 +00001003 }
Jim Grosbach30506252011-12-08 00:31:07 +00001004 bool isT2SOImmNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001005 if (!isImm()) return false;
Jim Grosbach30506252011-12-08 00:31:07 +00001006 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1007 if (!CE) return false;
1008 int64_t Value = CE->getValue();
Jim Grosbachfdaab532012-03-30 19:59:02 +00001009 // Only use this when not representable as a plain so_imm.
1010 return ARM_AM::getT2SOImmVal(Value) == -1 &&
1011 ARM_AM::getT2SOImmVal(-Value) != -1;
Jim Grosbach30506252011-12-08 00:31:07 +00001012 }
Jim Grosbach0a547702011-07-22 17:44:50 +00001013 bool isSetEndImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001014 if (!isImm()) return false;
Jim Grosbach0a547702011-07-22 17:44:50 +00001015 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1016 if (!CE) return false;
1017 int64_t Value = CE->getValue();
1018 return Value == 1 || Value == 0;
1019 }
Craig Topperca7e3e52014-03-10 03:19:03 +00001020 bool isReg() const override { return Kind == k_Register; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001021 bool isRegList() const { return Kind == k_RegisterList; }
1022 bool isDPRRegList() const { return Kind == k_DPRRegisterList; }
1023 bool isSPRRegList() const { return Kind == k_SPRRegisterList; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001024 bool isToken() const override { return Kind == k_Token; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001025 bool isMemBarrierOpt() const { return Kind == k_MemBarrierOpt; }
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001026 bool isInstSyncBarrierOpt() const { return Kind == k_InstSyncBarrierOpt; }
Craig Topperca7e3e52014-03-10 03:19:03 +00001027 bool isMem() const override { return Kind == k_Memory; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001028 bool isShifterImm() const { return Kind == k_ShifterImmediate; }
1029 bool isRegShiftedReg() const { return Kind == k_ShiftedRegister; }
1030 bool isRegShiftedImm() const { return Kind == k_ShiftedImmediate; }
1031 bool isRotImm() const { return Kind == k_RotateImmediate; }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001032 bool isModImm() const { return Kind == k_ModifiedImmediate; }
1033 bool isModImmNot() const {
1034 if (!isImm()) return false;
1035 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1036 if (!CE) return false;
1037 int64_t Value = CE->getValue();
1038 return ARM_AM::getSOImmVal(~Value) != -1;
1039 }
1040 bool isModImmNeg() const {
1041 if (!isImm()) return false;
1042 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1043 if (!CE) return false;
1044 int64_t Value = CE->getValue();
1045 return ARM_AM::getSOImmVal(Value) == -1 &&
1046 ARM_AM::getSOImmVal(-Value) != -1;
1047 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001048 bool isBitfield() const { return Kind == k_BitfieldDescriptor; }
1049 bool isPostIdxRegShifted() const { return Kind == k_PostIndexRegister; }
Jim Grosbachc320c852011-08-05 21:28:30 +00001050 bool isPostIdxReg() const {
Jim Grosbachee201fa2011-11-14 17:52:47 +00001051 return Kind == k_PostIndexRegister && PostIdxReg.ShiftTy ==ARM_AM::no_shift;
Jim Grosbachc320c852011-08-05 21:28:30 +00001052 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001053 bool isMemNoOffset(bool alignOK = false, unsigned Alignment = 0) const {
Chad Rosier41099832012-09-11 23:02:35 +00001054 if (!isMem())
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001055 return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001056 // No offset of any kind.
Craig Topper062a2ba2014-04-25 05:30:21 +00001057 return Memory.OffsetRegNum == 0 && Memory.OffsetImm == nullptr &&
Kevin Enderby488f20b2014-04-10 20:18:58 +00001058 (alignOK || Memory.Alignment == Alignment);
Jim Grosbacha95ec992011-10-11 17:29:55 +00001059 }
Jim Grosbach94298a92012-01-18 22:46:46 +00001060 bool isMemPCRelImm12() const {
Chad Rosier41099832012-09-11 23:02:35 +00001061 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach94298a92012-01-18 22:46:46 +00001062 return false;
1063 // Base register must be PC.
1064 if (Memory.BaseRegNum != ARM::PC)
1065 return false;
1066 // Immediate offset in range [-4095, 4095].
1067 if (!Memory.OffsetImm) return true;
1068 int64_t Val = Memory.OffsetImm->getValue();
1069 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
1070 }
Jim Grosbacha95ec992011-10-11 17:29:55 +00001071 bool isAlignedMemory() const {
1072 return isMemNoOffset(true);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001073 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00001074 bool isAlignedMemoryNone() const {
1075 return isMemNoOffset(false, 0);
1076 }
1077 bool isDupAlignedMemoryNone() const {
1078 return isMemNoOffset(false, 0);
1079 }
1080 bool isAlignedMemory16() const {
1081 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1082 return true;
1083 return isMemNoOffset(false, 0);
1084 }
1085 bool isDupAlignedMemory16() const {
1086 if (isMemNoOffset(false, 2)) // alignment in bytes for 16-bits is 2.
1087 return true;
1088 return isMemNoOffset(false, 0);
1089 }
1090 bool isAlignedMemory32() const {
1091 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1092 return true;
1093 return isMemNoOffset(false, 0);
1094 }
1095 bool isDupAlignedMemory32() const {
1096 if (isMemNoOffset(false, 4)) // alignment in bytes for 32-bits is 4.
1097 return true;
1098 return isMemNoOffset(false, 0);
1099 }
1100 bool isAlignedMemory64() const {
1101 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1102 return true;
1103 return isMemNoOffset(false, 0);
1104 }
1105 bool isDupAlignedMemory64() const {
1106 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1107 return true;
1108 return isMemNoOffset(false, 0);
1109 }
1110 bool isAlignedMemory64or128() const {
1111 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1112 return true;
1113 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1114 return true;
1115 return isMemNoOffset(false, 0);
1116 }
1117 bool isDupAlignedMemory64or128() const {
1118 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1119 return true;
1120 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1121 return true;
1122 return isMemNoOffset(false, 0);
1123 }
1124 bool isAlignedMemory64or128or256() const {
1125 if (isMemNoOffset(false, 8)) // alignment in bytes for 64-bits is 8.
1126 return true;
1127 if (isMemNoOffset(false, 16)) // alignment in bytes for 128-bits is 16.
1128 return true;
1129 if (isMemNoOffset(false, 32)) // alignment in bytes for 256-bits is 32.
1130 return true;
1131 return isMemNoOffset(false, 0);
1132 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001133 bool isAddrMode2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001134 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001135 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001136 if (Memory.OffsetRegNum) return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00001137 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001138 if (!Memory.OffsetImm) return true;
1139 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbachd3595712011-08-03 23:50:40 +00001140 return Val > -4096 && Val < 4096;
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001141 }
Jim Grosbachcd17c122011-08-04 23:01:30 +00001142 bool isAM2OffsetImm() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001143 if (!isImm()) return false;
Jim Grosbachcd17c122011-08-04 23:01:30 +00001144 // Immediate offset in range [-4095, 4095].
1145 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1146 if (!CE) return false;
1147 int64_t Val = CE->getValue();
Mihai Popac1d119e2013-06-11 09:48:35 +00001148 return (Val == INT32_MIN) || (Val > -4096 && Val < 4096);
Jim Grosbachcd17c122011-08-04 23:01:30 +00001149 }
Jim Grosbach5b96b802011-08-10 20:29:19 +00001150 bool isAddrMode3() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001151 // If we have an immediate that's not a constant, treat it as a label
1152 // reference needing a fixup. If it is a constant, it's something else
1153 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001154 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001155 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001156 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001157 // No shifts are legal for AM3.
Jim Grosbach871dff72011-10-11 15:59:20 +00001158 if (Memory.ShiftType != ARM_AM::no_shift) return false;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001159 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001160 if (Memory.OffsetRegNum) return true;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001161 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001162 if (!Memory.OffsetImm) return true;
1163 int64_t Val = Memory.OffsetImm->getValue();
Silviu Baranga5a719f92012-05-11 09:10:54 +00001164 // The #-0 offset is encoded as INT32_MIN, and we have to check
1165 // for this too.
1166 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001167 }
1168 bool isAM3Offset() const {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001169 if (Kind != k_Immediate && Kind != k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001170 return false;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001171 if (Kind == k_PostIndexRegister)
Jim Grosbach5b96b802011-08-10 20:29:19 +00001172 return PostIdxReg.ShiftTy == ARM_AM::no_shift;
1173 // Immediate offset in range [-255, 255].
1174 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1175 if (!CE) return false;
1176 int64_t Val = CE->getValue();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00001177 // Special case, #-0 is INT32_MIN.
1178 return (Val > -256 && Val < 256) || Val == INT32_MIN;
Jim Grosbach5b96b802011-08-10 20:29:19 +00001179 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001180 bool isAddrMode5() const {
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001181 // If we have an immediate that's not a constant, treat it as a label
1182 // reference needing a fixup. If it is a constant, it's something else
1183 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001184 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001185 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001186 if (!isMem() || Memory.Alignment != 0) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001187 // Check for register offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00001188 if (Memory.OffsetRegNum) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001189 // Immediate offset in range [-1020, 1020] and a multiple of 4.
Jim Grosbach871dff72011-10-11 15:59:20 +00001190 if (!Memory.OffsetImm) return true;
1191 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001192 return (Val >= -1020 && Val <= 1020 && ((Val & 3) == 0)) ||
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00001193 Val == INT32_MIN;
Bill Wendling8d2aa032010-11-08 23:49:57 +00001194 }
Oliver Stannard65b85382016-01-25 10:26:26 +00001195 bool isAddrMode5FP16() const {
1196 // If we have an immediate that's not a constant, treat it as a label
1197 // reference needing a fixup. If it is a constant, it's something else
1198 // and we reject it.
1199 if (isImm() && !isa<MCConstantExpr>(getImm()))
1200 return true;
1201 if (!isMem() || Memory.Alignment != 0) return false;
1202 // Check for register offset.
1203 if (Memory.OffsetRegNum) return false;
1204 // Immediate offset in range [-510, 510] and a multiple of 2.
1205 if (!Memory.OffsetImm) return true;
1206 int64_t Val = Memory.OffsetImm->getValue();
1207 return (Val >= -510 && Val <= 510 && ((Val & 1) == 0)) || Val == INT32_MIN;
1208 }
Jim Grosbach05541f42011-09-19 22:21:13 +00001209 bool isMemTBB() const {
Chad Rosier41099832012-09-11 23:02:35 +00001210 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001211 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Jim Grosbach05541f42011-09-19 22:21:13 +00001212 return false;
1213 return true;
1214 }
1215 bool isMemTBH() const {
Chad Rosier41099832012-09-11 23:02:35 +00001216 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001217 Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm != 1 ||
1218 Memory.Alignment != 0 )
Jim Grosbach05541f42011-09-19 22:21:13 +00001219 return false;
1220 return true;
1221 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001222 bool isMemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001223 if (!isMem() || !Memory.OffsetRegNum || Memory.Alignment != 0)
Bill Wendling092a7bd2010-12-14 03:36:38 +00001224 return false;
Daniel Dunbar7ed45592011-01-18 05:34:11 +00001225 return true;
Bill Wendling092a7bd2010-12-14 03:36:38 +00001226 }
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001227 bool isT2MemRegOffset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001228 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Tim Northoveraa35bd22016-02-25 16:54:52 +00001229 Memory.Alignment != 0 || Memory.BaseRegNum == ARM::PC)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001230 return false;
1231 // Only lsl #{0, 1, 2, 3} allowed.
Jim Grosbach871dff72011-10-11 15:59:20 +00001232 if (Memory.ShiftType == ARM_AM::no_shift)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001233 return true;
Jim Grosbach871dff72011-10-11 15:59:20 +00001234 if (Memory.ShiftType != ARM_AM::lsl || Memory.ShiftImm > 3)
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00001235 return false;
1236 return true;
1237 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001238 bool isMemThumbRR() const {
1239 // Thumb reg+reg addressing is simple. Just two registers, a base and
1240 // an offset. No shifts, negations or any other complicating factors.
Chad Rosier41099832012-09-11 23:02:35 +00001241 if (!isMem() || !Memory.OffsetRegNum || Memory.isNegative ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001242 Memory.ShiftType != ARM_AM::no_shift || Memory.Alignment != 0)
Bill Wendling811c9362010-11-30 07:44:32 +00001243 return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001244 return isARMLowRegister(Memory.BaseRegNum) &&
1245 (!Memory.OffsetRegNum || isARMLowRegister(Memory.OffsetRegNum));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001246 }
1247 bool isMemThumbRIs4() const {
Chad Rosier41099832012-09-11 23:02:35 +00001248 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001249 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach3fe94e32011-08-19 17:55:24 +00001250 return false;
1251 // Immediate offset, multiple of 4 in range [0, 124].
Jim Grosbach871dff72011-10-11 15:59:20 +00001252 if (!Memory.OffsetImm) return true;
1253 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001254 return Val >= 0 && Val <= 124 && (Val % 4) == 0;
1255 }
Jim Grosbach26d35872011-08-19 18:55:51 +00001256 bool isMemThumbRIs2() const {
Chad Rosier41099832012-09-11 23:02:35 +00001257 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001258 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbach26d35872011-08-19 18:55:51 +00001259 return false;
1260 // Immediate offset, multiple of 4 in range [0, 62].
Jim Grosbach871dff72011-10-11 15:59:20 +00001261 if (!Memory.OffsetImm) return true;
1262 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach26d35872011-08-19 18:55:51 +00001263 return Val >= 0 && Val <= 62 && (Val % 2) == 0;
1264 }
Jim Grosbacha32c7532011-08-19 18:49:59 +00001265 bool isMemThumbRIs1() const {
Chad Rosier41099832012-09-11 23:02:35 +00001266 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001267 !isARMLowRegister(Memory.BaseRegNum) || Memory.Alignment != 0)
Jim Grosbacha32c7532011-08-19 18:49:59 +00001268 return false;
1269 // Immediate offset in range [0, 31].
Jim Grosbach871dff72011-10-11 15:59:20 +00001270 if (!Memory.OffsetImm) return true;
1271 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha32c7532011-08-19 18:49:59 +00001272 return Val >= 0 && Val <= 31;
1273 }
Jim Grosbach23983d62011-08-19 18:13:48 +00001274 bool isMemThumbSPI() const {
Chad Rosier41099832012-09-11 23:02:35 +00001275 if (!isMem() || Memory.OffsetRegNum != 0 ||
Jim Grosbacha95ec992011-10-11 17:29:55 +00001276 Memory.BaseRegNum != ARM::SP || Memory.Alignment != 0)
Jim Grosbach23983d62011-08-19 18:13:48 +00001277 return false;
1278 // Immediate offset, multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001279 if (!Memory.OffsetImm) return true;
1280 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach23983d62011-08-19 18:13:48 +00001281 return Val >= 0 && Val <= 1020 && (Val % 4) == 0;
Bill Wendling811c9362010-11-30 07:44:32 +00001282 }
Jim Grosbach7db8d692011-09-08 22:07:06 +00001283 bool isMemImm8s4Offset() const {
Jim Grosbach8648c102011-12-19 23:06:24 +00001284 // If we have an immediate that's not a constant, treat it as a label
1285 // reference needing a fixup. If it is a constant, it's something else
1286 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001287 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach8648c102011-12-19 23:06:24 +00001288 return true;
Chad Rosier41099832012-09-11 23:02:35 +00001289 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach7db8d692011-09-08 22:07:06 +00001290 return false;
1291 // Immediate offset a multiple of 4 in range [-1020, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001292 if (!Memory.OffsetImm) return true;
1293 int64_t Val = Memory.OffsetImm->getValue();
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001294 // Special case, #-0 is INT32_MIN.
1295 return (Val >= -1020 && Val <= 1020 && (Val & 3) == 0) || Val == INT32_MIN;
Jim Grosbach7db8d692011-09-08 22:07:06 +00001296 }
Jim Grosbacha05627e2011-09-09 18:37:27 +00001297 bool isMemImm0_1020s4Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001298 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbacha05627e2011-09-09 18:37:27 +00001299 return false;
1300 // Immediate offset a multiple of 4 in range [0, 1020].
Jim Grosbach871dff72011-10-11 15:59:20 +00001301 if (!Memory.OffsetImm) return true;
1302 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbacha05627e2011-09-09 18:37:27 +00001303 return Val >= 0 && Val <= 1020 && (Val & 3) == 0;
1304 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001305 bool isMemImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001306 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001307 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001308 // Base reg of PC isn't allowed for these encodings.
1309 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001310 // Immediate offset in range [-255, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001311 if (!Memory.OffsetImm) return true;
1312 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson49168402011-09-23 22:25:02 +00001313 return (Val == INT32_MIN) || (Val > -256 && Val < 256);
Jim Grosbachd3595712011-08-03 23:50:40 +00001314 }
Jim Grosbach2392c532011-09-07 23:39:14 +00001315 bool isMemPosImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001316 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach2392c532011-09-07 23:39:14 +00001317 return false;
1318 // Immediate offset in range [0, 255].
Jim Grosbach871dff72011-10-11 15:59:20 +00001319 if (!Memory.OffsetImm) return true;
1320 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach2392c532011-09-07 23:39:14 +00001321 return Val >= 0 && Val < 256;
1322 }
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001323 bool isMemNegImm8Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001324 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001325 return false;
Jim Grosbach94298a92012-01-18 22:46:46 +00001326 // Base reg of PC isn't allowed for these encodings.
1327 if (Memory.BaseRegNum == ARM::PC) return false;
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001328 // Immediate offset in range [-255, -1].
Jim Grosbach175c7d02011-12-06 04:49:29 +00001329 if (!Memory.OffsetImm) return false;
Jim Grosbach871dff72011-10-11 15:59:20 +00001330 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach175c7d02011-12-06 04:49:29 +00001331 return (Val == INT32_MIN) || (Val > -256 && Val < 0);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001332 }
1333 bool isMemUImm12Offset() const {
Chad Rosier41099832012-09-11 23:02:35 +00001334 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001335 return false;
1336 // Immediate offset in range [0, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001337 if (!Memory.OffsetImm) return true;
1338 int64_t Val = Memory.OffsetImm->getValue();
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00001339 return (Val >= 0 && Val < 4096);
1340 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001341 bool isMemImm12Offset() const {
Jim Grosbach95466ce2011-08-08 20:59:31 +00001342 // If we have an immediate that's not a constant, treat it as a label
1343 // reference needing a fixup. If it is a constant, it's something else
1344 // and we reject it.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001345 if (isImm() && !isa<MCConstantExpr>(getImm()))
Jim Grosbach95466ce2011-08-08 20:59:31 +00001346 return true;
1347
Chad Rosier41099832012-09-11 23:02:35 +00001348 if (!isMem() || Memory.OffsetRegNum != 0 || Memory.Alignment != 0)
Jim Grosbachd3595712011-08-03 23:50:40 +00001349 return false;
1350 // Immediate offset in range [-4095, 4095].
Jim Grosbach871dff72011-10-11 15:59:20 +00001351 if (!Memory.OffsetImm) return true;
1352 int64_t Val = Memory.OffsetImm->getValue();
Owen Anderson967674d2011-08-29 19:36:44 +00001353 return (Val > -4096 && Val < 4096) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001354 }
1355 bool isPostIdxImm8() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001356 if (!isImm()) return false;
Jim Grosbachd3595712011-08-03 23:50:40 +00001357 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1358 if (!CE) return false;
1359 int64_t Val = CE->getValue();
Owen Andersonf02d98d2011-08-29 17:17:09 +00001360 return (Val > -256 && Val < 256) || (Val == INT32_MIN);
Jim Grosbachd3595712011-08-03 23:50:40 +00001361 }
Jim Grosbach93981412011-10-11 21:55:36 +00001362 bool isPostIdxImm8s4() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001363 if (!isImm()) return false;
Jim Grosbach93981412011-10-11 21:55:36 +00001364 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1365 if (!CE) return false;
1366 int64_t Val = CE->getValue();
1367 return ((Val & 3) == 0 && Val >= -1020 && Val <= 1020) ||
1368 (Val == INT32_MIN);
1369 }
Jim Grosbachd3595712011-08-03 23:50:40 +00001370
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001371 bool isMSRMask() const { return Kind == k_MSRMask; }
Tim Northoveree843ef2014-08-15 10:47:12 +00001372 bool isBankedReg() const { return Kind == k_BankedReg; }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00001373 bool isProcIFlags() const { return Kind == k_ProcIFlags; }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001374
Jim Grosbach741cd732011-10-17 22:26:03 +00001375 // NEON operands.
Jim Grosbach2f50e922011-12-15 21:44:33 +00001376 bool isSingleSpacedVectorList() const {
1377 return Kind == k_VectorList && !VectorList.isDoubleSpaced;
1378 }
1379 bool isDoubleSpacedVectorList() const {
1380 return Kind == k_VectorList && VectorList.isDoubleSpaced;
1381 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001382 bool isVecListOneD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001383 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001384 return VectorList.Count == 1;
1385 }
1386
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001387 bool isVecListDPair() const {
1388 if (!isSingleSpacedVectorList()) return false;
1389 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1390 .contains(VectorList.RegNum));
1391 }
1392
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001393 bool isVecListThreeD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001394 if (!isSingleSpacedVectorList()) return false;
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001395 return VectorList.Count == 3;
1396 }
1397
Jim Grosbach846bcff2011-10-21 20:35:01 +00001398 bool isVecListFourD() const {
Jim Grosbach2f50e922011-12-15 21:44:33 +00001399 if (!isSingleSpacedVectorList()) return false;
Jim Grosbach846bcff2011-10-21 20:35:01 +00001400 return VectorList.Count == 4;
1401 }
1402
Jim Grosbache5307f92012-03-05 21:43:40 +00001403 bool isVecListDPairSpaced() const {
Kevin Enderby56113982014-03-26 21:54:11 +00001404 if (Kind != k_VectorList) return false;
Kevin Enderby816ca272012-03-20 17:41:51 +00001405 if (isSingleSpacedVectorList()) return false;
Jim Grosbache5307f92012-03-05 21:43:40 +00001406 return (ARMMCRegisterClasses[ARM::DPairSpcRegClassID]
1407 .contains(VectorList.RegNum));
1408 }
1409
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001410 bool isVecListThreeQ() const {
1411 if (!isDoubleSpacedVectorList()) return false;
1412 return VectorList.Count == 3;
1413 }
1414
Jim Grosbach1e946a42012-01-24 00:43:12 +00001415 bool isVecListFourQ() const {
1416 if (!isDoubleSpacedVectorList()) return false;
1417 return VectorList.Count == 4;
1418 }
1419
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001420 bool isSingleSpacedVectorAllLanes() const {
1421 return Kind == k_VectorListAllLanes && !VectorList.isDoubleSpaced;
1422 }
1423 bool isDoubleSpacedVectorAllLanes() const {
1424 return Kind == k_VectorListAllLanes && VectorList.isDoubleSpaced;
1425 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001426 bool isVecListOneDAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001427 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001428 return VectorList.Count == 1;
1429 }
1430
Jim Grosbach13a292c2012-03-06 22:01:44 +00001431 bool isVecListDPairAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001432 if (!isSingleSpacedVectorAllLanes()) return false;
Jim Grosbach13a292c2012-03-06 22:01:44 +00001433 return (ARMMCRegisterClasses[ARM::DPairRegClassID]
1434 .contains(VectorList.RegNum));
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001435 }
1436
Jim Grosbached428bc2012-03-06 23:10:38 +00001437 bool isVecListDPairSpacedAllLanes() const {
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001438 if (!isDoubleSpacedVectorAllLanes()) return false;
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001439 return VectorList.Count == 2;
1440 }
1441
Jim Grosbachb78403c2012-01-24 23:47:04 +00001442 bool isVecListThreeDAllLanes() const {
1443 if (!isSingleSpacedVectorAllLanes()) return false;
1444 return VectorList.Count == 3;
1445 }
1446
1447 bool isVecListThreeQAllLanes() const {
1448 if (!isDoubleSpacedVectorAllLanes()) return false;
1449 return VectorList.Count == 3;
1450 }
1451
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001452 bool isVecListFourDAllLanes() const {
1453 if (!isSingleSpacedVectorAllLanes()) return false;
1454 return VectorList.Count == 4;
1455 }
1456
1457 bool isVecListFourQAllLanes() const {
1458 if (!isDoubleSpacedVectorAllLanes()) return false;
1459 return VectorList.Count == 4;
1460 }
1461
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001462 bool isSingleSpacedVectorIndexed() const {
1463 return Kind == k_VectorListIndexed && !VectorList.isDoubleSpaced;
1464 }
1465 bool isDoubleSpacedVectorIndexed() const {
1466 return Kind == k_VectorListIndexed && VectorList.isDoubleSpaced;
1467 }
Jim Grosbach04945c42011-12-02 00:35:16 +00001468 bool isVecListOneDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001469 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbach04945c42011-12-02 00:35:16 +00001470 return VectorList.Count == 1 && VectorList.LaneIndex <= 7;
1471 }
1472
Jim Grosbachda511042011-12-14 23:35:06 +00001473 bool isVecListOneDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001474 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001475 return VectorList.Count == 1 && VectorList.LaneIndex <= 3;
1476 }
1477
1478 bool isVecListOneDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001479 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001480 return VectorList.Count == 1 && VectorList.LaneIndex <= 1;
1481 }
1482
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001483 bool isVecListTwoDByteIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001484 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00001485 return VectorList.Count == 2 && VectorList.LaneIndex <= 7;
1486 }
1487
Jim Grosbachda511042011-12-14 23:35:06 +00001488 bool isVecListTwoDHWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001489 if (!isSingleSpacedVectorIndexed()) return false;
1490 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1491 }
1492
1493 bool isVecListTwoQWordIndexed() const {
1494 if (!isDoubleSpacedVectorIndexed()) return false;
1495 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1496 }
1497
1498 bool isVecListTwoQHWordIndexed() const {
1499 if (!isDoubleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001500 return VectorList.Count == 2 && VectorList.LaneIndex <= 3;
1501 }
1502
1503 bool isVecListTwoDWordIndexed() const {
Jim Grosbach75e2ab52011-12-20 19:21:26 +00001504 if (!isSingleSpacedVectorIndexed()) return false;
Jim Grosbachda511042011-12-14 23:35:06 +00001505 return VectorList.Count == 2 && VectorList.LaneIndex <= 1;
1506 }
1507
Jim Grosbacha8b444b2012-01-23 21:53:26 +00001508 bool isVecListThreeDByteIndexed() const {
1509 if (!isSingleSpacedVectorIndexed()) return false;
1510 return VectorList.Count == 3 && VectorList.LaneIndex <= 7;
1511 }
1512
1513 bool isVecListThreeDHWordIndexed() const {
1514 if (!isSingleSpacedVectorIndexed()) return false;
1515 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1516 }
1517
1518 bool isVecListThreeQWordIndexed() const {
1519 if (!isDoubleSpacedVectorIndexed()) return false;
1520 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1521 }
1522
1523 bool isVecListThreeQHWordIndexed() const {
1524 if (!isDoubleSpacedVectorIndexed()) return false;
1525 return VectorList.Count == 3 && VectorList.LaneIndex <= 3;
1526 }
1527
1528 bool isVecListThreeDWordIndexed() const {
1529 if (!isSingleSpacedVectorIndexed()) return false;
1530 return VectorList.Count == 3 && VectorList.LaneIndex <= 1;
1531 }
1532
Jim Grosbach14952a02012-01-24 18:37:25 +00001533 bool isVecListFourDByteIndexed() const {
1534 if (!isSingleSpacedVectorIndexed()) return false;
1535 return VectorList.Count == 4 && VectorList.LaneIndex <= 7;
1536 }
1537
1538 bool isVecListFourDHWordIndexed() const {
1539 if (!isSingleSpacedVectorIndexed()) return false;
1540 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1541 }
1542
1543 bool isVecListFourQWordIndexed() const {
1544 if (!isDoubleSpacedVectorIndexed()) return false;
1545 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1546 }
1547
1548 bool isVecListFourQHWordIndexed() const {
1549 if (!isDoubleSpacedVectorIndexed()) return false;
1550 return VectorList.Count == 4 && VectorList.LaneIndex <= 3;
1551 }
1552
1553 bool isVecListFourDWordIndexed() const {
1554 if (!isSingleSpacedVectorIndexed()) return false;
1555 return VectorList.Count == 4 && VectorList.LaneIndex <= 1;
1556 }
1557
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001558 bool isVectorIndex8() const {
1559 if (Kind != k_VectorIndex) return false;
1560 return VectorIndex.Val < 8;
1561 }
1562 bool isVectorIndex16() const {
1563 if (Kind != k_VectorIndex) return false;
1564 return VectorIndex.Val < 4;
1565 }
1566 bool isVectorIndex32() const {
1567 if (Kind != k_VectorIndex) return false;
1568 return VectorIndex.Val < 2;
1569 }
1570
Jim Grosbach741cd732011-10-17 22:26:03 +00001571 bool isNEONi8splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001572 if (!isImm()) return false;
Jim Grosbach741cd732011-10-17 22:26:03 +00001573 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1574 // Must be a constant.
1575 if (!CE) return false;
1576 int64_t Value = CE->getValue();
1577 // i8 value splatted across 8 bytes. The immediate is just the 8 byte
1578 // value.
Jim Grosbach741cd732011-10-17 22:26:03 +00001579 return Value >= 0 && Value < 256;
1580 }
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001581
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001582 bool isNEONi16splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001583 if (isNEONByteReplicate(2))
1584 return false; // Leave that for bytes replication and forbid by default.
1585 if (!isImm())
1586 return false;
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001587 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1588 // Must be a constant.
1589 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001590 unsigned Value = CE->getValue();
1591 return ARM_AM::isNEONi16splat(Value);
1592 }
1593
1594 bool isNEONi16splatNot() const {
1595 if (!isImm())
1596 return false;
1597 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1598 // Must be a constant.
1599 if (!CE) return false;
1600 unsigned Value = CE->getValue();
1601 return ARM_AM::isNEONi16splat(~Value & 0xffff);
Jim Grosbachcda32ae2011-10-17 23:09:09 +00001602 }
1603
Jim Grosbach8211c052011-10-18 00:22:00 +00001604 bool isNEONi32splat() const {
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001605 if (isNEONByteReplicate(4))
1606 return false; // Leave that for bytes replication and forbid by default.
1607 if (!isImm())
1608 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001609 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1610 // Must be a constant.
1611 if (!CE) return false;
Renato Golinf5dd1da2014-09-25 11:31:24 +00001612 unsigned Value = CE->getValue();
1613 return ARM_AM::isNEONi32splat(Value);
1614 }
1615
1616 bool isNEONi32splatNot() const {
1617 if (!isImm())
1618 return false;
1619 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1620 // Must be a constant.
1621 if (!CE) return false;
1622 unsigned Value = CE->getValue();
1623 return ARM_AM::isNEONi32splat(~Value);
Jim Grosbach8211c052011-10-18 00:22:00 +00001624 }
1625
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001626 bool isNEONByteReplicate(unsigned NumBytes) const {
1627 if (!isImm())
1628 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001629 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1630 // Must be a constant.
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00001631 if (!CE)
1632 return false;
1633 int64_t Value = CE->getValue();
1634 if (!Value)
1635 return false; // Don't bother with zero.
1636
1637 unsigned char B = Value & 0xff;
1638 for (unsigned i = 1; i < NumBytes; ++i) {
1639 Value >>= 8;
1640 if ((Value & 0xff) != B)
1641 return false;
1642 }
1643 return true;
1644 }
1645 bool isNEONi16ByteReplicate() const { return isNEONByteReplicate(2); }
1646 bool isNEONi32ByteReplicate() const { return isNEONByteReplicate(4); }
1647 bool isNEONi32vmov() const {
1648 if (isNEONByteReplicate(4))
1649 return false; // Let it to be classified as byte-replicate case.
1650 if (!isImm())
1651 return false;
1652 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1653 // Must be a constant.
1654 if (!CE)
1655 return false;
Jim Grosbach8211c052011-10-18 00:22:00 +00001656 int64_t Value = CE->getValue();
1657 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1658 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001659 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach8211c052011-10-18 00:22:00 +00001660 return (Value >= 0 && Value < 256) ||
1661 (Value >= 0x0100 && Value <= 0xff00) ||
1662 (Value >= 0x010000 && Value <= 0xff0000) ||
1663 (Value >= 0x01000000 && Value <= 0xff000000) ||
1664 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1665 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1666 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00001667 bool isNEONi32vmovNeg() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001668 if (!isImm()) return false;
Jim Grosbach045b6c72011-12-19 23:51:07 +00001669 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1670 // Must be a constant.
1671 if (!CE) return false;
1672 int64_t Value = ~CE->getValue();
1673 // i32 value with set bits only in one byte X000, 0X00, 00X0, or 000X,
1674 // for VMOV/VMVN only, 00Xf or 0Xff are also accepted.
Renato Golinf5dd1da2014-09-25 11:31:24 +00001675 // FIXME: This is probably wrong and a copy and paste from previous example
Jim Grosbach045b6c72011-12-19 23:51:07 +00001676 return (Value >= 0 && Value < 256) ||
1677 (Value >= 0x0100 && Value <= 0xff00) ||
1678 (Value >= 0x010000 && Value <= 0xff0000) ||
1679 (Value >= 0x01000000 && Value <= 0xff000000) ||
1680 (Value >= 0x01ff && Value <= 0xffff && (Value & 0xff) == 0xff) ||
1681 (Value >= 0x01ffff && Value <= 0xffffff && (Value & 0xffff) == 0xffff);
1682 }
Jim Grosbach8211c052011-10-18 00:22:00 +00001683
Jim Grosbache4454e02011-10-18 16:18:11 +00001684 bool isNEONi64splat() const {
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00001685 if (!isImm()) return false;
Jim Grosbache4454e02011-10-18 16:18:11 +00001686 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1687 // Must be a constant.
1688 if (!CE) return false;
1689 uint64_t Value = CE->getValue();
1690 // i64 value with each byte being either 0 or 0xff.
1691 for (unsigned i = 0; i < 8; ++i)
1692 if ((Value & 0xff) != 0 && (Value & 0xff) != 0xff) return false;
1693 return true;
1694 }
1695
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001696 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001697 // Add as immediates when possible. Null MCExpr = 0.
Craig Topper062a2ba2014-04-25 05:30:21 +00001698 if (!Expr)
Jim Grosbache9119e42015-05-13 18:37:00 +00001699 Inst.addOperand(MCOperand::createImm(0));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00001700 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Jim Grosbache9119e42015-05-13 18:37:00 +00001701 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001702 else
Jim Grosbache9119e42015-05-13 18:37:00 +00001703 Inst.addOperand(MCOperand::createExpr(Expr));
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001704 }
1705
Daniel Dunbard8042b72010-08-11 06:36:53 +00001706 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar188b47b2010-08-11 06:37:20 +00001707 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001708 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach968c9272010-12-06 18:30:57 +00001709 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
Jim Grosbache9119e42015-05-13 18:37:00 +00001710 Inst.addOperand(MCOperand::createReg(RegNum));
Daniel Dunbard8042b72010-08-11 06:36:53 +00001711 }
1712
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001713 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
1714 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001715 Inst.addOperand(MCOperand::createImm(getCoproc()));
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00001716 }
1717
Jim Grosbach48399582011-10-12 17:34:41 +00001718 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
1719 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001720 Inst.addOperand(MCOperand::createImm(getCoproc()));
Jim Grosbach48399582011-10-12 17:34:41 +00001721 }
1722
1723 void addCoprocOptionOperands(MCInst &Inst, unsigned N) const {
1724 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001725 Inst.addOperand(MCOperand::createImm(CoprocOption.Val));
Jim Grosbach48399582011-10-12 17:34:41 +00001726 }
1727
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001728 void addITMaskOperands(MCInst &Inst, unsigned N) const {
1729 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001730 Inst.addOperand(MCOperand::createImm(ITMask.Mask));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001731 }
1732
1733 void addITCondCodeOperands(MCInst &Inst, unsigned N) const {
1734 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001735 Inst.addOperand(MCOperand::createImm(unsigned(getCondCode())));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00001736 }
1737
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001738 void addCCOutOperands(MCInst &Inst, unsigned N) const {
1739 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001740 Inst.addOperand(MCOperand::createReg(getReg()));
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00001741 }
1742
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001743 void addRegOperands(MCInst &Inst, unsigned N) const {
1744 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001745 Inst.addOperand(MCOperand::createReg(getReg()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00001746 }
1747
Jim Grosbachac798e12011-07-25 20:49:51 +00001748 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001749 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001750 assert(isRegShiftedReg() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001751 "addRegShiftedRegOperands() on non-RegShiftedReg!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001752 Inst.addOperand(MCOperand::createReg(RegShiftedReg.SrcReg));
1753 Inst.addOperand(MCOperand::createReg(RegShiftedReg.ShiftReg));
1754 Inst.addOperand(MCOperand::createImm(
Jim Grosbachac798e12011-07-25 20:49:51 +00001755 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbach7dcd1352011-07-13 17:50:29 +00001756 }
1757
Jim Grosbachac798e12011-07-25 20:49:51 +00001758 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson04912702011-07-21 23:38:37 +00001759 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00001760 assert(isRegShiftedImm() &&
Alp Tokerf907b892013-12-05 05:44:44 +00001761 "addRegShiftedImmOperands() on non-RegShiftedImm!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001762 Inst.addOperand(MCOperand::createReg(RegShiftedImm.SrcReg));
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001763 // Shift of #32 is encoded as 0 where permitted
1764 unsigned Imm = (RegShiftedImm.ShiftImm == 32 ? 0 : RegShiftedImm.ShiftImm);
Jim Grosbache9119e42015-05-13 18:37:00 +00001765 Inst.addOperand(MCOperand::createImm(
Richard Bartonba5b0cc2012-04-25 18:00:18 +00001766 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, Imm)));
Owen Andersonb595ed02011-07-21 18:54:16 +00001767 }
1768
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001769 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001770 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001771 Inst.addOperand(MCOperand::createImm((ShifterImm.isASR << 5) |
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00001772 ShifterImm.Imm));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00001773 }
1774
Bill Wendling8d2aa032010-11-08 23:49:57 +00001775 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling2cae3272010-11-09 22:44:22 +00001776 assert(N == 1 && "Invalid number of operands!");
Bill Wendlingbed94652010-11-09 23:28:44 +00001777 const SmallVectorImpl<unsigned> &RegList = getRegList();
1778 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00001779 I = RegList.begin(), E = RegList.end(); I != E; ++I)
Jim Grosbache9119e42015-05-13 18:37:00 +00001780 Inst.addOperand(MCOperand::createReg(*I));
Bill Wendling8d2aa032010-11-08 23:49:57 +00001781 }
1782
Bill Wendling9898ac92010-11-17 04:32:08 +00001783 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
1784 addRegListOperands(Inst, N);
1785 }
1786
1787 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
1788 addRegListOperands(Inst, N);
1789 }
1790
Jim Grosbach833b9d32011-07-27 20:15:40 +00001791 void addRotImmOperands(MCInst &Inst, unsigned N) const {
1792 assert(N == 1 && "Invalid number of operands!");
1793 // Encoded as val>>3. The printer handles display as 8, 16, 24.
Jim Grosbache9119e42015-05-13 18:37:00 +00001794 Inst.addOperand(MCOperand::createImm(RotImm.Imm >> 3));
Jim Grosbach833b9d32011-07-27 20:15:40 +00001795 }
1796
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001797 void addModImmOperands(MCInst &Inst, unsigned N) const {
1798 assert(N == 1 && "Invalid number of operands!");
1799
1800 // Support for fixups (MCFixup)
1801 if (isImm())
1802 return addImmOperands(Inst, N);
1803
Jim Grosbache9119e42015-05-13 18:37:00 +00001804 Inst.addOperand(MCOperand::createImm(ModImm.Bits | (ModImm.Rot << 7)));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001805 }
1806
1807 void addModImmNotOperands(MCInst &Inst, unsigned N) const {
1808 assert(N == 1 && "Invalid number of operands!");
1809 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1810 uint32_t Enc = ARM_AM::getSOImmVal(~CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001811 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001812 }
1813
1814 void addModImmNegOperands(MCInst &Inst, unsigned N) const {
1815 assert(N == 1 && "Invalid number of operands!");
1816 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1817 uint32_t Enc = ARM_AM::getSOImmVal(-CE->getValue());
Jim Grosbache9119e42015-05-13 18:37:00 +00001818 Inst.addOperand(MCOperand::createImm(Enc));
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001819 }
1820
Jim Grosbach864b6092011-07-28 21:34:26 +00001821 void addBitfieldOperands(MCInst &Inst, unsigned N) const {
1822 assert(N == 1 && "Invalid number of operands!");
1823 // Munge the lsb/width into a bitfield mask.
1824 unsigned lsb = Bitfield.LSB;
1825 unsigned width = Bitfield.Width;
1826 // Make a 32-bit mask w/ the referenced bits clear and all other bits set.
1827 uint32_t Mask = ~(((uint32_t)0xffffffff >> lsb) << (32 - width) >>
1828 (32 - (lsb + width)));
Jim Grosbache9119e42015-05-13 18:37:00 +00001829 Inst.addOperand(MCOperand::createImm(Mask));
Jim Grosbach864b6092011-07-28 21:34:26 +00001830 }
1831
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00001832 void addImmOperands(MCInst &Inst, unsigned N) const {
1833 assert(N == 1 && "Invalid number of operands!");
1834 addExpr(Inst, getImm());
1835 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00001836
Jim Grosbachea231912011-12-22 22:19:05 +00001837 void addFBits16Operands(MCInst &Inst, unsigned N) const {
1838 assert(N == 1 && "Invalid number of operands!");
1839 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001840 Inst.addOperand(MCOperand::createImm(16 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001841 }
1842
1843 void addFBits32Operands(MCInst &Inst, unsigned N) const {
1844 assert(N == 1 && "Invalid number of operands!");
1845 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001846 Inst.addOperand(MCOperand::createImm(32 - CE->getValue()));
Jim Grosbachea231912011-12-22 22:19:05 +00001847 }
1848
Jim Grosbache7fbce72011-10-03 23:38:36 +00001849 void addFPImmOperands(MCInst &Inst, unsigned N) const {
1850 assert(N == 1 && "Invalid number of operands!");
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00001851 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1852 int Val = ARM_AM::getFP32Imm(APInt(32, CE->getValue()));
Jim Grosbache9119e42015-05-13 18:37:00 +00001853 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbache7fbce72011-10-03 23:38:36 +00001854 }
1855
Jim Grosbach7db8d692011-09-08 22:07:06 +00001856 void addImm8s4Operands(MCInst &Inst, unsigned N) const {
1857 assert(N == 1 && "Invalid number of operands!");
1858 // FIXME: We really want to scale the value here, but the LDRD/STRD
1859 // instruction don't encode operands that way yet.
1860 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001861 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Jim Grosbach7db8d692011-09-08 22:07:06 +00001862 }
1863
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001864 void addImm0_1020s4Operands(MCInst &Inst, unsigned N) const {
1865 assert(N == 1 && "Invalid number of operands!");
1866 // The immediate is scaled by four in the encoding and is stored
1867 // in the MCInst as such. Lop off the low two bits here.
1868 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001869 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001870 }
1871
Jim Grosbach930f2f62012-04-05 20:57:13 +00001872 void addImm0_508s4NegOperands(MCInst &Inst, unsigned N) const {
1873 assert(N == 1 && "Invalid number of operands!");
1874 // The immediate is scaled by four in the encoding and is stored
1875 // in the MCInst as such. Lop off the low two bits here.
1876 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001877 Inst.addOperand(MCOperand::createImm(-(CE->getValue() / 4)));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001878 }
1879
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001880 void addImm0_508s4Operands(MCInst &Inst, unsigned N) const {
1881 assert(N == 1 && "Invalid number of operands!");
1882 // The immediate is scaled by four in the encoding and is stored
1883 // in the MCInst as such. Lop off the low two bits here.
1884 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001885 Inst.addOperand(MCOperand::createImm(CE->getValue() / 4));
Jim Grosbach0a0b3072011-08-24 21:22:15 +00001886 }
1887
Jim Grosbach475c6db2011-07-25 23:09:14 +00001888 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
1889 assert(N == 1 && "Invalid number of operands!");
1890 // The constant encodes as the immediate-1, and we store in the instruction
1891 // the bits as encoded, so subtract off one here.
1892 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001893 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach475c6db2011-07-25 23:09:14 +00001894 }
1895
Jim Grosbach801e0a32011-07-22 23:16:18 +00001896 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
1897 assert(N == 1 && "Invalid number of operands!");
1898 // The constant encodes as the immediate-1, and we store in the instruction
1899 // the bits as encoded, so subtract off one here.
1900 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001901 Inst.addOperand(MCOperand::createImm(CE->getValue() - 1));
Jim Grosbach801e0a32011-07-22 23:16:18 +00001902 }
1903
Jim Grosbach46dd4132011-08-17 21:51:27 +00001904 void addImmThumbSROperands(MCInst &Inst, unsigned N) const {
1905 assert(N == 1 && "Invalid number of operands!");
1906 // The constant encodes as the immediate, except for 32, which encodes as
1907 // zero.
1908 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1909 unsigned Imm = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001910 Inst.addOperand(MCOperand::createImm((Imm == 32 ? 0 : Imm)));
Jim Grosbach46dd4132011-08-17 21:51:27 +00001911 }
1912
Jim Grosbach27c1e252011-07-21 17:23:04 +00001913 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
1914 assert(N == 1 && "Invalid number of operands!");
1915 // An ASR value of 32 encodes as 0, so that's how we want to add it to
1916 // the instruction as well.
1917 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1918 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001919 Inst.addOperand(MCOperand::createImm(Val == 32 ? 0 : Val));
Jim Grosbach27c1e252011-07-21 17:23:04 +00001920 }
1921
Jim Grosbachb009a872011-10-28 22:36:30 +00001922 void addT2SOImmNotOperands(MCInst &Inst, unsigned N) const {
1923 assert(N == 1 && "Invalid number of operands!");
1924 // The operand is actually a t2_so_imm, but we have its bitwise
1925 // negation in the assembly source, so twiddle it here.
1926 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001927 Inst.addOperand(MCOperand::createImm(~CE->getValue()));
Jim Grosbachb009a872011-10-28 22:36:30 +00001928 }
1929
Jim Grosbach30506252011-12-08 00:31:07 +00001930 void addT2SOImmNegOperands(MCInst &Inst, unsigned N) const {
1931 assert(N == 1 && "Invalid number of operands!");
1932 // The operand is actually a t2_so_imm, but we have its
1933 // negation in the assembly source, so twiddle it here.
1934 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001935 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach30506252011-12-08 00:31:07 +00001936 }
1937
Jim Grosbach930f2f62012-04-05 20:57:13 +00001938 void addImm0_4095NegOperands(MCInst &Inst, unsigned N) const {
1939 assert(N == 1 && "Invalid number of operands!");
1940 // The operand is actually an imm0_4095, but we have its
1941 // negation in the assembly source, so twiddle it here.
1942 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00001943 Inst.addOperand(MCOperand::createImm(-CE->getValue()));
Jim Grosbach930f2f62012-04-05 20:57:13 +00001944 }
1945
Mihai Popad36cbaa2013-07-03 09:21:44 +00001946 void addUnsignedOffset_b8s2Operands(MCInst &Inst, unsigned N) const {
1947 if(const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001948 Inst.addOperand(MCOperand::createImm(CE->getValue() >> 2));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001949 return;
1950 }
1951
1952 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1953 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001954 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popad36cbaa2013-07-03 09:21:44 +00001955 }
1956
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001957 void addThumbMemPCOperands(MCInst &Inst, unsigned N) const {
1958 assert(N == 1 && "Invalid number of operands!");
1959 if (isImm()) {
1960 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
1961 if (CE) {
Jim Grosbache9119e42015-05-13 18:37:00 +00001962 Inst.addOperand(MCOperand::createImm(CE->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001963 return;
1964 }
1965
1966 const MCSymbolRefExpr *SR = dyn_cast<MCSymbolRefExpr>(Imm.Val);
1967 assert(SR && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001968 Inst.addOperand(MCOperand::createExpr(SR));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001969 return;
1970 }
1971
1972 assert(isMem() && "Unknown value type!");
1973 assert(isa<MCConstantExpr>(Memory.OffsetImm) && "Unknown value type!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001974 Inst.addOperand(MCOperand::createImm(Memory.OffsetImm->getValue()));
Mihai Popa8a9da5b2013-07-22 15:49:36 +00001975 }
1976
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001977 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
1978 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001979 Inst.addOperand(MCOperand::createImm(unsigned(getMemBarrierOpt())));
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00001980 }
1981
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001982 void addInstSyncBarrierOptOperands(MCInst &Inst, unsigned N) const {
1983 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001984 Inst.addOperand(MCOperand::createImm(unsigned(getInstSyncBarrierOpt())));
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00001985 }
1986
Jim Grosbachd3595712011-08-03 23:50:40 +00001987 void addMemNoOffsetOperands(MCInst &Inst, unsigned N) const {
1988 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00001989 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00001990 }
1991
Jim Grosbach94298a92012-01-18 22:46:46 +00001992 void addMemPCRelImm12Operands(MCInst &Inst, unsigned N) const {
1993 assert(N == 1 && "Invalid number of operands!");
1994 int32_t Imm = Memory.OffsetImm->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00001995 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach94298a92012-01-18 22:46:46 +00001996 }
1997
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001998 void addAdrLabelOperands(MCInst &Inst, unsigned N) const {
1999 assert(N == 1 && "Invalid number of operands!");
2000 assert(isImm() && "Not an immediate!");
2001
2002 // If we have an immediate that's not a constant, treat it as a label
2003 // reference needing a fixup.
2004 if (!isa<MCConstantExpr>(getImm())) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002005 Inst.addOperand(MCOperand::createExpr(getImm()));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002006 return;
2007 }
2008
2009 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2010 int Val = CE->getValue();
Jim Grosbache9119e42015-05-13 18:37:00 +00002011 Inst.addOperand(MCOperand::createImm(Val));
Jiangning Liu10dd40e2012-08-02 08:13:13 +00002012 }
2013
Jim Grosbacha95ec992011-10-11 17:29:55 +00002014 void addAlignedMemoryOperands(MCInst &Inst, unsigned N) const {
2015 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002016 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2017 Inst.addOperand(MCOperand::createImm(Memory.Alignment));
Jim Grosbacha95ec992011-10-11 17:29:55 +00002018 }
2019
Kevin Enderby488f20b2014-04-10 20:18:58 +00002020 void addDupAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2021 addAlignedMemoryOperands(Inst, N);
2022 }
2023
2024 void addAlignedMemoryNoneOperands(MCInst &Inst, unsigned N) const {
2025 addAlignedMemoryOperands(Inst, N);
2026 }
2027
2028 void addAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2029 addAlignedMemoryOperands(Inst, N);
2030 }
2031
2032 void addDupAlignedMemory16Operands(MCInst &Inst, unsigned N) const {
2033 addAlignedMemoryOperands(Inst, N);
2034 }
2035
2036 void addAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2037 addAlignedMemoryOperands(Inst, N);
2038 }
2039
2040 void addDupAlignedMemory32Operands(MCInst &Inst, unsigned N) const {
2041 addAlignedMemoryOperands(Inst, N);
2042 }
2043
2044 void addAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2045 addAlignedMemoryOperands(Inst, N);
2046 }
2047
2048 void addDupAlignedMemory64Operands(MCInst &Inst, unsigned N) const {
2049 addAlignedMemoryOperands(Inst, N);
2050 }
2051
2052 void addAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2053 addAlignedMemoryOperands(Inst, N);
2054 }
2055
2056 void addDupAlignedMemory64or128Operands(MCInst &Inst, unsigned N) const {
2057 addAlignedMemoryOperands(Inst, N);
2058 }
2059
2060 void addAlignedMemory64or128or256Operands(MCInst &Inst, unsigned N) const {
2061 addAlignedMemoryOperands(Inst, N);
2062 }
2063
Jim Grosbachd3595712011-08-03 23:50:40 +00002064 void addAddrMode2Operands(MCInst &Inst, unsigned N) const {
2065 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002066 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2067 if (!Memory.OffsetRegNum) {
Jim Grosbachd3595712011-08-03 23:50:40 +00002068 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2069 // Special case for #-0
2070 if (Val == INT32_MIN) Val = 0;
2071 if (Val < 0) Val = -Val;
2072 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
2073 } else {
2074 // For register offset, we encode the shift type and negation flag
2075 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002076 Val = ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2077 Memory.ShiftImm, Memory.ShiftType);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002078 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002079 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2080 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2081 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00002082 }
2083
Jim Grosbachcd17c122011-08-04 23:01:30 +00002084 void addAM2OffsetImmOperands(MCInst &Inst, unsigned N) const {
2085 assert(N == 2 && "Invalid number of operands!");
2086 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2087 assert(CE && "non-constant AM2OffsetImm operand!");
2088 int32_t Val = CE->getValue();
2089 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2090 // Special case for #-0
2091 if (Val == INT32_MIN) Val = 0;
2092 if (Val < 0) Val = -Val;
2093 Val = ARM_AM::getAM2Opc(AddSub, Val, ARM_AM::no_shift);
Jim Grosbache9119e42015-05-13 18:37:00 +00002094 Inst.addOperand(MCOperand::createReg(0));
2095 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachcd17c122011-08-04 23:01:30 +00002096 }
2097
Jim Grosbach5b96b802011-08-10 20:29:19 +00002098 void addAddrMode3Operands(MCInst &Inst, unsigned N) const {
2099 assert(N == 3 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002100 // If we have an immediate that's not a constant, treat it as a label
2101 // reference needing a fixup. If it is a constant, it's something else
2102 // and we reject it.
2103 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002104 Inst.addOperand(MCOperand::createExpr(getImm()));
2105 Inst.addOperand(MCOperand::createReg(0));
2106 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002107 return;
2108 }
2109
Jim Grosbach871dff72011-10-11 15:59:20 +00002110 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
2111 if (!Memory.OffsetRegNum) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002112 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2113 // Special case for #-0
2114 if (Val == INT32_MIN) Val = 0;
2115 if (Val < 0) Val = -Val;
2116 Val = ARM_AM::getAM3Opc(AddSub, Val);
2117 } else {
2118 // For register offset, we encode the shift type and negation flag
2119 // here.
Jim Grosbach871dff72011-10-11 15:59:20 +00002120 Val = ARM_AM::getAM3Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add, 0);
Jim Grosbach5b96b802011-08-10 20:29:19 +00002121 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002122 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2123 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2124 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002125 }
2126
2127 void addAM3OffsetOperands(MCInst &Inst, unsigned N) const {
2128 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002129 if (Kind == k_PostIndexRegister) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00002130 int32_t Val =
2131 ARM_AM::getAM3Opc(PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub, 0);
Jim Grosbache9119e42015-05-13 18:37:00 +00002132 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2133 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002134 return;
Jim Grosbach5b96b802011-08-10 20:29:19 +00002135 }
2136
2137 // Constant offset.
2138 const MCConstantExpr *CE = static_cast<const MCConstantExpr*>(getImm());
2139 int32_t Val = CE->getValue();
2140 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2141 // Special case for #-0
2142 if (Val == INT32_MIN) Val = 0;
2143 if (Val < 0) Val = -Val;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00002144 Val = ARM_AM::getAM3Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002145 Inst.addOperand(MCOperand::createReg(0));
2146 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5b96b802011-08-10 20:29:19 +00002147 }
2148
Jim Grosbachd3595712011-08-03 23:50:40 +00002149 void addAddrMode5Operands(MCInst &Inst, unsigned N) const {
2150 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002151 // If we have an immediate that's not a constant, treat it as a label
2152 // reference needing a fixup. If it is a constant, it's something else
2153 // and we reject it.
2154 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002155 Inst.addOperand(MCOperand::createExpr(getImm()));
2156 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbachfb2f1d62011-11-01 01:24:45 +00002157 return;
2158 }
2159
Jim Grosbachd3595712011-08-03 23:50:40 +00002160 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002161 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002162 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2163 // Special case for #-0
2164 if (Val == INT32_MIN) Val = 0;
2165 if (Val < 0) Val = -Val;
2166 Val = ARM_AM::getAM5Opc(AddSub, Val);
Jim Grosbache9119e42015-05-13 18:37:00 +00002167 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2168 Inst.addOperand(MCOperand::createImm(Val));
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00002169 }
2170
Oliver Stannard65b85382016-01-25 10:26:26 +00002171 void addAddrMode5FP16Operands(MCInst &Inst, unsigned N) const {
2172 assert(N == 2 && "Invalid number of operands!");
2173 // If we have an immediate that's not a constant, treat it as a label
2174 // reference needing a fixup. If it is a constant, it's something else
2175 // and we reject it.
2176 if (isImm()) {
2177 Inst.addOperand(MCOperand::createExpr(getImm()));
2178 Inst.addOperand(MCOperand::createImm(0));
2179 return;
2180 }
2181
2182 // The lower bit is always zero and as such is not encoded.
2183 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 2 : 0;
2184 ARM_AM::AddrOpc AddSub = Val < 0 ? ARM_AM::sub : ARM_AM::add;
2185 // Special case for #-0
2186 if (Val == INT32_MIN) Val = 0;
2187 if (Val < 0) Val = -Val;
2188 Val = ARM_AM::getAM5FP16Opc(AddSub, Val);
2189 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2190 Inst.addOperand(MCOperand::createImm(Val));
2191 }
2192
Jim Grosbach7db8d692011-09-08 22:07:06 +00002193 void addMemImm8s4OffsetOperands(MCInst &Inst, unsigned N) const {
2194 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach8648c102011-12-19 23:06:24 +00002195 // If we have an immediate that's not a constant, treat it as a label
2196 // reference needing a fixup. If it is a constant, it's something else
2197 // and we reject it.
2198 if (isImm()) {
Jim Grosbache9119e42015-05-13 18:37:00 +00002199 Inst.addOperand(MCOperand::createExpr(getImm()));
2200 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach8648c102011-12-19 23:06:24 +00002201 return;
2202 }
2203
Jim Grosbach871dff72011-10-11 15:59:20 +00002204 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002205 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2206 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach7db8d692011-09-08 22:07:06 +00002207 }
2208
Jim Grosbacha05627e2011-09-09 18:37:27 +00002209 void addMemImm0_1020s4OffsetOperands(MCInst &Inst, unsigned N) const {
2210 assert(N == 2 && "Invalid number of operands!");
2211 // The lower two bits are always zero and as such are not encoded.
Jim Grosbach871dff72011-10-11 15:59:20 +00002212 int32_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() / 4 : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002213 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2214 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha05627e2011-09-09 18:37:27 +00002215 }
2216
Jim Grosbachd3595712011-08-03 23:50:40 +00002217 void addMemImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2218 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002219 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002220 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2221 Inst.addOperand(MCOperand::createImm(Val));
Chris Lattner5d6f6a02010-10-29 00:27:31 +00002222 }
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002223
Jim Grosbach2392c532011-09-07 23:39:14 +00002224 void addMemPosImm8OffsetOperands(MCInst &Inst, unsigned N) const {
2225 addMemImm8OffsetOperands(Inst, N);
2226 }
2227
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002228 void addMemNegImm8OffsetOperands(MCInst &Inst, unsigned N) const {
Jim Grosbach2392c532011-09-07 23:39:14 +00002229 addMemImm8OffsetOperands(Inst, N);
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002230 }
2231
2232 void addMemUImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2233 assert(N == 2 && "Invalid number of operands!");
2234 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002235 if (isImm()) {
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002236 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002237 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002238 return;
2239 }
2240
2241 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002242 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002243 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2244 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach5bfa8ba2011-09-07 20:58:57 +00002245 }
2246
Jim Grosbachd3595712011-08-03 23:50:40 +00002247 void addMemImm12OffsetOperands(MCInst &Inst, unsigned N) const {
2248 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach95466ce2011-08-08 20:59:31 +00002249 // If this is an immediate, it's a label reference.
Jim Grosbachc4d8d2f2011-12-22 22:02:35 +00002250 if (isImm()) {
Jim Grosbach95466ce2011-08-08 20:59:31 +00002251 addExpr(Inst, getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002252 Inst.addOperand(MCOperand::createImm(0));
Jim Grosbach95466ce2011-08-08 20:59:31 +00002253 return;
2254 }
2255
2256 // Otherwise, it's a normal memory reg+offset.
Jim Grosbach871dff72011-10-11 15:59:20 +00002257 int64_t Val = Memory.OffsetImm ? Memory.OffsetImm->getValue() : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002258 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2259 Inst.addOperand(MCOperand::createImm(Val));
Bill Wendling092a7bd2010-12-14 03:36:38 +00002260 }
Bill Wendling811c9362010-11-30 07:44:32 +00002261
Jim Grosbach05541f42011-09-19 22:21:13 +00002262 void addMemTBBOperands(MCInst &Inst, unsigned N) const {
2263 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002264 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2265 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002266 }
2267
2268 void addMemTBHOperands(MCInst &Inst, unsigned N) const {
2269 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002270 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2271 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbach05541f42011-09-19 22:21:13 +00002272 }
2273
Jim Grosbachd3595712011-08-03 23:50:40 +00002274 void addMemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2275 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachee201fa2011-11-14 17:52:47 +00002276 unsigned Val =
2277 ARM_AM::getAM2Opc(Memory.isNegative ? ARM_AM::sub : ARM_AM::add,
2278 Memory.ShiftImm, Memory.ShiftType);
Jim Grosbache9119e42015-05-13 18:37:00 +00002279 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2280 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2281 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbachd3595712011-08-03 23:50:40 +00002282 }
2283
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002284 void addT2MemRegOffsetOperands(MCInst &Inst, unsigned N) const {
2285 assert(N == 3 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002286 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2287 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
2288 Inst.addOperand(MCOperand::createImm(Memory.ShiftImm));
Jim Grosbache0ebc1c2011-09-07 23:10:15 +00002289 }
2290
Jim Grosbachd3595712011-08-03 23:50:40 +00002291 void addMemThumbRROperands(MCInst &Inst, unsigned N) const {
2292 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002293 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2294 Inst.addOperand(MCOperand::createReg(Memory.OffsetRegNum));
Jim Grosbachd3595712011-08-03 23:50:40 +00002295 }
2296
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002297 void addMemThumbRIs4Operands(MCInst &Inst, unsigned N) const {
2298 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002299 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002300 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2301 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach3fe94e32011-08-19 17:55:24 +00002302 }
2303
Jim Grosbach26d35872011-08-19 18:55:51 +00002304 void addMemThumbRIs2Operands(MCInst &Inst, unsigned N) const {
2305 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002306 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 2) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002307 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2308 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach26d35872011-08-19 18:55:51 +00002309 }
2310
Jim Grosbacha32c7532011-08-19 18:49:59 +00002311 void addMemThumbRIs1Operands(MCInst &Inst, unsigned N) const {
2312 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002313 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue()) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002314 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2315 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbacha32c7532011-08-19 18:49:59 +00002316 }
2317
Jim Grosbach23983d62011-08-19 18:13:48 +00002318 void addMemThumbSPIOperands(MCInst &Inst, unsigned N) const {
2319 assert(N == 2 && "Invalid number of operands!");
Jim Grosbach871dff72011-10-11 15:59:20 +00002320 int64_t Val = Memory.OffsetImm ? (Memory.OffsetImm->getValue() / 4) : 0;
Jim Grosbache9119e42015-05-13 18:37:00 +00002321 Inst.addOperand(MCOperand::createReg(Memory.BaseRegNum));
2322 Inst.addOperand(MCOperand::createImm(Val));
Jim Grosbach23983d62011-08-19 18:13:48 +00002323 }
2324
Jim Grosbachd3595712011-08-03 23:50:40 +00002325 void addPostIdxImm8Operands(MCInst &Inst, unsigned N) const {
2326 assert(N == 1 && "Invalid number of operands!");
2327 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2328 assert(CE && "non-constant post-idx-imm8 operand!");
2329 int Imm = CE->getValue();
2330 bool isAdd = Imm >= 0;
Owen Andersonf02d98d2011-08-29 17:17:09 +00002331 if (Imm == INT32_MIN) Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00002332 Imm = (Imm < 0 ? -Imm : Imm) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002333 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbachd3595712011-08-03 23:50:40 +00002334 }
2335
Jim Grosbach93981412011-10-11 21:55:36 +00002336 void addPostIdxImm8s4Operands(MCInst &Inst, unsigned N) const {
2337 assert(N == 1 && "Invalid number of operands!");
2338 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2339 assert(CE && "non-constant post-idx-imm8s4 operand!");
2340 int Imm = CE->getValue();
2341 bool isAdd = Imm >= 0;
2342 if (Imm == INT32_MIN) Imm = 0;
2343 // Immediate is scaled by 4.
2344 Imm = ((Imm < 0 ? -Imm : Imm) / 4) | (int)isAdd << 8;
Jim Grosbache9119e42015-05-13 18:37:00 +00002345 Inst.addOperand(MCOperand::createImm(Imm));
Jim Grosbach93981412011-10-11 21:55:36 +00002346 }
2347
Jim Grosbachd3595712011-08-03 23:50:40 +00002348 void addPostIdxRegOperands(MCInst &Inst, unsigned N) const {
2349 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002350 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
2351 Inst.addOperand(MCOperand::createImm(PostIdxReg.isAdd));
Jim Grosbachc320c852011-08-05 21:28:30 +00002352 }
2353
2354 void addPostIdxRegShiftedOperands(MCInst &Inst, unsigned N) const {
2355 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002356 Inst.addOperand(MCOperand::createReg(PostIdxReg.RegNum));
Jim Grosbachc320c852011-08-05 21:28:30 +00002357 // The sign, shift type, and shift amount are encoded in a single operand
2358 // using the AM2 encoding helpers.
2359 ARM_AM::AddrOpc opc = PostIdxReg.isAdd ? ARM_AM::add : ARM_AM::sub;
2360 unsigned Imm = ARM_AM::getAM2Opc(opc, PostIdxReg.ShiftImm,
2361 PostIdxReg.ShiftTy);
Jim Grosbache9119e42015-05-13 18:37:00 +00002362 Inst.addOperand(MCOperand::createImm(Imm));
Bill Wendling811c9362010-11-30 07:44:32 +00002363 }
2364
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002365 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
2366 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002367 Inst.addOperand(MCOperand::createImm(unsigned(getMSRMask())));
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002368 }
2369
Tim Northoveree843ef2014-08-15 10:47:12 +00002370 void addBankedRegOperands(MCInst &Inst, unsigned N) const {
2371 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002372 Inst.addOperand(MCOperand::createImm(unsigned(getBankedReg())));
Tim Northoveree843ef2014-08-15 10:47:12 +00002373 }
2374
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002375 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
2376 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002377 Inst.addOperand(MCOperand::createImm(unsigned(getProcIFlags())));
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002378 }
2379
Jim Grosbach182b6a02011-11-29 23:51:09 +00002380 void addVecListOperands(MCInst &Inst, unsigned N) const {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002381 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002382 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002383 }
2384
Jim Grosbach04945c42011-12-02 00:35:16 +00002385 void addVecListIndexedOperands(MCInst &Inst, unsigned N) const {
2386 assert(N == 2 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002387 Inst.addOperand(MCOperand::createReg(VectorList.RegNum));
2388 Inst.addOperand(MCOperand::createImm(VectorList.LaneIndex));
Jim Grosbach04945c42011-12-02 00:35:16 +00002389 }
2390
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002391 void addVectorIndex8Operands(MCInst &Inst, unsigned N) const {
2392 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002393 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002394 }
2395
2396 void addVectorIndex16Operands(MCInst &Inst, unsigned N) const {
2397 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002398 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002399 }
2400
2401 void addVectorIndex32Operands(MCInst &Inst, unsigned N) const {
2402 assert(N == 1 && "Invalid number of operands!");
Jim Grosbache9119e42015-05-13 18:37:00 +00002403 Inst.addOperand(MCOperand::createImm(getVectorIndex()));
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002404 }
2405
Jim Grosbach741cd732011-10-17 22:26:03 +00002406 void addNEONi8splatOperands(MCInst &Inst, unsigned N) const {
2407 assert(N == 1 && "Invalid number of operands!");
2408 // The immediate encodes the type of constant as well as the value.
2409 // Mask in that this is an i8 splat.
2410 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
Jim Grosbache9119e42015-05-13 18:37:00 +00002411 Inst.addOperand(MCOperand::createImm(CE->getValue() | 0xe00));
Jim Grosbach741cd732011-10-17 22:26:03 +00002412 }
2413
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002414 void addNEONi16splatOperands(MCInst &Inst, unsigned N) const {
2415 assert(N == 1 && "Invalid number of operands!");
2416 // The immediate encodes the type of constant as well as the value.
2417 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2418 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002419 Value = ARM_AM::encodeNEONi16splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002420 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002421 }
2422
2423 void addNEONi16splatNotOperands(MCInst &Inst, unsigned N) const {
2424 assert(N == 1 && "Invalid number of operands!");
2425 // The immediate encodes the type of constant as well as the value.
2426 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2427 unsigned Value = CE->getValue();
2428 Value = ARM_AM::encodeNEONi16splat(~Value & 0xffff);
Jim Grosbache9119e42015-05-13 18:37:00 +00002429 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbachcda32ae2011-10-17 23:09:09 +00002430 }
2431
Jim Grosbach8211c052011-10-18 00:22:00 +00002432 void addNEONi32splatOperands(MCInst &Inst, unsigned N) const {
2433 assert(N == 1 && "Invalid number of operands!");
2434 // The immediate encodes the type of constant as well as the value.
2435 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2436 unsigned Value = CE->getValue();
Renato Golinf5dd1da2014-09-25 11:31:24 +00002437 Value = ARM_AM::encodeNEONi32splat(Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002438 Inst.addOperand(MCOperand::createImm(Value));
Renato Golinf5dd1da2014-09-25 11:31:24 +00002439 }
2440
2441 void addNEONi32splatNotOperands(MCInst &Inst, unsigned N) const {
2442 assert(N == 1 && "Invalid number of operands!");
2443 // The immediate encodes the type of constant as well as the value.
2444 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2445 unsigned Value = CE->getValue();
2446 Value = ARM_AM::encodeNEONi32splat(~Value);
Jim Grosbache9119e42015-05-13 18:37:00 +00002447 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002448 }
2449
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002450 void addNEONinvByteReplicateOperands(MCInst &Inst, unsigned N) const {
2451 assert(N == 1 && "Invalid number of operands!");
2452 // The immediate encodes the type of constant as well as the value.
2453 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2454 unsigned Value = CE->getValue();
2455 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2456 Inst.getOpcode() == ARM::VMOVv16i8) &&
2457 "All vmvn instructions that wants to replicate non-zero byte "
2458 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2459 unsigned B = ((~Value) & 0xff);
2460 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002461 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002462 }
Jim Grosbach8211c052011-10-18 00:22:00 +00002463 void addNEONi32vmovOperands(MCInst &Inst, unsigned N) const {
2464 assert(N == 1 && "Invalid number of operands!");
2465 // The immediate encodes the type of constant as well as the value.
2466 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2467 unsigned Value = CE->getValue();
2468 if (Value >= 256 && Value <= 0xffff)
2469 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2470 else if (Value > 0xffff && Value <= 0xffffff)
2471 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2472 else if (Value > 0xffffff)
2473 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002474 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach8211c052011-10-18 00:22:00 +00002475 }
2476
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002477 void addNEONvmovByteReplicateOperands(MCInst &Inst, unsigned N) const {
2478 assert(N == 1 && "Invalid number of operands!");
2479 // The immediate encodes the type of constant as well as the value.
2480 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2481 unsigned Value = CE->getValue();
2482 assert((Inst.getOpcode() == ARM::VMOVv8i8 ||
2483 Inst.getOpcode() == ARM::VMOVv16i8) &&
2484 "All instructions that wants to replicate non-zero byte "
2485 "always must be replaced with VMOVv8i8 or VMOVv16i8.");
2486 unsigned B = Value & 0xff;
2487 B |= 0xe00; // cmode = 0b1110
Jim Grosbache9119e42015-05-13 18:37:00 +00002488 Inst.addOperand(MCOperand::createImm(B));
Stepan Dyatkovskiy00dcc0f2014-04-24 06:03:01 +00002489 }
Jim Grosbach045b6c72011-12-19 23:51:07 +00002490 void addNEONi32vmovNegOperands(MCInst &Inst, unsigned N) const {
2491 assert(N == 1 && "Invalid number of operands!");
2492 // The immediate encodes the type of constant as well as the value.
2493 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2494 unsigned Value = ~CE->getValue();
2495 if (Value >= 256 && Value <= 0xffff)
2496 Value = (Value >> 8) | ((Value & 0xff) ? 0xc00 : 0x200);
2497 else if (Value > 0xffff && Value <= 0xffffff)
2498 Value = (Value >> 16) | ((Value & 0xff) ? 0xd00 : 0x400);
2499 else if (Value > 0xffffff)
2500 Value = (Value >> 24) | 0x600;
Jim Grosbache9119e42015-05-13 18:37:00 +00002501 Inst.addOperand(MCOperand::createImm(Value));
Jim Grosbach045b6c72011-12-19 23:51:07 +00002502 }
2503
Jim Grosbache4454e02011-10-18 16:18:11 +00002504 void addNEONi64splatOperands(MCInst &Inst, unsigned N) const {
2505 assert(N == 1 && "Invalid number of operands!");
2506 // The immediate encodes the type of constant as well as the value.
2507 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
2508 uint64_t Value = CE->getValue();
2509 unsigned Imm = 0;
2510 for (unsigned i = 0; i < 8; ++i, Value >>= 8) {
2511 Imm |= (Value & 1) << i;
2512 }
Jim Grosbache9119e42015-05-13 18:37:00 +00002513 Inst.addOperand(MCOperand::createImm(Imm | 0x1e00));
Jim Grosbache4454e02011-10-18 16:18:11 +00002514 }
2515
Craig Topperca7e3e52014-03-10 03:19:03 +00002516 void print(raw_ostream &OS) const override;
Daniel Dunbarebace222010-08-11 06:37:04 +00002517
David Blaikie960ea3f2014-06-08 16:18:35 +00002518 static std::unique_ptr<ARMOperand> CreateITMask(unsigned Mask, SMLoc S) {
2519 auto Op = make_unique<ARMOperand>(k_ITCondMask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002520 Op->ITMask.Mask = Mask;
2521 Op->StartLoc = S;
2522 Op->EndLoc = S;
2523 return Op;
2524 }
2525
David Blaikie960ea3f2014-06-08 16:18:35 +00002526 static std::unique_ptr<ARMOperand> CreateCondCode(ARMCC::CondCodes CC,
2527 SMLoc S) {
2528 auto Op = make_unique<ARMOperand>(k_CondCode);
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002529 Op->CC.Val = CC;
2530 Op->StartLoc = S;
2531 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002532 return Op;
Daniel Dunbar188b47b2010-08-11 06:37:20 +00002533 }
2534
David Blaikie960ea3f2014-06-08 16:18:35 +00002535 static std::unique_ptr<ARMOperand> CreateCoprocNum(unsigned CopVal, SMLoc S) {
2536 auto Op = make_unique<ARMOperand>(k_CoprocNum);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002537 Op->Cop.Val = CopVal;
2538 Op->StartLoc = S;
2539 Op->EndLoc = S;
2540 return Op;
2541 }
2542
David Blaikie960ea3f2014-06-08 16:18:35 +00002543 static std::unique_ptr<ARMOperand> CreateCoprocReg(unsigned CopVal, SMLoc S) {
2544 auto Op = make_unique<ARMOperand>(k_CoprocReg);
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002545 Op->Cop.Val = CopVal;
2546 Op->StartLoc = S;
2547 Op->EndLoc = S;
2548 return Op;
2549 }
2550
David Blaikie960ea3f2014-06-08 16:18:35 +00002551 static std::unique_ptr<ARMOperand> CreateCoprocOption(unsigned Val, SMLoc S,
2552 SMLoc E) {
2553 auto Op = make_unique<ARMOperand>(k_CoprocOption);
Jim Grosbach48399582011-10-12 17:34:41 +00002554 Op->Cop.Val = Val;
2555 Op->StartLoc = S;
2556 Op->EndLoc = E;
2557 return Op;
2558 }
2559
David Blaikie960ea3f2014-06-08 16:18:35 +00002560 static std::unique_ptr<ARMOperand> CreateCCOut(unsigned RegNum, SMLoc S) {
2561 auto Op = make_unique<ARMOperand>(k_CCOut);
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002562 Op->Reg.RegNum = RegNum;
2563 Op->StartLoc = S;
2564 Op->EndLoc = S;
2565 return Op;
2566 }
2567
David Blaikie960ea3f2014-06-08 16:18:35 +00002568 static std::unique_ptr<ARMOperand> CreateToken(StringRef Str, SMLoc S) {
2569 auto Op = make_unique<ARMOperand>(k_Token);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002570 Op->Tok.Data = Str.data();
2571 Op->Tok.Length = Str.size();
2572 Op->StartLoc = S;
2573 Op->EndLoc = S;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002574 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002575 }
2576
David Blaikie960ea3f2014-06-08 16:18:35 +00002577 static std::unique_ptr<ARMOperand> CreateReg(unsigned RegNum, SMLoc S,
2578 SMLoc E) {
2579 auto Op = make_unique<ARMOperand>(k_Register);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002580 Op->Reg.RegNum = RegNum;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002581 Op->StartLoc = S;
2582 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002583 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002584 }
2585
David Blaikie960ea3f2014-06-08 16:18:35 +00002586 static std::unique_ptr<ARMOperand>
2587 CreateShiftedRegister(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2588 unsigned ShiftReg, unsigned ShiftImm, SMLoc S,
2589 SMLoc E) {
2590 auto Op = make_unique<ARMOperand>(k_ShiftedRegister);
Jim Grosbachac798e12011-07-25 20:49:51 +00002591 Op->RegShiftedReg.ShiftTy = ShTy;
2592 Op->RegShiftedReg.SrcReg = SrcReg;
2593 Op->RegShiftedReg.ShiftReg = ShiftReg;
2594 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002595 Op->StartLoc = S;
2596 Op->EndLoc = E;
2597 return Op;
2598 }
2599
David Blaikie960ea3f2014-06-08 16:18:35 +00002600 static std::unique_ptr<ARMOperand>
2601 CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy, unsigned SrcReg,
2602 unsigned ShiftImm, SMLoc S, SMLoc E) {
2603 auto Op = make_unique<ARMOperand>(k_ShiftedImmediate);
Jim Grosbachac798e12011-07-25 20:49:51 +00002604 Op->RegShiftedImm.ShiftTy = ShTy;
2605 Op->RegShiftedImm.SrcReg = SrcReg;
2606 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Andersonb595ed02011-07-21 18:54:16 +00002607 Op->StartLoc = S;
2608 Op->EndLoc = E;
2609 return Op;
2610 }
2611
David Blaikie960ea3f2014-06-08 16:18:35 +00002612 static std::unique_ptr<ARMOperand> CreateShifterImm(bool isASR, unsigned Imm,
2613 SMLoc S, SMLoc E) {
2614 auto Op = make_unique<ARMOperand>(k_ShifterImmediate);
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002615 Op->ShifterImm.isASR = isASR;
2616 Op->ShifterImm.Imm = Imm;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002617 Op->StartLoc = S;
2618 Op->EndLoc = E;
2619 return Op;
2620 }
2621
David Blaikie960ea3f2014-06-08 16:18:35 +00002622 static std::unique_ptr<ARMOperand> CreateRotImm(unsigned Imm, SMLoc S,
2623 SMLoc E) {
2624 auto Op = make_unique<ARMOperand>(k_RotateImmediate);
Jim Grosbach833b9d32011-07-27 20:15:40 +00002625 Op->RotImm.Imm = Imm;
2626 Op->StartLoc = S;
2627 Op->EndLoc = E;
2628 return Op;
2629 }
2630
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002631 static std::unique_ptr<ARMOperand> CreateModImm(unsigned Bits, unsigned Rot,
2632 SMLoc S, SMLoc E) {
2633 auto Op = make_unique<ARMOperand>(k_ModifiedImmediate);
2634 Op->ModImm.Bits = Bits;
2635 Op->ModImm.Rot = Rot;
2636 Op->StartLoc = S;
2637 Op->EndLoc = E;
2638 return Op;
2639 }
2640
David Blaikie960ea3f2014-06-08 16:18:35 +00002641 static std::unique_ptr<ARMOperand>
2642 CreateBitfield(unsigned LSB, unsigned Width, SMLoc S, SMLoc E) {
2643 auto Op = make_unique<ARMOperand>(k_BitfieldDescriptor);
Jim Grosbach864b6092011-07-28 21:34:26 +00002644 Op->Bitfield.LSB = LSB;
2645 Op->Bitfield.Width = Width;
2646 Op->StartLoc = S;
2647 Op->EndLoc = E;
2648 return Op;
2649 }
2650
David Blaikie960ea3f2014-06-08 16:18:35 +00002651 static std::unique_ptr<ARMOperand>
2652 CreateRegList(SmallVectorImpl<std::pair<unsigned, unsigned>> &Regs,
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002653 SMLoc StartLoc, SMLoc EndLoc) {
Chad Rosierfa705ee2013-07-01 20:49:23 +00002654 assert (Regs.size() > 0 && "RegList contains no registers?");
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002655 KindTy Kind = k_RegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002656
Chad Rosierfa705ee2013-07-01 20:49:23 +00002657 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002658 Kind = k_DPRRegisterList;
Jim Grosbach75461af2011-09-13 22:56:44 +00002659 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].
Chad Rosierfa705ee2013-07-01 20:49:23 +00002660 contains(Regs.front().second))
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002661 Kind = k_SPRRegisterList;
Bill Wendling9898ac92010-11-17 04:32:08 +00002662
Chad Rosierfa705ee2013-07-01 20:49:23 +00002663 // Sort based on the register encoding values.
2664 array_pod_sort(Regs.begin(), Regs.end());
2665
David Blaikie960ea3f2014-06-08 16:18:35 +00002666 auto Op = make_unique<ARMOperand>(Kind);
Chad Rosierfa705ee2013-07-01 20:49:23 +00002667 for (SmallVectorImpl<std::pair<unsigned, unsigned> >::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002668 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Chad Rosierfa705ee2013-07-01 20:49:23 +00002669 Op->Registers.push_back(I->second);
Matt Beaumont-Gay55c4cc72010-11-10 00:08:58 +00002670 Op->StartLoc = StartLoc;
2671 Op->EndLoc = EndLoc;
Bill Wendling7cef4472010-11-06 19:56:04 +00002672 return Op;
2673 }
2674
David Blaikie960ea3f2014-06-08 16:18:35 +00002675 static std::unique_ptr<ARMOperand> CreateVectorList(unsigned RegNum,
2676 unsigned Count,
2677 bool isDoubleSpaced,
2678 SMLoc S, SMLoc E) {
2679 auto Op = make_unique<ARMOperand>(k_VectorList);
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002680 Op->VectorList.RegNum = RegNum;
2681 Op->VectorList.Count = Count;
Jim Grosbach2f50e922011-12-15 21:44:33 +00002682 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002683 Op->StartLoc = S;
2684 Op->EndLoc = E;
2685 return Op;
2686 }
2687
David Blaikie960ea3f2014-06-08 16:18:35 +00002688 static std::unique_ptr<ARMOperand>
2689 CreateVectorListAllLanes(unsigned RegNum, unsigned Count, bool isDoubleSpaced,
2690 SMLoc S, SMLoc E) {
2691 auto Op = make_unique<ARMOperand>(k_VectorListAllLanes);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002692 Op->VectorList.RegNum = RegNum;
2693 Op->VectorList.Count = Count;
Jim Grosbachc5af54e2011-12-21 00:38:54 +00002694 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002695 Op->StartLoc = S;
2696 Op->EndLoc = E;
2697 return Op;
2698 }
2699
David Blaikie960ea3f2014-06-08 16:18:35 +00002700 static std::unique_ptr<ARMOperand>
2701 CreateVectorListIndexed(unsigned RegNum, unsigned Count, unsigned Index,
2702 bool isDoubleSpaced, SMLoc S, SMLoc E) {
2703 auto Op = make_unique<ARMOperand>(k_VectorListIndexed);
Jim Grosbach04945c42011-12-02 00:35:16 +00002704 Op->VectorList.RegNum = RegNum;
2705 Op->VectorList.Count = Count;
2706 Op->VectorList.LaneIndex = Index;
Jim Grosbach75e2ab52011-12-20 19:21:26 +00002707 Op->VectorList.isDoubleSpaced = isDoubleSpaced;
Jim Grosbach04945c42011-12-02 00:35:16 +00002708 Op->StartLoc = S;
2709 Op->EndLoc = E;
2710 return Op;
2711 }
2712
David Blaikie960ea3f2014-06-08 16:18:35 +00002713 static std::unique_ptr<ARMOperand>
2714 CreateVectorIndex(unsigned Idx, SMLoc S, SMLoc E, MCContext &Ctx) {
2715 auto Op = make_unique<ARMOperand>(k_VectorIndex);
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002716 Op->VectorIndex.Val = Idx;
2717 Op->StartLoc = S;
2718 Op->EndLoc = E;
2719 return Op;
2720 }
2721
David Blaikie960ea3f2014-06-08 16:18:35 +00002722 static std::unique_ptr<ARMOperand> CreateImm(const MCExpr *Val, SMLoc S,
2723 SMLoc E) {
2724 auto Op = make_unique<ARMOperand>(k_Immediate);
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002725 Op->Imm.Val = Val;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002726 Op->StartLoc = S;
2727 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002728 return Op;
Kevin Enderbyf5079942009-10-13 22:19:02 +00002729 }
2730
David Blaikie960ea3f2014-06-08 16:18:35 +00002731 static std::unique_ptr<ARMOperand>
2732 CreateMem(unsigned BaseRegNum, const MCConstantExpr *OffsetImm,
2733 unsigned OffsetRegNum, ARM_AM::ShiftOpc ShiftType,
2734 unsigned ShiftImm, unsigned Alignment, bool isNegative, SMLoc S,
2735 SMLoc E, SMLoc AlignmentLoc = SMLoc()) {
2736 auto Op = make_unique<ARMOperand>(k_Memory);
Jim Grosbach871dff72011-10-11 15:59:20 +00002737 Op->Memory.BaseRegNum = BaseRegNum;
2738 Op->Memory.OffsetImm = OffsetImm;
2739 Op->Memory.OffsetRegNum = OffsetRegNum;
2740 Op->Memory.ShiftType = ShiftType;
2741 Op->Memory.ShiftImm = ShiftImm;
Jim Grosbacha95ec992011-10-11 17:29:55 +00002742 Op->Memory.Alignment = Alignment;
Jim Grosbach871dff72011-10-11 15:59:20 +00002743 Op->Memory.isNegative = isNegative;
Jim Grosbachd3595712011-08-03 23:50:40 +00002744 Op->StartLoc = S;
2745 Op->EndLoc = E;
Kevin Enderby488f20b2014-04-10 20:18:58 +00002746 Op->AlignmentLoc = AlignmentLoc;
Jim Grosbachd3595712011-08-03 23:50:40 +00002747 return Op;
2748 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00002749
David Blaikie960ea3f2014-06-08 16:18:35 +00002750 static std::unique_ptr<ARMOperand>
2751 CreatePostIdxReg(unsigned RegNum, bool isAdd, ARM_AM::ShiftOpc ShiftTy,
2752 unsigned ShiftImm, SMLoc S, SMLoc E) {
2753 auto Op = make_unique<ARMOperand>(k_PostIndexRegister);
Jim Grosbachd3595712011-08-03 23:50:40 +00002754 Op->PostIdxReg.RegNum = RegNum;
Jim Grosbachc320c852011-08-05 21:28:30 +00002755 Op->PostIdxReg.isAdd = isAdd;
2756 Op->PostIdxReg.ShiftTy = ShiftTy;
2757 Op->PostIdxReg.ShiftImm = ShiftImm;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00002758 Op->StartLoc = S;
2759 Op->EndLoc = E;
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00002760 return Op;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002761 }
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002762
David Blaikie960ea3f2014-06-08 16:18:35 +00002763 static std::unique_ptr<ARMOperand> CreateMemBarrierOpt(ARM_MB::MemBOpt Opt,
2764 SMLoc S) {
2765 auto Op = make_unique<ARMOperand>(k_MemBarrierOpt);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002766 Op->MBOpt.Val = Opt;
2767 Op->StartLoc = S;
2768 Op->EndLoc = S;
2769 return Op;
2770 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002771
David Blaikie960ea3f2014-06-08 16:18:35 +00002772 static std::unique_ptr<ARMOperand>
2773 CreateInstSyncBarrierOpt(ARM_ISB::InstSyncBOpt Opt, SMLoc S) {
2774 auto Op = make_unique<ARMOperand>(k_InstSyncBarrierOpt);
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002775 Op->ISBOpt.Val = Opt;
2776 Op->StartLoc = S;
2777 Op->EndLoc = S;
2778 return Op;
2779 }
2780
David Blaikie960ea3f2014-06-08 16:18:35 +00002781 static std::unique_ptr<ARMOperand> CreateProcIFlags(ARM_PROC::IFlags IFlags,
2782 SMLoc S) {
2783 auto Op = make_unique<ARMOperand>(k_ProcIFlags);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002784 Op->IFlags.Val = IFlags;
2785 Op->StartLoc = S;
2786 Op->EndLoc = S;
2787 return Op;
2788 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002789
David Blaikie960ea3f2014-06-08 16:18:35 +00002790 static std::unique_ptr<ARMOperand> CreateMSRMask(unsigned MMask, SMLoc S) {
2791 auto Op = make_unique<ARMOperand>(k_MSRMask);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002792 Op->MMask.Val = MMask;
2793 Op->StartLoc = S;
2794 Op->EndLoc = S;
2795 return Op;
2796 }
Tim Northoveree843ef2014-08-15 10:47:12 +00002797
2798 static std::unique_ptr<ARMOperand> CreateBankedReg(unsigned Reg, SMLoc S) {
2799 auto Op = make_unique<ARMOperand>(k_BankedReg);
2800 Op->BankedReg.Val = Reg;
2801 Op->StartLoc = S;
2802 Op->EndLoc = S;
2803 return Op;
2804 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00002805};
2806
2807} // end anonymous namespace.
2808
Jim Grosbach602aa902011-07-13 15:34:57 +00002809void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002810 switch (Kind) {
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002811 case k_CondCode:
Daniel Dunbar2be732a2011-01-10 15:26:21 +00002812 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002813 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002814 case k_CCOut:
Jim Grosbach0bfb4d52010-12-06 18:21:12 +00002815 OS << "<ccout " << getReg() << ">";
2816 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002817 case k_ITCondMask: {
Craig Topper42b96d12012-05-24 04:11:15 +00002818 static const char *const MaskStr[] = {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00002819 "()", "(t)", "(e)", "(tt)", "(et)", "(te)", "(ee)", "(ttt)", "(ett)",
2820 "(tet)", "(eet)", "(tte)", "(ete)", "(tee)", "(eee)"
2821 };
Jim Grosbach3d1eac82011-08-26 21:43:41 +00002822 assert((ITMask.Mask & 0xf) == ITMask.Mask);
2823 OS << "<it-mask " << MaskStr[ITMask.Mask] << ">";
2824 break;
2825 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002826 case k_CoprocNum:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002827 OS << "<coprocessor number: " << getCoproc() << ">";
2828 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002829 case k_CoprocReg:
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00002830 OS << "<coprocessor register: " << getCoproc() << ">";
2831 break;
Jim Grosbach48399582011-10-12 17:34:41 +00002832 case k_CoprocOption:
2833 OS << "<coprocessor option: " << CoprocOption.Val << ">";
2834 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002835 case k_MSRMask:
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00002836 OS << "<mask: " << getMSRMask() << ">";
2837 break;
Tim Northoveree843ef2014-08-15 10:47:12 +00002838 case k_BankedReg:
2839 OS << "<banked reg: " << getBankedReg() << ">";
2840 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002841 case k_Immediate:
Rafael Espindolaf4a13652015-05-27 13:05:42 +00002842 OS << *getImm();
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002843 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002844 case k_MemBarrierOpt:
Joey Gouly926d3f52013-09-05 15:35:24 +00002845 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt(), false) << ">";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00002846 break;
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00002847 case k_InstSyncBarrierOpt:
2848 OS << "<ARM_ISB::" << InstSyncBOptToString(getInstSyncBarrierOpt()) << ">";
2849 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002850 case k_Memory:
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002851 OS << "<memory "
Jim Grosbach871dff72011-10-11 15:59:20 +00002852 << " base:" << Memory.BaseRegNum;
Daniel Dunbarbcd8eb02011-01-18 05:55:21 +00002853 OS << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002854 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002855 case k_PostIndexRegister:
Jim Grosbachc320c852011-08-05 21:28:30 +00002856 OS << "post-idx register " << (PostIdxReg.isAdd ? "" : "-")
2857 << PostIdxReg.RegNum;
2858 if (PostIdxReg.ShiftTy != ARM_AM::no_shift)
2859 OS << ARM_AM::getShiftOpcStr(PostIdxReg.ShiftTy) << " "
2860 << PostIdxReg.ShiftImm;
2861 OS << ">";
Jim Grosbachd3595712011-08-03 23:50:40 +00002862 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002863 case k_ProcIFlags: {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00002864 OS << "<ARM_PROC::";
2865 unsigned IFlags = getProcIFlags();
2866 for (int i=2; i >= 0; --i)
2867 if (IFlags & (1 << i))
2868 OS << ARM_PROC::IFlagsToString(1 << i);
2869 OS << ">";
2870 break;
2871 }
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002872 case k_Register:
Bill Wendling2063b842010-11-18 23:43:05 +00002873 OS << "<register " << getReg() << ">";
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002874 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002875 case k_ShifterImmediate:
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00002876 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
2877 << " #" << ShifterImm.Imm << ">";
Jim Grosbach7dcd1352011-07-13 17:50:29 +00002878 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002879 case k_ShiftedRegister:
Owen Andersonb595ed02011-07-21 18:54:16 +00002880 OS << "<so_reg_reg "
Jim Grosbach01e04392011-11-16 21:46:50 +00002881 << RegShiftedReg.SrcReg << " "
2882 << ARM_AM::getShiftOpcStr(RegShiftedReg.ShiftTy)
2883 << " " << RegShiftedReg.ShiftReg << ">";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00002884 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002885 case k_ShiftedImmediate:
Owen Andersonb595ed02011-07-21 18:54:16 +00002886 OS << "<so_reg_imm "
Jim Grosbach01e04392011-11-16 21:46:50 +00002887 << RegShiftedImm.SrcReg << " "
2888 << ARM_AM::getShiftOpcStr(RegShiftedImm.ShiftTy)
2889 << " #" << RegShiftedImm.ShiftImm << ">";
Owen Andersonb595ed02011-07-21 18:54:16 +00002890 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002891 case k_RotateImmediate:
Jim Grosbach833b9d32011-07-27 20:15:40 +00002892 OS << "<ror " << " #" << (RotImm.Imm * 8) << ">";
2893 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00002894 case k_ModifiedImmediate:
2895 OS << "<mod_imm #" << ModImm.Bits << ", #"
2896 << ModImm.Rot << ")>";
2897 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002898 case k_BitfieldDescriptor:
Jim Grosbach864b6092011-07-28 21:34:26 +00002899 OS << "<bitfield " << "lsb: " << Bitfield.LSB
2900 << ", width: " << Bitfield.Width << ">";
2901 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002902 case k_RegisterList:
2903 case k_DPRRegisterList:
2904 case k_SPRRegisterList: {
Bill Wendling7cef4472010-11-06 19:56:04 +00002905 OS << "<register_list ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002906
Bill Wendlingbed94652010-11-09 23:28:44 +00002907 const SmallVectorImpl<unsigned> &RegList = getRegList();
2908 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling2cae3272010-11-09 22:44:22 +00002909 I = RegList.begin(), E = RegList.end(); I != E; ) {
2910 OS << *I;
2911 if (++I < E) OS << ", ";
Bill Wendling7cef4472010-11-06 19:56:04 +00002912 }
2913
2914 OS << ">";
2915 break;
2916 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00002917 case k_VectorList:
2918 OS << "<vector_list " << VectorList.Count << " * "
2919 << VectorList.RegNum << ">";
2920 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00002921 case k_VectorListAllLanes:
2922 OS << "<vector_list(all lanes) " << VectorList.Count << " * "
2923 << VectorList.RegNum << ">";
2924 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00002925 case k_VectorListIndexed:
2926 OS << "<vector_list(lane " << VectorList.LaneIndex << ") "
2927 << VectorList.Count << " * " << VectorList.RegNum << ">";
2928 break;
Jim Grosbach6e5778f2011-10-07 23:24:09 +00002929 case k_Token:
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002930 OS << "'" << getToken() << "'";
2931 break;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00002932 case k_VectorIndex:
2933 OS << "<vectorindex " << getVectorIndex() << ">";
2934 break;
Daniel Dunbar4a863e62010-08-11 06:37:12 +00002935 }
2936}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00002937
2938/// @name Auto-generated Match Functions
2939/// {
2940
2941static unsigned MatchRegisterName(StringRef Name);
2942
2943/// }
2944
Bob Wilsonfb0bd042011-02-03 21:46:10 +00002945bool ARMAsmParser::ParseRegister(unsigned &RegNo,
2946 SMLoc &StartLoc, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00002947 const AsmToken &Tok = getParser().getTok();
2948 StartLoc = Tok.getLoc();
2949 EndLoc = Tok.getEndLoc();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002950 RegNo = tryParseRegister();
Roman Divacky36b1b472011-01-27 17:14:22 +00002951
2952 return (RegNo == (unsigned)-1);
2953}
2954
Kevin Enderby8be42bd2009-10-30 22:55:57 +00002955/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattner44e5981c2010-10-30 04:09:10 +00002956/// and if it is a register name the token is eaten and the register number is
2957/// returned. Otherwise return -1.
2958///
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00002959int ARMAsmParser::tryParseRegister() {
Rafael Espindola961d4692014-11-11 05:18:41 +00002960 MCAsmParser &Parser = getParser();
Chris Lattner44e5981c2010-10-30 04:09:10 +00002961 const AsmToken &Tok = Parser.getTok();
Jim Grosbachd3595712011-08-03 23:50:40 +00002962 if (Tok.isNot(AsmToken::Identifier)) return -1;
Jim Grosbach99710a82010-11-01 16:44:21 +00002963
Benjamin Kramer20baffb2011-11-06 20:37:06 +00002964 std::string lowerCase = Tok.getString().lower();
Owen Andersona098d152011-01-13 22:50:36 +00002965 unsigned RegNum = MatchRegisterName(lowerCase);
2966 if (!RegNum) {
2967 RegNum = StringSwitch<unsigned>(lowerCase)
2968 .Case("r13", ARM::SP)
2969 .Case("r14", ARM::LR)
2970 .Case("r15", ARM::PC)
2971 .Case("ip", ARM::R12)
Jim Grosbach4edc7362011-12-08 19:27:38 +00002972 // Additional register name aliases for 'gas' compatibility.
2973 .Case("a1", ARM::R0)
2974 .Case("a2", ARM::R1)
2975 .Case("a3", ARM::R2)
2976 .Case("a4", ARM::R3)
2977 .Case("v1", ARM::R4)
2978 .Case("v2", ARM::R5)
2979 .Case("v3", ARM::R6)
2980 .Case("v4", ARM::R7)
2981 .Case("v5", ARM::R8)
2982 .Case("v6", ARM::R9)
2983 .Case("v7", ARM::R10)
2984 .Case("v8", ARM::R11)
2985 .Case("sb", ARM::R9)
2986 .Case("sl", ARM::R10)
2987 .Case("fp", ARM::R11)
Owen Andersona098d152011-01-13 22:50:36 +00002988 .Default(0);
2989 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00002990 if (!RegNum) {
Jim Grosbachcd22e4a2011-12-20 23:11:00 +00002991 // Check for aliases registered via .req. Canonicalize to lower case.
2992 // That's more consistent since register names are case insensitive, and
2993 // it's how the original entry was passed in from MC/MCParser/AsmParser.
2994 StringMap<unsigned>::const_iterator Entry = RegisterReqs.find(lowerCase);
Jim Grosbachab5830e2011-12-14 02:16:11 +00002995 // If no match, return failure.
2996 if (Entry == RegisterReqs.end())
2997 return -1;
2998 Parser.Lex(); // Eat identifier token.
2999 return Entry->getValue();
3000 }
Bob Wilsonfb0bd042011-02-03 21:46:10 +00003001
Oliver Stannard9e89d8c2014-11-05 12:06:39 +00003002 // Some FPUs only have 16 D registers, so D16-D31 are invalid
3003 if (hasD16() && RegNum >= ARM::D16 && RegNum <= ARM::D31)
3004 return -1;
3005
Chris Lattner44e5981c2010-10-30 04:09:10 +00003006 Parser.Lex(); // Eat identifier token.
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003007
Chris Lattner44e5981c2010-10-30 04:09:10 +00003008 return RegNum;
3009}
Jim Grosbach99710a82010-11-01 16:44:21 +00003010
Jim Grosbachbb24c592011-07-13 18:49:30 +00003011// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
3012// If a recoverable error occurs, return 1. If an irrecoverable error
3013// occurs, return -1. An irrecoverable error is one where tokens have been
3014// consumed in the process of trying to parse the shifter (i.e., when it is
3015// indeed a shifter operand, but malformed).
David Blaikie960ea3f2014-06-08 16:18:35 +00003016int ARMAsmParser::tryParseShiftRegister(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003017 MCAsmParser &Parser = getParser();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003018 SMLoc S = Parser.getTok().getLoc();
3019 const AsmToken &Tok = Parser.getTok();
Kevin Enderby62873712014-02-17 21:45:27 +00003020 if (Tok.isNot(AsmToken::Identifier))
3021 return -1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003022
Benjamin Kramer20baffb2011-11-06 20:37:06 +00003023 std::string lowerCase = Tok.getString().lower();
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003024 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
Jim Grosbach3b559ff2011-12-07 23:40:58 +00003025 .Case("asl", ARM_AM::lsl)
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003026 .Case("lsl", ARM_AM::lsl)
3027 .Case("lsr", ARM_AM::lsr)
3028 .Case("asr", ARM_AM::asr)
3029 .Case("ror", ARM_AM::ror)
3030 .Case("rrx", ARM_AM::rrx)
3031 .Default(ARM_AM::no_shift);
3032
3033 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbachbb24c592011-07-13 18:49:30 +00003034 return 1;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003035
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003036 Parser.Lex(); // Eat the operator.
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003037
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003038 // The source register for the shift has already been added to the
3039 // operand list, so we need to pop it off and combine it into the shifted
3040 // register operand instead.
David Blaikie960ea3f2014-06-08 16:18:35 +00003041 std::unique_ptr<ARMOperand> PrevOp(
3042 (ARMOperand *)Operands.pop_back_val().release());
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003043 if (!PrevOp->isReg())
3044 return Error(PrevOp->getStartLoc(), "shift must be of a register");
3045 int SrcReg = PrevOp->getReg();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003046
3047 SMLoc EndLoc;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003048 int64_t Imm = 0;
3049 int ShiftReg = 0;
3050 if (ShiftTy == ARM_AM::rrx) {
3051 // RRX Doesn't have an explicit shift amount. The encoder expects
3052 // the shift register to be the same as the source register. Seems odd,
3053 // but OK.
3054 ShiftReg = SrcReg;
3055 } else {
3056 // Figure out if this is shifted by a constant or a register (for non-RRX).
Jim Grosbachef70e9b2011-12-09 22:25:03 +00003057 if (Parser.getTok().is(AsmToken::Hash) ||
3058 Parser.getTok().is(AsmToken::Dollar)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003059 Parser.Lex(); // Eat hash.
3060 SMLoc ImmLoc = Parser.getTok().getLoc();
Craig Topper062a2ba2014-04-25 05:30:21 +00003061 const MCExpr *ShiftExpr = nullptr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003062 if (getParser().parseExpression(ShiftExpr, EndLoc)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003063 Error(ImmLoc, "invalid immediate shift value");
3064 return -1;
3065 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003066 // The expression must be evaluatable as an immediate.
3067 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbachbb24c592011-07-13 18:49:30 +00003068 if (!CE) {
3069 Error(ImmLoc, "invalid immediate shift value");
3070 return -1;
3071 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003072 // Range check the immediate.
3073 // lsl, ror: 0 <= imm <= 31
3074 // lsr, asr: 0 <= imm <= 32
3075 Imm = CE->getValue();
3076 if (Imm < 0 ||
3077 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
3078 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbachbb24c592011-07-13 18:49:30 +00003079 Error(ImmLoc, "immediate shift value out of range");
3080 return -1;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003081 }
Jim Grosbach21488b82011-12-22 17:37:00 +00003082 // shift by zero is a nop. Always send it through as lsl.
3083 // ('as' compatibility)
3084 if (Imm == 0)
3085 ShiftTy = ARM_AM::lsl;
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003086 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003087 SMLoc L = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003088 EndLoc = Parser.getTok().getEndLoc();
3089 ShiftReg = tryParseRegister();
Jim Grosbachbb24c592011-07-13 18:49:30 +00003090 if (ShiftReg == -1) {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003091 Error(L, "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003092 return -1;
3093 }
3094 } else {
Saleem Abdulrasool6d11b7c2014-05-17 21:49:54 +00003095 Error(Parser.getTok().getLoc(),
3096 "expected immediate or register in shift operand");
Jim Grosbachbb24c592011-07-13 18:49:30 +00003097 return -1;
3098 }
Jim Grosbach7dcd1352011-07-13 17:50:29 +00003099 }
3100
Owen Andersonb595ed02011-07-21 18:54:16 +00003101 if (ShiftReg && ShiftTy != ARM_AM::rrx)
3102 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachac798e12011-07-25 20:49:51 +00003103 ShiftReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003104 S, EndLoc));
Owen Andersonb595ed02011-07-21 18:54:16 +00003105 else
3106 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003107 S, EndLoc));
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003108
Jim Grosbachbb24c592011-07-13 18:49:30 +00003109 return 0;
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00003110}
3111
3112
Bill Wendling2063b842010-11-18 23:43:05 +00003113/// Try to parse a register name. The token must be an Identifier when called.
3114/// If it's a register, an AsmOperand is created. Another AsmOperand is created
3115/// if there is a "writeback". 'true' if it's not a register.
Chris Lattnerbd7c9fa2010-10-28 17:20:03 +00003116///
Kevin Enderby8be42bd2009-10-30 22:55:57 +00003117/// TODO this is likely to change to allow different register types and or to
3118/// parse for a specific register type.
David Blaikie960ea3f2014-06-08 16:18:35 +00003119bool ARMAsmParser::tryParseRegisterWithWriteBack(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003120 MCAsmParser &Parser = getParser();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003121 const AsmToken &RegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00003122 int RegNo = tryParseRegister();
Bill Wendlinge18980a2010-11-06 22:36:58 +00003123 if (RegNo == -1)
Bill Wendling2063b842010-11-18 23:43:05 +00003124 return true;
Jim Grosbach99710a82010-11-01 16:44:21 +00003125
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003126 Operands.push_back(ARMOperand::CreateReg(RegNo, RegTok.getLoc(),
3127 RegTok.getEndLoc()));
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003128
Chris Lattner44e5981c2010-10-30 04:09:10 +00003129 const AsmToken &ExclaimTok = Parser.getTok();
3130 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling2063b842010-11-18 23:43:05 +00003131 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
3132 ExclaimTok.getLoc()));
Chris Lattner44e5981c2010-10-30 04:09:10 +00003133 Parser.Lex(); // Eat exclaim token
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003134 return false;
3135 }
3136
3137 // Also check for an index operand. This is only legal for vector registers,
3138 // but that'll get caught OK in operand matching, so we don't need to
3139 // explicitly filter everything else out here.
3140 if (Parser.getTok().is(AsmToken::LBrac)) {
3141 SMLoc SIdx = Parser.getTok().getLoc();
3142 Parser.Lex(); // Eat left bracket token.
3143
3144 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003145 if (getParser().parseExpression(ImmVal))
Jim Grosbacha2147ce2012-01-31 23:51:09 +00003146 return true;
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003147 const MCConstantExpr *MCE = dyn_cast<MCConstantExpr>(ImmVal);
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003148 if (!MCE)
3149 return TokError("immediate value expected for vector index");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003150
Jim Grosbachc8f2b782012-01-26 15:56:45 +00003151 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003152 return Error(Parser.getTok().getLoc(), "']' expected");
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003153
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003154 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbachd0637bf2011-10-07 23:56:00 +00003155 Parser.Lex(); // Eat right bracket token.
3156
3157 Operands.push_back(ARMOperand::CreateVectorIndex(MCE->getValue(),
3158 SIdx, E,
3159 getContext()));
Kevin Enderby2207e5f2009-10-07 18:01:35 +00003160 }
3161
Bill Wendling2063b842010-11-18 23:43:05 +00003162 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00003163}
3164
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003165/// MatchCoprocessorOperandName - Try to parse an coprocessor related
Renato Golinac561c32014-06-26 13:10:53 +00003166/// instruction with a symbolic operand name.
3167/// We accept "crN" syntax for GAS compatibility.
3168/// <operand-name> ::= <prefix><number>
3169/// If CoprocOp is 'c', then:
3170/// <prefix> ::= c | cr
3171/// If CoprocOp is 'p', then :
3172/// <prefix> ::= p
3173/// <number> ::= integer in range [0, 15]
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003174static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003175 // Use the same layout as the tablegen'erated register name matcher. Ugly,
3176 // but efficient.
Renato Golinac561c32014-06-26 13:10:53 +00003177 if (Name.size() < 2 || Name[0] != CoprocOp)
3178 return -1;
3179 Name = (Name[1] == 'r') ? Name.drop_front(2) : Name.drop_front();
3180
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003181 switch (Name.size()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003182 default: return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003183 case 1:
3184 switch (Name[0]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003185 default: return -1;
3186 case '0': return 0;
3187 case '1': return 1;
3188 case '2': return 2;
3189 case '3': return 3;
3190 case '4': return 4;
3191 case '5': return 5;
3192 case '6': return 6;
3193 case '7': return 7;
3194 case '8': return 8;
3195 case '9': return 9;
3196 }
Renato Golinac561c32014-06-26 13:10:53 +00003197 case 2:
3198 if (Name[0] != '1')
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003199 return -1;
Renato Golinac561c32014-06-26 13:10:53 +00003200 switch (Name[1]) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003201 default: return -1;
Renato Golinbc0b0372014-08-04 23:21:56 +00003202 // CP10 and CP11 are VFP/NEON and so vector instructions should be used.
3203 // However, old cores (v5/v6) did use them in that way.
3204 case '0': return 10;
3205 case '1': return 11;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003206 case '2': return 12;
3207 case '3': return 13;
3208 case '4': return 14;
3209 case '5': return 15;
3210 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003211 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003212}
3213
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003214/// parseITCondCode - Try to parse a condition code for an IT instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003215ARMAsmParser::OperandMatchResultTy
3216ARMAsmParser::parseITCondCode(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003217 MCAsmParser &Parser = getParser();
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003218 SMLoc S = Parser.getTok().getLoc();
3219 const AsmToken &Tok = Parser.getTok();
3220 if (!Tok.is(AsmToken::Identifier))
3221 return MatchOperand_NoMatch;
Richard Barton82f95ea2012-04-27 17:34:01 +00003222 unsigned CC = StringSwitch<unsigned>(Tok.getString().lower())
Jim Grosbach3d1eac82011-08-26 21:43:41 +00003223 .Case("eq", ARMCC::EQ)
3224 .Case("ne", ARMCC::NE)
3225 .Case("hs", ARMCC::HS)
3226 .Case("cs", ARMCC::HS)
3227 .Case("lo", ARMCC::LO)
3228 .Case("cc", ARMCC::LO)
3229 .Case("mi", ARMCC::MI)
3230 .Case("pl", ARMCC::PL)
3231 .Case("vs", ARMCC::VS)
3232 .Case("vc", ARMCC::VC)
3233 .Case("hi", ARMCC::HI)
3234 .Case("ls", ARMCC::LS)
3235 .Case("ge", ARMCC::GE)
3236 .Case("lt", ARMCC::LT)
3237 .Case("gt", ARMCC::GT)
3238 .Case("le", ARMCC::LE)
3239 .Case("al", ARMCC::AL)
3240 .Default(~0U);
3241 if (CC == ~0U)
3242 return MatchOperand_NoMatch;
3243 Parser.Lex(); // Eat the token.
3244
3245 Operands.push_back(ARMOperand::CreateCondCode(ARMCC::CondCodes(CC), S));
3246
3247 return MatchOperand_Success;
3248}
3249
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003250/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003251/// token must be an Identifier when called, and if it is a coprocessor
3252/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003253ARMAsmParser::OperandMatchResultTy
3254ARMAsmParser::parseCoprocNumOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003255 MCAsmParser &Parser = getParser();
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003256 SMLoc S = Parser.getTok().getLoc();
3257 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003258 if (Tok.isNot(AsmToken::Identifier))
3259 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003260
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003261 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003262 if (Num == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003263 return MatchOperand_NoMatch;
Renato Golinbc0b0372014-08-04 23:21:56 +00003264 // ARMv7 and v8 don't allow cp10/cp11 due to VFP/NEON specific instructions
3265 if ((hasV7Ops() || hasV8Ops()) && (Num == 10 || Num == 11))
3266 return MatchOperand_NoMatch;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003267
3268 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003269 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003270 return MatchOperand_Success;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003271}
3272
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003273/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003274/// token must be an Identifier when called, and if it is a coprocessor
3275/// number, the token is eaten and the operand is added to the operand list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003276ARMAsmParser::OperandMatchResultTy
3277ARMAsmParser::parseCoprocRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003278 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003279 SMLoc S = Parser.getTok().getLoc();
3280 const AsmToken &Tok = Parser.getTok();
Jim Grosbach54a20ed2011-10-12 20:54:17 +00003281 if (Tok.isNot(AsmToken::Identifier))
3282 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003283
3284 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
3285 if (Reg == -1)
Jim Grosbach861e49c2011-02-12 01:34:40 +00003286 return MatchOperand_NoMatch;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00003287
3288 Parser.Lex(); // Eat identifier token.
3289 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003290 return MatchOperand_Success;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003291}
3292
Jim Grosbach48399582011-10-12 17:34:41 +00003293/// parseCoprocOptionOperand - Try to parse an coprocessor option operand.
3294/// coproc_option : '{' imm0_255 '}'
David Blaikie960ea3f2014-06-08 16:18:35 +00003295ARMAsmParser::OperandMatchResultTy
3296ARMAsmParser::parseCoprocOptionOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003297 MCAsmParser &Parser = getParser();
Jim Grosbach48399582011-10-12 17:34:41 +00003298 SMLoc S = Parser.getTok().getLoc();
3299
3300 // If this isn't a '{', this isn't a coprocessor immediate operand.
3301 if (Parser.getTok().isNot(AsmToken::LCurly))
3302 return MatchOperand_NoMatch;
3303 Parser.Lex(); // Eat the '{'
3304
3305 const MCExpr *Expr;
3306 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003307 if (getParser().parseExpression(Expr)) {
Jim Grosbach48399582011-10-12 17:34:41 +00003308 Error(Loc, "illegal expression");
3309 return MatchOperand_ParseFail;
3310 }
3311 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
3312 if (!CE || CE->getValue() < 0 || CE->getValue() > 255) {
3313 Error(Loc, "coprocessor option must be an immediate in range [0, 255]");
3314 return MatchOperand_ParseFail;
3315 }
3316 int Val = CE->getValue();
3317
3318 // Check for and consume the closing '}'
3319 if (Parser.getTok().isNot(AsmToken::RCurly))
3320 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003321 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach48399582011-10-12 17:34:41 +00003322 Parser.Lex(); // Eat the '}'
3323
3324 Operands.push_back(ARMOperand::CreateCoprocOption(Val, S, E));
3325 return MatchOperand_Success;
3326}
3327
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003328// For register list parsing, we need to map from raw GPR register numbering
3329// to the enumeration values. The enumeration values aren't sorted by
3330// register number due to our using "sp", "lr" and "pc" as canonical names.
3331static unsigned getNextRegister(unsigned Reg) {
3332 // If this is a GPR, we need to do it manually, otherwise we can rely
3333 // on the sort ordering of the enumeration since the other reg-classes
3334 // are sane.
3335 if (!ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3336 return Reg + 1;
3337 switch(Reg) {
Craig Toppere55c5562012-02-07 02:50:20 +00003338 default: llvm_unreachable("Invalid GPR number!");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003339 case ARM::R0: return ARM::R1; case ARM::R1: return ARM::R2;
3340 case ARM::R2: return ARM::R3; case ARM::R3: return ARM::R4;
3341 case ARM::R4: return ARM::R5; case ARM::R5: return ARM::R6;
3342 case ARM::R6: return ARM::R7; case ARM::R7: return ARM::R8;
3343 case ARM::R8: return ARM::R9; case ARM::R9: return ARM::R10;
3344 case ARM::R10: return ARM::R11; case ARM::R11: return ARM::R12;
3345 case ARM::R12: return ARM::SP; case ARM::SP: return ARM::LR;
3346 case ARM::LR: return ARM::PC; case ARM::PC: return ARM::R0;
3347 }
3348}
3349
Jim Grosbach85a23432011-11-11 21:27:40 +00003350// Return the low-subreg of a given Q register.
3351static unsigned getDRegFromQReg(unsigned QReg) {
3352 switch (QReg) {
3353 default: llvm_unreachable("expected a Q register!");
3354 case ARM::Q0: return ARM::D0;
3355 case ARM::Q1: return ARM::D2;
3356 case ARM::Q2: return ARM::D4;
3357 case ARM::Q3: return ARM::D6;
3358 case ARM::Q4: return ARM::D8;
3359 case ARM::Q5: return ARM::D10;
3360 case ARM::Q6: return ARM::D12;
3361 case ARM::Q7: return ARM::D14;
3362 case ARM::Q8: return ARM::D16;
Jim Grosbacha92a5d82011-11-15 21:01:30 +00003363 case ARM::Q9: return ARM::D18;
Jim Grosbach85a23432011-11-11 21:27:40 +00003364 case ARM::Q10: return ARM::D20;
3365 case ARM::Q11: return ARM::D22;
3366 case ARM::Q12: return ARM::D24;
3367 case ARM::Q13: return ARM::D26;
3368 case ARM::Q14: return ARM::D28;
3369 case ARM::Q15: return ARM::D30;
3370 }
3371}
3372
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003373/// Parse a register list.
David Blaikie960ea3f2014-06-08 16:18:35 +00003374bool ARMAsmParser::parseRegisterList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003375 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00003376 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00003377 "Token is not a Left Curly Brace");
Bill Wendlinge18980a2010-11-06 22:36:58 +00003378 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003379 Parser.Lex(); // Eat '{' token.
3380 SMLoc RegLoc = Parser.getTok().getLoc();
Kevin Enderbya2b99102009-10-09 21:12:28 +00003381
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003382 // Check the first register in the list to see what register class
3383 // this is a list of.
3384 int Reg = tryParseRegister();
3385 if (Reg == -1)
3386 return Error(RegLoc, "register expected");
3387
Jim Grosbach85a23432011-11-11 21:27:40 +00003388 // The reglist instructions have at most 16 registers, so reserve
3389 // space for that many.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003390 int EReg = 0;
3391 SmallVector<std::pair<unsigned, unsigned>, 16> Registers;
Jim Grosbach85a23432011-11-11 21:27:40 +00003392
3393 // Allow Q regs and just interpret them as the two D sub-registers.
3394 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3395 Reg = getDRegFromQReg(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003396 EReg = MRI->getEncodingValue(Reg);
3397 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach85a23432011-11-11 21:27:40 +00003398 ++Reg;
3399 }
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00003400 const MCRegisterClass *RC;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003401 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3402 RC = &ARMMCRegisterClasses[ARM::GPRRegClassID];
3403 else if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg))
3404 RC = &ARMMCRegisterClasses[ARM::DPRRegClassID];
3405 else if (ARMMCRegisterClasses[ARM::SPRRegClassID].contains(Reg))
3406 RC = &ARMMCRegisterClasses[ARM::SPRRegClassID];
3407 else
3408 return Error(RegLoc, "invalid register in register list");
3409
Jim Grosbach85a23432011-11-11 21:27:40 +00003410 // Store the register.
Chad Rosierfa705ee2013-07-01 20:49:23 +00003411 EReg = MRI->getEncodingValue(Reg);
3412 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Kevin Enderbya2b99102009-10-09 21:12:28 +00003413
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003414 // This starts immediately after the first register token in the list,
3415 // so we can see either a comma or a minus (range separator) as a legal
3416 // next token.
3417 while (Parser.getTok().is(AsmToken::Comma) ||
3418 Parser.getTok().is(AsmToken::Minus)) {
3419 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbache891fe82011-11-15 23:19:15 +00003420 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003421 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003422 int EndReg = tryParseRegister();
3423 if (EndReg == -1)
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003424 return Error(AfterMinusLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003425 // Allow Q regs and just interpret them as the two D sub-registers.
3426 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3427 EndReg = getDRegFromQReg(EndReg) + 1;
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003428 // If the register is the same as the start reg, there's nothing
3429 // more to do.
3430 if (Reg == EndReg)
3431 continue;
3432 // The register must be in the same register class as the first.
3433 if (!RC->contains(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003434 return Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003435 // Ranges must go from low to high.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003436 if (MRI->getEncodingValue(Reg) > MRI->getEncodingValue(EndReg))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003437 return Error(AfterMinusLoc, "bad range in register list");
Kevin Enderbya2b99102009-10-09 21:12:28 +00003438
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003439 // Add all the registers in the range to the register list.
3440 while (Reg != EndReg) {
3441 Reg = getNextRegister(Reg);
Chad Rosierfa705ee2013-07-01 20:49:23 +00003442 EReg = MRI->getEncodingValue(Reg);
3443 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003444 }
3445 continue;
3446 }
3447 Parser.Lex(); // Eat the comma.
3448 RegLoc = Parser.getTok().getLoc();
3449 int OldReg = Reg;
Jim Grosbach98bc7972011-12-08 21:34:20 +00003450 const AsmToken RegTok = Parser.getTok();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003451 Reg = tryParseRegister();
3452 if (Reg == -1)
Jim Grosbach3337e392011-09-12 23:36:42 +00003453 return Error(RegLoc, "register expected");
Jim Grosbach85a23432011-11-11 21:27:40 +00003454 // Allow Q regs and just interpret them as the two D sub-registers.
3455 bool isQReg = false;
3456 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3457 Reg = getDRegFromQReg(Reg);
3458 isQReg = true;
3459 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003460 // The register must be in the same register class as the first.
3461 if (!RC->contains(Reg))
3462 return Error(RegLoc, "invalid register in register list");
3463 // List must be monotonically increasing.
Eric Christopher6ac277c2012-08-09 22:10:21 +00003464 if (MRI->getEncodingValue(Reg) < MRI->getEncodingValue(OldReg)) {
Jim Grosbach905686a2012-03-16 20:48:38 +00003465 if (ARMMCRegisterClasses[ARM::GPRRegClassID].contains(Reg))
3466 Warning(RegLoc, "register list not in ascending order");
3467 else
3468 return Error(RegLoc, "register list not in ascending order");
3469 }
Eric Christopher6ac277c2012-08-09 22:10:21 +00003470 if (MRI->getEncodingValue(Reg) == MRI->getEncodingValue(OldReg)) {
Jim Grosbach98bc7972011-12-08 21:34:20 +00003471 Warning(RegLoc, "duplicated register (" + RegTok.getString() +
3472 ") in register list");
3473 continue;
3474 }
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003475 // VFP register lists must also be contiguous.
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003476 if (RC != &ARMMCRegisterClasses[ARM::GPRRegClassID] &&
3477 Reg != OldReg + 1)
3478 return Error(RegLoc, "non-contiguous register range");
Chad Rosierfa705ee2013-07-01 20:49:23 +00003479 EReg = MRI->getEncodingValue(Reg);
3480 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3481 if (isQReg) {
3482 EReg = MRI->getEncodingValue(++Reg);
3483 Registers.push_back(std::pair<unsigned, unsigned>(EReg, Reg));
3484 }
Bill Wendlinge18980a2010-11-06 22:36:58 +00003485 }
3486
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003487 if (Parser.getTok().isNot(AsmToken::RCurly))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003488 return Error(Parser.getTok().getLoc(), "'}' expected");
3489 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach3ac26b12011-09-14 18:08:35 +00003490 Parser.Lex(); // Eat '}' token.
3491
Jim Grosbach18bf3632011-12-13 21:48:29 +00003492 // Push the register list operand.
Bill Wendling2063b842010-11-18 23:43:05 +00003493 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
Jim Grosbach18bf3632011-12-13 21:48:29 +00003494
3495 // The ARM system instruction variants for LDM/STM have a '^' token here.
3496 if (Parser.getTok().is(AsmToken::Caret)) {
3497 Operands.push_back(ARMOperand::CreateToken("^",Parser.getTok().getLoc()));
3498 Parser.Lex(); // Eat '^' token.
3499 }
3500
Bill Wendling2063b842010-11-18 23:43:05 +00003501 return false;
Kevin Enderbya2b99102009-10-09 21:12:28 +00003502}
3503
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003504// Helper function to parse the lane index for vector lists.
3505ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003506parseVectorLane(VectorLaneTy &LaneKind, unsigned &Index, SMLoc &EndLoc) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003507 MCAsmParser &Parser = getParser();
Jim Grosbach04945c42011-12-02 00:35:16 +00003508 Index = 0; // Always return a defined index value.
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003509 if (Parser.getTok().is(AsmToken::LBrac)) {
3510 Parser.Lex(); // Eat the '['.
3511 if (Parser.getTok().is(AsmToken::RBrac)) {
3512 // "Dn[]" is the 'all lanes' syntax.
3513 LaneKind = AllLanes;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003514 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003515 Parser.Lex(); // Eat the ']'.
3516 return MatchOperand_Success;
3517 }
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003518
3519 // There's an optional '#' token here. Normally there wouldn't be, but
3520 // inline assemble puts one in, and it's friendly to accept that.
3521 if (Parser.getTok().is(AsmToken::Hash))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003522 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach67e76ba2012-03-19 20:39:53 +00003523
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003524 const MCExpr *LaneIndex;
3525 SMLoc Loc = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003526 if (getParser().parseExpression(LaneIndex)) {
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003527 Error(Loc, "illegal expression");
3528 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003529 }
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003530 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LaneIndex);
3531 if (!CE) {
3532 Error(Loc, "lane index must be empty or an integer");
3533 return MatchOperand_ParseFail;
3534 }
3535 if (Parser.getTok().isNot(AsmToken::RBrac)) {
3536 Error(Parser.getTok().getLoc(), "']' expected");
3537 return MatchOperand_ParseFail;
3538 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003539 EndLoc = Parser.getTok().getEndLoc();
Jim Grosbach7de7ab82011-12-21 01:19:23 +00003540 Parser.Lex(); // Eat the ']'.
3541 int64_t Val = CE->getValue();
3542
3543 // FIXME: Make this range check context sensitive for .8, .16, .32.
3544 if (Val < 0 || Val > 7) {
3545 Error(Parser.getTok().getLoc(), "lane index out of range");
3546 return MatchOperand_ParseFail;
3547 }
3548 Index = Val;
3549 LaneKind = IndexedLane;
3550 return MatchOperand_Success;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003551 }
3552 LaneKind = NoLanes;
3553 return MatchOperand_Success;
3554}
3555
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003556// parse a vector register list
David Blaikie960ea3f2014-06-08 16:18:35 +00003557ARMAsmParser::OperandMatchResultTy
3558ARMAsmParser::parseVectorList(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003559 MCAsmParser &Parser = getParser();
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003560 VectorLaneTy LaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003561 unsigned LaneIndex;
Jim Grosbach8d579232011-11-15 21:45:55 +00003562 SMLoc S = Parser.getTok().getLoc();
3563 // As an extension (to match gas), support a plain D register or Q register
3564 // (without encosing curly braces) as a single or double entry list,
3565 // respectively.
3566 if (Parser.getTok().is(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003567 SMLoc E = Parser.getTok().getEndLoc();
Jim Grosbach8d579232011-11-15 21:45:55 +00003568 int Reg = tryParseRegister();
3569 if (Reg == -1)
3570 return MatchOperand_NoMatch;
Jim Grosbach8d579232011-11-15 21:45:55 +00003571 if (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(Reg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003572 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003573 if (Res != MatchOperand_Success)
3574 return Res;
3575 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003576 case NoLanes:
Jim Grosbach2f50e922011-12-15 21:44:33 +00003577 Operands.push_back(ARMOperand::CreateVectorList(Reg, 1, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003578 break;
3579 case AllLanes:
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003580 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 1, false,
3581 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003582 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003583 case IndexedLane:
3584 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 1,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003585 LaneIndex,
3586 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003587 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003588 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003589 return MatchOperand_Success;
3590 }
3591 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3592 Reg = getDRegFromQReg(Reg);
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003593 OperandMatchResultTy Res = parseVectorLane(LaneKind, LaneIndex, E);
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003594 if (Res != MatchOperand_Success)
3595 return Res;
3596 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003597 case NoLanes:
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003598 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
Jim Grosbach13a292c2012-03-06 22:01:44 +00003599 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003600 Operands.push_back(ARMOperand::CreateVectorList(Reg, 2, false, S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003601 break;
3602 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003603 Reg = MRI->getMatchingSuperReg(Reg, ARM::dsub_0,
3604 &ARMMCRegisterClasses[ARM::DPairRegClassID]);
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003605 Operands.push_back(ARMOperand::CreateVectorListAllLanes(Reg, 2, false,
3606 S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003607 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003608 case IndexedLane:
3609 Operands.push_back(ARMOperand::CreateVectorListIndexed(Reg, 2,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003610 LaneIndex,
3611 false, S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003612 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003613 }
Jim Grosbach8d579232011-11-15 21:45:55 +00003614 return MatchOperand_Success;
3615 }
3616 Error(S, "vector register expected");
3617 return MatchOperand_ParseFail;
3618 }
3619
3620 if (Parser.getTok().isNot(AsmToken::LCurly))
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003621 return MatchOperand_NoMatch;
3622
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003623 Parser.Lex(); // Eat '{' token.
3624 SMLoc RegLoc = Parser.getTok().getLoc();
3625
3626 int Reg = tryParseRegister();
3627 if (Reg == -1) {
3628 Error(RegLoc, "register expected");
3629 return MatchOperand_ParseFail;
3630 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003631 unsigned Count = 1;
Jim Grosbachc2f16a32011-12-15 21:54:55 +00003632 int Spacing = 0;
Jim Grosbach080a4992011-10-28 00:06:50 +00003633 unsigned FirstReg = Reg;
3634 // The list is of D registers, but we also allow Q regs and just interpret
3635 // them as the two D sub-registers.
3636 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
3637 FirstReg = Reg = getDRegFromQReg(Reg);
Jim Grosbach2f50e922011-12-15 21:44:33 +00003638 Spacing = 1; // double-spacing requires explicit D registers, otherwise
3639 // it's ambiguous with four-register single spaced.
Jim Grosbach080a4992011-10-28 00:06:50 +00003640 ++Reg;
3641 ++Count;
3642 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003643
3644 SMLoc E;
3645 if (parseVectorLane(LaneKind, LaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003646 return MatchOperand_ParseFail;
Jim Grosbach080a4992011-10-28 00:06:50 +00003647
Jim Grosbache891fe82011-11-15 23:19:15 +00003648 while (Parser.getTok().is(AsmToken::Comma) ||
3649 Parser.getTok().is(AsmToken::Minus)) {
3650 if (Parser.getTok().is(AsmToken::Minus)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003651 if (!Spacing)
3652 Spacing = 1; // Register range implies a single spaced list.
3653 else if (Spacing == 2) {
3654 Error(Parser.getTok().getLoc(),
3655 "sequential registers in double spaced list");
3656 return MatchOperand_ParseFail;
3657 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003658 Parser.Lex(); // Eat the minus.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003659 SMLoc AfterMinusLoc = Parser.getTok().getLoc();
Jim Grosbache891fe82011-11-15 23:19:15 +00003660 int EndReg = tryParseRegister();
3661 if (EndReg == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003662 Error(AfterMinusLoc, "register expected");
Jim Grosbache891fe82011-11-15 23:19:15 +00003663 return MatchOperand_ParseFail;
3664 }
3665 // Allow Q regs and just interpret them as the two D sub-registers.
3666 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(EndReg))
3667 EndReg = getDRegFromQReg(EndReg) + 1;
3668 // If the register is the same as the start reg, there's nothing
3669 // more to do.
3670 if (Reg == EndReg)
3671 continue;
3672 // The register must be in the same register class as the first.
3673 if (!ARMMCRegisterClasses[ARM::DPRRegClassID].contains(EndReg)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003674 Error(AfterMinusLoc, "invalid register in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003675 return MatchOperand_ParseFail;
3676 }
3677 // Ranges must go from low to high.
3678 if (Reg > EndReg) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003679 Error(AfterMinusLoc, "bad range in register list");
Jim Grosbache891fe82011-11-15 23:19:15 +00003680 return MatchOperand_ParseFail;
3681 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003682 // Parse the lane specifier if present.
3683 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003684 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003685 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3686 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003687 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003688 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003689 Error(AfterMinusLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003690 return MatchOperand_ParseFail;
3691 }
Jim Grosbache891fe82011-11-15 23:19:15 +00003692
3693 // Add all the registers in the range to the register list.
3694 Count += EndReg - Reg;
3695 Reg = EndReg;
3696 continue;
3697 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003698 Parser.Lex(); // Eat the comma.
3699 RegLoc = Parser.getTok().getLoc();
3700 int OldReg = Reg;
3701 Reg = tryParseRegister();
3702 if (Reg == -1) {
3703 Error(RegLoc, "register expected");
3704 return MatchOperand_ParseFail;
3705 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003706 // vector register lists must be contiguous.
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003707 // It's OK to use the enumeration values directly here rather, as the
3708 // VFP register classes have the enum sorted properly.
Jim Grosbach080a4992011-10-28 00:06:50 +00003709 //
3710 // The list is of D registers, but we also allow Q regs and just interpret
3711 // them as the two D sub-registers.
3712 if (ARMMCRegisterClasses[ARM::QPRRegClassID].contains(Reg)) {
Jim Grosbach2f50e922011-12-15 21:44:33 +00003713 if (!Spacing)
3714 Spacing = 1; // Register range implies a single spaced list.
3715 else if (Spacing == 2) {
3716 Error(RegLoc,
3717 "invalid register in double-spaced list (must be 'D' register')");
3718 return MatchOperand_ParseFail;
3719 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003720 Reg = getDRegFromQReg(Reg);
3721 if (Reg != OldReg + 1) {
3722 Error(RegLoc, "non-contiguous register range");
3723 return MatchOperand_ParseFail;
3724 }
3725 ++Reg;
3726 Count += 2;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003727 // Parse the lane specifier if present.
3728 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003729 unsigned NextLaneIndex;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003730 SMLoc LaneLoc = Parser.getTok().getLoc();
3731 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) !=
3732 MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003733 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003734 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003735 Error(LaneLoc, "mismatched lane index in register list");
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003736 return MatchOperand_ParseFail;
3737 }
Jim Grosbach080a4992011-10-28 00:06:50 +00003738 continue;
3739 }
Jim Grosbach2f50e922011-12-15 21:44:33 +00003740 // Normal D register.
3741 // Figure out the register spacing (single or double) of the list if
3742 // we don't know it already.
3743 if (!Spacing)
3744 Spacing = 1 + (Reg == OldReg + 2);
3745
3746 // Just check that it's contiguous and keep going.
3747 if (Reg != OldReg + Spacing) {
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003748 Error(RegLoc, "non-contiguous register range");
3749 return MatchOperand_ParseFail;
3750 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003751 ++Count;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003752 // Parse the lane specifier if present.
3753 VectorLaneTy NextLaneKind;
Jim Grosbach04945c42011-12-02 00:35:16 +00003754 unsigned NextLaneIndex;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003755 SMLoc EndLoc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003756 if (parseVectorLane(NextLaneKind, NextLaneIndex, E) != MatchOperand_Success)
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003757 return MatchOperand_ParseFail;
Jim Grosbach04945c42011-12-02 00:35:16 +00003758 if (NextLaneKind != LaneKind || LaneIndex != NextLaneIndex) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003759 Error(EndLoc, "mismatched lane index in register list");
3760 return MatchOperand_ParseFail;
3761 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003762 }
3763
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003764 if (Parser.getTok().isNot(AsmToken::RCurly)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003765 Error(Parser.getTok().getLoc(), "'}' expected");
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003766 return MatchOperand_ParseFail;
3767 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00003768 E = Parser.getTok().getEndLoc();
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003769 Parser.Lex(); // Eat '}' token.
3770
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003771 switch (LaneKind) {
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003772 case NoLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003773 // Two-register operands have been converted to the
Jim Grosbache5307f92012-03-05 21:43:40 +00003774 // composite register classes.
3775 if (Count == 2) {
3776 const MCRegisterClass *RC = (Spacing == 1) ?
3777 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3778 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
3779 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3780 }
Jim Grosbachc988e0c2012-03-05 19:33:30 +00003781
Jim Grosbach2f50e922011-12-15 21:44:33 +00003782 Operands.push_back(ARMOperand::CreateVectorList(FirstReg, Count,
3783 (Spacing == 2), S, E));
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003784 break;
3785 case AllLanes:
Jim Grosbach13a292c2012-03-06 22:01:44 +00003786 // Two-register operands have been converted to the
3787 // composite register classes.
Jim Grosbached428bc2012-03-06 23:10:38 +00003788 if (Count == 2) {
3789 const MCRegisterClass *RC = (Spacing == 1) ?
3790 &ARMMCRegisterClasses[ARM::DPairRegClassID] :
3791 &ARMMCRegisterClasses[ARM::DPairSpcRegClassID];
Jim Grosbach13a292c2012-03-06 22:01:44 +00003792 FirstReg = MRI->getMatchingSuperReg(FirstReg, ARM::dsub_0, RC);
3793 }
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003794 Operands.push_back(ARMOperand::CreateVectorListAllLanes(FirstReg, Count,
Jim Grosbachc5af54e2011-12-21 00:38:54 +00003795 (Spacing == 2),
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003796 S, E));
3797 break;
Jim Grosbach04945c42011-12-02 00:35:16 +00003798 case IndexedLane:
3799 Operands.push_back(ARMOperand::CreateVectorListIndexed(FirstReg, Count,
Jim Grosbach75e2ab52011-12-20 19:21:26 +00003800 LaneIndex,
3801 (Spacing == 2),
3802 S, E));
Jim Grosbach04945c42011-12-02 00:35:16 +00003803 break;
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00003804 }
Jim Grosbachad47cfc2011-10-18 23:02:30 +00003805 return MatchOperand_Success;
3806}
3807
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003808/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003809ARMAsmParser::OperandMatchResultTy
3810ARMAsmParser::parseMemBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003811 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003812 SMLoc S = Parser.getTok().getLoc();
3813 const AsmToken &Tok = Parser.getTok();
Jiangning Liu288e1af2012-08-02 08:21:27 +00003814 unsigned Opt;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003815
Jiangning Liu288e1af2012-08-02 08:21:27 +00003816 if (Tok.is(AsmToken::Identifier)) {
3817 StringRef OptStr = Tok.getString();
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003818
Jiangning Liu288e1af2012-08-02 08:21:27 +00003819 Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()).lower())
3820 .Case("sy", ARM_MB::SY)
3821 .Case("st", ARM_MB::ST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003822 .Case("ld", ARM_MB::LD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003823 .Case("sh", ARM_MB::ISH)
3824 .Case("ish", ARM_MB::ISH)
3825 .Case("shst", ARM_MB::ISHST)
3826 .Case("ishst", ARM_MB::ISHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003827 .Case("ishld", ARM_MB::ISHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003828 .Case("nsh", ARM_MB::NSH)
3829 .Case("un", ARM_MB::NSH)
3830 .Case("nshst", ARM_MB::NSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003831 .Case("nshld", ARM_MB::NSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003832 .Case("unst", ARM_MB::NSHST)
3833 .Case("osh", ARM_MB::OSH)
3834 .Case("oshst", ARM_MB::OSHST)
Joey Gouly926d3f52013-09-05 15:35:24 +00003835 .Case("oshld", ARM_MB::OSHLD)
Jiangning Liu288e1af2012-08-02 08:21:27 +00003836 .Default(~0U);
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003837
Joey Gouly926d3f52013-09-05 15:35:24 +00003838 // ishld, oshld, nshld and ld are only available from ARMv8.
3839 if (!hasV8Ops() && (Opt == ARM_MB::ISHLD || Opt == ARM_MB::OSHLD ||
3840 Opt == ARM_MB::NSHLD || Opt == ARM_MB::LD))
3841 Opt = ~0U;
3842
Jiangning Liu288e1af2012-08-02 08:21:27 +00003843 if (Opt == ~0U)
3844 return MatchOperand_NoMatch;
3845
3846 Parser.Lex(); // Eat identifier token.
3847 } else if (Tok.is(AsmToken::Hash) ||
3848 Tok.is(AsmToken::Dollar) ||
3849 Tok.is(AsmToken::Integer)) {
3850 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003851 Parser.Lex(); // Eat '#' or '$'.
Jiangning Liu288e1af2012-08-02 08:21:27 +00003852 SMLoc Loc = Parser.getTok().getLoc();
3853
3854 const MCExpr *MemBarrierID;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00003855 if (getParser().parseExpression(MemBarrierID)) {
Jiangning Liu288e1af2012-08-02 08:21:27 +00003856 Error(Loc, "illegal expression");
3857 return MatchOperand_ParseFail;
3858 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00003859
Jiangning Liu288e1af2012-08-02 08:21:27 +00003860 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(MemBarrierID);
3861 if (!CE) {
3862 Error(Loc, "constant expression expected");
3863 return MatchOperand_ParseFail;
3864 }
3865
3866 int Val = CE->getValue();
3867 if (Val & ~0xf) {
3868 Error(Loc, "immediate value out of range");
3869 return MatchOperand_ParseFail;
3870 }
3871
3872 Opt = ARM_MB::RESERVED_0 + Val;
3873 } else
3874 return MatchOperand_ParseFail;
3875
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003876 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbach861e49c2011-02-12 01:34:40 +00003877 return MatchOperand_Success;
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003878}
3879
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003880/// parseInstSyncBarrierOptOperand - Try to parse ISB inst sync barrier options.
David Blaikie960ea3f2014-06-08 16:18:35 +00003881ARMAsmParser::OperandMatchResultTy
3882ARMAsmParser::parseInstSyncBarrierOptOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003883 MCAsmParser &Parser = getParser();
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003884 SMLoc S = Parser.getTok().getLoc();
3885 const AsmToken &Tok = Parser.getTok();
3886 unsigned Opt;
3887
3888 if (Tok.is(AsmToken::Identifier)) {
3889 StringRef OptStr = Tok.getString();
3890
Benjamin Kramer3e9237a2013-11-09 22:48:13 +00003891 if (OptStr.equals_lower("sy"))
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003892 Opt = ARM_ISB::SY;
3893 else
3894 return MatchOperand_NoMatch;
3895
3896 Parser.Lex(); // Eat identifier token.
3897 } else if (Tok.is(AsmToken::Hash) ||
3898 Tok.is(AsmToken::Dollar) ||
3899 Tok.is(AsmToken::Integer)) {
3900 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00003901 Parser.Lex(); // Eat '#' or '$'.
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +00003902 SMLoc Loc = Parser.getTok().getLoc();
3903
3904 const MCExpr *ISBarrierID;
3905 if (getParser().parseExpression(ISBarrierID)) {
3906 Error(Loc, "illegal expression");
3907 return MatchOperand_ParseFail;
3908 }
3909
3910 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ISBarrierID);
3911 if (!CE) {
3912 Error(Loc, "constant expression expected");
3913 return MatchOperand_ParseFail;
3914 }
3915
3916 int Val = CE->getValue();
3917 if (Val & ~0xf) {
3918 Error(Loc, "immediate value out of range");
3919 return MatchOperand_ParseFail;
3920 }
3921
3922 Opt = ARM_ISB::RESERVED_0 + Val;
3923 } else
3924 return MatchOperand_ParseFail;
3925
3926 Operands.push_back(ARMOperand::CreateInstSyncBarrierOpt(
3927 (ARM_ISB::InstSyncBOpt)Opt, S));
3928 return MatchOperand_Success;
3929}
3930
3931
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003932/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003933ARMAsmParser::OperandMatchResultTy
3934ARMAsmParser::parseProcIFlagsOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003935 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003936 SMLoc S = Parser.getTok().getLoc();
3937 const AsmToken &Tok = Parser.getTok();
Richard Bartonb0ec3752012-06-14 10:48:04 +00003938 if (!Tok.is(AsmToken::Identifier))
3939 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003940 StringRef IFlagsStr = Tok.getString();
3941
Owen Anderson10c5b122011-10-05 17:16:40 +00003942 // An iflags string of "none" is interpreted to mean that none of the AIF
3943 // bits are set. Not a terribly useful instruction, but a valid encoding.
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003944 unsigned IFlags = 0;
Owen Anderson10c5b122011-10-05 17:16:40 +00003945 if (IFlagsStr != "none") {
3946 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
3947 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
3948 .Case("a", ARM_PROC::A)
3949 .Case("i", ARM_PROC::I)
3950 .Case("f", ARM_PROC::F)
3951 .Default(~0U);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003952
Owen Anderson10c5b122011-10-05 17:16:40 +00003953 // If some specific iflag is already set, it means that some letter is
3954 // present more than once, this is not acceptable.
3955 if (Flag == ~0U || (IFlags & Flag))
3956 return MatchOperand_NoMatch;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003957
Owen Anderson10c5b122011-10-05 17:16:40 +00003958 IFlags |= Flag;
3959 }
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00003960 }
3961
3962 Parser.Lex(); // Eat identifier token.
3963 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
3964 return MatchOperand_Success;
3965}
3966
Jim Grosbach2d6ef442011-07-25 20:14:50 +00003967/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
David Blaikie960ea3f2014-06-08 16:18:35 +00003968ARMAsmParser::OperandMatchResultTy
3969ARMAsmParser::parseMSRMaskOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00003970 MCAsmParser &Parser = getParser();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003971 SMLoc S = Parser.getTok().getLoc();
3972 const AsmToken &Tok = Parser.getTok();
Craig Toppera004b0d2012-10-09 04:55:28 +00003973 if (!Tok.is(AsmToken::Identifier))
3974 return MatchOperand_NoMatch;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003975 StringRef Mask = Tok.getString();
3976
James Molloy21efa7d2011-09-28 14:21:38 +00003977 if (isMClass()) {
3978 // See ARMv6-M 10.1.1
Jim Grosbachd28888d2012-03-15 21:34:14 +00003979 std::string Name = Mask.lower();
3980 unsigned FlagsVal = StringSwitch<unsigned>(Name)
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003981 // Note: in the documentation:
3982 // ARM deprecates using MSR APSR without a _<bits> qualifier as an alias
3983 // for MSR APSR_nzcvq.
3984 // but we do make it an alias here. This is so to get the "mask encoding"
3985 // bits correct on MSR APSR writes.
3986 //
3987 // FIXME: Note the 0xc00 "mask encoding" bits version of the registers
3988 // should really only be allowed when writing a special register. Note
3989 // they get dropped in the MRS instruction reading a special register as
3990 // the SYSm field is only 8 bits.
Kevin Enderbyf1b225d2012-05-17 22:18:01 +00003991 .Case("apsr", 0x800)
3992 .Case("apsr_nzcvq", 0x800)
3993 .Case("apsr_g", 0x400)
3994 .Case("apsr_nzcvqg", 0xc00)
3995 .Case("iapsr", 0x801)
3996 .Case("iapsr_nzcvq", 0x801)
3997 .Case("iapsr_g", 0x401)
3998 .Case("iapsr_nzcvqg", 0xc01)
3999 .Case("eapsr", 0x802)
4000 .Case("eapsr_nzcvq", 0x802)
4001 .Case("eapsr_g", 0x402)
4002 .Case("eapsr_nzcvqg", 0xc02)
4003 .Case("xpsr", 0x803)
4004 .Case("xpsr_nzcvq", 0x803)
4005 .Case("xpsr_g", 0x403)
4006 .Case("xpsr_nzcvqg", 0xc03)
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004007 .Case("ipsr", 0x805)
4008 .Case("epsr", 0x806)
4009 .Case("iepsr", 0x807)
4010 .Case("msp", 0x808)
4011 .Case("psp", 0x809)
4012 .Case("primask", 0x810)
4013 .Case("basepri", 0x811)
4014 .Case("basepri_max", 0x812)
4015 .Case("faultmask", 0x813)
4016 .Case("control", 0x814)
Bradley Smithf277c8a2016-01-25 11:25:36 +00004017 .Case("msplim", 0x80a)
4018 .Case("psplim", 0x80b)
4019 .Case("msp_ns", 0x888)
4020 .Case("psp_ns", 0x889)
4021 .Case("msplim_ns", 0x88a)
4022 .Case("psplim_ns", 0x88b)
4023 .Case("primask_ns", 0x890)
4024 .Case("basepri_ns", 0x891)
4025 .Case("basepri_max_ns", 0x892)
4026 .Case("faultmask_ns", 0x893)
4027 .Case("control_ns", 0x894)
4028 .Case("sp_ns", 0x898)
James Molloy21efa7d2011-09-28 14:21:38 +00004029 .Default(~0U);
Jim Grosbach3794d822011-12-22 17:17:10 +00004030
James Molloy21efa7d2011-09-28 14:21:38 +00004031 if (FlagsVal == ~0U)
4032 return MatchOperand_NoMatch;
4033
Artyom Skrobovcf296442015-09-24 17:31:16 +00004034 if (!hasDSP() && (FlagsVal & 0x400))
Renato Golin92c816c2014-09-01 11:25:07 +00004035 // The _g and _nzcvqg versions are only valid if the DSP extension is
4036 // available.
4037 return MatchOperand_NoMatch;
4038
Kevin Enderby6c7279e2012-06-15 22:14:44 +00004039 if (!hasV7Ops() && FlagsVal >= 0x811 && FlagsVal <= 0x813)
James Molloy21efa7d2011-09-28 14:21:38 +00004040 // basepri, basepri_max and faultmask only valid for V7m.
4041 return MatchOperand_NoMatch;
Jim Grosbach3794d822011-12-22 17:17:10 +00004042
Bradley Smithf277c8a2016-01-25 11:25:36 +00004043 if (!has8MSecExt() && (FlagsVal == 0x80a || FlagsVal == 0x80b ||
4044 (FlagsVal > 0x814 && FlagsVal < 0xc00)))
4045 return MatchOperand_NoMatch;
4046
4047 if (!hasV8MMainline() && (FlagsVal == 0x88a || FlagsVal == 0x88b ||
4048 (FlagsVal > 0x890 && FlagsVal <= 0x893)))
4049 return MatchOperand_NoMatch;
4050
James Molloy21efa7d2011-09-28 14:21:38 +00004051 Parser.Lex(); // Eat identifier token.
4052 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4053 return MatchOperand_Success;
4054 }
4055
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004056 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
4057 size_t Start = 0, Next = Mask.find('_');
4058 StringRef Flags = "";
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004059 std::string SpecReg = Mask.slice(Start, Next).lower();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004060 if (Next != StringRef::npos)
4061 Flags = Mask.slice(Next+1, Mask.size());
4062
4063 // FlagsVal contains the complete mask:
4064 // 3-0: Mask
4065 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4066 unsigned FlagsVal = 0;
4067
4068 if (SpecReg == "apsr") {
4069 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +00004070 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004071 .Case("g", 0x4) // same as CPSR_s
4072 .Case("nzcvqg", 0xc) // same as CPSR_fs
4073 .Default(~0U);
4074
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004075 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004076 if (!Flags.empty())
4077 return MatchOperand_NoMatch;
4078 else
Jim Grosbach0ecd3952011-09-14 20:03:46 +00004079 FlagsVal = 8; // No flag
Joerg Sonnenberger740467a2011-02-19 00:43:45 +00004080 }
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004081 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Jim Grosbach3d00eec2012-04-05 03:17:53 +00004082 // cpsr_all is an alias for cpsr_fc, as is plain cpsr.
4083 if (Flags == "all" || Flags == "")
Bruno Cardoso Lopes54452132011-05-25 00:35:03 +00004084 Flags = "fc";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004085 for (int i = 0, e = Flags.size(); i != e; ++i) {
4086 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
4087 .Case("c", 1)
4088 .Case("x", 2)
4089 .Case("s", 4)
4090 .Case("f", 8)
4091 .Default(~0U);
4092
4093 // If some specific flag is already set, it means that some letter is
4094 // present more than once, this is not acceptable.
4095 if (FlagsVal == ~0U || (FlagsVal & Flag))
4096 return MatchOperand_NoMatch;
4097 FlagsVal |= Flag;
4098 }
4099 } else // No match for special register.
4100 return MatchOperand_NoMatch;
4101
Owen Anderson03a173e2011-10-21 18:43:28 +00004102 // Special register without flags is NOT equivalent to "fc" flags.
4103 // NOTE: This is a divergence from gas' behavior. Uncommenting the following
4104 // two lines would enable gas compatibility at the expense of breaking
4105 // round-tripping.
4106 //
4107 // if (!FlagsVal)
4108 // FlagsVal = 0x9;
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00004109
4110 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
4111 if (SpecReg == "spsr")
4112 FlagsVal |= 16;
4113
4114 Parser.Lex(); // Eat identifier token.
4115 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
4116 return MatchOperand_Success;
4117}
4118
Tim Northoveree843ef2014-08-15 10:47:12 +00004119/// parseBankedRegOperand - Try to parse a banked register (e.g. "lr_irq") for
4120/// use in the MRS/MSR instructions added to support virtualization.
4121ARMAsmParser::OperandMatchResultTy
4122ARMAsmParser::parseBankedRegOperand(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004123 MCAsmParser &Parser = getParser();
Tim Northoveree843ef2014-08-15 10:47:12 +00004124 SMLoc S = Parser.getTok().getLoc();
4125 const AsmToken &Tok = Parser.getTok();
4126 if (!Tok.is(AsmToken::Identifier))
4127 return MatchOperand_NoMatch;
4128 StringRef RegName = Tok.getString();
4129
4130 // The values here come from B9.2.3 of the ARM ARM, where bits 4-0 are SysM
4131 // and bit 5 is R.
4132 unsigned Encoding = StringSwitch<unsigned>(RegName.lower())
4133 .Case("r8_usr", 0x00)
4134 .Case("r9_usr", 0x01)
4135 .Case("r10_usr", 0x02)
4136 .Case("r11_usr", 0x03)
4137 .Case("r12_usr", 0x04)
4138 .Case("sp_usr", 0x05)
4139 .Case("lr_usr", 0x06)
4140 .Case("r8_fiq", 0x08)
4141 .Case("r9_fiq", 0x09)
4142 .Case("r10_fiq", 0x0a)
4143 .Case("r11_fiq", 0x0b)
4144 .Case("r12_fiq", 0x0c)
4145 .Case("sp_fiq", 0x0d)
4146 .Case("lr_fiq", 0x0e)
4147 .Case("lr_irq", 0x10)
4148 .Case("sp_irq", 0x11)
4149 .Case("lr_svc", 0x12)
4150 .Case("sp_svc", 0x13)
4151 .Case("lr_abt", 0x14)
4152 .Case("sp_abt", 0x15)
4153 .Case("lr_und", 0x16)
4154 .Case("sp_und", 0x17)
4155 .Case("lr_mon", 0x1c)
4156 .Case("sp_mon", 0x1d)
4157 .Case("elr_hyp", 0x1e)
4158 .Case("sp_hyp", 0x1f)
4159 .Case("spsr_fiq", 0x2e)
4160 .Case("spsr_irq", 0x30)
4161 .Case("spsr_svc", 0x32)
4162 .Case("spsr_abt", 0x34)
4163 .Case("spsr_und", 0x36)
4164 .Case("spsr_mon", 0x3c)
4165 .Case("spsr_hyp", 0x3e)
4166 .Default(~0U);
4167
4168 if (Encoding == ~0U)
4169 return MatchOperand_NoMatch;
4170
4171 Parser.Lex(); // Eat identifier token.
4172 Operands.push_back(ARMOperand::CreateBankedReg(Encoding, S));
4173 return MatchOperand_Success;
4174}
4175
David Blaikie960ea3f2014-06-08 16:18:35 +00004176ARMAsmParser::OperandMatchResultTy
4177ARMAsmParser::parsePKHImm(OperandVector &Operands, StringRef Op, int Low,
4178 int High) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004179 MCAsmParser &Parser = getParser();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004180 const AsmToken &Tok = Parser.getTok();
4181 if (Tok.isNot(AsmToken::Identifier)) {
4182 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4183 return MatchOperand_ParseFail;
4184 }
4185 StringRef ShiftName = Tok.getString();
Benjamin Kramer20baffb2011-11-06 20:37:06 +00004186 std::string LowerOp = Op.lower();
4187 std::string UpperOp = Op.upper();
Jim Grosbach27c1e252011-07-21 17:23:04 +00004188 if (ShiftName != LowerOp && ShiftName != UpperOp) {
4189 Error(Parser.getTok().getLoc(), Op + " operand expected.");
4190 return MatchOperand_ParseFail;
4191 }
4192 Parser.Lex(); // Eat shift type token.
4193
4194 // There must be a '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004195 if (Parser.getTok().isNot(AsmToken::Hash) &&
4196 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004197 Error(Parser.getTok().getLoc(), "'#' expected");
4198 return MatchOperand_ParseFail;
4199 }
4200 Parser.Lex(); // Eat hash token.
4201
4202 const MCExpr *ShiftAmount;
4203 SMLoc Loc = Parser.getTok().getLoc();
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004204 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004205 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jim Grosbach27c1e252011-07-21 17:23:04 +00004206 Error(Loc, "illegal expression");
4207 return MatchOperand_ParseFail;
4208 }
4209 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4210 if (!CE) {
4211 Error(Loc, "constant expression expected");
4212 return MatchOperand_ParseFail;
4213 }
4214 int Val = CE->getValue();
4215 if (Val < Low || Val > High) {
4216 Error(Loc, "immediate value out of range");
4217 return MatchOperand_ParseFail;
4218 }
4219
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004220 Operands.push_back(ARMOperand::CreateImm(CE, Loc, EndLoc));
Jim Grosbach27c1e252011-07-21 17:23:04 +00004221
4222 return MatchOperand_Success;
4223}
4224
David Blaikie960ea3f2014-06-08 16:18:35 +00004225ARMAsmParser::OperandMatchResultTy
4226ARMAsmParser::parseSetEndImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004227 MCAsmParser &Parser = getParser();
Jim Grosbach0a547702011-07-22 17:44:50 +00004228 const AsmToken &Tok = Parser.getTok();
4229 SMLoc S = Tok.getLoc();
4230 if (Tok.isNot(AsmToken::Identifier)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004231 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004232 return MatchOperand_ParseFail;
4233 }
Tim Northover4d141442013-05-31 15:58:45 +00004234 int Val = StringSwitch<int>(Tok.getString().lower())
Jim Grosbach0a547702011-07-22 17:44:50 +00004235 .Case("be", 1)
4236 .Case("le", 0)
4237 .Default(-1);
4238 Parser.Lex(); // Eat the token.
4239
4240 if (Val == -1) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004241 Error(S, "'be' or 'le' operand expected");
Jim Grosbach0a547702011-07-22 17:44:50 +00004242 return MatchOperand_ParseFail;
4243 }
Jim Grosbach13760bd2015-05-30 01:25:56 +00004244 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::create(Val,
Jim Grosbach0a547702011-07-22 17:44:50 +00004245 getContext()),
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004246 S, Tok.getEndLoc()));
Jim Grosbach0a547702011-07-22 17:44:50 +00004247 return MatchOperand_Success;
4248}
4249
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004250/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
4251/// instructions. Legal values are:
4252/// lsl #n 'n' in [0,31]
4253/// asr #n 'n' in [1,32]
4254/// n == 32 encoded as n == 0.
David Blaikie960ea3f2014-06-08 16:18:35 +00004255ARMAsmParser::OperandMatchResultTy
4256ARMAsmParser::parseShifterImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004257 MCAsmParser &Parser = getParser();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004258 const AsmToken &Tok = Parser.getTok();
4259 SMLoc S = Tok.getLoc();
4260 if (Tok.isNot(AsmToken::Identifier)) {
4261 Error(S, "shift operator 'asr' or 'lsl' expected");
4262 return MatchOperand_ParseFail;
4263 }
4264 StringRef ShiftName = Tok.getString();
4265 bool isASR;
4266 if (ShiftName == "lsl" || ShiftName == "LSL")
4267 isASR = false;
4268 else if (ShiftName == "asr" || ShiftName == "ASR")
4269 isASR = true;
4270 else {
4271 Error(S, "shift operator 'asr' or 'lsl' expected");
4272 return MatchOperand_ParseFail;
4273 }
4274 Parser.Lex(); // Eat the operator.
4275
4276 // A '#' and a shift amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004277 if (Parser.getTok().isNot(AsmToken::Hash) &&
4278 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004279 Error(Parser.getTok().getLoc(), "'#' expected");
4280 return MatchOperand_ParseFail;
4281 }
4282 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004283 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004284
4285 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004286 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004287 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004288 Error(ExLoc, "malformed shift expression");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004289 return MatchOperand_ParseFail;
4290 }
4291 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4292 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004293 Error(ExLoc, "shift amount must be an immediate");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004294 return MatchOperand_ParseFail;
4295 }
4296
4297 int64_t Val = CE->getValue();
4298 if (isASR) {
4299 // Shift amount must be in [1,32]
4300 if (Val < 1 || Val > 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004301 Error(ExLoc, "'asr' shift amount must be in range [1,32]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004302 return MatchOperand_ParseFail;
4303 }
Owen Andersonf01e2de2011-09-26 21:06:22 +00004304 // asr #32 encoded as asr #0, but is not allowed in Thumb2 mode.
4305 if (isThumb() && Val == 32) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004306 Error(ExLoc, "'asr #32' shift amount not allowed in Thumb mode");
Owen Andersonf01e2de2011-09-26 21:06:22 +00004307 return MatchOperand_ParseFail;
4308 }
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004309 if (Val == 32) Val = 0;
4310 } else {
4311 // Shift amount must be in [1,32]
4312 if (Val < 0 || Val > 31) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004313 Error(ExLoc, "'lsr' shift amount must be in range [0,31]");
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004314 return MatchOperand_ParseFail;
4315 }
4316 }
4317
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004318 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, EndLoc));
Jim Grosbach3a9cbee2011-07-25 22:20:28 +00004319
4320 return MatchOperand_Success;
4321}
4322
Jim Grosbach833b9d32011-07-27 20:15:40 +00004323/// parseRotImm - Parse the shifter immediate operand for SXTB/UXTB family
4324/// of instructions. Legal values are:
4325/// ror #n 'n' in {0, 8, 16, 24}
David Blaikie960ea3f2014-06-08 16:18:35 +00004326ARMAsmParser::OperandMatchResultTy
4327ARMAsmParser::parseRotImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004328 MCAsmParser &Parser = getParser();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004329 const AsmToken &Tok = Parser.getTok();
4330 SMLoc S = Tok.getLoc();
Jim Grosbach82213192011-09-19 20:29:33 +00004331 if (Tok.isNot(AsmToken::Identifier))
4332 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004333 StringRef ShiftName = Tok.getString();
Jim Grosbach82213192011-09-19 20:29:33 +00004334 if (ShiftName != "ror" && ShiftName != "ROR")
4335 return MatchOperand_NoMatch;
Jim Grosbach833b9d32011-07-27 20:15:40 +00004336 Parser.Lex(); // Eat the operator.
4337
4338 // A '#' and a rotate amount.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004339 if (Parser.getTok().isNot(AsmToken::Hash) &&
4340 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach833b9d32011-07-27 20:15:40 +00004341 Error(Parser.getTok().getLoc(), "'#' expected");
4342 return MatchOperand_ParseFail;
4343 }
4344 Parser.Lex(); // Eat hash token.
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004345 SMLoc ExLoc = Parser.getTok().getLoc();
Jim Grosbach833b9d32011-07-27 20:15:40 +00004346
4347 const MCExpr *ShiftAmount;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004348 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004349 if (getParser().parseExpression(ShiftAmount, EndLoc)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004350 Error(ExLoc, "malformed rotate expression");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004351 return MatchOperand_ParseFail;
4352 }
4353 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
4354 if (!CE) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004355 Error(ExLoc, "rotate amount must be an immediate");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004356 return MatchOperand_ParseFail;
4357 }
4358
4359 int64_t Val = CE->getValue();
4360 // Shift amount must be in {0, 8, 16, 24} (0 is undocumented extension)
4361 // normally, zero is represented in asm by omitting the rotate operand
4362 // entirely.
4363 if (Val != 8 && Val != 16 && Val != 24 && Val != 0) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004364 Error(ExLoc, "'ror' rotate amount must be 8, 16, or 24");
Jim Grosbach833b9d32011-07-27 20:15:40 +00004365 return MatchOperand_ParseFail;
4366 }
4367
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004368 Operands.push_back(ARMOperand::CreateRotImm(Val, S, EndLoc));
Jim Grosbach833b9d32011-07-27 20:15:40 +00004369
4370 return MatchOperand_Success;
4371}
4372
David Blaikie960ea3f2014-06-08 16:18:35 +00004373ARMAsmParser::OperandMatchResultTy
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004374ARMAsmParser::parseModImm(OperandVector &Operands) {
4375 MCAsmParser &Parser = getParser();
4376 MCAsmLexer &Lexer = getLexer();
4377 int64_t Imm1, Imm2;
4378
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004379 SMLoc S = Parser.getTok().getLoc();
4380
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004381 // 1) A mod_imm operand can appear in the place of a register name:
4382 // add r0, #mod_imm
4383 // add r0, r0, #mod_imm
4384 // to correctly handle the latter, we bail out as soon as we see an
4385 // identifier.
4386 //
4387 // 2) Similarly, we do not want to parse into complex operands:
4388 // mov r0, #mod_imm
4389 // mov r0, :lower16:(_foo)
4390 if (Parser.getTok().is(AsmToken::Identifier) ||
4391 Parser.getTok().is(AsmToken::Colon))
4392 return MatchOperand_NoMatch;
4393
4394 // Hash (dollar) is optional as per the ARMARM
4395 if (Parser.getTok().is(AsmToken::Hash) ||
4396 Parser.getTok().is(AsmToken::Dollar)) {
4397 // Avoid parsing into complex operands (#:)
4398 if (Lexer.peekTok().is(AsmToken::Colon))
4399 return MatchOperand_NoMatch;
4400
4401 // Eat the hash (dollar)
4402 Parser.Lex();
4403 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004404
4405 SMLoc Sx1, Ex1;
4406 Sx1 = Parser.getTok().getLoc();
4407 const MCExpr *Imm1Exp;
4408 if (getParser().parseExpression(Imm1Exp, Ex1)) {
4409 Error(Sx1, "malformed expression");
4410 return MatchOperand_ParseFail;
4411 }
4412
4413 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Imm1Exp);
4414
4415 if (CE) {
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004416 // Immediate must fit within 32-bits
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004417 Imm1 = CE->getValue();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004418 int Enc = ARM_AM::getSOImmVal(Imm1);
4419 if (Enc != -1 && Parser.getTok().is(AsmToken::EndOfStatement)) {
4420 // We have a match!
4421 Operands.push_back(ARMOperand::CreateModImm((Enc & 0xFF),
4422 (Enc & 0xF00) >> 7,
4423 Sx1, Ex1));
4424 return MatchOperand_Success;
4425 }
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004426
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004427 // We have parsed an immediate which is not for us, fallback to a plain
4428 // immediate. This can happen for instruction aliases. For an example,
4429 // ARMInstrInfo.td defines the alias [mov <-> mvn] which can transform
4430 // a mov (mvn) with a mod_imm_neg/mod_imm_not operand into the opposite
4431 // instruction with a mod_imm operand. The alias is defined such that the
4432 // parser method is shared, that's why we have to do this here.
4433 if (Parser.getTok().is(AsmToken::EndOfStatement)) {
4434 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4435 return MatchOperand_Success;
4436 }
4437 } else {
4438 // Operands like #(l1 - l2) can only be evaluated at a later stage (via an
4439 // MCFixup). Fallback to a plain immediate.
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004440 Operands.push_back(ARMOperand::CreateImm(Imm1Exp, Sx1, Ex1));
4441 return MatchOperand_Success;
4442 }
4443
4444 // From this point onward, we expect the input to be a (#bits, #rot) pair
Asiri Rathnayaked33304b2014-12-04 14:49:07 +00004445 if (Parser.getTok().isNot(AsmToken::Comma)) {
4446 Error(Sx1, "expected modified immediate operand: #[0, 255], #even[0-30]");
4447 return MatchOperand_ParseFail;
4448 }
4449
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004450 if (Imm1 & ~0xFF) {
4451 Error(Sx1, "immediate operand must a number in the range [0, 255]");
4452 return MatchOperand_ParseFail;
4453 }
4454
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004455 // Eat the comma
4456 Parser.Lex();
4457
4458 // Repeat for #rot
4459 SMLoc Sx2, Ex2;
4460 Sx2 = Parser.getTok().getLoc();
4461
Asiri Rathnayake13cef352014-12-04 19:34:59 +00004462 // Eat the optional hash (dollar)
4463 if (Parser.getTok().is(AsmToken::Hash) ||
4464 Parser.getTok().is(AsmToken::Dollar))
4465 Parser.Lex();
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00004466
4467 const MCExpr *Imm2Exp;
4468 if (getParser().parseExpression(Imm2Exp, Ex2)) {
4469 Error(Sx2, "malformed expression");
4470 return MatchOperand_ParseFail;
4471 }
4472
4473 CE = dyn_cast<MCConstantExpr>(Imm2Exp);
4474
4475 if (CE) {
4476 Imm2 = CE->getValue();
4477 if (!(Imm2 & ~0x1E)) {
4478 // We have a match!
4479 Operands.push_back(ARMOperand::CreateModImm(Imm1, Imm2, S, Ex2));
4480 return MatchOperand_Success;
4481 }
4482 Error(Sx2, "immediate operand must an even number in the range [0, 30]");
4483 return MatchOperand_ParseFail;
4484 } else {
4485 Error(Sx2, "constant expression expected");
4486 return MatchOperand_ParseFail;
4487 }
4488}
4489
4490ARMAsmParser::OperandMatchResultTy
David Blaikie960ea3f2014-06-08 16:18:35 +00004491ARMAsmParser::parseBitfield(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004492 MCAsmParser &Parser = getParser();
Jim Grosbach864b6092011-07-28 21:34:26 +00004493 SMLoc S = Parser.getTok().getLoc();
4494 // The bitfield descriptor is really two operands, the LSB and the width.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004495 if (Parser.getTok().isNot(AsmToken::Hash) &&
4496 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004497 Error(Parser.getTok().getLoc(), "'#' expected");
4498 return MatchOperand_ParseFail;
4499 }
4500 Parser.Lex(); // Eat hash token.
4501
4502 const MCExpr *LSBExpr;
4503 SMLoc E = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004504 if (getParser().parseExpression(LSBExpr)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004505 Error(E, "malformed immediate expression");
4506 return MatchOperand_ParseFail;
4507 }
4508 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(LSBExpr);
4509 if (!CE) {
4510 Error(E, "'lsb' operand must be an immediate");
4511 return MatchOperand_ParseFail;
4512 }
4513
4514 int64_t LSB = CE->getValue();
4515 // The LSB must be in the range [0,31]
4516 if (LSB < 0 || LSB > 31) {
4517 Error(E, "'lsb' operand must be in the range [0,31]");
4518 return MatchOperand_ParseFail;
4519 }
4520 E = Parser.getTok().getLoc();
4521
4522 // Expect another immediate operand.
4523 if (Parser.getTok().isNot(AsmToken::Comma)) {
4524 Error(Parser.getTok().getLoc(), "too few operands");
4525 return MatchOperand_ParseFail;
4526 }
4527 Parser.Lex(); // Eat hash token.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004528 if (Parser.getTok().isNot(AsmToken::Hash) &&
4529 Parser.getTok().isNot(AsmToken::Dollar)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004530 Error(Parser.getTok().getLoc(), "'#' expected");
4531 return MatchOperand_ParseFail;
4532 }
4533 Parser.Lex(); // Eat hash token.
4534
4535 const MCExpr *WidthExpr;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004536 SMLoc EndLoc;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004537 if (getParser().parseExpression(WidthExpr, EndLoc)) {
Jim Grosbach864b6092011-07-28 21:34:26 +00004538 Error(E, "malformed immediate expression");
4539 return MatchOperand_ParseFail;
4540 }
4541 CE = dyn_cast<MCConstantExpr>(WidthExpr);
4542 if (!CE) {
4543 Error(E, "'width' operand must be an immediate");
4544 return MatchOperand_ParseFail;
4545 }
4546
4547 int64_t Width = CE->getValue();
4548 // The LSB must be in the range [1,32-lsb]
4549 if (Width < 1 || Width > 32 - LSB) {
4550 Error(E, "'width' operand must be in the range [1,32-lsb]");
4551 return MatchOperand_ParseFail;
4552 }
Jim Grosbach864b6092011-07-28 21:34:26 +00004553
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004554 Operands.push_back(ARMOperand::CreateBitfield(LSB, Width, S, EndLoc));
Jim Grosbach864b6092011-07-28 21:34:26 +00004555
4556 return MatchOperand_Success;
4557}
4558
David Blaikie960ea3f2014-06-08 16:18:35 +00004559ARMAsmParser::OperandMatchResultTy
4560ARMAsmParser::parsePostIdxReg(OperandVector &Operands) {
Jim Grosbachd3595712011-08-03 23:50:40 +00004561 // Check for a post-index addressing register operand. Specifically:
Jim Grosbachc320c852011-08-05 21:28:30 +00004562 // postidx_reg := '+' register {, shift}
4563 // | '-' register {, shift}
4564 // | register {, shift}
Jim Grosbachd3595712011-08-03 23:50:40 +00004565
4566 // This method must return MatchOperand_NoMatch without consuming any tokens
4567 // in the case where there is no match, as other alternatives take other
4568 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004569 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004570 AsmToken Tok = Parser.getTok();
4571 SMLoc S = Tok.getLoc();
4572 bool haveEaten = false;
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004573 bool isAdd = true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004574 if (Tok.is(AsmToken::Plus)) {
4575 Parser.Lex(); // Eat the '+' token.
4576 haveEaten = true;
4577 } else if (Tok.is(AsmToken::Minus)) {
4578 Parser.Lex(); // Eat the '-' token.
Jim Grosbacha70fbfd52011-08-05 16:11:38 +00004579 isAdd = false;
Jim Grosbachd3595712011-08-03 23:50:40 +00004580 haveEaten = true;
4581 }
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004582
4583 SMLoc E = Parser.getTok().getEndLoc();
4584 int Reg = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004585 if (Reg == -1) {
4586 if (!haveEaten)
4587 return MatchOperand_NoMatch;
4588 Error(Parser.getTok().getLoc(), "register expected");
4589 return MatchOperand_ParseFail;
4590 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004591
Jim Grosbachc320c852011-08-05 21:28:30 +00004592 ARM_AM::ShiftOpc ShiftTy = ARM_AM::no_shift;
4593 unsigned ShiftImm = 0;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004594 if (Parser.getTok().is(AsmToken::Comma)) {
4595 Parser.Lex(); // Eat the ','.
4596 if (parseMemRegOffsetShift(ShiftTy, ShiftImm))
4597 return MatchOperand_ParseFail;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004598
4599 // FIXME: Only approximates end...may include intervening whitespace.
4600 E = Parser.getTok().getLoc();
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004601 }
Jim Grosbachc320c852011-08-05 21:28:30 +00004602
4603 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ShiftTy,
4604 ShiftImm, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004605
4606 return MatchOperand_Success;
4607}
4608
David Blaikie960ea3f2014-06-08 16:18:35 +00004609ARMAsmParser::OperandMatchResultTy
4610ARMAsmParser::parseAM3Offset(OperandVector &Operands) {
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004611 // Check for a post-index addressing register operand. Specifically:
4612 // am3offset := '+' register
4613 // | '-' register
4614 // | register
4615 // | # imm
4616 // | # + imm
4617 // | # - imm
4618
4619 // This method must return MatchOperand_NoMatch without consuming any tokens
4620 // in the case where there is no match, as other alternatives take other
4621 // parse methods.
Rafael Espindola961d4692014-11-11 05:18:41 +00004622 MCAsmParser &Parser = getParser();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004623 AsmToken Tok = Parser.getTok();
4624 SMLoc S = Tok.getLoc();
4625
4626 // Do immediates first, as we always parse those if we have a '#'.
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004627 if (Parser.getTok().is(AsmToken::Hash) ||
4628 Parser.getTok().is(AsmToken::Dollar)) {
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004629 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004630 // Explicitly look for a '-', as we need to encode negative zero
4631 // differently.
4632 bool isNegative = Parser.getTok().is(AsmToken::Minus);
4633 const MCExpr *Offset;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004634 SMLoc E;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004635 if (getParser().parseExpression(Offset, E))
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004636 return MatchOperand_ParseFail;
4637 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4638 if (!CE) {
4639 Error(S, "constant expression expected");
4640 return MatchOperand_ParseFail;
4641 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004642 // Negative zero is encoded as the flag value INT32_MIN.
4643 int32_t Val = CE->getValue();
4644 if (isNegative && Val == 0)
4645 Val = INT32_MIN;
4646
4647 Operands.push_back(
Jim Grosbach13760bd2015-05-30 01:25:56 +00004648 ARMOperand::CreateImm(MCConstantExpr::create(Val, getContext()), S, E));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004649
4650 return MatchOperand_Success;
4651 }
4652
4653
4654 bool haveEaten = false;
4655 bool isAdd = true;
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004656 if (Tok.is(AsmToken::Plus)) {
4657 Parser.Lex(); // Eat the '+' token.
4658 haveEaten = true;
4659 } else if (Tok.is(AsmToken::Minus)) {
4660 Parser.Lex(); // Eat the '-' token.
4661 isAdd = false;
4662 haveEaten = true;
4663 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004664
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004665 Tok = Parser.getTok();
4666 int Reg = tryParseRegister();
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004667 if (Reg == -1) {
4668 if (!haveEaten)
4669 return MatchOperand_NoMatch;
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004670 Error(Tok.getLoc(), "register expected");
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004671 return MatchOperand_ParseFail;
4672 }
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004673
4674 Operands.push_back(ARMOperand::CreatePostIdxReg(Reg, isAdd, ARM_AM::no_shift,
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004675 0, S, Tok.getEndLoc()));
Jim Grosbach1d9d5e92011-08-10 21:56:18 +00004676
4677 return MatchOperand_Success;
4678}
4679
Tim Northovereb5e4d52013-07-22 09:06:12 +00004680/// Convert parsed operands to MCInst. Needed here because this instruction
4681/// only has two register operands, but multiplication is commutative so
4682/// assemblers should accept both "mul rD, rN, rD" and "mul rD, rD, rN".
David Blaikie960ea3f2014-06-08 16:18:35 +00004683void ARMAsmParser::cvtThumbMultiply(MCInst &Inst,
4684 const OperandVector &Operands) {
4685 ((ARMOperand &)*Operands[3]).addRegOperands(Inst, 1);
4686 ((ARMOperand &)*Operands[1]).addCCOutOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004687 // If we have a three-operand form, make sure to set Rn to be the operand
4688 // that isn't the same as Rd.
4689 unsigned RegOp = 4;
4690 if (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00004691 ((ARMOperand &)*Operands[4]).getReg() ==
4692 ((ARMOperand &)*Operands[3]).getReg())
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004693 RegOp = 5;
David Blaikie960ea3f2014-06-08 16:18:35 +00004694 ((ARMOperand &)*Operands[RegOp]).addRegOperands(Inst, 1);
Jim Grosbach5a5ce632011-11-10 22:10:12 +00004695 Inst.addOperand(Inst.getOperand(0));
David Blaikie960ea3f2014-06-08 16:18:35 +00004696 ((ARMOperand &)*Operands[2]).addCondCodeOperands(Inst, 2);
Jim Grosbach8e048492011-08-19 22:07:46 +00004697}
Jim Grosbachcd4dd252011-08-10 22:42:16 +00004698
David Blaikie960ea3f2014-06-08 16:18:35 +00004699void ARMAsmParser::cvtThumbBranches(MCInst &Inst,
4700 const OperandVector &Operands) {
Mihai Popaad18d3c2013-08-09 10:38:32 +00004701 int CondOp = -1, ImmOp = -1;
4702 switch(Inst.getOpcode()) {
4703 case ARM::tB:
4704 case ARM::tBcc: CondOp = 1; ImmOp = 2; break;
4705
4706 case ARM::t2B:
4707 case ARM::t2Bcc: CondOp = 1; ImmOp = 3; break;
4708
4709 default: llvm_unreachable("Unexpected instruction in cvtThumbBranches");
4710 }
4711 // first decide whether or not the branch should be conditional
4712 // by looking at it's location relative to an IT block
4713 if(inITBlock()) {
4714 // inside an IT block we cannot have any conditional branches. any
4715 // such instructions needs to be converted to unconditional form
4716 switch(Inst.getOpcode()) {
4717 case ARM::tBcc: Inst.setOpcode(ARM::tB); break;
4718 case ARM::t2Bcc: Inst.setOpcode(ARM::t2B); break;
4719 }
4720 } else {
4721 // outside IT blocks we can only have unconditional branches with AL
4722 // condition code or conditional branches with non-AL condition code
David Blaikie960ea3f2014-06-08 16:18:35 +00004723 unsigned Cond = static_cast<ARMOperand &>(*Operands[CondOp]).getCondCode();
Mihai Popaad18d3c2013-08-09 10:38:32 +00004724 switch(Inst.getOpcode()) {
4725 case ARM::tB:
4726 case ARM::tBcc:
4727 Inst.setOpcode(Cond == ARMCC::AL ? ARM::tB : ARM::tBcc);
4728 break;
4729 case ARM::t2B:
4730 case ARM::t2Bcc:
4731 Inst.setOpcode(Cond == ARMCC::AL ? ARM::t2B : ARM::t2Bcc);
4732 break;
4733 }
4734 }
Saleem Abdulrasool4ab6e732014-02-23 17:45:36 +00004735
Mihai Popaad18d3c2013-08-09 10:38:32 +00004736 // now decide on encoding size based on branch target range
4737 switch(Inst.getOpcode()) {
4738 // classify tB as either t2B or t1B based on range of immediate operand
4739 case ARM::tB: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004740 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004741 if (!op.isSignedOffset<11, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004742 Inst.setOpcode(ARM::t2B);
4743 break;
4744 }
4745 // classify tBcc as either t2Bcc or t1Bcc based on range of immediate operand
4746 case ARM::tBcc: {
David Blaikie960ea3f2014-06-08 16:18:35 +00004747 ARMOperand &op = static_cast<ARMOperand &>(*Operands[ImmOp]);
Bradley Smitha1189102016-01-15 10:26:17 +00004748 if (!op.isSignedOffset<8, 1>() && isThumb() && hasV8MBaseline())
Mihai Popaad18d3c2013-08-09 10:38:32 +00004749 Inst.setOpcode(ARM::t2Bcc);
4750 break;
4751 }
4752 }
David Blaikie960ea3f2014-06-08 16:18:35 +00004753 ((ARMOperand &)*Operands[ImmOp]).addImmOperands(Inst, 1);
4754 ((ARMOperand &)*Operands[CondOp]).addCondCodeOperands(Inst, 2);
Mihai Popaad18d3c2013-08-09 10:38:32 +00004755}
4756
Bill Wendlinge18980a2010-11-06 22:36:58 +00004757/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004758/// or an error. The first token must be a '[' when called.
David Blaikie960ea3f2014-06-08 16:18:35 +00004759bool ARMAsmParser::parseMemory(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004760 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004761 SMLoc S, E;
Sean Callanan936b0d32010-01-19 21:44:56 +00004762 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendling4f4bce02010-11-06 10:48:18 +00004763 "Token is not a Left Bracket");
Sean Callanan7ad0ad02010-04-02 22:27:05 +00004764 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004765 Parser.Lex(); // Eat left bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004766
Sean Callanan936b0d32010-01-19 21:44:56 +00004767 const AsmToken &BaseRegTok = Parser.getTok();
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00004768 int BaseRegNum = tryParseRegister();
Jim Grosbachd3595712011-08-03 23:50:40 +00004769 if (BaseRegNum == -1)
4770 return Error(BaseRegTok.getLoc(), "register expected");
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004771
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004772 // The next token must either be a comma, a colon or a closing bracket.
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004773 const AsmToken &Tok = Parser.getTok();
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004774 if (!Tok.is(AsmToken::Colon) && !Tok.is(AsmToken::Comma) &&
4775 !Tok.is(AsmToken::RBrac))
Jim Grosbachd3595712011-08-03 23:50:40 +00004776 return Error(Tok.getLoc(), "malformed memory operand");
Daniel Dunbar1d5e9542011-01-18 05:34:17 +00004777
Jim Grosbachd3595712011-08-03 23:50:40 +00004778 if (Tok.is(AsmToken::RBrac)) {
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004779 E = Tok.getEndLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00004780 Parser.Lex(); // Eat right bracket token.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004781
Craig Topper062a2ba2014-04-25 05:30:21 +00004782 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
4783 ARM_AM::no_shift, 0, 0, false,
4784 S, E));
Jim Grosbach32ff5582010-11-29 23:18:01 +00004785
Jim Grosbach40700e02011-09-19 18:42:21 +00004786 // If there's a pre-indexing writeback marker, '!', just add it as a token
4787 // operand. It's rather odd, but syntactically valid.
4788 if (Parser.getTok().is(AsmToken::Exclaim)) {
4789 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4790 Parser.Lex(); // Eat the '!'.
4791 }
4792
Jim Grosbachd3595712011-08-03 23:50:40 +00004793 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004794 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004795
Kristof Beyls2efb59a2013-02-14 14:46:12 +00004796 assert((Tok.is(AsmToken::Colon) || Tok.is(AsmToken::Comma)) &&
4797 "Lost colon or comma in memory operand?!");
4798 if (Tok.is(AsmToken::Comma)) {
4799 Parser.Lex(); // Eat the comma.
4800 }
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004801
Jim Grosbacha95ec992011-10-11 17:29:55 +00004802 // If we have a ':', it's an alignment specifier.
4803 if (Parser.getTok().is(AsmToken::Colon)) {
4804 Parser.Lex(); // Eat the ':'.
4805 E = Parser.getTok().getLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00004806 SMLoc AlignmentLoc = Tok.getLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004807
4808 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004809 if (getParser().parseExpression(Expr))
Jim Grosbacha95ec992011-10-11 17:29:55 +00004810 return true;
4811
4812 // The expression has to be a constant. Memory references with relocations
4813 // don't come through here, as they use the <label> forms of the relevant
4814 // instructions.
4815 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4816 if (!CE)
4817 return Error (E, "constant expression expected");
4818
4819 unsigned Align = 0;
4820 switch (CE->getValue()) {
4821 default:
Jim Grosbachcef98cd2011-12-19 18:31:43 +00004822 return Error(E,
4823 "alignment specifier must be 16, 32, 64, 128, or 256 bits");
4824 case 16: Align = 2; break;
4825 case 32: Align = 4; break;
Jim Grosbacha95ec992011-10-11 17:29:55 +00004826 case 64: Align = 8; break;
4827 case 128: Align = 16; break;
4828 case 256: Align = 32; break;
4829 }
4830
4831 // Now we should have the closing ']'
Jim Grosbacha95ec992011-10-11 17:29:55 +00004832 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004833 return Error(Parser.getTok().getLoc(), "']' expected");
4834 E = Parser.getTok().getEndLoc();
Jim Grosbacha95ec992011-10-11 17:29:55 +00004835 Parser.Lex(); // Eat right bracket token.
4836
4837 // Don't worry about range checking the value here. That's handled by
4838 // the is*() predicates.
Craig Topper062a2ba2014-04-25 05:30:21 +00004839 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004840 ARM_AM::no_shift, 0, Align,
Kevin Enderby488f20b2014-04-10 20:18:58 +00004841 false, S, E, AlignmentLoc));
Jim Grosbacha95ec992011-10-11 17:29:55 +00004842
4843 // If there's a pre-indexing writeback marker, '!', just add it as a token
4844 // operand.
4845 if (Parser.getTok().is(AsmToken::Exclaim)) {
4846 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4847 Parser.Lex(); // Eat the '!'.
4848 }
4849
4850 return false;
4851 }
4852
4853 // If we have a '#', it's an immediate offset, else assume it's a register
Jim Grosbach8279c182011-11-15 22:14:41 +00004854 // offset. Be friendly and also accept a plain integer (without a leading
4855 // hash) for gas compatibility.
4856 if (Parser.getTok().is(AsmToken::Hash) ||
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004857 Parser.getTok().is(AsmToken::Dollar) ||
Jim Grosbach8279c182011-11-15 22:14:41 +00004858 Parser.getTok().is(AsmToken::Integer)) {
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004859 if (Parser.getTok().isNot(AsmToken::Integer))
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00004860 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbachd3595712011-08-03 23:50:40 +00004861 E = Parser.getTok().getLoc();
Daniel Dunbarf5164f42011-01-18 05:34:24 +00004862
Owen Anderson967674d2011-08-29 19:36:44 +00004863 bool isNegative = getParser().getTok().is(AsmToken::Minus);
Jim Grosbachd3595712011-08-03 23:50:40 +00004864 const MCExpr *Offset;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004865 if (getParser().parseExpression(Offset))
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004866 return true;
Jim Grosbachd3595712011-08-03 23:50:40 +00004867
4868 // The expression has to be a constant. Memory references with relocations
4869 // don't come through here, as they use the <label> forms of the relevant
4870 // instructions.
4871 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Offset);
4872 if (!CE)
4873 return Error (E, "constant expression expected");
4874
Owen Anderson967674d2011-08-29 19:36:44 +00004875 // If the constant was #-0, represent it as INT32_MIN.
4876 int32_t Val = CE->getValue();
4877 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00004878 CE = MCConstantExpr::create(INT32_MIN, getContext());
Owen Anderson967674d2011-08-29 19:36:44 +00004879
Jim Grosbachd3595712011-08-03 23:50:40 +00004880 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004881 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004882 return Error(Parser.getTok().getLoc(), "']' expected");
4883 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004884 Parser.Lex(); // Eat right bracket token.
4885
4886 // Don't worry about range checking the value here. That's handled by
4887 // the is*() predicates.
4888 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, CE, 0,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004889 ARM_AM::no_shift, 0, 0,
4890 false, S, E));
Jim Grosbachd3595712011-08-03 23:50:40 +00004891
4892 // If there's a pre-indexing writeback marker, '!', just add it as a token
4893 // operand.
4894 if (Parser.getTok().is(AsmToken::Exclaim)) {
4895 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4896 Parser.Lex(); // Eat the '!'.
4897 }
4898
4899 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00004900 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004901
4902 // The register offset is optionally preceded by a '+' or '-'
4903 bool isNegative = false;
4904 if (Parser.getTok().is(AsmToken::Minus)) {
4905 isNegative = true;
4906 Parser.Lex(); // Eat the '-'.
4907 } else if (Parser.getTok().is(AsmToken::Plus)) {
4908 // Nothing to do.
4909 Parser.Lex(); // Eat the '+'.
4910 }
4911
4912 E = Parser.getTok().getLoc();
4913 int OffsetRegNum = tryParseRegister();
4914 if (OffsetRegNum == -1)
4915 return Error(E, "register expected");
4916
4917 // If there's a shift operator, handle it.
4918 ARM_AM::ShiftOpc ShiftType = ARM_AM::no_shift;
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004919 unsigned ShiftImm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00004920 if (Parser.getTok().is(AsmToken::Comma)) {
4921 Parser.Lex(); // Eat the ','.
Jim Grosbach3d0b3a32011-08-05 22:03:36 +00004922 if (parseMemRegOffsetShift(ShiftType, ShiftImm))
Jim Grosbachd3595712011-08-03 23:50:40 +00004923 return true;
4924 }
4925
4926 // Now we should have the closing ']'
Jim Grosbachd3595712011-08-03 23:50:40 +00004927 if (Parser.getTok().isNot(AsmToken::RBrac))
Jordan Rosee8f1eae2013-01-07 19:00:49 +00004928 return Error(Parser.getTok().getLoc(), "']' expected");
4929 E = Parser.getTok().getEndLoc();
Jim Grosbachd3595712011-08-03 23:50:40 +00004930 Parser.Lex(); // Eat right bracket token.
4931
Craig Topper062a2ba2014-04-25 05:30:21 +00004932 Operands.push_back(ARMOperand::CreateMem(BaseRegNum, nullptr, OffsetRegNum,
Jim Grosbacha95ec992011-10-11 17:29:55 +00004933 ShiftType, ShiftImm, 0, isNegative,
Jim Grosbachd3595712011-08-03 23:50:40 +00004934 S, E));
4935
Jim Grosbachc320c852011-08-05 21:28:30 +00004936 // If there's a pre-indexing writeback marker, '!', just add it as a token
4937 // operand.
4938 if (Parser.getTok().is(AsmToken::Exclaim)) {
4939 Operands.push_back(ARMOperand::CreateToken("!",Parser.getTok().getLoc()));
4940 Parser.Lex(); // Eat the '!'.
4941 }
Jim Grosbachd3595712011-08-03 23:50:40 +00004942
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004943 return false;
4944}
4945
Jim Grosbachd3595712011-08-03 23:50:40 +00004946/// parseMemRegOffsetShift - one of these two:
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004947/// ( lsl | lsr | asr | ror ) , # shift_amount
4948/// rrx
Jim Grosbachd3595712011-08-03 23:50:40 +00004949/// return true if it parses a shift otherwise it returns false.
4950bool ARMAsmParser::parseMemRegOffsetShift(ARM_AM::ShiftOpc &St,
4951 unsigned &Amount) {
Rafael Espindola961d4692014-11-11 05:18:41 +00004952 MCAsmParser &Parser = getParser();
Jim Grosbachd3595712011-08-03 23:50:40 +00004953 SMLoc Loc = Parser.getTok().getLoc();
Sean Callanan936b0d32010-01-19 21:44:56 +00004954 const AsmToken &Tok = Parser.getTok();
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004955 if (Tok.isNot(AsmToken::Identifier))
4956 return true;
Benjamin Kramer92d89982010-07-14 22:38:02 +00004957 StringRef ShiftName = Tok.getString();
Jim Grosbach3b559ff2011-12-07 23:40:58 +00004958 if (ShiftName == "lsl" || ShiftName == "LSL" ||
4959 ShiftName == "asl" || ShiftName == "ASL")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004960 St = ARM_AM::lsl;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004961 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004962 St = ARM_AM::lsr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004963 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004964 St = ARM_AM::asr;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004965 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004966 St = ARM_AM::ror;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004967 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson1d2f5ce2011-03-18 22:50:18 +00004968 St = ARM_AM::rrx;
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004969 else
Jim Grosbachd3595712011-08-03 23:50:40 +00004970 return Error(Loc, "illegal shift operator");
Sean Callanana83fd7d2010-01-19 20:27:46 +00004971 Parser.Lex(); // Eat shift type token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004972
Jim Grosbachd3595712011-08-03 23:50:40 +00004973 // rrx stands alone.
4974 Amount = 0;
4975 if (St != ARM_AM::rrx) {
4976 Loc = Parser.getTok().getLoc();
4977 // A '#' and a shift amount.
4978 const AsmToken &HashTok = Parser.getTok();
Jim Grosbachef70e9b2011-12-09 22:25:03 +00004979 if (HashTok.isNot(AsmToken::Hash) &&
4980 HashTok.isNot(AsmToken::Dollar))
Jim Grosbachd3595712011-08-03 23:50:40 +00004981 return Error(HashTok.getLoc(), "'#' expected");
4982 Parser.Lex(); // Eat hash token.
Kevin Enderby8be42bd2009-10-30 22:55:57 +00004983
Jim Grosbachd3595712011-08-03 23:50:40 +00004984 const MCExpr *Expr;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00004985 if (getParser().parseExpression(Expr))
Jim Grosbachd3595712011-08-03 23:50:40 +00004986 return true;
4987 // Range check the immediate.
4988 // lsl, ror: 0 <= imm <= 31
4989 // lsr, asr: 0 <= imm <= 32
4990 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr);
4991 if (!CE)
4992 return Error(Loc, "shift amount must be an immediate");
4993 int64_t Imm = CE->getValue();
4994 if (Imm < 0 ||
4995 ((St == ARM_AM::lsl || St == ARM_AM::ror) && Imm > 31) ||
4996 ((St == ARM_AM::lsr || St == ARM_AM::asr) && Imm > 32))
4997 return Error(Loc, "immediate shift value out of range");
Tim Northover0c97e762012-09-22 11:18:12 +00004998 // If <ShiftTy> #0, turn it into a no_shift.
4999 if (Imm == 0)
5000 St = ARM_AM::lsl;
5001 // For consistency, treat lsr #32 and asr #32 as having immediate value 0.
5002 if (Imm == 32)
5003 Imm = 0;
Jim Grosbachd3595712011-08-03 23:50:40 +00005004 Amount = Imm;
5005 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005006
5007 return false;
5008}
5009
Jim Grosbache7fbce72011-10-03 23:38:36 +00005010/// parseFPImm - A floating point immediate expression operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005011ARMAsmParser::OperandMatchResultTy
5012ARMAsmParser::parseFPImm(OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005013 MCAsmParser &Parser = getParser();
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005014 // Anything that can accept a floating point constant as an operand
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005015 // needs to go through here, as the regular parseExpression is
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005016 // integer only.
5017 //
5018 // This routine still creates a generic Immediate operand, containing
5019 // a bitcast of the 64-bit floating point value. The various operands
5020 // that accept floats can check whether the value is valid for them
5021 // via the standard is*() predicates.
5022
Jim Grosbache7fbce72011-10-03 23:38:36 +00005023 SMLoc S = Parser.getTok().getLoc();
5024
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005025 if (Parser.getTok().isNot(AsmToken::Hash) &&
5026 Parser.getTok().isNot(AsmToken::Dollar))
Jim Grosbache7fbce72011-10-03 23:38:36 +00005027 return MatchOperand_NoMatch;
Jim Grosbach741cd732011-10-17 22:26:03 +00005028
5029 // Disambiguate the VMOV forms that can accept an FP immediate.
5030 // vmov.f32 <sreg>, #imm
5031 // vmov.f64 <dreg>, #imm
5032 // vmov.f32 <dreg>, #imm @ vector f32x2
5033 // vmov.f32 <qreg>, #imm @ vector f32x4
5034 //
5035 // There are also the NEON VMOV instructions which expect an
5036 // integer constant. Make sure we don't try to parse an FPImm
5037 // for these:
5038 // vmov.i{8|16|32|64} <dreg|qreg>, #imm
David Blaikie960ea3f2014-06-08 16:18:35 +00005039 ARMOperand &TyOp = static_cast<ARMOperand &>(*Operands[2]);
5040 bool isVmovf = TyOp.isToken() &&
Oliver Stannard65b85382016-01-25 10:26:26 +00005041 (TyOp.getToken() == ".f32" || TyOp.getToken() == ".f64" ||
5042 TyOp.getToken() == ".f16");
David Blaikie960ea3f2014-06-08 16:18:35 +00005043 ARMOperand &Mnemonic = static_cast<ARMOperand &>(*Operands[0]);
5044 bool isFconst = Mnemonic.isToken() && (Mnemonic.getToken() == "fconstd" ||
5045 Mnemonic.getToken() == "fconsts");
David Peixottoa872e0e2014-01-07 18:19:23 +00005046 if (!(isVmovf || isFconst))
Jim Grosbach741cd732011-10-17 22:26:03 +00005047 return MatchOperand_NoMatch;
5048
Amaury de la Vieuvillebac917f2013-06-10 14:17:15 +00005049 Parser.Lex(); // Eat '#' or '$'.
Jim Grosbache7fbce72011-10-03 23:38:36 +00005050
5051 // Handle negation, as that still comes through as a separate token.
5052 bool isNegative = false;
5053 if (Parser.getTok().is(AsmToken::Minus)) {
5054 isNegative = true;
5055 Parser.Lex();
5056 }
5057 const AsmToken &Tok = Parser.getTok();
Jim Grosbach235c8d22012-01-19 02:47:30 +00005058 SMLoc Loc = Tok.getLoc();
David Peixottoa872e0e2014-01-07 18:19:23 +00005059 if (Tok.is(AsmToken::Real) && isVmovf) {
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005060 APFloat RealVal(APFloat::IEEEsingle, Tok.getString());
Jim Grosbache7fbce72011-10-03 23:38:36 +00005061 uint64_t IntVal = RealVal.bitcastToAPInt().getZExtValue();
5062 // If we had a '-' in front, toggle the sign bit.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005063 IntVal ^= (uint64_t)isNegative << 31;
Jim Grosbache7fbce72011-10-03 23:38:36 +00005064 Parser.Lex(); // Eat the token.
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005065 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005066 MCConstantExpr::create(IntVal, getContext()),
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005067 S, Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005068 return MatchOperand_Success;
5069 }
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005070 // Also handle plain integers. Instructions which allow floating point
5071 // immediates also allow a raw encoded 8-bit value.
David Peixottoa872e0e2014-01-07 18:19:23 +00005072 if (Tok.is(AsmToken::Integer) && isFconst) {
Jim Grosbache7fbce72011-10-03 23:38:36 +00005073 int64_t Val = Tok.getIntVal();
5074 Parser.Lex(); // Eat the token.
5075 if (Val > 255 || Val < 0) {
Jim Grosbach235c8d22012-01-19 02:47:30 +00005076 Error(Loc, "encoded floating point value out of range");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005077 return MatchOperand_ParseFail;
5078 }
David Peixottoa872e0e2014-01-07 18:19:23 +00005079 float RealVal = ARM_AM::getFPImmFloat(Val);
5080 Val = APFloat(RealVal).bitcastToAPInt().getZExtValue();
5081
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005082 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005083 MCConstantExpr::create(Val, getContext()), S,
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005084 Parser.getTok().getLoc()));
Jim Grosbache7fbce72011-10-03 23:38:36 +00005085 return MatchOperand_Success;
5086 }
5087
Jim Grosbach235c8d22012-01-19 02:47:30 +00005088 Error(Loc, "invalid floating point immediate");
Jim Grosbache7fbce72011-10-03 23:38:36 +00005089 return MatchOperand_ParseFail;
5090}
Jim Grosbacha9d36fb2012-01-20 18:09:51 +00005091
Kevin Enderby8be42bd2009-10-30 22:55:57 +00005092/// Parse a arm instruction operand. For now this parses the operand regardless
5093/// of the mnemonic.
David Blaikie960ea3f2014-06-08 16:18:35 +00005094bool ARMAsmParser::parseOperand(OperandVector &Operands, StringRef Mnemonic) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005095 MCAsmParser &Parser = getParser();
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005096 SMLoc S, E;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005097
5098 // Check if the current operand has a custom associated parser, if so, try to
5099 // custom parse the operand, or fallback to the general approach.
Jim Grosbach861e49c2011-02-12 01:34:40 +00005100 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
5101 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005102 return false;
Jim Grosbach861e49c2011-02-12 01:34:40 +00005103 // If there wasn't a custom match, try the generic matcher below. Otherwise,
5104 // there was a match, but an error occurred, in which case, just return that
5105 // the operand parsing failed.
5106 if (ResTy == MatchOperand_ParseFail)
5107 return true;
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +00005108
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005109 switch (getLexer().getKind()) {
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005110 default:
5111 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling2063b842010-11-18 23:43:05 +00005112 return true;
Jim Grosbachbb24c592011-07-13 18:49:30 +00005113 case AsmToken::Identifier: {
Chad Rosierb162a5c2013-03-19 23:44:03 +00005114 // If we've seen a branch mnemonic, the next operand must be a label. This
5115 // is true even if the label is a register name. So "br r1" means branch to
5116 // label "r1".
5117 bool ExpectLabel = Mnemonic == "b" || Mnemonic == "bl";
5118 if (!ExpectLabel) {
5119 if (!tryParseRegisterWithWriteBack(Operands))
5120 return false;
5121 int Res = tryParseShiftRegister(Operands);
5122 if (Res == 0) // success
5123 return false;
5124 else if (Res == -1) // irrecoverable error
5125 return true;
5126 // If this is VMRS, check for the apsr_nzcv operand.
5127 if (Mnemonic == "vmrs" &&
5128 Parser.getTok().getString().equals_lower("apsr_nzcv")) {
5129 S = Parser.getTok().getLoc();
5130 Parser.Lex();
5131 Operands.push_back(ARMOperand::CreateToken("APSR_nzcv", S));
5132 return false;
5133 }
Jim Grosbach4ab23b52011-10-03 21:12:43 +00005134 }
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00005135
5136 // Fall though for the Identifier case that is not a register or a
5137 // special name.
Jim Grosbachbb24c592011-07-13 18:49:30 +00005138 }
Jim Grosbach4e380352011-10-26 21:14:08 +00005139 case AsmToken::LParen: // parenthesized expressions like (_strcmp-4)
Kevin Enderbyb084be92011-01-13 20:32:36 +00005140 case AsmToken::Integer: // things like 1f and 2b as a branch targets
Jim Grosbach5c6b6342011-11-01 22:38:31 +00005141 case AsmToken::String: // quoted label names.
Kevin Enderbyb084be92011-01-13 20:32:36 +00005142 case AsmToken::Dot: { // . as a branch target
Kevin Enderby146dcf22009-10-15 20:48:48 +00005143 // This was not a register so parse other operands that start with an
5144 // identifier (like labels) as expressions and create them as immediates.
5145 const MCExpr *IdVal;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005146 S = Parser.getTok().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005147 if (getParser().parseExpression(IdVal))
Bill Wendling2063b842010-11-18 23:43:05 +00005148 return true;
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005149 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling2063b842010-11-18 23:43:05 +00005150 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
5151 return false;
5152 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005153 case AsmToken::LBrac:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005154 return parseMemory(Operands);
Kevin Enderbya2b99102009-10-09 21:12:28 +00005155 case AsmToken::LCurly:
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005156 return parseRegisterList(Operands);
Jim Grosbachef70e9b2011-12-09 22:25:03 +00005157 case AsmToken::Dollar:
Owen Andersonf02d98d2011-08-29 17:17:09 +00005158 case AsmToken::Hash: {
Kevin Enderby3a80dac2009-10-13 23:33:38 +00005159 // #42 -> immediate.
Sean Callanan7ad0ad02010-04-02 22:27:05 +00005160 S = Parser.getTok().getLoc();
Sean Callanana83fd7d2010-01-19 20:27:46 +00005161 Parser.Lex();
Jim Grosbach003607f2012-04-16 21:18:46 +00005162
5163 if (Parser.getTok().isNot(AsmToken::Colon)) {
5164 bool isNegative = Parser.getTok().is(AsmToken::Minus);
5165 const MCExpr *ImmVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005166 if (getParser().parseExpression(ImmVal))
Jim Grosbach003607f2012-04-16 21:18:46 +00005167 return true;
5168 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ImmVal);
5169 if (CE) {
5170 int32_t Val = CE->getValue();
5171 if (isNegative && Val == 0)
Jim Grosbach13760bd2015-05-30 01:25:56 +00005172 ImmVal = MCConstantExpr::create(INT32_MIN, getContext());
Jim Grosbach003607f2012-04-16 21:18:46 +00005173 }
5174 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5175 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
Jim Grosbach9be2d712013-02-23 00:52:09 +00005176
5177 // There can be a trailing '!' on operands that we want as a separate
Saleem Abdulrasool83e37702013-12-28 03:07:12 +00005178 // '!' Token operand. Handle that here. For example, the compatibility
Jim Grosbach9be2d712013-02-23 00:52:09 +00005179 // alias for 'srsdb sp!, #imm' is 'srsdb #imm!'.
5180 if (Parser.getTok().is(AsmToken::Exclaim)) {
5181 Operands.push_back(ARMOperand::CreateToken(Parser.getTok().getString(),
5182 Parser.getTok().getLoc()));
5183 Parser.Lex(); // Eat exclaim token
5184 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005185 return false;
Owen Andersonf02d98d2011-08-29 17:17:09 +00005186 }
Jim Grosbach003607f2012-04-16 21:18:46 +00005187 // w/ a ':' after the '#', it's just like a plain ':'.
5188 // FALLTHROUGH
Owen Andersonf02d98d2011-08-29 17:17:09 +00005189 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005190 case AsmToken::Colon: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005191 S = Parser.getTok().getLoc();
Jason W Kim1f7bc072011-01-11 23:53:41 +00005192 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng965b3c72011-01-13 07:58:56 +00005193 // FIXME: Check it's an expression prefix,
5194 // e.g. (FOO - :lower16:BAR) isn't legal.
5195 ARMMCExpr::VariantKind RefKind;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005196 if (parsePrefix(RefKind))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005197 return true;
5198
Evan Cheng965b3c72011-01-13 07:58:56 +00005199 const MCExpr *SubExprVal;
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005200 if (getParser().parseExpression(SubExprVal))
Jason W Kim1f7bc072011-01-11 23:53:41 +00005201 return true;
5202
Jim Grosbach13760bd2015-05-30 01:25:56 +00005203 const MCExpr *ExprVal = ARMMCExpr::create(RefKind, SubExprVal,
Jim Grosbach9659ed92012-09-21 00:26:53 +00005204 getContext());
Jason W Kim1f7bc072011-01-11 23:53:41 +00005205 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng965b3c72011-01-13 07:58:56 +00005206 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim1f7bc072011-01-11 23:53:41 +00005207 return false;
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005208 }
David Peixottoe407d092013-12-19 18:12:36 +00005209 case AsmToken::Equal: {
Oliver Stannard9327a752015-11-16 16:25:47 +00005210 S = Parser.getTok().getLoc();
David Peixottoe407d092013-12-19 18:12:36 +00005211 if (Mnemonic != "ldr") // only parse for ldr pseudo (e.g. ldr r0, =val)
Oliver Stannard9327a752015-11-16 16:25:47 +00005212 return Error(S, "unexpected token in operand");
David Peixottoe407d092013-12-19 18:12:36 +00005213
David Peixottoe407d092013-12-19 18:12:36 +00005214 Parser.Lex(); // Eat '='
5215 const MCExpr *SubExprVal;
5216 if (getParser().parseExpression(SubExprVal))
5217 return true;
5218 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
5219
Oliver Stannard9327a752015-11-16 16:25:47 +00005220 const MCExpr *CPLoc =
5221 getTargetStreamer().addConstantPoolEntry(SubExprVal, S);
David Peixottoe407d092013-12-19 18:12:36 +00005222 Operands.push_back(ARMOperand::CreateImm(CPLoc, S, E));
5223 return false;
5224 }
Jason W Kim1f7bc072011-01-11 23:53:41 +00005225 }
5226}
5227
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005228// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng965b3c72011-01-13 07:58:56 +00005229// :lower16: and :upper16:.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005230bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005231 MCAsmParser &Parser = getParser();
Evan Cheng965b3c72011-01-13 07:58:56 +00005232 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005233
Saleem Abdulrasool435f4562014-01-10 04:38:40 +00005234 // consume an optional '#' (GNU compatibility)
5235 if (getLexer().is(AsmToken::Hash))
5236 Parser.Lex();
5237
Jason W Kim1f7bc072011-01-11 23:53:41 +00005238 // :lower16: and :upper16: modifiers
Jason W Kim93229972011-01-13 00:27:00 +00005239 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim1f7bc072011-01-11 23:53:41 +00005240 Parser.Lex(); // Eat ':'
5241
5242 if (getLexer().isNot(AsmToken::Identifier)) {
5243 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
5244 return true;
5245 }
5246
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005247 enum {
5248 COFF = (1 << MCObjectFileInfo::IsCOFF),
5249 ELF = (1 << MCObjectFileInfo::IsELF),
5250 MACHO = (1 << MCObjectFileInfo::IsMachO)
5251 };
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005252 static const struct PrefixEntry {
5253 const char *Spelling;
5254 ARMMCExpr::VariantKind VariantKind;
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005255 uint8_t SupportedFormats;
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005256 } PrefixEntries[] = {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005257 { "lower16", ARMMCExpr::VK_ARM_LO16, COFF | ELF | MACHO },
5258 { "upper16", ARMMCExpr::VK_ARM_HI16, COFF | ELF | MACHO },
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005259 };
5260
Jason W Kim1f7bc072011-01-11 23:53:41 +00005261 StringRef IDVal = Parser.getTok().getIdentifier();
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005262
5263 const auto &Prefix =
5264 std::find_if(std::begin(PrefixEntries), std::end(PrefixEntries),
5265 [&IDVal](const PrefixEntry &PE) {
5266 return PE.Spelling == IDVal;
5267 });
5268 if (Prefix == std::end(PrefixEntries)) {
Jason W Kim1f7bc072011-01-11 23:53:41 +00005269 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
5270 return true;
5271 }
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005272
Rafael Espindoladbaf0492015-08-14 15:48:41 +00005273 uint8_t CurrentFormat;
5274 switch (getContext().getObjectFileInfo()->getObjectFileType()) {
5275 case MCObjectFileInfo::IsMachO:
5276 CurrentFormat = MACHO;
5277 break;
5278 case MCObjectFileInfo::IsELF:
5279 CurrentFormat = ELF;
5280 break;
5281 case MCObjectFileInfo::IsCOFF:
5282 CurrentFormat = COFF;
5283 break;
5284 }
5285
5286 if (~Prefix->SupportedFormats & CurrentFormat) {
5287 Error(Parser.getTok().getLoc(),
5288 "cannot represent relocation in the current file format");
5289 return true;
5290 }
5291
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005292 RefKind = Prefix->VariantKind;
Jason W Kim1f7bc072011-01-11 23:53:41 +00005293 Parser.Lex();
5294
5295 if (getLexer().isNot(AsmToken::Colon)) {
5296 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
5297 return true;
5298 }
5299 Parser.Lex(); // Eat the last ':'
Saleem Abdulrasoolfaa4f072015-01-13 03:22:49 +00005300
Jason W Kim1f7bc072011-01-11 23:53:41 +00005301 return false;
5302}
5303
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005304/// \brief Given a mnemonic, split out possible predication code and carry
5305/// setting letters to form a canonical mnemonic and flags.
5306//
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005307// FIXME: Would be nice to autogen this.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005308// FIXME: This is a bit of a maze of special cases.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005309StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005310 unsigned &PredicationCode,
5311 bool &CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005312 unsigned &ProcessorIMod,
5313 StringRef &ITMask) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005314 PredicationCode = ARMCC::AL;
5315 CarrySetting = false;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005316 ProcessorIMod = 0;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005317
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005318 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005319 //
5320 // FIXME: Would be nice to autogen this.
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005321 if ((Mnemonic == "movs" && isThumb()) ||
5322 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
5323 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
5324 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
5325 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
Richard Barton8d519fe2013-09-05 14:14:19 +00005326 Mnemonic == "vaclt" || Mnemonic == "vacle" || Mnemonic == "hlt" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005327 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
5328 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
Jim Grosbache16acac2011-12-19 19:43:50 +00005329 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal" ||
Joey Gouly2efaa732013-07-06 20:50:18 +00005330 Mnemonic == "fmuls" || Mnemonic == "vmaxnm" || Mnemonic == "vminnm" ||
Joey Gouly0f12aa22013-07-09 11:26:18 +00005331 Mnemonic == "vcvta" || Mnemonic == "vcvtn" || Mnemonic == "vcvtp" ||
5332 Mnemonic == "vcvtm" || Mnemonic == "vrinta" || Mnemonic == "vrintn" ||
Charlie Turner4d88ae22014-12-01 08:33:28 +00005333 Mnemonic == "vrintp" || Mnemonic == "vrintm" || Mnemonic == "hvc" ||
Bradley Smithfed3e4a2016-01-25 11:24:47 +00005334 Mnemonic.startswith("vsel") || Mnemonic == "vins" || Mnemonic == "vmovx" ||
5335 Mnemonic == "bxns" || Mnemonic == "blxns")
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005336 return Mnemonic;
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005337
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005338 // First, split out any predication code. Ignore mnemonics we know aren't
5339 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbach8d114902011-07-20 18:20:31 +00005340 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbach0c398b92011-07-27 21:58:11 +00005341 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls" &&
Jim Grosbach3636be32011-08-22 23:55:58 +00005342 Mnemonic != "umlals" && Mnemonic != "umulls" && Mnemonic != "lsls" &&
Jim Grosbachf6d5d602011-09-01 18:22:13 +00005343 Mnemonic != "sbcs" && Mnemonic != "rscs") {
Jim Grosbacha9a3f0a2011-07-11 17:09:57 +00005344 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
5345 .Case("eq", ARMCC::EQ)
5346 .Case("ne", ARMCC::NE)
5347 .Case("hs", ARMCC::HS)
5348 .Case("cs", ARMCC::HS)
5349 .Case("lo", ARMCC::LO)
5350 .Case("cc", ARMCC::LO)
5351 .Case("mi", ARMCC::MI)
5352 .Case("pl", ARMCC::PL)
5353 .Case("vs", ARMCC::VS)
5354 .Case("vc", ARMCC::VC)
5355 .Case("hi", ARMCC::HI)
5356 .Case("ls", ARMCC::LS)
5357 .Case("ge", ARMCC::GE)
5358 .Case("lt", ARMCC::LT)
5359 .Case("gt", ARMCC::GT)
5360 .Case("le", ARMCC::LE)
5361 .Case("al", ARMCC::AL)
5362 .Default(~0U);
5363 if (CC != ~0U) {
5364 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
5365 PredicationCode = CC;
5366 }
Bill Wendling193961b2010-10-29 23:50:21 +00005367 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005368
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005369 // Next, determine if we have a carry setting bit. We explicitly ignore all
5370 // the instructions we know end in 's'.
5371 if (Mnemonic.endswith("s") &&
Jim Grosbachd3e8e292011-08-17 22:49:09 +00005372 !(Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5cc3b4c2011-07-19 20:10:31 +00005373 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
5374 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
5375 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
Jim Grosbach086d0132011-12-08 00:49:29 +00005376 Mnemonic == "vrsqrts" || Mnemonic == "srs" || Mnemonic == "flds" ||
Jim Grosbach54337b82011-12-10 00:01:02 +00005377 Mnemonic == "fmrs" || Mnemonic == "fsqrts" || Mnemonic == "fsubs" ||
Jim Grosbach92a939a2011-12-19 19:02:41 +00005378 Mnemonic == "fsts" || Mnemonic == "fcpys" || Mnemonic == "fdivs" ||
Jim Grosbachd74560b2012-03-15 20:48:18 +00005379 Mnemonic == "fmuls" || Mnemonic == "fcmps" || Mnemonic == "fcmpzs" ||
David Peixottoa872e0e2014-01-07 18:19:23 +00005380 Mnemonic == "vfms" || Mnemonic == "vfnms" || Mnemonic == "fconsts" ||
Jim Grosbach51726e22011-07-29 20:26:09 +00005381 (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005382 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
5383 CarrySetting = true;
5384 }
5385
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005386 // The "cps" instruction can have a interrupt mode operand which is glued into
5387 // the mnemonic. Check if this is the case, split it and parse the imod op
5388 if (Mnemonic.startswith("cps")) {
5389 // Split out any imod code.
5390 unsigned IMod =
5391 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
5392 .Case("ie", ARM_PROC::IE)
5393 .Case("id", ARM_PROC::ID)
5394 .Default(~0U);
5395 if (IMod != ~0U) {
5396 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
5397 ProcessorIMod = IMod;
5398 }
5399 }
5400
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005401 // The "it" instruction has the condition mask on the end of the mnemonic.
5402 if (Mnemonic.startswith("it")) {
5403 ITMask = Mnemonic.slice(2, Mnemonic.size());
5404 Mnemonic = Mnemonic.slice(0, 2);
5405 }
5406
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005407 return Mnemonic;
5408}
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005409
5410/// \brief Given a canonical mnemonic, determine if the instruction ever allows
5411/// inclusion of carry set or predication code operands.
5412//
5413// FIXME: It would be nice to autogen this.
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005414void ARMAsmParser::getMnemonicAcceptInfo(StringRef Mnemonic, StringRef FullInst,
5415 bool &CanAcceptCarrySet,
5416 bool &CanAcceptPredicationCode) {
5417 CanAcceptCarrySet =
5418 Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
Daniel Dunbar09264122011-01-11 19:06:29 +00005419 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005420 Mnemonic == "add" || Mnemonic == "adc" || Mnemonic == "mul" ||
5421 Mnemonic == "bic" || Mnemonic == "asr" || Mnemonic == "orr" ||
5422 Mnemonic == "mvn" || Mnemonic == "rsb" || Mnemonic == "rsc" ||
5423 Mnemonic == "orn" || Mnemonic == "sbc" || Mnemonic == "eor" ||
5424 Mnemonic == "neg" || Mnemonic == "vfm" || Mnemonic == "vfnm" ||
5425 (!isThumb() &&
5426 (Mnemonic == "smull" || Mnemonic == "mov" || Mnemonic == "mla" ||
5427 Mnemonic == "smlal" || Mnemonic == "umlal" || Mnemonic == "umull"));
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005428
Tim Northover2c45a382013-06-26 16:52:40 +00005429 if (Mnemonic == "bkpt" || Mnemonic == "cbnz" || Mnemonic == "setend" ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005430 Mnemonic == "cps" || Mnemonic == "it" || Mnemonic == "cbz" ||
Saleem Abdulrasool27351f22014-05-14 03:47:39 +00005431 Mnemonic == "trap" || Mnemonic == "hlt" || Mnemonic == "udf" ||
5432 Mnemonic.startswith("crc32") || Mnemonic.startswith("cps") ||
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005433 Mnemonic.startswith("vsel") || Mnemonic == "vmaxnm" ||
5434 Mnemonic == "vminnm" || Mnemonic == "vcvta" || Mnemonic == "vcvtn" ||
5435 Mnemonic == "vcvtp" || Mnemonic == "vcvtm" || Mnemonic == "vrinta" ||
5436 Mnemonic == "vrintn" || Mnemonic == "vrintp" || Mnemonic == "vrintm" ||
Vladimir Sukharev0e0f8d22015-04-16 11:34:25 +00005437 Mnemonic.startswith("aes") || Mnemonic == "hvc" || Mnemonic == "setpan" ||
Amara Emerson33089092013-09-19 11:59:01 +00005438 Mnemonic.startswith("sha1") || Mnemonic.startswith("sha256") ||
Oliver Stannard65b85382016-01-25 10:26:26 +00005439 (FullInst.startswith("vmull") && FullInst.endswith(".p64")) ||
5440 Mnemonic == "vmovx" || Mnemonic == "vins") {
Tim Northover2c45a382013-06-26 16:52:40 +00005441 // These mnemonics are never predicable
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005442 CanAcceptPredicationCode = false;
Tim Northover2c45a382013-06-26 16:52:40 +00005443 } else if (!isThumb()) {
5444 // Some instructions are only predicable in Thumb mode
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005445 CanAcceptPredicationCode =
5446 Mnemonic != "cdp2" && Mnemonic != "clrex" && Mnemonic != "mcr2" &&
Tim Northover2c45a382013-06-26 16:52:40 +00005447 Mnemonic != "mcrr2" && Mnemonic != "mrc2" && Mnemonic != "mrrc2" &&
5448 Mnemonic != "dmb" && Mnemonic != "dsb" && Mnemonic != "isb" &&
5449 Mnemonic != "pld" && Mnemonic != "pli" && Mnemonic != "pldw" &&
Alexander Kornienkofb37cfa2015-04-14 15:32:58 +00005450 Mnemonic != "ldc2" && Mnemonic != "ldc2l" && Mnemonic != "stc2" &&
5451 Mnemonic != "stc2l" && !Mnemonic.startswith("rfe") &&
5452 !Mnemonic.startswith("srs");
Tim Northover2c45a382013-06-26 16:52:40 +00005453 } else if (isThumbOne()) {
Tim Northoverf86d1f02013-10-07 11:10:47 +00005454 if (hasV6MOps())
5455 CanAcceptPredicationCode = Mnemonic != "movs";
5456 else
5457 CanAcceptPredicationCode = Mnemonic != "nop" && Mnemonic != "movs";
Jim Grosbach6c45b752011-09-16 16:39:25 +00005458 } else
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005459 CanAcceptPredicationCode = true;
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005460}
5461
Scott Douglass47a3fce2015-07-09 14:13:41 +00005462// \brief Some Thumb instructions have two operand forms that are not
Scott Douglass8c7803f2015-07-09 14:13:34 +00005463// available as three operand, convert to two operand form if possible.
5464//
5465// FIXME: We would really like to be able to tablegen'erate this.
5466void ARMAsmParser::tryConvertingToTwoOperandForm(StringRef Mnemonic,
5467 bool CarrySetting,
5468 OperandVector &Operands) {
Scott Douglass47a3fce2015-07-09 14:13:41 +00005469 if (Operands.size() != 6)
Scott Douglass8c7803f2015-07-09 14:13:34 +00005470 return;
5471
Scott Douglass039f7682015-07-13 15:31:33 +00005472 const auto &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5473 auto &Op4 = static_cast<ARMOperand &>(*Operands[4]);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005474 if (!Op3.isReg() || !Op4.isReg())
5475 return;
5476
Scott Douglass039f7682015-07-13 15:31:33 +00005477 auto Op3Reg = Op3.getReg();
5478 auto Op4Reg = Op4.getReg();
5479
Scott Douglass47a3fce2015-07-09 14:13:41 +00005480 // For most Thumb2 cases we just generate the 3 operand form and reduce
Scott Douglassd9d8d262015-07-13 15:31:40 +00005481 // it in processInstruction(), but the 3 operand form of ADD (t2ADDrr)
5482 // won't accept SP or PC so we do the transformation here taking care
5483 // with immediate range in the 'add sp, sp #imm' case.
Scott Douglass039f7682015-07-13 15:31:33 +00005484 auto &Op5 = static_cast<ARMOperand &>(*Operands[5]);
Scott Douglass47a3fce2015-07-09 14:13:41 +00005485 if (isThumbTwo()) {
Scott Douglassd9d8d262015-07-13 15:31:40 +00005486 if (Mnemonic != "add")
5487 return;
5488 bool TryTransform = Op3Reg == ARM::PC || Op4Reg == ARM::PC ||
5489 (Op5.isReg() && Op5.getReg() == ARM::PC);
5490 if (!TryTransform) {
5491 TryTransform = (Op3Reg == ARM::SP || Op4Reg == ARM::SP ||
5492 (Op5.isReg() && Op5.getReg() == ARM::SP)) &&
5493 !(Op3Reg == ARM::SP && Op4Reg == ARM::SP &&
5494 Op5.isImm() && !Op5.isImm0_508s4());
5495 }
5496 if (!TryTransform)
Scott Douglass47a3fce2015-07-09 14:13:41 +00005497 return;
5498 } else if (!isThumbOne())
5499 return;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005500
5501 if (!(Mnemonic == "add" || Mnemonic == "sub" || Mnemonic == "and" ||
5502 Mnemonic == "eor" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
5503 Mnemonic == "asr" || Mnemonic == "adc" || Mnemonic == "sbc" ||
5504 Mnemonic == "ror" || Mnemonic == "orr" || Mnemonic == "bic"))
5505 return;
5506
5507 // If first 2 operands of a 3 operand instruction are the same
5508 // then transform to 2 operand version of the same instruction
5509 // e.g. 'adds r0, r0, #1' transforms to 'adds r0, #1'
Scott Douglass039f7682015-07-13 15:31:33 +00005510 bool Transform = Op3Reg == Op4Reg;
Scott Douglass8143bc22015-07-09 14:13:55 +00005511
5512 // For communtative operations, we might be able to transform if we swap
5513 // Op4 and Op5. The 'ADD Rdm, SP, Rdm' form is already handled specially
5514 // as tADDrsp.
5515 const ARMOperand *LastOp = &Op5;
5516 bool Swap = false;
Scott Douglass039f7682015-07-13 15:31:33 +00005517 if (!Transform && Op5.isReg() && Op3Reg == Op5.getReg() &&
5518 ((Mnemonic == "add" && Op4Reg != ARM::SP) ||
Scott Douglass8143bc22015-07-09 14:13:55 +00005519 Mnemonic == "and" || Mnemonic == "eor" ||
5520 Mnemonic == "adc" || Mnemonic == "orr")) {
5521 Swap = true;
5522 LastOp = &Op4;
5523 Transform = true;
5524 }
5525
Scott Douglass8c7803f2015-07-09 14:13:34 +00005526 // If both registers are the same then remove one of them from
5527 // the operand list, with certain exceptions.
5528 if (Transform) {
5529 // Don't transform 'adds Rd, Rd, Rm' or 'sub{s} Rd, Rd, Rm' because the
5530 // 2 operand forms don't exist.
5531 if (((Mnemonic == "add" && CarrySetting) || Mnemonic == "sub") &&
Scott Douglass8143bc22015-07-09 14:13:55 +00005532 LastOp->isReg())
Scott Douglass8c7803f2015-07-09 14:13:34 +00005533 Transform = false;
Scott Douglass2740a632015-07-09 14:13:48 +00005534
5535 // Don't transform 'add/sub{s} Rd, Rd, #imm' if the immediate fits into
5536 // 3-bits because the ARMARM says not to.
Scott Douglass8143bc22015-07-09 14:13:55 +00005537 if ((Mnemonic == "add" || Mnemonic == "sub") && LastOp->isImm0_7())
Scott Douglass2740a632015-07-09 14:13:48 +00005538 Transform = false;
Scott Douglass8c7803f2015-07-09 14:13:34 +00005539 }
5540
Scott Douglass8143bc22015-07-09 14:13:55 +00005541 if (Transform) {
5542 if (Swap)
5543 std::swap(Op4, Op5);
Scott Douglass8c7803f2015-07-09 14:13:34 +00005544 Operands.erase(Operands.begin() + 3);
Scott Douglass8143bc22015-07-09 14:13:55 +00005545 }
Scott Douglass8c7803f2015-07-09 14:13:34 +00005546}
5547
Jim Grosbach7283da92011-08-16 21:12:37 +00005548bool ARMAsmParser::shouldOmitCCOutOperand(StringRef Mnemonic,
David Blaikie960ea3f2014-06-08 16:18:35 +00005549 OperandVector &Operands) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005550 // FIXME: This is all horribly hacky. We really need a better way to deal
5551 // with optional operands like this in the matcher table.
Jim Grosbach7283da92011-08-16 21:12:37 +00005552
5553 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
5554 // another does not. Specifically, the MOVW instruction does not. So we
5555 // special case it here and remove the defaulted (non-setting) cc_out
5556 // operand if that's the instruction we're trying to match.
5557 //
5558 // We do this as post-processing of the explicit operands rather than just
5559 // conditionally adding the cc_out in the first place because we need
5560 // to check the type of the parsed immediate operand.
Owen Andersond7791b92011-09-14 22:46:14 +00005561 if (Mnemonic == "mov" && Operands.size() > 4 && !isThumb() &&
Asiri Rathnayake52376ac2015-01-06 15:55:09 +00005562 !static_cast<ARMOperand &>(*Operands[4]).isModImm() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005563 static_cast<ARMOperand &>(*Operands[4]).isImm0_65535Expr() &&
5564 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach7283da92011-08-16 21:12:37 +00005565 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005566
5567 // Register-register 'add' for thumb does not have a cc_out operand
5568 // when there are only two register operands.
5569 if (isThumb() && Mnemonic == "add" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005570 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5571 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5572 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0)
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005573 return true;
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005574 // Register-register 'add' for thumb does not have a cc_out operand
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005575 // when it's an ADD Rdm, SP, {Rdm|#imm0_255} instruction. We do
5576 // have to check the immediate range here since Thumb2 has a variant
5577 // that can handle a different range and has a cc_out operand.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005578 if (((isThumb() && Mnemonic == "add") ||
5579 (isThumbTwo() && Mnemonic == "sub")) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005580 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5581 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5582 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::SP &&
5583 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5584 ((Mnemonic == "add" && static_cast<ARMOperand &>(*Operands[5]).isReg()) ||
5585 static_cast<ARMOperand &>(*Operands[5]).isImm0_1020s4()))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005586 return true;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005587 // For Thumb2, add/sub immediate does not have a cc_out operand for the
5588 // imm0_4095 variant. That's the least-preferred variant when
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005589 // selecting via the generic "add" mnemonic, so to know that we
5590 // should remove the cc_out operand, we have to explicitly check that
5591 // it's not one of the other variants. Ugh.
Jim Grosbachd0c435c2011-09-16 22:58:42 +00005592 if (isThumbTwo() && (Mnemonic == "add" || Mnemonic == "sub") &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005593 Operands.size() == 6 && static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5594 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5595 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005596 // Nest conditions rather than one big 'if' statement for readability.
5597 //
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005598 // If both registers are low, we're in an IT block, and the immediate is
5599 // in range, we should use encoding T1 instead, which has a cc_out.
5600 if (inITBlock() &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005601 isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) &&
5602 isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) &&
5603 static_cast<ARMOperand &>(*Operands[5]).isImm0_7())
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005604 return false;
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005605 // Check against T3. If the second register is the PC, this is an
5606 // alternate form of ADR, which uses encoding T4, so check for that too.
David Blaikie960ea3f2014-06-08 16:18:35 +00005607 if (static_cast<ARMOperand &>(*Operands[4]).getReg() != ARM::PC &&
5608 static_cast<ARMOperand &>(*Operands[5]).isT2SOImm())
Tilmann Schelleref5666f2013-07-03 20:38:01 +00005609 return false;
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005610
5611 // Otherwise, we use encoding T4, which does not have a cc_out
5612 // operand.
5613 return true;
5614 }
5615
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005616 // The thumb2 multiply instruction doesn't have a CCOut register, so
5617 // if we have a "mul" mnemonic in Thumb mode, check if we'll be able to
5618 // use the 16-bit encoding or not.
5619 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005620 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5621 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5622 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
5623 static_cast<ARMOperand &>(*Operands[5]).isReg() &&
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005624 // If the registers aren't low regs, the destination reg isn't the
5625 // same as one of the source regs, or the cc_out operand is zero
5626 // outside of an IT block, we have to use the 32-bit encoding, so
5627 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005628 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5629 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
5630 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[5]).getReg()) ||
5631 !inITBlock() || (static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5632 static_cast<ARMOperand &>(*Operands[5]).getReg() &&
5633 static_cast<ARMOperand &>(*Operands[3]).getReg() !=
5634 static_cast<ARMOperand &>(*Operands[4]).getReg())))
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005635 return true;
5636
Jim Grosbachefa7e952011-11-15 19:55:16 +00005637 // Also check the 'mul' syntax variant that doesn't specify an explicit
5638 // destination register.
5639 if (isThumbTwo() && Mnemonic == "mul" && Operands.size() == 5 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005640 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5641 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5642 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
Jim Grosbachefa7e952011-11-15 19:55:16 +00005643 // If the registers aren't low regs or the cc_out operand is zero
5644 // outside of an IT block, we have to use the 32-bit encoding, so
5645 // remove the cc_out operand.
David Blaikie960ea3f2014-06-08 16:18:35 +00005646 (!isARMLowRegister(static_cast<ARMOperand &>(*Operands[3]).getReg()) ||
5647 !isARMLowRegister(static_cast<ARMOperand &>(*Operands[4]).getReg()) ||
Jim Grosbachefa7e952011-11-15 19:55:16 +00005648 !inITBlock()))
5649 return true;
5650
Jim Grosbach9c8b9932011-09-14 21:00:40 +00005651
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005652
Jim Grosbach4b701af2011-08-24 21:42:27 +00005653 // Register-register 'add/sub' for thumb does not have a cc_out operand
5654 // when it's an ADD/SUB SP, #imm. Be lenient on count since there's also
5655 // the "add/sub SP, SP, #imm" version. If the follow-up operands aren't
5656 // right, this will result in better diagnostics (which operand is off)
5657 // anyway.
5658 if (isThumb() && (Mnemonic == "add" || Mnemonic == "sub") &&
5659 (Operands.size() == 5 || Operands.size() == 6) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005660 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
5661 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::SP &&
5662 static_cast<ARMOperand &>(*Operands[1]).getReg() == 0 &&
5663 (static_cast<ARMOperand &>(*Operands[4]).isImm() ||
Jim Grosbachdf5a2442012-04-10 17:31:55 +00005664 (Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005665 static_cast<ARMOperand &>(*Operands[5]).isImm())))
Jim Grosbach0a0b3072011-08-24 21:22:15 +00005666 return true;
Jim Grosbach58ffdcc2011-08-16 21:34:08 +00005667
Jim Grosbach7283da92011-08-16 21:12:37 +00005668 return false;
5669}
5670
David Blaikie960ea3f2014-06-08 16:18:35 +00005671bool ARMAsmParser::shouldOmitPredicateOperand(StringRef Mnemonic,
5672 OperandVector &Operands) {
Joey Goulye8602552013-07-19 16:34:16 +00005673 // VRINT{Z, R, X} have a predicate operand in VFP, but not in NEON
5674 unsigned RegIdx = 3;
5675 if ((Mnemonic == "vrintz" || Mnemonic == "vrintx" || Mnemonic == "vrintr") &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005676 (static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f32" ||
5677 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".f16")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005678 if (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
Oliver Stannard2de8c162015-12-16 12:37:39 +00005679 (static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f32" ||
5680 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".f16"))
Joey Goulye8602552013-07-19 16:34:16 +00005681 RegIdx = 4;
5682
David Blaikie960ea3f2014-06-08 16:18:35 +00005683 if (static_cast<ARMOperand &>(*Operands[RegIdx]).isReg() &&
5684 (ARMMCRegisterClasses[ARM::DPRRegClassID].contains(
5685 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg()) ||
5686 ARMMCRegisterClasses[ARM::QPRRegClassID].contains(
5687 static_cast<ARMOperand &>(*Operands[RegIdx]).getReg())))
Joey Goulye8602552013-07-19 16:34:16 +00005688 return true;
5689 }
Joey Goulyf520d5e2013-07-19 16:45:16 +00005690 return false;
Joey Goulye8602552013-07-19 16:34:16 +00005691}
5692
Jim Grosbach12952fe2011-11-11 23:08:10 +00005693static bool isDataTypeToken(StringRef Tok) {
5694 return Tok == ".8" || Tok == ".16" || Tok == ".32" || Tok == ".64" ||
5695 Tok == ".i8" || Tok == ".i16" || Tok == ".i32" || Tok == ".i64" ||
5696 Tok == ".u8" || Tok == ".u16" || Tok == ".u32" || Tok == ".u64" ||
5697 Tok == ".s8" || Tok == ".s16" || Tok == ".s32" || Tok == ".s64" ||
5698 Tok == ".p8" || Tok == ".p16" || Tok == ".f32" || Tok == ".f64" ||
5699 Tok == ".f" || Tok == ".d";
5700}
5701
5702// FIXME: This bit should probably be handled via an explicit match class
5703// in the .td files that matches the suffix instead of having it be
5704// a literal string token the way it is now.
5705static bool doesIgnoreDataTypeSuffix(StringRef Mnemonic, StringRef DT) {
5706 return Mnemonic.startswith("vldm") || Mnemonic.startswith("vstm");
5707}
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005708static void applyMnemonicAliases(StringRef &Mnemonic, uint64_t Features,
Chad Rosier9f7a2212013-04-18 22:35:36 +00005709 unsigned VariantID);
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005710
5711static bool RequiresVFPRegListValidation(StringRef Inst,
5712 bool &AcceptSinglePrecisionOnly,
5713 bool &AcceptDoublePrecisionOnly) {
5714 if (Inst.size() < 7)
5715 return false;
5716
5717 if (Inst.startswith("fldm") || Inst.startswith("fstm")) {
5718 StringRef AddressingMode = Inst.substr(4, 2);
5719 if (AddressingMode == "ia" || AddressingMode == "db" ||
5720 AddressingMode == "ea" || AddressingMode == "fd") {
5721 AcceptSinglePrecisionOnly = Inst[6] == 's';
5722 AcceptDoublePrecisionOnly = Inst[6] == 'd' || Inst[6] == 'x';
5723 return true;
5724 }
5725 }
5726
5727 return false;
5728}
5729
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005730/// Parse an arm instruction mnemonic followed by its operands.
Chad Rosierf0e87202012-10-25 20:41:34 +00005731bool ARMAsmParser::ParseInstruction(ParseInstructionInfo &Info, StringRef Name,
David Blaikie960ea3f2014-06-08 16:18:35 +00005732 SMLoc NameLoc, OperandVector &Operands) {
Rafael Espindola961d4692014-11-11 05:18:41 +00005733 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005734 // FIXME: Can this be done via tablegen in some fashion?
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005735 bool RequireVFPRegisterListCheck;
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005736 bool AcceptSinglePrecisionOnly;
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005737 bool AcceptDoublePrecisionOnly;
5738 RequireVFPRegisterListCheck =
5739 RequiresVFPRegListValidation(Name, AcceptSinglePrecisionOnly,
5740 AcceptDoublePrecisionOnly);
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005741
Jim Grosbach8be2f652011-12-09 23:34:09 +00005742 // Apply mnemonic aliases before doing anything else, as the destination
Saleem Abdulrasoola1937cb2013-12-29 17:58:31 +00005743 // mnemonic may include suffices and we want to handle them normally.
Jim Grosbach8be2f652011-12-09 23:34:09 +00005744 // The generic tblgen'erated code does this later, at the start of
5745 // MatchInstructionImpl(), but that's too late for aliases that include
5746 // any sort of suffix.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00005747 uint64_t AvailableFeatures = getAvailableFeatures();
Chad Rosier9f7a2212013-04-18 22:35:36 +00005748 unsigned AssemblerDialect = getParser().getAssemblerDialect();
5749 applyMnemonicAliases(Name, AvailableFeatures, AssemblerDialect);
Jim Grosbach8be2f652011-12-09 23:34:09 +00005750
Jim Grosbachab5830e2011-12-14 02:16:11 +00005751 // First check for the ARM-specific .req directive.
5752 if (Parser.getTok().is(AsmToken::Identifier) &&
5753 Parser.getTok().getIdentifier() == ".req") {
5754 parseDirectiveReq(Name, NameLoc);
5755 // We always return 'error' for this, as we're done with this
5756 // statement and don't need to match the 'instruction."
5757 return true;
5758 }
5759
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005760 // Create the leading tokens for the mnemonic, split by '.' characters.
5761 size_t Start = 0, Next = Name.find('.');
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005762 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005763
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005764 // Split out the predication code and carry setting flag from the mnemonic.
5765 unsigned PredicationCode;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005766 unsigned ProcessorIMod;
Daniel Dunbar9d944b32011-01-11 15:59:50 +00005767 bool CarrySetting;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005768 StringRef ITMask;
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005769 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005770 ProcessorIMod, ITMask);
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005771
Jim Grosbach1c171b12011-08-25 17:23:55 +00005772 // In Thumb1, only the branch (B) instruction can be predicated.
5773 if (isThumbOne() && PredicationCode != ARMCC::AL && Mnemonic != "b") {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005774 Parser.eatToEndOfStatement();
Jim Grosbach1c171b12011-08-25 17:23:55 +00005775 return Error(NameLoc, "conditional execution not supported in Thumb1");
5776 }
5777
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005778 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
5779
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005780 // Handle the IT instruction ITMask. Convert it to a bitmask. This
5781 // is the mask as it will be for the IT encoding if the conditional
5782 // encoding has a '1' as it's bit0 (i.e. 't' ==> '1'). In the case
5783 // where the conditional bit0 is zero, the instruction post-processing
5784 // will adjust the mask accordingly.
5785 if (Mnemonic == "it") {
Jim Grosbached16ec42011-08-29 22:24:09 +00005786 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + 2);
5787 if (ITMask.size() > 3) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005788 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005789 return Error(Loc, "too many conditions on IT instruction");
5790 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005791 unsigned Mask = 8;
5792 for (unsigned i = ITMask.size(); i != 0; --i) {
5793 char pos = ITMask[i - 1];
5794 if (pos != 't' && pos != 'e') {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005795 Parser.eatToEndOfStatement();
Jim Grosbached16ec42011-08-29 22:24:09 +00005796 return Error(Loc, "illegal IT block condition mask '" + ITMask + "'");
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005797 }
5798 Mask >>= 1;
5799 if (ITMask[i - 1] == 't')
5800 Mask |= 8;
5801 }
Jim Grosbached16ec42011-08-29 22:24:09 +00005802 Operands.push_back(ARMOperand::CreateITMask(Mask, Loc));
Jim Grosbach3d1eac82011-08-26 21:43:41 +00005803 }
5804
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005805 // FIXME: This is all a pretty gross hack. We should automatically handle
5806 // optional operands like this via tblgen.
Bill Wendling219dabd2010-11-21 10:56:05 +00005807
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005808 // Next, add the CCOut and ConditionCode operands, if needed.
5809 //
5810 // For mnemonics which can ever incorporate a carry setting bit or predication
5811 // code, our matching model involves us always generating CCOut and
5812 // ConditionCode operands to match the mnemonic "as written" and then we let
5813 // the matcher deal with finding the right instruction or generating an
5814 // appropriate error.
5815 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Amara Emerson33089092013-09-19 11:59:01 +00005816 getMnemonicAcceptInfo(Mnemonic, Name, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005817
Jim Grosbach03a8a162011-07-14 22:04:21 +00005818 // If we had a carry-set on an instruction that can't do that, issue an
5819 // error.
5820 if (!CanAcceptCarrySet && CarrySetting) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005821 Parser.eatToEndOfStatement();
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005822 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach03a8a162011-07-14 22:04:21 +00005823 "' can not set flags, but 's' suffix specified");
5824 }
Jim Grosbach0a547702011-07-22 17:44:50 +00005825 // If we had a predication code on an instruction that can't do that, issue an
5826 // error.
5827 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005828 Parser.eatToEndOfStatement();
Jim Grosbach0a547702011-07-22 17:44:50 +00005829 return Error(NameLoc, "instruction '" + Mnemonic +
5830 "' is not predicable, but condition code specified");
5831 }
Jim Grosbach03a8a162011-07-14 22:04:21 +00005832
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005833 // Add the carry setting operand, if necessary.
Jim Grosbached16ec42011-08-29 22:24:09 +00005834 if (CanAcceptCarrySet) {
5835 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size());
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005836 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
Jim Grosbached16ec42011-08-29 22:24:09 +00005837 Loc));
5838 }
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005839
5840 // Add the predication code operand, if necessary.
5841 if (CanAcceptPredicationCode) {
Jim Grosbached16ec42011-08-29 22:24:09 +00005842 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Mnemonic.size() +
5843 CarrySetting);
Daniel Dunbar5a384c82011-01-11 15:59:53 +00005844 Operands.push_back(ARMOperand::CreateCondCode(
Jim Grosbached16ec42011-08-29 22:24:09 +00005845 ARMCC::CondCodes(PredicationCode), Loc));
Daniel Dunbar876bb0182011-01-10 12:24:52 +00005846 }
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005847
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005848 // Add the processor imod operand, if necessary.
5849 if (ProcessorIMod) {
5850 Operands.push_back(ARMOperand::CreateImm(
Jim Grosbach13760bd2015-05-30 01:25:56 +00005851 MCConstantExpr::create(ProcessorIMod, getContext()),
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005852 NameLoc, NameLoc));
Oliver Stannard1ae8b472014-09-24 14:20:01 +00005853 } else if (Mnemonic == "cps" && isMClass()) {
5854 return Error(NameLoc, "instruction 'cps' requires effect for M-class");
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005855 }
5856
Daniel Dunbar188b47b2010-08-11 06:37:20 +00005857 // Add the remaining tokens in the mnemonic.
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005858 while (Next != StringRef::npos) {
5859 Start = Next;
5860 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00005861 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005862
Jim Grosbach12952fe2011-11-11 23:08:10 +00005863 // Some NEON instructions have an optional datatype suffix that is
5864 // completely ignored. Check for that.
5865 if (isDataTypeToken(ExtraToken) &&
5866 doesIgnoreDataTypeSuffix(Mnemonic, ExtraToken))
5867 continue;
5868
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005869 // For for ARM mode generate an error if the .n qualifier is used.
5870 if (ExtraToken == ".n" && !isThumb()) {
5871 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
Saleem Abdulrasoolbdae4b82014-01-12 05:25:44 +00005872 Parser.eatToEndOfStatement();
Kevin Enderbyc5d09352013-06-18 20:19:24 +00005873 return Error(Loc, "instruction with .n (narrow) qualifier not allowed in "
5874 "arm mode");
5875 }
5876
5877 // The .n qualifier is always discarded as that is what the tables
5878 // and matcher expect. In ARM mode the .w qualifier has no effect,
5879 // so discard it to avoid errors that can be caused by the matcher.
5880 if (ExtraToken != ".n" && (isThumb() || ExtraToken != ".w")) {
Jim Grosbach39c6e1d2011-09-07 16:06:04 +00005881 SMLoc Loc = SMLoc::getFromPointer(NameLoc.getPointer() + Start);
5882 Operands.push_back(ARMOperand::CreateToken(ExtraToken, Loc));
5883 }
Daniel Dunbar75d26be2010-08-11 06:37:16 +00005884 }
5885
5886 // Read the remaining operands.
5887 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005888 // Read the first operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005889 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005890 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005891 return true;
5892 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005893
5894 while (getLexer().is(AsmToken::Comma)) {
Sean Callanana83fd7d2010-01-19 20:27:46 +00005895 Parser.Lex(); // Eat the comma.
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005896
5897 // Parse and remember the operand.
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00005898 if (parseOperand(Operands, Mnemonic)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005899 Parser.eatToEndOfStatement();
Chris Lattnera2a9d162010-09-11 16:18:25 +00005900 return true;
5901 }
Kevin Enderbyfebe39b2009-10-06 22:26:42 +00005902 }
5903 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00005904
Chris Lattnera2a9d162010-09-11 16:18:25 +00005905 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005906 SMLoc Loc = getLexer().getLoc();
Jim Grosbachd2037eb2013-02-20 22:21:35 +00005907 Parser.eatToEndOfStatement();
Jim Grosbachb8d9f512011-10-07 18:27:04 +00005908 return Error(Loc, "unexpected token in argument list");
Chris Lattnera2a9d162010-09-11 16:18:25 +00005909 }
Bill Wendlingee7f1f92010-11-06 21:42:12 +00005910
Chris Lattner91689c12010-09-08 05:10:46 +00005911 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005912
Saleem Abdulrasoole3a9dc12013-12-30 18:38:01 +00005913 if (RequireVFPRegisterListCheck) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005914 ARMOperand &Op = static_cast<ARMOperand &>(*Operands.back());
5915 if (AcceptSinglePrecisionOnly && !Op.isSPRRegList())
5916 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005917 "VFP/Neon single precision register expected");
David Blaikie960ea3f2014-06-08 16:18:35 +00005918 if (AcceptDoublePrecisionOnly && !Op.isDPRRegList())
5919 return Error(Op.getStartLoc(),
Saleem Abdulrasoolaca443c2013-12-29 18:53:16 +00005920 "VFP/Neon double precision register expected");
Saleem Abdulrasool4da9c6e2013-12-29 17:58:35 +00005921 }
5922
Scott Douglass8c7803f2015-07-09 14:13:34 +00005923 tryConvertingToTwoOperandForm(Mnemonic, CarrySetting, Operands);
5924
Jim Grosbach7283da92011-08-16 21:12:37 +00005925 // Some instructions, mostly Thumb, have forms for the same mnemonic that
5926 // do and don't have a cc_out optional-def operand. With some spot-checks
5927 // of the operand list, we can figure out which variant we're trying to
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005928 // parse and adjust accordingly before actually matching. We shouldn't ever
Eric Christopher572e03a2015-06-19 01:53:21 +00005929 // try to remove a cc_out operand that was explicitly set on the
Jim Grosbach1d3c1372011-09-01 00:28:52 +00005930 // mnemonic, of course (CarrySetting == true). Reason number #317 the
5931 // table driven matcher doesn't fit well with the ARM instruction set.
David Blaikie960ea3f2014-06-08 16:18:35 +00005932 if (!CarrySetting && shouldOmitCCOutOperand(Mnemonic, Operands))
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005933 Operands.erase(Operands.begin() + 1);
Jim Grosbach7c09e3c2011-07-19 19:13:28 +00005934
Joey Goulye8602552013-07-19 16:34:16 +00005935 // Some instructions have the same mnemonic, but don't always
5936 // have a predicate. Distinguish them here and delete the
5937 // predicate if needed.
David Blaikie960ea3f2014-06-08 16:18:35 +00005938 if (shouldOmitPredicateOperand(Mnemonic, Operands))
Joey Goulye8602552013-07-19 16:34:16 +00005939 Operands.erase(Operands.begin() + 1);
Joey Goulye8602552013-07-19 16:34:16 +00005940
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005941 // ARM mode 'blx' need special handling, as the register operand version
5942 // is predicable, but the label operand version is not. So, we can't rely
5943 // on the Mnemonic based checking to correctly figure out when to put
Jim Grosbach6e5778f2011-10-07 23:24:09 +00005944 // a k_CondCode operand in the list. If we're trying to match the label
5945 // version, remove the k_CondCode operand here.
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005946 if (!isThumb() && Mnemonic == "blx" && Operands.size() == 3 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00005947 static_cast<ARMOperand &>(*Operands[2]).isImm())
Jim Grosbacha03ab0e2011-07-28 21:57:55 +00005948 Operands.erase(Operands.begin() + 1);
Jim Grosbach8cffa282011-08-11 23:51:13 +00005949
Weiming Zhao8f56f882012-11-16 21:55:34 +00005950 // Adjust operands of ldrexd/strexd to MCK_GPRPair.
5951 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
5952 // a single GPRPair reg operand is used in the .td file to replace the two
5953 // GPRs. However, when parsing from asm, the two GRPs cannot be automatically
5954 // expressed as a GPRPair, so we have to manually merge them.
5955 // FIXME: We would really like to be able to tablegen'erate this.
5956 if (!isThumb() && Operands.size() > 4 &&
Joey Goulye6d165c2013-08-27 17:38:16 +00005957 (Mnemonic == "ldrexd" || Mnemonic == "strexd" || Mnemonic == "ldaexd" ||
5958 Mnemonic == "stlexd")) {
5959 bool isLoad = (Mnemonic == "ldrexd" || Mnemonic == "ldaexd");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005960 unsigned Idx = isLoad ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00005961 ARMOperand &Op1 = static_cast<ARMOperand &>(*Operands[Idx]);
5962 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[Idx + 1]);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005963
5964 const MCRegisterClass& MRC = MRI->getRegClass(ARM::GPRRegClassID);
5965 // Adjust only if Op1 and Op2 are GPRs.
David Blaikie960ea3f2014-06-08 16:18:35 +00005966 if (Op1.isReg() && Op2.isReg() && MRC.contains(Op1.getReg()) &&
5967 MRC.contains(Op2.getReg())) {
5968 unsigned Reg1 = Op1.getReg();
5969 unsigned Reg2 = Op2.getReg();
Weiming Zhao8f56f882012-11-16 21:55:34 +00005970 unsigned Rt = MRI->getEncodingValue(Reg1);
5971 unsigned Rt2 = MRI->getEncodingValue(Reg2);
5972
5973 // Rt2 must be Rt + 1 and Rt must be even.
5974 if (Rt + 1 != Rt2 || (Rt & 1)) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005975 Error(Op2.getStartLoc(), isLoad
5976 ? "destination operands must be sequential"
5977 : "source operands must be sequential");
Weiming Zhao8f56f882012-11-16 21:55:34 +00005978 return true;
5979 }
5980 unsigned NewReg = MRI->getMatchingSuperReg(Reg1, ARM::gsub_0,
5981 &(MRI->getRegClass(ARM::GPRPairRegClassID)));
David Blaikie960ea3f2014-06-08 16:18:35 +00005982 Operands[Idx] =
5983 ARMOperand::CreateReg(NewReg, Op1.getStartLoc(), Op2.getEndLoc());
5984 Operands.erase(Operands.begin() + Idx + 1);
Weiming Zhao8f56f882012-11-16 21:55:34 +00005985 }
5986 }
5987
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00005988 // GNU Assembler extension (compatibility)
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005989 if ((Mnemonic == "ldrd" || Mnemonic == "strd")) {
David Blaikie960ea3f2014-06-08 16:18:35 +00005990 ARMOperand &Op2 = static_cast<ARMOperand &>(*Operands[2]);
5991 ARMOperand &Op3 = static_cast<ARMOperand &>(*Operands[3]);
5992 if (Op3.isMem()) {
5993 assert(Op2.isReg() && "expected register argument");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005994
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005995 unsigned SuperReg = MRI->getMatchingSuperReg(
David Blaikie960ea3f2014-06-08 16:18:35 +00005996 Op2.getReg(), ARM::gsub_0, &MRI->getRegClass(ARM::GPRPairRegClassID));
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005997
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00005998 assert(SuperReg && "expected register pair");
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00005999
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006000 unsigned PairedReg = MRI->getSubReg(SuperReg, ARM::gsub_1);
Stepan Dyatkovskiy6207a4d2014-04-03 11:29:15 +00006001
David Blaikie960ea3f2014-06-08 16:18:35 +00006002 Operands.insert(
6003 Operands.begin() + 3,
6004 ARMOperand::CreateReg(PairedReg, Op2.getStartLoc(), Op2.getEndLoc()));
Stepan Dyatkovskiy3f1fa3d2014-04-04 10:17:56 +00006005 }
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +00006006 }
6007
Kevin Enderby78f95722013-07-31 21:05:30 +00006008 // FIXME: As said above, this is all a pretty gross hack. This instruction
6009 // does not fit with other "subs" and tblgen.
6010 // Adjust operands of B9.3.19 SUBS PC, LR, #imm (Thumb2) system instruction
6011 // so the Mnemonic is the original name "subs" and delete the predicate
6012 // operand so it will match the table entry.
6013 if (isThumbTwo() && Mnemonic == "sub" && Operands.size() == 6 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006014 static_cast<ARMOperand &>(*Operands[3]).isReg() &&
6015 static_cast<ARMOperand &>(*Operands[3]).getReg() == ARM::PC &&
6016 static_cast<ARMOperand &>(*Operands[4]).isReg() &&
6017 static_cast<ARMOperand &>(*Operands[4]).getReg() == ARM::LR &&
6018 static_cast<ARMOperand &>(*Operands[5]).isImm()) {
6019 Operands.front() = ARMOperand::CreateToken(Name, NameLoc);
Kevin Enderby78f95722013-07-31 21:05:30 +00006020 Operands.erase(Operands.begin() + 1);
Kevin Enderby78f95722013-07-31 21:05:30 +00006021 }
Chris Lattnerf29c0b62010-01-14 22:21:20 +00006022 return false;
Kevin Enderbyccab3172009-09-15 00:27:25 +00006023}
6024
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006025// Validate context-sensitive operand constraints.
Jim Grosbach169b2be2011-08-23 18:13:04 +00006026
6027// return 'true' if register list contains non-low GPR registers,
6028// 'false' otherwise. If Reg is in the register list or is HiReg, set
6029// 'containsReg' to true.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006030static bool checkLowRegisterList(const MCInst &Inst, unsigned OpNo,
6031 unsigned Reg, unsigned HiReg,
6032 bool &containsReg) {
Jim Grosbach169b2be2011-08-23 18:13:04 +00006033 containsReg = false;
6034 for (unsigned i = OpNo; i < Inst.getNumOperands(); ++i) {
6035 unsigned OpReg = Inst.getOperand(i).getReg();
6036 if (OpReg == Reg)
6037 containsReg = true;
6038 // Anything other than a low register isn't legal here.
6039 if (!isARMLowRegister(OpReg) && (!HiReg || OpReg != HiReg))
6040 return true;
6041 }
6042 return false;
6043}
6044
Rafael Espindola5403da42014-12-04 14:10:20 +00006045// Check if the specified regisgter is in the register list of the inst,
Jim Grosbacha31f2232011-09-07 18:05:34 +00006046// starting at the indicated operand number.
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006047static bool listContainsReg(const MCInst &Inst, unsigned OpNo, unsigned Reg) {
6048 for (unsigned i = OpNo, e = Inst.getNumOperands(); i < e; ++i) {
Jim Grosbacha31f2232011-09-07 18:05:34 +00006049 unsigned OpReg = Inst.getOperand(i).getReg();
Rafael Espindola5403da42014-12-04 14:10:20 +00006050 if (OpReg == Reg)
6051 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00006052 }
6053 return false;
6054}
6055
Richard Barton8d519fe2013-09-05 14:14:19 +00006056// Return true if instruction has the interesting property of being
6057// allowed in IT blocks, but not being predicable.
6058static bool instIsBreakpoint(const MCInst &Inst) {
6059 return Inst.getOpcode() == ARM::tBKPT ||
6060 Inst.getOpcode() == ARM::BKPT ||
6061 Inst.getOpcode() == ARM::tHLT ||
6062 Inst.getOpcode() == ARM::HLT;
6063
6064}
6065
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006066bool ARMAsmParser::validatetLDMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006067 const OperandVector &Operands,
Jyoti Allur5a139142015-01-14 10:48:16 +00006068 unsigned ListNo, bool IsARPop) {
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006069 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6070 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6071
6072 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6073 bool ListContainsLR = listContainsReg(Inst, ListNo, ARM::LR);
6074 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6075
Jyoti Allur5a139142015-01-14 10:48:16 +00006076 if (!IsARPop && ListContainsSP)
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006077 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6078 "SP may not be in the register list");
6079 else if (ListContainsPC && ListContainsLR)
6080 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6081 "PC and LR may not be in the register list simultaneously");
6082 else if (inITBlock() && !lastInITBlock() && ListContainsPC)
6083 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6084 "instruction must be outside of IT block or the last "
6085 "instruction in an IT block");
6086 return false;
6087}
6088
Hans Wennborg61f9efe2015-07-14 16:39:01 +00006089bool ARMAsmParser::validatetSTMRegList(const MCInst &Inst,
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006090 const OperandVector &Operands,
6091 unsigned ListNo) {
6092 const ARMOperand &Op = static_cast<const ARMOperand &>(*Operands[ListNo]);
6093 bool HasWritebackToken = Op.isToken() && Op.getToken() == "!";
6094
6095 bool ListContainsSP = listContainsReg(Inst, ListNo, ARM::SP);
6096 bool ListContainsPC = listContainsReg(Inst, ListNo, ARM::PC);
6097
6098 if (ListContainsSP && ListContainsPC)
6099 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6100 "SP and PC may not be in the register list");
6101 else if (ListContainsSP)
6102 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6103 "SP may not be in the register list");
6104 else if (ListContainsPC)
6105 return Error(Operands[ListNo + HasWritebackToken]->getStartLoc(),
6106 "PC may not be in the register list");
6107 return false;
6108}
6109
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006110// FIXME: We would really like to be able to tablegen'erate this.
David Blaikie960ea3f2014-06-08 16:18:35 +00006111bool ARMAsmParser::validateInstruction(MCInst &Inst,
6112 const OperandVector &Operands) {
Joey Gouly0e76fa72013-09-12 10:28:05 +00006113 const MCInstrDesc &MCID = MII.get(Inst.getOpcode());
Jim Grosbached16ec42011-08-29 22:24:09 +00006114 SMLoc Loc = Operands[0]->getStartLoc();
Mihai Popaad18d3c2013-08-09 10:38:32 +00006115
Jim Grosbached16ec42011-08-29 22:24:09 +00006116 // Check the IT block state first.
Richard Barton8d519fe2013-09-05 14:14:19 +00006117 // NOTE: BKPT and HLT instructions have the interesting property of being
Tilmann Schellerbe904772013-09-30 17:57:30 +00006118 // allowed in IT blocks, but not being predicable. They just always execute.
Richard Barton8d519fe2013-09-05 14:14:19 +00006119 if (inITBlock() && !instIsBreakpoint(Inst)) {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006120 unsigned Bit = 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006121 if (ITState.FirstCond)
6122 ITState.FirstCond = false;
6123 else
Tilmann Schellerbe904772013-09-30 17:57:30 +00006124 Bit = (ITState.Mask >> (5 - ITState.CurPosition)) & 1;
Jim Grosbached16ec42011-08-29 22:24:09 +00006125 // The instruction must be predicable.
6126 if (!MCID.isPredicable())
6127 return Error(Loc, "instructions in IT block must be predicable");
6128 unsigned Cond = Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm();
Tilmann Schellerbe904772013-09-30 17:57:30 +00006129 unsigned ITCond = Bit ? ITState.Cond :
Jim Grosbached16ec42011-08-29 22:24:09 +00006130 ARMCC::getOppositeCondition(ITState.Cond);
6131 if (Cond != ITCond) {
6132 // Find the condition code Operand to get its SMLoc information.
6133 SMLoc CondLoc;
Tilmann Schellerbe904772013-09-30 17:57:30 +00006134 for (unsigned I = 1; I < Operands.size(); ++I)
David Blaikie960ea3f2014-06-08 16:18:35 +00006135 if (static_cast<ARMOperand &>(*Operands[I]).isCondCode())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006136 CondLoc = Operands[I]->getStartLoc();
Jim Grosbached16ec42011-08-29 22:24:09 +00006137 return Error(CondLoc, "incorrect condition in IT block; got '" +
6138 StringRef(ARMCondCodeToString(ARMCC::CondCodes(Cond))) +
6139 "', but expected '" +
6140 ARMCondCodeToString(ARMCC::CondCodes(ITCond)) + "'");
6141 }
Jim Grosbachc61fc8f2011-08-31 18:29:05 +00006142 // Check for non-'al' condition codes outside of the IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00006143 } else if (isThumbTwo() && MCID.isPredicable() &&
6144 Inst.getOperand(MCID.findFirstPredOperandIdx()).getImm() !=
Mihai Popaad18d3c2013-08-09 10:38:32 +00006145 ARMCC::AL && Inst.getOpcode() != ARM::tBcc &&
6146 Inst.getOpcode() != ARM::t2Bcc)
Jim Grosbached16ec42011-08-29 22:24:09 +00006147 return Error(Loc, "predicated instructions must be in IT block");
6148
Tilmann Scheller255722b2013-09-30 16:11:48 +00006149 const unsigned Opcode = Inst.getOpcode();
6150 switch (Opcode) {
Jim Grosbach5b96b802011-08-10 20:29:19 +00006151 case ARM::LDRD:
6152 case ARM::LDRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006153 case ARM::LDRD_POST: {
Tilmann Scheller255722b2013-09-30 16:11:48 +00006154 const unsigned RtReg = Inst.getOperand(0).getReg();
6155
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006156 // Rt can't be R14.
6157 if (RtReg == ARM::LR)
6158 return Error(Operands[3]->getStartLoc(),
6159 "Rt can't be R14");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006160
6161 const unsigned Rt = MRI->getEncodingValue(RtReg);
Tilmann Scheller1aebfa02013-09-27 13:28:17 +00006162 // Rt must be even-numbered.
6163 if ((Rt & 1) == 1)
6164 return Error(Operands[3]->getStartLoc(),
6165 "Rt must be even-numbered");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006166
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006167 // Rt2 must be Rt + 1.
Tilmann Scheller255722b2013-09-30 16:11:48 +00006168 const unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006169 if (Rt2 != Rt + 1)
6170 return Error(Operands[3]->getStartLoc(),
6171 "destination operands must be sequential");
Tilmann Scheller255722b2013-09-30 16:11:48 +00006172
6173 if (Opcode == ARM::LDRD_PRE || Opcode == ARM::LDRD_POST) {
6174 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(3).getReg());
6175 // For addressing modes with writeback, the base register needs to be
6176 // different from the destination registers.
6177 if (Rn == Rt || Rn == Rt2)
6178 return Error(Operands[3]->getStartLoc(),
6179 "base register needs to be different from destination "
6180 "registers");
6181 }
6182
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006183 return false;
6184 }
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006185 case ARM::t2LDRDi8:
6186 case ARM::t2LDRD_PRE:
6187 case ARM::t2LDRD_POST: {
Tilmann Scheller041f7172013-09-27 10:38:11 +00006188 // Rt2 must be different from Rt.
Tilmann Scheller88c8f162013-09-27 10:30:18 +00006189 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6190 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6191 if (Rt2 == Rt)
6192 return Error(Operands[3]->getStartLoc(),
6193 "destination operands can't be identical");
6194 return false;
6195 }
Charlie Turner6f13d0c2015-04-15 17:28:23 +00006196 case ARM::t2BXJ: {
6197 const unsigned RmReg = Inst.getOperand(0).getReg();
6198 // Rm = SP is no longer unpredictable in v8-A
6199 if (RmReg == ARM::SP && !hasV8Ops())
6200 return Error(Operands[2]->getStartLoc(),
6201 "r13 (SP) is an unpredictable operand to BXJ");
6202 return false;
6203 }
Jim Grosbacheb09f492011-08-11 20:28:23 +00006204 case ARM::STRD: {
6205 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006206 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6207 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(1).getReg());
Jim Grosbacheb09f492011-08-11 20:28:23 +00006208 if (Rt2 != Rt + 1)
6209 return Error(Operands[3]->getStartLoc(),
6210 "source operands must be sequential");
6211 return false;
6212 }
Jim Grosbachf7164b22011-08-10 20:49:18 +00006213 case ARM::STRD_PRE:
Weiming Zhao8f56f882012-11-16 21:55:34 +00006214 case ARM::STRD_POST: {
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006215 // Rt2 must be Rt + 1.
Eric Christopher6ac277c2012-08-09 22:10:21 +00006216 unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6217 unsigned Rt2 = MRI->getEncodingValue(Inst.getOperand(2).getReg());
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006218 if (Rt2 != Rt + 1)
Jim Grosbacheb09f492011-08-11 20:28:23 +00006219 return Error(Operands[3]->getStartLoc(),
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006220 "source operands must be sequential");
6221 return false;
6222 }
Tilmann Scheller3352a582014-07-23 12:38:17 +00006223 case ARM::STR_PRE_IMM:
6224 case ARM::STR_PRE_REG:
6225 case ARM::STR_POST_IMM:
Tilmann Scheller27272792014-07-23 13:03:47 +00006226 case ARM::STR_POST_REG:
Tilmann Scheller96ef72e2014-07-24 09:55:46 +00006227 case ARM::STRH_PRE:
6228 case ARM::STRH_POST:
Tilmann Scheller27272792014-07-23 13:03:47 +00006229 case ARM::STRB_PRE_IMM:
6230 case ARM::STRB_PRE_REG:
6231 case ARM::STRB_POST_IMM:
6232 case ARM::STRB_POST_REG: {
Tilmann Scheller3352a582014-07-23 12:38:17 +00006233 // Rt must be different from Rn.
6234 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(1).getReg());
6235 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6236
6237 if (Rt == Rn)
6238 return Error(Operands[3]->getStartLoc(),
6239 "source register and base register can't be identical");
6240 return false;
6241 }
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006242 case ARM::LDR_PRE_IMM:
6243 case ARM::LDR_PRE_REG:
6244 case ARM::LDR_POST_IMM:
Tilmann Scheller8ff079c2014-08-01 11:33:47 +00006245 case ARM::LDR_POST_REG:
6246 case ARM::LDRH_PRE:
6247 case ARM::LDRH_POST:
6248 case ARM::LDRSH_PRE:
Tilmann Scheller7cc0ed42014-08-01 12:08:04 +00006249 case ARM::LDRSH_POST:
6250 case ARM::LDRB_PRE_IMM:
6251 case ARM::LDRB_PRE_REG:
6252 case ARM::LDRB_POST_IMM:
6253 case ARM::LDRB_POST_REG:
6254 case ARM::LDRSB_PRE:
6255 case ARM::LDRSB_POST: {
Tilmann Scheller8ba74302014-08-01 11:08:51 +00006256 // Rt must be different from Rn.
6257 const unsigned Rt = MRI->getEncodingValue(Inst.getOperand(0).getReg());
6258 const unsigned Rn = MRI->getEncodingValue(Inst.getOperand(2).getReg());
6259
6260 if (Rt == Rn)
6261 return Error(Operands[3]->getStartLoc(),
6262 "destination register and base register can't be identical");
6263 return false;
6264 }
Jim Grosbach03f56d92011-07-27 21:09:25 +00006265 case ARM::SBFX:
6266 case ARM::UBFX: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006267 // Width must be in range [1, 32-lsb].
6268 unsigned LSB = Inst.getOperand(2).getImm();
6269 unsigned Widthm1 = Inst.getOperand(3).getImm();
6270 if (Widthm1 >= 32 - LSB)
Jim Grosbach03f56d92011-07-27 21:09:25 +00006271 return Error(Operands[5]->getStartLoc(),
6272 "bitfield width must be in range [1,32-lsb]");
Jim Grosbach64610e52011-08-16 21:42:31 +00006273 return false;
Jim Grosbach03f56d92011-07-27 21:09:25 +00006274 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006275 // Notionally handles ARM::tLDMIA_UPD too.
6276 case ARM::tLDMIA: {
6277 // If we're parsing Thumb2, the .w variant is available and handles
6278 // most cases that are normally illegal for a Thumb1 LDM instruction.
6279 // We'll make the transformation in processInstruction() if necessary.
6280 //
6281 // Thumb LDM instructions are writeback iff the base register is not
6282 // in the register list.
6283 unsigned Rn = Inst.getOperand(0).getReg();
6284 bool HasWritebackToken =
6285 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
6286 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
6287 bool ListContainsBase;
6288 if (checkLowRegisterList(Inst, 3, Rn, 0, ListContainsBase) && !isThumbTwo())
6289 return Error(Operands[3 + HasWritebackToken]->getStartLoc(),
6290 "registers must be in range r0-r7");
6291 // If we should have writeback, then there should be a '!' token.
6292 if (!ListContainsBase && !HasWritebackToken && !isThumbTwo())
6293 return Error(Operands[2]->getStartLoc(),
6294 "writeback operator '!' expected");
6295 // If we should not have writeback, there must not be a '!'. This is
6296 // true even for the 32-bit wide encodings.
6297 if (ListContainsBase && HasWritebackToken)
6298 return Error(Operands[3]->getStartLoc(),
6299 "writeback operator '!' not allowed when base register "
6300 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006301
6302 if (validatetLDMRegList(Inst, Operands, 3))
6303 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006304 break;
6305 }
Tim Northover08a86602013-10-22 19:00:39 +00006306 case ARM::LDMIA_UPD:
6307 case ARM::LDMDB_UPD:
6308 case ARM::LDMIB_UPD:
6309 case ARM::LDMDA_UPD:
6310 // ARM variants loading and updating the same register are only officially
6311 // UNPREDICTABLE on v7 upwards. Goodness knows what they did before.
6312 if (!hasV7Ops())
6313 break;
Rafael Espindola5403da42014-12-04 14:10:20 +00006314 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6315 return Error(Operands.back()->getStartLoc(),
6316 "writeback register not allowed in register list");
6317 break;
Jyoti Allur3b686072014-10-22 10:41:14 +00006318 case ARM::t2LDMIA:
6319 case ARM::t2LDMDB:
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006320 if (validatetLDMRegList(Inst, Operands, 3))
6321 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006322 break;
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006323 case ARM::t2STMIA:
6324 case ARM::t2STMDB:
6325 if (validatetSTMRegList(Inst, Operands, 3))
6326 return true;
6327 break;
Tim Northover08a86602013-10-22 19:00:39 +00006328 case ARM::t2LDMIA_UPD:
6329 case ARM::t2LDMDB_UPD:
6330 case ARM::t2STMIA_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006331 case ARM::t2STMDB_UPD: {
6332 if (listContainsReg(Inst, 3, Inst.getOperand(0).getReg()))
6333 return Error(Operands.back()->getStartLoc(),
6334 "writeback register not allowed in register list");
6335
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006336 if (Opcode == ARM::t2LDMIA_UPD || Opcode == ARM::t2LDMDB_UPD) {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006337 if (validatetLDMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006338 return true;
6339 } else {
Saleem Abdulrasool0b5a8522014-12-18 16:16:53 +00006340 if (validatetSTMRegList(Inst, Operands, 3))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006341 return true;
6342 }
Rafael Espindola5403da42014-12-04 14:10:20 +00006343 break;
6344 }
Tim Northover8eaf1542013-11-12 21:32:41 +00006345 case ARM::sysLDMIA_UPD:
6346 case ARM::sysLDMDA_UPD:
6347 case ARM::sysLDMDB_UPD:
Rafael Espindola5403da42014-12-04 14:10:20 +00006348 case ARM::sysLDMIB_UPD:
6349 if (!listContainsReg(Inst, 3, ARM::PC))
6350 return Error(Operands[4]->getStartLoc(),
6351 "writeback register only allowed on system LDM "
6352 "if PC in register-list");
Tim Northover8eaf1542013-11-12 21:32:41 +00006353 break;
6354 case ARM::sysSTMIA_UPD:
6355 case ARM::sysSTMDA_UPD:
6356 case ARM::sysSTMDB_UPD:
6357 case ARM::sysSTMIB_UPD:
6358 return Error(Operands[2]->getStartLoc(),
6359 "system STM cannot have writeback register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006360 case ARM::tMUL: {
6361 // The second source operand must be the same register as the destination
6362 // operand.
Chad Rosier9d1fc362012-08-31 17:24:10 +00006363 //
6364 // In this case, we must directly check the parsed operands because the
6365 // cvtThumbMultiply() function is written in such a way that it guarantees
6366 // this first statement is always true for the new Inst. Essentially, the
6367 // destination is unconditionally copied into the second source operand
6368 // without checking to see if it matches what we actually parsed.
David Blaikie960ea3f2014-06-08 16:18:35 +00006369 if (Operands.size() == 6 && (((ARMOperand &)*Operands[3]).getReg() !=
6370 ((ARMOperand &)*Operands[5]).getReg()) &&
6371 (((ARMOperand &)*Operands[3]).getReg() !=
6372 ((ARMOperand &)*Operands[4]).getReg())) {
Chad Rosierdb482ef2012-08-30 23:22:05 +00006373 return Error(Operands[3]->getStartLoc(),
6374 "destination register must match source register");
Chad Rosier8513ffb2012-08-30 23:20:38 +00006375 }
6376 break;
6377 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00006378 // Like for ldm/stm, push and pop have hi-reg handling version in Thumb2,
6379 // so only issue a diagnostic for thumb1. The instructions will be
6380 // switched to the t2 encodings in processInstruction() if necessary.
Rafael Espindola5403da42014-12-04 14:10:20 +00006381 case ARM::tPOP: {
6382 bool ListContainsBase;
6383 if (checkLowRegisterList(Inst, 2, 0, ARM::PC, ListContainsBase) &&
6384 !isThumbTwo())
6385 return Error(Operands[2]->getStartLoc(),
6386 "registers must be in range r0-r7 or pc");
Jyoti Allur5a139142015-01-14 10:48:16 +00006387 if (validatetLDMRegList(Inst, Operands, 2, !isMClass()))
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006388 return true;
Rafael Espindola5403da42014-12-04 14:10:20 +00006389 break;
6390 }
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006391 case ARM::tPUSH: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006392 bool ListContainsBase;
6393 if (checkLowRegisterList(Inst, 2, 0, ARM::LR, ListContainsBase) &&
6394 !isThumbTwo())
6395 return Error(Operands[2]->getStartLoc(),
6396 "registers must be in range r0-r7 or lr");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006397 if (validatetSTMRegList(Inst, Operands, 2))
6398 return true;
Jim Grosbach38c59fc2011-08-22 23:17:34 +00006399 break;
6400 }
Jim Grosbachd80d1692011-08-23 18:15:37 +00006401 case ARM::tSTMIA_UPD: {
Rafael Espindola5403da42014-12-04 14:10:20 +00006402 bool ListContainsBase, InvalidLowList;
6403 InvalidLowList = checkLowRegisterList(Inst, 4, Inst.getOperand(0).getReg(),
6404 0, ListContainsBase);
6405 if (InvalidLowList && !isThumbTwo())
6406 return Error(Operands[4]->getStartLoc(),
6407 "registers must be in range r0-r7");
6408
6409 // This would be converted to a 32-bit stm, but that's not valid if the
6410 // writeback register is in the list.
6411 if (InvalidLowList && ListContainsBase)
6412 return Error(Operands[4]->getStartLoc(),
6413 "writeback operator '!' not allowed when base register "
6414 "in register list");
Saleem Abdulrasool3a239172014-12-18 05:24:38 +00006415
6416 if (validatetSTMRegList(Inst, Operands, 4))
6417 return true;
Jim Grosbachd80d1692011-08-23 18:15:37 +00006418 break;
6419 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00006420 case ARM::tADDrSP: {
6421 // If the non-SP source operand and the destination operand are not the
6422 // same, we need thumb2 (for the wide encoding), or we have an error.
6423 if (!isThumbTwo() &&
6424 Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
6425 return Error(Operands[4]->getStartLoc(),
6426 "source register must be the same as destination");
6427 }
6428 break;
6429 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006430 // Final range checking for Thumb unconditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006431 case ARM::tB:
David Blaikie960ea3f2014-06-08 16:18:35 +00006432 if (!(static_cast<ARMOperand &>(*Operands[2])).isSignedOffset<11, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006433 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006434 break;
6435 case ARM::t2B: {
6436 int op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006437 if (!static_cast<ARMOperand &>(*Operands[op]).isSignedOffset<24, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006438 return Error(Operands[op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006439 break;
6440 }
Tilmann Schellerbe904772013-09-30 17:57:30 +00006441 // Final range checking for Thumb conditional branch instructions.
Mihai Popaad18d3c2013-08-09 10:38:32 +00006442 case ARM::tBcc:
David Blaikie960ea3f2014-06-08 16:18:35 +00006443 if (!static_cast<ARMOperand &>(*Operands[2]).isSignedOffset<8, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006444 return Error(Operands[2]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006445 break;
6446 case ARM::t2Bcc: {
Tilmann Schellerbe904772013-09-30 17:57:30 +00006447 int Op = (Operands[2]->isImm()) ? 2 : 3;
David Blaikie960ea3f2014-06-08 16:18:35 +00006448 if (!static_cast<ARMOperand &>(*Operands[Op]).isSignedOffset<20, 1>())
Tilmann Schellerbe904772013-09-30 17:57:30 +00006449 return Error(Operands[Op]->getStartLoc(), "branch target out of range");
Mihai Popaad18d3c2013-08-09 10:38:32 +00006450 break;
6451 }
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006452 case ARM::MOVi16:
6453 case ARM::t2MOVi16:
6454 case ARM::t2MOVTi16:
6455 {
6456 // We want to avoid misleadingly allowing something like "mov r0, <symbol>"
6457 // especially when we turn it into a movw and the expression <symbol> does
6458 // not have a :lower16: or :upper16 as part of the expression. We don't
6459 // want the behavior of silently truncating, which can be unexpected and
6460 // lead to bugs that are difficult to find since this is an easy mistake
6461 // to make.
6462 int i = (Operands[3]->isImm()) ? 3 : 4;
David Blaikie960ea3f2014-06-08 16:18:35 +00006463 ARMOperand &Op = static_cast<ARMOperand &>(*Operands[i]);
6464 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006465 if (CE) break;
David Blaikie960ea3f2014-06-08 16:18:35 +00006466 const MCExpr *E = dyn_cast<MCExpr>(Op.getImm());
Kevin Enderbyb7e51f62014-04-18 23:06:39 +00006467 if (!E) break;
6468 const ARMMCExpr *ARM16Expr = dyn_cast<ARMMCExpr>(E);
6469 if (!ARM16Expr || (ARM16Expr->getKind() != ARMMCExpr::VK_ARM_HI16 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006470 ARM16Expr->getKind() != ARMMCExpr::VK_ARM_LO16))
6471 return Error(
6472 Op.getStartLoc(),
6473 "immediate expression for mov requires :lower16: or :upper16");
6474 break;
6475 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00006476 }
6477
6478 return false;
6479}
6480
Jim Grosbach1a747242012-01-23 23:45:44 +00006481static unsigned getRealVSTOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbacheb538222011-12-02 22:34:51 +00006482 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006483 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006484 // VST1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006485 case ARM::VST1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6486 case ARM::VST1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6487 case ARM::VST1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6488 case ARM::VST1LNdWB_register_Asm_8: Spacing = 1; return ARM::VST1LNd8_UPD;
6489 case ARM::VST1LNdWB_register_Asm_16: Spacing = 1; return ARM::VST1LNd16_UPD;
6490 case ARM::VST1LNdWB_register_Asm_32: Spacing = 1; return ARM::VST1LNd32_UPD;
6491 case ARM::VST1LNdAsm_8: Spacing = 1; return ARM::VST1LNd8;
6492 case ARM::VST1LNdAsm_16: Spacing = 1; return ARM::VST1LNd16;
6493 case ARM::VST1LNdAsm_32: Spacing = 1; return ARM::VST1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006494
6495 // VST2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006496 case ARM::VST2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6497 case ARM::VST2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6498 case ARM::VST2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6499 case ARM::VST2LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6500 case ARM::VST2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006501
Jim Grosbach1e946a42012-01-24 00:43:12 +00006502 case ARM::VST2LNdWB_register_Asm_8: Spacing = 1; return ARM::VST2LNd8_UPD;
6503 case ARM::VST2LNdWB_register_Asm_16: Spacing = 1; return ARM::VST2LNd16_UPD;
6504 case ARM::VST2LNdWB_register_Asm_32: Spacing = 1; return ARM::VST2LNd32_UPD;
6505 case ARM::VST2LNqWB_register_Asm_16: Spacing = 2; return ARM::VST2LNq16_UPD;
6506 case ARM::VST2LNqWB_register_Asm_32: Spacing = 2; return ARM::VST2LNq32_UPD;
Jim Grosbach2c590522011-12-20 20:46:29 +00006507
Jim Grosbach1e946a42012-01-24 00:43:12 +00006508 case ARM::VST2LNdAsm_8: Spacing = 1; return ARM::VST2LNd8;
6509 case ARM::VST2LNdAsm_16: Spacing = 1; return ARM::VST2LNd16;
6510 case ARM::VST2LNdAsm_32: Spacing = 1; return ARM::VST2LNd32;
6511 case ARM::VST2LNqAsm_16: Spacing = 2; return ARM::VST2LNq16;
6512 case ARM::VST2LNqAsm_32: Spacing = 2; return ARM::VST2LNq32;
Jim Grosbach1a747242012-01-23 23:45:44 +00006513
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006514 // VST3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006515 case ARM::VST3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6516 case ARM::VST3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6517 case ARM::VST3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6518 case ARM::VST3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST3LNq16_UPD;
6519 case ARM::VST3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6520 case ARM::VST3LNdWB_register_Asm_8: Spacing = 1; return ARM::VST3LNd8_UPD;
6521 case ARM::VST3LNdWB_register_Asm_16: Spacing = 1; return ARM::VST3LNd16_UPD;
6522 case ARM::VST3LNdWB_register_Asm_32: Spacing = 1; return ARM::VST3LNd32_UPD;
6523 case ARM::VST3LNqWB_register_Asm_16: Spacing = 2; return ARM::VST3LNq16_UPD;
6524 case ARM::VST3LNqWB_register_Asm_32: Spacing = 2; return ARM::VST3LNq32_UPD;
6525 case ARM::VST3LNdAsm_8: Spacing = 1; return ARM::VST3LNd8;
6526 case ARM::VST3LNdAsm_16: Spacing = 1; return ARM::VST3LNd16;
6527 case ARM::VST3LNdAsm_32: Spacing = 1; return ARM::VST3LNd32;
6528 case ARM::VST3LNqAsm_16: Spacing = 2; return ARM::VST3LNq16;
6529 case ARM::VST3LNqAsm_32: Spacing = 2; return ARM::VST3LNq32;
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006530
Jim Grosbach1a747242012-01-23 23:45:44 +00006531 // VST3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006532 case ARM::VST3dWB_fixed_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6533 case ARM::VST3dWB_fixed_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6534 case ARM::VST3dWB_fixed_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6535 case ARM::VST3qWB_fixed_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6536 case ARM::VST3qWB_fixed_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6537 case ARM::VST3qWB_fixed_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6538 case ARM::VST3dWB_register_Asm_8: Spacing = 1; return ARM::VST3d8_UPD;
6539 case ARM::VST3dWB_register_Asm_16: Spacing = 1; return ARM::VST3d16_UPD;
6540 case ARM::VST3dWB_register_Asm_32: Spacing = 1; return ARM::VST3d32_UPD;
6541 case ARM::VST3qWB_register_Asm_8: Spacing = 2; return ARM::VST3q8_UPD;
6542 case ARM::VST3qWB_register_Asm_16: Spacing = 2; return ARM::VST3q16_UPD;
6543 case ARM::VST3qWB_register_Asm_32: Spacing = 2; return ARM::VST3q32_UPD;
6544 case ARM::VST3dAsm_8: Spacing = 1; return ARM::VST3d8;
6545 case ARM::VST3dAsm_16: Spacing = 1; return ARM::VST3d16;
6546 case ARM::VST3dAsm_32: Spacing = 1; return ARM::VST3d32;
6547 case ARM::VST3qAsm_8: Spacing = 2; return ARM::VST3q8;
6548 case ARM::VST3qAsm_16: Spacing = 2; return ARM::VST3q16;
6549 case ARM::VST3qAsm_32: Spacing = 2; return ARM::VST3q32;
Jim Grosbachda70eac2012-01-24 00:58:13 +00006550
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006551 // VST4LN
6552 case ARM::VST4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6553 case ARM::VST4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6554 case ARM::VST4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6555 case ARM::VST4LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VST4LNq16_UPD;
6556 case ARM::VST4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6557 case ARM::VST4LNdWB_register_Asm_8: Spacing = 1; return ARM::VST4LNd8_UPD;
6558 case ARM::VST4LNdWB_register_Asm_16: Spacing = 1; return ARM::VST4LNd16_UPD;
6559 case ARM::VST4LNdWB_register_Asm_32: Spacing = 1; return ARM::VST4LNd32_UPD;
6560 case ARM::VST4LNqWB_register_Asm_16: Spacing = 2; return ARM::VST4LNq16_UPD;
6561 case ARM::VST4LNqWB_register_Asm_32: Spacing = 2; return ARM::VST4LNq32_UPD;
6562 case ARM::VST4LNdAsm_8: Spacing = 1; return ARM::VST4LNd8;
6563 case ARM::VST4LNdAsm_16: Spacing = 1; return ARM::VST4LNd16;
6564 case ARM::VST4LNdAsm_32: Spacing = 1; return ARM::VST4LNd32;
6565 case ARM::VST4LNqAsm_16: Spacing = 2; return ARM::VST4LNq16;
6566 case ARM::VST4LNqAsm_32: Spacing = 2; return ARM::VST4LNq32;
6567
Jim Grosbachda70eac2012-01-24 00:58:13 +00006568 // VST4
6569 case ARM::VST4dWB_fixed_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6570 case ARM::VST4dWB_fixed_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6571 case ARM::VST4dWB_fixed_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6572 case ARM::VST4qWB_fixed_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6573 case ARM::VST4qWB_fixed_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6574 case ARM::VST4qWB_fixed_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6575 case ARM::VST4dWB_register_Asm_8: Spacing = 1; return ARM::VST4d8_UPD;
6576 case ARM::VST4dWB_register_Asm_16: Spacing = 1; return ARM::VST4d16_UPD;
6577 case ARM::VST4dWB_register_Asm_32: Spacing = 1; return ARM::VST4d32_UPD;
6578 case ARM::VST4qWB_register_Asm_8: Spacing = 2; return ARM::VST4q8_UPD;
6579 case ARM::VST4qWB_register_Asm_16: Spacing = 2; return ARM::VST4q16_UPD;
6580 case ARM::VST4qWB_register_Asm_32: Spacing = 2; return ARM::VST4q32_UPD;
6581 case ARM::VST4dAsm_8: Spacing = 1; return ARM::VST4d8;
6582 case ARM::VST4dAsm_16: Spacing = 1; return ARM::VST4d16;
6583 case ARM::VST4dAsm_32: Spacing = 1; return ARM::VST4d32;
6584 case ARM::VST4qAsm_8: Spacing = 2; return ARM::VST4q8;
6585 case ARM::VST4qAsm_16: Spacing = 2; return ARM::VST4q16;
6586 case ARM::VST4qAsm_32: Spacing = 2; return ARM::VST4q32;
Jim Grosbacheb538222011-12-02 22:34:51 +00006587 }
6588}
6589
Jim Grosbach1a747242012-01-23 23:45:44 +00006590static unsigned getRealVLDOpcode(unsigned Opc, unsigned &Spacing) {
Jim Grosbach04945c42011-12-02 00:35:16 +00006591 switch(Opc) {
Craig Toppere55c5562012-02-07 02:50:20 +00006592 default: llvm_unreachable("unexpected opcode!");
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006593 // VLD1LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006594 case ARM::VLD1LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6595 case ARM::VLD1LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6596 case ARM::VLD1LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6597 case ARM::VLD1LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD1LNd8_UPD;
6598 case ARM::VLD1LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD1LNd16_UPD;
6599 case ARM::VLD1LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD1LNd32_UPD;
6600 case ARM::VLD1LNdAsm_8: Spacing = 1; return ARM::VLD1LNd8;
6601 case ARM::VLD1LNdAsm_16: Spacing = 1; return ARM::VLD1LNd16;
6602 case ARM::VLD1LNdAsm_32: Spacing = 1; return ARM::VLD1LNd32;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006603
6604 // VLD2LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006605 case ARM::VLD2LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6606 case ARM::VLD2LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6607 case ARM::VLD2LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6608 case ARM::VLD2LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD2LNq16_UPD;
6609 case ARM::VLD2LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6610 case ARM::VLD2LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD2LNd8_UPD;
6611 case ARM::VLD2LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD2LNd16_UPD;
6612 case ARM::VLD2LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD2LNd32_UPD;
6613 case ARM::VLD2LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD2LNq16_UPD;
6614 case ARM::VLD2LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD2LNq32_UPD;
6615 case ARM::VLD2LNdAsm_8: Spacing = 1; return ARM::VLD2LNd8;
6616 case ARM::VLD2LNdAsm_16: Spacing = 1; return ARM::VLD2LNd16;
6617 case ARM::VLD2LNdAsm_32: Spacing = 1; return ARM::VLD2LNd32;
6618 case ARM::VLD2LNqAsm_16: Spacing = 2; return ARM::VLD2LNq16;
6619 case ARM::VLD2LNqAsm_32: Spacing = 2; return ARM::VLD2LNq32;
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006620
Jim Grosbachb78403c2012-01-24 23:47:04 +00006621 // VLD3DUP
6622 case ARM::VLD3DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6623 case ARM::VLD3DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6624 case ARM::VLD3DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6625 case ARM::VLD3DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3DUPq8_UPD;
Kevin Enderbyd88fec32014-04-08 18:00:52 +00006626 case ARM::VLD3DUPqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
Jim Grosbachb78403c2012-01-24 23:47:04 +00006627 case ARM::VLD3DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6628 case ARM::VLD3DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD3DUPd8_UPD;
6629 case ARM::VLD3DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD3DUPd16_UPD;
6630 case ARM::VLD3DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD3DUPd32_UPD;
6631 case ARM::VLD3DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD3DUPq8_UPD;
6632 case ARM::VLD3DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD3DUPq16_UPD;
6633 case ARM::VLD3DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD3DUPq32_UPD;
6634 case ARM::VLD3DUPdAsm_8: Spacing = 1; return ARM::VLD3DUPd8;
6635 case ARM::VLD3DUPdAsm_16: Spacing = 1; return ARM::VLD3DUPd16;
6636 case ARM::VLD3DUPdAsm_32: Spacing = 1; return ARM::VLD3DUPd32;
6637 case ARM::VLD3DUPqAsm_8: Spacing = 2; return ARM::VLD3DUPq8;
6638 case ARM::VLD3DUPqAsm_16: Spacing = 2; return ARM::VLD3DUPq16;
6639 case ARM::VLD3DUPqAsm_32: Spacing = 2; return ARM::VLD3DUPq32;
6640
Jim Grosbacha8b444b2012-01-23 21:53:26 +00006641 // VLD3LN
Jim Grosbach1e946a42012-01-24 00:43:12 +00006642 case ARM::VLD3LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6643 case ARM::VLD3LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6644 case ARM::VLD3LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6645 case ARM::VLD3LNqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3LNq16_UPD;
6646 case ARM::VLD3LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6647 case ARM::VLD3LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD3LNd8_UPD;
6648 case ARM::VLD3LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD3LNd16_UPD;
6649 case ARM::VLD3LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD3LNd32_UPD;
6650 case ARM::VLD3LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD3LNq16_UPD;
6651 case ARM::VLD3LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD3LNq32_UPD;
6652 case ARM::VLD3LNdAsm_8: Spacing = 1; return ARM::VLD3LNd8;
6653 case ARM::VLD3LNdAsm_16: Spacing = 1; return ARM::VLD3LNd16;
6654 case ARM::VLD3LNdAsm_32: Spacing = 1; return ARM::VLD3LNd32;
6655 case ARM::VLD3LNqAsm_16: Spacing = 2; return ARM::VLD3LNq16;
6656 case ARM::VLD3LNqAsm_32: Spacing = 2; return ARM::VLD3LNq32;
Jim Grosbachac2af3f2012-01-23 23:20:46 +00006657
6658 // VLD3
Jim Grosbach1e946a42012-01-24 00:43:12 +00006659 case ARM::VLD3dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6660 case ARM::VLD3dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6661 case ARM::VLD3dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6662 case ARM::VLD3qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6663 case ARM::VLD3qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6664 case ARM::VLD3qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6665 case ARM::VLD3dWB_register_Asm_8: Spacing = 1; return ARM::VLD3d8_UPD;
6666 case ARM::VLD3dWB_register_Asm_16: Spacing = 1; return ARM::VLD3d16_UPD;
6667 case ARM::VLD3dWB_register_Asm_32: Spacing = 1; return ARM::VLD3d32_UPD;
6668 case ARM::VLD3qWB_register_Asm_8: Spacing = 2; return ARM::VLD3q8_UPD;
6669 case ARM::VLD3qWB_register_Asm_16: Spacing = 2; return ARM::VLD3q16_UPD;
6670 case ARM::VLD3qWB_register_Asm_32: Spacing = 2; return ARM::VLD3q32_UPD;
6671 case ARM::VLD3dAsm_8: Spacing = 1; return ARM::VLD3d8;
6672 case ARM::VLD3dAsm_16: Spacing = 1; return ARM::VLD3d16;
6673 case ARM::VLD3dAsm_32: Spacing = 1; return ARM::VLD3d32;
6674 case ARM::VLD3qAsm_8: Spacing = 2; return ARM::VLD3q8;
6675 case ARM::VLD3qAsm_16: Spacing = 2; return ARM::VLD3q16;
6676 case ARM::VLD3qAsm_32: Spacing = 2; return ARM::VLD3q32;
Jim Grosbached561fc2012-01-24 00:43:17 +00006677
Jim Grosbach14952a02012-01-24 18:37:25 +00006678 // VLD4LN
6679 case ARM::VLD4LNdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6680 case ARM::VLD4LNdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6681 case ARM::VLD4LNdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
Kevin Enderby8108f382014-03-26 19:35:40 +00006682 case ARM::VLD4LNqWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
Jim Grosbach14952a02012-01-24 18:37:25 +00006683 case ARM::VLD4LNqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6684 case ARM::VLD4LNdWB_register_Asm_8: Spacing = 1; return ARM::VLD4LNd8_UPD;
6685 case ARM::VLD4LNdWB_register_Asm_16: Spacing = 1; return ARM::VLD4LNd16_UPD;
6686 case ARM::VLD4LNdWB_register_Asm_32: Spacing = 1; return ARM::VLD4LNd32_UPD;
6687 case ARM::VLD4LNqWB_register_Asm_16: Spacing = 2; return ARM::VLD4LNq16_UPD;
6688 case ARM::VLD4LNqWB_register_Asm_32: Spacing = 2; return ARM::VLD4LNq32_UPD;
6689 case ARM::VLD4LNdAsm_8: Spacing = 1; return ARM::VLD4LNd8;
6690 case ARM::VLD4LNdAsm_16: Spacing = 1; return ARM::VLD4LNd16;
6691 case ARM::VLD4LNdAsm_32: Spacing = 1; return ARM::VLD4LNd32;
6692 case ARM::VLD4LNqAsm_16: Spacing = 2; return ARM::VLD4LNq16;
6693 case ARM::VLD4LNqAsm_32: Spacing = 2; return ARM::VLD4LNq32;
6694
Jim Grosbach086cbfa2012-01-25 00:01:08 +00006695 // VLD4DUP
6696 case ARM::VLD4DUPdWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6697 case ARM::VLD4DUPdWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6698 case ARM::VLD4DUPdWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6699 case ARM::VLD4DUPqWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4DUPq8_UPD;
6700 case ARM::VLD4DUPqWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4DUPq16_UPD;
6701 case ARM::VLD4DUPqWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6702 case ARM::VLD4DUPdWB_register_Asm_8: Spacing = 1; return ARM::VLD4DUPd8_UPD;
6703 case ARM::VLD4DUPdWB_register_Asm_16: Spacing = 1; return ARM::VLD4DUPd16_UPD;
6704 case ARM::VLD4DUPdWB_register_Asm_32: Spacing = 1; return ARM::VLD4DUPd32_UPD;
6705 case ARM::VLD4DUPqWB_register_Asm_8: Spacing = 2; return ARM::VLD4DUPq8_UPD;
6706 case ARM::VLD4DUPqWB_register_Asm_16: Spacing = 2; return ARM::VLD4DUPq16_UPD;
6707 case ARM::VLD4DUPqWB_register_Asm_32: Spacing = 2; return ARM::VLD4DUPq32_UPD;
6708 case ARM::VLD4DUPdAsm_8: Spacing = 1; return ARM::VLD4DUPd8;
6709 case ARM::VLD4DUPdAsm_16: Spacing = 1; return ARM::VLD4DUPd16;
6710 case ARM::VLD4DUPdAsm_32: Spacing = 1; return ARM::VLD4DUPd32;
6711 case ARM::VLD4DUPqAsm_8: Spacing = 2; return ARM::VLD4DUPq8;
6712 case ARM::VLD4DUPqAsm_16: Spacing = 2; return ARM::VLD4DUPq16;
6713 case ARM::VLD4DUPqAsm_32: Spacing = 2; return ARM::VLD4DUPq32;
6714
Jim Grosbached561fc2012-01-24 00:43:17 +00006715 // VLD4
6716 case ARM::VLD4dWB_fixed_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6717 case ARM::VLD4dWB_fixed_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6718 case ARM::VLD4dWB_fixed_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6719 case ARM::VLD4qWB_fixed_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6720 case ARM::VLD4qWB_fixed_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6721 case ARM::VLD4qWB_fixed_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6722 case ARM::VLD4dWB_register_Asm_8: Spacing = 1; return ARM::VLD4d8_UPD;
6723 case ARM::VLD4dWB_register_Asm_16: Spacing = 1; return ARM::VLD4d16_UPD;
6724 case ARM::VLD4dWB_register_Asm_32: Spacing = 1; return ARM::VLD4d32_UPD;
6725 case ARM::VLD4qWB_register_Asm_8: Spacing = 2; return ARM::VLD4q8_UPD;
6726 case ARM::VLD4qWB_register_Asm_16: Spacing = 2; return ARM::VLD4q16_UPD;
6727 case ARM::VLD4qWB_register_Asm_32: Spacing = 2; return ARM::VLD4q32_UPD;
6728 case ARM::VLD4dAsm_8: Spacing = 1; return ARM::VLD4d8;
6729 case ARM::VLD4dAsm_16: Spacing = 1; return ARM::VLD4d16;
6730 case ARM::VLD4dAsm_32: Spacing = 1; return ARM::VLD4d32;
6731 case ARM::VLD4qAsm_8: Spacing = 2; return ARM::VLD4q8;
6732 case ARM::VLD4qAsm_16: Spacing = 2; return ARM::VLD4q16;
6733 case ARM::VLD4qAsm_32: Spacing = 2; return ARM::VLD4q32;
Jim Grosbach04945c42011-12-02 00:35:16 +00006734 }
6735}
6736
David Blaikie960ea3f2014-06-08 16:18:35 +00006737bool ARMAsmParser::processInstruction(MCInst &Inst,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006738 const OperandVector &Operands,
6739 MCStreamer &Out) {
Jim Grosbach8ba76c62011-08-11 17:35:48 +00006740 switch (Inst.getOpcode()) {
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006741 // Alias for alternate form of 'ldr{,b}t Rt, [Rn], #imm' instruction.
6742 case ARM::LDRT_POST:
6743 case ARM::LDRBT_POST: {
6744 const unsigned Opcode =
6745 (Inst.getOpcode() == ARM::LDRT_POST) ? ARM::LDRT_POST_IMM
6746 : ARM::LDRBT_POST_IMM;
6747 MCInst TmpInst;
6748 TmpInst.setOpcode(Opcode);
6749 TmpInst.addOperand(Inst.getOperand(0));
6750 TmpInst.addOperand(Inst.getOperand(1));
6751 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006752 TmpInst.addOperand(MCOperand::createReg(0));
6753 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006754 TmpInst.addOperand(Inst.getOperand(2));
6755 TmpInst.addOperand(Inst.getOperand(3));
6756 Inst = TmpInst;
6757 return true;
6758 }
6759 // Alias for alternate form of 'str{,b}t Rt, [Rn], #imm' instruction.
6760 case ARM::STRT_POST:
6761 case ARM::STRBT_POST: {
6762 const unsigned Opcode =
6763 (Inst.getOpcode() == ARM::STRT_POST) ? ARM::STRT_POST_IMM
6764 : ARM::STRBT_POST_IMM;
6765 MCInst TmpInst;
6766 TmpInst.setOpcode(Opcode);
6767 TmpInst.addOperand(Inst.getOperand(1));
6768 TmpInst.addOperand(Inst.getOperand(0));
6769 TmpInst.addOperand(Inst.getOperand(1));
Jim Grosbache9119e42015-05-13 18:37:00 +00006770 TmpInst.addOperand(MCOperand::createReg(0));
6771 TmpInst.addOperand(MCOperand::createImm(0));
Saleem Abdulrasoolfb3950e2014-01-12 04:36:01 +00006772 TmpInst.addOperand(Inst.getOperand(2));
6773 TmpInst.addOperand(Inst.getOperand(3));
6774 Inst = TmpInst;
6775 return true;
6776 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006777 // Alias for alternate form of 'ADR Rd, #imm' instruction.
6778 case ARM::ADDri: {
6779 if (Inst.getOperand(1).getReg() != ARM::PC ||
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006780 Inst.getOperand(5).getReg() != 0 ||
6781 !(Inst.getOperand(2).isExpr() || Inst.getOperand(2).isImm()))
Jim Grosbache974a6a2012-09-25 00:08:13 +00006782 return false;
6783 MCInst TmpInst;
6784 TmpInst.setOpcode(ARM::ADR);
6785 TmpInst.addOperand(Inst.getOperand(0));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006786 if (Inst.getOperand(2).isImm()) {
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006787 // Immediate (mod_imm) will be in its encoded form, we must unencode it
6788 // before passing it to the ADR instruction.
6789 unsigned Enc = Inst.getOperand(2).getImm();
Jim Grosbache9119e42015-05-13 18:37:00 +00006790 TmpInst.addOperand(MCOperand::createImm(
Asiri Rathnayake7835e9b2014-12-09 13:14:58 +00006791 ARM_AM::rotr32(Enc & 0xFF, (Enc & 0xF00) >> 7)));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006792 } else {
6793 // Turn PC-relative expression into absolute expression.
6794 // Reading PC provides the start of the current instruction + 8 and
6795 // the transform to adr is biased by that.
Jim Grosbach6f482002015-05-18 18:43:14 +00006796 MCSymbol *Dot = getContext().createTempSymbol();
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006797 Out.EmitLabel(Dot);
6798 const MCExpr *OpExpr = Inst.getOperand(2).getExpr();
Jim Grosbach13760bd2015-05-30 01:25:56 +00006799 const MCExpr *InstPC = MCSymbolRefExpr::create(Dot,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006800 MCSymbolRefExpr::VK_None,
6801 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006802 const MCExpr *Const8 = MCConstantExpr::create(8, getContext());
6803 const MCExpr *ReadPC = MCBinaryExpr::createAdd(InstPC, Const8,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006804 getContext());
Jim Grosbach13760bd2015-05-30 01:25:56 +00006805 const MCExpr *FixupAddr = MCBinaryExpr::createAdd(ReadPC, OpExpr,
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006806 getContext());
Jim Grosbache9119e42015-05-13 18:37:00 +00006807 TmpInst.addOperand(MCOperand::createExpr(FixupAddr));
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00006808 }
Jim Grosbache974a6a2012-09-25 00:08:13 +00006809 TmpInst.addOperand(Inst.getOperand(3));
6810 TmpInst.addOperand(Inst.getOperand(4));
6811 Inst = TmpInst;
6812 return true;
6813 }
Jim Grosbach94298a92012-01-18 22:46:46 +00006814 // Aliases for alternate PC+imm syntax of LDR instructions.
6815 case ARM::t2LDRpcrel:
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006816 // Select the narrow version if the immediate will fit.
6817 if (Inst.getOperand(1).getImm() > 0 &&
Amaury de la Vieuvilleeac0bad2013-06-18 08:13:05 +00006818 Inst.getOperand(1).getImm() <= 0xff &&
David Blaikie960ea3f2014-06-08 16:18:35 +00006819 !(static_cast<ARMOperand &>(*Operands[2]).isToken() &&
6820 static_cast<ARMOperand &>(*Operands[2]).getToken() == ".w"))
Kevin Enderby06aa3eb82012-12-14 23:04:25 +00006821 Inst.setOpcode(ARM::tLDRpci);
6822 else
6823 Inst.setOpcode(ARM::t2LDRpci);
Jim Grosbach94298a92012-01-18 22:46:46 +00006824 return true;
6825 case ARM::t2LDRBpcrel:
6826 Inst.setOpcode(ARM::t2LDRBpci);
6827 return true;
6828 case ARM::t2LDRHpcrel:
6829 Inst.setOpcode(ARM::t2LDRHpci);
6830 return true;
6831 case ARM::t2LDRSBpcrel:
6832 Inst.setOpcode(ARM::t2LDRSBpci);
6833 return true;
6834 case ARM::t2LDRSHpcrel:
6835 Inst.setOpcode(ARM::t2LDRSHpci);
6836 return true;
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006837 // Handle NEON VST complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006838 case ARM::VST1LNdWB_register_Asm_8:
6839 case ARM::VST1LNdWB_register_Asm_16:
6840 case ARM::VST1LNdWB_register_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006841 MCInst TmpInst;
6842 // Shuffle the operands around so the lane index operand is in the
6843 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006844 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006845 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006846 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6847 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6848 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6849 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6850 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6851 TmpInst.addOperand(Inst.getOperand(1)); // lane
6852 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6853 TmpInst.addOperand(Inst.getOperand(6));
6854 Inst = TmpInst;
6855 return true;
6856 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006857
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006858 case ARM::VST2LNdWB_register_Asm_8:
6859 case ARM::VST2LNdWB_register_Asm_16:
6860 case ARM::VST2LNdWB_register_Asm_32:
6861 case ARM::VST2LNqWB_register_Asm_16:
6862 case ARM::VST2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006863 MCInst TmpInst;
6864 // Shuffle the operands around so the lane index operand is in the
6865 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006866 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006867 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006868 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6869 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6870 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6871 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6872 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006873 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006874 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006875 TmpInst.addOperand(Inst.getOperand(1)); // lane
6876 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6877 TmpInst.addOperand(Inst.getOperand(6));
6878 Inst = TmpInst;
6879 return true;
6880 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006881
6882 case ARM::VST3LNdWB_register_Asm_8:
6883 case ARM::VST3LNdWB_register_Asm_16:
6884 case ARM::VST3LNdWB_register_Asm_32:
6885 case ARM::VST3LNqWB_register_Asm_16:
6886 case ARM::VST3LNqWB_register_Asm_32: {
6887 MCInst TmpInst;
6888 // Shuffle the operands around so the lane index operand is in the
6889 // right place.
6890 unsigned Spacing;
6891 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6892 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6893 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6894 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6895 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6896 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006897 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006898 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006899 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006900 Spacing * 2));
6901 TmpInst.addOperand(Inst.getOperand(1)); // lane
6902 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6903 TmpInst.addOperand(Inst.getOperand(6));
6904 Inst = TmpInst;
6905 return true;
6906 }
6907
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006908 case ARM::VST4LNdWB_register_Asm_8:
6909 case ARM::VST4LNdWB_register_Asm_16:
6910 case ARM::VST4LNdWB_register_Asm_32:
6911 case ARM::VST4LNqWB_register_Asm_16:
6912 case ARM::VST4LNqWB_register_Asm_32: {
6913 MCInst TmpInst;
6914 // Shuffle the operands around so the lane index operand is in the
6915 // right place.
6916 unsigned Spacing;
6917 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6918 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6919 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6920 TmpInst.addOperand(Inst.getOperand(3)); // alignment
6921 TmpInst.addOperand(Inst.getOperand(4)); // Rm
6922 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006923 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006924 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006925 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006926 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00006927 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00006928 Spacing * 3));
6929 TmpInst.addOperand(Inst.getOperand(1)); // lane
6930 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
6931 TmpInst.addOperand(Inst.getOperand(6));
6932 Inst = TmpInst;
6933 return true;
6934 }
6935
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006936 case ARM::VST1LNdWB_fixed_Asm_8:
6937 case ARM::VST1LNdWB_fixed_Asm_16:
6938 case ARM::VST1LNdWB_fixed_Asm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00006939 MCInst TmpInst;
6940 // Shuffle the operands around so the lane index operand is in the
6941 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006942 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006943 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00006944 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6945 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6946 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006947 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacheb538222011-12-02 22:34:51 +00006948 TmpInst.addOperand(Inst.getOperand(0)); // Vd
6949 TmpInst.addOperand(Inst.getOperand(1)); // lane
6950 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6951 TmpInst.addOperand(Inst.getOperand(5));
6952 Inst = TmpInst;
6953 return true;
6954 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006955
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00006956 case ARM::VST2LNdWB_fixed_Asm_8:
6957 case ARM::VST2LNdWB_fixed_Asm_16:
6958 case ARM::VST2LNdWB_fixed_Asm_32:
6959 case ARM::VST2LNqWB_fixed_Asm_16:
6960 case ARM::VST2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006961 MCInst TmpInst;
6962 // Shuffle the operands around so the lane index operand is in the
6963 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00006964 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00006965 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006966 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6967 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6968 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006969 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006970 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006971 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00006972 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00006973 TmpInst.addOperand(Inst.getOperand(1)); // lane
6974 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
6975 TmpInst.addOperand(Inst.getOperand(5));
6976 Inst = TmpInst;
6977 return true;
6978 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006979
6980 case ARM::VST3LNdWB_fixed_Asm_8:
6981 case ARM::VST3LNdWB_fixed_Asm_16:
6982 case ARM::VST3LNdWB_fixed_Asm_32:
6983 case ARM::VST3LNqWB_fixed_Asm_16:
6984 case ARM::VST3LNqWB_fixed_Asm_32: {
6985 MCInst TmpInst;
6986 // Shuffle the operands around so the lane index operand is in the
6987 // right place.
6988 unsigned Spacing;
6989 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
6990 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
6991 TmpInst.addOperand(Inst.getOperand(2)); // Rn
6992 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00006993 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006994 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00006995 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006996 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00006997 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00006998 Spacing * 2));
6999 TmpInst.addOperand(Inst.getOperand(1)); // lane
7000 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7001 TmpInst.addOperand(Inst.getOperand(5));
7002 Inst = TmpInst;
7003 return true;
7004 }
7005
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007006 case ARM::VST4LNdWB_fixed_Asm_8:
7007 case ARM::VST4LNdWB_fixed_Asm_16:
7008 case ARM::VST4LNdWB_fixed_Asm_32:
7009 case ARM::VST4LNqWB_fixed_Asm_16:
7010 case ARM::VST4LNqWB_fixed_Asm_32: {
7011 MCInst TmpInst;
7012 // Shuffle the operands around so the lane index operand is in the
7013 // right place.
7014 unsigned Spacing;
7015 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7016 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7017 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7018 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007019 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007020 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007021 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007022 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007023 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007024 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007025 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007026 Spacing * 3));
7027 TmpInst.addOperand(Inst.getOperand(1)); // lane
7028 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7029 TmpInst.addOperand(Inst.getOperand(5));
7030 Inst = TmpInst;
7031 return true;
7032 }
7033
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007034 case ARM::VST1LNdAsm_8:
7035 case ARM::VST1LNdAsm_16:
7036 case ARM::VST1LNdAsm_32: {
Jim Grosbacheb538222011-12-02 22:34:51 +00007037 MCInst TmpInst;
7038 // Shuffle the operands around so the lane index operand is in the
7039 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007040 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007041 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacheb538222011-12-02 22:34:51 +00007042 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7043 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7044 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7045 TmpInst.addOperand(Inst.getOperand(1)); // lane
7046 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7047 TmpInst.addOperand(Inst.getOperand(5));
7048 Inst = TmpInst;
7049 return true;
7050 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007051
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007052 case ARM::VST2LNdAsm_8:
7053 case ARM::VST2LNdAsm_16:
7054 case ARM::VST2LNdAsm_32:
7055 case ARM::VST2LNqAsm_16:
7056 case ARM::VST2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007057 MCInst TmpInst;
7058 // Shuffle the operands around so the lane index operand is in the
7059 // right place.
Jim Grosbach2c590522011-12-20 20:46:29 +00007060 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007061 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007062 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7063 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7064 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007065 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach2c590522011-12-20 20:46:29 +00007066 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007067 TmpInst.addOperand(Inst.getOperand(1)); // lane
7068 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7069 TmpInst.addOperand(Inst.getOperand(5));
7070 Inst = TmpInst;
7071 return true;
7072 }
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007073
7074 case ARM::VST3LNdAsm_8:
7075 case ARM::VST3LNdAsm_16:
7076 case ARM::VST3LNdAsm_32:
7077 case ARM::VST3LNqAsm_16:
7078 case ARM::VST3LNqAsm_32: {
7079 MCInst TmpInst;
7080 // Shuffle the operands around so the lane index operand is in the
7081 // right place.
7082 unsigned Spacing;
7083 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7084 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7085 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7086 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007087 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007088 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007089 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachd3d36d92012-01-24 00:07:41 +00007090 Spacing * 2));
7091 TmpInst.addOperand(Inst.getOperand(1)); // lane
7092 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7093 TmpInst.addOperand(Inst.getOperand(5));
7094 Inst = TmpInst;
7095 return true;
7096 }
7097
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007098 case ARM::VST4LNdAsm_8:
7099 case ARM::VST4LNdAsm_16:
7100 case ARM::VST4LNdAsm_32:
7101 case ARM::VST4LNqAsm_16:
7102 case ARM::VST4LNqAsm_32: {
7103 MCInst TmpInst;
7104 // Shuffle the operands around so the lane index operand is in the
7105 // right place.
7106 unsigned Spacing;
7107 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7108 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7109 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7110 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007111 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007112 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007113 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007114 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007115 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach8e2722c2012-01-24 18:53:13 +00007116 Spacing * 3));
7117 TmpInst.addOperand(Inst.getOperand(1)); // lane
7118 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7119 TmpInst.addOperand(Inst.getOperand(5));
7120 Inst = TmpInst;
7121 return true;
7122 }
7123
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007124 // Handle NEON VLD complex aliases.
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007125 case ARM::VLD1LNdWB_register_Asm_8:
7126 case ARM::VLD1LNdWB_register_Asm_16:
7127 case ARM::VLD1LNdWB_register_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007128 MCInst TmpInst;
7129 // Shuffle the operands around so the lane index operand is in the
7130 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007131 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007132 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007133 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7134 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7135 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7136 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7137 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7138 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7139 TmpInst.addOperand(Inst.getOperand(1)); // lane
7140 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7141 TmpInst.addOperand(Inst.getOperand(6));
7142 Inst = TmpInst;
7143 return true;
7144 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007145
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007146 case ARM::VLD2LNdWB_register_Asm_8:
7147 case ARM::VLD2LNdWB_register_Asm_16:
7148 case ARM::VLD2LNdWB_register_Asm_32:
7149 case ARM::VLD2LNqWB_register_Asm_16:
7150 case ARM::VLD2LNqWB_register_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007151 MCInst TmpInst;
7152 // Shuffle the operands around so the lane index operand is in the
7153 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007154 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007155 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007156 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007157 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007158 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007159 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7160 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7161 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7162 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7163 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007164 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007165 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007166 TmpInst.addOperand(Inst.getOperand(1)); // lane
7167 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7168 TmpInst.addOperand(Inst.getOperand(6));
7169 Inst = TmpInst;
7170 return true;
7171 }
7172
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007173 case ARM::VLD3LNdWB_register_Asm_8:
7174 case ARM::VLD3LNdWB_register_Asm_16:
7175 case ARM::VLD3LNdWB_register_Asm_32:
7176 case ARM::VLD3LNqWB_register_Asm_16:
7177 case ARM::VLD3LNqWB_register_Asm_32: {
7178 MCInst TmpInst;
7179 // Shuffle the operands around so the lane index operand is in the
7180 // right place.
7181 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007182 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007183 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007184 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007185 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007186 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007187 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007188 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7189 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7190 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7191 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7192 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007193 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007194 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007195 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007196 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007197 TmpInst.addOperand(Inst.getOperand(1)); // lane
7198 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7199 TmpInst.addOperand(Inst.getOperand(6));
7200 Inst = TmpInst;
7201 return true;
7202 }
7203
Jim Grosbach14952a02012-01-24 18:37:25 +00007204 case ARM::VLD4LNdWB_register_Asm_8:
7205 case ARM::VLD4LNdWB_register_Asm_16:
7206 case ARM::VLD4LNdWB_register_Asm_32:
7207 case ARM::VLD4LNqWB_register_Asm_16:
7208 case ARM::VLD4LNqWB_register_Asm_32: {
7209 MCInst TmpInst;
7210 // Shuffle the operands around so the lane index operand is in the
7211 // right place.
7212 unsigned Spacing;
7213 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7214 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007215 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007216 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007217 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007218 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007219 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007220 Spacing * 3));
7221 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7222 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7223 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7224 TmpInst.addOperand(Inst.getOperand(4)); // Rm
7225 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007226 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007227 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007228 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007229 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007230 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007231 Spacing * 3));
7232 TmpInst.addOperand(Inst.getOperand(1)); // lane
7233 TmpInst.addOperand(Inst.getOperand(5)); // CondCode
7234 TmpInst.addOperand(Inst.getOperand(6));
7235 Inst = TmpInst;
7236 return true;
7237 }
7238
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007239 case ARM::VLD1LNdWB_fixed_Asm_8:
7240 case ARM::VLD1LNdWB_fixed_Asm_16:
7241 case ARM::VLD1LNdWB_fixed_Asm_32: {
Jim Grosbachdda976b2011-12-02 22:01:52 +00007242 MCInst TmpInst;
7243 // Shuffle the operands around so the lane index operand is in the
7244 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007245 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007246 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachdda976b2011-12-02 22:01:52 +00007247 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7248 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7249 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7250 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007251 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachdda976b2011-12-02 22:01:52 +00007252 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7253 TmpInst.addOperand(Inst.getOperand(1)); // lane
7254 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7255 TmpInst.addOperand(Inst.getOperand(5));
7256 Inst = TmpInst;
7257 return true;
7258 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007259
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007260 case ARM::VLD2LNdWB_fixed_Asm_8:
7261 case ARM::VLD2LNdWB_fixed_Asm_16:
7262 case ARM::VLD2LNdWB_fixed_Asm_32:
7263 case ARM::VLD2LNqWB_fixed_Asm_16:
7264 case ARM::VLD2LNqWB_fixed_Asm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007265 MCInst TmpInst;
7266 // Shuffle the operands around so the lane index operand is in the
7267 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007268 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007269 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007270 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007271 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007272 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007273 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7274 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7275 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007276 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007277 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007278 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007279 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007280 TmpInst.addOperand(Inst.getOperand(1)); // lane
7281 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7282 TmpInst.addOperand(Inst.getOperand(5));
7283 Inst = TmpInst;
7284 return true;
7285 }
7286
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007287 case ARM::VLD3LNdWB_fixed_Asm_8:
7288 case ARM::VLD3LNdWB_fixed_Asm_16:
7289 case ARM::VLD3LNdWB_fixed_Asm_32:
7290 case ARM::VLD3LNqWB_fixed_Asm_16:
7291 case ARM::VLD3LNqWB_fixed_Asm_32: {
7292 MCInst TmpInst;
7293 // Shuffle the operands around so the lane index operand is in the
7294 // right place.
7295 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007296 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007297 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007298 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007299 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007300 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007301 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007302 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7303 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7304 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007305 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007306 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007307 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007308 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007309 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007310 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007311 TmpInst.addOperand(Inst.getOperand(1)); // lane
7312 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7313 TmpInst.addOperand(Inst.getOperand(5));
7314 Inst = TmpInst;
7315 return true;
7316 }
7317
Jim Grosbach14952a02012-01-24 18:37:25 +00007318 case ARM::VLD4LNdWB_fixed_Asm_8:
7319 case ARM::VLD4LNdWB_fixed_Asm_16:
7320 case ARM::VLD4LNdWB_fixed_Asm_32:
7321 case ARM::VLD4LNqWB_fixed_Asm_16:
7322 case ARM::VLD4LNqWB_fixed_Asm_32: {
7323 MCInst TmpInst;
7324 // Shuffle the operands around so the lane index operand is in the
7325 // right place.
7326 unsigned Spacing;
7327 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7328 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007329 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007330 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007331 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007332 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007333 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007334 Spacing * 3));
7335 TmpInst.addOperand(Inst.getOperand(2)); // Rn_wb
7336 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7337 TmpInst.addOperand(Inst.getOperand(3)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007338 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach14952a02012-01-24 18:37:25 +00007339 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007340 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007341 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007342 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007343 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007344 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007345 Spacing * 3));
7346 TmpInst.addOperand(Inst.getOperand(1)); // lane
7347 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7348 TmpInst.addOperand(Inst.getOperand(5));
7349 Inst = TmpInst;
7350 return true;
7351 }
7352
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007353 case ARM::VLD1LNdAsm_8:
7354 case ARM::VLD1LNdAsm_16:
7355 case ARM::VLD1LNdAsm_32: {
Jim Grosbach04945c42011-12-02 00:35:16 +00007356 MCInst TmpInst;
7357 // Shuffle the operands around so the lane index operand is in the
7358 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007359 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007360 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbach04945c42011-12-02 00:35:16 +00007361 TmpInst.addOperand(Inst.getOperand(0)); // Vd
7362 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7363 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7364 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
7365 TmpInst.addOperand(Inst.getOperand(1)); // lane
7366 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7367 TmpInst.addOperand(Inst.getOperand(5));
7368 Inst = TmpInst;
7369 return true;
7370 }
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007371
Jim Grosbachd28ef9a2012-01-23 19:39:08 +00007372 case ARM::VLD2LNdAsm_8:
7373 case ARM::VLD2LNdAsm_16:
7374 case ARM::VLD2LNdAsm_32:
7375 case ARM::VLD2LNqAsm_16:
7376 case ARM::VLD2LNqAsm_32: {
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007377 MCInst TmpInst;
7378 // Shuffle the operands around so the lane index operand is in the
7379 // right place.
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007380 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007381 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007382 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007383 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007384 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007385 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7386 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7387 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007388 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach75e2ab52011-12-20 19:21:26 +00007389 Spacing));
Jim Grosbacha8aa30b2011-12-14 23:25:46 +00007390 TmpInst.addOperand(Inst.getOperand(1)); // lane
7391 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7392 TmpInst.addOperand(Inst.getOperand(5));
7393 Inst = TmpInst;
7394 return true;
7395 }
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007396
7397 case ARM::VLD3LNdAsm_8:
7398 case ARM::VLD3LNdAsm_16:
7399 case ARM::VLD3LNdAsm_32:
7400 case ARM::VLD3LNqAsm_16:
7401 case ARM::VLD3LNqAsm_32: {
7402 MCInst TmpInst;
7403 // Shuffle the operands around so the lane index operand is in the
7404 // right place.
7405 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007406 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007407 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007408 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007409 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007410 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007411 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007412 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7413 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7414 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007415 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007416 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007417 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007418 Spacing * 2));
Jim Grosbacha8b444b2012-01-23 21:53:26 +00007419 TmpInst.addOperand(Inst.getOperand(1)); // lane
7420 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7421 TmpInst.addOperand(Inst.getOperand(5));
7422 Inst = TmpInst;
7423 return true;
7424 }
7425
Jim Grosbach14952a02012-01-24 18:37:25 +00007426 case ARM::VLD4LNdAsm_8:
7427 case ARM::VLD4LNdAsm_16:
7428 case ARM::VLD4LNdAsm_32:
7429 case ARM::VLD4LNqAsm_16:
7430 case ARM::VLD4LNqAsm_32: {
7431 MCInst TmpInst;
7432 // Shuffle the operands around so the lane index operand is in the
7433 // right place.
7434 unsigned Spacing;
7435 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7436 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007437 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007438 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007439 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007440 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007441 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007442 Spacing * 3));
7443 TmpInst.addOperand(Inst.getOperand(2)); // Rn
7444 TmpInst.addOperand(Inst.getOperand(3)); // alignment
7445 TmpInst.addOperand(Inst.getOperand(0)); // Tied operand src (== Vd)
Jim Grosbache9119e42015-05-13 18:37:00 +00007446 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007447 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007448 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007449 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007450 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach14952a02012-01-24 18:37:25 +00007451 Spacing * 3));
7452 TmpInst.addOperand(Inst.getOperand(1)); // lane
7453 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7454 TmpInst.addOperand(Inst.getOperand(5));
7455 Inst = TmpInst;
7456 return true;
7457 }
7458
Jim Grosbachb78403c2012-01-24 23:47:04 +00007459 // VLD3DUP single 3-element structure to all lanes instructions.
7460 case ARM::VLD3DUPdAsm_8:
7461 case ARM::VLD3DUPdAsm_16:
7462 case ARM::VLD3DUPdAsm_32:
7463 case ARM::VLD3DUPqAsm_8:
7464 case ARM::VLD3DUPqAsm_16:
7465 case ARM::VLD3DUPqAsm_32: {
7466 MCInst TmpInst;
7467 unsigned Spacing;
7468 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7469 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007470 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007471 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007472 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007473 Spacing * 2));
7474 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7475 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7476 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7477 TmpInst.addOperand(Inst.getOperand(4));
7478 Inst = TmpInst;
7479 return true;
7480 }
7481
7482 case ARM::VLD3DUPdWB_fixed_Asm_8:
7483 case ARM::VLD3DUPdWB_fixed_Asm_16:
7484 case ARM::VLD3DUPdWB_fixed_Asm_32:
7485 case ARM::VLD3DUPqWB_fixed_Asm_8:
7486 case ARM::VLD3DUPqWB_fixed_Asm_16:
7487 case ARM::VLD3DUPqWB_fixed_Asm_32: {
7488 MCInst TmpInst;
7489 unsigned Spacing;
7490 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7491 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007492 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007493 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007494 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007495 Spacing * 2));
7496 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7497 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7498 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007499 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachb78403c2012-01-24 23:47:04 +00007500 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7501 TmpInst.addOperand(Inst.getOperand(4));
7502 Inst = TmpInst;
7503 return true;
7504 }
7505
7506 case ARM::VLD3DUPdWB_register_Asm_8:
7507 case ARM::VLD3DUPdWB_register_Asm_16:
7508 case ARM::VLD3DUPdWB_register_Asm_32:
7509 case ARM::VLD3DUPqWB_register_Asm_8:
7510 case ARM::VLD3DUPqWB_register_Asm_16:
7511 case ARM::VLD3DUPqWB_register_Asm_32: {
7512 MCInst TmpInst;
7513 unsigned Spacing;
7514 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7515 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007516 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007517 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007518 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachb78403c2012-01-24 23:47:04 +00007519 Spacing * 2));
7520 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7521 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7522 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7523 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7524 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7525 TmpInst.addOperand(Inst.getOperand(5));
7526 Inst = TmpInst;
7527 return true;
7528 }
7529
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007530 // VLD3 multiple 3-element structure instructions.
7531 case ARM::VLD3dAsm_8:
7532 case ARM::VLD3dAsm_16:
7533 case ARM::VLD3dAsm_32:
7534 case ARM::VLD3qAsm_8:
7535 case ARM::VLD3qAsm_16:
7536 case ARM::VLD3qAsm_32: {
7537 MCInst TmpInst;
7538 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007539 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007540 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007541 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007542 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007543 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007544 Spacing * 2));
7545 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7546 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7547 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7548 TmpInst.addOperand(Inst.getOperand(4));
7549 Inst = TmpInst;
7550 return true;
7551 }
7552
7553 case ARM::VLD3dWB_fixed_Asm_8:
7554 case ARM::VLD3dWB_fixed_Asm_16:
7555 case ARM::VLD3dWB_fixed_Asm_32:
7556 case ARM::VLD3qWB_fixed_Asm_8:
7557 case ARM::VLD3qWB_fixed_Asm_16:
7558 case ARM::VLD3qWB_fixed_Asm_32: {
7559 MCInst TmpInst;
7560 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007561 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007562 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007563 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007564 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007565 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007566 Spacing * 2));
7567 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7568 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7569 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007570 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007571 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7572 TmpInst.addOperand(Inst.getOperand(4));
7573 Inst = TmpInst;
7574 return true;
7575 }
7576
7577 case ARM::VLD3dWB_register_Asm_8:
7578 case ARM::VLD3dWB_register_Asm_16:
7579 case ARM::VLD3dWB_register_Asm_32:
7580 case ARM::VLD3qWB_register_Asm_8:
7581 case ARM::VLD3qWB_register_Asm_16:
7582 case ARM::VLD3qWB_register_Asm_32: {
7583 MCInst TmpInst;
7584 unsigned Spacing;
Jim Grosbach1a747242012-01-23 23:45:44 +00007585 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007586 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007587 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007588 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007589 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachac2af3f2012-01-23 23:20:46 +00007590 Spacing * 2));
7591 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7592 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7593 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7594 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7595 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7596 TmpInst.addOperand(Inst.getOperand(5));
7597 Inst = TmpInst;
7598 return true;
7599 }
7600
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007601 // VLD4DUP single 3-element structure to all lanes instructions.
7602 case ARM::VLD4DUPdAsm_8:
7603 case ARM::VLD4DUPdAsm_16:
7604 case ARM::VLD4DUPdAsm_32:
7605 case ARM::VLD4DUPqAsm_8:
7606 case ARM::VLD4DUPqAsm_16:
7607 case ARM::VLD4DUPqAsm_32: {
7608 MCInst TmpInst;
7609 unsigned Spacing;
7610 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7611 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007612 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007613 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007614 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007615 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007616 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007617 Spacing * 3));
7618 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7619 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7620 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7621 TmpInst.addOperand(Inst.getOperand(4));
7622 Inst = TmpInst;
7623 return true;
7624 }
7625
7626 case ARM::VLD4DUPdWB_fixed_Asm_8:
7627 case ARM::VLD4DUPdWB_fixed_Asm_16:
7628 case ARM::VLD4DUPdWB_fixed_Asm_32:
7629 case ARM::VLD4DUPqWB_fixed_Asm_8:
7630 case ARM::VLD4DUPqWB_fixed_Asm_16:
7631 case ARM::VLD4DUPqWB_fixed_Asm_32: {
7632 MCInst TmpInst;
7633 unsigned Spacing;
7634 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7635 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007636 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007637 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007638 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007639 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007640 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007641 Spacing * 3));
7642 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7643 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7644 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007645 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007646 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7647 TmpInst.addOperand(Inst.getOperand(4));
7648 Inst = TmpInst;
7649 return true;
7650 }
7651
7652 case ARM::VLD4DUPdWB_register_Asm_8:
7653 case ARM::VLD4DUPdWB_register_Asm_16:
7654 case ARM::VLD4DUPdWB_register_Asm_32:
7655 case ARM::VLD4DUPqWB_register_Asm_8:
7656 case ARM::VLD4DUPqWB_register_Asm_16:
7657 case ARM::VLD4DUPqWB_register_Asm_32: {
7658 MCInst TmpInst;
7659 unsigned Spacing;
7660 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7661 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007662 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007663 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007664 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007665 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007666 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach086cbfa2012-01-25 00:01:08 +00007667 Spacing * 3));
7668 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7669 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7670 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7671 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7672 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7673 TmpInst.addOperand(Inst.getOperand(5));
7674 Inst = TmpInst;
7675 return true;
7676 }
7677
7678 // VLD4 multiple 4-element structure instructions.
Jim Grosbached561fc2012-01-24 00:43:17 +00007679 case ARM::VLD4dAsm_8:
7680 case ARM::VLD4dAsm_16:
7681 case ARM::VLD4dAsm_32:
7682 case ARM::VLD4qAsm_8:
7683 case ARM::VLD4qAsm_16:
7684 case ARM::VLD4qAsm_32: {
7685 MCInst TmpInst;
7686 unsigned Spacing;
7687 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7688 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007689 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007690 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007691 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007692 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007693 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007694 Spacing * 3));
7695 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7696 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7697 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7698 TmpInst.addOperand(Inst.getOperand(4));
7699 Inst = TmpInst;
7700 return true;
7701 }
7702
7703 case ARM::VLD4dWB_fixed_Asm_8:
7704 case ARM::VLD4dWB_fixed_Asm_16:
7705 case ARM::VLD4dWB_fixed_Asm_32:
7706 case ARM::VLD4qWB_fixed_Asm_8:
7707 case ARM::VLD4qWB_fixed_Asm_16:
7708 case ARM::VLD4qWB_fixed_Asm_32: {
7709 MCInst TmpInst;
7710 unsigned Spacing;
7711 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7712 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007713 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007714 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007715 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007716 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007717 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007718 Spacing * 3));
7719 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7720 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7721 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007722 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbached561fc2012-01-24 00:43:17 +00007723 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7724 TmpInst.addOperand(Inst.getOperand(4));
7725 Inst = TmpInst;
7726 return true;
7727 }
7728
7729 case ARM::VLD4dWB_register_Asm_8:
7730 case ARM::VLD4dWB_register_Asm_16:
7731 case ARM::VLD4dWB_register_Asm_32:
7732 case ARM::VLD4qWB_register_Asm_8:
7733 case ARM::VLD4qWB_register_Asm_16:
7734 case ARM::VLD4qWB_register_Asm_32: {
7735 MCInst TmpInst;
7736 unsigned Spacing;
7737 TmpInst.setOpcode(getRealVLDOpcode(Inst.getOpcode(), Spacing));
7738 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007739 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007740 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007741 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007742 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007743 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbached561fc2012-01-24 00:43:17 +00007744 Spacing * 3));
7745 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7746 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7747 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7748 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7749 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7750 TmpInst.addOperand(Inst.getOperand(5));
7751 Inst = TmpInst;
7752 return true;
7753 }
7754
Jim Grosbach1a747242012-01-23 23:45:44 +00007755 // VST3 multiple 3-element structure instructions.
7756 case ARM::VST3dAsm_8:
7757 case ARM::VST3dAsm_16:
7758 case ARM::VST3dAsm_32:
7759 case ARM::VST3qAsm_8:
7760 case ARM::VST3qAsm_16:
7761 case ARM::VST3qAsm_32: {
7762 MCInst TmpInst;
7763 unsigned Spacing;
7764 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7765 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7766 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7767 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007768 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007769 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007770 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007771 Spacing * 2));
7772 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7773 TmpInst.addOperand(Inst.getOperand(4));
7774 Inst = TmpInst;
7775 return true;
7776 }
7777
7778 case ARM::VST3dWB_fixed_Asm_8:
7779 case ARM::VST3dWB_fixed_Asm_16:
7780 case ARM::VST3dWB_fixed_Asm_32:
7781 case ARM::VST3qWB_fixed_Asm_8:
7782 case ARM::VST3qWB_fixed_Asm_16:
7783 case ARM::VST3qWB_fixed_Asm_32: {
7784 MCInst TmpInst;
7785 unsigned Spacing;
7786 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7787 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7788 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7789 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007790 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbach1a747242012-01-23 23:45:44 +00007791 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007792 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007793 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007794 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007795 Spacing * 2));
7796 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7797 TmpInst.addOperand(Inst.getOperand(4));
7798 Inst = TmpInst;
7799 return true;
7800 }
7801
7802 case ARM::VST3dWB_register_Asm_8:
7803 case ARM::VST3dWB_register_Asm_16:
7804 case ARM::VST3dWB_register_Asm_32:
7805 case ARM::VST3qWB_register_Asm_8:
7806 case ARM::VST3qWB_register_Asm_16:
7807 case ARM::VST3qWB_register_Asm_32: {
7808 MCInst TmpInst;
7809 unsigned Spacing;
7810 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7811 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7812 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7813 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7814 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7815 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007816 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007817 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007818 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbach1a747242012-01-23 23:45:44 +00007819 Spacing * 2));
7820 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7821 TmpInst.addOperand(Inst.getOperand(5));
7822 Inst = TmpInst;
7823 return true;
7824 }
7825
Jim Grosbachda70eac2012-01-24 00:58:13 +00007826 // VST4 multiple 3-element structure instructions.
7827 case ARM::VST4dAsm_8:
7828 case ARM::VST4dAsm_16:
7829 case ARM::VST4dAsm_32:
7830 case ARM::VST4qAsm_8:
7831 case ARM::VST4qAsm_16:
7832 case ARM::VST4qAsm_32: {
7833 MCInst TmpInst;
7834 unsigned Spacing;
7835 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7836 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7837 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7838 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007839 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007840 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007841 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007842 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007843 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007844 Spacing * 3));
7845 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7846 TmpInst.addOperand(Inst.getOperand(4));
7847 Inst = TmpInst;
7848 return true;
7849 }
7850
7851 case ARM::VST4dWB_fixed_Asm_8:
7852 case ARM::VST4dWB_fixed_Asm_16:
7853 case ARM::VST4dWB_fixed_Asm_32:
7854 case ARM::VST4qWB_fixed_Asm_8:
7855 case ARM::VST4qWB_fixed_Asm_16:
7856 case ARM::VST4qWB_fixed_Asm_32: {
7857 MCInst TmpInst;
7858 unsigned Spacing;
7859 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7860 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7861 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7862 TmpInst.addOperand(Inst.getOperand(2)); // alignment
Jim Grosbache9119e42015-05-13 18:37:00 +00007863 TmpInst.addOperand(MCOperand::createReg(0)); // Rm
Jim Grosbachda70eac2012-01-24 00:58:13 +00007864 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007865 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007866 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007867 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007868 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007869 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007870 Spacing * 3));
7871 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
7872 TmpInst.addOperand(Inst.getOperand(4));
7873 Inst = TmpInst;
7874 return true;
7875 }
7876
7877 case ARM::VST4dWB_register_Asm_8:
7878 case ARM::VST4dWB_register_Asm_16:
7879 case ARM::VST4dWB_register_Asm_32:
7880 case ARM::VST4qWB_register_Asm_8:
7881 case ARM::VST4qWB_register_Asm_16:
7882 case ARM::VST4qWB_register_Asm_32: {
7883 MCInst TmpInst;
7884 unsigned Spacing;
7885 TmpInst.setOpcode(getRealVSTOpcode(Inst.getOpcode(), Spacing));
7886 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7887 TmpInst.addOperand(Inst.getOperand(1)); // Rn_wb == tied Rn
7888 TmpInst.addOperand(Inst.getOperand(2)); // alignment
7889 TmpInst.addOperand(Inst.getOperand(3)); // Rm
7890 TmpInst.addOperand(Inst.getOperand(0)); // Vd
Jim Grosbache9119e42015-05-13 18:37:00 +00007891 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007892 Spacing));
Jim Grosbache9119e42015-05-13 18:37:00 +00007893 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007894 Spacing * 2));
Jim Grosbache9119e42015-05-13 18:37:00 +00007895 TmpInst.addOperand(MCOperand::createReg(Inst.getOperand(0).getReg() +
Jim Grosbachda70eac2012-01-24 00:58:13 +00007896 Spacing * 3));
7897 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7898 TmpInst.addOperand(Inst.getOperand(5));
7899 Inst = TmpInst;
7900 return true;
7901 }
7902
Jim Grosbachad66de12012-04-11 00:15:16 +00007903 // Handle encoding choice for the shift-immediate instructions.
7904 case ARM::t2LSLri:
7905 case ARM::t2LSRri:
7906 case ARM::t2ASRri: {
7907 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7908 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7909 Inst.getOperand(5).getReg() == (inITBlock() ? 0 : ARM::CPSR) &&
David Blaikie960ea3f2014-06-08 16:18:35 +00007910 !(static_cast<ARMOperand &>(*Operands[3]).isToken() &&
7911 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w")) {
Jim Grosbachad66de12012-04-11 00:15:16 +00007912 unsigned NewOpc;
7913 switch (Inst.getOpcode()) {
7914 default: llvm_unreachable("unexpected opcode");
7915 case ARM::t2LSLri: NewOpc = ARM::tLSLri; break;
7916 case ARM::t2LSRri: NewOpc = ARM::tLSRri; break;
7917 case ARM::t2ASRri: NewOpc = ARM::tASRri; break;
7918 }
7919 // The Thumb1 operands aren't in the same order. Awesome, eh?
7920 MCInst TmpInst;
7921 TmpInst.setOpcode(NewOpc);
7922 TmpInst.addOperand(Inst.getOperand(0));
7923 TmpInst.addOperand(Inst.getOperand(5));
7924 TmpInst.addOperand(Inst.getOperand(1));
7925 TmpInst.addOperand(Inst.getOperand(2));
7926 TmpInst.addOperand(Inst.getOperand(3));
7927 TmpInst.addOperand(Inst.getOperand(4));
7928 Inst = TmpInst;
7929 return true;
7930 }
7931 return false;
7932 }
7933
Jim Grosbach485e5622011-12-13 22:45:11 +00007934 // Handle the Thumb2 mode MOV complex aliases.
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007935 case ARM::t2MOVsr:
7936 case ARM::t2MOVSsr: {
7937 // Which instruction to expand to depends on the CCOut operand and
7938 // whether we're in an IT block if the register operands are low
7939 // registers.
7940 bool isNarrow = false;
7941 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7942 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7943 isARMLowRegister(Inst.getOperand(2).getReg()) &&
7944 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
7945 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsr))
7946 isNarrow = true;
7947 MCInst TmpInst;
7948 unsigned newOpc;
7949 switch(ARM_AM::getSORegShOp(Inst.getOperand(3).getImm())) {
7950 default: llvm_unreachable("unexpected opcode!");
7951 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRrr : ARM::t2ASRrr; break;
7952 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRrr : ARM::t2LSRrr; break;
7953 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLrr : ARM::t2LSLrr; break;
7954 case ARM_AM::ror: newOpc = isNarrow ? ARM::tROR : ARM::t2RORrr; break;
7955 }
7956 TmpInst.setOpcode(newOpc);
7957 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7958 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007959 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007960 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7961 TmpInst.addOperand(Inst.getOperand(1)); // Rn
7962 TmpInst.addOperand(Inst.getOperand(2)); // Rm
7963 TmpInst.addOperand(Inst.getOperand(4)); // CondCode
7964 TmpInst.addOperand(Inst.getOperand(5));
7965 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007966 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbachb3ef7132011-12-21 20:54:00 +00007967 Inst.getOpcode() == ARM::t2MOVSsr ? ARM::CPSR : 0));
7968 Inst = TmpInst;
7969 return true;
7970 }
Jim Grosbach485e5622011-12-13 22:45:11 +00007971 case ARM::t2MOVsi:
7972 case ARM::t2MOVSsi: {
7973 // Which instruction to expand to depends on the CCOut operand and
7974 // whether we're in an IT block if the register operands are low
7975 // registers.
7976 bool isNarrow = false;
7977 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
7978 isARMLowRegister(Inst.getOperand(1).getReg()) &&
7979 inITBlock() == (Inst.getOpcode() == ARM::t2MOVsi))
7980 isNarrow = true;
7981 MCInst TmpInst;
7982 unsigned newOpc;
7983 switch(ARM_AM::getSORegShOp(Inst.getOperand(2).getImm())) {
7984 default: llvm_unreachable("unexpected opcode!");
7985 case ARM_AM::asr: newOpc = isNarrow ? ARM::tASRri : ARM::t2ASRri; break;
7986 case ARM_AM::lsr: newOpc = isNarrow ? ARM::tLSRri : ARM::t2LSRri; break;
7987 case ARM_AM::lsl: newOpc = isNarrow ? ARM::tLSLri : ARM::t2LSLri; break;
7988 case ARM_AM::ror: newOpc = ARM::t2RORri; isNarrow = false; break;
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007989 case ARM_AM::rrx: isNarrow = false; newOpc = ARM::t2RRX; break;
Jim Grosbach485e5622011-12-13 22:45:11 +00007990 }
Benjamin Kramerbde91762012-06-02 10:20:22 +00007991 unsigned Amount = ARM_AM::getSORegOffset(Inst.getOperand(2).getImm());
7992 if (Amount == 32) Amount = 0;
Jim Grosbach485e5622011-12-13 22:45:11 +00007993 TmpInst.setOpcode(newOpc);
7994 TmpInst.addOperand(Inst.getOperand(0)); // Rd
7995 if (isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00007996 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00007997 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
7998 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbach8c59bbc2011-12-21 21:04:19 +00007999 if (newOpc != ARM::t2RRX)
Jim Grosbache9119e42015-05-13 18:37:00 +00008000 TmpInst.addOperand(MCOperand::createImm(Amount));
Jim Grosbach485e5622011-12-13 22:45:11 +00008001 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8002 TmpInst.addOperand(Inst.getOperand(4));
8003 if (!isNarrow)
Jim Grosbache9119e42015-05-13 18:37:00 +00008004 TmpInst.addOperand(MCOperand::createReg(
Jim Grosbach485e5622011-12-13 22:45:11 +00008005 Inst.getOpcode() == ARM::t2MOVSsi ? ARM::CPSR : 0));
8006 Inst = TmpInst;
8007 return true;
8008 }
8009 // Handle the ARM mode MOV complex aliases.
Jim Grosbachabcac562011-11-16 18:31:45 +00008010 case ARM::ASRr:
8011 case ARM::LSRr:
8012 case ARM::LSLr:
8013 case ARM::RORr: {
8014 ARM_AM::ShiftOpc ShiftTy;
8015 switch(Inst.getOpcode()) {
8016 default: llvm_unreachable("unexpected opcode!");
8017 case ARM::ASRr: ShiftTy = ARM_AM::asr; break;
8018 case ARM::LSRr: ShiftTy = ARM_AM::lsr; break;
8019 case ARM::LSLr: ShiftTy = ARM_AM::lsl; break;
8020 case ARM::RORr: ShiftTy = ARM_AM::ror; break;
8021 }
Jim Grosbachabcac562011-11-16 18:31:45 +00008022 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, 0);
8023 MCInst TmpInst;
8024 TmpInst.setOpcode(ARM::MOVsr);
8025 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8026 TmpInst.addOperand(Inst.getOperand(1)); // Rn
8027 TmpInst.addOperand(Inst.getOperand(2)); // Rm
Jim Grosbache9119e42015-05-13 18:37:00 +00008028 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbachabcac562011-11-16 18:31:45 +00008029 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8030 TmpInst.addOperand(Inst.getOperand(4));
8031 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8032 Inst = TmpInst;
8033 return true;
8034 }
Jim Grosbachc14871c2011-11-10 19:18:01 +00008035 case ARM::ASRi:
8036 case ARM::LSRi:
8037 case ARM::LSLi:
8038 case ARM::RORi: {
8039 ARM_AM::ShiftOpc ShiftTy;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008040 switch(Inst.getOpcode()) {
8041 default: llvm_unreachable("unexpected opcode!");
8042 case ARM::ASRi: ShiftTy = ARM_AM::asr; break;
8043 case ARM::LSRi: ShiftTy = ARM_AM::lsr; break;
8044 case ARM::LSLi: ShiftTy = ARM_AM::lsl; break;
8045 case ARM::RORi: ShiftTy = ARM_AM::ror; break;
8046 }
8047 // A shift by zero is a plain MOVr, not a MOVsi.
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008048 unsigned Amt = Inst.getOperand(2).getImm();
Jim Grosbachc14871c2011-11-10 19:18:01 +00008049 unsigned Opc = Amt == 0 ? ARM::MOVr : ARM::MOVsi;
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008050 // A shift by 32 should be encoded as 0 when permitted
8051 if (Amt == 32 && (ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr))
8052 Amt = 0;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008053 unsigned Shifter = ARM_AM::getSORegOpc(ShiftTy, Amt);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008054 MCInst TmpInst;
Jim Grosbachc14871c2011-11-10 19:18:01 +00008055 TmpInst.setOpcode(Opc);
Jim Grosbach61db5a52011-11-10 16:44:55 +00008056 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8057 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbachc14871c2011-11-10 19:18:01 +00008058 if (Opc == ARM::MOVsi)
Jim Grosbache9119e42015-05-13 18:37:00 +00008059 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach61db5a52011-11-10 16:44:55 +00008060 TmpInst.addOperand(Inst.getOperand(3)); // CondCode
8061 TmpInst.addOperand(Inst.getOperand(4));
8062 TmpInst.addOperand(Inst.getOperand(5)); // cc_out
8063 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008064 return true;
Jim Grosbach61db5a52011-11-10 16:44:55 +00008065 }
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008066 case ARM::RRXi: {
8067 unsigned Shifter = ARM_AM::getSORegOpc(ARM_AM::rrx, 0);
8068 MCInst TmpInst;
8069 TmpInst.setOpcode(ARM::MOVsi);
8070 TmpInst.addOperand(Inst.getOperand(0)); // Rd
8071 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008072 TmpInst.addOperand(MCOperand::createImm(Shifter)); // Shift value and ty
Jim Grosbach1a2f9ee2011-11-16 19:05:59 +00008073 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8074 TmpInst.addOperand(Inst.getOperand(3));
8075 TmpInst.addOperand(Inst.getOperand(4)); // cc_out
8076 Inst = TmpInst;
8077 return true;
8078 }
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008079 case ARM::t2LDMIA_UPD: {
8080 // If this is a load of a single register, then we should use
8081 // a post-indexed LDR instruction instead, per the ARM ARM.
8082 if (Inst.getNumOperands() != 5)
8083 return false;
8084 MCInst TmpInst;
8085 TmpInst.setOpcode(ARM::t2LDR_POST);
8086 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8087 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8088 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008089 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008090 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8091 TmpInst.addOperand(Inst.getOperand(3));
8092 Inst = TmpInst;
8093 return true;
8094 }
8095 case ARM::t2STMDB_UPD: {
8096 // If this is a store of a single register, then we should use
8097 // a pre-indexed STR instruction instead, per the ARM ARM.
8098 if (Inst.getNumOperands() != 5)
8099 return false;
8100 MCInst TmpInst;
8101 TmpInst.setOpcode(ARM::t2STR_PRE);
8102 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8103 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8104 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008105 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbachd9a9be22011-11-10 23:58:34 +00008106 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8107 TmpInst.addOperand(Inst.getOperand(3));
8108 Inst = TmpInst;
8109 return true;
8110 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008111 case ARM::LDMIA_UPD:
8112 // If this is a load of a single register via a 'pop', then we should use
8113 // a post-indexed LDR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008114 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "pop" &&
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008115 Inst.getNumOperands() == 5) {
8116 MCInst TmpInst;
8117 TmpInst.setOpcode(ARM::LDR_POST_IMM);
8118 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8119 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8120 TmpInst.addOperand(Inst.getOperand(1)); // Rn
Jim Grosbache9119e42015-05-13 18:37:00 +00008121 TmpInst.addOperand(MCOperand::createReg(0)); // am2offset
8122 TmpInst.addOperand(MCOperand::createImm(4));
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008123 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8124 TmpInst.addOperand(Inst.getOperand(3));
8125 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008126 return true;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008127 }
8128 break;
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008129 case ARM::STMDB_UPD:
8130 // If this is a store of a single register via a 'push', then we should use
8131 // a pre-indexed STR instruction instead, per the ARM ARM.
David Blaikie960ea3f2014-06-08 16:18:35 +00008132 if (static_cast<ARMOperand &>(*Operands[0]).getToken() == "push" &&
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008133 Inst.getNumOperands() == 5) {
8134 MCInst TmpInst;
8135 TmpInst.setOpcode(ARM::STR_PRE_IMM);
8136 TmpInst.addOperand(Inst.getOperand(0)); // Rn_wb
8137 TmpInst.addOperand(Inst.getOperand(4)); // Rt
8138 TmpInst.addOperand(Inst.getOperand(1)); // addrmode_imm12
Jim Grosbache9119e42015-05-13 18:37:00 +00008139 TmpInst.addOperand(MCOperand::createImm(-4));
Jim Grosbach27ad83d2011-08-11 18:07:11 +00008140 TmpInst.addOperand(Inst.getOperand(2)); // CondCode
8141 TmpInst.addOperand(Inst.getOperand(3));
8142 Inst = TmpInst;
8143 }
8144 break;
Jim Grosbachec9ba982011-12-05 21:06:26 +00008145 case ARM::t2ADDri12:
8146 // If the immediate fits for encoding T3 (t2ADDri) and the generic "add"
8147 // mnemonic was used (not "addw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008148 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "add" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008149 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8150 break;
8151 Inst.setOpcode(ARM::t2ADDri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008152 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008153 break;
8154 case ARM::t2SUBri12:
8155 // If the immediate fits for encoding T3 (t2SUBri) and the generic "sub"
8156 // mnemonic was used (not "subw"), encoding T3 is preferred.
David Blaikie960ea3f2014-06-08 16:18:35 +00008157 if (static_cast<ARMOperand &>(*Operands[0]).getToken() != "sub" ||
Jim Grosbachec9ba982011-12-05 21:06:26 +00008158 ARM_AM::getT2SOImmVal(Inst.getOperand(2).getImm()) == -1)
8159 break;
8160 Inst.setOpcode(ARM::t2SUBri);
Jim Grosbache9119e42015-05-13 18:37:00 +00008161 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachec9ba982011-12-05 21:06:26 +00008162 break;
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008163 case ARM::tADDi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008164 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbach6d606fb2011-08-31 17:07:33 +00008165 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8166 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8167 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008168 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008169 Inst.setOpcode(ARM::tADDi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008170 return true;
8171 }
Jim Grosbache9ab47a2011-08-16 23:57:34 +00008172 break;
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008173 case ARM::tSUBi8:
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00008174 // If the immediate is in the range 0-7, we want tADDi3 iff Rd was
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008175 // explicitly specified. From the ARM ARM: "Encoding T1 is preferred
8176 // to encoding T2 if <Rd> is specified and encoding T2 is preferred
8177 // to encoding T1 if <Rd> is omitted."
Jim Grosbach199ab902012-03-30 16:31:31 +00008178 if ((unsigned)Inst.getOperand(3).getImm() < 8 && Operands.size() == 6) {
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008179 Inst.setOpcode(ARM::tSUBi3);
Jim Grosbachafad0532011-11-10 23:42:14 +00008180 return true;
8181 }
Jim Grosbachd0c435c2011-09-16 22:58:42 +00008182 break;
Jim Grosbachdef5e342012-03-30 17:20:40 +00008183 case ARM::t2ADDri:
8184 case ARM::t2SUBri: {
8185 // If the destination and first source operand are the same, and
8186 // the flags are compatible with the current IT status, use encoding T2
8187 // instead of T3. For compatibility with the system 'as'. Make sure the
8188 // wide encoding wasn't explicit.
8189 if (Inst.getOperand(0).getReg() != Inst.getOperand(1).getReg() ||
Jim Grosbach74005ae2012-03-30 18:39:43 +00008190 !isARMLowRegister(Inst.getOperand(0).getReg()) ||
Jim Grosbachdef5e342012-03-30 17:20:40 +00008191 (unsigned)Inst.getOperand(2).getImm() > 255 ||
8192 ((!inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008193 (inITBlock() && Inst.getOperand(5).getReg() != 0)) ||
8194 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8195 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbachdef5e342012-03-30 17:20:40 +00008196 break;
8197 MCInst TmpInst;
8198 TmpInst.setOpcode(Inst.getOpcode() == ARM::t2ADDri ?
8199 ARM::tADDi8 : ARM::tSUBi8);
8200 TmpInst.addOperand(Inst.getOperand(0));
8201 TmpInst.addOperand(Inst.getOperand(5));
8202 TmpInst.addOperand(Inst.getOperand(0));
8203 TmpInst.addOperand(Inst.getOperand(2));
8204 TmpInst.addOperand(Inst.getOperand(3));
8205 TmpInst.addOperand(Inst.getOperand(4));
8206 Inst = TmpInst;
8207 return true;
8208 }
Jim Grosbache489bab2011-12-05 22:16:39 +00008209 case ARM::t2ADDrr: {
8210 // If the destination and first source operand are the same, and
8211 // there's no setting of the flags, use encoding T2 instead of T3.
8212 // Note that this is only for ADD, not SUB. This mirrors the system
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008213 // 'as' behaviour. Also take advantage of ADD being commutative.
8214 // Make sure the wide encoding wasn't explicit.
8215 bool Swap = false;
8216 auto DestReg = Inst.getOperand(0).getReg();
8217 bool Transform = DestReg == Inst.getOperand(1).getReg();
8218 if (!Transform && DestReg == Inst.getOperand(2).getReg()) {
8219 Transform = true;
8220 Swap = true;
8221 }
8222 if (!Transform ||
Jim Grosbache489bab2011-12-05 22:16:39 +00008223 Inst.getOperand(5).getReg() != 0 ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008224 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8225 static_cast<ARMOperand &>(*Operands[3]).getToken() == ".w"))
Jim Grosbache489bab2011-12-05 22:16:39 +00008226 break;
8227 MCInst TmpInst;
8228 TmpInst.setOpcode(ARM::tADDhirr);
8229 TmpInst.addOperand(Inst.getOperand(0));
8230 TmpInst.addOperand(Inst.getOperand(0));
Scott Douglass69bf1ce2015-07-13 15:31:48 +00008231 TmpInst.addOperand(Inst.getOperand(Swap ? 1 : 2));
Jim Grosbache489bab2011-12-05 22:16:39 +00008232 TmpInst.addOperand(Inst.getOperand(3));
8233 TmpInst.addOperand(Inst.getOperand(4));
8234 Inst = TmpInst;
8235 return true;
8236 }
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008237 case ARM::tADDrSP: {
8238 // If the non-SP source operand and the destination operand are not the
8239 // same, we need to use the 32-bit encoding if it's available.
8240 if (Inst.getOperand(0).getReg() != Inst.getOperand(2).getReg()) {
8241 Inst.setOpcode(ARM::t2ADDrr);
Jim Grosbache9119e42015-05-13 18:37:00 +00008242 Inst.addOperand(MCOperand::createReg(0)); // cc_out
Jim Grosbachc6f32b32012-04-27 23:51:36 +00008243 return true;
8244 }
8245 break;
8246 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008247 case ARM::tB:
8248 // A Thumb conditional branch outside of an IT block is a tBcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008249 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()) {
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008250 Inst.setOpcode(ARM::tBcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008251 return true;
8252 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008253 break;
8254 case ARM::t2B:
8255 // A Thumb2 conditional branch outside of an IT block is a t2Bcc.
Jim Grosbachafad0532011-11-10 23:42:14 +00008256 if (Inst.getOperand(1).getImm() != ARMCC::AL && !inITBlock()){
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008257 Inst.setOpcode(ARM::t2Bcc);
Jim Grosbachafad0532011-11-10 23:42:14 +00008258 return true;
8259 }
Owen Anderson29cfe6c2011-09-09 21:48:23 +00008260 break;
Jim Grosbach99bc8462011-08-31 21:17:31 +00008261 case ARM::t2Bcc:
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008262 // If the conditional is AL or we're in an IT block, we really want t2B.
Jim Grosbachafad0532011-11-10 23:42:14 +00008263 if (Inst.getOperand(1).getImm() == ARMCC::AL || inITBlock()) {
Jim Grosbach99bc8462011-08-31 21:17:31 +00008264 Inst.setOpcode(ARM::t2B);
Jim Grosbachafad0532011-11-10 23:42:14 +00008265 return true;
8266 }
Jim Grosbach99bc8462011-08-31 21:17:31 +00008267 break;
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008268 case ARM::tBcc:
8269 // If the conditional is AL, we really want tB.
Jim Grosbachafad0532011-11-10 23:42:14 +00008270 if (Inst.getOperand(1).getImm() == ARMCC::AL) {
Jim Grosbachcbd4ab12011-08-17 22:57:40 +00008271 Inst.setOpcode(ARM::tB);
Jim Grosbachafad0532011-11-10 23:42:14 +00008272 return true;
8273 }
Jim Grosbach6ddb5682011-08-18 16:08:39 +00008274 break;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008275 case ARM::tLDMIA: {
8276 // If the register list contains any high registers, or if the writeback
8277 // doesn't match what tLDMIA can do, we need to use the 32-bit encoding
8278 // instead if we're in Thumb2. Otherwise, this should have generated
8279 // an error in validateInstruction().
8280 unsigned Rn = Inst.getOperand(0).getReg();
8281 bool hasWritebackToken =
David Blaikie960ea3f2014-06-08 16:18:35 +00008282 (static_cast<ARMOperand &>(*Operands[3]).isToken() &&
8283 static_cast<ARMOperand &>(*Operands[3]).getToken() == "!");
Jim Grosbacha31f2232011-09-07 18:05:34 +00008284 bool listContainsBase;
8285 if (checkLowRegisterList(Inst, 3, Rn, 0, listContainsBase) ||
8286 (!listContainsBase && !hasWritebackToken) ||
8287 (listContainsBase && hasWritebackToken)) {
8288 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8289 assert (isThumbTwo());
8290 Inst.setOpcode(hasWritebackToken ? ARM::t2LDMIA_UPD : ARM::t2LDMIA);
8291 // If we're switching to the updating version, we need to insert
8292 // the writeback tied operand.
8293 if (hasWritebackToken)
8294 Inst.insert(Inst.begin(),
Jim Grosbache9119e42015-05-13 18:37:00 +00008295 MCOperand::createReg(Inst.getOperand(0).getReg()));
Jim Grosbachafad0532011-11-10 23:42:14 +00008296 return true;
Jim Grosbacha31f2232011-09-07 18:05:34 +00008297 }
8298 break;
8299 }
Jim Grosbach099c9762011-09-16 20:50:13 +00008300 case ARM::tSTMIA_UPD: {
8301 // If the register list contains any high registers, we need to use
8302 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8303 // should have generated an error in validateInstruction().
8304 unsigned Rn = Inst.getOperand(0).getReg();
8305 bool listContainsBase;
8306 if (checkLowRegisterList(Inst, 4, Rn, 0, listContainsBase)) {
8307 // 16-bit encoding isn't sufficient. Switch to the 32-bit version.
8308 assert (isThumbTwo());
8309 Inst.setOpcode(ARM::t2STMIA_UPD);
Jim Grosbachafad0532011-11-10 23:42:14 +00008310 return true;
Jim Grosbach099c9762011-09-16 20:50:13 +00008311 }
8312 break;
8313 }
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008314 case ARM::tPOP: {
8315 bool listContainsBase;
8316 // If the register list contains any high registers, we need to use
8317 // the 32-bit encoding instead if we're in Thumb2. Otherwise, this
8318 // should have generated an error in validateInstruction().
8319 if (!checkLowRegisterList(Inst, 2, 0, ARM::PC, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008320 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008321 assert (isThumbTwo());
8322 Inst.setOpcode(ARM::t2LDMIA_UPD);
8323 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008324 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8325 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008326 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008327 }
8328 case ARM::tPUSH: {
8329 bool listContainsBase;
8330 if (!checkLowRegisterList(Inst, 2, 0, ARM::LR, listContainsBase))
Jim Grosbachafad0532011-11-10 23:42:14 +00008331 return false;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008332 assert (isThumbTwo());
8333 Inst.setOpcode(ARM::t2STMDB_UPD);
8334 // Add the base register and writeback operands.
Jim Grosbache9119e42015-05-13 18:37:00 +00008335 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
8336 Inst.insert(Inst.begin(), MCOperand::createReg(ARM::SP));
Jim Grosbachafad0532011-11-10 23:42:14 +00008337 return true;
Jim Grosbach9bded9d2011-11-10 23:17:11 +00008338 }
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008339 case ARM::t2MOVi: {
8340 // If we can use the 16-bit encoding and the user didn't explicitly
8341 // request the 32-bit variant, transform it here.
8342 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
Jim Grosbach199ab902012-03-30 16:31:31 +00008343 (unsigned)Inst.getOperand(1).getImm() <= 255 &&
Jim Grosbach18b8b172011-09-14 19:12:11 +00008344 ((!inITBlock() && Inst.getOperand(2).getImm() == ARMCC::AL &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008345 Inst.getOperand(4).getReg() == ARM::CPSR) ||
8346 (inITBlock() && Inst.getOperand(4).getReg() == 0)) &&
8347 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8348 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008349 // The operands aren't in the same order for tMOVi8...
8350 MCInst TmpInst;
8351 TmpInst.setOpcode(ARM::tMOVi8);
8352 TmpInst.addOperand(Inst.getOperand(0));
8353 TmpInst.addOperand(Inst.getOperand(4));
8354 TmpInst.addOperand(Inst.getOperand(1));
8355 TmpInst.addOperand(Inst.getOperand(2));
8356 TmpInst.addOperand(Inst.getOperand(3));
8357 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008358 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008359 }
8360 break;
8361 }
8362 case ARM::t2MOVr: {
8363 // If we can use the 16-bit encoding and the user didn't explicitly
8364 // request the 32-bit variant, transform it here.
8365 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8366 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8367 Inst.getOperand(2).getImm() == ARMCC::AL &&
8368 Inst.getOperand(4).getReg() == ARM::CPSR &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008369 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8370 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008371 // The operands aren't the same for tMOV[S]r... (no cc_out)
8372 MCInst TmpInst;
8373 TmpInst.setOpcode(Inst.getOperand(4).getReg() ? ARM::tMOVSr : ARM::tMOVr);
8374 TmpInst.addOperand(Inst.getOperand(0));
8375 TmpInst.addOperand(Inst.getOperand(1));
8376 TmpInst.addOperand(Inst.getOperand(2));
8377 TmpInst.addOperand(Inst.getOperand(3));
8378 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008379 return true;
Jim Grosbachb908b7a2011-09-10 00:15:36 +00008380 }
8381 break;
8382 }
Jim Grosbach82213192011-09-19 20:29:33 +00008383 case ARM::t2SXTH:
Jim Grosbachb3519802011-09-20 00:46:54 +00008384 case ARM::t2SXTB:
8385 case ARM::t2UXTH:
8386 case ARM::t2UXTB: {
Jim Grosbach82213192011-09-19 20:29:33 +00008387 // If we can use the 16-bit encoding and the user didn't explicitly
8388 // request the 32-bit variant, transform it here.
8389 if (isARMLowRegister(Inst.getOperand(0).getReg()) &&
8390 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8391 Inst.getOperand(2).getImm() == 0 &&
David Blaikie960ea3f2014-06-08 16:18:35 +00008392 (!static_cast<ARMOperand &>(*Operands[2]).isToken() ||
8393 static_cast<ARMOperand &>(*Operands[2]).getToken() != ".w")) {
Jim Grosbachb3519802011-09-20 00:46:54 +00008394 unsigned NewOpc;
8395 switch (Inst.getOpcode()) {
8396 default: llvm_unreachable("Illegal opcode!");
8397 case ARM::t2SXTH: NewOpc = ARM::tSXTH; break;
8398 case ARM::t2SXTB: NewOpc = ARM::tSXTB; break;
8399 case ARM::t2UXTH: NewOpc = ARM::tUXTH; break;
8400 case ARM::t2UXTB: NewOpc = ARM::tUXTB; break;
8401 }
Jim Grosbach82213192011-09-19 20:29:33 +00008402 // The operands aren't the same for thumb1 (no rotate operand).
8403 MCInst TmpInst;
8404 TmpInst.setOpcode(NewOpc);
8405 TmpInst.addOperand(Inst.getOperand(0));
8406 TmpInst.addOperand(Inst.getOperand(1));
8407 TmpInst.addOperand(Inst.getOperand(3));
8408 TmpInst.addOperand(Inst.getOperand(4));
8409 Inst = TmpInst;
Jim Grosbachafad0532011-11-10 23:42:14 +00008410 return true;
Jim Grosbach82213192011-09-19 20:29:33 +00008411 }
8412 break;
8413 }
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008414 case ARM::MOVsi: {
8415 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(2).getImm());
Richard Bartonba5b0cc2012-04-25 18:00:18 +00008416 // rrx shifts and asr/lsr of #32 is encoded as 0
8417 if (SOpc == ARM_AM::rrx || SOpc == ARM_AM::asr || SOpc == ARM_AM::lsr)
8418 return false;
Jim Grosbache2ca9e52011-12-20 00:59:38 +00008419 if (ARM_AM::getSORegOffset(Inst.getOperand(2).getImm()) == 0) {
8420 // Shifting by zero is accepted as a vanilla 'MOVr'
8421 MCInst TmpInst;
8422 TmpInst.setOpcode(ARM::MOVr);
8423 TmpInst.addOperand(Inst.getOperand(0));
8424 TmpInst.addOperand(Inst.getOperand(1));
8425 TmpInst.addOperand(Inst.getOperand(3));
8426 TmpInst.addOperand(Inst.getOperand(4));
8427 TmpInst.addOperand(Inst.getOperand(5));
8428 Inst = TmpInst;
8429 return true;
8430 }
8431 return false;
8432 }
Jim Grosbach12ccf452011-12-22 18:04:04 +00008433 case ARM::ANDrsi:
8434 case ARM::ORRrsi:
8435 case ARM::EORrsi:
8436 case ARM::BICrsi:
8437 case ARM::SUBrsi:
8438 case ARM::ADDrsi: {
8439 unsigned newOpc;
8440 ARM_AM::ShiftOpc SOpc = ARM_AM::getSORegShOp(Inst.getOperand(3).getImm());
8441 if (SOpc == ARM_AM::rrx) return false;
8442 switch (Inst.getOpcode()) {
Craig Toppere55c5562012-02-07 02:50:20 +00008443 default: llvm_unreachable("unexpected opcode!");
Jim Grosbach12ccf452011-12-22 18:04:04 +00008444 case ARM::ANDrsi: newOpc = ARM::ANDrr; break;
8445 case ARM::ORRrsi: newOpc = ARM::ORRrr; break;
8446 case ARM::EORrsi: newOpc = ARM::EORrr; break;
8447 case ARM::BICrsi: newOpc = ARM::BICrr; break;
8448 case ARM::SUBrsi: newOpc = ARM::SUBrr; break;
8449 case ARM::ADDrsi: newOpc = ARM::ADDrr; break;
8450 }
8451 // If the shift is by zero, use the non-shifted instruction definition.
Richard Barton35aceb82012-07-09 16:31:14 +00008452 // The exception is for right shifts, where 0 == 32
8453 if (ARM_AM::getSORegOffset(Inst.getOperand(3).getImm()) == 0 &&
8454 !(SOpc == ARM_AM::lsr || SOpc == ARM_AM::asr)) {
Jim Grosbach12ccf452011-12-22 18:04:04 +00008455 MCInst TmpInst;
8456 TmpInst.setOpcode(newOpc);
8457 TmpInst.addOperand(Inst.getOperand(0));
8458 TmpInst.addOperand(Inst.getOperand(1));
8459 TmpInst.addOperand(Inst.getOperand(2));
8460 TmpInst.addOperand(Inst.getOperand(4));
8461 TmpInst.addOperand(Inst.getOperand(5));
8462 TmpInst.addOperand(Inst.getOperand(6));
8463 Inst = TmpInst;
8464 return true;
8465 }
8466 return false;
8467 }
Jim Grosbach82f76d12012-01-25 19:52:01 +00008468 case ARM::ITasm:
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008469 case ARM::t2IT: {
8470 // The mask bits for all but the first condition are represented as
8471 // the low bit of the condition code value implies 't'. We currently
8472 // always have 1 implies 't', so XOR toggle the bits if the low bit
Richard Bartonf435b092012-04-27 08:42:59 +00008473 // of the condition code is zero.
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008474 MCOperand &MO = Inst.getOperand(1);
8475 unsigned Mask = MO.getImm();
Jim Grosbached16ec42011-08-29 22:24:09 +00008476 unsigned OrigMask = Mask;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00008477 unsigned TZ = countTrailingZeros(Mask);
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008478 if ((Inst.getOperand(0).getImm() & 1) == 0) {
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008479 assert(Mask && TZ <= 3 && "illegal IT mask value!");
Benjamin Kramer8bad66e2013-05-19 22:01:57 +00008480 Mask ^= (0xE << TZ) & 0xF;
Richard Bartonf435b092012-04-27 08:42:59 +00008481 }
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008482 MO.setImm(Mask);
Jim Grosbached16ec42011-08-29 22:24:09 +00008483
8484 // Set up the IT block state according to the IT instruction we just
8485 // matched.
8486 assert(!inITBlock() && "nested IT blocks?!");
8487 ITState.Cond = ARMCC::CondCodes(Inst.getOperand(0).getImm());
8488 ITState.Mask = OrigMask; // Use the original mask, not the updated one.
8489 ITState.CurPosition = 0;
8490 ITState.FirstCond = true;
Jim Grosbach3d1eac82011-08-26 21:43:41 +00008491 break;
8492 }
Richard Bartona39625e2012-07-09 16:12:24 +00008493 case ARM::t2LSLrr:
8494 case ARM::t2LSRrr:
8495 case ARM::t2ASRrr:
8496 case ARM::t2SBCrr:
8497 case ARM::t2RORrr:
8498 case ARM::t2BICrr:
8499 {
Richard Bartond5660372012-07-09 16:14:28 +00008500 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008501 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8502 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8503 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008504 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008505 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8506 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8507 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8508 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008509 unsigned NewOpc;
8510 switch (Inst.getOpcode()) {
8511 default: llvm_unreachable("unexpected opcode");
8512 case ARM::t2LSLrr: NewOpc = ARM::tLSLrr; break;
8513 case ARM::t2LSRrr: NewOpc = ARM::tLSRrr; break;
8514 case ARM::t2ASRrr: NewOpc = ARM::tASRrr; break;
8515 case ARM::t2SBCrr: NewOpc = ARM::tSBC; break;
8516 case ARM::t2RORrr: NewOpc = ARM::tROR; break;
8517 case ARM::t2BICrr: NewOpc = ARM::tBIC; break;
8518 }
8519 MCInst TmpInst;
8520 TmpInst.setOpcode(NewOpc);
8521 TmpInst.addOperand(Inst.getOperand(0));
8522 TmpInst.addOperand(Inst.getOperand(5));
8523 TmpInst.addOperand(Inst.getOperand(1));
8524 TmpInst.addOperand(Inst.getOperand(2));
8525 TmpInst.addOperand(Inst.getOperand(3));
8526 TmpInst.addOperand(Inst.getOperand(4));
8527 Inst = TmpInst;
8528 return true;
8529 }
8530 return false;
8531 }
8532 case ARM::t2ANDrr:
8533 case ARM::t2EORrr:
8534 case ARM::t2ADCrr:
8535 case ARM::t2ORRrr:
8536 {
Richard Bartond5660372012-07-09 16:14:28 +00008537 // Assemblers should use the narrow encodings of these instructions when permissible.
Richard Bartona39625e2012-07-09 16:12:24 +00008538 // These instructions are special in that they are commutable, so shorter encodings
8539 // are available more often.
8540 if ((isARMLowRegister(Inst.getOperand(1).getReg()) &&
8541 isARMLowRegister(Inst.getOperand(2).getReg())) &&
8542 (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg() ||
8543 Inst.getOperand(0).getReg() == Inst.getOperand(2).getReg()) &&
Richard Barton984d0ba2012-07-09 18:30:56 +00008544 ((!inITBlock() && Inst.getOperand(5).getReg() == ARM::CPSR) ||
David Blaikie960ea3f2014-06-08 16:18:35 +00008545 (inITBlock() && Inst.getOperand(5).getReg() != ARM::CPSR)) &&
8546 (!static_cast<ARMOperand &>(*Operands[3]).isToken() ||
8547 !static_cast<ARMOperand &>(*Operands[3]).getToken().equals_lower(
8548 ".w"))) {
Richard Bartona39625e2012-07-09 16:12:24 +00008549 unsigned NewOpc;
8550 switch (Inst.getOpcode()) {
8551 default: llvm_unreachable("unexpected opcode");
8552 case ARM::t2ADCrr: NewOpc = ARM::tADC; break;
8553 case ARM::t2ANDrr: NewOpc = ARM::tAND; break;
8554 case ARM::t2EORrr: NewOpc = ARM::tEOR; break;
8555 case ARM::t2ORRrr: NewOpc = ARM::tORR; break;
8556 }
8557 MCInst TmpInst;
8558 TmpInst.setOpcode(NewOpc);
8559 TmpInst.addOperand(Inst.getOperand(0));
8560 TmpInst.addOperand(Inst.getOperand(5));
8561 if (Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) {
8562 TmpInst.addOperand(Inst.getOperand(1));
8563 TmpInst.addOperand(Inst.getOperand(2));
8564 } else {
8565 TmpInst.addOperand(Inst.getOperand(2));
8566 TmpInst.addOperand(Inst.getOperand(1));
8567 }
8568 TmpInst.addOperand(Inst.getOperand(3));
8569 TmpInst.addOperand(Inst.getOperand(4));
8570 Inst = TmpInst;
8571 return true;
8572 }
8573 return false;
8574 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008575 }
Jim Grosbachafad0532011-11-10 23:42:14 +00008576 return false;
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008577}
8578
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008579unsigned ARMAsmParser::checkTargetMatchPredicate(MCInst &Inst) {
8580 // 16-bit thumb arithmetic instructions either require or preclude the 'S'
8581 // suffix depending on whether they're in an IT block or not.
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008582 unsigned Opc = Inst.getOpcode();
Joey Gouly0e76fa72013-09-12 10:28:05 +00008583 const MCInstrDesc &MCID = MII.get(Opc);
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008584 if (MCID.TSFlags & ARMII::ThumbArithFlagSetting) {
8585 assert(MCID.hasOptionalDef() &&
8586 "optionally flag setting instruction missing optional def operand");
8587 assert(MCID.NumOperands == Inst.getNumOperands() &&
8588 "operand count mismatch!");
8589 // Find the optional-def operand (cc_out).
8590 unsigned OpNo;
8591 for (OpNo = 0;
8592 !MCID.OpInfo[OpNo].isOptionalDef() && OpNo < MCID.NumOperands;
8593 ++OpNo)
8594 ;
8595 // If we're parsing Thumb1, reject it completely.
8596 if (isThumbOne() && Inst.getOperand(OpNo).getReg() != ARM::CPSR)
8597 return Match_MnemonicFail;
8598 // If we're parsing Thumb2, which form is legal depends on whether we're
8599 // in an IT block.
Jim Grosbached16ec42011-08-29 22:24:09 +00008600 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() != ARM::CPSR &&
8601 !inITBlock())
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008602 return Match_RequiresITBlock;
Jim Grosbached16ec42011-08-29 22:24:09 +00008603 if (isThumbTwo() && Inst.getOperand(OpNo).getReg() == ARM::CPSR &&
8604 inITBlock())
8605 return Match_RequiresNotITBlock;
Artyom Skrobovb43981072015-10-28 13:58:36 +00008606 } else if (isThumbOne()) {
8607 // Some high-register supporting Thumb1 encodings only allow both registers
8608 // to be from r0-r7 when in Thumb2.
8609 if (Opc == ARM::tADDhirr && !hasV6MOps() &&
8610 isARMLowRegister(Inst.getOperand(1).getReg()) &&
8611 isARMLowRegister(Inst.getOperand(2).getReg()))
8612 return Match_RequiresThumb2;
8613 // Others only require ARMv6 or later.
8614 else if (Opc == ARM::tMOVr && !hasV6Ops() &&
8615 isARMLowRegister(Inst.getOperand(0).getReg()) &&
8616 isARMLowRegister(Inst.getOperand(1).getReg()))
8617 return Match_RequiresV6;
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008618 }
Artyom Skrobovb43981072015-10-28 13:58:36 +00008619
8620 for (unsigned I = 0; I < MCID.NumOperands; ++I)
8621 if (MCID.OpInfo[I].RegClass == ARM::rGPRRegClassID) {
8622 // rGPRRegClass excludes PC, and also excluded SP before ARMv8
8623 if ((Inst.getOperand(I).getReg() == ARM::SP) && !hasV8Ops())
8624 return Match_RequiresV8;
8625 else if (Inst.getOperand(I).getReg() == ARM::PC)
8626 return Match_InvalidOperand;
8627 }
8628
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008629 return Match_Success;
8630}
8631
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008632namespace llvm {
8633template <> inline bool IsCPSRDead<MCInst>(MCInst *Instr) {
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008634 return true; // In an assembly source, no need to second-guess
8635}
Benjamin Kramer44a53da2014-04-12 18:45:24 +00008636}
Artyom Skrobov1a6cd1d2014-02-26 11:27:28 +00008637
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008638static const char *getSubtargetFeatureName(uint64_t Val);
David Blaikie960ea3f2014-06-08 16:18:35 +00008639bool ARMAsmParser::MatchAndEmitInstruction(SMLoc IDLoc, unsigned &Opcode,
8640 OperandVector &Operands,
Tim Northover26bb14e2014-08-18 11:49:42 +00008641 MCStreamer &Out, uint64_t &ErrorInfo,
David Blaikie960ea3f2014-06-08 16:18:35 +00008642 bool MatchingInlineAsm) {
Chris Lattner9487de62010-10-28 21:28:01 +00008643 MCInst Inst;
Jim Grosbach120a96a2011-08-15 23:03:29 +00008644 unsigned MatchResult;
Weiming Zhao8f56f882012-11-16 21:55:34 +00008645
Chad Rosier2f480a82012-10-12 22:53:36 +00008646 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo,
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008647 MatchingInlineAsm);
Kevin Enderby3164a342010-12-09 19:19:43 +00008648 switch (MatchResult) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008649 case Match_Success:
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008650 // Context sensitive operand constraints aren't handled by the matcher,
8651 // so check them here.
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008652 if (validateInstruction(Inst, Operands)) {
8653 // Still progress the IT block, otherwise one wrong condition causes
8654 // nasty cascading errors.
8655 forwardITPosition();
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008656 return true;
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008657 }
Jim Grosbachedaa35a2011-07-26 18:25:39 +00008658
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008659 { // processInstruction() updates inITBlock state, we need to save it away
8660 bool wasInITBlock = inITBlock();
8661
8662 // Some instructions need post-processing to, for example, tweak which
8663 // encoding is selected. Loop on it while changes happen so the
8664 // individual transformations can chain off each other. E.g.,
8665 // tPOP(r8)->t2LDMIA_UPD(sp,r8)->t2STR_POST(sp,r8)
Joerg Sonnenberger02b13a82014-11-21 22:39:34 +00008666 while (processInstruction(Inst, Operands, Out))
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008667 ;
8668
8669 // Only after the instruction is fully processed, we can validate it
8670 if (wasInITBlock && hasV8Ops() && isThumb() &&
Weiming Zhao5930ae62014-01-23 19:55:33 +00008671 !isV8EligibleForIT(&Inst)) {
Amara Emerson52cfb6a2013-10-03 09:31:51 +00008672 Warning(IDLoc, "deprecated instruction in IT block");
8673 }
8674 }
Jim Grosbach8ba76c62011-08-11 17:35:48 +00008675
Jim Grosbacha0d34d32011-09-02 23:22:08 +00008676 // Only move forward at the very end so that everything in validate
8677 // and process gets a consistent answer about whether we're in an IT
8678 // block.
8679 forwardITPosition();
8680
Jim Grosbach82f76d12012-01-25 19:52:01 +00008681 // ITasm is an ARM mode pseudo-instruction that just sets the ITblock and
8682 // doesn't actually encode.
8683 if (Inst.getOpcode() == ARM::ITasm)
8684 return false;
8685
Jim Grosbach5e5eabb2012-01-26 23:20:15 +00008686 Inst.setLoc(IDLoc);
Akira Hatanakabd9fc282015-11-14 05:20:05 +00008687 Out.EmitInstruction(Inst, getSTI());
Chris Lattner9487de62010-10-28 21:28:01 +00008688 return false;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008689 case Match_MissingFeature: {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008690 assert(ErrorInfo && "Unknown missing feature!");
Jim Grosbach5117ef72012-04-24 22:40:08 +00008691 // Special case the error message for the very common case where only
8692 // a single subtarget feature is missing (Thumb vs. ARM, e.g.).
8693 std::string Msg = "instruction requires:";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008694 uint64_t Mask = 1;
8695 for (unsigned i = 0; i < (sizeof(ErrorInfo)*8-1); ++i) {
8696 if (ErrorInfo & Mask) {
Jim Grosbach5117ef72012-04-24 22:40:08 +00008697 Msg += " ";
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008698 Msg += getSubtargetFeatureName(ErrorInfo & Mask);
Jim Grosbach5117ef72012-04-24 22:40:08 +00008699 }
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00008700 Mask <<= 1;
Jim Grosbach5117ef72012-04-24 22:40:08 +00008701 }
8702 return Error(IDLoc, Msg);
8703 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008704 case Match_InvalidOperand: {
8705 SMLoc ErrorLoc = IDLoc;
Tim Northover26bb14e2014-08-18 11:49:42 +00008706 if (ErrorInfo != ~0ULL) {
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008707 if (ErrorInfo >= Operands.size())
8708 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach624bcc72010-10-29 14:46:02 +00008709
David Blaikie960ea3f2014-06-08 16:18:35 +00008710 ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008711 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8712 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008713
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008714 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattner9487de62010-10-28 21:28:01 +00008715 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008716 case Match_MnemonicFail:
Benjamin Kramer673824b2012-04-15 17:04:27 +00008717 return Error(IDLoc, "invalid instruction",
David Blaikie960ea3f2014-06-08 16:18:35 +00008718 ((ARMOperand &)*Operands[0]).getLocRange());
Jim Grosbached16ec42011-08-29 22:24:09 +00008719 case Match_RequiresNotITBlock:
8720 return Error(IDLoc, "flag setting instruction only valid outside IT block");
Jim Grosbach3e941ae2011-08-16 20:45:50 +00008721 case Match_RequiresITBlock:
8722 return Error(IDLoc, "instruction only valid inside IT block");
Jim Grosbachb7fa2c02011-08-16 22:20:01 +00008723 case Match_RequiresV6:
8724 return Error(IDLoc, "instruction variant requires ARMv6 or later");
8725 case Match_RequiresThumb2:
8726 return Error(IDLoc, "instruction variant requires Thumb2");
Artyom Skrobovb43981072015-10-28 13:58:36 +00008727 case Match_RequiresV8:
8728 return Error(IDLoc, "instruction variant requires ARMv8 or later");
Jim Grosbach087affe2012-06-22 23:56:48 +00008729 case Match_ImmRange0_15: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008730 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Jim Grosbach087affe2012-06-22 23:56:48 +00008731 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8732 return Error(ErrorLoc, "immediate operand must be in the range [0,15]");
8733 }
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008734 case Match_ImmRange0_239: {
David Blaikie960ea3f2014-06-08 16:18:35 +00008735 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getStartLoc();
Artyom Skrobovfc12e702013-10-23 10:14:40 +00008736 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8737 return Error(ErrorLoc, "immediate operand must be in the range [0,239]");
8738 }
Kevin Enderby488f20b2014-04-10 20:18:58 +00008739 case Match_AlignedMemoryRequiresNone:
8740 case Match_DupAlignedMemoryRequiresNone:
8741 case Match_AlignedMemoryRequires16:
8742 case Match_DupAlignedMemoryRequires16:
8743 case Match_AlignedMemoryRequires32:
8744 case Match_DupAlignedMemoryRequires32:
8745 case Match_AlignedMemoryRequires64:
8746 case Match_DupAlignedMemoryRequires64:
8747 case Match_AlignedMemoryRequires64or128:
8748 case Match_DupAlignedMemoryRequires64or128:
8749 case Match_AlignedMemoryRequires64or128or256:
8750 {
David Blaikie960ea3f2014-06-08 16:18:35 +00008751 SMLoc ErrorLoc = ((ARMOperand &)*Operands[ErrorInfo]).getAlignmentLoc();
Kevin Enderby488f20b2014-04-10 20:18:58 +00008752 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
8753 switch (MatchResult) {
8754 default:
8755 llvm_unreachable("Missing Match_Aligned type");
8756 case Match_AlignedMemoryRequiresNone:
8757 case Match_DupAlignedMemoryRequiresNone:
8758 return Error(ErrorLoc, "alignment must be omitted");
8759 case Match_AlignedMemoryRequires16:
8760 case Match_DupAlignedMemoryRequires16:
8761 return Error(ErrorLoc, "alignment must be 16 or omitted");
8762 case Match_AlignedMemoryRequires32:
8763 case Match_DupAlignedMemoryRequires32:
8764 return Error(ErrorLoc, "alignment must be 32 or omitted");
8765 case Match_AlignedMemoryRequires64:
8766 case Match_DupAlignedMemoryRequires64:
8767 return Error(ErrorLoc, "alignment must be 64 or omitted");
8768 case Match_AlignedMemoryRequires64or128:
8769 case Match_DupAlignedMemoryRequires64or128:
8770 return Error(ErrorLoc, "alignment must be 64, 128 or omitted");
8771 case Match_AlignedMemoryRequires64or128or256:
8772 return Error(ErrorLoc, "alignment must be 64, 128, 256 or omitted");
8773 }
8774 }
Chris Lattnerd27b05e2010-10-28 21:41:58 +00008775 }
Jim Grosbach624bcc72010-10-29 14:46:02 +00008776
Eric Christopher91d7b902010-10-29 09:26:59 +00008777 llvm_unreachable("Implement any new match types added!");
Chris Lattner9487de62010-10-28 21:28:01 +00008778}
8779
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008780/// parseDirective parses the arm specific directives
Kevin Enderbyccab3172009-09-15 00:27:25 +00008781bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008782 const MCObjectFileInfo::Environment Format =
8783 getContext().getObjectFileInfo()->getObjectFileType();
8784 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
8785 bool IsCOFF = Format == MCObjectFileInfo::IsCOFF;
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008786
Kevin Enderbyccab3172009-09-15 00:27:25 +00008787 StringRef IDVal = DirectiveID.getIdentifier();
8788 if (IDVal == ".word")
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008789 return parseLiteralValues(4, DirectiveID.getLoc());
8790 else if (IDVal == ".short" || IDVal == ".hword")
8791 return parseLiteralValues(2, DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008792 else if (IDVal == ".thumb")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008793 return parseDirectiveThumb(DirectiveID.getLoc());
Jim Grosbach7f882392011-12-07 18:04:19 +00008794 else if (IDVal == ".arm")
8795 return parseDirectiveARM(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008796 else if (IDVal == ".thumb_func")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008797 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008798 else if (IDVal == ".code")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008799 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby146dcf22009-10-15 20:48:48 +00008800 else if (IDVal == ".syntax")
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008801 return parseDirectiveSyntax(DirectiveID.getLoc());
Jim Grosbachab5830e2011-12-14 02:16:11 +00008802 else if (IDVal == ".unreq")
8803 return parseDirectiveUnreq(DirectiveID.getLoc());
Logan Chien4ea23b52013-05-10 16:17:24 +00008804 else if (IDVal == ".fnend")
8805 return parseDirectiveFnEnd(DirectiveID.getLoc());
8806 else if (IDVal == ".cantunwind")
8807 return parseDirectiveCantUnwind(DirectiveID.getLoc());
8808 else if (IDVal == ".personality")
8809 return parseDirectivePersonality(DirectiveID.getLoc());
8810 else if (IDVal == ".handlerdata")
8811 return parseDirectiveHandlerData(DirectiveID.getLoc());
8812 else if (IDVal == ".setfp")
8813 return parseDirectiveSetFP(DirectiveID.getLoc());
8814 else if (IDVal == ".pad")
8815 return parseDirectivePad(DirectiveID.getLoc());
8816 else if (IDVal == ".save")
8817 return parseDirectiveRegSave(DirectiveID.getLoc(), false);
8818 else if (IDVal == ".vsave")
8819 return parseDirectiveRegSave(DirectiveID.getLoc(), true);
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00008820 else if (IDVal == ".ltorg" || IDVal == ".pool")
David Peixotto80c083a2013-12-19 18:26:07 +00008821 return parseDirectiveLtorg(DirectiveID.getLoc());
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00008822 else if (IDVal == ".even")
8823 return parseDirectiveEven(DirectiveID.getLoc());
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00008824 else if (IDVal == ".personalityindex")
8825 return parseDirectivePersonalityIndex(DirectiveID.getLoc());
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00008826 else if (IDVal == ".unwind_raw")
8827 return parseDirectiveUnwindRaw(DirectiveID.getLoc());
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00008828 else if (IDVal == ".movsp")
8829 return parseDirectiveMovSP(DirectiveID.getLoc());
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00008830 else if (IDVal == ".arch_extension")
8831 return parseDirectiveArchExtension(DirectiveID.getLoc());
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00008832 else if (IDVal == ".align")
8833 return parseDirectiveAlign(DirectiveID.getLoc());
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00008834 else if (IDVal == ".thumb_set")
8835 return parseDirectiveThumbSet(DirectiveID.getLoc());
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008836
Saleem Abdulrasoolbfdfb142014-09-18 04:28:29 +00008837 if (!IsMachO && !IsCOFF) {
Saleem Abdulrasooldd979e62014-04-05 22:09:51 +00008838 if (IDVal == ".arch")
8839 return parseDirectiveArch(DirectiveID.getLoc());
8840 else if (IDVal == ".cpu")
8841 return parseDirectiveCPU(DirectiveID.getLoc());
8842 else if (IDVal == ".eabi_attribute")
8843 return parseDirectiveEabiAttr(DirectiveID.getLoc());
8844 else if (IDVal == ".fpu")
8845 return parseDirectiveFPU(DirectiveID.getLoc());
8846 else if (IDVal == ".fnstart")
8847 return parseDirectiveFnStart(DirectiveID.getLoc());
8848 else if (IDVal == ".inst")
8849 return parseDirectiveInst(DirectiveID.getLoc());
8850 else if (IDVal == ".inst.n")
8851 return parseDirectiveInst(DirectiveID.getLoc(), 'n');
8852 else if (IDVal == ".inst.w")
8853 return parseDirectiveInst(DirectiveID.getLoc(), 'w');
8854 else if (IDVal == ".object_arch")
8855 return parseDirectiveObjectArch(DirectiveID.getLoc());
8856 else if (IDVal == ".tlsdescseq")
8857 return parseDirectiveTLSDescSeq(DirectiveID.getLoc());
8858 }
8859
Kevin Enderbyccab3172009-09-15 00:27:25 +00008860 return true;
8861}
8862
Saleem Abdulrasool38976512014-02-23 06:22:09 +00008863/// parseLiteralValues
8864/// ::= .hword expression [, expression]*
8865/// ::= .short expression [, expression]*
8866/// ::= .word expression [, expression]*
8867bool ARMAsmParser::parseLiteralValues(unsigned Size, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008868 MCAsmParser &Parser = getParser();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008869 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8870 for (;;) {
8871 const MCExpr *Value;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008872 if (getParser().parseExpression(Value)) {
8873 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008874 return false;
Saleem Abdulrasoola9036612014-01-26 22:29:50 +00008875 }
Kevin Enderbyccab3172009-09-15 00:27:25 +00008876
Oliver Stannard09be0602015-11-16 16:22:47 +00008877 getParser().getStreamer().EmitValue(Value, Size, L);
Kevin Enderbyccab3172009-09-15 00:27:25 +00008878
8879 if (getLexer().is(AsmToken::EndOfStatement))
8880 break;
Jim Grosbach624bcc72010-10-29 14:46:02 +00008881
Kevin Enderbyccab3172009-09-15 00:27:25 +00008882 // FIXME: Improve diagnostic.
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008883 if (getLexer().isNot(AsmToken::Comma)) {
8884 Error(L, "unexpected token in directive");
8885 return false;
8886 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008887 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008888 }
8889 }
8890
Sean Callanana83fd7d2010-01-19 20:27:46 +00008891 Parser.Lex();
Kevin Enderbyccab3172009-09-15 00:27:25 +00008892 return false;
8893}
8894
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008895/// parseDirectiveThumb
Kevin Enderby146dcf22009-10-15 20:48:48 +00008896/// ::= .thumb
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008897bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008898 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008899 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8900 Error(L, "unexpected token in directive");
8901 return false;
8902 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00008903 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00008904
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008905 if (!hasThumb()) {
8906 Error(L, "target does not support Thumb mode");
8907 return false;
8908 }
Tim Northovera2292d02013-06-10 23:20:58 +00008909
Jim Grosbach7f882392011-12-07 18:04:19 +00008910 if (!isThumb())
8911 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008912
Jim Grosbach7f882392011-12-07 18:04:19 +00008913 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
8914 return false;
8915}
8916
8917/// parseDirectiveARM
8918/// ::= .arm
8919bool ARMAsmParser::parseDirectiveARM(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008920 MCAsmParser &Parser = getParser();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008921 if (getLexer().isNot(AsmToken::EndOfStatement)) {
8922 Error(L, "unexpected token in directive");
8923 return false;
8924 }
Jim Grosbach7f882392011-12-07 18:04:19 +00008925 Parser.Lex();
8926
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008927 if (!hasARM()) {
8928 Error(L, "target does not support ARM mode");
8929 return false;
8930 }
Tim Northovera2292d02013-06-10 23:20:58 +00008931
Jim Grosbach7f882392011-12-07 18:04:19 +00008932 if (isThumb())
8933 SwitchMode();
Saleem Abdulrasool44419fc2014-03-22 19:26:18 +00008934
Jim Grosbach7f882392011-12-07 18:04:19 +00008935 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Kevin Enderby146dcf22009-10-15 20:48:48 +00008936 return false;
8937}
8938
Tim Northover1744d0a2013-10-25 12:49:50 +00008939void ARMAsmParser::onLabelParsed(MCSymbol *Symbol) {
8940 if (NextSymbolIsThumb) {
8941 getParser().getStreamer().EmitThumbFunc(Symbol);
8942 NextSymbolIsThumb = false;
8943 }
8944}
8945
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008946/// parseDirectiveThumbFunc
Kevin Enderby146dcf22009-10-15 20:48:48 +00008947/// ::= .thumbfunc symbol_name
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008948bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008949 MCAsmParser &Parser = getParser();
Rafael Espindoladbaf0492015-08-14 15:48:41 +00008950 const auto Format = getContext().getObjectFileInfo()->getObjectFileType();
8951 bool IsMachO = Format == MCObjectFileInfo::IsMachO;
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008952
Jim Grosbach1152cc02011-12-21 22:30:16 +00008953 // Darwin asm has (optionally) function name after .thumb_func direction
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008954 // ELF doesn't
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008955 if (IsMachO) {
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008956 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1152cc02011-12-21 22:30:16 +00008957 if (Tok.isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008958 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String)) {
8959 Error(L, "unexpected token in .thumb_func directive");
8960 return false;
8961 }
8962
Tim Northover1744d0a2013-10-25 12:49:50 +00008963 MCSymbol *Func =
Jim Grosbach6f482002015-05-18 18:43:14 +00008964 getParser().getContext().getOrCreateSymbol(Tok.getIdentifier());
Tim Northover1744d0a2013-10-25 12:49:50 +00008965 getParser().getStreamer().EmitThumbFunc(Func);
Jim Grosbach1152cc02011-12-21 22:30:16 +00008966 Parser.Lex(); // Consume the identifier token.
Tim Northover1744d0a2013-10-25 12:49:50 +00008967 return false;
Jim Grosbach1152cc02011-12-21 22:30:16 +00008968 }
Rafael Espindolae90c1cb2011-05-16 16:17:21 +00008969 }
8970
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008971 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Saleem Abdulrasool8c61c6c2014-09-18 03:49:55 +00008972 Error(Parser.getTok().getLoc(), "unexpected token in directive");
8973 Parser.eatToEndOfStatement();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008974 return false;
8975 }
Jim Grosbach1152cc02011-12-21 22:30:16 +00008976
Tim Northover1744d0a2013-10-25 12:49:50 +00008977 NextSymbolIsThumb = true;
Kevin Enderby146dcf22009-10-15 20:48:48 +00008978 return false;
8979}
8980
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008981/// parseDirectiveSyntax
Kevin Enderby146dcf22009-10-15 20:48:48 +00008982/// ::= .syntax unified | divided
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00008983bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00008984 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00008985 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008986 if (Tok.isNot(AsmToken::Identifier)) {
8987 Error(L, "unexpected token in .syntax directive");
8988 return false;
8989 }
8990
Benjamin Kramer92d89982010-07-14 22:38:02 +00008991 StringRef Mode = Tok.getString();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008992 if (Mode == "unified" || Mode == "UNIFIED") {
Sean Callanana83fd7d2010-01-19 20:27:46 +00008993 Parser.Lex();
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00008994 } else if (Mode == "divided" || Mode == "DIVIDED") {
8995 Error(L, "'.syntax divided' arm asssembly not supported");
8996 return false;
8997 } else {
8998 Error(L, "unrecognized syntax mode in .syntax directive");
8999 return false;
9000 }
Kevin Enderby146dcf22009-10-15 20:48:48 +00009001
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009002 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9003 Error(Parser.getTok().getLoc(), "unexpected token in directive");
9004 return false;
9005 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009006 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009007
9008 // TODO tell the MC streamer the mode
9009 // getParser().getStreamer().Emit???();
9010 return false;
9011}
9012
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009013/// parseDirectiveCode
Kevin Enderby146dcf22009-10-15 20:48:48 +00009014/// ::= .code 16 | 32
Jim Grosbacheab1c0d2011-07-26 17:10:22 +00009015bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009016 MCAsmParser &Parser = getParser();
Sean Callanan936b0d32010-01-19 21:44:56 +00009017 const AsmToken &Tok = Parser.getTok();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009018 if (Tok.isNot(AsmToken::Integer)) {
9019 Error(L, "unexpected token in .code directive");
9020 return false;
9021 }
Sean Callanan936b0d32010-01-19 21:44:56 +00009022 int64_t Val = Parser.getTok().getIntVal();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009023 if (Val != 16 && Val != 32) {
9024 Error(L, "invalid operand to .code directive");
9025 return false;
9026 }
9027 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009028
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009029 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9030 Error(Parser.getTok().getLoc(), "unexpected token in directive");
9031 return false;
9032 }
Sean Callanana83fd7d2010-01-19 20:27:46 +00009033 Parser.Lex();
Kevin Enderby146dcf22009-10-15 20:48:48 +00009034
Evan Cheng284b4672011-07-08 22:36:29 +00009035 if (Val == 16) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009036 if (!hasThumb()) {
9037 Error(L, "target does not support Thumb mode");
9038 return false;
9039 }
Tim Northovera2292d02013-06-10 23:20:58 +00009040
Jim Grosbachf471ac32011-09-06 18:46:23 +00009041 if (!isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009042 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009043 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
Evan Cheng284b4672011-07-08 22:36:29 +00009044 } else {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009045 if (!hasARM()) {
9046 Error(L, "target does not support ARM mode");
9047 return false;
9048 }
Tim Northovera2292d02013-06-10 23:20:58 +00009049
Jim Grosbachf471ac32011-09-06 18:46:23 +00009050 if (isThumb())
Evan Cheng91111d22011-07-09 05:47:46 +00009051 SwitchMode();
Jim Grosbachf471ac32011-09-06 18:46:23 +00009052 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
Evan Cheng45543ba2011-07-08 22:49:55 +00009053 }
Jim Grosbach2db0ea02010-11-05 22:40:53 +00009054
Kevin Enderby146dcf22009-10-15 20:48:48 +00009055 return false;
9056}
9057
Jim Grosbachab5830e2011-12-14 02:16:11 +00009058/// parseDirectiveReq
9059/// ::= name .req registername
9060bool ARMAsmParser::parseDirectiveReq(StringRef Name, SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009061 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009062 Parser.Lex(); // Eat the '.req' token.
9063 unsigned Reg;
9064 SMLoc SRegLoc, ERegLoc;
9065 if (ParseRegister(Reg, SRegLoc, ERegLoc)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009066 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009067 Error(SRegLoc, "register name expected");
9068 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009069 }
9070
9071 // Shouldn't be anything else.
9072 if (Parser.getTok().isNot(AsmToken::EndOfStatement)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009073 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009074 Error(Parser.getTok().getLoc(), "unexpected input in .req directive.");
9075 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009076 }
9077
9078 Parser.Lex(); // Consume the EndOfStatement
9079
Frederic Rissb61f01f2015-02-04 03:10:03 +00009080 if (RegisterReqs.insert(std::make_pair(Name, Reg)).first->second != Reg) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009081 Error(SRegLoc, "redefinition of '" + Name + "' does not match original.");
9082 return false;
9083 }
Jim Grosbachab5830e2011-12-14 02:16:11 +00009084
9085 return false;
9086}
9087
9088/// parseDirectiveUneq
9089/// ::= .unreq registername
9090bool ARMAsmParser::parseDirectiveUnreq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009091 MCAsmParser &Parser = getParser();
Jim Grosbachab5830e2011-12-14 02:16:11 +00009092 if (Parser.getTok().isNot(AsmToken::Identifier)) {
Jim Grosbachd2037eb2013-02-20 22:21:35 +00009093 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009094 Error(L, "unexpected input in .unreq directive.");
9095 return false;
Jim Grosbachab5830e2011-12-14 02:16:11 +00009096 }
Duncan P. N. Exon Smith29db0eb2014-03-07 16:16:52 +00009097 RegisterReqs.erase(Parser.getTok().getIdentifier().lower());
Jim Grosbachab5830e2011-12-14 02:16:11 +00009098 Parser.Lex(); // Eat the identifier.
9099 return false;
9100}
9101
Jason W Kim135d2442011-12-20 17:38:12 +00009102/// parseDirectiveArch
9103/// ::= .arch token
9104bool ARMAsmParser::parseDirectiveArch(SMLoc L) {
Logan Chien439e8f92013-12-11 17:16:25 +00009105 StringRef Arch = getParser().parseStringToEndOfStatement().trim();
9106
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009107 unsigned ID = ARM::parseArch(Arch);
Logan Chien439e8f92013-12-11 17:16:25 +00009108
Renato Golin35de35d2015-05-12 10:33:58 +00009109 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009110 Error(L, "Unknown arch name");
9111 return false;
9112 }
Logan Chien439e8f92013-12-11 17:16:25 +00009113
Roman Divacky4b5507a2015-10-02 18:25:25 +00009114 Triple T;
Akira Hatanakab11ef082015-11-14 06:35:56 +00009115 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009116 STI.setDefaultFeatures("", ("+" + ARM::getArchName(ID)).str());
Roman Divacky4b5507a2015-10-02 18:25:25 +00009117 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
9118
Logan Chien439e8f92013-12-11 17:16:25 +00009119 getTargetStreamer().emitArch(ID);
9120 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009121}
9122
9123/// parseDirectiveEabiAttr
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009124/// ::= .eabi_attribute int, int [, "str"]
9125/// ::= .eabi_attribute Tag_name, int [, "str"]
Jason W Kim135d2442011-12-20 17:38:12 +00009126bool ARMAsmParser::parseDirectiveEabiAttr(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009127 MCAsmParser &Parser = getParser();
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009128 int64_t Tag;
9129 SMLoc TagLoc;
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009130 TagLoc = Parser.getTok().getLoc();
9131 if (Parser.getTok().is(AsmToken::Identifier)) {
9132 StringRef Name = Parser.getTok().getIdentifier();
9133 Tag = ARMBuildAttrs::AttrTypeFromString(Name);
9134 if (Tag == -1) {
9135 Error(TagLoc, "attribute name not recognised: " + Name);
9136 Parser.eatToEndOfStatement();
9137 return false;
9138 }
9139 Parser.Lex();
9140 } else {
9141 const MCExpr *AttrExpr;
9142
9143 TagLoc = Parser.getTok().getLoc();
9144 if (Parser.parseExpression(AttrExpr)) {
9145 Parser.eatToEndOfStatement();
9146 return false;
9147 }
9148
9149 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(AttrExpr);
9150 if (!CE) {
9151 Error(TagLoc, "expected numeric constant");
9152 Parser.eatToEndOfStatement();
9153 return false;
9154 }
9155
9156 Tag = CE->getValue();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009157 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009158
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009159 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009160 Error(Parser.getTok().getLoc(), "comma expected");
9161 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009162 return false;
9163 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009164 Parser.Lex(); // skip comma
9165
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009166 StringRef StringValue = "";
9167 bool IsStringValue = false;
Logan Chien8cbb80d2013-10-28 17:51:12 +00009168
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009169 int64_t IntegerValue = 0;
9170 bool IsIntegerValue = false;
9171
9172 if (Tag == ARMBuildAttrs::CPU_raw_name || Tag == ARMBuildAttrs::CPU_name)
9173 IsStringValue = true;
9174 else if (Tag == ARMBuildAttrs::compatibility) {
9175 IsStringValue = true;
9176 IsIntegerValue = true;
Saleem Abdulrasool9dedf642014-01-19 08:25:19 +00009177 } else if (Tag < 32 || Tag % 2 == 0)
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009178 IsIntegerValue = true;
9179 else if (Tag % 2 == 1)
9180 IsStringValue = true;
9181 else
9182 llvm_unreachable("invalid tag type");
9183
9184 if (IsIntegerValue) {
9185 const MCExpr *ValueExpr;
9186 SMLoc ValueExprLoc = Parser.getTok().getLoc();
9187 if (Parser.parseExpression(ValueExpr)) {
9188 Parser.eatToEndOfStatement();
9189 return false;
9190 }
9191
9192 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ValueExpr);
9193 if (!CE) {
9194 Error(ValueExprLoc, "expected numeric constant");
9195 Parser.eatToEndOfStatement();
9196 return false;
9197 }
9198
9199 IntegerValue = CE->getValue();
9200 }
9201
9202 if (Tag == ARMBuildAttrs::compatibility) {
9203 if (Parser.getTok().isNot(AsmToken::Comma))
9204 IsStringValue = false;
Charlie Turner6632d1f2015-01-05 13:26:37 +00009205 if (Parser.getTok().isNot(AsmToken::Comma)) {
9206 Error(Parser.getTok().getLoc(), "comma expected");
9207 Parser.eatToEndOfStatement();
9208 return false;
9209 } else {
9210 Parser.Lex();
9211 }
Saleem Abdulrasool87ccd362014-01-07 02:28:42 +00009212 }
9213
9214 if (IsStringValue) {
9215 if (Parser.getTok().isNot(AsmToken::String)) {
9216 Error(Parser.getTok().getLoc(), "bad string constant");
9217 Parser.eatToEndOfStatement();
9218 return false;
9219 }
9220
9221 StringValue = Parser.getTok().getStringContents();
9222 Parser.Lex();
9223 }
9224
9225 if (IsIntegerValue && IsStringValue) {
9226 assert(Tag == ARMBuildAttrs::compatibility);
9227 getTargetStreamer().emitIntTextAttribute(Tag, IntegerValue, StringValue);
9228 } else if (IsIntegerValue)
9229 getTargetStreamer().emitAttribute(Tag, IntegerValue);
9230 else if (IsStringValue)
9231 getTargetStreamer().emitTextAttribute(Tag, StringValue);
Logan Chien8cbb80d2013-10-28 17:51:12 +00009232 return false;
9233}
9234
9235/// parseDirectiveCPU
9236/// ::= .cpu str
9237bool ARMAsmParser::parseDirectiveCPU(SMLoc L) {
9238 StringRef CPU = getParser().parseStringToEndOfStatement().trim();
9239 getTargetStreamer().emitTextAttribute(ARMBuildAttrs::CPU_name, CPU);
Roman Divacky7e6b5952014-12-02 20:03:22 +00009240
Renato Golin5d78c9c2015-05-30 10:44:07 +00009241 // FIXME: This is using table-gen data, but should be moved to
9242 // ARMTargetParser once that is table-gen'd.
Akira Hatanakabd9fc282015-11-14 05:20:05 +00009243 if (!getSTI().isCPUStringValid(CPU)) {
Roman Divacky7e6b5952014-12-02 20:03:22 +00009244 Error(L, "Unknown CPU name");
9245 return false;
9246 }
9247
Akira Hatanakab11ef082015-11-14 06:35:56 +00009248 MCSubtargetInfo &STI = copySTI();
Bradley Smith323fee12015-11-16 11:10:19 +00009249 STI.setDefaultFeatures(CPU, "");
Bradley Smith9f4cd592015-02-04 16:23:24 +00009250 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Roman Divacky7e6b5952014-12-02 20:03:22 +00009251
Logan Chien8cbb80d2013-10-28 17:51:12 +00009252 return false;
9253}
Logan Chien8cbb80d2013-10-28 17:51:12 +00009254/// parseDirectiveFPU
9255/// ::= .fpu str
9256bool ARMAsmParser::parseDirectiveFPU(SMLoc L) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009257 SMLoc FPUNameLoc = getTok().getLoc();
Logan Chien8cbb80d2013-10-28 17:51:12 +00009258 StringRef FPU = getParser().parseStringToEndOfStatement().trim();
9259
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009260 unsigned ID = ARM::parseFPU(FPU);
John Brawnd03d2292015-06-05 13:29:24 +00009261 std::vector<const char *> Features;
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009262 if (!ARM::getFPUFeatures(ID, Features)) {
Saleem Abdulrasool07b7c032015-01-30 18:42:10 +00009263 Error(FPUNameLoc, "Unknown FPU name");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009264 return false;
9265 }
Logan Chien8cbb80d2013-10-28 17:51:12 +00009266
Akira Hatanakab11ef082015-11-14 06:35:56 +00009267 MCSubtargetInfo &STI = copySTI();
John Brawnd03d2292015-06-05 13:29:24 +00009268 for (auto Feature : Features)
9269 STI.ApplyFeatureFlag(Feature);
9270 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Nico Weberae050bb2014-08-16 05:37:51 +00009271
Logan Chien8cbb80d2013-10-28 17:51:12 +00009272 getTargetStreamer().emitFPU(ID);
9273 return false;
Jason W Kim135d2442011-12-20 17:38:12 +00009274}
9275
Logan Chien4ea23b52013-05-10 16:17:24 +00009276/// parseDirectiveFnStart
9277/// ::= .fnstart
9278bool ARMAsmParser::parseDirectiveFnStart(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009279 if (UC.hasFnStart()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009280 Error(L, ".fnstart starts before the end of previous one");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009281 UC.emitFnStartLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009282 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009283 }
9284
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009285 // Reset the unwind directives parser state
9286 UC.reset();
9287
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009288 getTargetStreamer().emitFnStart();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009289
9290 UC.recordFnStart(L);
Logan Chien4ea23b52013-05-10 16:17:24 +00009291 return false;
9292}
9293
9294/// parseDirectiveFnEnd
9295/// ::= .fnend
9296bool ARMAsmParser::parseDirectiveFnEnd(SMLoc L) {
9297 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009298 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009299 Error(L, ".fnstart must precede .fnend directive");
9300 return false;
9301 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009302
9303 // Reset the unwind directives parser state
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009304 getTargetStreamer().emitFnEnd();
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009305
9306 UC.reset();
Logan Chien4ea23b52013-05-10 16:17:24 +00009307 return false;
9308}
9309
9310/// parseDirectiveCantUnwind
9311/// ::= .cantunwind
9312bool ARMAsmParser::parseDirectiveCantUnwind(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009313 UC.recordCantUnwind(L);
9314
Logan Chien4ea23b52013-05-10 16:17:24 +00009315 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009316 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009317 Error(L, ".fnstart must precede .cantunwind directive");
9318 return false;
9319 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009320 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009321 Error(L, ".cantunwind can't be used with .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009322 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009323 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009324 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009325 if (UC.hasPersonality()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009326 Error(L, ".cantunwind can't be used with .personality directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009327 UC.emitPersonalityLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009328 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009329 }
9330
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009331 getTargetStreamer().emitCantUnwind();
Logan Chien4ea23b52013-05-10 16:17:24 +00009332 return false;
9333}
9334
9335/// parseDirectivePersonality
9336/// ::= .personality name
9337bool ARMAsmParser::parseDirectivePersonality(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009338 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009339 bool HasExistingPersonality = UC.hasPersonality();
9340
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009341 UC.recordPersonality(L);
9342
Logan Chien4ea23b52013-05-10 16:17:24 +00009343 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009344 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009345 Error(L, ".fnstart must precede .personality directive");
9346 return false;
9347 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009348 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009349 Error(L, ".personality can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009350 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009351 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009352 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009353 if (UC.hasHandlerData()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009354 Error(L, ".personality must precede .handlerdata directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009355 UC.emitHandlerDataLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009356 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009357 }
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009358 if (HasExistingPersonality) {
9359 Parser.eatToEndOfStatement();
9360 Error(L, "multiple personality directives");
9361 UC.emitPersonalityLocNotes();
9362 return false;
9363 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009364
9365 // Parse the name of the personality routine
9366 if (Parser.getTok().isNot(AsmToken::Identifier)) {
9367 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009368 Error(L, "unexpected input in .personality directive.");
9369 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009370 }
9371 StringRef Name(Parser.getTok().getIdentifier());
9372 Parser.Lex();
9373
Jim Grosbach6f482002015-05-18 18:43:14 +00009374 MCSymbol *PR = getParser().getContext().getOrCreateSymbol(Name);
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009375 getTargetStreamer().emitPersonality(PR);
Logan Chien4ea23b52013-05-10 16:17:24 +00009376 return false;
9377}
9378
9379/// parseDirectiveHandlerData
9380/// ::= .handlerdata
9381bool ARMAsmParser::parseDirectiveHandlerData(SMLoc L) {
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009382 UC.recordHandlerData(L);
9383
Logan Chien4ea23b52013-05-10 16:17:24 +00009384 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009385 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009386 Error(L, ".fnstart must precede .personality directive");
9387 return false;
9388 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009389 if (UC.cantUnwind()) {
Logan Chien4ea23b52013-05-10 16:17:24 +00009390 Error(L, ".handlerdata can't be used with .cantunwind directive");
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009391 UC.emitCantUnwindLocNotes();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009392 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009393 }
9394
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009395 getTargetStreamer().emitHandlerData();
Logan Chien4ea23b52013-05-10 16:17:24 +00009396 return false;
9397}
9398
9399/// parseDirectiveSetFP
9400/// ::= .setfp fpreg, spreg [, offset]
9401bool ARMAsmParser::parseDirectiveSetFP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009402 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009403 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009404 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009405 Error(L, ".fnstart must precede .setfp directive");
9406 return false;
9407 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009408 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009409 Error(L, ".setfp must precede .handlerdata directive");
9410 return false;
9411 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009412
9413 // Parse fpreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009414 SMLoc FPRegLoc = Parser.getTok().getLoc();
9415 int FPReg = tryParseRegister();
9416 if (FPReg == -1) {
9417 Error(FPRegLoc, "frame pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009418 return false;
9419 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009420
9421 // Consume comma
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009422 if (Parser.getTok().isNot(AsmToken::Comma)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009423 Error(Parser.getTok().getLoc(), "comma expected");
9424 return false;
9425 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009426 Parser.Lex(); // skip comma
9427
9428 // Parse spreg
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009429 SMLoc SPRegLoc = Parser.getTok().getLoc();
9430 int SPReg = tryParseRegister();
9431 if (SPReg == -1) {
9432 Error(SPRegLoc, "stack pointer register expected");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009433 return false;
9434 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009435
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009436 if (SPReg != ARM::SP && SPReg != UC.getFPReg()) {
9437 Error(SPRegLoc, "register should be either $sp or the latest fp register");
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009438 return false;
9439 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009440
9441 // Update the frame pointer register
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009442 UC.saveFPReg(FPReg);
Logan Chien4ea23b52013-05-10 16:17:24 +00009443
9444 // Parse offset
9445 int64_t Offset = 0;
9446 if (Parser.getTok().is(AsmToken::Comma)) {
9447 Parser.Lex(); // skip comma
9448
9449 if (Parser.getTok().isNot(AsmToken::Hash) &&
9450 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009451 Error(Parser.getTok().getLoc(), "'#' expected");
9452 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009453 }
9454 Parser.Lex(); // skip hash token.
9455
9456 const MCExpr *OffsetExpr;
9457 SMLoc ExLoc = Parser.getTok().getLoc();
9458 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009459 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9460 Error(ExLoc, "malformed setfp offset");
9461 return false;
9462 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009463 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009464 if (!CE) {
9465 Error(ExLoc, "setfp offset must be an immediate");
9466 return false;
9467 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009468
9469 Offset = CE->getValue();
9470 }
9471
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009472 getTargetStreamer().emitSetFP(static_cast<unsigned>(FPReg),
9473 static_cast<unsigned>(SPReg), Offset);
Logan Chien4ea23b52013-05-10 16:17:24 +00009474 return false;
9475}
9476
9477/// parseDirective
9478/// ::= .pad offset
9479bool ARMAsmParser::parseDirectivePad(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009480 MCAsmParser &Parser = getParser();
Logan Chien4ea23b52013-05-10 16:17:24 +00009481 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009482 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009483 Error(L, ".fnstart must precede .pad directive");
9484 return false;
9485 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009486 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009487 Error(L, ".pad must precede .handlerdata directive");
9488 return false;
9489 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009490
9491 // Parse the offset
9492 if (Parser.getTok().isNot(AsmToken::Hash) &&
9493 Parser.getTok().isNot(AsmToken::Dollar)) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009494 Error(Parser.getTok().getLoc(), "'#' expected");
9495 return false;
Logan Chien4ea23b52013-05-10 16:17:24 +00009496 }
9497 Parser.Lex(); // skip hash token.
9498
9499 const MCExpr *OffsetExpr;
9500 SMLoc ExLoc = Parser.getTok().getLoc();
9501 SMLoc EndLoc;
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009502 if (getParser().parseExpression(OffsetExpr, EndLoc)) {
9503 Error(ExLoc, "malformed pad offset");
9504 return false;
9505 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009506 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009507 if (!CE) {
9508 Error(ExLoc, "pad offset must be an immediate");
9509 return false;
9510 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009511
Rafael Espindolaa17151a2013-10-08 13:08:17 +00009512 getTargetStreamer().emitPad(CE->getValue());
Logan Chien4ea23b52013-05-10 16:17:24 +00009513 return false;
9514}
9515
9516/// parseDirectiveRegSave
9517/// ::= .save { registers }
9518/// ::= .vsave { registers }
9519bool ARMAsmParser::parseDirectiveRegSave(SMLoc L, bool IsVector) {
9520 // Check the ordering of unwind directives
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009521 if (!UC.hasFnStart()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009522 Error(L, ".fnstart must precede .save or .vsave directives");
9523 return false;
9524 }
Saleem Abdulrasoolc493d142014-01-07 02:28:55 +00009525 if (UC.hasHandlerData()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009526 Error(L, ".save or .vsave must precede .handlerdata directive");
9527 return false;
9528 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009529
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009530 // RAII object to make sure parsed operands are deleted.
David Blaikie960ea3f2014-06-08 16:18:35 +00009531 SmallVector<std::unique_ptr<MCParsedAsmOperand>, 1> Operands;
Benjamin Kramer23632bd2013-08-03 22:16:24 +00009532
Logan Chien4ea23b52013-05-10 16:17:24 +00009533 // Parse the register list
David Blaikie960ea3f2014-06-08 16:18:35 +00009534 if (parseRegisterList(Operands))
Saleem Abdulrasoola6505ca2014-01-13 01:15:39 +00009535 return false;
David Blaikie960ea3f2014-06-08 16:18:35 +00009536 ARMOperand &Op = (ARMOperand &)*Operands[0];
9537 if (!IsVector && !Op.isRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009538 Error(L, ".save expects GPR registers");
9539 return false;
9540 }
David Blaikie960ea3f2014-06-08 16:18:35 +00009541 if (IsVector && !Op.isDPRRegList()) {
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009542 Error(L, ".vsave expects DPR registers");
9543 return false;
9544 }
Logan Chien4ea23b52013-05-10 16:17:24 +00009545
David Blaikie960ea3f2014-06-08 16:18:35 +00009546 getTargetStreamer().emitRegSave(Op.getRegList(), IsVector);
Logan Chien4ea23b52013-05-10 16:17:24 +00009547 return false;
9548}
9549
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009550/// parseDirectiveInst
9551/// ::= .inst opcode [, ...]
9552/// ::= .inst.n opcode [, ...]
9553/// ::= .inst.w opcode [, ...]
9554bool ARMAsmParser::parseDirectiveInst(SMLoc Loc, char Suffix) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009555 MCAsmParser &Parser = getParser();
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009556 int Width;
9557
9558 if (isThumb()) {
9559 switch (Suffix) {
9560 case 'n':
9561 Width = 2;
9562 break;
9563 case 'w':
9564 Width = 4;
9565 break;
9566 default:
9567 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009568 Error(Loc, "cannot determine Thumb instruction size, "
9569 "use inst.n/inst.w instead");
9570 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009571 }
9572 } else {
9573 if (Suffix) {
9574 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009575 Error(Loc, "width suffixes are invalid in ARM mode");
9576 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009577 }
9578 Width = 4;
9579 }
9580
9581 if (getLexer().is(AsmToken::EndOfStatement)) {
9582 Parser.eatToEndOfStatement();
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009583 Error(Loc, "expected expression following directive");
9584 return false;
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009585 }
9586
9587 for (;;) {
9588 const MCExpr *Expr;
9589
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009590 if (getParser().parseExpression(Expr)) {
9591 Error(Loc, "expected expression");
9592 return false;
9593 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009594
9595 const MCConstantExpr *Value = dyn_cast_or_null<MCConstantExpr>(Expr);
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009596 if (!Value) {
9597 Error(Loc, "expected constant expression");
9598 return false;
9599 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009600
9601 switch (Width) {
9602 case 2:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009603 if (Value->getValue() > 0xffff) {
9604 Error(Loc, "inst.n operand is too big, use inst.w instead");
9605 return false;
9606 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009607 break;
9608 case 4:
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009609 if (Value->getValue() > 0xffffffff) {
9610 Error(Loc,
9611 StringRef(Suffix ? "inst.w" : "inst") + " operand is too big");
9612 return false;
9613 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009614 break;
9615 default:
9616 llvm_unreachable("only supported widths are 2 and 4");
9617 }
9618
9619 getTargetStreamer().emitInst(Value->getValue(), Suffix);
9620
9621 if (getLexer().is(AsmToken::EndOfStatement))
9622 break;
9623
Saleem Abdulrasool0c4b1022013-12-28 22:47:53 +00009624 if (getLexer().isNot(AsmToken::Comma)) {
9625 Error(Loc, "unexpected token in directive");
9626 return false;
9627 }
Saleem Abdulrasoolc0da2cb2013-12-19 05:17:58 +00009628
9629 Parser.Lex();
9630 }
9631
9632 Parser.Lex();
9633 return false;
9634}
9635
David Peixotto80c083a2013-12-19 18:26:07 +00009636/// parseDirectiveLtorg
Saleem Abdulrasool6e6c2392013-12-20 07:21:16 +00009637/// ::= .ltorg | .pool
David Peixotto80c083a2013-12-19 18:26:07 +00009638bool ARMAsmParser::parseDirectiveLtorg(SMLoc L) {
David Peixottob9b73622014-02-04 17:22:40 +00009639 getTargetStreamer().emitCurrentConstantPool();
David Peixotto80c083a2013-12-19 18:26:07 +00009640 return false;
9641}
9642
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009643bool ARMAsmParser::parseDirectiveEven(SMLoc L) {
9644 const MCSection *Section = getStreamer().getCurrentSection().first;
9645
9646 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9647 TokError("unexpected token in directive");
9648 return false;
9649 }
9650
9651 if (!Section) {
Rafael Espindola7b61ddf2014-10-15 16:12:52 +00009652 getStreamer().InitSections(false);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009653 Section = getStreamer().getCurrentSection().first;
9654 }
9655
Saleem Abdulrasool42b233a2014-03-18 05:26:55 +00009656 assert(Section && "must have section to emit alignment");
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009657 if (Section->UseCodeAlign())
Rafael Espindola7b514962014-02-04 18:34:04 +00009658 getStreamer().EmitCodeAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009659 else
Rafael Espindola7b514962014-02-04 18:34:04 +00009660 getStreamer().EmitValueToAlignment(2);
Saleem Abdulrasoola5549682013-12-26 01:52:28 +00009661
9662 return false;
9663}
9664
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009665/// parseDirectivePersonalityIndex
9666/// ::= .personalityindex index
9667bool ARMAsmParser::parseDirectivePersonalityIndex(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009668 MCAsmParser &Parser = getParser();
Saleem Abdulrasool662f5c12014-01-21 02:33:02 +00009669 bool HasExistingPersonality = UC.hasPersonality();
9670
9671 UC.recordPersonalityIndex(L);
9672
9673 if (!UC.hasFnStart()) {
9674 Parser.eatToEndOfStatement();
9675 Error(L, ".fnstart must precede .personalityindex directive");
9676 return false;
9677 }
9678 if (UC.cantUnwind()) {
9679 Parser.eatToEndOfStatement();
9680 Error(L, ".personalityindex cannot be used with .cantunwind");
9681 UC.emitCantUnwindLocNotes();
9682 return false;
9683 }
9684 if (UC.hasHandlerData()) {
9685 Parser.eatToEndOfStatement();
9686 Error(L, ".personalityindex must precede .handlerdata directive");
9687 UC.emitHandlerDataLocNotes();
9688 return false;
9689 }
9690 if (HasExistingPersonality) {
9691 Parser.eatToEndOfStatement();
9692 Error(L, "multiple personality directives");
9693 UC.emitPersonalityLocNotes();
9694 return false;
9695 }
9696
9697 const MCExpr *IndexExpression;
9698 SMLoc IndexLoc = Parser.getTok().getLoc();
9699 if (Parser.parseExpression(IndexExpression)) {
9700 Parser.eatToEndOfStatement();
9701 return false;
9702 }
9703
9704 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(IndexExpression);
9705 if (!CE) {
9706 Parser.eatToEndOfStatement();
9707 Error(IndexLoc, "index must be a constant number");
9708 return false;
9709 }
9710 if (CE->getValue() < 0 ||
9711 CE->getValue() >= ARM::EHABI::NUM_PERSONALITY_INDEX) {
9712 Parser.eatToEndOfStatement();
9713 Error(IndexLoc, "personality routine index should be in range [0-3]");
9714 return false;
9715 }
9716
9717 getTargetStreamer().emitPersonalityIndex(CE->getValue());
9718 return false;
9719}
9720
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009721/// parseDirectiveUnwindRaw
9722/// ::= .unwind_raw offset, opcode [, opcode...]
9723bool ARMAsmParser::parseDirectiveUnwindRaw(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009724 MCAsmParser &Parser = getParser();
Saleem Abdulrasoold9f08602014-01-21 02:33:10 +00009725 if (!UC.hasFnStart()) {
9726 Parser.eatToEndOfStatement();
9727 Error(L, ".fnstart must precede .unwind_raw directives");
9728 return false;
9729 }
9730
9731 int64_t StackOffset;
9732
9733 const MCExpr *OffsetExpr;
9734 SMLoc OffsetLoc = getLexer().getLoc();
9735 if (getLexer().is(AsmToken::EndOfStatement) ||
9736 getParser().parseExpression(OffsetExpr)) {
9737 Error(OffsetLoc, "expected expression");
9738 Parser.eatToEndOfStatement();
9739 return false;
9740 }
9741
9742 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9743 if (!CE) {
9744 Error(OffsetLoc, "offset must be a constant");
9745 Parser.eatToEndOfStatement();
9746 return false;
9747 }
9748
9749 StackOffset = CE->getValue();
9750
9751 if (getLexer().isNot(AsmToken::Comma)) {
9752 Error(getLexer().getLoc(), "expected comma");
9753 Parser.eatToEndOfStatement();
9754 return false;
9755 }
9756 Parser.Lex();
9757
9758 SmallVector<uint8_t, 16> Opcodes;
9759 for (;;) {
9760 const MCExpr *OE;
9761
9762 SMLoc OpcodeLoc = getLexer().getLoc();
9763 if (getLexer().is(AsmToken::EndOfStatement) || Parser.parseExpression(OE)) {
9764 Error(OpcodeLoc, "expected opcode expression");
9765 Parser.eatToEndOfStatement();
9766 return false;
9767 }
9768
9769 const MCConstantExpr *OC = dyn_cast<MCConstantExpr>(OE);
9770 if (!OC) {
9771 Error(OpcodeLoc, "opcode value must be a constant");
9772 Parser.eatToEndOfStatement();
9773 return false;
9774 }
9775
9776 const int64_t Opcode = OC->getValue();
9777 if (Opcode & ~0xff) {
9778 Error(OpcodeLoc, "invalid opcode");
9779 Parser.eatToEndOfStatement();
9780 return false;
9781 }
9782
9783 Opcodes.push_back(uint8_t(Opcode));
9784
9785 if (getLexer().is(AsmToken::EndOfStatement))
9786 break;
9787
9788 if (getLexer().isNot(AsmToken::Comma)) {
9789 Error(getLexer().getLoc(), "unexpected token in directive");
9790 Parser.eatToEndOfStatement();
9791 return false;
9792 }
9793
9794 Parser.Lex();
9795 }
9796
9797 getTargetStreamer().emitUnwindRaw(StackOffset, Opcodes);
9798
9799 Parser.Lex();
9800 return false;
9801}
9802
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009803/// parseDirectiveTLSDescSeq
9804/// ::= .tlsdescseq tls-variable
9805bool ARMAsmParser::parseDirectiveTLSDescSeq(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009806 MCAsmParser &Parser = getParser();
9807
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009808 if (getLexer().isNot(AsmToken::Identifier)) {
9809 TokError("expected variable after '.tlsdescseq' directive");
9810 Parser.eatToEndOfStatement();
9811 return false;
9812 }
9813
9814 const MCSymbolRefExpr *SRE =
Jim Grosbach13760bd2015-05-30 01:25:56 +00009815 MCSymbolRefExpr::create(Parser.getTok().getIdentifier(),
Saleem Abdulrasool56e06e82014-01-30 04:02:47 +00009816 MCSymbolRefExpr::VK_ARM_TLSDESCSEQ, getContext());
9817 Lex();
9818
9819 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9820 Error(Parser.getTok().getLoc(), "unexpected token");
9821 Parser.eatToEndOfStatement();
9822 return false;
9823 }
9824
9825 getTargetStreamer().AnnotateTLSDescriptorSequence(SRE);
9826 return false;
9827}
9828
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009829/// parseDirectiveMovSP
9830/// ::= .movsp reg [, #offset]
9831bool ARMAsmParser::parseDirectiveMovSP(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009832 MCAsmParser &Parser = getParser();
Saleem Abdulrasool5d962d32014-01-30 04:46:24 +00009833 if (!UC.hasFnStart()) {
9834 Parser.eatToEndOfStatement();
9835 Error(L, ".fnstart must precede .movsp directives");
9836 return false;
9837 }
9838 if (UC.getFPReg() != ARM::SP) {
9839 Parser.eatToEndOfStatement();
9840 Error(L, "unexpected .movsp directive");
9841 return false;
9842 }
9843
9844 SMLoc SPRegLoc = Parser.getTok().getLoc();
9845 int SPReg = tryParseRegister();
9846 if (SPReg == -1) {
9847 Parser.eatToEndOfStatement();
9848 Error(SPRegLoc, "register expected");
9849 return false;
9850 }
9851
9852 if (SPReg == ARM::SP || SPReg == ARM::PC) {
9853 Parser.eatToEndOfStatement();
9854 Error(SPRegLoc, "sp and pc are not permitted in .movsp directive");
9855 return false;
9856 }
9857
9858 int64_t Offset = 0;
9859 if (Parser.getTok().is(AsmToken::Comma)) {
9860 Parser.Lex();
9861
9862 if (Parser.getTok().isNot(AsmToken::Hash)) {
9863 Error(Parser.getTok().getLoc(), "expected #constant");
9864 Parser.eatToEndOfStatement();
9865 return false;
9866 }
9867 Parser.Lex();
9868
9869 const MCExpr *OffsetExpr;
9870 SMLoc OffsetLoc = Parser.getTok().getLoc();
9871 if (Parser.parseExpression(OffsetExpr)) {
9872 Parser.eatToEndOfStatement();
9873 Error(OffsetLoc, "malformed offset expression");
9874 return false;
9875 }
9876
9877 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(OffsetExpr);
9878 if (!CE) {
9879 Parser.eatToEndOfStatement();
9880 Error(OffsetLoc, "offset must be an immediate constant");
9881 return false;
9882 }
9883
9884 Offset = CE->getValue();
9885 }
9886
9887 getTargetStreamer().emitMovSP(SPReg, Offset);
9888 UC.saveFPReg(SPReg);
9889
9890 return false;
9891}
9892
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009893/// parseDirectiveObjectArch
9894/// ::= .object_arch name
9895bool ARMAsmParser::parseDirectiveObjectArch(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009896 MCAsmParser &Parser = getParser();
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009897 if (getLexer().isNot(AsmToken::Identifier)) {
9898 Error(getLexer().getLoc(), "unexpected token");
9899 Parser.eatToEndOfStatement();
9900 return false;
9901 }
9902
9903 StringRef Arch = Parser.getTok().getString();
9904 SMLoc ArchLoc = Parser.getTok().getLoc();
9905 getLexer().Lex();
9906
Chandler Carruthbb47b9a2015-08-30 02:09:48 +00009907 unsigned ID = ARM::parseArch(Arch);
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009908
Renato Golin35de35d2015-05-12 10:33:58 +00009909 if (ID == ARM::AK_INVALID) {
Saleem Abdulrasool4c4789b2014-01-30 04:46:41 +00009910 Error(ArchLoc, "unknown architecture '" + Arch + "'");
9911 Parser.eatToEndOfStatement();
9912 return false;
9913 }
9914
9915 getTargetStreamer().emitObjectArch(ID);
9916
9917 if (getLexer().isNot(AsmToken::EndOfStatement)) {
9918 Error(getLexer().getLoc(), "unexpected token");
9919 Parser.eatToEndOfStatement();
9920 }
9921
9922 return false;
9923}
9924
Saleem Abdulrasoolfd6ed1e2014-02-23 17:45:32 +00009925/// parseDirectiveAlign
9926/// ::= .align
9927bool ARMAsmParser::parseDirectiveAlign(SMLoc L) {
9928 // NOTE: if this is not the end of the statement, fall back to the target
9929 // agnostic handling for this directive which will correctly handle this.
9930 if (getLexer().isNot(AsmToken::EndOfStatement))
9931 return true;
9932
9933 // '.align' is target specifically handled to mean 2**2 byte alignment.
9934 if (getStreamer().getCurrentSection().first->UseCodeAlign())
9935 getStreamer().EmitCodeAlignment(4, 0);
9936 else
9937 getStreamer().EmitValueToAlignment(4, 0, 1, 0);
9938
9939 return false;
9940}
9941
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009942/// parseDirectiveThumbSet
9943/// ::= .thumb_set name, value
9944bool ARMAsmParser::parseDirectiveThumbSet(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +00009945 MCAsmParser &Parser = getParser();
9946
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009947 StringRef Name;
9948 if (Parser.parseIdentifier(Name)) {
9949 TokError("expected identifier after '.thumb_set'");
9950 Parser.eatToEndOfStatement();
9951 return false;
9952 }
9953
9954 if (getLexer().isNot(AsmToken::Comma)) {
9955 TokError("expected comma after name '" + Name + "'");
9956 Parser.eatToEndOfStatement();
9957 return false;
9958 }
9959 Lex();
9960
Pete Cooper80d21cb2015-06-22 19:35:57 +00009961 MCSymbol *Sym;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009962 const MCExpr *Value;
Pete Cooper80d21cb2015-06-22 19:35:57 +00009963 if (MCParserUtils::parseAssignmentExpression(Name, /* allow_redef */ true,
9964 Parser, Sym, Value))
9965 return true;
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009966
Pete Cooper80d21cb2015-06-22 19:35:57 +00009967 getTargetStreamer().emitThumbSet(Sym, Value);
Saleem Abdulrasool39f773f2014-03-20 06:05:33 +00009968 return false;
9969}
9970
Kevin Enderby8be42bd2009-10-30 22:55:57 +00009971/// Force static initialization.
Kevin Enderbyccab3172009-09-15 00:27:25 +00009972extern "C" void LLVMInitializeARMAsmParser() {
Christian Pirkerdc9ff752014-04-01 15:19:30 +00009973 RegisterMCAsmParser<ARMAsmParser> X(TheARMLETarget);
9974 RegisterMCAsmParser<ARMAsmParser> Y(TheARMBETarget);
9975 RegisterMCAsmParser<ARMAsmParser> A(TheThumbLETarget);
9976 RegisterMCAsmParser<ARMAsmParser> B(TheThumbBETarget);
Kevin Enderbyccab3172009-09-15 00:27:25 +00009977}
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009978
Chris Lattner3e4582a2010-09-06 19:11:01 +00009979#define GET_REGISTER_MATCHER
Craig Topper3ec7c2a2012-04-25 06:56:34 +00009980#define GET_SUBTARGET_FEATURE_NAME
Chris Lattner3e4582a2010-09-06 19:11:01 +00009981#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar5cd4d0f2010-08-11 05:24:50 +00009982#include "ARMGenAsmMatcher.inc"
Jim Grosbach231e7aa2013-02-06 06:00:11 +00009983
Renato Golin230d2982015-05-30 10:30:02 +00009984// FIXME: This structure should be moved inside ARMTargetParser
9985// when we start to table-generate them, and we can use the ARM
9986// flags below, that were generated by table-gen.
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +00009987static const struct {
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +00009988 const unsigned Kind;
Matthias Braunb258d792015-12-01 21:48:52 +00009989 const uint64_t ArchCheck;
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009990 const FeatureBitset Features;
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +00009991} Extensions[] = {
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009992 { ARM::AEK_CRC, Feature_HasV8, {ARM::FeatureCRC} },
9993 { ARM::AEK_CRYPTO, Feature_HasV8,
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009994 {ARM::FeatureCrypto, ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009995 { ARM::AEK_FP, Feature_HasV8, {ARM::FeatureFPARMv8} },
Alexandros Lamprineas4ea70752015-07-27 22:26:59 +00009996 { (ARM::AEK_HWDIV | ARM::AEK_HWDIVARM), Feature_HasV7 | Feature_IsNotMClass,
Michael Kupersteindb0712f2015-05-26 10:47:10 +00009997 {ARM::FeatureHWDiv, ARM::FeatureHWDivARM} },
Ranjeet Singh86ecbb72015-06-30 12:32:53 +00009998 { ARM::AEK_MP, Feature_HasV7 | Feature_IsNotMClass, {ARM::FeatureMP} },
9999 { ARM::AEK_SIMD, Feature_HasV8, {ARM::FeatureNEON, ARM::FeatureFPARMv8} },
Artyom Skrobov72ca6b82015-09-30 17:25:52 +000010000 { ARM::AEK_SEC, Feature_HasV6K, {ARM::FeatureTrustZone} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010001 // FIXME: Only available in A-class, isel not predicated
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010002 { ARM::AEK_VIRT, Feature_HasV7, {ARM::FeatureVirtualization} },
Oliver Stannard46670712015-12-01 10:33:56 +000010003 { ARM::AEK_FP16, Feature_HasV8_2a, {ARM::FeatureFPARMv8, ARM::FeatureFullFP16} },
Renato Golin230d2982015-05-30 10:30:02 +000010004 // FIXME: Unsupported extensions.
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010005 { ARM::AEK_OS, Feature_None, {} },
10006 { ARM::AEK_IWMMXT, Feature_None, {} },
10007 { ARM::AEK_IWMMXT2, Feature_None, {} },
10008 { ARM::AEK_MAVERICK, Feature_None, {} },
10009 { ARM::AEK_XSCALE, Feature_None, {} },
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010010};
10011
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010012/// parseDirectiveArchExtension
10013/// ::= .arch_extension [no]feature
10014bool ARMAsmParser::parseDirectiveArchExtension(SMLoc L) {
Rafael Espindola961d4692014-11-11 05:18:41 +000010015 MCAsmParser &Parser = getParser();
10016
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010017 if (getLexer().isNot(AsmToken::Identifier)) {
10018 Error(getLexer().getLoc(), "unexpected token");
10019 Parser.eatToEndOfStatement();
10020 return false;
10021 }
10022
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010023 StringRef Name = Parser.getTok().getString();
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010024 SMLoc ExtLoc = Parser.getTok().getLoc();
10025 getLexer().Lex();
10026
10027 bool EnableFeature = true;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010028 if (Name.startswith_lower("no")) {
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010029 EnableFeature = false;
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010030 Name = Name.substr(2);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010031 }
Chandler Carruthbb47b9a2015-08-30 02:09:48 +000010032 unsigned FeatureKind = ARM::parseArchExt(Name);
Renato Golin230d2982015-05-30 10:30:02 +000010033 if (FeatureKind == ARM::AEK_INVALID)
10034 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010035
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010036 for (const auto &Extension : Extensions) {
Renato Golin230d2982015-05-30 10:30:02 +000010037 if (Extension.Kind != FeatureKind)
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010038 continue;
10039
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010040 if (Extension.Features.none())
Saleem Abdulrasool8988c2a2014-07-27 19:07:09 +000010041 report_fatal_error("unsupported architectural extension: " + Name);
10042
10043 if ((getAvailableFeatures() & Extension.ArchCheck) != Extension.ArchCheck) {
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010044 Error(ExtLoc, "architectural extension '" + Name + "' is not "
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010045 "allowed for the current base architecture");
10046 return false;
10047 }
10048
Akira Hatanakab11ef082015-11-14 06:35:56 +000010049 MCSubtargetInfo &STI = copySTI();
Michael Kupersteindb0712f2015-05-26 10:47:10 +000010050 FeatureBitset ToggleFeatures = EnableFeature
10051 ? (~STI.getFeatureBits() & Extension.Features)
10052 : ( STI.getFeatureBits() & Extension.Features);
10053
Ranjeet Singh86ecbb72015-06-30 12:32:53 +000010054 uint64_t Features =
Saleem Abdulrasool78c44722014-08-17 19:20:38 +000010055 ComputeAvailableFeatures(STI.ToggleFeature(ToggleFeatures));
10056 setAvailableFeatures(Features);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010057 return false;
10058 }
10059
Saleem Abdulrasool45cf67b2014-07-27 19:07:05 +000010060 Error(ExtLoc, "unknown architectural extension: " + Name);
Saleem Abdulrasool49480bf2014-02-16 00:16:41 +000010061 Parser.eatToEndOfStatement();
10062 return false;
10063}
10064
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010065// Define this matcher function after the auto-generated include so we
10066// have the match class enum definitions.
David Blaikie960ea3f2014-06-08 16:18:35 +000010067unsigned ARMAsmParser::validateTargetOperandClass(MCParsedAsmOperand &AsmOp,
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010068 unsigned Kind) {
David Blaikie960ea3f2014-06-08 16:18:35 +000010069 ARMOperand &Op = static_cast<ARMOperand &>(AsmOp);
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010070 // If the kind is a token for a literal immediate, check if our asm
10071 // operand matches. This is for InstAliases which have a fixed-value
10072 // immediate in the syntax.
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010073 switch (Kind) {
10074 default: break;
10075 case MCK__35_0:
David Blaikie960ea3f2014-06-08 16:18:35 +000010076 if (Op.isImm())
10077 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Op.getImm()))
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010078 if (CE->getValue() == 0)
10079 return Match_Success;
10080 break;
Asiri Rathnayakea0199b92014-12-02 10:53:20 +000010081 case MCK_ModImm:
David Blaikie960ea3f2014-06-08 16:18:35 +000010082 if (Op.isImm()) {
10083 const MCExpr *SOExpr = Op.getImm();
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010084 int64_t Value;
Jim Grosbach13760bd2015-05-30 01:25:56 +000010085 if (!SOExpr->evaluateAsAbsolute(Value))
Stepan Dyatkovskiydf657cc2014-03-29 13:12:40 +000010086 return Match_Success;
Richard Barton3db1d582014-05-01 11:37:44 +000010087 assert((Value >= INT32_MIN && Value <= UINT32_MAX) &&
10088 "expression value must be representable in 32 bits");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +000010089 }
10090 break;
Artyom Skrobovb43981072015-10-28 13:58:36 +000010091 case MCK_rGPR:
10092 if (hasV8Ops() && Op.isReg() && Op.getReg() == ARM::SP)
10093 return Match_Success;
10094 break;
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010095 case MCK_GPRPair:
David Blaikie960ea3f2014-06-08 16:18:35 +000010096 if (Op.isReg() &&
10097 MRI->getRegClass(ARM::GPRRegClassID).contains(Op.getReg()))
Saleem Abdulrasoole6e6d712014-01-10 04:38:35 +000010098 return Match_Success;
10099 break;
Jim Grosbach231e7aa2013-02-06 06:00:11 +000010100 }
10101 return Match_InvalidOperand;
10102}