blob: 06cf9af80b6a4df720a8d1988f21d0b7d7a1e0bb [file] [log] [blame]
Nate Begeman0b71e002005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattnerf22556d2005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerf22556d2005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman6cca84e2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattnerf22556d2005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner6f3b9542005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey48850c12006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendlingdd3fe942010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt22d40dc2013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Hal Finkel0d8db462014-05-11 19:29:11 +000021#include "llvm/ADT/StringSwitch.h"
Eric Christopher89958332014-05-31 00:07:32 +000022#include "llvm/ADT/Triple.h"
Chris Lattner4f2e4e02007-03-06 00:59:59 +000023#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner9b577f12005-08-26 21:23:58 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikovab663a02010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/Constants.h"
32#include "llvm/IR/DerivedTypes.h"
33#include "llvm/IR/Function.h"
34#include "llvm/IR/Intrinsics.h"
Chris Lattnerce645542006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
Craig Topperb25fda92012-03-17 18:46:09 +000037#include "llvm/Support/MathExtras.h"
Torok Edwinfb8d6d52009-07-08 20:53:28 +000038#include "llvm/Support/raw_ostream.h"
Craig Topperb25fda92012-03-17 18:46:09 +000039#include "llvm/Target/TargetOptions.h"
Chris Lattnerf22556d2005-08-16 17:14:42 +000040using namespace llvm;
41
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +000042// FIXME: Remove this once soft-float is supported.
43static cl::opt<bool> DisablePPCFloatInVariadic("disable-ppc-float-in-variadic",
44cl::desc("disable saving float registers for va_start on PPC"), cl::Hidden);
45
Hal Finkel595817e2012-06-04 02:21:00 +000046static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
47cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattnerce645542006-11-10 02:08:47 +000048
Hal Finkel4e9f1a82012-06-10 19:32:29 +000049static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
50cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
51
Hal Finkel8d7fbc92013-03-15 15:27:13 +000052static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
53cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
54
Hal Finkel940ab932014-02-28 00:27:01 +000055// FIXME: Remove this once the bug has been fixed!
56extern cl::opt<bool> ANDIGlueBug;
57
Eric Christopherf6ed33e2014-10-01 21:36:28 +000058PPCTargetLowering::PPCTargetLowering(const PPCTargetMachine &TM)
Aditya Nandakumar30531552014-11-13 21:29:21 +000059 : TargetLowering(TM),
Eric Christopherb1aaebe2014-06-12 22:38:18 +000060 Subtarget(*TM.getSubtargetImpl()) {
Chris Lattnera028e7a2005-09-27 22:18:25 +000061 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 setUseUnderscoreSetJmp(true);
63 setUseUnderscoreLongJmp(true);
Scott Michelcf0da6c2009-02-17 22:15:04 +000064
Chris Lattnerd10babf2010-10-10 18:34:00 +000065 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
66 // arguments are at least 4/8 bytes aligned.
Eric Christopherb1aaebe2014-06-12 22:38:18 +000067 bool isPPC64 = Subtarget.isPPC64();
Evan Cheng39e90022012-07-02 22:39:56 +000068 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peck527da1b2010-11-23 03:31:01 +000069
Chris Lattnerf22556d2005-08-16 17:14:42 +000070 // Set up the register classes.
Craig Topperabadc662012-04-20 06:31:50 +000071 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
72 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
73 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +000074
Evan Cheng5d9fd972006-10-04 00:56:09 +000075 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson9f944592009-08-11 20:47:22 +000076 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
77 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sands95d46ef2008-01-23 20:39:46 +000078
Owen Anderson9f944592009-08-11 20:47:22 +000079 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +000080
Chris Lattnerc9fa36d2006-11-10 23:58:45 +000081 // PowerPC has pre-inc load and store's.
Owen Anderson9f944592009-08-11 20:47:22 +000082 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
83 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
84 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
85 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
86 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
87 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
88 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
89 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
90 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Cheng36a8fbf2006-11-09 19:11:50 +000092
Eric Christopherb1aaebe2014-06-12 22:38:18 +000093 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +000094 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
95
Eric Christopherb1aaebe2014-06-12 22:38:18 +000096 if (isPPC64 || Subtarget.hasFPCVT()) {
Hal Finkel6a56b212014-03-05 22:14:00 +000097 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Promote);
98 AddPromotedToType (ISD::SINT_TO_FP, MVT::i1,
99 isPPC64 ? MVT::i64 : MVT::i32);
100 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Promote);
101 AddPromotedToType (ISD::UINT_TO_FP, MVT::i1,
102 isPPC64 ? MVT::i64 : MVT::i32);
103 } else {
104 setOperationAction(ISD::SINT_TO_FP, MVT::i1, Custom);
105 setOperationAction(ISD::UINT_TO_FP, MVT::i1, Custom);
106 }
Hal Finkel940ab932014-02-28 00:27:01 +0000107
108 // PowerPC does not support direct load / store of condition registers
109 setOperationAction(ISD::LOAD, MVT::i1, Custom);
110 setOperationAction(ISD::STORE, MVT::i1, Custom);
111
112 // FIXME: Remove this once the ANDI glue bug is fixed:
113 if (ANDIGlueBug)
114 setOperationAction(ISD::TRUNCATE, MVT::i1, Custom);
115
116 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
117 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
118 setTruncStoreAction(MVT::i64, MVT::i1, Expand);
119 setTruncStoreAction(MVT::i32, MVT::i1, Expand);
120 setTruncStoreAction(MVT::i16, MVT::i1, Expand);
121 setTruncStoreAction(MVT::i8, MVT::i1, Expand);
122
123 addRegisterClass(MVT::i1, &PPC::CRBITRCRegClass);
124 }
125
Dale Johannesen666323e2007-10-10 01:01:31 +0000126 // This is used in the ppcf128->int sequence. Note it has different semantics
127 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson9f944592009-08-11 20:47:22 +0000128 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesenf864ac92007-10-06 01:24:11 +0000129
Roman Divacky1faf5b02012-08-16 18:19:29 +0000130 // We do not currently implement these libm ops for PowerPC.
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000131 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
132 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
133 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
134 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
135 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidt92e26642013-04-03 13:05:44 +0000136 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson0b9b9da2011-12-08 19:32:14 +0000137
Chris Lattnerf22556d2005-08-16 17:14:42 +0000138 // PowerPC has no SREM/UREM instructions
Owen Anderson9f944592009-08-11 20:47:22 +0000139 setOperationAction(ISD::SREM, MVT::i32, Expand);
140 setOperationAction(ISD::UREM, MVT::i32, Expand);
141 setOperationAction(ISD::SREM, MVT::i64, Expand);
142 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman71f0d7d2007-10-08 17:28:24 +0000143
144 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson9f944592009-08-11 20:47:22 +0000145 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
146 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
147 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
148 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
149 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
150 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
151 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
152 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000153
Dan Gohman482732a2007-10-11 23:21:31 +0000154 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson9f944592009-08-11 20:47:22 +0000155 setOperationAction(ISD::FSIN , MVT::f64, Expand);
156 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000157 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000158 setOperationAction(ISD::FREM , MVT::f64, Expand);
159 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000160 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson9f944592009-08-11 20:47:22 +0000161 setOperationAction(ISD::FSIN , MVT::f32, Expand);
162 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000163 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000164 setOperationAction(ISD::FREM , MVT::f32, Expand);
165 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000166 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +0000167
Owen Anderson9f944592009-08-11 20:47:22 +0000168 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000169
Chris Lattnerf22556d2005-08-16 17:14:42 +0000170 // If we're enabling GP optimizations, use hardware square root
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000171 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000172 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000173 Subtarget.hasFRSQRTE() && Subtarget.hasFRE()))
Owen Anderson9f944592009-08-11 20:47:22 +0000174 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel2e103312013-04-03 04:01:11 +0000175
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000176 if (!Subtarget.hasFSQRT() &&
Hal Finkel2e103312013-04-03 04:01:11 +0000177 !(TM.Options.UnsafeFPMath &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000178 Subtarget.hasFRSQRTES() && Subtarget.hasFRES()))
Owen Anderson9f944592009-08-11 20:47:22 +0000179 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000180
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000181 if (Subtarget.hasFCPSGN()) {
Hal Finkeldbc78e12013-08-19 05:01:02 +0000182 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Legal);
183 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Legal);
184 } else {
185 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
186 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
187 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000188
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000189 if (Subtarget.hasFPRND()) {
Hal Finkelc20a08d2013-03-29 08:57:48 +0000190 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
191 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
192 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000193 setOperationAction(ISD::FROUND, MVT::f64, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000194
195 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
196 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
197 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Hal Finkel2b7b2f32013-08-08 04:31:34 +0000198 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Hal Finkelc20a08d2013-03-29 08:57:48 +0000199 }
200
Nate Begeman2fba8a32006-01-14 03:14:10 +0000201 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson9f944592009-08-11 20:47:22 +0000202 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000203 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000204 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
205 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000206 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000207 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000208 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
209 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000210
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000211 if (Subtarget.hasPOPCNTD()) {
Hal Finkel290376d2013-04-01 15:58:15 +0000212 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkela4d07482013-03-28 13:29:47 +0000213 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
214 } else {
215 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
216 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
217 }
218
Nate Begeman1b8121b2006-01-11 21:21:00 +0000219 // PowerPC does not have ROTR
Owen Anderson9f944592009-08-11 20:47:22 +0000220 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
221 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000222
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000223 if (!Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000224 // PowerPC does not have Select
225 setOperationAction(ISD::SELECT, MVT::i32, Expand);
226 setOperationAction(ISD::SELECT, MVT::i64, Expand);
227 setOperationAction(ISD::SELECT, MVT::f32, Expand);
228 setOperationAction(ISD::SELECT, MVT::f64, Expand);
229 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000230
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000231 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson9f944592009-08-11 20:47:22 +0000232 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
233 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begemana162f202006-01-31 08:17:29 +0000234
Nate Begeman7e7f4392006-02-01 07:19:44 +0000235 // PowerPC wants to optimize integer setcc a bit
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000236 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000237 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000238
Nate Begemanbb01d4f2006-03-17 01:40:33 +0000239 // PowerPC does not have BRCOND which requires SetCC
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000240 if (!Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000241 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Cheng0d41d192006-10-30 08:02:39 +0000242
Owen Anderson9f944592009-08-11 20:47:22 +0000243 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000244
Chris Lattnerda2e04c2005-08-31 21:09:52 +0000245 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson9f944592009-08-11 20:47:22 +0000246 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000247
Jim Laskey6267b2c2005-08-17 00:40:22 +0000248 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson9f944592009-08-11 20:47:22 +0000249 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
250 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskey6267b2c2005-08-17 00:40:22 +0000251
Wesley Peck527da1b2010-11-23 03:31:01 +0000252 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
253 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
254 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
255 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattnerc46fc242005-12-23 05:13:35 +0000256
Chris Lattner84b49d52006-04-28 21:56:10 +0000257 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson9f944592009-08-11 20:47:22 +0000258 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskeye0008e22007-02-22 14:56:36 +0000259
Hal Finkel1996f3d2013-03-27 19:10:42 +0000260 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel756810f2013-03-21 21:37:52 +0000261 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
262 // support continuation, user-level threading, and etc.. As a result, no
263 // other SjLj exception interfaces are implemented and please don't build
264 // your own exception handling based on them.
265 // LLVM/Clang supports zero-cost DWARF exception handling.
266 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
267 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000268
269 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman4e56db62005-12-10 02:36:00 +0000270 // appropriate instructions to materialize the address.
Owen Anderson9f944592009-08-11 20:47:22 +0000271 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
272 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000273 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000274 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
275 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
276 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
277 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilsonf84f7102009-11-04 21:31:18 +0000278 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000279 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
280 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000281
Nate Begemanf69d13b2008-08-11 17:36:31 +0000282 // TRAP is legal.
Owen Anderson9f944592009-08-11 20:47:22 +0000283 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling95e1af22008-09-17 00:30:57 +0000284
285 // TRAMPOLINE is custom lowered.
Duncan Sandsa0984362011-09-06 13:37:06 +0000286 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
287 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling95e1af22008-09-17 00:30:57 +0000288
Nate Begemane74795c2006-01-25 18:21:52 +0000289 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson9f944592009-08-11 20:47:22 +0000290 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000291
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000292 if (Subtarget.isSVR4ABI()) {
Evan Cheng39e90022012-07-02 22:39:56 +0000293 if (isPPC64) {
Hal Finkele44eb282012-03-24 03:53:55 +0000294 // VAARG always uses double-word chunks, so promote anything smaller.
295 setOperationAction(ISD::VAARG, MVT::i1, Promote);
296 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
297 setOperationAction(ISD::VAARG, MVT::i8, Promote);
298 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
299 setOperationAction(ISD::VAARG, MVT::i16, Promote);
300 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
301 setOperationAction(ISD::VAARG, MVT::i32, Promote);
302 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
303 setOperationAction(ISD::VAARG, MVT::Other, Expand);
304 } else {
305 // VAARG is custom lowered with the 32-bit SVR4 ABI.
306 setOperationAction(ISD::VAARG, MVT::Other, Custom);
307 setOperationAction(ISD::VAARG, MVT::i64, Custom);
308 }
Roman Divacky4394e682011-06-28 15:30:42 +0000309 } else
Owen Anderson9f944592009-08-11 20:47:22 +0000310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000311
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000312 if (Subtarget.isSVR4ABI() && !isPPC64)
Roman Divackyc3825df2013-07-25 21:36:47 +0000313 // VACOPY is custom lowered with the 32-bit SVR4 ABI.
314 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
315 else
316 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
317
Chris Lattner5bd514d2006-01-15 09:02:48 +0000318 // Use the default implementation.
Owen Anderson9f944592009-08-11 20:47:22 +0000319 setOperationAction(ISD::VAEND , MVT::Other, Expand);
320 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
321 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
322 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
323 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattnerab4df8342006-10-18 01:18:48 +0000324
Chris Lattner6961fc72006-03-26 10:06:40 +0000325 // We want to custom lower some of our intrinsics.
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000327
Hal Finkel25c19922013-05-15 21:37:41 +0000328 // To handle counter-based loop conditions.
329 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
330
Dale Johannesen160be0f2008-11-07 22:54:33 +0000331 // Comparisons that require checking two conditions.
Owen Anderson9f944592009-08-11 20:47:22 +0000332 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
333 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
334 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
335 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
336 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
337 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
338 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
339 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
340 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
341 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
342 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
343 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000344
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000345 if (Subtarget.has64BitSupport()) {
Nate Begeman0b71e002005-10-18 00:28:58 +0000346 // They also have instructions for converting between i64 and fp.
Owen Anderson9f944592009-08-11 20:47:22 +0000347 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
348 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
349 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
350 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen37bc85f2009-06-04 20:53:52 +0000351 // This is just the low 32 bits of a (signed) fp->i64 conversion.
352 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson9f944592009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000354
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000355 if (Subtarget.hasLFIWAX() || Subtarget.isPPC64())
Hal Finkele53429a2013-03-31 01:58:02 +0000356 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begeman762bf802005-10-25 23:48:36 +0000357 } else {
Chris Lattner595088a2005-11-17 07:30:41 +0000358 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson9f944592009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begemane74dfbb2005-10-18 00:56:42 +0000360 }
361
Hal Finkelf6d45f22013-04-01 17:52:07 +0000362 // With the instructions enabled under FPCVT, we can do everything.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000363 if (Subtarget.hasFPCVT()) {
364 if (Subtarget.has64BitSupport()) {
Hal Finkelf6d45f22013-04-01 17:52:07 +0000365 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
366 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
367 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
368 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
369 }
370
371 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
372 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
373 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
375 }
376
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000377 if (Subtarget.use64BitRegs()) {
Chris Lattnerb1935762007-10-19 04:08:28 +0000378 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperabadc662012-04-20 06:31:50 +0000379 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman0b71e002005-10-18 00:28:58 +0000380 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson9f944592009-08-11 20:47:22 +0000381 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman8d2ead22008-03-07 20:36:53 +0000382 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000383 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
384 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
385 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman0b71e002005-10-18 00:28:58 +0000386 } else {
Chris Lattnerb1935762007-10-19 04:08:28 +0000387 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson9f944592009-08-11 20:47:22 +0000388 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
389 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
390 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begeman60952142005-09-06 22:03:27 +0000391 }
Evan Cheng19264272006-03-01 01:11:20 +0000392
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000393 if (Subtarget.hasAltivec()) {
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000394 // First set operation action for all vector types to expand. Then we
395 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson9f944592009-08-11 20:47:22 +0000396 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
397 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
398 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands13237ac2008-06-06 12:08:01 +0000399
Chris Lattner06a21ba2006-04-16 01:37:57 +0000400 // add/sub are legal for all supported vector VT's.
Duncan Sands13237ac2008-06-06 12:08:01 +0000401 setOperationAction(ISD::ADD , VT, Legal);
402 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000403
Chris Lattner95c7adc2006-04-04 17:25:31 +0000404 // We promote all shuffles to v16i8.
Duncan Sands13237ac2008-06-06 12:08:01 +0000405 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000406 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattner06a21ba2006-04-16 01:37:57 +0000407
408 // We promote all non-typed operations to v4i32.
Duncan Sands13237ac2008-06-06 12:08:01 +0000409 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000410 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000411 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000412 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000413 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000414 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000415 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000416 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000417 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000418 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands13237ac2008-06-06 12:08:01 +0000419 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson9f944592009-08-11 20:47:22 +0000420 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000421
Chris Lattner06a21ba2006-04-16 01:37:57 +0000422 // No other operations are legal.
Duncan Sands13237ac2008-06-06 12:08:01 +0000423 setOperationAction(ISD::MUL , VT, Expand);
424 setOperationAction(ISD::SDIV, VT, Expand);
425 setOperationAction(ISD::SREM, VT, Expand);
426 setOperationAction(ISD::UDIV, VT, Expand);
427 setOperationAction(ISD::UREM, VT, Expand);
428 setOperationAction(ISD::FDIV, VT, Expand);
Hal Finkele3930222013-07-08 17:30:25 +0000429 setOperationAction(ISD::FREM, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000430 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topperc8a2adf2012-11-15 08:02:19 +0000431 setOperationAction(ISD::FSQRT, VT, Expand);
432 setOperationAction(ISD::FLOG, VT, Expand);
433 setOperationAction(ISD::FLOG10, VT, Expand);
434 setOperationAction(ISD::FLOG2, VT, Expand);
435 setOperationAction(ISD::FEXP, VT, Expand);
436 setOperationAction(ISD::FEXP2, VT, Expand);
437 setOperationAction(ISD::FSIN, VT, Expand);
438 setOperationAction(ISD::FCOS, VT, Expand);
439 setOperationAction(ISD::FABS, VT, Expand);
440 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topperc4343f22012-11-14 08:11:25 +0000441 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper61d04572012-11-15 06:51:10 +0000442 setOperationAction(ISD::FCEIL, VT, Expand);
443 setOperationAction(ISD::FTRUNC, VT, Expand);
444 setOperationAction(ISD::FRINT, VT, Expand);
445 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000446 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
447 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
448 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
Ulrich Weigand51eccec2014-08-04 13:27:12 +0000449 setOperationAction(ISD::MULHU, VT, Expand);
450 setOperationAction(ISD::MULHS, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000451 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
452 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
453 setOperationAction(ISD::UDIVREM, VT, Expand);
454 setOperationAction(ISD::SDIVREM, VT, Expand);
455 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
456 setOperationAction(ISD::FPOW, VT, Expand);
Benjamin Kramerf3ad2352014-05-19 13:12:38 +0000457 setOperationAction(ISD::BSWAP, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000458 setOperationAction(ISD::CTPOP, VT, Expand);
459 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000460 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands13237ac2008-06-06 12:08:01 +0000461 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000462 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramerc5071462012-12-19 15:49:14 +0000463 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellac4182d12012-11-05 17:15:56 +0000464 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
465
466 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
467 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
468 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
469 setTruncStoreAction(VT, InnerVT, Expand);
470 }
471 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
472 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
473 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnerbaa73e02006-03-31 19:52:36 +0000474 }
475
Chris Lattner95c7adc2006-04-04 17:25:31 +0000476 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
477 // with merges, splats, etc.
Owen Anderson9f944592009-08-11 20:47:22 +0000478 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner95c7adc2006-04-04 17:25:31 +0000479
Owen Anderson9f944592009-08-11 20:47:22 +0000480 setOperationAction(ISD::AND , MVT::v4i32, Legal);
481 setOperationAction(ISD::OR , MVT::v4i32, Legal);
482 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
483 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
Hal Finkel940ab932014-02-28 00:27:01 +0000484 setOperationAction(ISD::SELECT, MVT::v4i32,
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000485 Subtarget.useCRBits() ? Legal : Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000486 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella5c6e0842012-10-08 17:27:24 +0000487 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
488 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
489 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
490 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellabdface52012-11-15 20:56:03 +0000491 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
492 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
493 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
494 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000495
Craig Topperabadc662012-04-20 06:31:50 +0000496 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
497 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
498 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
499 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000500
Owen Anderson9f944592009-08-11 20:47:22 +0000501 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel0a479ae2012-06-22 00:49:52 +0000502 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel2e103312013-04-03 04:01:11 +0000503
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000504 if (TM.Options.UnsafeFPMath || Subtarget.hasVSX()) {
Hal Finkel2e103312013-04-03 04:01:11 +0000505 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
506 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
507 }
508
Owen Anderson9f944592009-08-11 20:47:22 +0000509 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
510 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
511 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnera8713b12006-03-20 01:53:53 +0000512
Owen Anderson9f944592009-08-11 20:47:22 +0000513 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
514 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000515
Owen Anderson9f944592009-08-11 20:47:22 +0000516 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
517 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
518 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
519 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella56775e02012-10-30 13:50:19 +0000520
521 // Altivec does not contain unordered floating-point compare instructions
522 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
523 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
Hal Finkel21ada792013-07-08 20:00:03 +0000524 setCondCodeAction(ISD::SETO, MVT::v4f32, Expand);
525 setCondCodeAction(ISD::SETONE, MVT::v4f32, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000526
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000527 if (Subtarget.hasVSX()) {
Hal Finkel27774d92014-03-13 07:58:58 +0000528 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f64, Legal);
Hal Finkel82569b62014-03-27 22:22:48 +0000529 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Legal);
Hal Finkel27774d92014-03-13 07:58:58 +0000530
531 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
532 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
533 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
534 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
535 setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
536
537 setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
538
539 setOperationAction(ISD::MUL, MVT::v2f64, Legal);
540 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
541
542 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
543 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
544
Hal Finkel732f0f72014-03-26 12:49:28 +0000545 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
546 setOperationAction(ISD::VSELECT, MVT::v8i16, Legal);
547 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
548 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
549 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
550
Hal Finkel27774d92014-03-13 07:58:58 +0000551 // Share the Altivec comparison restrictions.
552 setCondCodeAction(ISD::SETUO, MVT::v2f64, Expand);
553 setCondCodeAction(ISD::SETUEQ, MVT::v2f64, Expand);
Hal Finkel27774d92014-03-13 07:58:58 +0000554 setCondCodeAction(ISD::SETO, MVT::v2f64, Expand);
555 setCondCodeAction(ISD::SETONE, MVT::v2f64, Expand);
556
Hal Finkel9281c9a2014-03-26 18:26:30 +0000557 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
558 setOperationAction(ISD::STORE, MVT::v2f64, Legal);
559
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000560 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Legal);
561
Hal Finkel19be5062014-03-29 05:29:01 +0000562 addRegisterClass(MVT::f64, &PPC::VSFRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000563
564 addRegisterClass(MVT::v4f32, &PPC::VSRCRegClass);
565 addRegisterClass(MVT::v2f64, &PPC::VSRCRegClass);
Hal Finkela6c8b512014-03-26 16:12:58 +0000566
567 // VSX v2i64 only supports non-arithmetic operations.
568 setOperationAction(ISD::ADD, MVT::v2i64, Expand);
569 setOperationAction(ISD::SUB, MVT::v2i64, Expand);
570
Hal Finkelad801b72014-03-27 21:26:33 +0000571 setOperationAction(ISD::SHL, MVT::v2i64, Expand);
572 setOperationAction(ISD::SRA, MVT::v2i64, Expand);
573 setOperationAction(ISD::SRL, MVT::v2i64, Expand);
574
Hal Finkel777c9dd2014-03-29 16:04:40 +0000575 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
576
Hal Finkel9281c9a2014-03-26 18:26:30 +0000577 setOperationAction(ISD::LOAD, MVT::v2i64, Promote);
578 AddPromotedToType (ISD::LOAD, MVT::v2i64, MVT::v2f64);
579 setOperationAction(ISD::STORE, MVT::v2i64, Promote);
580 AddPromotedToType (ISD::STORE, MVT::v2i64, MVT::v2f64);
581
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000582 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Legal);
583
Hal Finkel7279f4b2014-03-26 19:13:54 +0000584 setOperationAction(ISD::SINT_TO_FP, MVT::v2i64, Legal);
585 setOperationAction(ISD::UINT_TO_FP, MVT::v2i64, Legal);
586 setOperationAction(ISD::FP_TO_SINT, MVT::v2i64, Legal);
587 setOperationAction(ISD::FP_TO_UINT, MVT::v2i64, Legal);
588
Hal Finkel5c0d1452014-03-30 13:22:59 +0000589 // Vector operation legalization checks the result type of
590 // SIGN_EXTEND_INREG, overall legalization checks the inner type.
591 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i64, Legal);
592 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i32, Legal);
593 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i16, Custom);
594 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::v2i8, Custom);
595
Hal Finkela6c8b512014-03-26 16:12:58 +0000596 addRegisterClass(MVT::v2i64, &PPC::VSRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +0000597 }
Nate Begeman3e7db9c2005-11-29 08:17:20 +0000598 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000599
Hal Finkel01fa7702014-12-03 00:19:17 +0000600 if (Subtarget.has64BitSupport())
Hal Finkel322e41a2012-04-01 20:08:17 +0000601 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel01fa7702014-12-03 00:19:17 +0000602
603 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, isPPC64 ? Legal : Custom);
Hal Finkel322e41a2012-04-01 20:08:17 +0000604
Robin Morissete1ca44b2014-10-02 22:27:07 +0000605 if (!isPPC64) {
606 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
607 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
608 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000609
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000610 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidta76bf5a2013-04-23 18:49:44 +0000611 // Altivec instructions set fields to all zeros or all ones.
612 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000613
Joerg Sonnenbergerb5459e62014-07-24 22:20:10 +0000614 if (!isPPC64) {
615 // These libcalls are not available in 32-bit.
616 setLibcallName(RTLIB::SHL_I128, nullptr);
617 setLibcallName(RTLIB::SRL_I128, nullptr);
618 setLibcallName(RTLIB::SRA_I128, nullptr);
619 }
620
Evan Cheng39e90022012-07-02 22:39:56 +0000621 if (isPPC64) {
Chris Lattner454436d2006-10-18 01:20:43 +0000622 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000623 setExceptionPointerRegister(PPC::X3);
624 setExceptionSelectorRegister(PPC::X4);
625 } else {
Chris Lattner454436d2006-10-18 01:20:43 +0000626 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskeye0008e22007-02-22 14:56:36 +0000627 setExceptionPointerRegister(PPC::R3);
628 setExceptionSelectorRegister(PPC::R4);
629 }
Scott Michelcf0da6c2009-02-17 22:15:04 +0000630
Chris Lattnerf4184352006-03-01 04:57:39 +0000631 // We have target-specific dag combine patterns for the following nodes:
632 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkelcf2e9082013-05-24 23:00:14 +0000633 setTargetDAGCombine(ISD::LOAD);
Chris Lattner27f53452006-03-01 05:50:56 +0000634 setTargetDAGCombine(ISD::STORE);
Chris Lattner9754d142006-04-18 17:59:36 +0000635 setTargetDAGCombine(ISD::BR_CC);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000636 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000637 setTargetDAGCombine(ISD::BRCOND);
Chris Lattnera7976d32006-07-10 20:56:58 +0000638 setTargetDAGCombine(ISD::BSWAP);
Hal Finkelbc2ee4c2013-05-25 04:05:05 +0000639 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Bill Schmidtfae5d712014-12-09 16:35:51 +0000640 setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
641 setTargetDAGCombine(ISD::INTRINSIC_VOID);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000642
Hal Finkel46043ed2014-03-01 21:36:57 +0000643 setTargetDAGCombine(ISD::SIGN_EXTEND);
644 setTargetDAGCombine(ISD::ZERO_EXTEND);
645 setTargetDAGCombine(ISD::ANY_EXTEND);
646
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000647 if (Subtarget.useCRBits()) {
Hal Finkel940ab932014-02-28 00:27:01 +0000648 setTargetDAGCombine(ISD::TRUNCATE);
649 setTargetDAGCombine(ISD::SETCC);
650 setTargetDAGCombine(ISD::SELECT_CC);
651 }
652
Hal Finkel2e103312013-04-03 04:01:11 +0000653 // Use reciprocal estimates.
654 if (TM.Options.UnsafeFPMath) {
655 setTargetDAGCombine(ISD::FDIV);
656 setTargetDAGCombine(ISD::FSQRT);
657 }
658
Dale Johannesen10432e52007-10-19 00:59:18 +0000659 // Darwin long double math library functions have $LDBL128 appended.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000660 if (Subtarget.isDarwin()) {
Duncan Sands53c954f2008-01-10 10:28:30 +0000661 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000662 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
663 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands53c954f2008-01-10 10:28:30 +0000664 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
665 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenda2d8062008-09-04 00:47:13 +0000666 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
667 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
668 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
669 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
670 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesen10432e52007-10-19 00:59:18 +0000671 }
672
Hal Finkel940ab932014-02-28 00:27:01 +0000673 // With 32 condition bits, we don't need to sink (and duplicate) compares
674 // aggressively in CodeGenPrep.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000675 if (Subtarget.useCRBits())
Hal Finkel940ab932014-02-28 00:27:01 +0000676 setHasMultipleConditionRegisters();
677
Hal Finkel65298572011-10-17 18:53:03 +0000678 setMinFunctionAlignment(2);
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000679 if (Subtarget.isDarwin())
Hal Finkel65298572011-10-17 18:53:03 +0000680 setPrefFunctionAlignment(4);
Eli Friedman2518f832011-05-06 20:34:06 +0000681
Eli Friedman30a49e92011-08-03 21:06:02 +0000682 setInsertFencesForAtomic(true);
683
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000684 if (Subtarget.enableMachineScheduler())
Hal Finkel21442b22013-09-11 23:05:25 +0000685 setSchedulingPreference(Sched::Source);
686 else
687 setSchedulingPreference(Sched::Hybrid);
Hal Finkel6f0ae782011-11-22 16:21:04 +0000688
Chris Lattnerf22556d2005-08-16 17:14:42 +0000689 computeRegisterProperties();
Hal Finkel742b5352012-08-28 16:12:39 +0000690
691 // The Freescale cores does better with aggressive inlining of memcpy and
692 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000693 if (Subtarget.getDarwinDirective() == PPC::DIR_E500mc ||
694 Subtarget.getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000695 MaxStoresPerMemset = 32;
696 MaxStoresPerMemsetOptSize = 16;
697 MaxStoresPerMemcpy = 32;
698 MaxStoresPerMemcpyOptSize = 8;
699 MaxStoresPerMemmove = 32;
700 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel742b5352012-08-28 16:12:39 +0000701
702 setPrefFunctionAlignment(4);
Hal Finkel742b5352012-08-28 16:12:39 +0000703 }
Chris Lattnerf22556d2005-08-16 17:14:42 +0000704}
705
Hal Finkel262a2242013-09-12 23:20:06 +0000706/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
707/// the desired ByVal argument alignment.
708static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign,
709 unsigned MaxMaxAlign) {
710 if (MaxAlign == MaxMaxAlign)
711 return;
712 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
713 if (MaxMaxAlign >= 32 && VTy->getBitWidth() >= 256)
714 MaxAlign = 32;
715 else if (VTy->getBitWidth() >= 128 && MaxAlign < 16)
716 MaxAlign = 16;
717 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
718 unsigned EltAlign = 0;
719 getMaxByValAlign(ATy->getElementType(), EltAlign, MaxMaxAlign);
720 if (EltAlign > MaxAlign)
721 MaxAlign = EltAlign;
722 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
723 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
724 unsigned EltAlign = 0;
725 getMaxByValAlign(STy->getElementType(i), EltAlign, MaxMaxAlign);
726 if (EltAlign > MaxAlign)
727 MaxAlign = EltAlign;
728 if (MaxAlign == MaxMaxAlign)
729 break;
730 }
731 }
732}
733
Dale Johannesencbde4c22008-02-28 22:31:51 +0000734/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
735/// function arguments in the caller parameter area.
Chris Lattner229907c2011-07-18 04:54:35 +0000736unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dale Johannesencbde4c22008-02-28 22:31:51 +0000737 // Darwin passes everything on 4 byte boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000738 if (Subtarget.isDarwin())
Dale Johannesencbde4c22008-02-28 22:31:51 +0000739 return 4;
Roman Divackyb9663cc2012-04-02 15:49:30 +0000740
741 // 16byte and wider vectors are passed on 16byte boundary.
Roman Divackyb9663cc2012-04-02 15:49:30 +0000742 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000743 unsigned Align = Subtarget.isPPC64() ? 8 : 4;
744 if (Subtarget.hasAltivec() || Subtarget.hasQPX())
745 getMaxByValAlign(Ty, Align, Subtarget.hasQPX() ? 32 : 16);
Hal Finkel262a2242013-09-12 23:20:06 +0000746 return Align;
Dale Johannesencbde4c22008-02-28 22:31:51 +0000747}
748
Chris Lattner347ed8a2006-01-09 23:52:17 +0000749const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
750 switch (Opcode) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000751 default: return nullptr;
Evan Cheng32e376f2008-07-12 02:23:19 +0000752 case PPCISD::FSEL: return "PPCISD::FSEL";
753 case PPCISD::FCFID: return "PPCISD::FCFID";
754 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
755 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel2e103312013-04-03 04:01:11 +0000756 case PPCISD::FRE: return "PPCISD::FRE";
757 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng32e376f2008-07-12 02:23:19 +0000758 case PPCISD::STFIWX: return "PPCISD::STFIWX";
759 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
760 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
761 case PPCISD::VPERM: return "PPCISD::VPERM";
762 case PPCISD::Hi: return "PPCISD::Hi";
763 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000764 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller79fef932009-12-18 13:00:15 +0000765 case PPCISD::LOAD: return "PPCISD::LOAD";
766 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng32e376f2008-07-12 02:23:19 +0000767 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
768 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
769 case PPCISD::SRL: return "PPCISD::SRL";
770 case PPCISD::SRA: return "PPCISD::SRA";
771 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000772 case PPCISD::CALL: return "PPCISD::CALL";
773 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000774 case PPCISD::CALL_TLS: return "PPCISD::CALL_TLS";
775 case PPCISD::CALL_NOP_TLS: return "PPCISD::CALL_NOP_TLS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000776 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000777 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng32e376f2008-07-12 02:23:19 +0000778 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkelbbdee932014-12-02 22:01:00 +0000779 case PPCISD::READ_TIME_BASE: return "PPCISD::READ_TIME_BASE";
Hal Finkel756810f2013-03-21 21:37:52 +0000780 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
781 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigandd5ebc622013-07-03 17:05:42 +0000782 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng32e376f2008-07-12 02:23:19 +0000783 case PPCISD::VCMP: return "PPCISD::VCMP";
784 case PPCISD::VCMPo: return "PPCISD::VCMPo";
785 case PPCISD::LBRX: return "PPCISD::LBRX";
786 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng32e376f2008-07-12 02:23:19 +0000787 case PPCISD::LARX: return "PPCISD::LARX";
788 case PPCISD::STCX: return "PPCISD::STCX";
789 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkel25c19922013-05-15 21:37:41 +0000790 case PPCISD::BDNZ: return "PPCISD::BDNZ";
791 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000792 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng32e376f2008-07-12 02:23:19 +0000793 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng32e376f2008-07-12 02:23:19 +0000794 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel5ab37802012-08-28 02:10:27 +0000795 case PPCISD::CR6SET: return "PPCISD::CR6SET";
796 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34627e32012-11-27 17:35:46 +0000797 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
798 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
799 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Roman Divacky32143e22013-12-20 18:08:54 +0000800 case PPCISD::PPC32_GOT: return "PPCISD::PPC32_GOT";
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000801 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
802 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000803 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000804 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
805 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000806 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
807 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000808 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
809 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidt51e79512013-02-20 15:50:31 +0000810 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidta87a7e22013-05-14 19:35:45 +0000811 case PPCISD::SC: return "PPCISD::SC";
Chris Lattner347ed8a2006-01-09 23:52:17 +0000812 }
813}
814
Matt Arsenault758659232013-05-18 00:21:46 +0000815EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000816 if (!VT.isVector())
Eric Christopherb1aaebe2014-06-12 22:38:18 +0000817 return Subtarget.useCRBits() ? MVT::i1 : MVT::i32;
Adhemerval Zanellafe3f7932012-10-08 18:59:53 +0000818 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000819}
820
Hal Finkel62ac7362014-09-19 11:42:56 +0000821bool PPCTargetLowering::enableAggressiveFMAFusion(EVT VT) const {
822 assert(VT.isFloatingPoint() && "Non-floating-point FMA?");
823 return true;
824}
825
Chris Lattner4211ca92006-04-14 06:01:58 +0000826//===----------------------------------------------------------------------===//
827// Node matching predicates, for use by the tblgen matching code.
828//===----------------------------------------------------------------------===//
829
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000830/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000831static bool isFloatingPointZero(SDValue Op) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000832 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000833 return CFP->getValueAPF().isZero();
Gabor Greiff304a7a2008-08-28 21:40:38 +0000834 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000835 // Maybe this has already been legalized into the constant pool?
836 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000837 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johannesen3cf889f2007-08-31 04:03:46 +0000838 return CFP->getValueAPF().isZero();
Chris Lattner7f1fa8e2005-08-26 17:36:52 +0000839 }
840 return false;
841}
842
Chris Lattnere8b83b42006-04-06 17:23:16 +0000843/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
844/// true if Op is undef or if it matches the specified value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000845static bool isConstantOrUndef(int Op, int Val) {
846 return Op < 0 || Op == Val;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000847}
848
849/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
850/// VPKUHUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000851/// The ShuffleKind distinguishes between big-endian operations with
852/// two different inputs (0), either-endian operations with two identical
853/// inputs (1), and little-endian operantion with two different inputs (2).
854/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
855bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000856 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000857 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000858 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000859 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000860 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000861 for (unsigned i = 0; i != 16; ++i)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000862 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000863 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000864 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000865 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000866 return false;
867 for (unsigned i = 0; i != 16; ++i)
868 if (!isConstantOrUndef(N->getMaskElt(i), i*2))
869 return false;
870 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000871 unsigned j = IsLE ? 0 : 1;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000872 for (unsigned i = 0; i != 8; ++i)
Bill Schmidtf910a062014-06-10 14:35:01 +0000873 if (!isConstantOrUndef(N->getMaskElt(i), i*2+j) ||
874 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000875 return false;
876 }
Chris Lattner1d338192006-04-06 18:26:28 +0000877 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000878}
879
880/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
881/// VPKUWUM instruction.
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000882/// The ShuffleKind distinguishes between big-endian operations with
883/// two different inputs (0), either-endian operations with two identical
884/// inputs (1), and little-endian operantion with two different inputs (2).
885/// For the latter, the input operands are swapped (see PPCInstrAltivec.td).
886bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, unsigned ShuffleKind,
Bill Schmidtf910a062014-06-10 14:35:01 +0000887 SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000888 bool IsLE = DAG.getSubtarget().getDataLayout()->isLittleEndian();
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000889 if (ShuffleKind == 0) {
Eric Christopherd9134482014-08-04 21:25:23 +0000890 if (IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000891 return false;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000892 for (unsigned i = 0; i != 16; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000893 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
894 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000895 return false;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000896 } else if (ShuffleKind == 2) {
Eric Christopherd9134482014-08-04 21:25:23 +0000897 if (!IsLE)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000898 return false;
899 for (unsigned i = 0; i != 16; i += 2)
900 if (!isConstantOrUndef(N->getMaskElt(i ), i*2) ||
901 !isConstantOrUndef(N->getMaskElt(i+1), i*2+1))
902 return false;
903 } else if (ShuffleKind == 1) {
Eric Christopherd9134482014-08-04 21:25:23 +0000904 unsigned j = IsLE ? 0 : 2;
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000905 for (unsigned i = 0; i != 8; i += 2)
Ulrich Weigandcc9909b2014-08-04 13:53:40 +0000906 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+j) ||
907 !isConstantOrUndef(N->getMaskElt(i+1), i*2+j+1) ||
908 !isConstantOrUndef(N->getMaskElt(i+8), i*2+j) ||
909 !isConstantOrUndef(N->getMaskElt(i+9), i*2+j+1))
Chris Lattnera4bbfae2006-04-06 22:28:36 +0000910 return false;
911 }
Chris Lattner1d338192006-04-06 18:26:28 +0000912 return true;
Chris Lattnere8b83b42006-04-06 17:23:16 +0000913}
914
Chris Lattnerf38e0332006-04-06 22:02:42 +0000915/// isVMerge - Common function, used to match vmrg* shuffles.
916///
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000917static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnerf38e0332006-04-06 22:02:42 +0000918 unsigned LHSStart, unsigned RHSStart) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000919 if (N->getValueType(0) != MVT::v16i8)
920 return false;
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000921 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
922 "Unsupported merge size!");
Scott Michelcf0da6c2009-02-17 22:15:04 +0000923
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000924 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
925 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000926 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000927 LHSStart+j+i*UnitSize) ||
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000928 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnerf38e0332006-04-06 22:02:42 +0000929 RHSStart+j+i*UnitSize))
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000930 return false;
931 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000932 return true;
Chris Lattnerf38e0332006-04-06 22:02:42 +0000933}
934
935/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000936/// a VMRGL* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000937/// The ShuffleKind distinguishes between big-endian merges with two
938/// different inputs (0), either-endian merges with two identical inputs (1),
939/// and little-endian merges with two different inputs (2). For the latter,
940/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000941bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000942 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000943 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000944 if (ShuffleKind == 1) // unary
945 return isVMerge(N, UnitSize, 0, 0);
946 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000947 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000948 else
949 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000950 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000951 if (ShuffleKind == 1) // unary
952 return isVMerge(N, UnitSize, 8, 8);
953 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000954 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000955 else
956 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000957 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000958}
959
960/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
Bill Schmidtf910a062014-06-10 14:35:01 +0000961/// a VMRGH* instruction with the specified unit size (1,2 or 4 bytes).
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000962/// The ShuffleKind distinguishes between big-endian merges with two
963/// different inputs (0), either-endian merges with two identical inputs (1),
964/// and little-endian merges with two different inputs (2). For the latter,
965/// the input operands are swapped (see PPCInstrAltivec.td).
Wesley Peck527da1b2010-11-23 03:31:01 +0000966bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000967 unsigned ShuffleKind, SelectionDAG &DAG) {
Eric Christopherfc6de422014-08-05 02:39:49 +0000968 if (DAG.getSubtarget().getDataLayout()->isLittleEndian()) {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000969 if (ShuffleKind == 1) // unary
970 return isVMerge(N, UnitSize, 8, 8);
971 else if (ShuffleKind == 2) // swapped
Bill Schmidtf910a062014-06-10 14:35:01 +0000972 return isVMerge(N, UnitSize, 8, 24);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000973 else
974 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000975 } else {
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000976 if (ShuffleKind == 1) // unary
977 return isVMerge(N, UnitSize, 0, 0);
978 else if (ShuffleKind == 0) // normal
Bill Schmidtf910a062014-06-10 14:35:01 +0000979 return isVMerge(N, UnitSize, 0, 16);
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +0000980 else
981 return false;
Bill Schmidtf910a062014-06-10 14:35:01 +0000982 }
Chris Lattnerd1dcb522006-04-06 21:11:54 +0000983}
984
985
Chris Lattner1d338192006-04-06 18:26:28 +0000986/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
987/// amount, otherwise return -1.
Bill Schmidt42a69362014-08-05 20:47:25 +0000988/// The ShuffleKind distinguishes between big-endian operations with two
989/// different inputs (0), either-endian operations with two identical inputs
990/// (1), and little-endian operations with two different inputs (2). For the
991/// latter, the input operands are swapped (see PPCInstrAltivec.td).
992int PPC::isVSLDOIShuffleMask(SDNode *N, unsigned ShuffleKind,
993 SelectionDAG &DAG) {
Hal Finkeldf3e34d2014-03-26 22:58:37 +0000994 if (N->getValueType(0) != MVT::v16i8)
Hal Finkela775e512014-04-08 19:00:27 +0000995 return -1;
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000996
997 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peck527da1b2010-11-23 03:31:01 +0000998
Chris Lattner1d338192006-04-06 18:26:28 +0000999 // Find the first non-undef value in the shuffle mask.
1000 unsigned i;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001001 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattner1d338192006-04-06 18:26:28 +00001002 /*search*/;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001003
Chris Lattner1d338192006-04-06 18:26:28 +00001004 if (i == 16) return -1; // all undef.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001005
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001006 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattner1d338192006-04-06 18:26:28 +00001007 // numbered from this value.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001008 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattner1d338192006-04-06 18:26:28 +00001009 if (ShiftAmt < i) return -1;
Chris Lattnere8b83b42006-04-06 17:23:16 +00001010
Bill Schmidtf04e9982014-08-04 23:21:01 +00001011 ShiftAmt -= i;
Bill Schmidt42a69362014-08-05 20:47:25 +00001012 bool isLE = DAG.getTarget().getSubtargetImpl()->getDataLayout()->
1013 isLittleEndian();
Bill Schmidtf910a062014-06-10 14:35:01 +00001014
Bill Schmidt42a69362014-08-05 20:47:25 +00001015 if ((ShuffleKind == 0 && !isLE) || (ShuffleKind == 2 && isLE)) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001016 // Check the rest of the elements to see if they are consecutive.
1017 for (++i; i != 16; ++i)
1018 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
1019 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001020 } else if (ShuffleKind == 1) {
Bill Schmidtf04e9982014-08-04 23:21:01 +00001021 // Check the rest of the elements to see if they are consecutive.
1022 for (++i; i != 16; ++i)
1023 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
1024 return -1;
Bill Schmidt42a69362014-08-05 20:47:25 +00001025 } else
1026 return -1;
1027
1028 if (ShuffleKind == 2 && isLE)
1029 ShiftAmt = 16 - ShiftAmt;
Bill Schmidtf04e9982014-08-04 23:21:01 +00001030
Chris Lattner1d338192006-04-06 18:26:28 +00001031 return ShiftAmt;
1032}
Chris Lattnerffc47562006-03-20 06:33:01 +00001033
1034/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
1035/// specifies a splat of a single element that is suitable for input to
1036/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001037bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson9f944592009-08-11 20:47:22 +00001038 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner95c7adc2006-04-04 17:25:31 +00001039 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001040
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001041 // This is a splat operation if each element of the permute is the same, and
1042 // if the value doesn't reference the second vector.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001043 unsigned ElementBase = N->getMaskElt(0);
Wesley Peck527da1b2010-11-23 03:31:01 +00001044
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001045 // FIXME: Handle UNDEF elements too!
1046 if (ElementBase >= 16)
Chris Lattner95c7adc2006-04-04 17:25:31 +00001047 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001048
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001049 // Check that the indices are consecutive, in the case of a multi-byte element
1050 // splatted with a v16i8 mask.
1051 for (unsigned i = 1; i != EltSize; ++i)
1052 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001053 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001054
Chris Lattner95c7adc2006-04-04 17:25:31 +00001055 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001056 if (N->getMaskElt(i) < 0) continue;
Chris Lattner95c7adc2006-04-04 17:25:31 +00001057 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001058 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner95c7adc2006-04-04 17:25:31 +00001059 return false;
Chris Lattnera8fbb6d2006-03-20 06:37:44 +00001060 }
Chris Lattner95c7adc2006-04-04 17:25:31 +00001061 return true;
Chris Lattnerffc47562006-03-20 06:33:01 +00001062}
1063
Evan Cheng581d2792007-07-30 07:51:22 +00001064/// isAllNegativeZeroVector - Returns true if all elements of build_vector
1065/// are -0.0.
1066bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001067 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
1068
1069 APInt APVal, APUndef;
1070 unsigned BitSize;
1071 bool HasAnyUndefs;
Wesley Peck527da1b2010-11-23 03:31:01 +00001072
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00001073 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001074 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001075 return CFP->getValueAPF().isNegZero();
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001076
Evan Cheng581d2792007-07-30 07:51:22 +00001077 return false;
1078}
1079
Chris Lattnerffc47562006-03-20 06:33:01 +00001080/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
1081/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Bill Schmidtf910a062014-06-10 14:35:01 +00001082unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize,
1083 SelectionDAG &DAG) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001084 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1085 assert(isSplatShuffleMask(SVOp, EltSize));
Eric Christopherfc6de422014-08-05 02:39:49 +00001086 if (DAG.getSubtarget().getDataLayout()->isLittleEndian())
Bill Schmidtf910a062014-06-10 14:35:01 +00001087 return (16 / EltSize) - 1 - (SVOp->getMaskElt(0) / EltSize);
1088 else
1089 return SVOp->getMaskElt(0) / EltSize;
Chris Lattnerffc47562006-03-20 06:33:01 +00001090}
1091
Chris Lattner74cf9ff2006-04-12 17:37:20 +00001092/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001093/// by using a vspltis[bhw] instruction of the specified element size, return
1094/// the constant being splatted. The ByteSize field indicates the number of
1095/// bytes of each element [124] -> [bhw].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001096SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001097 SDValue OpVal(nullptr, 0);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001098
1099 // If ByteSize of the splat is bigger than the element size of the
1100 // build_vector, then we have a case where we are checking for a splat where
1101 // multiple elements of the buildvector are folded together into a single
1102 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
1103 unsigned EltSize = 16/N->getNumOperands();
1104 if (EltSize < ByteSize) {
1105 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001106 SDValue UniquedVals[4];
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001107 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelcf0da6c2009-02-17 22:15:04 +00001108
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001109 // See if all of the elements in the buildvector agree across.
1110 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1111 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1112 // If the element isn't a constant, bail fully out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001113 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001114
Scott Michelcf0da6c2009-02-17 22:15:04 +00001115
Craig Topper062a2ba2014-04-25 05:30:21 +00001116 if (!UniquedVals[i&(Multiple-1)].getNode())
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001117 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
1118 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001119 return SDValue(); // no match.
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001120 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001121
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001122 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
1123 // either constant or undef values that are identical for each chunk. See
1124 // if these chunks can form into a larger vspltis*.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001125
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001126 // Check to see if all of the leading entries are either 0 or -1. If
1127 // neither, then this won't fit into the immediate field.
1128 bool LeadingZero = true;
1129 bool LeadingOnes = true;
1130 for (unsigned i = 0; i != Multiple-1; ++i) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001131 if (!UniquedVals[i].getNode()) continue; // Must have been undefs.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001132
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001133 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
1134 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
1135 }
1136 // Finally, check the least significant entry.
1137 if (LeadingZero) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001138 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001139 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmaneffb8942008-09-12 16:56:44 +00001140 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001141 if (Val < 16)
Owen Anderson9f944592009-08-11 20:47:22 +00001142 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001143 }
1144 if (LeadingOnes) {
Craig Topper062a2ba2014-04-25 05:30:21 +00001145 if (!UniquedVals[Multiple-1].getNode())
Owen Anderson9f944592009-08-11 20:47:22 +00001146 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman6e054832008-09-26 21:54:37 +00001147 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001148 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson9f944592009-08-11 20:47:22 +00001149 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001150 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001151
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001152 return SDValue();
Chris Lattnerd9e80f42006-04-08 07:14:26 +00001153 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001154
Chris Lattner2771e2c2006-03-25 06:12:06 +00001155 // Check to see if this buildvec has a single non-undef value in its elements.
1156 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1157 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Craig Topper062a2ba2014-04-25 05:30:21 +00001158 if (!OpVal.getNode())
Chris Lattner2771e2c2006-03-25 06:12:06 +00001159 OpVal = N->getOperand(i);
1160 else if (OpVal != N->getOperand(i))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001161 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001162 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001163
Craig Topper062a2ba2014-04-25 05:30:21 +00001164 if (!OpVal.getNode()) return SDValue(); // All UNDEF: use implicit def.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001165
Eli Friedman9c6ab1a2009-05-24 02:03:36 +00001166 unsigned ValSizeInBytes = EltSize;
Nate Begeman1b392872006-03-28 04:15:58 +00001167 uint64_t Value = 0;
Chris Lattner2771e2c2006-03-25 06:12:06 +00001168 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001169 Value = CN->getZExtValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001170 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001171 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johannesen3cf889f2007-08-31 04:03:46 +00001172 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner2771e2c2006-03-25 06:12:06 +00001173 }
1174
1175 // If the splat value is larger than the element value, then we can never do
1176 // this splat. The only case that we could fit the replicated bits into our
1177 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001178 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001179
Chris Lattner2771e2c2006-03-25 06:12:06 +00001180 // If the element value is larger than the splat value, cut it in half and
1181 // check to see if the two halves are equal. Continue doing this until we
1182 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
1183 while (ValSizeInBytes > ByteSize) {
1184 ValSizeInBytes >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001185
Chris Lattner2771e2c2006-03-25 06:12:06 +00001186 // If the top half equals the bottom half, we're still ok.
Chris Lattner39cc7172006-04-05 17:39:25 +00001187 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
1188 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001189 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001190 }
1191
1192 // Properly sign extend the value.
Richard Smith228e6d42012-08-24 23:29:28 +00001193 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001194
Evan Chengb1ddc982006-03-26 09:52:32 +00001195 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001196 if (MaskVal == 0) return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001197
Chris Lattnerd71a1f92006-04-08 06:46:53 +00001198 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith228e6d42012-08-24 23:29:28 +00001199 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson9f944592009-08-11 20:47:22 +00001200 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001201 return SDValue();
Chris Lattner2771e2c2006-03-25 06:12:06 +00001202}
1203
Chris Lattner4211ca92006-04-14 06:01:58 +00001204//===----------------------------------------------------------------------===//
Chris Lattnera801fced2006-11-08 02:15:41 +00001205// Addressing Mode Selection
1206//===----------------------------------------------------------------------===//
1207
1208/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
1209/// or 64-bit immediate, and if the value can be accurately represented as a
1210/// sign extension from a 16-bit value. If so, this returns true and the
1211/// immediate.
1212static bool isIntS16Immediate(SDNode *N, short &Imm) {
Adam Nemet571eb5f2014-05-20 17:20:34 +00001213 if (!isa<ConstantSDNode>(N))
Chris Lattnera801fced2006-11-08 02:15:41 +00001214 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001215
Dan Gohmaneffb8942008-09-12 16:56:44 +00001216 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson9f944592009-08-11 20:47:22 +00001217 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +00001218 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001219 else
Dan Gohmaneffb8942008-09-12 16:56:44 +00001220 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnera801fced2006-11-08 02:15:41 +00001221}
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001222static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001223 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnera801fced2006-11-08 02:15:41 +00001224}
1225
1226
1227/// SelectAddressRegReg - Given the specified addressed, check to see if it
1228/// can be represented as an indexed [r+r] operation. Returns false if it
1229/// can be more efficiently represented with [r+imm].
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001230bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
1231 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001232 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001233 short imm = 0;
1234 if (N.getOpcode() == ISD::ADD) {
1235 if (isIntS16Immediate(N.getOperand(1), imm))
1236 return false; // r+i
1237 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1238 return false; // r+i
Scott Michelcf0da6c2009-02-17 22:15:04 +00001239
Chris Lattnera801fced2006-11-08 02:15:41 +00001240 Base = N.getOperand(0);
1241 Index = N.getOperand(1);
1242 return true;
1243 } else if (N.getOpcode() == ISD::OR) {
1244 if (isIntS16Immediate(N.getOperand(1), imm))
1245 return false; // r+i can fold it if we can.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001246
Chris Lattnera801fced2006-11-08 02:15:41 +00001247 // If this is an or of disjoint bitfields, we can codegen this as an add
1248 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1249 // disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001250 APInt LHSKnownZero, LHSKnownOne;
1251 APInt RHSKnownZero, RHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001252 DAG.computeKnownBits(N.getOperand(0),
1253 LHSKnownZero, LHSKnownOne);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001254
Dan Gohmanf19609a2008-02-27 01:23:58 +00001255 if (LHSKnownZero.getBoolValue()) {
Jay Foada0653a32014-05-14 21:14:37 +00001256 DAG.computeKnownBits(N.getOperand(1),
1257 RHSKnownZero, RHSKnownOne);
Chris Lattnera801fced2006-11-08 02:15:41 +00001258 // If all of the bits are known zero on the LHS or RHS, the add won't
1259 // carry.
Dan Gohman26854f22008-02-27 21:12:32 +00001260 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001261 Base = N.getOperand(0);
1262 Index = N.getOperand(1);
1263 return true;
1264 }
1265 }
1266 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001267
Chris Lattnera801fced2006-11-08 02:15:41 +00001268 return false;
1269}
1270
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001271// If we happen to be doing an i64 load or store into a stack slot that has
1272// less than a 4-byte alignment, then the frame-index elimination may need to
1273// use an indexed load or store instruction (because the offset may not be a
1274// multiple of 4). The extra register needed to hold the offset comes from the
1275// register scavenger, and it is possible that the scavenger will need to use
1276// an emergency spill slot. As a result, we need to make sure that a spill slot
1277// is allocated when doing an i64 load/store into a less-than-4-byte-aligned
1278// stack slot.
1279static void fixupFuncForFI(SelectionDAG &DAG, int FrameIdx, EVT VT) {
1280 // FIXME: This does not handle the LWA case.
1281 if (VT != MVT::i64)
1282 return;
1283
Hal Finkel7ab3db52013-07-10 15:29:01 +00001284 // NOTE: We'll exclude negative FIs here, which come from argument
1285 // lowering, because there are no known test cases triggering this problem
1286 // using packed structures (or similar). We can remove this exclusion if
1287 // we find such a test case. The reason why this is so test-case driven is
1288 // because this entire 'fixup' is only to prevent crashes (from the
1289 // register scavenger) on not-really-valid inputs. For example, if we have:
1290 // %a = alloca i1
1291 // %b = bitcast i1* %a to i64*
1292 // store i64* a, i64 b
1293 // then the store should really be marked as 'align 1', but is not. If it
1294 // were marked as 'align 1' then the indexed form would have been
1295 // instruction-selected initially, and the problem this 'fixup' is preventing
1296 // won't happen regardless.
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001297 if (FrameIdx < 0)
1298 return;
1299
1300 MachineFunction &MF = DAG.getMachineFunction();
1301 MachineFrameInfo *MFI = MF.getFrameInfo();
1302
1303 unsigned Align = MFI->getObjectAlignment(FrameIdx);
1304 if (Align >= 4)
1305 return;
1306
1307 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1308 FuncInfo->setHasNonRISpills();
1309}
1310
Chris Lattnera801fced2006-11-08 02:15:41 +00001311/// Returns true if the address N can be represented by a base register plus
1312/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001313/// represented as reg+reg. If Aligned is true, only accept displacements
1314/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001315bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman02b93132009-01-15 16:29:45 +00001316 SDValue &Base,
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001317 SelectionDAG &DAG,
1318 bool Aligned) const {
Dale Johannesenab8e4422009-02-06 19:16:40 +00001319 // FIXME dl should come from parent load or store, not from address
Andrew Trickef9de2a2013-05-25 02:42:55 +00001320 SDLoc dl(N);
Chris Lattnera801fced2006-11-08 02:15:41 +00001321 // If this can be more profitably realized as r+r, fail.
1322 if (SelectAddressRegReg(N, Disp, Base, DAG))
1323 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001324
Chris Lattnera801fced2006-11-08 02:15:41 +00001325 if (N.getOpcode() == ISD::ADD) {
1326 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001327 if (isIntS16Immediate(N.getOperand(1), imm) &&
1328 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001329 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001330 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1331 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001332 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001333 } else {
1334 Base = N.getOperand(0);
1335 }
1336 return true; // [r+i]
1337 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1338 // Match LOAD (ADD (X, Lo(G))).
Gabor Greifc8a9abe2012-04-20 11:41:38 +00001339 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnera801fced2006-11-08 02:15:41 +00001340 && "Cannot handle constant offsets yet!");
1341 Disp = N.getOperand(1).getOperand(0); // The global address.
1342 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackye3f15c982012-06-04 17:36:38 +00001343 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnera801fced2006-11-08 02:15:41 +00001344 Disp.getOpcode() == ISD::TargetConstantPool ||
1345 Disp.getOpcode() == ISD::TargetJumpTable);
1346 Base = N.getOperand(0);
1347 return true; // [&g+r]
1348 }
1349 } else if (N.getOpcode() == ISD::OR) {
1350 short imm = 0;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001351 if (isIntS16Immediate(N.getOperand(1), imm) &&
1352 (!Aligned || (imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001353 // If this is an or of disjoint bitfields, we can codegen this as an add
1354 // (for better address arithmetic) if the LHS and RHS of the OR are
1355 // provably disjoint.
Dan Gohmanf19609a2008-02-27 01:23:58 +00001356 APInt LHSKnownZero, LHSKnownOne;
Jay Foada0653a32014-05-14 21:14:37 +00001357 DAG.computeKnownBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling63061832008-03-24 23:16:37 +00001358
Dan Gohmanf19609a2008-02-27 01:23:58 +00001359 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001360 // If all of the bits are known zero on the LHS or RHS, the add won't
1361 // carry.
Ulrich Weigand55a96652014-07-20 22:26:40 +00001362 if (FrameIndexSDNode *FI =
1363 dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1364 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1365 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1366 } else {
1367 Base = N.getOperand(0);
1368 }
Ulrich Weigand7aa76b62013-05-16 14:53:05 +00001369 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001370 return true;
1371 }
1372 }
1373 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1374 // Loading from a constant address.
Scott Michelcf0da6c2009-02-17 22:15:04 +00001375
Chris Lattnera801fced2006-11-08 02:15:41 +00001376 // If this address fits entirely in a 16-bit sext immediate field, codegen
1377 // this as "d, 0"
1378 short Imm;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001379 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001380 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001381 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001382 CN->getValueType(0));
Chris Lattnera801fced2006-11-08 02:15:41 +00001383 return true;
1384 }
Chris Lattner4a9c0bb2007-02-17 06:44:03 +00001385
1386 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001387 if ((CN->getValueType(0) == MVT::i32 ||
1388 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1389 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00001390 int Addr = (int)CN->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001391
Chris Lattnera801fced2006-11-08 02:15:41 +00001392 // Otherwise, break this down into an LIS + disp.
Owen Anderson9f944592009-08-11 20:47:22 +00001393 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001394
Owen Anderson9f944592009-08-11 20:47:22 +00001395 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1396 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman32f71d72009-09-25 18:54:59 +00001397 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnera801fced2006-11-08 02:15:41 +00001398 return true;
1399 }
1400 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001401
Chris Lattnera801fced2006-11-08 02:15:41 +00001402 Disp = DAG.getTargetConstant(0, getPointerTy());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001403 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N)) {
Chris Lattnera801fced2006-11-08 02:15:41 +00001404 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
Hal Finkeldbbf09b2013-07-09 06:34:51 +00001405 fixupFuncForFI(DAG, FI->getIndex(), N.getValueType());
1406 } else
Chris Lattnera801fced2006-11-08 02:15:41 +00001407 Base = N;
1408 return true; // [r+0]
1409}
1410
1411/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1412/// represented as an indexed [r+r] operation.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001413bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1414 SDValue &Index,
Dan Gohman02b93132009-01-15 16:29:45 +00001415 SelectionDAG &DAG) const {
Chris Lattnera801fced2006-11-08 02:15:41 +00001416 // Check to see if we can easily represent this as an [r+r] address. This
1417 // will fail if it thinks that the address is more profitably represented as
1418 // reg+imm, e.g. where imm = 0.
1419 if (SelectAddressRegReg(N, Base, Index, DAG))
1420 return true;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001421
Chris Lattnera801fced2006-11-08 02:15:41 +00001422 // If the operand is an addition, always emit this as [r+r], since this is
1423 // better (for code size, and execution, as the memop does the add for free)
1424 // than emitting an explicit add.
1425 if (N.getOpcode() == ISD::ADD) {
1426 Base = N.getOperand(0);
1427 Index = N.getOperand(1);
1428 return true;
1429 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001430
Chris Lattnera801fced2006-11-08 02:15:41 +00001431 // Otherwise, do it the hard way, using R0 as the base register.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001432 Base = DAG.getRegister(Subtarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
Hal Finkelf70c41e2013-03-21 23:45:03 +00001433 N.getValueType());
Chris Lattnera801fced2006-11-08 02:15:41 +00001434 Index = N;
1435 return true;
1436}
1437
Chris Lattnera801fced2006-11-08 02:15:41 +00001438/// getPreIndexedAddressParts - returns true by value, base pointer and
1439/// offset pointer and addressing mode by reference if the node's address
1440/// can be legally represented as pre-indexed load / store address.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001441bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1442 SDValue &Offset,
Evan Chengb1500072006-11-09 17:55:04 +00001443 ISD::MemIndexedMode &AM,
Dan Gohman02b93132009-01-15 16:29:45 +00001444 SelectionDAG &DAG) const {
Hal Finkel595817e2012-06-04 02:21:00 +00001445 if (DisablePPCPreinc) return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001446
Ulrich Weigande90b0222013-03-22 14:58:48 +00001447 bool isLoad = true;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001448 SDValue Ptr;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001449 EVT VT;
Hal Finkelb09680b2013-03-18 23:00:58 +00001450 unsigned Alignment;
Chris Lattnera801fced2006-11-08 02:15:41 +00001451 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1452 Ptr = LD->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001453 VT = LD->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001454 Alignment = LD->getAlignment();
Chris Lattnera801fced2006-11-08 02:15:41 +00001455 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner68371252006-11-14 01:38:31 +00001456 Ptr = ST->getBasePtr();
Dan Gohman47a7d6f2008-01-30 00:15:11 +00001457 VT = ST->getMemoryVT();
Hal Finkelb09680b2013-03-18 23:00:58 +00001458 Alignment = ST->getAlignment();
Ulrich Weigande90b0222013-03-22 14:58:48 +00001459 isLoad = false;
Chris Lattnera801fced2006-11-08 02:15:41 +00001460 } else
1461 return false;
1462
Chris Lattner68371252006-11-14 01:38:31 +00001463 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands13237ac2008-06-06 12:08:01 +00001464 if (VT.isVector())
Chris Lattner68371252006-11-14 01:38:31 +00001465 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001466
Ulrich Weigande90b0222013-03-22 14:58:48 +00001467 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1468
1469 // Common code will reject creating a pre-inc form if the base pointer
1470 // is a frame index, or if N is a store and the base pointer is either
1471 // the same as or a predecessor of the value being stored. Check for
1472 // those situations here, and try with swapped Base/Offset instead.
1473 bool Swap = false;
1474
1475 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1476 Swap = true;
1477 else if (!isLoad) {
1478 SDValue Val = cast<StoreSDNode>(N)->getValue();
1479 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1480 Swap = true;
1481 }
1482
1483 if (Swap)
1484 std::swap(Base, Offset);
1485
Hal Finkelca542be2012-06-20 15:43:03 +00001486 AM = ISD::PRE_INC;
1487 return true;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001488 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001489
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001490 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson9f944592009-08-11 20:47:22 +00001491 if (VT != MVT::i64) {
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001492 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner474b5b72006-11-15 19:55:13 +00001493 return false;
1494 } else {
Hal Finkelb09680b2013-03-18 23:00:58 +00001495 // LDU/STU need an address with at least 4-byte alignment.
1496 if (Alignment < 4)
1497 return false;
1498
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00001499 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner474b5b72006-11-15 19:55:13 +00001500 return false;
1501 }
Chris Lattnerb314b152006-11-11 00:08:42 +00001502
Chris Lattnerb314b152006-11-11 00:08:42 +00001503 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner474b5b72006-11-15 19:55:13 +00001504 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1505 // sext i32 to i64 when addr mode is r+i.
Owen Anderson9f944592009-08-11 20:47:22 +00001506 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerb314b152006-11-11 00:08:42 +00001507 LD->getExtensionType() == ISD::SEXTLOAD &&
1508 isa<ConstantSDNode>(Offset))
1509 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001510 }
1511
Chris Lattnerce645542006-11-10 02:08:47 +00001512 AM = ISD::PRE_INC;
1513 return true;
Chris Lattnera801fced2006-11-08 02:15:41 +00001514}
1515
1516//===----------------------------------------------------------------------===//
Chris Lattner4211ca92006-04-14 06:01:58 +00001517// LowerOperation implementation
1518//===----------------------------------------------------------------------===//
1519
Chris Lattneredb9d842010-11-15 02:46:57 +00001520/// GetLabelAccessInfo - Return true if we should reference labels using a
1521/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1522static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Craig Topper062a2ba2014-04-25 05:30:21 +00001523 unsigned &LoOpFlags,
1524 const GlobalValue *GV = nullptr) {
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001525 HiOpFlags = PPCII::MO_HA;
1526 LoOpFlags = PPCII::MO_LO;
Wesley Peck527da1b2010-11-23 03:31:01 +00001527
Hal Finkel3ee2af72014-07-18 23:29:49 +00001528 // Don't use the pic base if not in PIC relocation model.
1529 bool isPIC = TM.getRelocationModel() == Reloc::PIC_;
1530
Chris Lattnerdd6df842010-11-15 03:13:19 +00001531 if (isPIC) {
1532 HiOpFlags |= PPCII::MO_PIC_FLAG;
1533 LoOpFlags |= PPCII::MO_PIC_FLAG;
1534 }
1535
1536 // If this is a reference to a global value that requires a non-lazy-ptr, make
1537 // sure that instruction lowering adds it.
1538 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1539 HiOpFlags |= PPCII::MO_NLP_FLAG;
1540 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peck527da1b2010-11-23 03:31:01 +00001541
Chris Lattnerdd6df842010-11-15 03:13:19 +00001542 if (GV->hasHiddenVisibility()) {
1543 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1544 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1545 }
1546 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001547
Chris Lattneredb9d842010-11-15 02:46:57 +00001548 return isPIC;
1549}
1550
1551static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1552 SelectionDAG &DAG) {
1553 EVT PtrVT = HiPart.getValueType();
1554 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001555 SDLoc DL(HiPart);
Chris Lattneredb9d842010-11-15 02:46:57 +00001556
1557 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1558 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peck527da1b2010-11-23 03:31:01 +00001559
Chris Lattneredb9d842010-11-15 02:46:57 +00001560 // With PIC, the first instruction is actually "GR+hi(&G)".
1561 if (isPIC)
1562 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1563 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peck527da1b2010-11-23 03:31:01 +00001564
Chris Lattneredb9d842010-11-15 02:46:57 +00001565 // Generate non-pic code that has direct accesses to the constant pool.
1566 // The address of the global is just (hi(&g)+lo(&g)).
1567 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1568}
1569
Scott Michelcf0da6c2009-02-17 22:15:04 +00001570SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001571 SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001572 EVT PtrVT = Op.getValueType();
Chris Lattner4211ca92006-04-14 06:01:58 +00001573 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001574 const Constant *C = CP->getConstVal();
Chris Lattner4211ca92006-04-14 06:01:58 +00001575
Roman Divackyace47072012-08-24 16:26:02 +00001576 // 64-bit SVR4 ABI code is always position-independent.
1577 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001578 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001579 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001580 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001581 DAG.getRegister(PPC::X2, MVT::i64));
1582 }
1583
Chris Lattneredb9d842010-11-15 02:46:57 +00001584 unsigned MOHiFlag, MOLoFlag;
1585 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001586
1587 if (isPIC && Subtarget.isSVR4ABI()) {
1588 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(),
1589 PPCII::MO_PIC_FLAG);
1590 SDLoc DL(CP);
1591 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1592 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1593 }
1594
Chris Lattneredb9d842010-11-15 02:46:57 +00001595 SDValue CPIHi =
1596 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1597 SDValue CPILo =
1598 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1599 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00001600}
1601
Dan Gohman21cea8a2010-04-17 15:26:15 +00001602SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001603 EVT PtrVT = Op.getValueType();
Nate Begeman4ca2ea52006-04-22 18:53:45 +00001604 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00001605
Roman Divackyace47072012-08-24 16:26:02 +00001606 // 64-bit SVR4 ABI code is always position-independent.
1607 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001608 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Roman Divackyace47072012-08-24 16:26:02 +00001609 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001610 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divackyace47072012-08-24 16:26:02 +00001611 DAG.getRegister(PPC::X2, MVT::i64));
1612 }
1613
Chris Lattneredb9d842010-11-15 02:46:57 +00001614 unsigned MOHiFlag, MOLoFlag;
1615 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Hal Finkel3ee2af72014-07-18 23:29:49 +00001616
1617 if (isPIC && Subtarget.isSVR4ABI()) {
1618 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
1619 PPCII::MO_PIC_FLAG);
1620 SDLoc DL(GA);
1621 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), PtrVT, GA,
1622 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT));
1623 }
1624
Chris Lattneredb9d842010-11-15 02:46:57 +00001625 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1626 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1627 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio09d73c02007-07-11 17:19:51 +00001628}
1629
Dan Gohman21cea8a2010-04-17 15:26:15 +00001630SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1631 SelectionDAG &DAG) const {
Bob Wilsonf84f7102009-11-04 21:31:18 +00001632 EVT PtrVT = Op.getValueType();
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001633 BlockAddressSDNode *BASDN = cast<BlockAddressSDNode>(Op);
1634 const BlockAddress *BA = BASDN->getBlockAddress();
Bob Wilsonf84f7102009-11-04 21:31:18 +00001635
Ulrich Weigandc8c2ea22014-10-31 10:33:14 +00001636 // 64-bit SVR4 ABI code is always position-independent.
1637 // The actual BlockAddress is stored in the TOC.
1638 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
1639 SDValue GA = DAG.getTargetBlockAddress(BA, PtrVT, BASDN->getOffset());
1640 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(BASDN), MVT::i64, GA,
1641 DAG.getRegister(PPC::X2, MVT::i64));
1642 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001643
Chris Lattneredb9d842010-11-15 02:46:57 +00001644 unsigned MOHiFlag, MOLoFlag;
1645 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liaoabb87d42012-09-12 21:43:09 +00001646 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1647 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattneredb9d842010-11-15 02:46:57 +00001648 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1649}
1650
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001651// Generate a call to __tls_get_addr for the given GOT entry Op.
1652std::pair<SDValue,SDValue>
1653PPCTargetLowering::lowerTLSCall(SDValue Op, SDLoc dl,
1654 SelectionDAG &DAG) const {
1655
1656 Type *IntPtrTy = getDataLayout()->getIntPtrType(*DAG.getContext());
1657 TargetLowering::ArgListTy Args;
1658 TargetLowering::ArgListEntry Entry;
1659 Entry.Node = Op;
1660 Entry.Ty = IntPtrTy;
1661 Args.push_back(Entry);
1662
1663 TargetLowering::CallLoweringInfo CLI(DAG);
1664 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
1665 .setCallee(CallingConv::C, IntPtrTy,
1666 DAG.getTargetExternalSymbol("__tls_get_addr", getPointerTy()),
1667 std::move(Args), 0);
1668
1669 return LowerCallTo(CLI);
1670}
1671
Roman Divackye3f15c982012-06-04 17:36:38 +00001672SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1673 SelectionDAG &DAG) const {
1674
Bill Schmidtbdae03f2013-09-17 20:22:05 +00001675 // FIXME: TLS addresses currently use medium model code sequences,
1676 // which is the most useful form. Eventually support for small and
1677 // large models could be added if users need it, at the cost of
1678 // additional complexity.
Roman Divackye3f15c982012-06-04 17:36:38 +00001679 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001680 SDLoc dl(GA);
Roman Divackye3f15c982012-06-04 17:36:38 +00001681 const GlobalValue *GV = GA->getGlobal();
1682 EVT PtrVT = getPointerTy();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001683 bool is64bit = Subtarget.isPPC64();
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001684 const Module *M = DAG.getMachineFunction().getFunction()->getParent();
1685 PICLevel::Level picLevel = M->getPICLevel();
Roman Divackye3f15c982012-06-04 17:36:38 +00001686
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001687 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackye3f15c982012-06-04 17:36:38 +00001688
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001689 if (Model == TLSModel::LocalExec) {
1690 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001691 PPCII::MO_TPREL_HA);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001692 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigandd51c09f2013-06-21 14:42:20 +00001693 PPCII::MO_TPREL_LO);
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001694 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1695 is64bit ? MVT::i64 : MVT::i32);
1696 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1697 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1698 }
Roman Divackye3f15c982012-06-04 17:36:38 +00001699
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001700 if (Model == TLSModel::InitialExec) {
Bill Schmidt732eb912012-12-13 18:45:54 +00001701 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001702 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1703 PPCII::MO_TLS);
Roman Divacky32143e22013-12-20 18:08:54 +00001704 SDValue GOTPtr;
1705 if (is64bit) {
1706 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1707 GOTPtr = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1708 PtrVT, GOTReg, TGA);
1709 } else
1710 GOTPtr = DAG.getNode(PPCISD::PPC32_GOT, dl, PtrVT);
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +00001711 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
Roman Divacky32143e22013-12-20 18:08:54 +00001712 PtrVT, TGA, GOTPtr);
Ulrich Weigand5b427592013-07-05 12:22:36 +00001713 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001714 }
Bill Schmidtca4a0c92012-12-04 16:18:08 +00001715
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001716 if (Model == TLSModel::GeneralDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001717 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1718 PPCII::MO_TLSGD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001719 SDValue GOTPtr;
1720 if (is64bit) {
1721 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1722 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1723 GOTReg, TGA);
1724 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001725 if (picLevel == PICLevel::Small)
1726 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1727 else
1728 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001729 }
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001730 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001731 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001732 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1733 return CallResult.first;
Bill Schmidtc56f1d32012-12-11 20:30:11 +00001734 }
1735
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001736 if (Model == TLSModel::LocalDynamic) {
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001737 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1738 PPCII::MO_TLSLD);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001739 SDValue GOTPtr;
1740 if (is64bit) {
1741 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1742 GOTPtr = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1743 GOTReg, TGA);
1744 } else {
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001745 if (picLevel == PICLevel::Small)
1746 GOTPtr = DAG.getNode(PPCISD::GlobalBaseReg, dl, PtrVT);
1747 else
1748 GOTPtr = DAG.getNode(PPCISD::PPC32_PICGOT, dl, PtrVT);
Hal Finkel7c8ae532014-07-25 17:47:22 +00001749 }
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001750 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
Hal Finkel7c8ae532014-07-25 17:47:22 +00001751 GOTPtr, TGA);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001752 std::pair<SDValue, SDValue> CallResult = lowerTLSCall(GOTEntry, dl, DAG);
1753 SDValue TLSAddr = CallResult.first;
1754 SDValue Chain = CallResult.second;
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001755 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt3d9674c2014-11-11 20:44:09 +00001756 Chain, TLSAddr, TGA);
Bill Schmidt24b8dd62012-12-12 19:29:35 +00001757 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1758 }
1759
1760 llvm_unreachable("Unknown TLS model!");
Roman Divackye3f15c982012-06-04 17:36:38 +00001761}
1762
Chris Lattneredb9d842010-11-15 02:46:57 +00001763SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1764 SelectionDAG &DAG) const {
1765 EVT PtrVT = Op.getValueType();
1766 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001767 SDLoc DL(GSDN);
Chris Lattneredb9d842010-11-15 02:46:57 +00001768 const GlobalValue *GV = GSDN->getGlobal();
1769
Chris Lattneredb9d842010-11-15 02:46:57 +00001770 // 64-bit SVR4 ABI code is always position-independent.
1771 // The actual address of the GlobalValue is stored in the TOC.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00001772 if (Subtarget.isSVR4ABI() && Subtarget.isPPC64()) {
Chris Lattneredb9d842010-11-15 02:46:57 +00001773 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1774 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1775 DAG.getRegister(PPC::X2, MVT::i64));
1776 }
1777
Chris Lattnerdd6df842010-11-15 03:13:19 +00001778 unsigned MOHiFlag, MOLoFlag;
1779 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattneredb9d842010-11-15 02:46:57 +00001780
Hal Finkel3ee2af72014-07-18 23:29:49 +00001781 if (isPIC && Subtarget.isSVR4ABI()) {
1782 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT,
1783 GSDN->getOffset(),
1784 PPCII::MO_PIC_FLAG);
1785 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i32, GA,
1786 DAG.getNode(PPCISD::GlobalBaseReg, DL, MVT::i32));
1787 }
1788
Chris Lattnerdd6df842010-11-15 03:13:19 +00001789 SDValue GAHi =
1790 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1791 SDValue GALo =
1792 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peck527da1b2010-11-23 03:31:01 +00001793
Chris Lattnerdd6df842010-11-15 03:13:19 +00001794 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00001795
Chris Lattnerdd6df842010-11-15 03:13:19 +00001796 // If the global reference is actually to a non-lazy-pointer, we have to do an
1797 // extra load to get the address of the global.
1798 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1799 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001800 false, false, false, 0);
Chris Lattnerdd6df842010-11-15 03:13:19 +00001801 return Ptr;
Chris Lattner4211ca92006-04-14 06:01:58 +00001802}
1803
Dan Gohman21cea8a2010-04-17 15:26:15 +00001804SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00001805 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001806 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001807
Hal Finkel777c9dd2014-03-29 16:04:40 +00001808 if (Op.getValueType() == MVT::v2i64) {
1809 // When the operands themselves are v2i64 values, we need to do something
1810 // special because VSX has no underlying comparison operations for these.
1811 if (Op.getOperand(0).getValueType() == MVT::v2i64) {
1812 // Equality can be handled by casting to the legal type for Altivec
1813 // comparisons, everything else needs to be expanded.
1814 if (CC == ISD::SETEQ || CC == ISD::SETNE) {
1815 return DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
1816 DAG.getSetCC(dl, MVT::v4i32,
1817 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0)),
1818 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(1)),
1819 CC));
1820 }
1821
1822 return SDValue();
1823 }
1824
1825 // We handle most of these in the usual way.
1826 return Op;
1827 }
1828
Chris Lattner4211ca92006-04-14 06:01:58 +00001829 // If we're comparing for equality to zero, expose the fact that this is
1830 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1831 // fold the new nodes.
1832 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1833 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001834 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001835 SDValue Zext = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00001836 if (VT.bitsLT(MVT::i32)) {
1837 VT = MVT::i32;
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001838 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001839 }
Duncan Sands13237ac2008-06-06 12:08:01 +00001840 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001841 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1842 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson9f944592009-08-11 20:47:22 +00001843 DAG.getConstant(Log2b, MVT::i32));
1844 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner4211ca92006-04-14 06:01:58 +00001845 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001846 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner4211ca92006-04-14 06:01:58 +00001847 // optimized. FIXME: revisit this when we can custom lower all setcc
1848 // optimizations.
1849 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001850 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001851 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001852
Chris Lattner4211ca92006-04-14 06:01:58 +00001853 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattner97ff46b2006-11-14 05:28:08 +00001854 // by xor'ing the rhs with the lhs, which is faster than setting a
1855 // condition register, reading it back out, and masking the correct bit. The
1856 // normal approach here uses sub to do this instead of xor. Using xor exposes
1857 // the result to other bit-twiddling opportunities.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001858 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00001859 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001860 EVT VT = Op.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001861 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner4211ca92006-04-14 06:01:58 +00001862 Op.getOperand(1));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001863 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner4211ca92006-04-14 06:01:58 +00001864 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001865 return SDValue();
Chris Lattner4211ca92006-04-14 06:01:58 +00001866}
1867
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001868SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001869 const PPCSubtarget &Subtarget) const {
Roman Divacky4394e682011-06-28 15:30:42 +00001870 SDNode *Node = Op.getNode();
1871 EVT VT = Node->getValueType(0);
1872 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1873 SDValue InChain = Node->getOperand(0);
1874 SDValue VAListPtr = Node->getOperand(1);
1875 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001876 SDLoc dl(Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001877
Roman Divacky4394e682011-06-28 15:30:42 +00001878 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1879
1880 // gpr_index
1881 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1882 VAListPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001883 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001884 InChain = GprIndex.getValue(1);
1885
1886 if (VT == MVT::i64) {
1887 // Check if GprIndex is even
1888 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1889 DAG.getConstant(1, MVT::i32));
1890 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1891 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1892 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1893 DAG.getConstant(1, MVT::i32));
1894 // Align GprIndex to be even if it isn't
1895 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1896 GprIndex);
1897 }
1898
1899 // fpr index is 1 byte after gpr
1900 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1901 DAG.getConstant(1, MVT::i32));
1902
1903 // fpr
1904 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1905 FprPtr, MachinePointerInfo(SV), MVT::i8,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001906 false, false, false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001907 InChain = FprIndex.getValue(1);
1908
1909 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1910 DAG.getConstant(8, MVT::i32));
1911
1912 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1913 DAG.getConstant(4, MVT::i32));
1914
1915 // areas
1916 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001917 MachinePointerInfo(), false, false,
1918 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001919 InChain = OverflowArea.getValue(1);
1920
1921 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001922 MachinePointerInfo(), false, false,
1923 false, 0);
Roman Divacky4394e682011-06-28 15:30:42 +00001924 InChain = RegSaveArea.getValue(1);
1925
1926 // select overflow_area if index > 8
1927 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1928 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1929
Roman Divacky4394e682011-06-28 15:30:42 +00001930 // adjustment constant gpr_index * 4/8
1931 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1932 VT.isInteger() ? GprIndex : FprIndex,
1933 DAG.getConstant(VT.isInteger() ? 4 : 8,
1934 MVT::i32));
1935
1936 // OurReg = RegSaveArea + RegConstant
1937 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1938 RegConstant);
1939
1940 // Floating types are 32 bytes into RegSaveArea
1941 if (VT.isFloatingPoint())
1942 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1943 DAG.getConstant(32, MVT::i32));
1944
1945 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1946 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1947 VT.isInteger() ? GprIndex : FprIndex,
1948 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1949 MVT::i32));
1950
1951 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1952 VT.isInteger() ? VAListPtr : FprPtr,
1953 MachinePointerInfo(SV),
1954 MVT::i8, false, false, 0);
1955
1956 // determine if we should load from reg_save_area or overflow_area
1957 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1958
1959 // increase overflow_area by 4/8 if gpr/fpr > 8
1960 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1961 DAG.getConstant(VT.isInteger() ? 4 : 8,
1962 MVT::i32));
1963
1964 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1965 OverflowAreaPlusN);
1966
1967 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1968 OverflowAreaPtr,
1969 MachinePointerInfo(),
1970 MVT::i32, false, false, 0);
1971
NAKAMURA Takumi8ad54e02012-08-30 15:52:23 +00001972 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001973 false, false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00001974}
1975
Roman Divackyc3825df2013-07-25 21:36:47 +00001976SDValue PPCTargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG,
1977 const PPCSubtarget &Subtarget) const {
1978 assert(!Subtarget.isPPC64() && "LowerVACOPY is PPC32 only");
1979
1980 // We have to copy the entire va_list struct:
1981 // 2*sizeof(char) + 2 Byte alignment + 2*sizeof(char*) = 12 Byte
1982 return DAG.getMemcpy(Op.getOperand(0), Op,
1983 Op.getOperand(1), Op.getOperand(2),
1984 DAG.getConstant(12, MVT::i32), 8, false, true,
1985 MachinePointerInfo(), MachinePointerInfo());
1986}
1987
Duncan Sandsa0984362011-09-06 13:37:06 +00001988SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1989 SelectionDAG &DAG) const {
1990 return Op.getOperand(0);
1991}
1992
1993SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1994 SelectionDAG &DAG) const {
Bill Wendling95e1af22008-09-17 00:30:57 +00001995 SDValue Chain = Op.getOperand(0);
1996 SDValue Trmp = Op.getOperand(1); // trampoline
1997 SDValue FPtr = Op.getOperand(2); // nested function
1998 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickef9de2a2013-05-25 02:42:55 +00001999 SDLoc dl(Op);
Bill Wendling95e1af22008-09-17 00:30:57 +00002000
Owen Anderson53aa7a92009-08-10 22:56:29 +00002001 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002002 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattner229907c2011-07-18 04:54:35 +00002003 Type *IntPtrTy =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00002004 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruth7ec50852012-11-01 08:07:29 +00002005 *DAG.getContext());
Bill Wendling95e1af22008-09-17 00:30:57 +00002006
Scott Michelcf0da6c2009-02-17 22:15:04 +00002007 TargetLowering::ArgListTy Args;
Bill Wendling95e1af22008-09-17 00:30:57 +00002008 TargetLowering::ArgListEntry Entry;
2009
2010 Entry.Ty = IntPtrTy;
2011 Entry.Node = Trmp; Args.push_back(Entry);
2012
2013 // TrampSize == (isPPC64 ? 48 : 40);
2014 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson9f944592009-08-11 20:47:22 +00002015 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling95e1af22008-09-17 00:30:57 +00002016 Args.push_back(Entry);
2017
2018 Entry.Node = FPtr; Args.push_back(Entry);
2019 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002020
Bill Wendling95e1af22008-09-17 00:30:57 +00002021 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002022 TargetLowering::CallLoweringInfo CLI(DAG);
2023 CLI.setDebugLoc(dl).setChain(Chain)
2024 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002025 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
2026 std::move(Args), 0);
Bill Wendling95e1af22008-09-17 00:30:57 +00002027
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002028 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Duncan Sandsa0984362011-09-06 13:37:06 +00002029 return CallResult.second;
Bill Wendling95e1af22008-09-17 00:30:57 +00002030}
2031
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002032SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002033 const PPCSubtarget &Subtarget) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00002034 MachineFunction &MF = DAG.getMachineFunction();
2035 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2036
Andrew Trickef9de2a2013-05-25 02:42:55 +00002037 SDLoc dl(Op);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002038
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002039 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002040 // vastart just stores the address of the VarArgsFrameIndex slot into the
2041 // memory location argument.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002042 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman31ae5862010-04-17 14:41:14 +00002043 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002044 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner676c61d2010-09-21 18:41:36 +00002045 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
2046 MachinePointerInfo(SV),
David Greene87a5abe2010-02-15 16:56:53 +00002047 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002048 }
2049
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002050 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002051 // We suppose the given va_list is already allocated.
2052 //
2053 // typedef struct {
2054 // char gpr; /* index into the array of 8 GPRs
2055 // * stored in the register save area
2056 // * gpr=0 corresponds to r3,
2057 // * gpr=1 to r4, etc.
2058 // */
2059 // char fpr; /* index into the array of 8 FPRs
2060 // * stored in the register save area
2061 // * fpr=0 corresponds to f1,
2062 // * fpr=1 to f2, etc.
2063 // */
2064 // char *overflow_arg_area;
2065 // /* location on stack that holds
2066 // * the next overflow argument
2067 // */
2068 // char *reg_save_area;
2069 // /* where r3:r10 and f1:f8 (if saved)
2070 // * are stored
2071 // */
2072 // } va_list[1];
2073
2074
Dan Gohman31ae5862010-04-17 14:41:14 +00002075 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
2076 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002077
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002078
Owen Anderson53aa7a92009-08-10 22:56:29 +00002079 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002080
Dan Gohman31ae5862010-04-17 14:41:14 +00002081 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
2082 PtrVT);
2083 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
2084 PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002085
Duncan Sands13237ac2008-06-06 12:08:01 +00002086 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002087 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002088
Duncan Sands13237ac2008-06-06 12:08:01 +00002089 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002090 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman2d489b52008-02-06 22:27:42 +00002091
2092 uint64_t FPROffset = 1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002093 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002094
Dan Gohman2d489b52008-02-06 22:27:42 +00002095 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002096
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002097 // Store first byte : number of int regs
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002098 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattner6963c1f2010-09-21 17:42:31 +00002099 Op.getOperand(1),
2100 MachinePointerInfo(SV),
2101 MVT::i8, false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002102 uint64_t nextOffset = FPROffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002103 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002104 ConstFPROffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002105
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002106 // Store second byte : number of float regs
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002107 SDValue secondStore =
Chris Lattner6963c1f2010-09-21 17:42:31 +00002108 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
2109 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene87a5abe2010-02-15 16:56:53 +00002110 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002111 nextOffset += StackOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002112 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002113
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002114 // Store second word : arguments given on stack
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002115 SDValue thirdStore =
Chris Lattner676c61d2010-09-21 18:41:36 +00002116 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
2117 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002118 false, false, 0);
Dan Gohman2d489b52008-02-06 22:27:42 +00002119 nextOffset += FrameOffset;
Dale Johannesen021052a2009-02-04 20:06:27 +00002120 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002121
2122 // Store third word : arguments given in registers
Chris Lattner676c61d2010-09-21 18:41:36 +00002123 return DAG.getStore(thirdStore, dl, FR, nextPtr,
2124 MachinePointerInfo(SV, nextOffset),
David Greene87a5abe2010-02-15 16:56:53 +00002125 false, false, 0);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00002126
Chris Lattner4211ca92006-04-14 06:01:58 +00002127}
2128
Chris Lattner4f2e4e02007-03-06 00:59:59 +00002129#include "PPCGenCallingConv.inc"
2130
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002131// Function whose sole purpose is to kill compiler warnings
2132// stemming from unused functions included from PPCGenCallingConv.inc.
2133CCAssignFn *PPCTargetLowering::useFastISelCCs(unsigned Flag) const {
Bill Schmidt8470b0f2013-08-30 22:18:55 +00002134 return Flag ? CC_PPC64_ELF_FIS : RetCC_PPC64_ELF_FIS;
Bill Schmidt8c3976e2013-08-26 20:11:46 +00002135}
2136
Bill Schmidt230b4512013-06-12 16:39:22 +00002137bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
2138 CCValAssign::LocInfo &LocInfo,
2139 ISD::ArgFlagsTy &ArgFlags,
2140 CCState &State) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002141 return true;
2142}
2143
Bill Schmidt230b4512013-06-12 16:39:22 +00002144bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
2145 MVT &LocVT,
2146 CCValAssign::LocInfo &LocInfo,
2147 ISD::ArgFlagsTy &ArgFlags,
2148 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002149 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002150 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2151 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2152 };
2153 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002154
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002155 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2156
2157 // Skip one register if the first unallocated register has an even register
2158 // number and there are still argument registers available which have not been
2159 // allocated yet. RegNum is actually an index into ArgRegs, which means we
2160 // need to skip a register if RegNum is odd.
2161 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
2162 State.AllocateReg(ArgRegs[RegNum]);
2163 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002164
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002165 // Always return false here, as this function only makes sure that the first
2166 // unallocated register has an odd register number and does not actually
2167 // allocate a register for the current argument.
2168 return false;
2169}
2170
Bill Schmidt230b4512013-06-12 16:39:22 +00002171bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
2172 MVT &LocVT,
2173 CCValAssign::LocInfo &LocInfo,
2174 ISD::ArgFlagsTy &ArgFlags,
2175 CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002176 static const MCPhysReg ArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002177 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2178 PPC::F8
2179 };
2180
2181 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peck527da1b2010-11-23 03:31:01 +00002182
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002183 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
2184
2185 // If there is only one Floating-point register left we need to put both f64
2186 // values of a split ppc_fp128 value on the stack.
2187 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
2188 State.AllocateReg(ArgRegs[RegNum]);
2189 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002190
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002191 // Always return false here, as this function only makes sure that the two f64
2192 // values a ppc_fp128 value is split into are both passed in registers or both
2193 // passed on the stack and does not actually allocate a register for the
2194 // current argument.
2195 return false;
2196}
2197
Chris Lattner43df5b32007-02-25 05:34:32 +00002198/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002199/// on Darwin.
Craig Topper840beec2014-04-04 05:16:06 +00002200static const MCPhysReg *GetFPR() {
2201 static const MCPhysReg FPR[] = {
Chris Lattner43df5b32007-02-25 05:34:32 +00002202 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002203 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner43df5b32007-02-25 05:34:32 +00002204 };
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002205
Chris Lattner43df5b32007-02-25 05:34:32 +00002206 return FPR;
2207}
2208
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002209/// CalculateStackSlotSize - Calculates the size reserved for this argument on
2210/// the stack.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002211static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00002212 unsigned PtrByteSize) {
Hal Finkel940ab932014-02-28 00:27:01 +00002213 unsigned ArgSize = ArgVT.getStoreSize();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002214 if (Flags.isByVal())
2215 ArgSize = Flags.getByValSize();
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002216
2217 // Round up to multiples of the pointer size, except for array members,
2218 // which are always packed.
2219 if (!Flags.isInConsecutiveRegs())
2220 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002221
2222 return ArgSize;
2223}
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002224
2225/// CalculateStackSlotAlignment - Calculates the alignment of this argument
2226/// on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002227static unsigned CalculateStackSlotAlignment(EVT ArgVT, EVT OrigVT,
2228 ISD::ArgFlagsTy Flags,
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002229 unsigned PtrByteSize) {
2230 unsigned Align = PtrByteSize;
2231
2232 // Altivec parameters are padded to a 16 byte boundary.
2233 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2234 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2235 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2236 Align = 16;
2237
2238 // ByVal parameters are aligned as requested.
2239 if (Flags.isByVal()) {
2240 unsigned BVAlign = Flags.getByValAlign();
2241 if (BVAlign > PtrByteSize) {
2242 if (BVAlign % PtrByteSize != 0)
2243 llvm_unreachable(
2244 "ByVal alignment is not a multiple of the pointer size");
2245
2246 Align = BVAlign;
2247 }
2248 }
2249
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002250 // Array members are always packed to their original alignment.
2251 if (Flags.isInConsecutiveRegs()) {
2252 // If the array member was split into multiple registers, the first
2253 // needs to be aligned to the size of the full type. (Except for
2254 // ppcf128, which is only aligned as its f64 components.)
2255 if (Flags.isSplit() && OrigVT != MVT::ppcf128)
2256 Align = OrigVT.getStoreSize();
2257 else
2258 Align = ArgVT.getStoreSize();
2259 }
2260
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002261 return Align;
2262}
2263
Ulrich Weigand8658f172014-07-20 23:43:15 +00002264/// CalculateStackSlotUsed - Return whether this argument will use its
2265/// stack slot (instead of being passed in registers). ArgOffset,
2266/// AvailableFPRs, and AvailableVRs must hold the current argument
2267/// position, and will be updated to account for this argument.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002268static bool CalculateStackSlotUsed(EVT ArgVT, EVT OrigVT,
2269 ISD::ArgFlagsTy Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002270 unsigned PtrByteSize,
2271 unsigned LinkageSize,
2272 unsigned ParamAreaSize,
2273 unsigned &ArgOffset,
2274 unsigned &AvailableFPRs,
2275 unsigned &AvailableVRs) {
2276 bool UseMemory = false;
2277
2278 // Respect alignment of argument on the stack.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002279 unsigned Align =
2280 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002281 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
2282 // If there's no space left in the argument save area, we must
2283 // use memory (this check also catches zero-sized arguments).
2284 if (ArgOffset >= LinkageSize + ParamAreaSize)
2285 UseMemory = true;
2286
2287 // Allocate argument on the stack.
2288 ArgOffset += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002289 if (Flags.isInConsecutiveRegsLast())
2290 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002291 // If we overran the argument save area, we must use memory
2292 // (this check catches arguments passed partially in memory)
2293 if (ArgOffset > LinkageSize + ParamAreaSize)
2294 UseMemory = true;
2295
2296 // However, if the argument is actually passed in an FPR or a VR,
2297 // we don't use memory after all.
2298 if (!Flags.isByVal()) {
2299 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
2300 if (AvailableFPRs > 0) {
2301 --AvailableFPRs;
2302 return false;
2303 }
2304 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
2305 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
2306 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64)
2307 if (AvailableVRs > 0) {
2308 --AvailableVRs;
2309 return false;
2310 }
2311 }
2312
2313 return UseMemory;
2314}
2315
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002316/// EnsureStackAlignment - Round stack frame size up from NumBytes to
2317/// ensure minimum alignment required for target.
2318static unsigned EnsureStackAlignment(const TargetMachine &Target,
2319 unsigned NumBytes) {
Eric Christopherd9134482014-08-04 21:25:23 +00002320 unsigned TargetAlign =
2321 Target.getSubtargetImpl()->getFrameLowering()->getStackAlignment();
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002322 unsigned AlignMask = TargetAlign - 1;
2323 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2324 return NumBytes;
2325}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002326
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002327SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002328PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002329 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002330 const SmallVectorImpl<ISD::InputArg>
2331 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002332 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002333 SmallVectorImpl<SDValue> &InVals)
2334 const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002335 if (Subtarget.isSVR4ABI()) {
2336 if (Subtarget.isPPC64())
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002337 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
2338 dl, DAG, InVals);
2339 else
2340 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
2341 dl, DAG, InVals);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002342 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002343 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
2344 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002345 }
2346}
2347
2348SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00002349PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002350 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002351 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002352 const SmallVectorImpl<ISD::InputArg>
2353 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002354 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002355 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002356
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002357 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002358 // +-----------------------------------+
2359 // +--> | Back chain |
2360 // | +-----------------------------------+
2361 // | | Floating-point register save area |
2362 // | +-----------------------------------+
2363 // | | General register save area |
2364 // | +-----------------------------------+
2365 // | | CR save word |
2366 // | +-----------------------------------+
2367 // | | VRSAVE save word |
2368 // | +-----------------------------------+
2369 // | | Alignment padding |
2370 // | +-----------------------------------+
2371 // | | Vector register save area |
2372 // | +-----------------------------------+
2373 // | | Local variable space |
2374 // | +-----------------------------------+
2375 // | | Parameter list area |
2376 // | +-----------------------------------+
2377 // | | LR save word |
2378 // | +-----------------------------------+
2379 // SP--> +--- | Back chain |
2380 // +-----------------------------------+
2381 //
2382 // Specifications:
2383 // System V Application Binary Interface PowerPC Processor Supplement
2384 // AltiVec Technology Programming Interface Manual
Wesley Peck527da1b2010-11-23 03:31:01 +00002385
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002386 MachineFunction &MF = DAG.getMachineFunction();
2387 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002388 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002389
Owen Anderson53aa7a92009-08-10 22:56:29 +00002390 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002391 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002392 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2393 (CallConv == CallingConv::Fast));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002394 unsigned PtrByteSize = 4;
2395
2396 // Assign locations to all of the incoming arguments.
2397 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00002398 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
2399 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002400
2401 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00002402 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(false, false, false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002403 CCInfo.AllocateStack(LinkageSize, PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002404
Bill Schmidtef17c142013-02-06 17:33:58 +00002405 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peck527da1b2010-11-23 03:31:01 +00002406
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002407 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2408 CCValAssign &VA = ArgLocs[i];
Wesley Peck527da1b2010-11-23 03:31:01 +00002409
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002410 // Arguments stored in registers.
2411 if (VA.isRegLoc()) {
Craig Topper760b1342012-02-22 05:59:10 +00002412 const TargetRegisterClass *RC;
Owen Anderson53aa7a92009-08-10 22:56:29 +00002413 EVT ValVT = VA.getValVT();
Wesley Peck527da1b2010-11-23 03:31:01 +00002414
Owen Anderson9f944592009-08-11 20:47:22 +00002415 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002416 default:
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002417 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Hal Finkel940ab932014-02-28 00:27:01 +00002418 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00002419 case MVT::i32:
Craig Topperabadc662012-04-20 06:31:50 +00002420 RC = &PPC::GPRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002421 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002422 case MVT::f32:
Craig Topperabadc662012-04-20 06:31:50 +00002423 RC = &PPC::F4RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002424 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002425 case MVT::f64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002426 if (Subtarget.hasVSX())
Hal Finkel19be5062014-03-29 05:29:01 +00002427 RC = &PPC::VSFRCRegClass;
2428 else
2429 RC = &PPC::F8RCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002430 break;
Owen Anderson9f944592009-08-11 20:47:22 +00002431 case MVT::v16i8:
2432 case MVT::v8i16:
2433 case MVT::v4i32:
2434 case MVT::v4f32:
Hal Finkel7811c612014-03-28 19:58:11 +00002435 RC = &PPC::VRRCRegClass;
2436 break;
Hal Finkel27774d92014-03-13 07:58:58 +00002437 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002438 case MVT::v2i64:
Hal Finkel7811c612014-03-28 19:58:11 +00002439 RC = &PPC::VSHRCRegClass;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002440 break;
2441 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002442
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002443 // Transform the arguments stored in physical registers into virtual ones.
Devang Patelf3292b22011-02-21 23:21:26 +00002444 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Hal Finkel940ab932014-02-28 00:27:01 +00002445 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2446 ValVT == MVT::i1 ? MVT::i32 : ValVT);
2447
2448 if (ValVT == MVT::i1)
2449 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002450
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002451 InVals.push_back(ArgValue);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002452 } else {
2453 // Argument stored in memory.
2454 assert(VA.isMemLoc());
2455
Hal Finkel940ab932014-02-28 00:27:01 +00002456 unsigned ArgSize = VA.getLocVT().getStoreSize();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002457 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Cheng0664a672010-07-03 00:40:23 +00002458 isImmutable);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002459
2460 // Create load nodes to retrieve arguments from the stack.
2461 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00002462 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2463 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00002464 false, false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002465 }
2466 }
2467
2468 // Assign locations to all of the incoming aggregate by value arguments.
2469 // Aggregates passed by value are stored in the local variable space of the
2470 // caller's stack frame, right above the parameter list area.
2471 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00002472 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00002473 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002474
2475 // Reserve stack space for the allocations in CCInfo.
2476 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2477
Bill Schmidtef17c142013-02-06 17:33:58 +00002478 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002479
2480 // Area that is at least reserved in the caller of this function.
2481 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002482 MinReservedArea = std::max(MinReservedArea, LinkageSize);
Wesley Peck527da1b2010-11-23 03:31:01 +00002483
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002484 // Set the size that is at least reserved in caller of this function. Tail
2485 // call optimized function's reserved stack space needs to be aligned so that
2486 // taking the difference between two stack areas will result in an aligned
2487 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002488 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2489 FuncInfo->setMinReservedArea(MinReservedArea);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002490
2491 SmallVector<SDValue, 8> MemOps;
Wesley Peck527da1b2010-11-23 03:31:01 +00002492
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002493 // If the function takes variable number of arguments, make a frame index for
2494 // the start of the first vararg value... for expansion of llvm.va_start.
2495 if (isVarArg) {
Craig Topper840beec2014-04-04 05:16:06 +00002496 static const MCPhysReg GPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002497 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2498 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2499 };
2500 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2501
Craig Topper840beec2014-04-04 05:16:06 +00002502 static const MCPhysReg FPArgRegs[] = {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002503 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2504 PPC::F8
2505 };
Joerg Sonnenbergereb8655a2014-08-08 16:46:10 +00002506 unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2507 if (DisablePPCFloatInVariadic)
2508 NumFPArgRegs = 0;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002509
Dan Gohman31ae5862010-04-17 14:41:14 +00002510 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2511 NumGPArgRegs));
2512 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2513 NumFPArgRegs));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002514
2515 // Make room for NumGPArgRegs and NumFPArgRegs.
2516 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Craig Topper7ff15922014-09-10 04:51:36 +00002517 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002518
Dan Gohman31ae5862010-04-17 14:41:14 +00002519 FuncInfo->setVarArgsStackOffset(
2520 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00002521 CCInfo.getNextStackOffset(), true));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002522
Dan Gohman31ae5862010-04-17 14:41:14 +00002523 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2524 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002525
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002526 // The fixed integer arguments of a variadic function are stored to the
2527 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2528 // the result of va_next.
2529 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2530 // Get an existing live-in vreg, or add a new one.
2531 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2532 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002533 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002534
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002535 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00002536 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2537 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002538 MemOps.push_back(Store);
2539 // Increment the address by four for the next argument to store
2540 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2541 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2542 }
2543
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00002544 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2545 // is set.
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002546 // The double arguments are stored to the VarArgsFrameIndex
2547 // on the stack.
Jakob Stoklund Olesen6c4353e2010-10-11 20:43:09 +00002548 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2549 // Get an existing live-in vreg, or add a new one.
2550 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2551 if (!VReg)
Devang Patelf3292b22011-02-21 23:21:26 +00002552 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002553
Owen Anderson9f944592009-08-11 20:47:22 +00002554 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner676c61d2010-09-21 18:41:36 +00002555 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2556 MachinePointerInfo(), false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002557 MemOps.push_back(Store);
2558 // Increment the address by eight for the next argument to store
Craig Topper7ff15922014-09-10 04:51:36 +00002559 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002560 PtrVT);
2561 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2562 }
2563 }
2564
2565 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002566 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002567
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002568 return Chain;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002569}
2570
Bill Schmidt57d6de52012-10-23 15:51:16 +00002571// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2572// value to MVT::i64 and then truncate to the correct register size.
2573SDValue
2574PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2575 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002576 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00002577 if (Flags.isSExt())
2578 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2579 DAG.getValueType(ObjectVT));
2580 else if (Flags.isZExt())
2581 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2582 DAG.getValueType(ObjectVT));
Matt Arsenault758659232013-05-18 00:21:46 +00002583
Hal Finkel940ab932014-02-28 00:27:01 +00002584 return DAG.getNode(ISD::TRUNCATE, dl, ObjectVT, ArgVal);
Bill Schmidt57d6de52012-10-23 15:51:16 +00002585}
2586
Tilmann Schellerb93960d2009-07-03 06:45:56 +00002587SDValue
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002588PPCTargetLowering::LowerFormalArguments_64SVR4(
2589 SDValue Chain,
2590 CallingConv::ID CallConv, bool isVarArg,
2591 const SmallVectorImpl<ISD::InputArg>
2592 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002593 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002594 SmallVectorImpl<SDValue> &InVals) const {
2595 // TODO: add description of PPC stack frame format, or at least some docs.
2596 //
Ulrich Weigand8658f172014-07-20 23:43:15 +00002597 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002598 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002599 MachineFunction &MF = DAG.getMachineFunction();
2600 MachineFrameInfo *MFI = MF.getFrameInfo();
2601 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2602
2603 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2604 // Potential tail calls could cause overwriting of argument stack slots.
2605 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2606 (CallConv == CallingConv::Fast));
2607 unsigned PtrByteSize = 8;
2608
Ulrich Weigand8658f172014-07-20 23:43:15 +00002609 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
2610 isELFv2ABI);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002611
Craig Topper840beec2014-04-04 05:16:06 +00002612 static const MCPhysReg GPR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002613 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2614 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2615 };
2616
Craig Topper840beec2014-04-04 05:16:06 +00002617 static const MCPhysReg *FPR = GetFPR();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002618
Craig Topper840beec2014-04-04 05:16:06 +00002619 static const MCPhysReg VR[] = {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002620 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2621 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2622 };
Craig Topper840beec2014-04-04 05:16:06 +00002623 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00002624 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
2625 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
2626 };
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002627
2628 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2629 const unsigned Num_FPR_Regs = 13;
2630 const unsigned Num_VR_Regs = array_lengthof(VR);
2631
Ulrich Weigand8658f172014-07-20 23:43:15 +00002632 // Do a first pass over the arguments to determine whether the ABI
2633 // guarantees that our caller has allocated the parameter save area
2634 // on its stack frame. In the ELFv1 ABI, this is always the case;
2635 // in the ELFv2 ABI, it is true if this is a vararg function or if
2636 // any parameter is located in a stack slot.
2637
2638 bool HasParameterArea = !isELFv2ABI || isVarArg;
2639 unsigned ParamAreaSize = Num_GPR_Regs * PtrByteSize;
2640 unsigned NumBytes = LinkageSize;
2641 unsigned AvailableFPRs = Num_FPR_Regs;
2642 unsigned AvailableVRs = Num_VR_Regs;
2643 for (unsigned i = 0, e = Ins.size(); i != e; ++i)
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002644 if (CalculateStackSlotUsed(Ins[i].VT, Ins[i].ArgVT, Ins[i].Flags,
Ulrich Weigand8658f172014-07-20 23:43:15 +00002645 PtrByteSize, LinkageSize, ParamAreaSize,
2646 NumBytes, AvailableFPRs, AvailableVRs))
2647 HasParameterArea = true;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002648
2649 // Add DAG nodes to load the arguments or copy them out of registers. On
2650 // entry to a function on PPC, the arguments start after the linkage area,
2651 // although the first ones are often in registers.
2652
Ulrich Weigand8658f172014-07-20 23:43:15 +00002653 unsigned ArgOffset = LinkageSize;
2654 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002655 SmallVector<SDValue, 8> MemOps;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002656 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt6631e942013-02-20 17:31:41 +00002657 unsigned CurArgIdx = 0;
2658 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002659 SDValue ArgVal;
2660 bool needsLoad = false;
2661 EVT ObjectVT = Ins[ArgNo].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002662 EVT OrigVT = Ins[ArgNo].ArgVT;
Hal Finkel940ab932014-02-28 00:27:01 +00002663 unsigned ObjSize = ObjectVT.getStoreSize();
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002664 unsigned ArgSize = ObjSize;
2665 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt6631e942013-02-20 17:31:41 +00002666 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2667 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002668
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002669 /* Respect alignment of argument on the stack. */
2670 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002671 CalculateStackSlotAlignment(ObjectVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002672 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002673 unsigned CurArgOffset = ArgOffset;
2674
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002675 /* Compute GPR index associated with argument offset. */
2676 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2677 GPR_idx = std::min(GPR_idx, Num_GPR_Regs);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002678
2679 // FIXME the codegen can be much improved in some cases.
2680 // We do not have to keep everything in memory.
2681 if (Flags.isByVal()) {
2682 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2683 ObjSize = Flags.getByValSize();
2684 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt9953cf22012-10-31 01:15:05 +00002685 // Empty aggregate parameters do not take up registers. Examples:
2686 // struct { } a;
2687 // union { } b;
2688 // int c[0];
2689 // etc. However, we have to provide a place-holder in InVals, so
2690 // pretend we have an 8-byte item at the current address for that
2691 // purpose.
2692 if (!ObjSize) {
2693 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2694 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2695 InVals.push_back(FIN);
2696 continue;
2697 }
Hal Finkel262a2242013-09-12 23:20:06 +00002698
Ulrich Weigand24195972014-07-20 22:36:52 +00002699 // Create a stack object covering all stack doublewords occupied
Ulrich Weigand8658f172014-07-20 23:43:15 +00002700 // by the argument. If the argument is (fully or partially) on
2701 // the stack, or if the argument is fully in registers but the
2702 // caller has allocated the parameter save anyway, we can refer
2703 // directly to the caller's stack frame. Otherwise, create a
2704 // local copy in our own frame.
2705 int FI;
2706 if (HasParameterArea ||
2707 ArgSize + ArgOffset > LinkageSize + Num_GPR_Regs * PtrByteSize)
Hal Finkel41a55ad2014-08-16 00:17:05 +00002708 FI = MFI->CreateFixedObject(ArgSize, ArgOffset, false, true);
Ulrich Weigand8658f172014-07-20 23:43:15 +00002709 else
2710 FI = MFI->CreateStackObject(ArgSize, Align, false);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002711 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002712
Ulrich Weigand24195972014-07-20 22:36:52 +00002713 // Handle aggregates smaller than 8 bytes.
2714 if (ObjSize < PtrByteSize) {
2715 // The value of the object is its address, which differs from the
2716 // address of the enclosing doubleword on big-endian systems.
2717 SDValue Arg = FIN;
2718 if (!isLittleEndian) {
2719 SDValue ArgOff = DAG.getConstant(PtrByteSize - ObjSize, PtrVT);
2720 Arg = DAG.getNode(ISD::ADD, dl, ArgOff.getValueType(), Arg, ArgOff);
2721 }
2722 InVals.push_back(Arg);
2723
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002724 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002725 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002726 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002727 SDValue Store;
2728
2729 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2730 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2731 (ObjSize == 2 ? MVT::i16 : MVT::i32));
Ulrich Weigand24195972014-07-20 22:36:52 +00002732 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, Arg,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002733 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002734 ObjType, false, false, 0);
2735 } else {
2736 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2737 // store the whole register as-is to the parameter save area
Ulrich Weigand24195972014-07-20 22:36:52 +00002738 // slot.
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002739 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00002740 MachinePointerInfo(FuncArg),
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002741 false, false, 0);
2742 }
2743
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002744 MemOps.push_back(Store);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002745 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002746 // Whether we copied from a register or not, advance the offset
2747 // into the parameter save area by a full doubleword.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002748 ArgOffset += PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002749 continue;
2750 }
Bill Schmidt6ed3b992012-10-25 13:38:09 +00002751
Ulrich Weigand24195972014-07-20 22:36:52 +00002752 // The value of the object is its address, which is the address of
2753 // its first stack doubleword.
2754 InVals.push_back(FIN);
2755
2756 // Store whatever pieces of the object are in registers to memory.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002757 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
Ulrich Weigand24195972014-07-20 22:36:52 +00002758 if (GPR_idx == Num_GPR_Regs)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002759 break;
Ulrich Weigand24195972014-07-20 22:36:52 +00002760
2761 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2762 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2763 SDValue Addr = FIN;
2764 if (j) {
2765 SDValue Off = DAG.getConstant(j, PtrVT);
2766 Addr = DAG.getNode(ISD::ADD, dl, Off.getValueType(), Addr, Off);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002767 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002768 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, Addr,
2769 MachinePointerInfo(FuncArg, j),
2770 false, false, 0);
2771 MemOps.push_back(Store);
2772 ++GPR_idx;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002773 }
Ulrich Weigand24195972014-07-20 22:36:52 +00002774 ArgOffset += ArgSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002775 continue;
2776 }
2777
2778 switch (ObjectVT.getSimpleVT().SimpleTy) {
2779 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel940ab932014-02-28 00:27:01 +00002780 case MVT::i1:
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002781 case MVT::i32:
2782 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002783 // These can be scalar arguments or elements of an integer array type
2784 // passed directly. Clang may use those instead of "byval" aggregate
2785 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002786 if (GPR_idx != Num_GPR_Regs) {
2787 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2788 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2789
Hal Finkel940ab932014-02-28 00:27:01 +00002790 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002791 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2792 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00002793 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002794 } else {
2795 needsLoad = true;
2796 ArgSize = PtrByteSize;
2797 }
2798 ArgOffset += 8;
2799 break;
2800
2801 case MVT::f32:
2802 case MVT::f64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002803 // These can be scalar arguments or elements of a float array type
2804 // passed directly. The latter are used to implement ELFv2 homogenous
2805 // float aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002806 if (FPR_idx != Num_FPR_Regs) {
2807 unsigned VReg;
2808
2809 if (ObjectVT == MVT::f32)
2810 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2811 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00002812 VReg = MF.addLiveIn(FPR[FPR_idx], Subtarget.hasVSX() ?
Hal Finkel19be5062014-03-29 05:29:01 +00002813 &PPC::VSFRCRegClass :
2814 &PPC::F8RCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002815
2816 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2817 ++FPR_idx;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002818 } else if (GPR_idx != Num_GPR_Regs) {
2819 // This can only ever happen in the presence of f32 array types,
2820 // since otherwise we never run out of FPRs before running out
2821 // of GPRs.
2822 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2823 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2824
2825 if (ObjectVT == MVT::f32) {
2826 if ((ArgOffset % PtrByteSize) == (isLittleEndian ? 4 : 0))
2827 ArgVal = DAG.getNode(ISD::SRL, dl, MVT::i64, ArgVal,
2828 DAG.getConstant(32, MVT::i32));
2829 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2830 }
2831
2832 ArgVal = DAG.getNode(ISD::BITCAST, dl, ObjectVT, ArgVal);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002833 } else {
2834 needsLoad = true;
2835 }
2836
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002837 // When passing an array of floats, the array occupies consecutive
2838 // space in the argument area; only round up to the next doubleword
2839 // at the end of the array. Otherwise, each float takes 8 bytes.
2840 ArgSize = Flags.isInConsecutiveRegs() ? ObjSize : PtrByteSize;
2841 ArgOffset += ArgSize;
2842 if (Flags.isInConsecutiveRegsLast())
2843 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002844 break;
2845 case MVT::v4f32:
2846 case MVT::v4i32:
2847 case MVT::v8i16:
2848 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00002849 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00002850 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00002851 // These can be scalar arguments or elements of a vector array type
2852 // passed directly. The latter are used to implement ELFv2 homogenous
2853 // vector aggregates.
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002854 if (VR_idx != Num_VR_Regs) {
Hal Finkel7811c612014-03-28 19:58:11 +00002855 unsigned VReg = (ObjectVT == MVT::v2f64 || ObjectVT == MVT::v2i64) ?
2856 MF.addLiveIn(VSRH[VR_idx], &PPC::VSHRCRegClass) :
2857 MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002858 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002859 ++VR_idx;
2860 } else {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002861 needsLoad = true;
2862 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00002863 ArgOffset += 16;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002864 break;
2865 }
2866
2867 // We need to load the argument to a virtual register if we determined
2868 // above that we ran out of physical registers of the appropriate type.
2869 if (needsLoad) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00002870 if (ObjSize < ArgSize && !isLittleEndian)
2871 CurArgOffset += ArgSize - ObjSize;
2872 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, isImmutable);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002873 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2874 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2875 false, false, false, 0);
2876 }
2877
2878 InVals.push_back(ArgVal);
2879 }
2880
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002881 // Area that is at least reserved in the caller of this function.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002882 unsigned MinReservedArea;
Ulrich Weigand8658f172014-07-20 23:43:15 +00002883 if (HasParameterArea)
2884 MinReservedArea = std::max(ArgOffset, LinkageSize + 8 * PtrByteSize);
2885 else
2886 MinReservedArea = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002887
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002888 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00002889 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002890 // taking the difference between two stack areas will result in an aligned
2891 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00002892 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
2893 FuncInfo->setMinReservedArea(MinReservedArea);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002894
2895 // If the function takes variable number of arguments, make a frame index for
2896 // the start of the first vararg value... for expansion of llvm.va_start.
2897 if (isVarArg) {
2898 int Depth = ArgOffset;
2899
2900 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt57d6de52012-10-23 15:51:16 +00002901 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002902 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2903
2904 // If this function is vararg, store any remaining integer argument regs
2905 // to their spots on the stack so that they may be loaded by deferencing the
2906 // result of va_next.
Ulrich Weigandec2bf932014-07-07 19:26:41 +00002907 for (GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
2908 GPR_idx < Num_GPR_Regs; ++GPR_idx) {
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002909 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2910 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2911 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2912 MachinePointerInfo(), false, false, 0);
2913 MemOps.push_back(Store);
2914 // Increment the address by four for the next argument to store
Bill Schmidt57d6de52012-10-23 15:51:16 +00002915 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002916 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2917 }
2918 }
2919
2920 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002921 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00002922
2923 return Chain;
2924}
2925
2926SDValue
2927PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002928 SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00002929 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002930 const SmallVectorImpl<ISD::InputArg>
2931 &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002932 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002933 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002934 // TODO: add description of PPC stack frame format, or at least some docs.
2935 //
2936 MachineFunction &MF = DAG.getMachineFunction();
2937 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman31ae5862010-04-17 14:41:14 +00002938 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002939
Owen Anderson53aa7a92009-08-10 22:56:29 +00002940 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00002941 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002942 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002943 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2944 (CallConv == CallingConv::Fast));
Jim Laskeyf4e2e002006-11-28 14:53:52 +00002945 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey48850c12006-11-16 22:43:37 +00002946
Ulrich Weigand8658f172014-07-20 23:43:15 +00002947 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
2948 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00002949 unsigned ArgOffset = LinkageSize;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002950 // Area that is at least reserved in caller of this function.
2951 unsigned MinReservedArea = ArgOffset;
2952
Craig Topper840beec2014-04-04 05:16:06 +00002953 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattner4302e8f2006-05-16 18:18:50 +00002954 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2955 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2956 };
Craig Topper840beec2014-04-04 05:16:06 +00002957 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00002958 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2959 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2960 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00002961
Craig Topper840beec2014-04-04 05:16:06 +00002962 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002963
Craig Topper840beec2014-04-04 05:16:06 +00002964 static const MCPhysReg VR[] = {
Chris Lattner4302e8f2006-05-16 18:18:50 +00002965 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2966 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2967 };
Chris Lattnerec78cad2006-06-26 22:48:35 +00002968
Owen Andersone2f23a32007-09-07 04:06:50 +00002969 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00002970 const unsigned Num_FPR_Regs = 13;
Owen Andersone2f23a32007-09-07 04:06:50 +00002971 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey48850c12006-11-16 22:43:37 +00002972
2973 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002974
Craig Topper840beec2014-04-04 05:16:06 +00002975 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelcf0da6c2009-02-17 22:15:04 +00002976
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002977 // In 32-bit non-varargs functions, the stack space for vectors is after the
2978 // stack space for non-vectors. We do not use this space unless we have
2979 // too many vectors to fit in registers, something that only occurs in
Scott Michelcf0da6c2009-02-17 22:15:04 +00002980 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002981 // that out...for the pathological case, compute VecArgOffset as the
2982 // start of the vector parameter area. Computing VecArgOffset is the
2983 // entire point of the following loop.
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002984 unsigned VecArgOffset = ArgOffset;
2985 if (!isVarArg && !isPPC64) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002986 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002987 ++ArgNo) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002988 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002989 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002990
Duncan Sandsd97eea32008-03-21 09:14:45 +00002991 if (Flags.isByVal()) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002992 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer084b9f42012-01-20 14:42:32 +00002993 unsigned ObjSize = Flags.getByValSize();
Scott Michelcf0da6c2009-02-17 22:15:04 +00002994 unsigned ArgSize =
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00002995 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2996 VecArgOffset += ArgSize;
2997 continue;
2998 }
2999
Owen Anderson9f944592009-08-11 20:47:22 +00003000 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003001 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003002 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003003 case MVT::i32:
3004 case MVT::f32:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003005 VecArgOffset += 4;
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003006 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003007 case MVT::i64: // PPC64
3008 case MVT::f64:
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003009 // FIXME: We are guaranteed to be !isPPC64 at this point.
3010 // Does MVT::i64 apply?
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003011 VecArgOffset += 8;
3012 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003013 case MVT::v4f32:
3014 case MVT::v4i32:
3015 case MVT::v8i16:
3016 case MVT::v16i8:
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003017 // Nothing to do, we're only looking at Nonvector args here.
3018 break;
3019 }
3020 }
3021 }
3022 // We've found where the vector parameter area in memory is. Skip the
3023 // first 12 parameters; these don't use that memory.
3024 VecArgOffset = ((VecArgOffset+15)/16)*16;
3025 VecArgOffset += 12*16;
3026
Chris Lattner4302e8f2006-05-16 18:18:50 +00003027 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey48850c12006-11-16 22:43:37 +00003028 // entry to a function on PPC, the arguments start after the linkage area,
3029 // although the first ones are often in registers.
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00003030
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003031 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003032 unsigned nAltivecParamsAtEnd = 0;
Roman Divackyca103892012-09-24 20:47:19 +00003033 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003034 unsigned CurArgIdx = 0;
3035 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003036 SDValue ArgVal;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003037 bool needsLoad = false;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003038 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands13237ac2008-06-06 12:08:01 +00003039 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey152671f2006-11-29 13:37:09 +00003040 unsigned ArgSize = ObjSize;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003041 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt38b6cb52013-05-08 17:22:33 +00003042 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
3043 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003044
Chris Lattner318f0d22006-05-16 18:51:52 +00003045 unsigned CurArgOffset = ArgOffset;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003046
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003047 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson9f944592009-08-11 20:47:22 +00003048 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
3049 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003050 if (isVarArg || isPPC64) {
3051 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003052 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003053 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003054 PtrByteSize);
3055 } else nAltivecParamsAtEnd++;
3056 } else
3057 // Calculate min reserved area.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003058 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohmand3fe1742008-09-13 01:54:27 +00003059 Flags,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003060 PtrByteSize);
3061
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003062 // FIXME the codegen can be much improved in some cases.
3063 // We do not have to keep everything in memory.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003064 if (Flags.isByVal()) {
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003065 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sandsd97eea32008-03-21 09:14:45 +00003066 ObjSize = Flags.getByValSize();
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003067 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003068 // Objects of size 1 and 2 are right justified, everything else is
3069 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen21a8f142008-03-08 01:41:42 +00003070 if (ObjSize==1 || ObjSize==2) {
3071 CurArgOffset = CurArgOffset + (4 - ObjSize);
3072 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003073 // The value of the object is its address.
Hal Finkel41a55ad2014-08-16 00:17:05 +00003074 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, false, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003075 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003076 InVals.push_back(FIN);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003077 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen21a8f142008-03-08 01:41:42 +00003078 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003079 unsigned VReg;
3080 if (isPPC64)
3081 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3082 else
3083 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003084 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt57d6de52012-10-23 15:51:16 +00003085 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003086 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003087 MachinePointerInfo(FuncArg),
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003088 ObjType, false, false, 0);
Dale Johannesen21a8f142008-03-08 01:41:42 +00003089 MemOps.push_back(Store);
3090 ++GPR_idx;
Dale Johannesen21a8f142008-03-08 01:41:42 +00003091 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003092
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003093 ArgOffset += PtrByteSize;
Wesley Peck527da1b2010-11-23 03:31:01 +00003094
Dale Johannesen21a8f142008-03-08 01:41:42 +00003095 continue;
3096 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003097 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
3098 // Store whatever pieces of the object are in registers
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003099 // to memory. ArgOffset will be the address of the beginning
3100 // of the object.
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003101 if (GPR_idx != Num_GPR_Regs) {
Roman Divackyd0419622011-06-17 15:21:10 +00003102 unsigned VReg;
3103 if (isPPC64)
3104 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
3105 else
3106 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Cheng0664a672010-07-03 00:40:23 +00003107 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003108 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003109 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtd1fa36f2012-10-05 21:27:08 +00003110 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Hal Finkel3e4a34c2014-01-21 20:15:58 +00003111 MachinePointerInfo(FuncArg, j),
David Greene87a5abe2010-02-15 16:56:53 +00003112 false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003113 MemOps.push_back(Store);
3114 ++GPR_idx;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003115 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003116 } else {
3117 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
3118 break;
3119 }
3120 }
3121 continue;
3122 }
3123
Owen Anderson9f944592009-08-11 20:47:22 +00003124 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00003125 default: llvm_unreachable("Unhandled argument type!");
Hal Finkel5cae2162014-02-28 01:17:25 +00003126 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00003127 case MVT::i32:
Bill Wendling968f32c2008-03-07 20:49:02 +00003128 if (!isPPC64) {
Bill Wendling968f32c2008-03-07 20:49:02 +00003129 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003130 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003131 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Hal Finkel7f908e82014-03-06 00:45:19 +00003132
3133 if (ObjectVT == MVT::i1)
3134 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, ArgVal);
3135
Bill Wendling968f32c2008-03-07 20:49:02 +00003136 ++GPR_idx;
3137 } else {
3138 needsLoad = true;
3139 ArgSize = PtrByteSize;
3140 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003141 // All int arguments reserve stack space in the Darwin ABI.
3142 ArgOffset += PtrByteSize;
Bill Wendling968f32c2008-03-07 20:49:02 +00003143 break;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003144 }
Bill Wendling968f32c2008-03-07 20:49:02 +00003145 // FALLTHROUGH
Owen Anderson9f944592009-08-11 20:47:22 +00003146 case MVT::i64: // PPC64
Chris Lattnerec78cad2006-06-26 22:48:35 +00003147 if (GPR_idx != Num_GPR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003148 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson9f944592009-08-11 20:47:22 +00003149 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling968f32c2008-03-07 20:49:02 +00003150
Hal Finkel940ab932014-02-28 00:27:01 +00003151 if (ObjectVT == MVT::i32 || ObjectVT == MVT::i1)
Bill Wendling968f32c2008-03-07 20:49:02 +00003152 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson9f944592009-08-11 20:47:22 +00003153 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt57d6de52012-10-23 15:51:16 +00003154 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling968f32c2008-03-07 20:49:02 +00003155
Chris Lattnerec78cad2006-06-26 22:48:35 +00003156 ++GPR_idx;
3157 } else {
3158 needsLoad = true;
Evan Cheng0f0aee22008-07-24 08:17:07 +00003159 ArgSize = PtrByteSize;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003160 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003161 // All int arguments reserve stack space in the Darwin ABI.
3162 ArgOffset += 8;
Chris Lattnerec78cad2006-06-26 22:48:35 +00003163 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003164
Owen Anderson9f944592009-08-11 20:47:22 +00003165 case MVT::f32:
3166 case MVT::f64:
Chris Lattner318f0d22006-05-16 18:51:52 +00003167 // Every 4 bytes of argument space consumes one of the GPRs available for
3168 // argument passing.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003169 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003170 ++GPR_idx;
Chris Lattner2cca3852006-11-18 01:57:19 +00003171 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003172 ++GPR_idx;
Chris Lattner318f0d22006-05-16 18:51:52 +00003173 }
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003174 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner4302e8f2006-05-16 18:18:50 +00003175 unsigned VReg;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003176
Owen Anderson9f944592009-08-11 20:47:22 +00003177 if (ObjectVT == MVT::f32)
Devang Patelf3292b22011-02-21 23:21:26 +00003178 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003179 else
Devang Patelf3292b22011-02-21 23:21:26 +00003180 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00003181
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003182 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003183 ++FPR_idx;
3184 } else {
3185 needsLoad = true;
3186 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003187
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003188 // All FP arguments reserve stack space in the Darwin ABI.
3189 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003190 break;
Owen Anderson9f944592009-08-11 20:47:22 +00003191 case MVT::v4f32:
3192 case MVT::v4i32:
3193 case MVT::v8i16:
3194 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00003195 // Note that vector arguments in registers don't reserve stack space,
3196 // except in varargs functions.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003197 if (VR_idx != Num_VR_Regs) {
Devang Patelf3292b22011-02-21 23:21:26 +00003198 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003199 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesenb28456e2008-03-12 00:22:17 +00003200 if (isVarArg) {
3201 while ((ArgOffset % 16) != 0) {
3202 ArgOffset += PtrByteSize;
3203 if (GPR_idx != Num_GPR_Regs)
3204 GPR_idx++;
3205 }
3206 ArgOffset += 16;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003207 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesenb28456e2008-03-12 00:22:17 +00003208 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003209 ++VR_idx;
3210 } else {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00003211 if (!isVarArg && !isPPC64) {
3212 // Vectors go after all the nonvectors.
3213 CurArgOffset = VecArgOffset;
3214 VecArgOffset += 16;
3215 } else {
3216 // Vectors are aligned.
3217 ArgOffset = ((ArgOffset+15)/16)*16;
3218 CurArgOffset = ArgOffset;
3219 ArgOffset += 16;
Dale Johannesen0d982562008-03-12 00:49:20 +00003220 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003221 needsLoad = true;
3222 }
3223 break;
3224 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003225
Chris Lattner4302e8f2006-05-16 18:18:50 +00003226 // We need to load the argument to a virtual register if we determined above
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003227 // that we ran out of physical registers of the appropriate type.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003228 if (needsLoad) {
Chris Lattnerf6518cf2008-02-13 07:35:30 +00003229 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003230 CurArgOffset + (ArgSize - ObjSize),
Evan Cheng0664a672010-07-03 00:40:23 +00003231 isImmutable);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003232 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner7727d052010-09-21 06:44:06 +00003233 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003234 false, false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003235 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003236
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003237 InVals.push_back(ArgVal);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003238 }
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003239
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003240 // Allow for Altivec parameters at the end, if needed.
3241 if (nAltivecParamsAtEnd) {
3242 MinReservedArea = ((MinReservedArea+15)/16)*16;
3243 MinReservedArea += 16*nAltivecParamsAtEnd;
3244 }
3245
3246 // Area that is at least reserved in the caller of this function.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00003247 MinReservedArea = std::max(MinReservedArea, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003248
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003249 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt57d6de52012-10-23 15:51:16 +00003250 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003251 // taking the difference between two stack areas will result in an aligned
3252 // stack.
Ulrich Weigand2bffb952014-06-23 13:08:27 +00003253 MinReservedArea = EnsureStackAlignment(MF.getTarget(), MinReservedArea);
3254 FuncInfo->setMinReservedArea(MinReservedArea);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003255
Chris Lattner4302e8f2006-05-16 18:18:50 +00003256 // If the function takes variable number of arguments, make a frame index for
3257 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner4302e8f2006-05-16 18:18:50 +00003258 if (isVarArg) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003259 int Depth = ArgOffset;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003260
Dan Gohman31ae5862010-04-17 14:41:14 +00003261 FuncInfo->setVarArgsFrameIndex(
3262 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Cheng0664a672010-07-03 00:40:23 +00003263 Depth, true));
Dan Gohman31ae5862010-04-17 14:41:14 +00003264 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00003265
Chris Lattner4302e8f2006-05-16 18:18:50 +00003266 // If this function is vararg, store any remaining integer argument regs
3267 // to their spots on the stack so that they may be loaded by deferencing the
3268 // result of va_next.
Chris Lattner26e2fcd2006-05-16 18:58:15 +00003269 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattner2cca3852006-11-18 01:57:19 +00003270 unsigned VReg;
Wesley Peck527da1b2010-11-23 03:31:01 +00003271
Chris Lattner2cca3852006-11-18 01:57:19 +00003272 if (isPPC64)
Devang Patelf3292b22011-02-21 23:21:26 +00003273 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003274 else
Devang Patelf3292b22011-02-21 23:21:26 +00003275 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattner2cca3852006-11-18 01:57:19 +00003276
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003277 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner676c61d2010-09-21 18:41:36 +00003278 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
3279 MachinePointerInfo(), false, false, 0);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003280 MemOps.push_back(Store);
3281 // Increment the address by four for the next argument to store
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003282 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen679073b2009-02-04 02:34:38 +00003283 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner4302e8f2006-05-16 18:18:50 +00003284 }
Chris Lattner4302e8f2006-05-16 18:18:50 +00003285 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00003286
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003287 if (!MemOps.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003288 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOps);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00003289
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003290 return Chain;
Chris Lattner4302e8f2006-05-16 18:18:50 +00003291}
3292
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003293/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003294/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesen86dcae12009-11-24 01:09:07 +00003295static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003296 unsigned ParamSize) {
3297
Dale Johannesen86dcae12009-11-24 01:09:07 +00003298 if (!isTailCall) return 0;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003299
3300 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
3301 unsigned CallerMinReservedArea = FI->getMinReservedArea();
3302 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
3303 // Remember only if the new adjustement is bigger.
3304 if (SPDiff < FI->getTailCallSPDelta())
3305 FI->setTailCallSPDelta(SPDiff);
3306
3307 return SPDiff;
3308}
3309
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003310/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3311/// for tail call optimization. Targets which want to do tail call
3312/// optimization should implement this function.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003313bool
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003314PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003315 CallingConv::ID CalleeCC,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003316 bool isVarArg,
3317 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003318 SelectionDAG& DAG) const {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003319 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng25217ff2010-01-29 23:05:56 +00003320 return false;
3321
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003322 // Variable argument functions are not supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003323 if (isVarArg)
Dan Gohmaneffb8942008-09-12 16:56:44 +00003324 return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003325
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003326 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel68c5f472009-09-02 08:44:58 +00003327 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003328 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
3329 // Functions containing by val parameters are not supported.
3330 for (unsigned i = 0; i != Ins.size(); i++) {
3331 ISD::ArgFlagsTy Flags = Ins[i].Flags;
3332 if (Flags.isByVal()) return false;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003333 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003334
Alp Tokerf907b892013-12-05 05:44:44 +00003335 // Non-PIC/GOT tail calls are supported.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003336 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
3337 return true;
3338
3339 // At the moment we can only do local tail calls (in same module, hidden
3340 // or protected) if we are generating PIC.
3341 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
3342 return G->getGlobal()->hasHiddenVisibility()
3343 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003344 }
3345
3346 return false;
3347}
3348
Chris Lattnereb755fc2006-05-17 19:00:46 +00003349/// isCallCompatibleAddress - Return the immediate to use if the specified
3350/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003351static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnereb755fc2006-05-17 19:00:46 +00003352 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003353 if (!C) return nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00003354
Dan Gohmaneffb8942008-09-12 16:56:44 +00003355 int Addr = C->getZExtValue();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003356 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith228e6d42012-08-24 23:29:28 +00003357 SignExtend32<26>(Addr) != Addr)
Craig Topper062a2ba2014-04-25 05:30:21 +00003358 return nullptr; // Top 6 bits have to be sext of immediate.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003359
Dan Gohmaneffb8942008-09-12 16:56:44 +00003360 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greiff304a7a2008-08-28 21:40:38 +00003361 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnereb755fc2006-05-17 19:00:46 +00003362}
3363
Dan Gohmand78c4002008-05-13 00:00:25 +00003364namespace {
3365
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003366struct TailCallArgumentInfo {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003367 SDValue Arg;
3368 SDValue FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003369 int FrameIdx;
3370
3371 TailCallArgumentInfo() : FrameIdx(0) {}
3372};
3373
Dan Gohmand78c4002008-05-13 00:00:25 +00003374}
3375
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003376/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3377static void
3378StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00003379 SDValue Chain,
Craig Topperb94011f2013-07-14 04:42:23 +00003380 const SmallVectorImpl<TailCallArgumentInfo> &TailCallArgs,
3381 SmallVectorImpl<SDValue> &MemOpChains,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003382 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003383 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003384 SDValue Arg = TailCallArgs[i].Arg;
3385 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003386 int FI = TailCallArgs[i].FrameIdx;
3387 // Store relative to framepointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00003388 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattner7727d052010-09-21 06:44:06 +00003389 MachinePointerInfo::getFixedStack(FI),
3390 false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003391 }
3392}
3393
3394/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3395/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003396static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003397 MachineFunction &MF,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003398 SDValue Chain,
3399 SDValue OldRetAddr,
3400 SDValue OldFP,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003401 int SPDiff,
3402 bool isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003403 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003404 SDLoc dl) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003405 if (SPDiff) {
3406 // Calculate the new stack slot for the return address.
3407 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003408 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003409 isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003410 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Cheng0664a672010-07-03 00:40:23 +00003411 NewRetAddrLoc, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003412 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003413 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen021052a2009-02-04 20:06:27 +00003414 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003415 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene87a5abe2010-02-15 16:56:53 +00003416 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003417
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003418 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3419 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003420 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003421 int NewFPLoc =
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003422 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene1fbe0542009-11-12 20:49:22 +00003423 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Cheng0664a672010-07-03 00:40:23 +00003424 true);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003425 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3426 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattner7727d052010-09-21 06:44:06 +00003427 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene87a5abe2010-02-15 16:56:53 +00003428 false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003429 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003430 }
3431 return Chain;
3432}
3433
3434/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3435/// the position of the argument.
3436static void
3437CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003438 SDValue Arg, int SPDiff, unsigned ArgOffset,
Craig Topperb94011f2013-07-14 04:42:23 +00003439 SmallVectorImpl<TailCallArgumentInfo>& TailCallArguments) {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003440 int Offset = ArgOffset + SPDiff;
Duncan Sands13237ac2008-06-06 12:08:01 +00003441 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Cheng0664a672010-07-03 00:40:23 +00003442 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson9f944592009-08-11 20:47:22 +00003443 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003444 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003445 TailCallArgumentInfo Info;
3446 Info.Arg = Arg;
3447 Info.FrameIdxOp = FIN;
3448 Info.FrameIdx = FI;
3449 TailCallArguments.push_back(Info);
3450}
3451
3452/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3453/// stack slot. Returns the chain as result and the loaded frame pointers in
3454/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003455SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen021052a2009-02-04 20:06:27 +00003456 int SPDiff,
3457 SDValue Chain,
3458 SDValue &LROpOut,
3459 SDValue &FPOpOut,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003460 bool isDarwinABI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003461 SDLoc dl) const {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003462 if (SPDiff) {
3463 // Load the LR and FP stack slot for later adjusting.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003464 EVT VT = Subtarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003465 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003466 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003467 false, false, false, 0);
Gabor Greiff304a7a2008-08-28 21:40:38 +00003468 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peck527da1b2010-11-23 03:31:01 +00003469
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003470 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3471 // slot as the FP is never overwritten.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003472 if (isDarwinABI) {
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003473 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattner7727d052010-09-21 06:44:06 +00003474 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00003475 false, false, false, 0);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003476 Chain = SDValue(FPOpOut.getNode(), 1);
3477 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003478 }
3479 return Chain;
3480}
3481
Dale Johannesen85d41a12008-03-04 23:17:14 +00003482/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelcf0da6c2009-02-17 22:15:04 +00003483/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen85d41a12008-03-04 23:17:14 +00003484/// specified by the specific parameter attribute. The copy will be passed as
3485/// a byval function parameter.
3486/// Sometimes what we are copying is the end of a larger object, the part that
3487/// does not fit in registers.
Scott Michelcf0da6c2009-02-17 22:15:04 +00003488static SDValue
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003489CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sandsd97eea32008-03-21 09:14:45 +00003490 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003491 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003492 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen85263882009-02-04 01:17:06 +00003493 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003494 false, false, MachinePointerInfo(),
3495 MachinePointerInfo());
Dale Johannesen85d41a12008-03-04 23:17:14 +00003496}
Chris Lattner43df5b32007-02-25 05:34:32 +00003497
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003498/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3499/// tail calls.
3500static void
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003501LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3502 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003503 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003504 bool isVector, SmallVectorImpl<SDValue> &MemOpChains,
3505 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003506 SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003507 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003508 if (!isTailCall) {
3509 if (isVector) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003510 SDValue StackPtr;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003511 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00003512 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003513 else
Owen Anderson9f944592009-08-11 20:47:22 +00003514 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen021052a2009-02-04 20:06:27 +00003515 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003516 DAG.getConstant(ArgOffset, PtrVT));
3517 }
Chris Lattner676c61d2010-09-21 18:41:36 +00003518 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3519 MachinePointerInfo(), false, false, 0));
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00003520 // Calculate and remember argument location.
3521 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3522 TailCallArguments);
3523}
3524
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003525static
3526void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003527 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003528 SDValue LROp, SDValue FPOp, bool isDarwinABI,
Craig Topperb94011f2013-07-14 04:42:23 +00003529 SmallVectorImpl<TailCallArgumentInfo> &TailCallArguments) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003530 MachineFunction &MF = DAG.getMachineFunction();
3531
3532 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3533 // might overwrite each other in case of tail call optimization.
3534 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003535 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003536 InFlag = SDValue();
3537 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3538 MemOpChains2, dl);
3539 if (!MemOpChains2.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00003540 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains2);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003541
3542 // Store the return address to the appropriate stack slot.
3543 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3544 isPPC64, isDarwinABI, dl);
3545
3546 // Emit callseq_end just before tailcall node.
3547 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003548 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003549 InFlag = Chain.getValue(1);
3550}
3551
3552static
3553unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003554 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Craig Topperb94011f2013-07-14 04:42:23 +00003555 SmallVectorImpl<std::pair<unsigned, SDValue> > &RegsToPass,
3556 SmallVectorImpl<SDValue> &Ops, std::vector<EVT> &NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003557 const PPCSubtarget &Subtarget) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003558
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003559 bool isPPC64 = Subtarget.isPPC64();
3560 bool isSVR4ABI = Subtarget.isSVR4ABI();
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003561 bool isELFv2ABI = Subtarget.isELFv2ABI();
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003562
Owen Anderson53aa7a92009-08-10 22:56:29 +00003563 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00003564 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003565 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003566
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003567 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003568
Torok Edwin31e90d22010-08-04 20:47:44 +00003569 bool needIndirectCall = true;
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00003570 if (!isSVR4ABI || !isPPC64)
3571 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
3572 // If this is an absolute destination address, use the munged value.
3573 Callee = SDValue(Dest, 0);
3574 needIndirectCall = false;
3575 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003576
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003577 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Eric Christopher79cc1e32014-09-02 22:28:02 +00003578 unsigned OpFlags = 0;
3579 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3580 (Subtarget.getTargetTriple().isMacOSX() &&
3581 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
3582 (G->getGlobal()->isDeclaration() ||
3583 G->getGlobal()->isWeakForLinker())) ||
3584 (Subtarget.isTargetELF() && !isPPC64 &&
3585 !G->getGlobal()->hasLocalLinkage() &&
3586 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
3587 // PC-relative references to external symbols should go through $stub,
3588 // unless we're building with the leopard linker or later, which
3589 // automatically synthesizes these stubs.
3590 OpFlags = PPCII::MO_PLT_OR_STUB;
Eric Christopherb9fd9ed2014-08-07 22:02:54 +00003591 }
Eric Christopher79cc1e32014-09-02 22:28:02 +00003592
3593 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3594 // every direct call is) turn it into a TargetGlobalAddress /
3595 // TargetExternalSymbol node so that legalize doesn't hack it.
3596 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
3597 Callee.getValueType(), 0, OpFlags);
3598 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003599 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003600
Torok Edwin31e90d22010-08-04 20:47:44 +00003601 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003602 unsigned char OpFlags = 0;
Wesley Peck527da1b2010-11-23 03:31:01 +00003603
Hal Finkel3ee2af72014-07-18 23:29:49 +00003604 if ((DAG.getTarget().getRelocationModel() != Reloc::Static &&
3605 (Subtarget.getTargetTriple().isMacOSX() &&
3606 Subtarget.getTargetTriple().isMacOSXVersionLT(10, 5))) ||
3607 (Subtarget.isTargetELF() && !isPPC64 &&
3608 DAG.getTarget().getRelocationModel() == Reloc::PIC_) ) {
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003609 // PC-relative references to external symbols should go through $stub,
3610 // unless we're building with the leopard linker or later, which
3611 // automatically synthesizes these stubs.
Hal Finkel3ee2af72014-07-18 23:29:49 +00003612 OpFlags = PPCII::MO_PLT_OR_STUB;
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003613 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003614
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003615 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3616 OpFlags);
3617 needIndirectCall = false;
Torok Edwin31e90d22010-08-04 20:47:44 +00003618 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003619
Torok Edwin31e90d22010-08-04 20:47:44 +00003620 if (needIndirectCall) {
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003621 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3622 // to do the call, we can't use PPCISD::CALL.
3623 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller79fef932009-12-18 13:00:15 +00003624
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003625 if (isSVR4ABI && isPPC64 && !isELFv2ABI) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003626 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3627 // entry point, but to the function descriptor (the function entry point
3628 // address is part of the function descriptor though).
3629 // The function descriptor is a three doubleword structure with the
3630 // following fields: function entry point, TOC base address and
3631 // environment pointer.
3632 // Thus for a call through a function pointer, the following actions need
3633 // to be performed:
3634 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt57d6de52012-10-23 15:51:16 +00003635 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller79fef932009-12-18 13:00:15 +00003636 // 2. Load the address of the function entry point from the function
3637 // descriptor.
3638 // 3. Load the TOC of the callee from the function descriptor into r2.
3639 // 4. Load the environment pointer from the function descriptor into
3640 // r11.
3641 // 5. Branch to the function entry point address.
3642 // 6. On return of the callee, the TOC of the caller needs to be
3643 // restored (this is done in FinishCall()).
3644 //
3645 // All those operations are flagged together to ensure that no other
3646 // operations can be scheduled in between. E.g. without flagging the
3647 // operations together, a TOC access in the caller could be scheduled
3648 // between the load of the callee TOC and the branch to the callee, which
3649 // results in the TOC access going through the TOC of the callee instead
3650 // of going through the TOC of the caller, which leads to incorrect code.
3651
3652 // Load the address of the function entry point from the function
3653 // descriptor.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003654 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Craig Topper48d114b2014-04-26 18:35:24 +00003655 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003656 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller79fef932009-12-18 13:00:15 +00003657 Chain = LoadFuncPtr.getValue(1);
3658 InFlag = LoadFuncPtr.getValue(2);
3659
3660 // Load environment pointer into r11.
3661 // Offset of the environment pointer within the function descriptor.
3662 SDValue PtrOff = DAG.getIntPtrConstant(16);
3663
3664 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3665 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3666 InFlag);
3667 Chain = LoadEnvPtr.getValue(1);
3668 InFlag = LoadEnvPtr.getValue(2);
3669
3670 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3671 InFlag);
3672 Chain = EnvVal.getValue(0);
3673 InFlag = EnvVal.getValue(1);
3674
3675 // Load TOC of the callee into r2. We are using a target-specific load
3676 // with r2 hard coded, because the result of a target-independent load
3677 // would never go directly into r2, since r2 is a reserved register (which
3678 // prevents the register allocator from allocating it), resulting in an
3679 // additional register being allocated and an unnecessary move instruction
3680 // being generated.
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003681 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003682 SDValue TOCOff = DAG.getIntPtrConstant(8);
3683 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, TOCOff);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003684 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003685 AddTOC, InFlag);
Tilmann Scheller79fef932009-12-18 13:00:15 +00003686 Chain = LoadTOCPtr.getValue(0);
3687 InFlag = LoadTOCPtr.getValue(1);
3688
3689 MTCTROps[0] = Chain;
3690 MTCTROps[1] = LoadFuncPtr;
3691 MTCTROps[2] = InFlag;
3692 }
3693
Craig Topper48d114b2014-04-26 18:35:24 +00003694 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003695 makeArrayRef(MTCTROps, InFlag.getNode() ? 3 : 2));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003696 InFlag = Chain.getValue(1);
3697
3698 NodeTys.clear();
Owen Anderson9f944592009-08-11 20:47:22 +00003699 NodeTys.push_back(MVT::Other);
Chris Lattner3e5fbd72010-12-21 02:38:05 +00003700 NodeTys.push_back(MVT::Glue);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003701 Ops.push_back(Chain);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003702 CallOpc = PPCISD::BCTRL;
Craig Topper062a2ba2014-04-25 05:30:21 +00003703 Callee.setNode(nullptr);
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003704 // Add use of X11 (holding environment pointer)
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003705 if (isSVR4ABI && isPPC64 && !isELFv2ABI)
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003706 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003707 // Add CTR register as callee so a bctr can be emitted later.
3708 if (isTailCall)
Roman Divackya4a59ae2011-06-03 15:47:49 +00003709 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003710 }
3711
3712 // If this is a direct call, pass the chain and the callee.
3713 if (Callee.getNode()) {
3714 Ops.push_back(Chain);
3715 Ops.push_back(Callee);
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003716
3717 // If this is a call to __tls_get_addr, find the symbol whose address
3718 // is to be taken and add it to the list. This will be used to
3719 // generate __tls_get_addr(<sym>@tlsgd) or __tls_get_addr(<sym>@tlsld).
3720 // We find the symbol by walking the chain to the CopyFromReg, walking
3721 // back from the CopyFromReg to the ADDI_TLSGD_L or ADDI_TLSLD_L, and
3722 // pulling the symbol from that node.
3723 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
3724 if (!strcmp(S->getSymbol(), "__tls_get_addr")) {
3725 assert(!needIndirectCall && "Indirect call to __tls_get_addr???");
3726 SDNode *AddI = Chain.getNode()->getOperand(2).getNode();
3727 SDValue TGTAddr = AddI->getOperand(1);
3728 assert(TGTAddr.getNode()->getOpcode() == ISD::TargetGlobalTLSAddress &&
3729 "Didn't find target global TLS address where we expected one");
3730 Ops.push_back(TGTAddr);
3731 CallOpc = PPCISD::CALL_TLS;
3732 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003733 }
3734 // If this is a tail call add stack pointer delta.
3735 if (isTailCall)
Owen Anderson9f944592009-08-11 20:47:22 +00003736 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003737
3738 // Add argument registers to the end of the list so that they are known live
3739 // into the call.
3740 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3741 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3742 RegsToPass[i].second.getValueType()));
3743
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00003744 // Direct calls in the ELFv2 ABI need the TOC register live into the call.
3745 if (Callee.getNode() && isELFv2ABI)
3746 Ops.push_back(DAG.getRegister(PPC::X2, PtrVT));
3747
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003748 return CallOpc;
3749}
3750
Roman Divacky76293062012-09-18 16:47:58 +00003751static
3752bool isLocalCall(const SDValue &Callee)
3753{
3754 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky09adf3d2012-09-18 18:27:49 +00003755 return !G->getGlobal()->isDeclaration() &&
3756 !G->getGlobal()->isWeakForLinker();
Roman Divacky76293062012-09-18 16:47:58 +00003757 return false;
3758}
3759
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003760SDValue
3761PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003762 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003763 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003764 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003765 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003766
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003767 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003768 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
3769 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003770 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003771
3772 // Copy all of the result registers out of their specified physreg.
3773 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3774 CCValAssign &VA = RVLocs[i];
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003775 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00003776
3777 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3778 VA.getLocReg(), VA.getLocVT(), InFlag);
3779 Chain = Val.getValue(1);
3780 InFlag = Val.getValue(2);
3781
3782 switch (VA.getLocInfo()) {
3783 default: llvm_unreachable("Unknown loc info!");
3784 case CCValAssign::Full: break;
3785 case CCValAssign::AExt:
3786 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3787 break;
3788 case CCValAssign::ZExt:
3789 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3790 DAG.getValueType(VA.getValVT()));
3791 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3792 break;
3793 case CCValAssign::SExt:
3794 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3795 DAG.getValueType(VA.getValVT()));
3796 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3797 break;
3798 }
3799
3800 InVals.push_back(Val);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003801 }
3802
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003803 return Chain;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003804}
3805
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003806SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003807PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel68c5f472009-09-02 08:44:58 +00003808 bool isTailCall, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003809 SelectionDAG &DAG,
3810 SmallVector<std::pair<unsigned, SDValue>, 8>
3811 &RegsToPass,
3812 SDValue InFlag, SDValue Chain,
3813 SDValue &Callee,
3814 int SPDiff, unsigned NumBytes,
3815 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003816 SmallVectorImpl<SDValue> &InVals) const {
Ulrich Weigand8658f172014-07-20 23:43:15 +00003817
3818 bool isELFv2ABI = Subtarget.isELFv2ABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003819 std::vector<EVT> NodeTys;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003820 SmallVector<SDValue, 8> Ops;
3821 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3822 isTailCall, RegsToPass, Ops, NodeTys,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003823 Subtarget);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003824
Hal Finkel5ab37802012-08-28 02:10:27 +00003825 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003826 if (isVarArg && Subtarget.isSVR4ABI() && !Subtarget.isPPC64())
Hal Finkel5ab37802012-08-28 02:10:27 +00003827 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3828
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003829 // When performing tail call optimization the callee pops its arguments off
3830 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky8da87162013-02-21 20:05:00 +00003831 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003832 int BytesCalleePops =
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003833 (CallConv == CallingConv::Fast &&
3834 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003835
Roman Divackyef21be22012-03-06 16:41:49 +00003836 // Add a register mask operand representing the call-preserved registers.
Eric Christopherd9134482014-08-04 21:25:23 +00003837 const TargetRegisterInfo *TRI =
3838 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Roman Divackyef21be22012-03-06 16:41:49 +00003839 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3840 assert(Mask && "Missing call preserved mask for calling convention");
3841 Ops.push_back(DAG.getRegisterMask(Mask));
3842
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003843 if (InFlag.getNode())
3844 Ops.push_back(InFlag);
3845
3846 // Emit tail call.
3847 if (isTailCall) {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003848 assert(((Callee.getOpcode() == ISD::Register &&
3849 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3850 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3851 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3852 isa<ConstantSDNode>(Callee)) &&
3853 "Expecting an global address, external symbol, absolute value or register");
3854
Craig Topper48d114b2014-04-26 18:35:24 +00003855 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, Ops);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003856 }
3857
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003858 // Add a NOP immediately after the branch instruction when using the 64-bit
3859 // SVR4 ABI. At link time, if caller and callee are in a different module and
3860 // thus have a different TOC, the call will be replaced with a call to a stub
3861 // function which saves the current TOC, loads the TOC of the callee and
3862 // branches to the callee. The NOP will be replaced with a load instruction
3863 // which restores the TOC of the caller from the TOC save slot of the current
3864 // stack frame. If caller and callee belong to the same module (and have the
3865 // same TOC), the NOP will remain unchanged.
Hal Finkel51861b42012-03-31 14:45:15 +00003866
3867 bool needsTOCRestore = false;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003868 if (!isTailCall && Subtarget.isSVR4ABI()&& Subtarget.isPPC64()) {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003869 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller79fef932009-12-18 13:00:15 +00003870 // This is a call through a function pointer.
3871 // Restore the caller TOC from the save area into R2.
3872 // See PrepareCall() for more information about calls through function
3873 // pointers in the 64-bit SVR4 ABI.
3874 // We are using a target-specific load with r2 hard coded, because the
3875 // result of a target-independent load would never go directly into r2,
3876 // since r2 is a reserved register (which prevents the register allocator
3877 // from allocating it), resulting in an additional register being
3878 // allocated and an unnecessary move instruction being generated.
Hal Finkel51861b42012-03-31 14:45:15 +00003879 needsTOCRestore = true;
Bill Schmidtcea15962013-09-26 17:09:28 +00003880 } else if ((CallOpc == PPCISD::CALL) &&
3881 (!isLocalCall(Callee) ||
3882 DAG.getTarget().getRelocationModel() == Reloc::PIC_)) {
Roman Divacky76293062012-09-18 16:47:58 +00003883 // Otherwise insert NOP for non-local calls.
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00003884 CallOpc = PPCISD::CALL_NOP;
Bill Schmidt3d9674c2014-11-11 20:44:09 +00003885 } else if (CallOpc == PPCISD::CALL_TLS)
3886 // For 64-bit SVR4, TLS calls are always non-local.
3887 CallOpc = PPCISD::CALL_NOP_TLS;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003888 }
3889
Craig Topper48d114b2014-04-26 18:35:24 +00003890 Chain = DAG.getNode(CallOpc, dl, NodeTys, Ops);
Hal Finkel51861b42012-03-31 14:45:15 +00003891 InFlag = Chain.getValue(1);
3892
3893 if (needsTOCRestore) {
3894 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003895 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3896 SDValue StackPtr = DAG.getRegister(PPC::X1, PtrVT);
Ulrich Weigand8658f172014-07-20 23:43:15 +00003897 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00003898 SDValue TOCOff = DAG.getIntPtrConstant(TOCSaveOffset);
3899 SDValue AddTOC = DAG.getNode(ISD::ADD, dl, MVT::i64, StackPtr, TOCOff);
3900 Chain = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain, AddTOC, InFlag);
Hal Finkel51861b42012-03-31 14:45:15 +00003901 InFlag = Chain.getValue(1);
3902 }
3903
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003904 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3905 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trickad6d08a2013-05-29 22:03:55 +00003906 InFlag, dl);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003907 if (!Ins.empty())
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003908 InFlag = Chain.getValue(1);
3909
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003910 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3911 Ins, dl, DAG, InVals);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00003912}
3913
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003914SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00003915PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00003916 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00003917 SelectionDAG &DAG = CLI.DAG;
Craig Topperb94011f2013-07-14 04:42:23 +00003918 SDLoc &dl = CLI.DL;
3919 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
3920 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
3921 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskiaa583972012-05-25 16:35:28 +00003922 SDValue Chain = CLI.Chain;
3923 SDValue Callee = CLI.Callee;
3924 bool &isTailCall = CLI.IsTailCall;
3925 CallingConv::ID CallConv = CLI.CallConv;
3926 bool isVarArg = CLI.IsVarArg;
3927
Evan Cheng67a69dd2010-01-27 00:07:07 +00003928 if (isTailCall)
3929 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3930 Ins, DAG);
3931
Reid Kleckner5772b772014-04-24 20:14:34 +00003932 if (!isTailCall && CLI.CS && CLI.CS->isMustTailCall())
3933 report_fatal_error("failed to perform tail call elimination on a call "
3934 "site marked musttail");
3935
Eric Christopherb1aaebe2014-06-12 22:38:18 +00003936 if (Subtarget.isSVR4ABI()) {
3937 if (Subtarget.isPPC64())
Bill Schmidt57d6de52012-10-23 15:51:16 +00003938 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3939 isTailCall, Outs, OutVals, Ins,
3940 dl, DAG, InVals);
3941 else
3942 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3943 isTailCall, Outs, OutVals, Ins,
3944 dl, DAG, InVals);
3945 }
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00003946
Bill Schmidt57d6de52012-10-23 15:51:16 +00003947 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3948 isTailCall, Outs, OutVals, Ins,
3949 dl, DAG, InVals);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003950}
3951
3952SDValue
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003953PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3954 CallingConv::ID CallConv, bool isVarArg,
3955 bool isTailCall,
3956 const SmallVectorImpl<ISD::OutputArg> &Outs,
3957 const SmallVectorImpl<SDValue> &OutVals,
3958 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003959 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt019cc6f2012-09-19 15:42:13 +00003960 SmallVectorImpl<SDValue> &InVals) const {
3961 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Schellerd1aaa322009-08-15 11:54:46 +00003962 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003963
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003964 assert((CallConv == CallingConv::C ||
3965 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003966
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003967 unsigned PtrByteSize = 4;
3968
3969 MachineFunction &MF = DAG.getMachineFunction();
3970
3971 // Mark this function as potentially containing a function that contains a
3972 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3973 // and restoring the callers stack pointer in this functions epilog. This is
3974 // done because by tail calling the called function might overwrite the value
3975 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00003976 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3977 CallConv == CallingConv::Fast)
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003978 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peck527da1b2010-11-23 03:31:01 +00003979
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003980 // Count how many bytes are to be pushed on the stack, including the linkage
3981 // area, parameter list area and the part of the local variable space which
3982 // contains copies of aggregates which are passed by value.
3983
3984 // Assign locations to all of the outgoing arguments.
3985 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00003986 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), ArgLocs,
3987 *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003988
3989 // Reserve space for the linkage area on the stack.
Ulrich Weigand8658f172014-07-20 23:43:15 +00003990 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false, false),
3991 PtrByteSize);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003992
3993 if (isVarArg) {
3994 // Handle fixed and variable vector arguments differently.
3995 // Fixed vector arguments go into registers as long as registers are
3996 // available. Variable vector arguments always go into memory.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003997 unsigned NumArgs = Outs.size();
Wesley Peck527da1b2010-11-23 03:31:01 +00003998
Tilmann Schellerb93960d2009-07-03 06:45:56 +00003999 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sandsf5dda012010-11-03 11:35:31 +00004000 MVT ArgVT = Outs[i].VT;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004001 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004002 bool Result;
Wesley Peck527da1b2010-11-23 03:31:01 +00004003
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004004 if (Outs[i].IsFixed) {
Bill Schmidtef17c142013-02-06 17:33:58 +00004005 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
4006 CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004007 } else {
Bill Schmidtef17c142013-02-06 17:33:58 +00004008 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
4009 ArgFlags, CCInfo);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004010 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004011
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004012 if (Result) {
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004013#ifndef NDEBUG
Chris Lattner13626022009-08-23 06:03:38 +00004014 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sandsf5dda012010-11-03 11:35:31 +00004015 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwinfb8d6d52009-07-08 20:53:28 +00004016#endif
Craig Toppere73658d2014-04-28 04:05:08 +00004017 llvm_unreachable(nullptr);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004018 }
4019 }
4020 } else {
4021 // All arguments are treated the same.
Bill Schmidtef17c142013-02-06 17:33:58 +00004022 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004023 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004024
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004025 // Assign locations to all of the outgoing aggregate by value arguments.
4026 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher0713a9d2011-06-08 23:55:35 +00004027 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Eric Christopherb5217502014-08-06 18:45:26 +00004028 ByValArgLocs, *DAG.getContext());
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004029
4030 // Reserve stack space for the allocations in CCInfo.
4031 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
4032
Bill Schmidtef17c142013-02-06 17:33:58 +00004033 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004034
4035 // Size of the linkage area, parameter list area and the part of the local
4036 // space variable where copies of aggregates which are passed by value are
4037 // stored.
4038 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004039
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004040 // Calculate by how many bytes the stack has to be adjusted in case of tail
4041 // call optimization.
4042 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4043
4044 // Adjust the stack pointer for the new arguments...
4045 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004046 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4047 dl);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004048 SDValue CallSeqStart = Chain;
4049
4050 // Load the return address and frame pointer so it can be moved somewhere else
4051 // later.
4052 SDValue LROp, FPOp;
4053 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
4054 dl);
4055
4056 // Set up a copy of the stack pointer for use loading and storing any
4057 // arguments that may not fit in the registers available for argument
4058 // passing.
Owen Anderson9f944592009-08-11 20:47:22 +00004059 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00004060
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004061 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4062 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4063 SmallVector<SDValue, 8> MemOpChains;
4064
Roman Divacky71038e72011-08-30 17:04:16 +00004065 bool seenFloatArg = false;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004066 // Walk the register/memloc assignments, inserting copies/loads.
4067 for (unsigned i = 0, j = 0, e = ArgLocs.size();
4068 i != e;
4069 ++i) {
4070 CCValAssign &VA = ArgLocs[i];
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004071 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004072 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peck527da1b2010-11-23 03:31:01 +00004073
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004074 if (Flags.isByVal()) {
4075 // Argument is an aggregate which is passed by value, thus we need to
4076 // create a copy of it in the local variable space of the current stack
4077 // frame (which is the stack frame of the caller) and pass the address of
4078 // this copy to the callee.
4079 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
4080 CCValAssign &ByValVA = ByValArgLocs[j++];
4081 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peck527da1b2010-11-23 03:31:01 +00004082
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004083 // Memory reserved in the local variable space of the callers stack frame.
4084 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peck527da1b2010-11-23 03:31:01 +00004085
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004086 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4087 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peck527da1b2010-11-23 03:31:01 +00004088
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004089 // Create a copy of the argument in the local area of the current
4090 // stack frame.
4091 SDValue MemcpyCall =
4092 CreateCopyOfByValArgument(Arg, PtrOff,
4093 CallSeqStart.getNode()->getOperand(0),
4094 Flags, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00004095
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004096 // This must go outside the CALLSEQ_START..END.
4097 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004098 CallSeqStart.getNode()->getOperand(1),
4099 SDLoc(MemcpyCall));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004100 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4101 NewCallSeqStart.getNode());
4102 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peck527da1b2010-11-23 03:31:01 +00004103
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004104 // Pass the address of the aggregate copy on the stack either in a
4105 // physical register or in the parameter list area of the current stack
4106 // frame to the callee.
4107 Arg = PtrOff;
4108 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004109
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004110 if (VA.isRegLoc()) {
Hal Finkel2a9d3182014-03-06 00:23:33 +00004111 if (Arg.getValueType() == MVT::i1)
4112 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Arg);
4113
Roman Divacky71038e72011-08-30 17:04:16 +00004114 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004115 // Put argument in a physical register.
4116 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
4117 } else {
4118 // Put argument in the parameter list area of the current stack frame.
4119 assert(VA.isMemLoc());
4120 unsigned LocMemOffset = VA.getLocMemOffset();
4121
4122 if (!isTailCall) {
4123 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
4124 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
4125
4126 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner676c61d2010-09-21 18:41:36 +00004127 MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00004128 false, false, 0));
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004129 } else {
4130 // Calculate and remember argument location.
4131 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
4132 TailCallArguments);
4133 }
4134 }
4135 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004136
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004137 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004138 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Wesley Peck527da1b2010-11-23 03:31:01 +00004139
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004140 // Build a sequence of copy-to-reg nodes chained together with token chain
4141 // and flag operands which copy the outgoing args into the appropriate regs.
4142 SDValue InFlag;
4143 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4144 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4145 RegsToPass[i].second, InFlag);
4146 InFlag = Chain.getValue(1);
4147 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004148
Hal Finkel5ab37802012-08-28 02:10:27 +00004149 // Set CR bit 6 to true if this is a vararg call with floating args passed in
4150 // registers.
4151 if (isVarArg) {
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004152 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
4153 SDValue Ops[] = { Chain, InFlag };
4154
Hal Finkel5ab37802012-08-28 02:10:27 +00004155 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00004156 dl, VTs, makeArrayRef(Ops, InFlag.getNode() ? 2 : 1));
NAKAMURA Takumiac490292012-08-30 15:52:29 +00004157
Hal Finkel5ab37802012-08-28 02:10:27 +00004158 InFlag = Chain.getValue(1);
4159 }
4160
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00004161 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004162 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
4163 false, TailCallArguments);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004164
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004165 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4166 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4167 Ins, InVals);
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004168}
4169
Bill Schmidt57d6de52012-10-23 15:51:16 +00004170// Copy an argument into memory, being careful to do this outside the
4171// call sequence for the call to which the argument belongs.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004172SDValue
Bill Schmidt57d6de52012-10-23 15:51:16 +00004173PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
4174 SDValue CallSeqStart,
4175 ISD::ArgFlagsTy Flags,
4176 SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004177 SDLoc dl) const {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004178 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
4179 CallSeqStart.getNode()->getOperand(0),
4180 Flags, DAG, dl);
4181 // The MEMCPY must go outside the CALLSEQ_START..END.
4182 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trickad6d08a2013-05-29 22:03:55 +00004183 CallSeqStart.getNode()->getOperand(1),
4184 SDLoc(MemcpyCall));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004185 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
4186 NewCallSeqStart.getNode());
4187 return NewCallSeqStart;
4188}
4189
4190SDValue
4191PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel68c5f472009-09-02 08:44:58 +00004192 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004193 bool isTailCall,
4194 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004195 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004196 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004197 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00004198 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004199
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004200 bool isELFv2ABI = Subtarget.isELFv2ABI();
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004201 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004202 unsigned NumOps = Outs.size();
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004203
Bill Schmidt57d6de52012-10-23 15:51:16 +00004204 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
4205 unsigned PtrByteSize = 8;
4206
4207 MachineFunction &MF = DAG.getMachineFunction();
4208
4209 // Mark this function as potentially containing a function that contains a
4210 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4211 // and restoring the callers stack pointer in this functions epilog. This is
4212 // done because by tail calling the called function might overwrite the value
4213 // in this function's (MF) stack pointer stack slot 0(SP).
4214 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4215 CallConv == CallingConv::Fast)
4216 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4217
Bill Schmidt57d6de52012-10-23 15:51:16 +00004218 // Count how many bytes are to be pushed on the stack, including the linkage
Ulrich Weigand8658f172014-07-20 23:43:15 +00004219 // area, and parameter passing area. On ELFv1, the linkage area is 48 bytes
4220 // reserved space for [SP][CR][LR][2 x unused][TOC]; on ELFv2, the linkage
4221 // area is 32 bytes reserved space for [SP][CR][LR][TOC].
4222 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(true, false,
4223 isELFv2ABI);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004224 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004225
4226 // Add up all the space actually used.
4227 for (unsigned i = 0; i != NumOps; ++i) {
4228 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4229 EVT ArgVT = Outs[i].VT;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004230 EVT OrigVT = Outs[i].ArgVT;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004231
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004232 /* Respect alignment of argument on the stack. */
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004233 unsigned Align =
4234 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004235 NumBytes = ((NumBytes + Align - 1) / Align) * Align;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004236
4237 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004238 if (Flags.isInConsecutiveRegsLast())
4239 NumBytes = ((NumBytes + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004240 }
4241
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004242 unsigned NumBytesActuallyUsed = NumBytes;
4243
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004244 // The prolog code of the callee may store up to 8 GPR argument registers to
4245 // the stack, allowing va_start to index over them in memory if its varargs.
4246 // Because we cannot tell if this is needed on the caller side, we have to
4247 // conservatively assume that it is needed. As such, make sure we have at
4248 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004249 // FIXME: On ELFv2, it may be unnecessary to allocate the parameter area.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004250 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004251
4252 // Tail call needs the stack to be aligned.
4253 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4254 CallConv == CallingConv::Fast)
4255 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004256
4257 // Calculate by how many bytes the stack has to be adjusted in case of tail
4258 // call optimization.
4259 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
4260
4261 // To protect arguments on the stack from being clobbered in a tail call,
4262 // force all the loads to happen before doing any other lowering.
4263 if (isTailCall)
4264 Chain = DAG.getStackArgumentTokenFactor(Chain);
4265
4266 // Adjust the stack pointer for the new arguments...
4267 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004268 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4269 dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004270 SDValue CallSeqStart = Chain;
4271
4272 // Load the return address and frame pointer so it can be move somewhere else
4273 // later.
4274 SDValue LROp, FPOp;
4275 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4276 dl);
4277
4278 // Set up a copy of the stack pointer for use loading and storing any
4279 // arguments that may not fit in the registers available for argument
4280 // passing.
4281 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
4282
4283 // Figure out which arguments are going to go in registers, and which in
4284 // memory. Also, if this is a vararg function, floating point operations
4285 // must be stored to our stack, and loaded into integer regs as well, if
4286 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004287 unsigned ArgOffset = LinkageSize;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004288 unsigned GPR_idx, FPR_idx = 0, VR_idx = 0;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004289
Craig Topper840beec2014-04-04 05:16:06 +00004290 static const MCPhysReg GPR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004291 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4292 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4293 };
Craig Topper840beec2014-04-04 05:16:06 +00004294 static const MCPhysReg *FPR = GetFPR();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004295
Craig Topper840beec2014-04-04 05:16:06 +00004296 static const MCPhysReg VR[] = {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004297 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4298 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4299 };
Craig Topper840beec2014-04-04 05:16:06 +00004300 static const MCPhysReg VSRH[] = {
Hal Finkel7811c612014-03-28 19:58:11 +00004301 PPC::VSH2, PPC::VSH3, PPC::VSH4, PPC::VSH5, PPC::VSH6, PPC::VSH7, PPC::VSH8,
4302 PPC::VSH9, PPC::VSH10, PPC::VSH11, PPC::VSH12, PPC::VSH13
4303 };
4304
Bill Schmidt57d6de52012-10-23 15:51:16 +00004305 const unsigned NumGPRs = array_lengthof(GPR);
4306 const unsigned NumFPRs = 13;
4307 const unsigned NumVRs = array_lengthof(VR);
4308
4309 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
4310 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4311
4312 SmallVector<SDValue, 8> MemOpChains;
4313 for (unsigned i = 0; i != NumOps; ++i) {
4314 SDValue Arg = OutVals[i];
4315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004316 EVT ArgVT = Outs[i].VT;
4317 EVT OrigVT = Outs[i].ArgVT;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004318
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004319 /* Respect alignment of argument on the stack. */
4320 unsigned Align =
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004321 CalculateStackSlotAlignment(ArgVT, OrigVT, Flags, PtrByteSize);
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004322 ArgOffset = ((ArgOffset + Align - 1) / Align) * Align;
4323
4324 /* Compute GPR index associated with argument offset. */
4325 GPR_idx = (ArgOffset - LinkageSize) / PtrByteSize;
4326 GPR_idx = std::min(GPR_idx, NumGPRs);
4327
Bill Schmidt57d6de52012-10-23 15:51:16 +00004328 // PtrOff will be used to store the current argument to the stack if a
4329 // register cannot be found for it.
4330 SDValue PtrOff;
4331
4332 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
4333
4334 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4335
4336 // Promote integers to 64-bit values.
Hal Finkel940ab932014-02-28 00:27:01 +00004337 if (Arg.getValueType() == MVT::i32 || Arg.getValueType() == MVT::i1) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004338 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4339 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4340 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
4341 }
4342
4343 // FIXME memcpy is used way more than necessary. Correctness first.
4344 // Note: "by value" is code for passing a structure by value, not
4345 // basic types.
4346 if (Flags.isByVal()) {
4347 // Note: Size includes alignment padding, so
4348 // struct x { short a; char b; }
4349 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
4350 // These are the proper values we need for right-justifying the
4351 // aggregate in a parameter register.
4352 unsigned Size = Flags.getByValSize();
Bill Schmidt9953cf22012-10-31 01:15:05 +00004353
4354 // An empty aggregate parameter takes up no storage and no
4355 // registers.
4356 if (Size == 0)
4357 continue;
4358
Bill Schmidt57d6de52012-10-23 15:51:16 +00004359 // All aggregates smaller than 8 bytes must be passed right-justified.
4360 if (Size==1 || Size==2 || Size==4) {
4361 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
4362 if (GPR_idx != NumGPRs) {
4363 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
4364 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004365 false, false, false, 0);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004366 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004367 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004368
4369 ArgOffset += PtrByteSize;
4370 continue;
4371 }
4372 }
4373
4374 if (GPR_idx == NumGPRs && Size < 8) {
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004375 SDValue AddPtr = PtrOff;
4376 if (!isLittleEndian) {
4377 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4378 PtrOff.getValueType());
4379 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4380 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004381 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4382 CallSeqStart,
4383 Flags, DAG, dl);
4384 ArgOffset += PtrByteSize;
4385 continue;
4386 }
4387 // Copy entire object into memory. There are cases where gcc-generated
4388 // code assumes it is there, even if it could be put entirely into
4389 // registers. (This is not what the doc says.)
4390
4391 // FIXME: The above statement is likely due to a misunderstanding of the
4392 // documents. All arguments must be copied into the parameter area BY
4393 // THE CALLEE in the event that the callee takes the address of any
4394 // formal argument. That has not yet been implemented. However, it is
4395 // reasonable to use the stack area as a staging area for the register
4396 // load.
4397
4398 // Skip this for small aggregates, as we will use the same slot for a
4399 // right-justified copy, below.
4400 if (Size >= 8)
4401 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4402 CallSeqStart,
4403 Flags, DAG, dl);
4404
4405 // When a register is available, pass a small aggregate right-justified.
4406 if (Size < 8 && GPR_idx != NumGPRs) {
4407 // The easiest way to get this right-justified in a register
4408 // is to copy the structure into the rightmost portion of a
4409 // local variable slot, then load the whole slot into the
4410 // register.
4411 // FIXME: The memcpy seems to produce pretty awful code for
4412 // small aggregates, particularly for packed ones.
Matt Arsenault758659232013-05-18 00:21:46 +00004413 // FIXME: It would be preferable to use the slot in the
Bill Schmidt57d6de52012-10-23 15:51:16 +00004414 // parameter save area instead of a new local variable.
Ulrich Weigand59c6ab22014-06-20 16:34:05 +00004415 SDValue AddPtr = PtrOff;
4416 if (!isLittleEndian) {
4417 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
4418 AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
4419 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004420 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4421 CallSeqStart,
4422 Flags, DAG, dl);
4423
4424 // Load the slot into the register.
4425 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
4426 MachinePointerInfo(),
4427 false, false, false, 0);
4428 MemOpChains.push_back(Load.getValue(1));
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004429 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004430
4431 // Done with this argument.
4432 ArgOffset += PtrByteSize;
4433 continue;
4434 }
4435
4436 // For aggregates larger than PtrByteSize, copy the pieces of the
4437 // object that fit into registers from the parameter save area.
4438 for (unsigned j=0; j<Size; j+=PtrByteSize) {
4439 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
4440 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
4441 if (GPR_idx != NumGPRs) {
4442 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4443 MachinePointerInfo(),
4444 false, false, false, 0);
4445 MemOpChains.push_back(Load.getValue(1));
4446 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4447 ArgOffset += PtrByteSize;
4448 } else {
4449 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
4450 break;
4451 }
4452 }
4453 continue;
4454 }
4455
Craig Topper56710102013-08-15 02:33:50 +00004456 switch (Arg.getSimpleValueType().SimpleTy) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004457 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel940ab932014-02-28 00:27:01 +00004458 case MVT::i1:
Bill Schmidt57d6de52012-10-23 15:51:16 +00004459 case MVT::i32:
4460 case MVT::i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004461 // These can be scalar arguments or elements of an integer array type
4462 // passed directly. Clang may use those instead of "byval" aggregate
4463 // types to avoid forcing arguments to memory unnecessarily.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004464 if (GPR_idx != NumGPRs) {
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004465 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004466 } else {
4467 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4468 true, isTailCall, false, MemOpChains,
4469 TailCallArguments, dl);
4470 }
4471 ArgOffset += PtrByteSize;
4472 break;
4473 case MVT::f32:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004474 case MVT::f64: {
4475 // These can be scalar arguments or elements of a float array type
4476 // passed directly. The latter are used to implement ELFv2 homogenous
4477 // float aggregates.
4478
4479 // Named arguments go into FPRs first, and once they overflow, the
4480 // remaining arguments go into GPRs and then the parameter save area.
4481 // Unnamed arguments for vararg functions always go to GPRs and
4482 // then the parameter save area. For now, put all arguments to vararg
4483 // routines always in both locations (FPR *and* GPR or stack slot).
4484 bool NeedGPROrStack = isVarArg || FPR_idx == NumFPRs;
4485
4486 // First load the argument into the next available FPR.
4487 if (FPR_idx != NumFPRs)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004488 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4489
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004490 // Next, load the argument into GPR or stack slot if needed.
4491 if (!NeedGPROrStack)
4492 ;
4493 else if (GPR_idx != NumGPRs) {
4494 // In the non-vararg case, this can only ever happen in the
4495 // presence of f32 array types, since otherwise we never run
4496 // out of FPRs before running out of GPRs.
4497 SDValue ArgVal;
Bill Schmidtbd4ac262012-10-29 21:18:16 +00004498
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004499 // Double values are always passed in a single GPR.
4500 if (Arg.getValueType() != MVT::f32) {
4501 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004502
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004503 // Non-array float values are extended and passed in a GPR.
4504 } else if (!Flags.isInConsecutiveRegs()) {
4505 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4506 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4507
4508 // If we have an array of floats, we collect every odd element
4509 // together with its predecessor into one GPR.
4510 } else if (ArgOffset % PtrByteSize != 0) {
4511 SDValue Lo, Hi;
4512 Lo = DAG.getNode(ISD::BITCAST, dl, MVT::i32, OutVals[i - 1]);
4513 Hi = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4514 if (!isLittleEndian)
4515 std::swap(Lo, Hi);
4516 ArgVal = DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
4517
4518 // The final element, if even, goes into the first half of a GPR.
4519 } else if (Flags.isInConsecutiveRegsLast()) {
4520 ArgVal = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Arg);
4521 ArgVal = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i64, ArgVal);
4522 if (!isLittleEndian)
4523 ArgVal = DAG.getNode(ISD::SHL, dl, MVT::i64, ArgVal,
4524 DAG.getConstant(32, MVT::i32));
4525
4526 // Non-final even elements are skipped; they will be handled
4527 // together the with subsequent argument on the next go-around.
4528 } else
4529 ArgVal = SDValue();
4530
4531 if (ArgVal.getNode())
4532 RegsToPass.push_back(std::make_pair(GPR[GPR_idx], ArgVal));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004533 } else {
4534 // Single-precision floating-point values are mapped to the
4535 // second (rightmost) word of the stack doubleword.
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004536 if (Arg.getValueType() == MVT::f32 &&
4537 !isLittleEndian && !Flags.isInConsecutiveRegs()) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004538 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4539 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4540 }
4541
4542 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4543 true, isTailCall, false, MemOpChains,
4544 TailCallArguments, dl);
4545 }
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004546 // When passing an array of floats, the array occupies consecutive
4547 // space in the argument area; only round up to the next doubleword
4548 // at the end of the array. Otherwise, each float takes 8 bytes.
4549 ArgOffset += (Arg.getValueType() == MVT::f32 &&
4550 Flags.isInConsecutiveRegs()) ? 4 : 8;
4551 if (Flags.isInConsecutiveRegsLast())
4552 ArgOffset = ((ArgOffset + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004553 break;
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004554 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004555 case MVT::v4f32:
4556 case MVT::v4i32:
4557 case MVT::v8i16:
4558 case MVT::v16i8:
Hal Finkel27774d92014-03-13 07:58:58 +00004559 case MVT::v2f64:
Hal Finkela6c8b512014-03-26 16:12:58 +00004560 case MVT::v2i64:
Ulrich Weigand85d5df22014-07-21 00:13:26 +00004561 // These can be scalar arguments or elements of a vector array type
4562 // passed directly. The latter are used to implement ELFv2 homogenous
4563 // vector aggregates.
4564
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004565 // For a varargs call, named arguments go into VRs or on the stack as
4566 // usual; unnamed arguments always go to the stack or the corresponding
4567 // GPRs when within range. For now, we always put the value in both
4568 // locations (or even all three).
Bill Schmidt57d6de52012-10-23 15:51:16 +00004569 if (isVarArg) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004570 // We could elide this store in the case where the object fits
4571 // entirely in R registers. Maybe later.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004572 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4573 MachinePointerInfo(), false, false, 0);
4574 MemOpChains.push_back(Store);
4575 if (VR_idx != NumVRs) {
4576 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4577 MachinePointerInfo(),
4578 false, false, false, 0);
4579 MemOpChains.push_back(Load.getValue(1));
Hal Finkel7811c612014-03-28 19:58:11 +00004580
4581 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4582 Arg.getSimpleValueType() == MVT::v2i64) ?
4583 VSRH[VR_idx] : VR[VR_idx];
4584 ++VR_idx;
4585
4586 RegsToPass.push_back(std::make_pair(VReg, Load));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004587 }
4588 ArgOffset += 16;
4589 for (unsigned i=0; i<16; i+=PtrByteSize) {
4590 if (GPR_idx == NumGPRs)
4591 break;
4592 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4593 DAG.getConstant(i, PtrVT));
4594 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4595 false, false, false, 0);
4596 MemOpChains.push_back(Load.getValue(1));
4597 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4598 }
4599 break;
4600 }
4601
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004602 // Non-varargs Altivec params go into VRs or on the stack.
Bill Schmidt57d6de52012-10-23 15:51:16 +00004603 if (VR_idx != NumVRs) {
Hal Finkel7811c612014-03-28 19:58:11 +00004604 unsigned VReg = (Arg.getSimpleValueType() == MVT::v2f64 ||
4605 Arg.getSimpleValueType() == MVT::v2i64) ?
4606 VSRH[VR_idx] : VR[VR_idx];
4607 ++VR_idx;
4608
4609 RegsToPass.push_back(std::make_pair(VReg, Arg));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004610 } else {
4611 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4612 true, isTailCall, true, MemOpChains,
4613 TailCallArguments, dl);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004614 }
Ulrich Weigand9ba552d2014-06-23 12:36:34 +00004615 ArgOffset += 16;
Bill Schmidt57d6de52012-10-23 15:51:16 +00004616 break;
4617 }
4618 }
4619
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004620 assert(NumBytesActuallyUsed == ArgOffset);
Ulrich Weigandde8641b2014-07-07 19:39:44 +00004621 (void)NumBytesActuallyUsed;
Ulrich Weigandec2bf932014-07-07 19:26:41 +00004622
Bill Schmidt57d6de52012-10-23 15:51:16 +00004623 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00004624 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004625
4626 // Check if this is an indirect call (MTCTR/BCTRL).
4627 // See PrepareCall() for more information about calls through function
4628 // pointers in the 64-bit SVR4 ABI.
4629 if (!isTailCall &&
4630 !dyn_cast<GlobalAddressSDNode>(Callee) &&
Ulrich Weigand9aa09ef2014-06-18 16:14:04 +00004631 !dyn_cast<ExternalSymbolSDNode>(Callee)) {
Bill Schmidt57d6de52012-10-23 15:51:16 +00004632 // Load r2 into a virtual register and store it to the TOC save area.
4633 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4634 // TOC save area offset.
Ulrich Weigand8658f172014-07-20 23:43:15 +00004635 unsigned TOCSaveOffset = PPCFrameLowering::getTOCSaveOffset(isELFv2ABI);
Ulrich Weigandad0cb912014-06-18 17:52:49 +00004636 SDValue PtrOff = DAG.getIntPtrConstant(TOCSaveOffset);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004637 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4638 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4639 false, false, 0);
Ulrich Weigandaa0ac4f2014-07-20 23:31:44 +00004640 // In the ELFv2 ABI, R12 must contain the address of an indirect callee.
4641 // This does not mean the MTCTR instruction must use R12; it's easier
4642 // to model this as an extra parameter, so do that.
4643 if (isELFv2ABI)
4644 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
Bill Schmidt57d6de52012-10-23 15:51:16 +00004645 }
4646
4647 // Build a sequence of copy-to-reg nodes chained together with token chain
4648 // and flag operands which copy the outgoing args into the appropriate regs.
4649 SDValue InFlag;
4650 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4651 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4652 RegsToPass[i].second, InFlag);
4653 InFlag = Chain.getValue(1);
4654 }
4655
4656 if (isTailCall)
4657 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4658 FPOp, true, TailCallArguments);
4659
4660 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4661 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4662 Ins, InVals);
4663}
4664
4665SDValue
4666PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4667 CallingConv::ID CallConv, bool isVarArg,
4668 bool isTailCall,
4669 const SmallVectorImpl<ISD::OutputArg> &Outs,
4670 const SmallVectorImpl<SDValue> &OutVals,
4671 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004672 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt57d6de52012-10-23 15:51:16 +00004673 SmallVectorImpl<SDValue> &InVals) const {
4674
4675 unsigned NumOps = Outs.size();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004676
Owen Anderson53aa7a92009-08-10 22:56:29 +00004677 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00004678 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004679 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004680
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004681 MachineFunction &MF = DAG.getMachineFunction();
4682
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004683 // Mark this function as potentially containing a function that contains a
4684 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4685 // and restoring the callers stack pointer in this functions epilog. This is
4686 // done because by tail calling the called function might overwrite the value
4687 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004688 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4689 CallConv == CallingConv::Fast)
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004690 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4691
Chris Lattneraa40ec12006-05-16 22:56:08 +00004692 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerec78cad2006-06-26 22:48:35 +00004693 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerb7552a82006-05-17 00:15:40 +00004694 // prereserved space for [SP][CR][LR][3 x unused].
Ulrich Weigand8658f172014-07-20 23:43:15 +00004695 unsigned LinkageSize = PPCFrameLowering::getLinkageSize(isPPC64, true,
4696 false);
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004697 unsigned NumBytes = LinkageSize;
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004698
4699 // Add up all the space actually used.
4700 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
4701 // they all go in registers, but we must reserve stack space for them for
4702 // possible use by the caller. In varargs or 64-bit calls, parameters are
4703 // assigned stack space in order, with padding so Altivec parameters are
4704 // 16-byte aligned.
4705 unsigned nAltivecParamsAtEnd = 0;
4706 for (unsigned i = 0; i != NumOps; ++i) {
4707 ISD::ArgFlagsTy Flags = Outs[i].Flags;
4708 EVT ArgVT = Outs[i].VT;
4709 // Varargs Altivec parameters are padded to a 16 byte boundary.
4710 if (ArgVT == MVT::v4f32 || ArgVT == MVT::v4i32 ||
4711 ArgVT == MVT::v8i16 || ArgVT == MVT::v16i8 ||
4712 ArgVT == MVT::v2f64 || ArgVT == MVT::v2i64) {
4713 if (!isVarArg && !isPPC64) {
4714 // Non-varargs Altivec parameters go after all the non-Altivec
4715 // parameters; handle those later so we know how much padding we need.
4716 nAltivecParamsAtEnd++;
4717 continue;
4718 }
4719 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
4720 NumBytes = ((NumBytes+15)/16)*16;
4721 }
4722 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
4723 }
4724
4725 // Allow for Altivec parameters at the end, if needed.
4726 if (nAltivecParamsAtEnd) {
4727 NumBytes = ((NumBytes+15)/16)*16;
4728 NumBytes += 16*nAltivecParamsAtEnd;
4729 }
4730
4731 // The prolog code of the callee may store up to 8 GPR argument registers to
4732 // the stack, allowing va_start to index over them in memory if its varargs.
4733 // Because we cannot tell if this is needed on the caller side, we have to
4734 // conservatively assume that it is needed. As such, make sure we have at
4735 // least enough stack space for the caller to store the 8 GPRs.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004736 NumBytes = std::max(NumBytes, LinkageSize + 8 * PtrByteSize);
Ulrich Weigand2bffb952014-06-23 13:08:27 +00004737
4738 // Tail call needs the stack to be aligned.
4739 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4740 CallConv == CallingConv::Fast)
4741 NumBytes = EnsureStackAlignment(MF.getTarget(), NumBytes);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004742
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004743 // Calculate by how many bytes the stack has to be adjusted in case of tail
4744 // call optimization.
4745 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004746
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004747 // To protect arguments on the stack from being clobbered in a tail call,
4748 // force all the loads to happen before doing any other lowering.
4749 if (isTailCall)
4750 Chain = DAG.getStackArgumentTokenFactor(Chain);
4751
Chris Lattnerb7552a82006-05-17 00:15:40 +00004752 // Adjust the stack pointer for the new arguments...
4753 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trickad6d08a2013-05-29 22:03:55 +00004754 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4755 dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004756 SDValue CallSeqStart = Chain;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004757
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004758 // Load the return address and frame pointer so it can be move somewhere else
4759 // later.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004760 SDValue LROp, FPOp;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00004761 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4762 dl);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004763
Chris Lattnerb7552a82006-05-17 00:15:40 +00004764 // Set up a copy of the stack pointer for use loading and storing any
4765 // arguments that may not fit in the registers available for argument
4766 // passing.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004767 SDValue StackPtr;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004768 if (isPPC64)
Owen Anderson9f944592009-08-11 20:47:22 +00004769 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004770 else
Owen Anderson9f944592009-08-11 20:47:22 +00004771 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004772
Chris Lattnerb7552a82006-05-17 00:15:40 +00004773 // Figure out which arguments are going to go in registers, and which in
4774 // memory. Also, if this is a vararg function, floating point operations
4775 // must be stored to our stack, and loaded into integer regs as well, if
4776 // any integer regs are available for argument passing.
Ulrich Weigand8ca988f2014-06-23 14:15:53 +00004777 unsigned ArgOffset = LinkageSize;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004778 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004779
Craig Topper840beec2014-04-04 05:16:06 +00004780 static const MCPhysReg GPR_32[] = { // 32-bit registers.
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004781 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4782 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4783 };
Craig Topper840beec2014-04-04 05:16:06 +00004784 static const MCPhysReg GPR_64[] = { // 64-bit registers.
Chris Lattnerec78cad2006-06-26 22:48:35 +00004785 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4786 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4787 };
Craig Topper840beec2014-04-04 05:16:06 +00004788 static const MCPhysReg *FPR = GetFPR();
Scott Michelcf0da6c2009-02-17 22:15:04 +00004789
Craig Topper840beec2014-04-04 05:16:06 +00004790 static const MCPhysReg VR[] = {
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004791 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4792 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4793 };
Owen Andersone2f23a32007-09-07 04:06:50 +00004794 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004795 const unsigned NumFPRs = 13;
Tilmann Scheller98bdaaa2009-07-03 06:43:35 +00004796 const unsigned NumVRs = array_lengthof(VR);
Scott Michelcf0da6c2009-02-17 22:15:04 +00004797
Craig Topper840beec2014-04-04 05:16:06 +00004798 const MCPhysReg *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerec78cad2006-06-26 22:48:35 +00004799
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004800 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004801 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4802
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004803 SmallVector<SDValue, 8> MemOpChains;
Evan Chengc2cd4732006-05-25 00:57:32 +00004804 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00004805 SDValue Arg = OutVals[i];
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00004806 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004807
Chris Lattnerb7552a82006-05-17 00:15:40 +00004808 // PtrOff will be used to store the current argument to the stack if a
4809 // register cannot be found for it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004810 SDValue PtrOff;
Scott Michelcf0da6c2009-02-17 22:15:04 +00004811
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004812 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffray7aad9282007-03-13 15:02:46 +00004813
Dale Johannesen679073b2009-02-04 02:34:38 +00004814 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004815
4816 // On PPC64, promote integers to 64-bit values.
Owen Anderson9f944592009-08-11 20:47:22 +00004817 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sandsd97eea32008-03-21 09:14:45 +00004818 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4819 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson9f944592009-08-11 20:47:22 +00004820 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerec78cad2006-06-26 22:48:35 +00004821 }
Dale Johannesen85d41a12008-03-04 23:17:14 +00004822
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004823 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004824 // Note: "by value" is code for passing a structure by value, not
4825 // basic types.
Duncan Sandsd97eea32008-03-21 09:14:45 +00004826 if (Flags.isByVal()) {
4827 unsigned Size = Flags.getByValSize();
Bill Schmidt57d6de52012-10-23 15:51:16 +00004828 // Very small objects are passed right-justified. Everything else is
4829 // passed left-justified.
4830 if (Size==1 || Size==2) {
4831 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004832 if (GPR_idx != NumGPRs) {
Stuart Hastings81c43062011-02-16 16:23:55 +00004833 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d178ed2010-09-21 17:04:51 +00004834 MachinePointerInfo(), VT,
Louis Gerbarg67474e32014-07-31 21:45:05 +00004835 false, false, false, 0);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004836 MemOpChains.push_back(Load.getValue(1));
4837 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004838
4839 ArgOffset += PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004840 } else {
Bill Schmidt48081ca2012-10-16 13:30:53 +00004841 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4842 PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004843 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt57d6de52012-10-23 15:51:16 +00004844 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4845 CallSeqStart,
4846 Flags, DAG, dl);
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004847 ArgOffset += PtrByteSize;
4848 }
4849 continue;
4850 }
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004851 // Copy entire object into memory. There are cases where gcc-generated
4852 // code assumes it is there, even if it could be put entirely into
4853 // registers. (This is not what the doc says.)
Bill Schmidt57d6de52012-10-23 15:51:16 +00004854 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4855 CallSeqStart,
4856 Flags, DAG, dl);
Bill Schmidt019cc6f2012-09-19 15:42:13 +00004857
4858 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4859 // copy the pieces of the object that fit into registers from the
4860 // parameter save area.
Dale Johannesen85d41a12008-03-04 23:17:14 +00004861 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004862 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004863 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen85d41a12008-03-04 23:17:14 +00004864 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004865 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4866 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004867 false, false, false, 0);
Dale Johannesen0d235052008-03-05 23:31:27 +00004868 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen85d41a12008-03-04 23:17:14 +00004869 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004870 ArgOffset += PtrByteSize;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004871 } else {
Dale Johannesen92dcf1e2008-03-17 02:13:43 +00004872 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesenbfa252d2008-03-07 20:27:40 +00004873 break;
Dale Johannesen85d41a12008-03-04 23:17:14 +00004874 }
4875 }
4876 continue;
4877 }
4878
Craig Topper56710102013-08-15 02:33:50 +00004879 switch (Arg.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00004880 default: llvm_unreachable("Unexpected ValueType for argument!");
Hal Finkel5cae2162014-02-28 01:17:25 +00004881 case MVT::i1:
Owen Anderson9f944592009-08-11 20:47:22 +00004882 case MVT::i32:
4883 case MVT::i64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004884 if (GPR_idx != NumGPRs) {
Hal Finkel7f908e82014-03-06 00:45:19 +00004885 if (Arg.getValueType() == MVT::i1)
4886 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, PtrVT, Arg);
4887
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004888 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004889 } else {
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004890 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4891 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004892 TailCallArguments, dl);
Chris Lattnerb7552a82006-05-17 00:15:40 +00004893 }
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004894 ArgOffset += PtrByteSize;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004895 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004896 case MVT::f32:
4897 case MVT::f64:
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004898 if (FPR_idx != NumFPRs) {
4899 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4900
Chris Lattnerb7552a82006-05-17 00:15:40 +00004901 if (isVarArg) {
Chris Lattner676c61d2010-09-21 18:41:36 +00004902 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4903 MachinePointerInfo(), false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004904 MemOpChains.push_back(Store);
4905
Chris Lattnerb7552a82006-05-17 00:15:40 +00004906 // Float varargs are always shadowed in available integer registers
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004907 if (GPR_idx != NumGPRs) {
Chris Lattner7727d052010-09-21 06:44:06 +00004908 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooper82cd9e82011-11-08 18:42:53 +00004909 MachinePointerInfo(), false, false,
4910 false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004911 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004912 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerb7552a82006-05-17 00:15:40 +00004913 }
Owen Anderson9f944592009-08-11 20:47:22 +00004914 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00004915 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen679073b2009-02-04 02:34:38 +00004916 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattner7727d052010-09-21 06:44:06 +00004917 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4918 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004919 false, false, false, 0);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00004920 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004921 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattneraa40ec12006-05-16 22:56:08 +00004922 }
4923 } else {
Chris Lattnerb7552a82006-05-17 00:15:40 +00004924 // If we have any FPRs remaining, we may also have GPRs remaining.
4925 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4926 // GPRs.
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004927 if (GPR_idx != NumGPRs)
4928 ++GPR_idx;
Owen Anderson9f944592009-08-11 20:47:22 +00004929 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004930 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4931 ++GPR_idx;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004932 }
Bill Schmidt57d6de52012-10-23 15:51:16 +00004933 } else
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004934 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4935 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004936 TailCallArguments, dl);
Tilmann Scheller773f14c2009-07-03 06:47:08 +00004937 if (isPPC64)
4938 ArgOffset += 8;
4939 else
Owen Anderson9f944592009-08-11 20:47:22 +00004940 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerb7552a82006-05-17 00:15:40 +00004941 break;
Owen Anderson9f944592009-08-11 20:47:22 +00004942 case MVT::v4f32:
4943 case MVT::v4i32:
4944 case MVT::v8i16:
4945 case MVT::v16i8:
Dale Johannesenb28456e2008-03-12 00:22:17 +00004946 if (isVarArg) {
4947 // These go aligned on the stack, or in the corresponding R registers
Scott Michelcf0da6c2009-02-17 22:15:04 +00004948 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesenb28456e2008-03-12 00:22:17 +00004949 // V registers; in fact gcc does this only for arguments that are
4950 // prototyped, not for those that match the ... We do it for all
4951 // arguments, seems to work.
4952 while (ArgOffset % 16 !=0) {
4953 ArgOffset += PtrByteSize;
4954 if (GPR_idx != NumGPRs)
4955 GPR_idx++;
4956 }
4957 // We could elide this store in the case where the object fits
4958 // entirely in R registers. Maybe later.
Scott Michelcf0da6c2009-02-17 22:15:04 +00004959 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004960 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner676c61d2010-09-21 18:41:36 +00004961 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4962 MachinePointerInfo(), false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004963 MemOpChains.push_back(Store);
4964 if (VR_idx != NumVRs) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004965 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattner7727d052010-09-21 06:44:06 +00004966 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004967 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004968 MemOpChains.push_back(Load.getValue(1));
4969 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4970 }
4971 ArgOffset += 16;
4972 for (unsigned i=0; i<16; i+=PtrByteSize) {
4973 if (GPR_idx == NumGPRs)
4974 break;
Dale Johannesen679073b2009-02-04 02:34:38 +00004975 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesenb28456e2008-03-12 00:22:17 +00004976 DAG.getConstant(i, PtrVT));
Chris Lattner7727d052010-09-21 06:44:06 +00004977 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00004978 false, false, false, 0);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004979 MemOpChains.push_back(Load.getValue(1));
4980 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4981 }
4982 break;
4983 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004984
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00004985 // Non-varargs Altivec params generally go in registers, but have
4986 // stack space allocated at the end.
4987 if (VR_idx != NumVRs) {
4988 // Doesn't have GPR space allocated.
4989 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4990 } else if (nAltivecParamsAtEnd==0) {
4991 // We are emitting Altivec params in order.
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00004992 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4993 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00004994 TailCallArguments, dl);
Dale Johannesenb28456e2008-03-12 00:22:17 +00004995 ArgOffset += 16;
Dale Johannesenb28456e2008-03-12 00:22:17 +00004996 }
Chris Lattnerb7552a82006-05-17 00:15:40 +00004997 break;
Chris Lattneraa40ec12006-05-16 22:56:08 +00004998 }
Chris Lattneraa40ec12006-05-16 22:56:08 +00004999 }
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005000 // If all Altivec parameters fit in registers, as they usually do,
5001 // they get stack space following the non-Altivec parameters. We
5002 // don't track this here because nobody below needs it.
5003 // If there are more Altivec parameters than fit in registers emit
5004 // the stores here.
5005 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
5006 unsigned j = 0;
5007 // Offset is aligned; skip 1st 12 params which go in V registers.
5008 ArgOffset = ((ArgOffset+15)/16)*16;
5009 ArgOffset += 12*16;
5010 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005011 SDValue Arg = OutVals[i];
5012 EVT ArgType = Outs[i].VT;
Owen Anderson9f944592009-08-11 20:47:22 +00005013 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
5014 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005015 if (++j > NumVRs) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005016 SDValue PtrOff;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005017 // We are emitting Altivec params in order.
5018 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
5019 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen021052a2009-02-04 20:06:27 +00005020 TailCallArguments, dl);
Dale Johannesen0dfd3f32008-03-14 17:41:26 +00005021 ArgOffset += 16;
5022 }
5023 }
5024 }
5025 }
5026
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005027 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00005028 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, MemOpChains);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005029
Dale Johannesen90eab672010-03-09 20:15:42 +00005030 // On Darwin, R12 must contain the address of an indirect callee. This does
5031 // not mean the MTCTR instruction must use R12; it's easier to model this as
5032 // an extra parameter, so do that.
Wesley Peck527da1b2010-11-23 03:31:01 +00005033 if (!isTailCall &&
Dale Johannesen90eab672010-03-09 20:15:42 +00005034 !dyn_cast<GlobalAddressSDNode>(Callee) &&
5035 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
5036 !isBLACompatibleAddress(Callee, DAG))
5037 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
5038 PPC::R12), Callee));
5039
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005040 // Build a sequence of copy-to-reg nodes chained together with token chain
5041 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005042 SDValue InFlag;
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005043 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00005044 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen679073b2009-02-04 02:34:38 +00005045 RegsToPass[i].second, InFlag);
Chris Lattnerb1e9e372006-05-17 06:01:33 +00005046 InFlag = Chain.getValue(1);
5047 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005048
Chris Lattnerdf8e17d2010-11-14 23:42:06 +00005049 if (isTailCall)
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005050 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
5051 FPOp, true, TailCallArguments);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005052
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005053 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
5054 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
5055 Ins, InVals);
Chris Lattneraa40ec12006-05-16 22:56:08 +00005056}
5057
Hal Finkel450128a2011-10-14 19:51:36 +00005058bool
5059PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
5060 MachineFunction &MF, bool isVarArg,
5061 const SmallVectorImpl<ISD::OutputArg> &Outs,
5062 LLVMContext &Context) const {
5063 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005064 CCState CCInfo(CallConv, isVarArg, MF, RVLocs, Context);
Hal Finkel450128a2011-10-14 19:51:36 +00005065 return CCInfo.CheckReturn(Outs, RetCC_PPC);
5066}
5067
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005068SDValue
5069PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +00005070 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005071 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00005072 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005073 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005074
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005075 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopherb5217502014-08-06 18:45:26 +00005076 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), RVLocs,
5077 *DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005078 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005079
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005080 SDValue Flag;
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005081 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005082
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005083 // Copy the result values into the output registers.
5084 for (unsigned i = 0; i != RVLocs.size(); ++i) {
5085 CCValAssign &VA = RVLocs[i];
5086 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand339d0592012-11-05 19:39:45 +00005087
5088 SDValue Arg = OutVals[i];
5089
5090 switch (VA.getLocInfo()) {
5091 default: llvm_unreachable("Unknown loc info!");
5092 case CCValAssign::Full: break;
5093 case CCValAssign::AExt:
5094 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
5095 break;
5096 case CCValAssign::ZExt:
5097 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
5098 break;
5099 case CCValAssign::SExt:
5100 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
5101 break;
5102 }
5103
5104 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005105 Flag = Chain.getValue(1);
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005106 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner4f2e4e02007-03-06 00:59:59 +00005107 }
5108
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005109 RetOps[0] = Chain; // Update chain.
5110
5111 // Add the flag if we have it.
Gabor Greiff304a7a2008-08-28 21:40:38 +00005112 if (Flag.getNode())
Jakob Stoklund Olesen8660a8c2013-02-05 18:12:00 +00005113 RetOps.push_back(Flag);
5114
Craig Topper48d114b2014-04-26 18:35:24 +00005115 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, RetOps);
Chris Lattner4211ca92006-04-14 06:01:58 +00005116}
5117
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005118SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005119 const PPCSubtarget &Subtarget) const {
Jim Laskeye4f4d042006-12-04 22:04:42 +00005120 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005121 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005122
Jim Laskeye4f4d042006-12-04 22:04:42 +00005123 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005124 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeye4f4d042006-12-04 22:04:42 +00005125
5126 // Construct the stack pointer operand.
Dale Johannesen86dcae12009-11-24 01:09:07 +00005127 bool isPPC64 = Subtarget.isPPC64();
5128 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005129 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005130
5131 // Get the operands for the STACKRESTORE.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005132 SDValue Chain = Op.getOperand(0);
5133 SDValue SaveSP = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005134
Jim Laskeye4f4d042006-12-04 22:04:42 +00005135 // Load the old link SP.
Chris Lattner7727d052010-09-21 06:44:06 +00005136 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
5137 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005138 false, false, false, 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005139
Jim Laskeye4f4d042006-12-04 22:04:42 +00005140 // Restore the stack pointer.
Dale Johannesen021052a2009-02-04 20:06:27 +00005141 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005142
Jim Laskeye4f4d042006-12-04 22:04:42 +00005143 // Store the old link SP.
Chris Lattner676c61d2010-09-21 18:41:36 +00005144 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00005145 false, false, 0);
Jim Laskeye4f4d042006-12-04 22:04:42 +00005146}
5147
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005148
5149
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005150SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005151PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005152 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005153 bool isPPC64 = Subtarget.isPPC64();
5154 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005155 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005156
5157 // Get current frame pointer save index. The users of this index will be
5158 // primarily DYNALLOC instructions.
5159 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5160 int RASI = FI->getReturnAddrSaveIndex();
5161
5162 // If the frame pointer save index hasn't been defined yet.
5163 if (!RASI) {
5164 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005165 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005166 // Allocate the frame index for frame pointer save area.
Hal Finkel6e27c6d2014-12-23 09:45:06 +00005167 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, false);
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005168 // Save the result.
5169 FI->setReturnAddrSaveIndex(RASI);
5170 }
5171 return DAG.getFrameIndex(RASI, PtrVT);
5172}
5173
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005174SDValue
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005175PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
5176 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005177 bool isPPC64 = Subtarget.isPPC64();
5178 bool isDarwinABI = Subtarget.isDarwinABI();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005179 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005180
5181 // Get current frame pointer save index. The users of this index will be
5182 // primarily DYNALLOC instructions.
5183 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
5184 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005185
Jim Laskey48850c12006-11-16 22:43:37 +00005186 // If the frame pointer save index hasn't been defined yet.
5187 if (!FPSI) {
5188 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00005189 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller773f14c2009-07-03 06:47:08 +00005190 isDarwinABI);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005191
Jim Laskey48850c12006-11-16 22:43:37 +00005192 // Allocate the frame index for frame pointer save area.
Evan Cheng0664a672010-07-03 00:40:23 +00005193 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey48850c12006-11-16 22:43:37 +00005194 // Save the result.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005195 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey48850c12006-11-16 22:43:37 +00005196 }
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005197 return DAG.getFrameIndex(FPSI, PtrVT);
5198}
Jim Laskey48850c12006-11-16 22:43:37 +00005199
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005200SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00005201 SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005202 const PPCSubtarget &Subtarget) const {
Jim Laskey48850c12006-11-16 22:43:37 +00005203 // Get the inputs.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005204 SDValue Chain = Op.getOperand(0);
5205 SDValue Size = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005206 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005207
Jim Laskey48850c12006-11-16 22:43:37 +00005208 // Get the corect type for pointers.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005209 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey48850c12006-11-16 22:43:37 +00005210 // Negate the size.
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005211 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey48850c12006-11-16 22:43:37 +00005212 DAG.getConstant(0, PtrVT), Size);
5213 // Construct a node for the frame pointer save index.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005214 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey48850c12006-11-16 22:43:37 +00005215 // Build a DYNALLOC node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005216 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson9f944592009-08-11 20:47:22 +00005217 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Craig Topper48d114b2014-04-26 18:35:24 +00005218 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops);
Jim Laskey48850c12006-11-16 22:43:37 +00005219}
5220
Hal Finkel756810f2013-03-21 21:37:52 +00005221SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
5222 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005223 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005224 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
5225 DAG.getVTList(MVT::i32, MVT::Other),
5226 Op.getOperand(0), Op.getOperand(1));
5227}
5228
5229SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
5230 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005231 SDLoc DL(Op);
Hal Finkel756810f2013-03-21 21:37:52 +00005232 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
5233 Op.getOperand(0), Op.getOperand(1));
5234}
5235
Hal Finkel940ab932014-02-28 00:27:01 +00005236SDValue PPCTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
5237 assert(Op.getValueType() == MVT::i1 &&
5238 "Custom lowering only for i1 loads");
5239
5240 // First, load 8 bits into 32 bits, then truncate to 1 bit.
5241
5242 SDLoc dl(Op);
5243 LoadSDNode *LD = cast<LoadSDNode>(Op);
5244
5245 SDValue Chain = LD->getChain();
5246 SDValue BasePtr = LD->getBasePtr();
5247 MachineMemOperand *MMO = LD->getMemOperand();
5248
5249 SDValue NewLD = DAG.getExtLoad(ISD::EXTLOAD, dl, getPointerTy(), Chain,
5250 BasePtr, MVT::i8, MMO);
5251 SDValue Result = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, NewLD);
5252
5253 SDValue Ops[] = { Result, SDValue(NewLD.getNode(), 1) };
Craig Topper64941d92014-04-27 19:20:57 +00005254 return DAG.getMergeValues(Ops, dl);
Hal Finkel940ab932014-02-28 00:27:01 +00005255}
5256
5257SDValue PPCTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
5258 assert(Op.getOperand(1).getValueType() == MVT::i1 &&
5259 "Custom lowering only for i1 stores");
5260
5261 // First, zero extend to 32 bits, then use a truncating store to 8 bits.
5262
5263 SDLoc dl(Op);
5264 StoreSDNode *ST = cast<StoreSDNode>(Op);
5265
5266 SDValue Chain = ST->getChain();
5267 SDValue BasePtr = ST->getBasePtr();
5268 SDValue Value = ST->getValue();
5269 MachineMemOperand *MMO = ST->getMemOperand();
5270
5271 Value = DAG.getNode(ISD::ZERO_EXTEND, dl, getPointerTy(), Value);
5272 return DAG.getTruncStore(Chain, dl, Value, BasePtr, MVT::i8, MMO);
5273}
5274
5275// FIXME: Remove this once the ANDI glue bug is fixed:
5276SDValue PPCTargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
5277 assert(Op.getValueType() == MVT::i1 &&
5278 "Custom lowering only for i1 results");
5279
5280 SDLoc DL(Op);
5281 return DAG.getNode(PPCISD::ANDIo_1_GT_BIT, DL, MVT::i1,
5282 Op.getOperand(0));
5283}
5284
Chris Lattner4211ca92006-04-14 06:01:58 +00005285/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
5286/// possible.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005287SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner4211ca92006-04-14 06:01:58 +00005288 // Not FP? Not a fsel.
Duncan Sands13237ac2008-06-06 12:08:01 +00005289 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
5290 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedman5806e182009-05-28 04:31:08 +00005291 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005292
Hal Finkel81f87992013-04-07 22:11:09 +00005293 // We might be able to do better than this under some circumstances, but in
5294 // general, fsel-based lowering of select is a finite-math-only optimization.
5295 // For more information, see section F.3 of the 2.06 ISA specification.
5296 if (!DAG.getTarget().Options.NoInfsFPMath ||
5297 !DAG.getTarget().Options.NoNaNsFPMath)
5298 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005299
Hal Finkel81f87992013-04-07 22:11:09 +00005300 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005301
Owen Anderson53aa7a92009-08-10 22:56:29 +00005302 EVT ResVT = Op.getValueType();
5303 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005304 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
5305 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005306 SDLoc dl(Op);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005307
Chris Lattner4211ca92006-04-14 06:01:58 +00005308 // If the RHS of the comparison is a 0.0, we don't need to do the
5309 // subtraction at all.
Hal Finkel81f87992013-04-07 22:11:09 +00005310 SDValue Sel1;
Chris Lattner4211ca92006-04-14 06:01:58 +00005311 if (isFloatingPointZero(RHS))
5312 switch (CC) {
5313 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005314 case ISD::SETNE:
5315 std::swap(TV, FV);
5316 case ISD::SETEQ:
5317 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5318 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
5319 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
5320 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5321 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5322 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5323 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005324 case ISD::SETULT:
5325 case ISD::SETLT:
5326 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005327 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005328 case ISD::SETGE:
Owen Anderson9f944592009-08-11 20:47:22 +00005329 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5330 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005331 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005332 case ISD::SETUGT:
5333 case ISD::SETGT:
5334 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005335 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005336 case ISD::SETLE:
Owen Anderson9f944592009-08-11 20:47:22 +00005337 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
5338 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005339 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005340 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005341 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005342
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005343 SDValue Cmp;
Chris Lattner4211ca92006-04-14 06:01:58 +00005344 switch (CC) {
5345 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel81f87992013-04-07 22:11:09 +00005346 case ISD::SETNE:
5347 std::swap(TV, FV);
5348 case ISD::SETEQ:
5349 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
5350 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5351 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
5352 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
5353 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
5354 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
5355 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
5356 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005357 case ISD::SETULT:
5358 case ISD::SETLT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005359 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005360 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5361 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005362 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005363 case ISD::SETOGE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005364 case ISD::SETGE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005365 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005366 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5367 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005368 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005369 case ISD::SETUGT:
5370 case ISD::SETGT:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005371 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005372 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5373 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005374 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattnerb56d22c2006-05-24 00:06:44 +00005375 case ISD::SETOLE:
Chris Lattner4211ca92006-04-14 06:01:58 +00005376 case ISD::SETLE:
Dale Johannesen400dc2e2009-02-06 21:50:26 +00005377 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson9f944592009-08-11 20:47:22 +00005378 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
5379 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel81f87992013-04-07 22:11:09 +00005380 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner4211ca92006-04-14 06:01:58 +00005381 }
Eli Friedman5806e182009-05-28 04:31:08 +00005382 return Op;
Chris Lattner4211ca92006-04-14 06:01:58 +00005383}
5384
Chris Lattner57ee7c62007-11-28 18:44:47 +00005385// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005386SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005387 SDLoc dl) const {
Duncan Sands13237ac2008-06-06 12:08:01 +00005388 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005389 SDValue Src = Op.getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00005390 if (Src.getValueType() == MVT::f32)
5391 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sands2a287912008-07-19 16:26:02 +00005392
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005393 SDValue Tmp;
Craig Topper56710102013-08-15 02:33:50 +00005394 switch (Op.getSimpleValueType().SimpleTy) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00005395 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson9f944592009-08-11 20:47:22 +00005396 case MVT::i32:
Dale Johannesen37bc85f2009-06-04 20:53:52 +00005397 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005398 (Subtarget.hasFPCVT() ? PPCISD::FCTIWUZ :
Hal Finkelf6d45f22013-04-01 17:52:07 +00005399 PPCISD::FCTIDZ),
Owen Anderson9f944592009-08-11 20:47:22 +00005400 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005401 break;
Owen Anderson9f944592009-08-11 20:47:22 +00005402 case MVT::i64:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005403 assert((Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT()) &&
Hal Finkel3f88d082013-04-01 18:42:58 +00005404 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkelf6d45f22013-04-01 17:52:07 +00005405 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
5406 PPCISD::FCTIDUZ,
5407 dl, MVT::f64, Src);
Chris Lattner4211ca92006-04-14 06:01:58 +00005408 break;
5409 }
Duncan Sands2a287912008-07-19 16:26:02 +00005410
Chris Lattner4211ca92006-04-14 06:01:58 +00005411 // Convert the FP value to an int value through memory.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005412 bool i32Stack = Op.getValueType() == MVT::i32 && Subtarget.hasSTFIWX() &&
5413 (Op.getOpcode() == ISD::FP_TO_SINT || Subtarget.hasFPCVT());
Hal Finkelf6d45f22013-04-01 17:52:07 +00005414 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
5415 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
5416 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sands2a287912008-07-19 16:26:02 +00005417
Chris Lattner06a49542007-10-15 20:14:52 +00005418 // Emit a store to the stack slot.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005419 SDValue Chain;
5420 if (i32Stack) {
5421 MachineFunction &MF = DAG.getMachineFunction();
5422 MachineMemOperand *MMO =
5423 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
5424 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
5425 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00005426 DAG.getVTList(MVT::Other), Ops, MVT::i32, MMO);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005427 } else
5428 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
5429 MPI, false, false, 0);
Chris Lattner06a49542007-10-15 20:14:52 +00005430
5431 // Result is a load from the stack slot. If loading 4 bytes, make sure to
5432 // add in a bias.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005433 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen021052a2009-02-04 20:06:27 +00005434 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner06a49542007-10-15 20:14:52 +00005435 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkelf6d45f22013-04-01 17:52:07 +00005436 MPI = MachinePointerInfo();
5437 }
5438
5439 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005440 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00005441}
5442
Hal Finkelf6d45f22013-04-01 17:52:07 +00005443SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00005444 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005445 SDLoc dl(Op);
Dan Gohmand6819da2008-03-11 01:59:03 +00005446 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson9f944592009-08-11 20:47:22 +00005447 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005448 return SDValue();
Dan Gohmand6819da2008-03-11 01:59:03 +00005449
Hal Finkel6a56b212014-03-05 22:14:00 +00005450 if (Op.getOperand(0).getValueType() == MVT::i1)
5451 return DAG.getNode(ISD::SELECT, dl, Op.getValueType(), Op.getOperand(0),
5452 DAG.getConstantFP(1.0, Op.getValueType()),
5453 DAG.getConstantFP(0.0, Op.getValueType()));
5454
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005455 assert((Op.getOpcode() == ISD::SINT_TO_FP || Subtarget.hasFPCVT()) &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005456 "UINT_TO_FP is supported only with FPCVT");
5457
5458 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel93d75ea2013-04-02 03:29:51 +00005459 // Otherwise, convert to double-precision and then round.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005460 unsigned FCFOp = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005461 (Op.getOpcode() == ISD::UINT_TO_FP ?
5462 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
5463 (Op.getOpcode() == ISD::UINT_TO_FP ?
5464 PPCISD::FCFIDU : PPCISD::FCFID);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005465 MVT FCFTy = (Subtarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
Hal Finkelf6d45f22013-04-01 17:52:07 +00005466 MVT::f32 : MVT::f64;
5467
Owen Anderson9f944592009-08-11 20:47:22 +00005468 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005469 SDValue SINT = Op.getOperand(0);
5470 // When converting to single-precision, we actually need to convert
5471 // to double-precision first and then round to single-precision.
5472 // To avoid double-rounding effects during that operation, we have
5473 // to prepare the input operand. Bits that might be truncated when
5474 // converting to double-precision are replaced by a bit that won't
5475 // be lost at this stage, but is below the single-precision rounding
5476 // position.
5477 //
5478 // However, if -enable-unsafe-fp-math is in effect, accept double
5479 // rounding to avoid the extra overhead.
5480 if (Op.getValueType() == MVT::f32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005481 !Subtarget.hasFPCVT() &&
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005482 !DAG.getTarget().Options.UnsafeFPMath) {
5483
5484 // Twiddle input to make sure the low 11 bits are zero. (If this
5485 // is the case, we are guaranteed the value will fit into the 53 bit
5486 // mantissa of an IEEE double-precision value without rounding.)
5487 // If any of those low 11 bits were not zero originally, make sure
5488 // bit 12 (value 2048) is set instead, so that the final rounding
5489 // to single-precision gets the correct result.
5490 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5491 SINT, DAG.getConstant(2047, MVT::i64));
5492 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
5493 Round, DAG.getConstant(2047, MVT::i64));
5494 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
5495 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
5496 Round, DAG.getConstant(-2048, MVT::i64));
5497
5498 // However, we cannot use that value unconditionally: if the magnitude
5499 // of the input value is small, the bit-twiddling we did above might
5500 // end up visibly changing the output. Fortunately, in that case, we
5501 // don't need to twiddle bits since the original input will convert
5502 // exactly to double-precision floating-point already. Therefore,
5503 // construct a conditional to use the original value if the top 11
5504 // bits are all sign-bit copies, and use the rounded value computed
5505 // above otherwise.
5506 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
5507 SINT, DAG.getConstant(53, MVT::i32));
5508 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
5509 Cond, DAG.getConstant(1, MVT::i64));
5510 Cond = DAG.getSetCC(dl, MVT::i32,
5511 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
5512
5513 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
5514 }
Hal Finkelf6d45f22013-04-01 17:52:07 +00005515
Ulrich Weigandd34b5bd2012-10-18 13:16:11 +00005516 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkelf6d45f22013-04-01 17:52:07 +00005517 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
5518
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005519 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Scott Michelcf0da6c2009-02-17 22:15:04 +00005520 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005521 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005522 return FP;
5523 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005524
Owen Anderson9f944592009-08-11 20:47:22 +00005525 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005526 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner4211ca92006-04-14 06:01:58 +00005527 // Since we only generate this in 64-bit mode, we can take advantage of
5528 // 64-bit registers. In particular, sign extend the input value into the
5529 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
5530 // then lfd it and fcfid it.
Dan Gohman48b185d2009-09-25 20:36:54 +00005531 MachineFunction &MF = DAG.getMachineFunction();
5532 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005533 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005534
Hal Finkelbeb296b2013-03-31 10:12:51 +00005535 SDValue Ld;
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005536 if (Subtarget.hasLFIWAX() || Subtarget.hasFPCVT()) {
Hal Finkelbeb296b2013-03-31 10:12:51 +00005537 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
5538 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005539
Hal Finkelbeb296b2013-03-31 10:12:51 +00005540 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
5541 MachinePointerInfo::getFixedStack(FrameIdx),
5542 false, false, 0);
Hal Finkele53429a2013-03-31 01:58:02 +00005543
Hal Finkelbeb296b2013-03-31 10:12:51 +00005544 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
5545 "Expected an i32 store");
5546 MachineMemOperand *MMO =
5547 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
5548 MachineMemOperand::MOLoad, 4, 4);
5549 SDValue Ops[] = { Store, FIdx };
Hal Finkelf6d45f22013-04-01 17:52:07 +00005550 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
5551 PPCISD::LFIWZX : PPCISD::LFIWAX,
5552 dl, DAG.getVTList(MVT::f64, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00005553 Ops, MVT::i32, MMO);
Hal Finkelbeb296b2013-03-31 10:12:51 +00005554 } else {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005555 assert(Subtarget.isPPC64() &&
Hal Finkelf6d45f22013-04-01 17:52:07 +00005556 "i32->FP without LFIWAX supported only on PPC64");
5557
Hal Finkelbeb296b2013-03-31 10:12:51 +00005558 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
5559 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
5560
5561 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
5562 Op.getOperand(0));
5563
5564 // STD the extended value into the stack slot.
5565 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
5566 MachinePointerInfo::getFixedStack(FrameIdx),
5567 false, false, 0);
5568
5569 // Load the value as a double.
5570 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
5571 MachinePointerInfo::getFixedStack(FrameIdx),
5572 false, false, false, 0);
5573 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005574
Chris Lattner4211ca92006-04-14 06:01:58 +00005575 // FCFID it and return it.
Hal Finkelf6d45f22013-04-01 17:52:07 +00005576 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005577 if (Op.getValueType() == MVT::f32 && !Subtarget.hasFPCVT())
Owen Anderson9f944592009-08-11 20:47:22 +00005578 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner4211ca92006-04-14 06:01:58 +00005579 return FP;
5580}
5581
Dan Gohman21cea8a2010-04-17 15:26:15 +00005582SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
5583 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005584 SDLoc dl(Op);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005585 /*
5586 The rounding mode is in bits 30:31 of FPSR, and has the following
5587 settings:
5588 00 Round to nearest
5589 01 Round to 0
5590 10 Round to +inf
5591 11 Round to -inf
5592
5593 FLT_ROUNDS, on the other hand, expects the following:
5594 -1 Undefined
5595 0 Round to 0
5596 1 Round to nearest
5597 2 Round to +inf
5598 3 Round to -inf
5599
5600 To perform the conversion, we do:
5601 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
5602 */
5603
5604 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson53aa7a92009-08-10 22:56:29 +00005605 EVT VT = Op.getValueType();
5606 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005607
5608 // Save FP Control Word to register
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00005609 EVT NodeTys[] = {
5610 MVT::f64, // return register
5611 MVT::Glue // unused in this context
5612 };
Craig Topper2d2aa0c2014-04-30 07:17:30 +00005613 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, None);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005614
5615 // Save FP register to stack slot
David Greene1fbe0542009-11-12 20:49:22 +00005616 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005617 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005618 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner676c61d2010-09-21 18:41:36 +00005619 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005620
5621 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005622 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen021052a2009-02-04 20:06:27 +00005623 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattner7727d052010-09-21 06:44:06 +00005624 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005625 false, false, false, 0);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005626
5627 // Transform as necessary
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005628 SDValue CWD1 =
Owen Anderson9f944592009-08-11 20:47:22 +00005629 DAG.getNode(ISD::AND, dl, MVT::i32,
5630 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005631 SDValue CWD2 =
Owen Anderson9f944592009-08-11 20:47:22 +00005632 DAG.getNode(ISD::SRL, dl, MVT::i32,
5633 DAG.getNode(ISD::AND, dl, MVT::i32,
5634 DAG.getNode(ISD::XOR, dl, MVT::i32,
5635 CWD, DAG.getConstant(3, MVT::i32)),
5636 DAG.getConstant(3, MVT::i32)),
5637 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005638
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005639 SDValue RetVal =
Owen Anderson9f944592009-08-11 20:47:22 +00005640 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005641
Duncan Sands13237ac2008-06-06 12:08:01 +00005642 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen021052a2009-02-04 20:06:27 +00005643 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c94cb32008-01-18 19:55:37 +00005644}
5645
Dan Gohman21cea8a2010-04-17 15:26:15 +00005646SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005647 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005648 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005649 SDLoc dl(Op);
Dan Gohman8d2ead22008-03-07 20:36:53 +00005650 assert(Op.getNumOperands() == 3 &&
5651 VT == Op.getOperand(1).getValueType() &&
5652 "Unexpected SHL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005653
Chris Lattner601b8652006-09-20 03:47:40 +00005654 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005655 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005656 SDValue Lo = Op.getOperand(0);
5657 SDValue Hi = Op.getOperand(1);
5658 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005659 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005660
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005661 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005662 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005663 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5664 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5665 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5666 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005667 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005668 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5669 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5670 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005671 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005672 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005673}
5674
Dan Gohman21cea8a2010-04-17 15:26:15 +00005675SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005676 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005677 SDLoc dl(Op);
Duncan Sands13237ac2008-06-06 12:08:01 +00005678 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005679 assert(Op.getNumOperands() == 3 &&
5680 VT == Op.getOperand(1).getValueType() &&
5681 "Unexpected SRL!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005682
Dan Gohman8d2ead22008-03-07 20:36:53 +00005683 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner4211ca92006-04-14 06:01:58 +00005684 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005685 SDValue Lo = Op.getOperand(0);
5686 SDValue Hi = Op.getOperand(1);
5687 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005688 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005689
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005690 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005691 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005692 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5693 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5694 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5695 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005696 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen7ae8c8b2009-02-05 00:20:09 +00005697 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5698 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5699 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005700 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005701 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005702}
5703
Dan Gohman21cea8a2010-04-17 15:26:15 +00005704SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005705 SDLoc dl(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005706 EVT VT = Op.getValueType();
Duncan Sands13237ac2008-06-06 12:08:01 +00005707 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman8d2ead22008-03-07 20:36:53 +00005708 assert(Op.getNumOperands() == 3 &&
5709 VT == Op.getOperand(1).getValueType() &&
5710 "Unexpected SRA!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00005711
Dan Gohman8d2ead22008-03-07 20:36:53 +00005712 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005713 SDValue Lo = Op.getOperand(0);
5714 SDValue Hi = Op.getOperand(1);
5715 SDValue Amt = Op.getOperand(2);
Owen Anderson53aa7a92009-08-10 22:56:29 +00005716 EVT AmtVT = Amt.getValueType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00005717
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005718 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands13105742008-10-30 19:28:32 +00005719 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005720 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5721 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5722 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5723 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands13105742008-10-30 19:28:32 +00005724 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00005725 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5726 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5727 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands13105742008-10-30 19:28:32 +00005728 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005729 SDValue OutOps[] = { OutLo, OutHi };
Craig Topper64941d92014-04-27 19:20:57 +00005730 return DAG.getMergeValues(OutOps, dl);
Chris Lattner4211ca92006-04-14 06:01:58 +00005731}
5732
5733//===----------------------------------------------------------------------===//
5734// Vector related lowering.
5735//
5736
Chris Lattner2a099c02006-04-17 06:00:21 +00005737/// BuildSplatI - Build a canonical splati of Val with an element size of
5738/// SplatSize. Cast the result to VT.
Owen Anderson53aa7a92009-08-10 22:56:29 +00005739static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005740 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner2a099c02006-04-17 06:00:21 +00005741 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005742
Owen Anderson53aa7a92009-08-10 22:56:29 +00005743 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson9f944592009-08-11 20:47:22 +00005744 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner2a099c02006-04-17 06:00:21 +00005745 };
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005746
Owen Anderson9f944592009-08-11 20:47:22 +00005747 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005748
Chris Lattner09ed0ff2006-12-01 01:45:39 +00005749 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5750 if (Val == -1)
5751 SplatSize = 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005752
Owen Anderson53aa7a92009-08-10 22:56:29 +00005753 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelcf0da6c2009-02-17 22:15:04 +00005754
Chris Lattner2a099c02006-04-17 06:00:21 +00005755 // Build a canonical splat for this value.
Owen Anderson9f944592009-08-11 20:47:22 +00005756 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005757 SmallVector<SDValue, 8> Ops;
Duncan Sands13237ac2008-06-06 12:08:01 +00005758 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Craig Topper48d114b2014-04-26 18:35:24 +00005759 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005760 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005761}
5762
Hal Finkelcf2e9082013-05-24 23:00:14 +00005763/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5764/// specified intrinsic ID.
5765static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005766 SelectionDAG &DAG, SDLoc dl,
Hal Finkelcf2e9082013-05-24 23:00:14 +00005767 EVT DestVT = MVT::Other) {
5768 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5769 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5770 DAG.getConstant(IID, MVT::i32), Op);
5771}
5772
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005773/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner1b3806a2006-04-17 06:58:41 +00005774/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005775static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005776 SelectionDAG &DAG, SDLoc dl,
Owen Anderson9f944592009-08-11 20:47:22 +00005777 EVT DestVT = MVT::Other) {
5778 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005779 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005780 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005781}
5782
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005783/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5784/// specified intrinsic ID.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005785static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005786 SDValue Op2, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005787 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson9f944592009-08-11 20:47:22 +00005788 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00005789 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson9f944592009-08-11 20:47:22 +00005790 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00005791}
5792
5793
Chris Lattner264c9082006-04-17 17:55:10 +00005794/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5795/// amount. The result has the specified value type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005796static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005797 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattner264c9082006-04-17 17:55:10 +00005798 // Force LHS/RHS to be the right type.
Wesley Peck527da1b2010-11-23 03:31:01 +00005799 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5800 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsb0e39382008-07-21 10:20:31 +00005801
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005802 int Ops[16];
Chris Lattner264c9082006-04-17 17:55:10 +00005803 for (unsigned i = 0; i != 16; ++i)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00005804 Ops[i] = i + Amt;
Owen Anderson9f944592009-08-11 20:47:22 +00005805 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peck527da1b2010-11-23 03:31:01 +00005806 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner264c9082006-04-17 17:55:10 +00005807}
5808
Chris Lattner19e90552006-04-14 05:19:18 +00005809// If this is a case we can't handle, return null and let the default
5810// expansion code take care of it. If we CAN select this case, and if it
5811// selects to a single instruction, return Op. Otherwise, if we can codegen
5812// this case more efficiently than a constant pool load, lower it to the
5813// sequence of ops that should be used.
Dan Gohman21cea8a2010-04-17 15:26:15 +00005814SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5815 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005816 SDLoc dl(Op);
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005817 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
Craig Toppere73658d2014-04-28 04:05:08 +00005818 assert(BVN && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Michelbb878282009-02-25 03:12:50 +00005819
Bob Wilson85cefe82009-03-02 23:24:16 +00005820 // Check if this is a splat of a constant value.
5821 APInt APSplatBits, APSplatUndef;
5822 unsigned SplatBitSize;
Bob Wilsond8ea0e12009-03-01 01:13:55 +00005823 bool HasAnyUndefs;
Bob Wilson530e0382009-03-03 19:26:27 +00005824 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen5f4eecf2009-11-13 01:45:18 +00005825 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilson530e0382009-03-03 19:26:27 +00005826 return SDValue();
Evan Chenga49de9d2009-02-25 22:49:59 +00005827
Bob Wilson530e0382009-03-03 19:26:27 +00005828 unsigned SplatBits = APSplatBits.getZExtValue();
5829 unsigned SplatUndef = APSplatUndef.getZExtValue();
5830 unsigned SplatSize = SplatBitSize / 8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00005831
Bob Wilson530e0382009-03-03 19:26:27 +00005832 // First, handle single instruction cases.
5833
5834 // All zeros?
5835 if (SplatBits == 0) {
5836 // Canonicalize all zero vectors to be v4i32.
Owen Anderson9f944592009-08-11 20:47:22 +00005837 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5838 SDValue Z = DAG.getConstant(0, MVT::i32);
5839 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peck527da1b2010-11-23 03:31:01 +00005840 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattner19e90552006-04-14 05:19:18 +00005841 }
Bob Wilson530e0382009-03-03 19:26:27 +00005842 return Op;
5843 }
Chris Lattnerfa5aa392006-04-16 01:01:29 +00005844
Bob Wilson530e0382009-03-03 19:26:27 +00005845 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5846 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5847 (32-SplatBitSize));
5848 if (SextVal >= -16 && SextVal <= 15)
5849 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005850
5851
Bob Wilson530e0382009-03-03 19:26:27 +00005852 // Two instruction sequences.
Scott Michelcf0da6c2009-02-17 22:15:04 +00005853
Bob Wilson530e0382009-03-03 19:26:27 +00005854 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtc6cbecc2013-02-20 20:41:42 +00005855 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5856 // If this value is in the range [17,31] and is odd, use:
5857 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5858 // If this value is in the range [-31,-17] and is odd, use:
5859 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5860 // Note the last two are three-instruction sequences.
5861 if (SextVal >= -32 && SextVal <= 31) {
5862 // To avoid having these optimizations undone by constant folding,
5863 // we convert to a pseudo that will be expanded later into one of
5864 // the above forms.
5865 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidt71dddd52014-05-27 15:57:51 +00005866 EVT VT = (SplatSize == 1 ? MVT::v16i8 :
5867 (SplatSize == 2 ? MVT::v8i16 : MVT::v4i32));
5868 SDValue EltSize = DAG.getConstant(SplatSize, MVT::i32);
5869 SDValue RetVal = DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
5870 if (VT == Op.getValueType())
5871 return RetVal;
5872 else
5873 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), RetVal);
Bob Wilson530e0382009-03-03 19:26:27 +00005874 }
5875
5876 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5877 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5878 // for fneg/fabs.
5879 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5880 // Make -1 and vspltisw -1:
Owen Anderson9f944592009-08-11 20:47:22 +00005881 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005882
5883 // Make the VSLW intrinsic, computing 0x8000_0000.
5884 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5885 OnesV, DAG, dl);
5886
5887 // xor by OnesV to invert it.
Owen Anderson9f944592009-08-11 20:47:22 +00005888 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peck527da1b2010-11-23 03:31:01 +00005889 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005890 }
5891
Bill Schmidt4aedff82014-06-06 14:06:26 +00005892 // The remaining cases assume either big endian element order or
5893 // a splat-size that equates to the element size of the vector
5894 // to be built. An example that doesn't work for little endian is
5895 // {0, -1, 0, -1, 0, -1, 0, -1} which has a splat size of 32 bits
5896 // and a vector element size of 16 bits. The code below will
5897 // produce the vector in big endian element order, which for little
5898 // endian is {-1, 0, -1, 0, -1, 0, -1, 0}.
5899
5900 // For now, just avoid these optimizations in that case.
5901 // FIXME: Develop correct optimizations for LE with mismatched
5902 // splat and element sizes.
5903
Eric Christopherb1aaebe2014-06-12 22:38:18 +00005904 if (Subtarget.isLittleEndian() &&
Bill Schmidt4aedff82014-06-06 14:06:26 +00005905 SplatSize != Op.getValueType().getVectorElementType().getSizeInBits())
5906 return SDValue();
5907
Bob Wilson530e0382009-03-03 19:26:27 +00005908 // Check to see if this is a wide variety of vsplti*, binop self cases.
5909 static const signed char SplatCsts[] = {
5910 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5911 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5912 };
5913
5914 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5915 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5916 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5917 int i = SplatCsts[idx];
5918
5919 // Figure out what shift amount will be used by altivec if shifted by i in
5920 // this splat size.
5921 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5922
5923 // vsplti + shl self.
Richard Smith228e6d42012-08-24 23:29:28 +00005924 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005925 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005926 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5927 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5928 Intrinsic::ppc_altivec_vslw
5929 };
5930 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005931 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner2a099c02006-04-17 06:00:21 +00005932 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005933
Bob Wilson530e0382009-03-03 19:26:27 +00005934 // vsplti + srl self.
5935 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005936 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005937 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5938 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5939 Intrinsic::ppc_altivec_vsrw
5940 };
5941 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005942 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005943 }
5944
Bob Wilson530e0382009-03-03 19:26:27 +00005945 // vsplti + sra self.
5946 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson9f944592009-08-11 20:47:22 +00005947 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005948 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5949 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5950 Intrinsic::ppc_altivec_vsraw
5951 };
5952 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005953 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner1b3806a2006-04-17 06:58:41 +00005954 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005955
Bob Wilson530e0382009-03-03 19:26:27 +00005956 // vsplti + rol self.
5957 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5958 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005959 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005960 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5961 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5962 Intrinsic::ppc_altivec_vrlw
5963 };
5964 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peck527da1b2010-11-23 03:31:01 +00005965 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilson530e0382009-03-03 19:26:27 +00005966 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00005967
Bob Wilson530e0382009-03-03 19:26:27 +00005968 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith228e6d42012-08-24 23:29:28 +00005969 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005970 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005971 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnere54133c2006-04-17 18:09:22 +00005972 }
Bob Wilson530e0382009-03-03 19:26:27 +00005973 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith228e6d42012-08-24 23:29:28 +00005974 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005975 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005976 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattner19e90552006-04-14 05:19:18 +00005977 }
Bob Wilson530e0382009-03-03 19:26:27 +00005978 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith228e6d42012-08-24 23:29:28 +00005979 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson9f944592009-08-11 20:47:22 +00005980 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilson530e0382009-03-03 19:26:27 +00005981 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5982 }
5983 }
5984
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005985 return SDValue();
Chris Lattner19e90552006-04-14 05:19:18 +00005986}
5987
Chris Lattner071ad012006-04-17 05:28:54 +00005988/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5989/// the specified operations to build the shuffle.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00005990static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelcf0da6c2009-02-17 22:15:04 +00005991 SDValue RHS, SelectionDAG &DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005992 SDLoc dl) {
Chris Lattner071ad012006-04-17 05:28:54 +00005993 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling95e1af22008-09-17 00:30:57 +00005994 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner071ad012006-04-17 05:28:54 +00005995 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00005996
Chris Lattner071ad012006-04-17 05:28:54 +00005997 enum {
Chris Lattnerd2ca9ab2006-05-16 04:20:24 +00005998 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner071ad012006-04-17 05:28:54 +00005999 OP_VMRGHW,
6000 OP_VMRGLW,
6001 OP_VSPLTISW0,
6002 OP_VSPLTISW1,
6003 OP_VSPLTISW2,
6004 OP_VSPLTISW3,
6005 OP_VSLDOI4,
6006 OP_VSLDOI8,
Chris Lattneraa2372562006-05-24 17:04:05 +00006007 OP_VSLDOI12
Chris Lattner071ad012006-04-17 05:28:54 +00006008 };
Scott Michelcf0da6c2009-02-17 22:15:04 +00006009
Chris Lattner071ad012006-04-17 05:28:54 +00006010 if (OpNum == OP_COPY) {
6011 if (LHSID == (1*9+2)*9+3) return LHS;
6012 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
6013 return RHS;
6014 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006015
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006016 SDValue OpLHS, OpRHS;
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006017 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
6018 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006019
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006020 int ShufIdxs[16];
Chris Lattner071ad012006-04-17 05:28:54 +00006021 switch (OpNum) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006022 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner071ad012006-04-17 05:28:54 +00006023 case OP_VMRGHW:
6024 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
6025 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
6026 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
6027 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
6028 break;
6029 case OP_VMRGLW:
6030 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
6031 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
6032 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
6033 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
6034 break;
6035 case OP_VSPLTISW0:
6036 for (unsigned i = 0; i != 16; ++i)
6037 ShufIdxs[i] = (i&3)+0;
6038 break;
6039 case OP_VSPLTISW1:
6040 for (unsigned i = 0; i != 16; ++i)
6041 ShufIdxs[i] = (i&3)+4;
6042 break;
6043 case OP_VSPLTISW2:
6044 for (unsigned i = 0; i != 16; ++i)
6045 ShufIdxs[i] = (i&3)+8;
6046 break;
6047 case OP_VSPLTISW3:
6048 for (unsigned i = 0; i != 16; ++i)
6049 ShufIdxs[i] = (i&3)+12;
6050 break;
6051 case OP_VSLDOI4:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006052 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006053 case OP_VSLDOI8:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006054 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006055 case OP_VSLDOI12:
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006056 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006057 }
Owen Anderson53aa7a92009-08-10 22:56:29 +00006058 EVT VT = OpLHS.getValueType();
Wesley Peck527da1b2010-11-23 03:31:01 +00006059 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
6060 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson9f944592009-08-11 20:47:22 +00006061 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peck527da1b2010-11-23 03:31:01 +00006062 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner071ad012006-04-17 05:28:54 +00006063}
6064
Chris Lattner19e90552006-04-14 05:19:18 +00006065/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
6066/// is a shuffle we can handle in a single instruction, return it. Otherwise,
6067/// return the code it can be lowered into. Worst case, it can always be
6068/// lowered into a vperm.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006069SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006070 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006071 SDLoc dl(Op);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006072 SDValue V1 = Op.getOperand(0);
6073 SDValue V2 = Op.getOperand(1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006074 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Anderson53aa7a92009-08-10 22:56:29 +00006075 EVT VT = Op.getValueType();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006076 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006077
Chris Lattner19e90552006-04-14 05:19:18 +00006078 // Cases that are handled by instructions that take permute immediates
6079 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
6080 // selected by the instruction selector.
6081 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006082 if (PPC::isSplatShuffleMask(SVOp, 1) ||
6083 PPC::isSplatShuffleMask(SVOp, 2) ||
6084 PPC::isSplatShuffleMask(SVOp, 4) ||
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006085 PPC::isVPKUWUMShuffleMask(SVOp, 1, DAG) ||
6086 PPC::isVPKUHUMShuffleMask(SVOp, 1, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006087 PPC::isVSLDOIShuffleMask(SVOp, 1, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006088 PPC::isVMRGLShuffleMask(SVOp, 1, 1, DAG) ||
6089 PPC::isVMRGLShuffleMask(SVOp, 2, 1, DAG) ||
6090 PPC::isVMRGLShuffleMask(SVOp, 4, 1, DAG) ||
6091 PPC::isVMRGHShuffleMask(SVOp, 1, 1, DAG) ||
6092 PPC::isVMRGHShuffleMask(SVOp, 2, 1, DAG) ||
6093 PPC::isVMRGHShuffleMask(SVOp, 4, 1, DAG)) {
Chris Lattner19e90552006-04-14 05:19:18 +00006094 return Op;
6095 }
6096 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006097
Chris Lattner19e90552006-04-14 05:19:18 +00006098 // Altivec has a variety of "shuffle immediates" that take two vector inputs
6099 // and produce a fixed permutation. If any of these match, do not lower to
6100 // VPERM.
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006101 unsigned int ShuffleKind = isLittleEndian ? 2 : 0;
Ulrich Weigandcc9909b2014-08-04 13:53:40 +00006102 if (PPC::isVPKUWUMShuffleMask(SVOp, ShuffleKind, DAG) ||
6103 PPC::isVPKUHUMShuffleMask(SVOp, ShuffleKind, DAG) ||
Bill Schmidt42a69362014-08-05 20:47:25 +00006104 PPC::isVSLDOIShuffleMask(SVOp, ShuffleKind, DAG) != -1 ||
Bill Schmidtc9fa5dd2014-07-25 01:55:55 +00006105 PPC::isVMRGLShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6106 PPC::isVMRGLShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6107 PPC::isVMRGLShuffleMask(SVOp, 4, ShuffleKind, DAG) ||
6108 PPC::isVMRGHShuffleMask(SVOp, 1, ShuffleKind, DAG) ||
6109 PPC::isVMRGHShuffleMask(SVOp, 2, ShuffleKind, DAG) ||
6110 PPC::isVMRGHShuffleMask(SVOp, 4, ShuffleKind, DAG))
Chris Lattner19e90552006-04-14 05:19:18 +00006111 return Op;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006112
Chris Lattner071ad012006-04-17 05:28:54 +00006113 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
6114 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramer339ced42012-01-15 13:16:05 +00006115 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peck527da1b2010-11-23 03:31:01 +00006116
Chris Lattner071ad012006-04-17 05:28:54 +00006117 unsigned PFIndexes[4];
6118 bool isFourElementShuffle = true;
6119 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
6120 unsigned EltNo = 8; // Start out undef.
6121 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006122 if (PermMask[i*4+j] < 0)
Chris Lattner071ad012006-04-17 05:28:54 +00006123 continue; // Undef, ignore it.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006124
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006125 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner071ad012006-04-17 05:28:54 +00006126 if ((ByteSource & 3) != j) {
6127 isFourElementShuffle = false;
6128 break;
6129 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006130
Chris Lattner071ad012006-04-17 05:28:54 +00006131 if (EltNo == 8) {
6132 EltNo = ByteSource/4;
6133 } else if (EltNo != ByteSource/4) {
6134 isFourElementShuffle = false;
6135 break;
6136 }
6137 }
6138 PFIndexes[i] = EltNo;
6139 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006140
6141 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner071ad012006-04-17 05:28:54 +00006142 // perfect shuffle vector to determine if it is cost effective to do this as
6143 // discrete instructions, or whether we should use a vperm.
Bill Schmidtf910a062014-06-10 14:35:01 +00006144 // For now, we skip this for little endian until such time as we have a
6145 // little-endian perfect shuffle table.
6146 if (isFourElementShuffle && !isLittleEndian) {
Chris Lattner071ad012006-04-17 05:28:54 +00006147 // Compute the index in the perfect shuffle table.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006148 unsigned PFTableIndex =
Chris Lattner071ad012006-04-17 05:28:54 +00006149 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006150
Chris Lattner071ad012006-04-17 05:28:54 +00006151 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
6152 unsigned Cost = (PFEntry >> 30);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006153
Chris Lattner071ad012006-04-17 05:28:54 +00006154 // Determining when to avoid vperm is tricky. Many things affect the cost
6155 // of vperm, particularly how many times the perm mask needs to be computed.
6156 // For example, if the perm mask can be hoisted out of a loop or is already
6157 // used (perhaps because there are multiple permutes with the same shuffle
6158 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
6159 // the loop requires an extra register.
6160 //
6161 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelcf0da6c2009-02-17 22:15:04 +00006162 // generated in 3 or fewer operations. When we have loop information
Chris Lattner071ad012006-04-17 05:28:54 +00006163 // available, if this block is within a loop, we should avoid using vperm
6164 // for 3-operation perms and use a constant pool load instead.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006165 if (Cost < 3)
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006166 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner071ad012006-04-17 05:28:54 +00006167 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006168
Chris Lattner19e90552006-04-14 05:19:18 +00006169 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
6170 // vector that will get spilled to the constant pool.
6171 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006172
Chris Lattner19e90552006-04-14 05:19:18 +00006173 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
6174 // that it is in input element units, not in bytes. Convert now.
Bill Schmidt4aedff82014-06-06 14:06:26 +00006175
6176 // For little endian, the order of the input vectors is reversed, and
6177 // the permutation mask is complemented with respect to 31. This is
6178 // necessary to produce proper semantics with the big-endian-biased vperm
6179 // instruction.
Owen Anderson53aa7a92009-08-10 22:56:29 +00006180 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands13237ac2008-06-06 12:08:01 +00006181 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006182
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006183 SmallVector<SDValue, 16> ResultMask;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006184 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
6185 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelcf0da6c2009-02-17 22:15:04 +00006186
Chris Lattner19e90552006-04-14 05:19:18 +00006187 for (unsigned j = 0; j != BytesPerElement; ++j)
Bill Schmidt4aedff82014-06-06 14:06:26 +00006188 if (isLittleEndian)
6189 ResultMask.push_back(DAG.getConstant(31 - (SrcElt*BytesPerElement+j),
6190 MVT::i32));
6191 else
6192 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
6193 MVT::i32));
Chris Lattner19e90552006-04-14 05:19:18 +00006194 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006195
Owen Anderson9f944592009-08-11 20:47:22 +00006196 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Craig Topper48d114b2014-04-26 18:35:24 +00006197 ResultMask);
Bill Schmidt4aedff82014-06-06 14:06:26 +00006198 if (isLittleEndian)
6199 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6200 V2, V1, VPermMask);
6201 else
6202 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(),
6203 V1, V2, VPermMask);
Chris Lattner19e90552006-04-14 05:19:18 +00006204}
6205
Chris Lattner9754d142006-04-18 17:59:36 +00006206/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
6207/// altivec comparison. If it is, return true and fill in Opc/isDot with
6208/// information about the intrinsic.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006209static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner9754d142006-04-18 17:59:36 +00006210 bool &isDot) {
Dan Gohmaneffb8942008-09-12 16:56:44 +00006211 unsigned IntrinsicID =
6212 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00006213 CompareOpc = -1;
6214 isDot = false;
6215 switch (IntrinsicID) {
6216 default: return false;
6217 // Comparison predicates.
Chris Lattner4211ca92006-04-14 06:01:58 +00006218 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
6219 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
6220 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
6221 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
6222 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
6223 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
6224 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
6225 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
6226 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
6227 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
6228 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
6229 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
6230 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00006231
Chris Lattner4211ca92006-04-14 06:01:58 +00006232 // Normal Comparisons.
6233 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
6234 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
6235 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
6236 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
6237 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
6238 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
6239 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
6240 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
6241 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
6242 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
6243 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
6244 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
6245 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
6246 }
Chris Lattner9754d142006-04-18 17:59:36 +00006247 return true;
6248}
6249
6250/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
6251/// lower, do it, otherwise return null.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006252SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006253 SelectionDAG &DAG) const {
Chris Lattner9754d142006-04-18 17:59:36 +00006254 // If this is a lowered altivec predicate compare, CompareOpc is set to the
6255 // opcode number of the comparison.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006256 SDLoc dl(Op);
Chris Lattner9754d142006-04-18 17:59:36 +00006257 int CompareOpc;
6258 bool isDot;
6259 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006260 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006261
Chris Lattner9754d142006-04-18 17:59:36 +00006262 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner4211ca92006-04-14 06:01:58 +00006263 if (!isDot) {
Dale Johannesenf80493b2009-02-05 22:07:54 +00006264 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner9fa851b2010-03-14 22:44:11 +00006265 Op.getOperand(1), Op.getOperand(2),
6266 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00006267 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner4211ca92006-04-14 06:01:58 +00006268 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006269
Chris Lattner4211ca92006-04-14 06:01:58 +00006270 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006271 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006272 Op.getOperand(2), // LHS
6273 Op.getOperand(3), // RHS
Owen Anderson9f944592009-08-11 20:47:22 +00006274 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00006275 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00006276 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00006277 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006278
Chris Lattner4211ca92006-04-14 06:01:58 +00006279 // Now that we have the comparison, emit a copy from the CR to a GPR.
6280 // This is flagged to the above dot comparison.
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00006281 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson9f944592009-08-11 20:47:22 +00006282 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelcf0da6c2009-02-17 22:15:04 +00006283 CompNode.getValue(1));
6284
Chris Lattner4211ca92006-04-14 06:01:58 +00006285 // Unpack the result based on how the target uses it.
6286 unsigned BitNo; // Bit # of CR6.
6287 bool InvertBit; // Invert result?
Dan Gohmaneffb8942008-09-12 16:56:44 +00006288 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner4211ca92006-04-14 06:01:58 +00006289 default: // Can't happen, don't crash on invalid number though.
6290 case 0: // Return the value of the EQ bit of CR6.
6291 BitNo = 0; InvertBit = false;
6292 break;
6293 case 1: // Return the inverted value of the EQ bit of CR6.
6294 BitNo = 0; InvertBit = true;
6295 break;
6296 case 2: // Return the value of the LT bit of CR6.
6297 BitNo = 2; InvertBit = false;
6298 break;
6299 case 3: // Return the inverted value of the LT bit of CR6.
6300 BitNo = 2; InvertBit = true;
6301 break;
6302 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00006303
Chris Lattner4211ca92006-04-14 06:01:58 +00006304 // Shift the bit into the low position.
Owen Anderson9f944592009-08-11 20:47:22 +00006305 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
6306 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006307 // Isolate the bit.
Owen Anderson9f944592009-08-11 20:47:22 +00006308 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
6309 DAG.getConstant(1, MVT::i32));
Scott Michelcf0da6c2009-02-17 22:15:04 +00006310
Chris Lattner4211ca92006-04-14 06:01:58 +00006311 // If we are supposed to, toggle the bit.
6312 if (InvertBit)
Owen Anderson9f944592009-08-11 20:47:22 +00006313 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
6314 DAG.getConstant(1, MVT::i32));
Chris Lattner4211ca92006-04-14 06:01:58 +00006315 return Flags;
6316}
6317
Hal Finkel5c0d1452014-03-30 13:22:59 +00006318SDValue PPCTargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
6319 SelectionDAG &DAG) const {
6320 SDLoc dl(Op);
6321 // For v2i64 (VSX), we can pattern patch the v2i32 case (using fp <-> int
6322 // instructions), but for smaller types, we need to first extend up to v2i32
6323 // before doing going farther.
6324 if (Op.getValueType() == MVT::v2i64) {
6325 EVT ExtVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
6326 if (ExtVT != MVT::v2i32) {
6327 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op.getOperand(0));
6328 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32, Op,
6329 DAG.getValueType(EVT::getVectorVT(*DAG.getContext(),
6330 ExtVT.getVectorElementType(), 4)));
6331 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Op);
6332 Op = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v2i64, Op,
6333 DAG.getValueType(MVT::v2i32));
6334 }
6335
6336 return Op;
6337 }
6338
6339 return SDValue();
6340}
6341
Scott Michelcf0da6c2009-02-17 22:15:04 +00006342SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006343 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006344 SDLoc dl(Op);
Chris Lattner4211ca92006-04-14 06:01:58 +00006345 // Create a stack slot that is 16-byte aligned.
6346 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene1fbe0542009-11-12 20:49:22 +00006347 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen81bfca72010-05-03 22:59:34 +00006348 EVT PtrVT = getPointerTy();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006349 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006350
Chris Lattner4211ca92006-04-14 06:01:58 +00006351 // Store the input value into Value#0 of the stack slot.
Dale Johannesen021052a2009-02-04 20:06:27 +00006352 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00006353 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene87a5abe2010-02-15 16:56:53 +00006354 false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006355 // Load it out.
Chris Lattner7727d052010-09-21 06:44:06 +00006356 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00006357 false, false, false, 0);
Chris Lattner4211ca92006-04-14 06:01:58 +00006358}
6359
Dan Gohman21cea8a2010-04-17 15:26:15 +00006360SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006361 SDLoc dl(Op);
Owen Anderson9f944592009-08-11 20:47:22 +00006362 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006363 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006364
Owen Anderson9f944592009-08-11 20:47:22 +00006365 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
6366 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006367
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006368 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006369 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006370
Chris Lattner7e4398742006-04-18 03:43:48 +00006371 // Shrinkify inputs to v8i16.
Wesley Peck527da1b2010-11-23 03:31:01 +00006372 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
6373 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
6374 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006375
Chris Lattner7e4398742006-04-18 03:43:48 +00006376 // Low parts multiplied together, generating 32-bit results (we ignore the
6377 // top parts).
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006378 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson9f944592009-08-11 20:47:22 +00006379 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006380
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006381 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson9f944592009-08-11 20:47:22 +00006382 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner7e4398742006-04-18 03:43:48 +00006383 // Shift the high parts up 16 bits.
Scott Michelcf0da6c2009-02-17 22:15:04 +00006384 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006385 Neg16, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006386 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
6387 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006388 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006389
Owen Anderson9f944592009-08-11 20:47:22 +00006390 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner7e4398742006-04-18 03:43:48 +00006391
Chris Lattner96d50482006-04-18 04:28:57 +00006392 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesen9f3f72f2009-02-06 01:31:28 +00006393 LHS, RHS, Zero, DAG, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00006394 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006395 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006396 bool isLittleEndian = Subtarget.isLittleEndian();
Scott Michelcf0da6c2009-02-17 22:15:04 +00006397
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006398 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006399 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson9f944592009-08-11 20:47:22 +00006400 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006401 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006402
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006403 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00006404 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson9f944592009-08-11 20:47:22 +00006405 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peck527da1b2010-11-23 03:31:01 +00006406 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006407
Bill Schmidt42995e82014-06-09 16:06:29 +00006408 // Merge the results together. Because vmuleub and vmuloub are
6409 // instructions with a big-endian bias, we must reverse the
6410 // element numbering and reverse the meaning of "odd" and "even"
6411 // when generating little endian code.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00006412 int Ops[16];
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006413 for (unsigned i = 0; i != 8; ++i) {
Bill Schmidt42995e82014-06-09 16:06:29 +00006414 if (isLittleEndian) {
6415 Ops[i*2 ] = 2*i;
6416 Ops[i*2+1] = 2*i+16;
6417 } else {
6418 Ops[i*2 ] = 2*i+1;
6419 Ops[i*2+1] = 2*i+1+16;
6420 }
Chris Lattnerd6d82aa2006-04-18 03:57:35 +00006421 }
Bill Schmidt42995e82014-06-09 16:06:29 +00006422 if (isLittleEndian)
6423 return DAG.getVectorShuffle(MVT::v16i8, dl, OddParts, EvenParts, Ops);
6424 else
6425 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner7e4398742006-04-18 03:43:48 +00006426 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006427 llvm_unreachable("Unknown mul to lower!");
Chris Lattner7e4398742006-04-18 03:43:48 +00006428 }
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006429}
6430
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006431/// LowerOperation - Provide custom lowering hooks for some operations.
6432///
Dan Gohman21cea8a2010-04-17 15:26:15 +00006433SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006434 switch (Op.getOpcode()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006435 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner4211ca92006-04-14 06:01:58 +00006436 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonf84f7102009-11-04 21:31:18 +00006437 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006438 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackye3f15c982012-06-04 17:36:38 +00006439 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman4ca2ea52006-04-22 18:53:45 +00006440 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006441 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sandsa0984362011-09-06 13:37:06 +00006442 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
6443 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006444 case ISD::VASTART:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006445 return LowerVASTART(Op, DAG, Subtarget);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006446
6447 case ISD::VAARG:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006448 return LowerVAARG(Op, DAG, Subtarget);
Nicolas Geoffray23710a72007-04-03 13:59:52 +00006449
Roman Divackyc3825df2013-07-25 21:36:47 +00006450 case ISD::VACOPY:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006451 return LowerVACOPY(Op, DAG, Subtarget);
Roman Divackyc3825df2013-07-25 21:36:47 +00006452
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006453 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, Subtarget);
Chris Lattner43df5b32007-02-25 05:34:32 +00006454 case ISD::DYNAMIC_STACKALLOC:
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006455 return LowerDYNAMIC_STACKALLOC(Op, DAG, Subtarget);
Evan Cheng51096af2008-04-19 01:30:48 +00006456
Hal Finkel756810f2013-03-21 21:37:52 +00006457 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
6458 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
6459
Hal Finkel940ab932014-02-28 00:27:01 +00006460 case ISD::LOAD: return LowerLOAD(Op, DAG);
6461 case ISD::STORE: return LowerSTORE(Op, DAG);
6462 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Chris Lattner4211ca92006-04-14 06:01:58 +00006463 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006464 case ISD::FP_TO_UINT:
6465 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006466 SDLoc(Op));
Hal Finkelf6d45f22013-04-01 17:52:07 +00006467 case ISD::UINT_TO_FP:
6468 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman9ba4d762008-01-31 00:41:03 +00006469 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006470
Chris Lattner4211ca92006-04-14 06:01:58 +00006471 // Lower 64-bit shifts.
Chris Lattner601b8652006-09-20 03:47:40 +00006472 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
6473 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
6474 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattner4a66d692006-03-22 05:30:33 +00006475
Chris Lattner4211ca92006-04-14 06:01:58 +00006476 // Vector-related lowering.
6477 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6478 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6479 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
6480 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Hal Finkel5c0d1452014-03-30 13:22:59 +00006481 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
Chris Lattnera2cae1b2006-04-18 03:24:30 +00006482 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006483
Hal Finkel25c19922013-05-15 21:37:41 +00006484 // For counter-based loop handling.
6485 case ISD::INTRINSIC_W_CHAIN: return SDValue();
6486
Chris Lattnerf6a81562007-12-08 06:59:59 +00006487 // Frame & Return address.
6488 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00006489 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnere675a082005-08-31 20:23:54 +00006490 }
Chris Lattnerf3d06c62005-08-26 00:52:45 +00006491}
6492
Duncan Sands6ed40142008-12-01 11:39:25 +00006493void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
6494 SmallVectorImpl<SDValue>&Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006495 SelectionDAG &DAG) const {
Roman Divacky4394e682011-06-28 15:30:42 +00006496 const TargetMachine &TM = getTargetMachine();
Andrew Trickef9de2a2013-05-25 02:42:55 +00006497 SDLoc dl(N);
Chris Lattner57ee7c62007-11-28 18:44:47 +00006498 switch (N->getOpcode()) {
Duncan Sands4068a7f2008-10-28 15:00:32 +00006499 default:
Craig Toppere55c5562012-02-07 02:50:20 +00006500 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelbbdee932014-12-02 22:01:00 +00006501 case ISD::READCYCLECOUNTER: {
6502 SDVTList VTs = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
6503 SDValue RTB = DAG.getNode(PPCISD::READ_TIME_BASE, dl, VTs, N->getOperand(0));
6504
6505 Results.push_back(RTB);
6506 Results.push_back(RTB.getValue(1));
6507 Results.push_back(RTB.getValue(2));
6508 break;
6509 }
Hal Finkel25c19922013-05-15 21:37:41 +00006510 case ISD::INTRINSIC_W_CHAIN: {
6511 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
6512 Intrinsic::ppc_is_decremented_ctr_nonzero)
6513 break;
6514
6515 assert(N->getValueType(0) == MVT::i1 &&
6516 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault758659232013-05-18 00:21:46 +00006517 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkel25c19922013-05-15 21:37:41 +00006518 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
6519 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
6520 N->getOperand(1));
6521
6522 Results.push_back(NewInt);
6523 Results.push_back(NewInt.getValue(1));
6524 break;
6525 }
Roman Divacky4394e682011-06-28 15:30:42 +00006526 case ISD::VAARG: {
6527 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
6528 || TM.getSubtarget<PPCSubtarget>().isPPC64())
6529 return;
6530
6531 EVT VT = N->getValueType(0);
6532
6533 if (VT == MVT::i64) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006534 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, Subtarget);
Roman Divacky4394e682011-06-28 15:30:42 +00006535
6536 Results.push_back(NewNode);
6537 Results.push_back(NewNode.getValue(1));
6538 }
6539 return;
6540 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006541 case ISD::FP_ROUND_INREG: {
Owen Anderson9f944592009-08-11 20:47:22 +00006542 assert(N->getValueType(0) == MVT::ppcf128);
6543 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelcf0da6c2009-02-17 22:15:04 +00006544 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006545 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006546 DAG.getIntPtrConstant(0));
Dale Johannesenf80493b2009-02-05 22:07:54 +00006547 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00006548 MVT::f64, N->getOperand(0),
Duncan Sands6ed40142008-12-01 11:39:25 +00006549 DAG.getIntPtrConstant(1));
6550
Ulrich Weigand874fc622013-03-26 10:56:22 +00006551 // Add the two halves of the long double in round-to-zero mode.
6552 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands6ed40142008-12-01 11:39:25 +00006553
6554 // We know the low half is about to be thrown away, so just use something
6555 // convenient.
Owen Anderson9f944592009-08-11 20:47:22 +00006556 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesenf80493b2009-02-05 22:07:54 +00006557 FPreg, FPreg));
Duncan Sands6ed40142008-12-01 11:39:25 +00006558 return;
Duncan Sands2a287912008-07-19 16:26:02 +00006559 }
Duncan Sands6ed40142008-12-01 11:39:25 +00006560 case ISD::FP_TO_SINT:
Bill Schmidt41221692013-07-09 18:50:20 +00006561 // LowerFP_TO_INT() can only handle f32 and f64.
6562 if (N->getOperand(0).getValueType() == MVT::ppcf128)
6563 return;
Dale Johannesen37bc85f2009-06-04 20:53:52 +00006564 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands6ed40142008-12-01 11:39:25 +00006565 return;
Chris Lattner57ee7c62007-11-28 18:44:47 +00006566 }
6567}
6568
6569
Chris Lattner4211ca92006-04-14 06:01:58 +00006570//===----------------------------------------------------------------------===//
6571// Other Lowering Code
6572//===----------------------------------------------------------------------===//
6573
Robin Morisset22129962014-09-23 20:46:49 +00006574static Instruction* callIntrinsic(IRBuilder<> &Builder, Intrinsic::ID Id) {
6575 Module *M = Builder.GetInsertBlock()->getParent()->getParent();
6576 Function *Func = Intrinsic::getDeclaration(M, Id);
6577 return Builder.CreateCall(Func);
6578}
6579
6580// The mappings for emitLeading/TrailingFence is taken from
6581// http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
6582Instruction* PPCTargetLowering::emitLeadingFence(IRBuilder<> &Builder,
6583 AtomicOrdering Ord, bool IsStore,
6584 bool IsLoad) const {
6585 if (Ord == SequentiallyConsistent)
6586 return callIntrinsic(Builder, Intrinsic::ppc_sync);
6587 else if (isAtLeastRelease(Ord))
6588 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6589 else
6590 return nullptr;
6591}
6592
6593Instruction* PPCTargetLowering::emitTrailingFence(IRBuilder<> &Builder,
6594 AtomicOrdering Ord, bool IsStore,
6595 bool IsLoad) const {
6596 if (IsLoad && isAtLeastAcquire(Ord))
6597 return callIntrinsic(Builder, Intrinsic::ppc_lwsync);
6598 // FIXME: this is too conservative, a dependent branch + isync is enough.
6599 // See http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html and
6600 // http://www.rdrop.com/users/paulmck/scalability/paper/N2745r.2011.03.04a.html
6601 // and http://www.cl.cam.ac.uk/~pes20/cppppc/ for justification.
6602 else
6603 return nullptr;
6604}
6605
Chris Lattner9b577f12005-08-26 21:23:58 +00006606MachineBasicBlock *
Dale Johannesend4eb0522008-08-25 22:34:37 +00006607PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman747e55b2009-02-07 16:15:20 +00006608 bool is64bit, unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006609 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006610 const TargetInstrInfo *TII =
6611 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006612
6613 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6614 MachineFunction *F = BB->getParent();
6615 MachineFunction::iterator It = BB;
6616 ++It;
6617
6618 unsigned dest = MI->getOperand(0).getReg();
6619 unsigned ptrA = MI->getOperand(1).getReg();
6620 unsigned ptrB = MI->getOperand(2).getReg();
6621 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006622 DebugLoc dl = MI->getDebugLoc();
Dale Johannesend4eb0522008-08-25 22:34:37 +00006623
6624 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6625 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6626 F->insert(It, loopMBB);
6627 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006628 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006629 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006630 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006631
6632 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006633 unsigned TmpReg = (!BinOpcode) ? incr :
Craig Topper61e88f42014-11-21 05:58:21 +00006634 RegInfo.createVirtualRegister( is64bit ? &PPC::G8RCRegClass
6635 : &PPC::GPRCRegClass);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006636
6637 // thisMBB:
6638 // ...
6639 // fallthrough --> loopMBB
6640 BB->addSuccessor(loopMBB);
6641
6642 // loopMBB:
6643 // l[wd]arx dest, ptr
6644 // add r0, dest, incr
6645 // st[wd]cx. r0, ptr
6646 // bne- loopMBB
6647 // fallthrough --> exitMBB
6648 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006649 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesend4eb0522008-08-25 22:34:37 +00006650 .addReg(ptrA).addReg(ptrB);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006651 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006652 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
6653 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesend4eb0522008-08-25 22:34:37 +00006654 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006655 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006656 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesend4eb0522008-08-25 22:34:37 +00006657 BB->addSuccessor(loopMBB);
6658 BB->addSuccessor(exitMBB);
6659
6660 // exitMBB:
6661 // ...
6662 BB = exitMBB;
6663 return BB;
6664}
6665
6666MachineBasicBlock *
Scott Michelcf0da6c2009-02-17 22:15:04 +00006667PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesena32affb2008-08-28 17:53:09 +00006668 MachineBasicBlock *BB,
6669 bool is8bit, // operation
Dan Gohman747e55b2009-02-07 16:15:20 +00006670 unsigned BinOpcode) const {
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006671 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Eric Christopherd9134482014-08-04 21:25:23 +00006672 const TargetInstrInfo *TII =
6673 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Dale Johannesena32affb2008-08-28 17:53:09 +00006674 // In 64 bit mode we have to use 64 bits for addresses, even though the
6675 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
6676 // registers without caring whether they're 32 or 64, but here we're
6677 // doing actual arithmetic on the addresses.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006678 bool is64bit = Subtarget.isPPC64();
Hal Finkelf70c41e2013-03-21 23:45:03 +00006679 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesena32affb2008-08-28 17:53:09 +00006680
6681 const BasicBlock *LLVM_BB = BB->getBasicBlock();
6682 MachineFunction *F = BB->getParent();
6683 MachineFunction::iterator It = BB;
6684 ++It;
6685
6686 unsigned dest = MI->getOperand(0).getReg();
6687 unsigned ptrA = MI->getOperand(1).getReg();
6688 unsigned ptrB = MI->getOperand(2).getReg();
6689 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00006690 DebugLoc dl = MI->getDebugLoc();
Dale Johannesena32affb2008-08-28 17:53:09 +00006691
6692 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
6693 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6694 F->insert(It, loopMBB);
6695 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00006696 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006697 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00006698 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006699
6700 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00006701 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
6702 : &PPC::GPRCRegClass;
Dale Johannesena32affb2008-08-28 17:53:09 +00006703 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6704 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6705 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6706 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
6707 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6708 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6709 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6710 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6711 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
6712 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006713 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006714 unsigned Ptr1Reg;
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006715 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesena32affb2008-08-28 17:53:09 +00006716
6717 // thisMBB:
6718 // ...
6719 // fallthrough --> loopMBB
6720 BB->addSuccessor(loopMBB);
6721
6722 // The 4-byte load must be aligned, while a char or short may be
6723 // anywhere in the word. Hence all this nasty bookkeeping code.
6724 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6725 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00006726 // xori shift, shift1, 24 [16]
Dale Johannesena32affb2008-08-28 17:53:09 +00006727 // rlwinm ptr, ptr1, 0, 0, 29
6728 // slw incr2, incr, shift
6729 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6730 // slw mask, mask2, shift
6731 // loopMBB:
Dale Johannesen340d2642008-08-30 00:08:53 +00006732 // lwarx tmpDest, ptr
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006733 // add tmp, tmpDest, incr2
6734 // andc tmp2, tmpDest, mask
Dale Johannesena32affb2008-08-28 17:53:09 +00006735 // and tmp3, tmp, mask
6736 // or tmp4, tmp3, tmp2
Dale Johannesen340d2642008-08-30 00:08:53 +00006737 // stwcx. tmp4, ptr
Dale Johannesena32affb2008-08-28 17:53:09 +00006738 // bne- loopMBB
6739 // fallthrough --> exitMBB
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006740 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006741 if (ptrA != ZeroReg) {
Dale Johannesena32affb2008-08-28 17:53:09 +00006742 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006743 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006744 .addReg(ptrA).addReg(ptrB);
6745 } else {
6746 Ptr1Reg = ptrB;
6747 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006748 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006749 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006750 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006751 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6752 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006753 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006754 .addReg(Ptr1Reg).addImm(0).addImm(61);
6755 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00006756 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006757 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006758 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006759 .addReg(incr).addReg(ShiftReg);
6760 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006761 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesena32affb2008-08-28 17:53:09 +00006762 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00006763 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6764 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesena32affb2008-08-28 17:53:09 +00006765 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00006766 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006767 .addReg(Mask2Reg).addReg(ShiftReg);
6768
6769 BB = loopMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00006770 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006771 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006772 if (BinOpcode)
Dale Johannesene9f623e2009-02-13 02:27:39 +00006773 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006774 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006775 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesenf0a88d62008-08-29 18:29:46 +00006776 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006777 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006778 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006779 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesena32affb2008-08-28 17:53:09 +00006780 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidt3581cd42013-04-02 18:37:08 +00006781 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00006782 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00006783 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelcf0da6c2009-02-17 22:15:04 +00006784 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesena32affb2008-08-28 17:53:09 +00006785 BB->addSuccessor(loopMBB);
6786 BB->addSuccessor(exitMBB);
6787
6788 // exitMBB:
6789 // ...
6790 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00006791 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6792 .addReg(ShiftReg);
Dale Johannesena32affb2008-08-28 17:53:09 +00006793 return BB;
6794}
6795
Hal Finkel756810f2013-03-21 21:37:52 +00006796llvm::MachineBasicBlock*
6797PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6798 MachineBasicBlock *MBB) const {
6799 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006800 const TargetInstrInfo *TII =
6801 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006802
6803 MachineFunction *MF = MBB->getParent();
6804 MachineRegisterInfo &MRI = MF->getRegInfo();
6805
6806 const BasicBlock *BB = MBB->getBasicBlock();
6807 MachineFunction::iterator I = MBB;
6808 ++I;
6809
6810 // Memory Reference
6811 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6812 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6813
6814 unsigned DstReg = MI->getOperand(0).getReg();
6815 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6816 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6817 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6818 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6819
6820 MVT PVT = getPointerTy();
6821 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6822 "Invalid Pointer Size!");
6823 // For v = setjmp(buf), we generate
6824 //
6825 // thisMBB:
6826 // SjLjSetup mainMBB
6827 // bl mainMBB
6828 // v_restore = 1
6829 // b sinkMBB
6830 //
6831 // mainMBB:
6832 // buf[LabelOffset] = LR
6833 // v_main = 0
6834 //
6835 // sinkMBB:
6836 // v = phi(main, restore)
6837 //
6838
6839 MachineBasicBlock *thisMBB = MBB;
6840 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6841 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6842 MF->insert(I, mainMBB);
6843 MF->insert(I, sinkMBB);
6844
6845 MachineInstrBuilder MIB;
6846
6847 // Transfer the remainder of BB and its successor edges to sinkMBB.
6848 sinkMBB->splice(sinkMBB->begin(), MBB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00006849 std::next(MachineBasicBlock::iterator(MI)), MBB->end());
Hal Finkel756810f2013-03-21 21:37:52 +00006850 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6851
6852 // Note that the structure of the jmp_buf used here is not compatible
6853 // with that used by libc, and is not designed to be. Specifically, it
6854 // stores only those 'reserved' registers that LLVM does not otherwise
6855 // understand how to spill. Also, by convention, by the time this
6856 // intrinsic is called, Clang has already stored the frame address in the
6857 // first slot of the buffer and stack address in the third. Following the
6858 // X86 target code, we'll store the jump address in the second slot. We also
6859 // need to save the TOC pointer (R2) to handle jumps between shared
6860 // libraries, and that will be stored in the fourth slot. The thread
6861 // identifier (R13) is not affected.
6862
6863 // thisMBB:
6864 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6865 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006866 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006867
6868 // Prepare IP either in reg.
6869 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6870 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6871 unsigned BufReg = MI->getOperand(1).getReg();
6872
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006873 if (Subtarget.isPPC64() && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006874 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6875 .addReg(PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006876 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006877 .addReg(BufReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006878 MIB.setMemRefs(MMOBegin, MMOEnd);
6879 }
6880
Hal Finkelf05d6c72013-07-17 23:50:51 +00006881 // Naked functions never have a base pointer, and so we use r1. For all
6882 // other functions, this decision must be delayed until during PEI.
6883 unsigned BaseReg;
6884 if (MF->getFunction()->getAttributes().hasAttribute(
6885 AttributeSet::FunctionIndex, Attribute::Naked))
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006886 BaseReg = Subtarget.isPPC64() ? PPC::X1 : PPC::R1;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006887 else
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006888 BaseReg = Subtarget.isPPC64() ? PPC::BP8 : PPC::BP;
Hal Finkelf05d6c72013-07-17 23:50:51 +00006889
6890 MIB = BuildMI(*thisMBB, MI, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006891 TII->get(Subtarget.isPPC64() ? PPC::STD : PPC::STW))
Hal Finkelf05d6c72013-07-17 23:50:51 +00006892 .addReg(BaseReg)
6893 .addImm(BPOffset)
6894 .addReg(BufReg);
6895 MIB.setMemRefs(MMOBegin, MMOEnd);
6896
Hal Finkel756810f2013-03-21 21:37:52 +00006897 // Setup
Hal Finkele5680b32013-04-04 22:55:54 +00006898 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling5e7656b2013-06-07 07:55:53 +00006899 const PPCRegisterInfo *TRI =
Eric Christopherd9134482014-08-04 21:25:23 +00006900 getTargetMachine().getSubtarget<PPCSubtarget>().getRegisterInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00006901 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel756810f2013-03-21 21:37:52 +00006902
6903 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6904
6905 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6906 .addMBB(mainMBB);
6907 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6908
6909 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6910 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6911
6912 // mainMBB:
6913 // mainDstReg = 0
6914 MIB = BuildMI(mainMBB, DL,
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006915 TII->get(Subtarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
Hal Finkel756810f2013-03-21 21:37:52 +00006916
6917 // Store IP
Eric Christopherb1aaebe2014-06-12 22:38:18 +00006918 if (Subtarget.isPPC64()) {
Hal Finkel756810f2013-03-21 21:37:52 +00006919 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6920 .addReg(LabelReg)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00006921 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00006922 .addReg(BufReg);
6923 } else {
6924 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6925 .addReg(LabelReg)
6926 .addImm(LabelOffset)
6927 .addReg(BufReg);
6928 }
6929
6930 MIB.setMemRefs(MMOBegin, MMOEnd);
6931
6932 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6933 mainMBB->addSuccessor(sinkMBB);
6934
6935 // sinkMBB:
6936 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6937 TII->get(PPC::PHI), DstReg)
6938 .addReg(mainDstReg).addMBB(mainMBB)
6939 .addReg(restoreDstReg).addMBB(thisMBB);
6940
6941 MI->eraseFromParent();
6942 return sinkMBB;
6943}
6944
6945MachineBasicBlock *
6946PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6947 MachineBasicBlock *MBB) const {
6948 DebugLoc DL = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00006949 const TargetInstrInfo *TII =
6950 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Hal Finkel756810f2013-03-21 21:37:52 +00006951
6952 MachineFunction *MF = MBB->getParent();
6953 MachineRegisterInfo &MRI = MF->getRegInfo();
6954
6955 // Memory Reference
6956 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6957 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6958
6959 MVT PVT = getPointerTy();
6960 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6961 "Invalid Pointer Size!");
6962
6963 const TargetRegisterClass *RC =
6964 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6965 unsigned Tmp = MRI.createVirtualRegister(RC);
6966 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6967 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6968 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
Hal Finkel3ee2af72014-07-18 23:29:49 +00006969 unsigned BP = (PVT == MVT::i64) ? PPC::X30 :
6970 (Subtarget.isSVR4ABI() &&
6971 MF->getTarget().getRelocationModel() == Reloc::PIC_ ?
6972 PPC::R29 : PPC::R30);
Hal Finkel756810f2013-03-21 21:37:52 +00006973
6974 MachineInstrBuilder MIB;
6975
6976 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6977 const int64_t SPOffset = 2 * PVT.getStoreSize();
6978 const int64_t TOCOffset = 3 * PVT.getStoreSize();
Hal Finkelf05d6c72013-07-17 23:50:51 +00006979 const int64_t BPOffset = 4 * PVT.getStoreSize();
Hal Finkel756810f2013-03-21 21:37:52 +00006980
6981 unsigned BufReg = MI->getOperand(0).getReg();
6982
6983 // Reload FP (the jumped-to function may not have had a
6984 // frame pointer, and if so, then its r31 will be restored
6985 // as necessary).
6986 if (PVT == MVT::i64) {
6987 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6988 .addImm(0)
6989 .addReg(BufReg);
6990 } else {
6991 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6992 .addImm(0)
6993 .addReg(BufReg);
6994 }
6995 MIB.setMemRefs(MMOBegin, MMOEnd);
6996
6997 // Reload IP
6998 if (PVT == MVT::i64) {
6999 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007000 .addImm(LabelOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007001 .addReg(BufReg);
7002 } else {
7003 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
7004 .addImm(LabelOffset)
7005 .addReg(BufReg);
7006 }
7007 MIB.setMemRefs(MMOBegin, MMOEnd);
7008
7009 // Reload SP
7010 if (PVT == MVT::i64) {
7011 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007012 .addImm(SPOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007013 .addReg(BufReg);
7014 } else {
7015 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
7016 .addImm(SPOffset)
7017 .addReg(BufReg);
7018 }
7019 MIB.setMemRefs(MMOBegin, MMOEnd);
7020
Hal Finkelf05d6c72013-07-17 23:50:51 +00007021 // Reload BP
7022 if (PVT == MVT::i64) {
7023 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), BP)
7024 .addImm(BPOffset)
7025 .addReg(BufReg);
7026 } else {
7027 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), BP)
7028 .addImm(BPOffset)
7029 .addReg(BufReg);
7030 }
7031 MIB.setMemRefs(MMOBegin, MMOEnd);
Hal Finkel756810f2013-03-21 21:37:52 +00007032
7033 // Reload TOC
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007034 if (PVT == MVT::i64 && Subtarget.isSVR4ABI()) {
Hal Finkel756810f2013-03-21 21:37:52 +00007035 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand9d980cb2013-05-16 17:58:02 +00007036 .addImm(TOCOffset)
Hal Finkel756810f2013-03-21 21:37:52 +00007037 .addReg(BufReg);
7038
7039 MIB.setMemRefs(MMOBegin, MMOEnd);
7040 }
7041
7042 // Jump
7043 BuildMI(*MBB, MI, DL,
7044 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
7045 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
7046
7047 MI->eraseFromParent();
7048 return MBB;
7049}
7050
Dale Johannesena32affb2008-08-28 17:53:09 +00007051MachineBasicBlock *
Evan Cheng29cfb672008-01-30 18:18:23 +00007052PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +00007053 MachineBasicBlock *BB) const {
Hal Finkel756810f2013-03-21 21:37:52 +00007054 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
7055 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
7056 return emitEHSjLjSetJmp(MI, BB);
7057 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
7058 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
7059 return emitEHSjLjLongJmp(MI, BB);
7060 }
7061
Eric Christopherd9134482014-08-04 21:25:23 +00007062 const TargetInstrInfo *TII =
7063 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Evan Cheng32e376f2008-07-12 02:23:19 +00007064
7065 // To "insert" these instructions we actually have to insert their
7066 // control-flow patterns.
Chris Lattner9b577f12005-08-26 21:23:58 +00007067 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman3b460302008-07-07 23:14:23 +00007068 MachineFunction::iterator It = BB;
Chris Lattner9b577f12005-08-26 21:23:58 +00007069 ++It;
Evan Cheng32e376f2008-07-12 02:23:19 +00007070
Dan Gohman3b460302008-07-07 23:14:23 +00007071 MachineFunction *F = BB->getParent();
Evan Cheng32e376f2008-07-12 02:23:19 +00007072
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007073 if (Subtarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007074 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7075 MI->getOpcode() == PPC::SELECT_I4 ||
7076 MI->getOpcode() == PPC::SELECT_I8)) {
Hal Finkeled6a2852013-04-05 23:29:01 +00007077 SmallVector<MachineOperand, 2> Cond;
Hal Finkel940ab932014-02-28 00:27:01 +00007078 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7079 MI->getOpcode() == PPC::SELECT_CC_I8)
7080 Cond.push_back(MI->getOperand(4));
7081 else
7082 Cond.push_back(MachineOperand::CreateImm(PPC::PRED_BIT_SET));
Hal Finkeled6a2852013-04-05 23:29:01 +00007083 Cond.push_back(MI->getOperand(1));
7084
Hal Finkel460e94d2012-06-22 23:10:08 +00007085 DebugLoc dl = MI->getDebugLoc();
Eric Christopherd9134482014-08-04 21:25:23 +00007086 const TargetInstrInfo *TII =
7087 getTargetMachine().getSubtargetImpl()->getInstrInfo();
Bill Wendling5e7656b2013-06-07 07:55:53 +00007088 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
7089 Cond, MI->getOperand(2).getReg(),
7090 MI->getOperand(3).getReg());
Hal Finkel460e94d2012-06-22 23:10:08 +00007091 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
7092 MI->getOpcode() == PPC::SELECT_CC_I8 ||
7093 MI->getOpcode() == PPC::SELECT_CC_F4 ||
7094 MI->getOpcode() == PPC::SELECT_CC_F8 ||
Hal Finkel940ab932014-02-28 00:27:01 +00007095 MI->getOpcode() == PPC::SELECT_CC_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007096 MI->getOpcode() == PPC::SELECT_CC_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007097 MI->getOpcode() == PPC::SELECT_CC_VSRC ||
Hal Finkel940ab932014-02-28 00:27:01 +00007098 MI->getOpcode() == PPC::SELECT_I4 ||
7099 MI->getOpcode() == PPC::SELECT_I8 ||
7100 MI->getOpcode() == PPC::SELECT_F4 ||
7101 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007102 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007103 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007104 MI->getOpcode() == PPC::SELECT_VSRC) {
Evan Cheng32e376f2008-07-12 02:23:19 +00007105 // The incoming instruction knows the destination vreg to set, the
7106 // condition code register to branch on, the true/false values to
7107 // select between, and a branch opcode to use.
7108
7109 // thisMBB:
7110 // ...
7111 // TrueVal = ...
7112 // cmpTY ccX, r1, r2
7113 // bCC copy1MBB
7114 // fallthrough --> copy0MBB
7115 MachineBasicBlock *thisMBB = BB;
7116 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7117 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007118 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007119 F->insert(It, copy0MBB);
7120 F->insert(It, sinkMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007121
7122 // Transfer the remainder of BB and its successor edges to sinkMBB.
7123 sinkMBB->splice(sinkMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007124 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007125 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7126
Evan Cheng32e376f2008-07-12 02:23:19 +00007127 // Next, add the true and fallthrough blocks as its successors.
7128 BB->addSuccessor(copy0MBB);
7129 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007130
Hal Finkel940ab932014-02-28 00:27:01 +00007131 if (MI->getOpcode() == PPC::SELECT_I4 ||
7132 MI->getOpcode() == PPC::SELECT_I8 ||
7133 MI->getOpcode() == PPC::SELECT_F4 ||
7134 MI->getOpcode() == PPC::SELECT_F8 ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007135 MI->getOpcode() == PPC::SELECT_VRRC ||
Bill Schmidt9c54bbd2014-10-22 16:58:20 +00007136 MI->getOpcode() == PPC::SELECT_VSFRC ||
Bill Schmidt61e65232014-10-22 13:13:40 +00007137 MI->getOpcode() == PPC::SELECT_VSRC) {
Hal Finkel940ab932014-02-28 00:27:01 +00007138 BuildMI(BB, dl, TII->get(PPC::BC))
7139 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7140 } else {
7141 unsigned SelectPred = MI->getOperand(4).getImm();
7142 BuildMI(BB, dl, TII->get(PPC::BCC))
7143 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
7144 }
Dan Gohman34396292010-07-06 20:24:04 +00007145
Evan Cheng32e376f2008-07-12 02:23:19 +00007146 // copy0MBB:
7147 // %FalseValue = ...
7148 // # fallthrough to sinkMBB
7149 BB = copy0MBB;
Scott Michelcf0da6c2009-02-17 22:15:04 +00007150
Evan Cheng32e376f2008-07-12 02:23:19 +00007151 // Update machine-CFG edges
7152 BB->addSuccessor(sinkMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007153
Evan Cheng32e376f2008-07-12 02:23:19 +00007154 // sinkMBB:
7155 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7156 // ...
7157 BB = sinkMBB;
Dan Gohman34396292010-07-06 20:24:04 +00007158 BuildMI(*BB, BB->begin(), dl,
7159 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng32e376f2008-07-12 02:23:19 +00007160 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
7161 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
Hal Finkelbbdee932014-12-02 22:01:00 +00007162 } else if (MI->getOpcode() == PPC::ReadTB) {
7163 // To read the 64-bit time-base register on a 32-bit target, we read the
7164 // two halves. Should the counter have wrapped while it was being read, we
7165 // need to try again.
7166 // ...
7167 // readLoop:
7168 // mfspr Rx,TBU # load from TBU
7169 // mfspr Ry,TB # load from TB
7170 // mfspr Rz,TBU # load from TBU
7171 // cmpw crX,Rx,Rz # check if ‘old’=’new’
7172 // bne readLoop # branch if they're not equal
7173 // ...
7174
7175 MachineBasicBlock *readMBB = F->CreateMachineBasicBlock(LLVM_BB);
7176 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7177 DebugLoc dl = MI->getDebugLoc();
7178 F->insert(It, readMBB);
7179 F->insert(It, sinkMBB);
7180
7181 // Transfer the remainder of BB and its successor edges to sinkMBB.
7182 sinkMBB->splice(sinkMBB->begin(), BB,
7183 std::next(MachineBasicBlock::iterator(MI)), BB->end());
7184 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
7185
7186 BB->addSuccessor(readMBB);
7187 BB = readMBB;
7188
7189 MachineRegisterInfo &RegInfo = F->getRegInfo();
7190 unsigned ReadAgainReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
7191 unsigned LoReg = MI->getOperand(0).getReg();
7192 unsigned HiReg = MI->getOperand(1).getReg();
7193
7194 BuildMI(BB, dl, TII->get(PPC::MFSPR), HiReg).addImm(269);
7195 BuildMI(BB, dl, TII->get(PPC::MFSPR), LoReg).addImm(268);
7196 BuildMI(BB, dl, TII->get(PPC::MFSPR), ReadAgainReg).addImm(269);
7197
7198 unsigned CmpReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
7199
7200 BuildMI(BB, dl, TII->get(PPC::CMPW), CmpReg)
7201 .addReg(HiReg).addReg(ReadAgainReg);
7202 BuildMI(BB, dl, TII->get(PPC::BCC))
7203 .addImm(PPC::PRED_NE).addReg(CmpReg).addMBB(readMBB);
7204
7205 BB->addSuccessor(readMBB);
7206 BB->addSuccessor(sinkMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007207 }
Dale Johannesena32affb2008-08-28 17:53:09 +00007208 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
7209 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
7210 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
7211 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007212 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
7213 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
7214 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
7215 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007216
7217 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
7218 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
7219 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
7220 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007221 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
7222 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
7223 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
7224 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007225
7226 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
7227 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
7228 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
7229 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007230 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
7231 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
7232 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
7233 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007234
7235 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
7236 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
7237 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
7238 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007239 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
7240 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
7241 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
7242 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007243
7244 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007245 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::NAND);
Dale Johannesena32affb2008-08-28 17:53:09 +00007246 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007247 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007248 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007249 BB = EmitAtomicBinary(MI, BB, false, PPC::NAND);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007250 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Ulrich Weigand862d8b82014-07-08 16:16:02 +00007251 BB = EmitAtomicBinary(MI, BB, true, PPC::NAND8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007252
7253 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
7254 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
7255 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
7256 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesend4eb0522008-08-25 22:34:37 +00007257 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
7258 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
7259 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
7260 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesena32affb2008-08-28 17:53:09 +00007261
Dale Johannesenf0a88d62008-08-29 18:29:46 +00007262 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
7263 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
7264 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
7265 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
7266 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
7267 BB = EmitAtomicBinary(MI, BB, false, 0);
7268 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
7269 BB = EmitAtomicBinary(MI, BB, true, 0);
7270
Evan Cheng32e376f2008-07-12 02:23:19 +00007271 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
7272 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
7273 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
7274
7275 unsigned dest = MI->getOperand(0).getReg();
7276 unsigned ptrA = MI->getOperand(1).getReg();
7277 unsigned ptrB = MI->getOperand(2).getReg();
7278 unsigned oldval = MI->getOperand(3).getReg();
7279 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007280 DebugLoc dl = MI->getDebugLoc();
Evan Cheng32e376f2008-07-12 02:23:19 +00007281
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007282 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7283 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7284 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007285 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007286 F->insert(It, loop1MBB);
7287 F->insert(It, loop2MBB);
7288 F->insert(It, midMBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007289 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007290 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007291 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007292 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007293
7294 // thisMBB:
7295 // ...
7296 // fallthrough --> loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007297 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007298
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007299 // loop1MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007300 // l[wd]arx dest, ptr
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007301 // cmp[wd] dest, oldval
7302 // bne- midMBB
7303 // loop2MBB:
Evan Cheng32e376f2008-07-12 02:23:19 +00007304 // st[wd]cx. newval, ptr
7305 // bne- loopMBB
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007306 // b exitBB
7307 // midMBB:
7308 // st[wd]cx. dest, ptr
7309 // exitBB:
7310 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007311 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng32e376f2008-07-12 02:23:19 +00007312 .addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007313 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng32e376f2008-07-12 02:23:19 +00007314 .addReg(oldval).addReg(dest);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007315 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007316 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7317 BB->addSuccessor(loop2MBB);
7318 BB->addSuccessor(midMBB);
7319
7320 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007321 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng32e376f2008-07-12 02:23:19 +00007322 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007323 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007324 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007325 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007326 BB->addSuccessor(loop1MBB);
Evan Cheng32e376f2008-07-12 02:23:19 +00007327 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007328
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007329 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007330 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen166d6cb2008-08-25 18:53:26 +00007331 .addReg(dest).addReg(ptrA).addReg(ptrB);
7332 BB->addSuccessor(exitMBB);
7333
Evan Cheng32e376f2008-07-12 02:23:19 +00007334 // exitMBB:
7335 // ...
7336 BB = exitMBB;
Dale Johannesen340d2642008-08-30 00:08:53 +00007337 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
7338 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
7339 // We must use 64-bit registers for addresses when targeting 64-bit,
7340 // since we're actually doing arithmetic on them. Other registers
7341 // can be 32-bit.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007342 bool is64bit = Subtarget.isPPC64();
Dale Johannesen340d2642008-08-30 00:08:53 +00007343 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
7344
7345 unsigned dest = MI->getOperand(0).getReg();
7346 unsigned ptrA = MI->getOperand(1).getReg();
7347 unsigned ptrB = MI->getOperand(2).getReg();
7348 unsigned oldval = MI->getOperand(3).getReg();
7349 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesene9f623e2009-02-13 02:27:39 +00007350 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen340d2642008-08-30 00:08:53 +00007351
7352 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
7353 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
7354 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
7355 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
7356 F->insert(It, loop1MBB);
7357 F->insert(It, loop2MBB);
7358 F->insert(It, midMBB);
7359 F->insert(It, exitMBB);
Dan Gohman34396292010-07-06 20:24:04 +00007360 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00007361 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Dan Gohman34396292010-07-06 20:24:04 +00007362 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007363
7364 MachineRegisterInfo &RegInfo = F->getRegInfo();
Craig Topper61e88f42014-11-21 05:58:21 +00007365 const TargetRegisterClass *RC = is64bit ? &PPC::G8RCRegClass
7366 : &PPC::GPRCRegClass;
Dale Johannesen340d2642008-08-30 00:08:53 +00007367 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
7368 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
7369 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
7370 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
7371 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
7372 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
7373 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
7374 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
7375 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
7376 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
7377 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
7378 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
7379 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
7380 unsigned Ptr1Reg;
7381 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkelf70c41e2013-03-21 23:45:03 +00007382 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen340d2642008-08-30 00:08:53 +00007383 // thisMBB:
7384 // ...
7385 // fallthrough --> loopMBB
7386 BB->addSuccessor(loop1MBB);
7387
7388 // The 4-byte load must be aligned, while a char or short may be
7389 // anywhere in the word. Hence all this nasty bookkeeping code.
7390 // add ptr1, ptrA, ptrB [copy if ptrA==0]
7391 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesenbc698292008-09-02 20:30:23 +00007392 // xori shift, shift1, 24 [16]
Dale Johannesen340d2642008-08-30 00:08:53 +00007393 // rlwinm ptr, ptr1, 0, 0, 29
7394 // slw newval2, newval, shift
7395 // slw oldval2, oldval,shift
7396 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
7397 // slw mask, mask2, shift
7398 // and newval3, newval2, mask
7399 // and oldval3, oldval2, mask
7400 // loop1MBB:
7401 // lwarx tmpDest, ptr
7402 // and tmp, tmpDest, mask
7403 // cmpw tmp, oldval3
7404 // bne- midMBB
7405 // loop2MBB:
7406 // andc tmp2, tmpDest, mask
7407 // or tmp4, tmp2, newval3
7408 // stwcx. tmp4, ptr
7409 // bne- loop1MBB
7410 // b exitBB
7411 // midMBB:
7412 // stwcx. tmpDest, ptr
7413 // exitBB:
7414 // srw dest, tmpDest, shift
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007415 if (ptrA != ZeroReg) {
Dale Johannesen340d2642008-08-30 00:08:53 +00007416 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007417 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007418 .addReg(ptrA).addReg(ptrB);
7419 } else {
7420 Ptr1Reg = ptrB;
7421 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007422 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007423 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007424 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007425 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
7426 if (is64bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007427 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007428 .addReg(Ptr1Reg).addImm(0).addImm(61);
7429 else
Dale Johannesene9f623e2009-02-13 02:27:39 +00007430 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007431 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007432 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007433 .addReg(newval).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007434 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007435 .addReg(oldval).addReg(ShiftReg);
7436 if (is8bit)
Dale Johannesene9f623e2009-02-13 02:27:39 +00007437 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen340d2642008-08-30 00:08:53 +00007438 else {
Dale Johannesene9f623e2009-02-13 02:27:39 +00007439 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
7440 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
7441 .addReg(Mask3Reg).addImm(65535);
Dale Johannesen340d2642008-08-30 00:08:53 +00007442 }
Dale Johannesene9f623e2009-02-13 02:27:39 +00007443 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007444 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007445 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007446 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007447 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesen340d2642008-08-30 00:08:53 +00007448 .addReg(OldVal2Reg).addReg(MaskReg);
7449
7450 BB = loop1MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007451 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007452 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007453 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
7454 .addReg(TmpDestReg).addReg(MaskReg);
7455 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesen340d2642008-08-30 00:08:53 +00007456 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007457 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007458 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
7459 BB->addSuccessor(loop2MBB);
7460 BB->addSuccessor(midMBB);
7461
7462 BB = loop2MBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007463 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
7464 .addReg(TmpDestReg).addReg(MaskReg);
7465 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
7466 .addReg(Tmp2Reg).addReg(NewVal3Reg);
7467 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007468 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007469 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen340d2642008-08-30 00:08:53 +00007470 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesene9f623e2009-02-13 02:27:39 +00007471 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen340d2642008-08-30 00:08:53 +00007472 BB->addSuccessor(loop1MBB);
7473 BB->addSuccessor(exitMBB);
Scott Michelcf0da6c2009-02-17 22:15:04 +00007474
Dale Johannesen340d2642008-08-30 00:08:53 +00007475 BB = midMBB;
Dale Johannesene9f623e2009-02-13 02:27:39 +00007476 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen7067bff2011-04-04 17:07:06 +00007477 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen340d2642008-08-30 00:08:53 +00007478 BB->addSuccessor(exitMBB);
7479
7480 // exitMBB:
7481 // ...
7482 BB = exitMBB;
Jakob Stoklund Olesen13ce2362011-04-04 17:57:29 +00007483 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
7484 .addReg(ShiftReg);
Ulrich Weigand874fc622013-03-26 10:56:22 +00007485 } else if (MI->getOpcode() == PPC::FADDrtz) {
7486 // This pseudo performs an FADD with rounding mode temporarily forced
7487 // to round-to-zero. We emit this via custom inserter since the FPSCR
7488 // is not modeled at the SelectionDAG level.
7489 unsigned Dest = MI->getOperand(0).getReg();
7490 unsigned Src1 = MI->getOperand(1).getReg();
7491 unsigned Src2 = MI->getOperand(2).getReg();
7492 DebugLoc dl = MI->getDebugLoc();
7493
7494 MachineRegisterInfo &RegInfo = F->getRegInfo();
7495 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
7496
7497 // Save FPSCR value.
7498 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
7499
7500 // Set rounding mode to round-to-zero.
7501 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
7502 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
7503
7504 // Perform addition.
7505 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
7506
7507 // Restore FPSCR value.
7508 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel940ab932014-02-28 00:27:01 +00007509 } else if (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7510 MI->getOpcode() == PPC::ANDIo_1_GT_BIT ||
7511 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7512 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) {
7513 unsigned Opcode = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8 ||
7514 MI->getOpcode() == PPC::ANDIo_1_GT_BIT8) ?
7515 PPC::ANDIo8 : PPC::ANDIo;
7516 bool isEQ = (MI->getOpcode() == PPC::ANDIo_1_EQ_BIT ||
7517 MI->getOpcode() == PPC::ANDIo_1_EQ_BIT8);
7518
7519 MachineRegisterInfo &RegInfo = F->getRegInfo();
7520 unsigned Dest = RegInfo.createVirtualRegister(Opcode == PPC::ANDIo ?
7521 &PPC::GPRCRegClass :
7522 &PPC::G8RCRegClass);
7523
7524 DebugLoc dl = MI->getDebugLoc();
7525 BuildMI(*BB, MI, dl, TII->get(Opcode), Dest)
7526 .addReg(MI->getOperand(1).getReg()).addImm(1);
7527 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY),
7528 MI->getOperand(0).getReg())
7529 .addReg(isEQ ? PPC::CR0EQ : PPC::CR0GT);
Dale Johannesen340d2642008-08-30 00:08:53 +00007530 } else {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007531 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng32e376f2008-07-12 02:23:19 +00007532 }
Chris Lattner9b577f12005-08-26 21:23:58 +00007533
Dan Gohman34396292010-07-06 20:24:04 +00007534 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner9b577f12005-08-26 21:23:58 +00007535 return BB;
7536}
7537
Chris Lattner4211ca92006-04-14 06:01:58 +00007538//===----------------------------------------------------------------------===//
7539// Target Optimization Hooks
7540//===----------------------------------------------------------------------===//
7541
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007542SDValue PPCTargetLowering::getRsqrtEstimate(SDValue Operand,
7543 DAGCombinerInfo &DCI,
Sanjay Patel957efc232014-10-24 17:02:16 +00007544 unsigned &RefinementSteps,
7545 bool &UseOneConstNR) const {
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007546 EVT VT = Operand.getValueType();
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007547 if ((VT == MVT::f32 && Subtarget.hasFRSQRTES()) ||
7548 (VT == MVT::f64 && Subtarget.hasFRSQRTE()) ||
7549 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7550 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
Hal Finkel2e103312013-04-03 04:01:11 +00007551 // Convergence is quadratic, so we essentially double the number of digits
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007552 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7553 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7554 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7555 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
Hal Finkelb0c810f2013-04-03 17:44:56 +00007556 if (VT.getScalarType() == MVT::f64)
Sanjay Patelbdf1e382014-09-26 23:01:47 +00007557 ++RefinementSteps;
Sanjay Patel957efc232014-10-24 17:02:16 +00007558 UseOneConstNR = true;
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007559 return DCI.DAG.getNode(PPCISD::FRSQRTE, SDLoc(Operand), VT, Operand);
Hal Finkel2e103312013-04-03 04:01:11 +00007560 }
Sanjay Patel8fde95c2014-09-30 20:28:48 +00007561 return SDValue();
7562}
7563
7564SDValue PPCTargetLowering::getRecipEstimate(SDValue Operand,
7565 DAGCombinerInfo &DCI,
7566 unsigned &RefinementSteps) const {
7567 EVT VT = Operand.getValueType();
7568 if ((VT == MVT::f32 && Subtarget.hasFRES()) ||
7569 (VT == MVT::f64 && Subtarget.hasFRE()) ||
7570 (VT == MVT::v4f32 && Subtarget.hasAltivec()) ||
7571 (VT == MVT::v2f64 && Subtarget.hasVSX())) {
7572 // Convergence is quadratic, so we essentially double the number of digits
7573 // correct after every iteration. For both FRE and FRSQRTE, the minimum
7574 // architected relative accuracy is 2^-5. When hasRecipPrec(), this is
7575 // 2^-14. IEEE float has 23 digits and double has 52 digits.
7576 RefinementSteps = Subtarget.hasRecipPrec() ? 1 : 3;
7577 if (VT.getScalarType() == MVT::f64)
7578 ++RefinementSteps;
7579 return DCI.DAG.getNode(PPCISD::FRE, SDLoc(Operand), VT, Operand);
7580 }
7581 return SDValue();
Hal Finkel2e103312013-04-03 04:01:11 +00007582}
7583
Hal Finkel360f2132014-11-24 23:45:21 +00007584bool PPCTargetLowering::combineRepeatedFPDivisors(unsigned NumUsers) const {
7585 // Note: This functionality is used only when unsafe-fp-math is enabled, and
7586 // on cores with reciprocal estimates (which are used when unsafe-fp-math is
7587 // enabled for division), this functionality is redundant with the default
7588 // combiner logic (once the division -> reciprocal/multiply transformation
7589 // has taken place). As a result, this matters more for older cores than for
7590 // newer ones.
7591
7592 // Combine multiple FDIVs with the same divisor into multiple FMULs by the
7593 // reciprocal if there are two or more FDIVs (for embedded cores with only
7594 // one FP pipeline) for three or more FDIVs (for generic OOO cores).
7595 switch (Subtarget.getDarwinDirective()) {
7596 default:
7597 return NumUsers > 2;
7598 case PPC::DIR_440:
7599 case PPC::DIR_A2:
7600 case PPC::DIR_E500mc:
7601 case PPC::DIR_E5500:
7602 return NumUsers > 1;
7603 }
7604}
7605
Hal Finkel3604bf72014-08-01 01:02:01 +00007606static bool isConsecutiveLSLoc(SDValue Loc, EVT VT, LSBaseSDNode *Base,
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007607 unsigned Bytes, int Dist,
7608 SelectionDAG &DAG) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007609 if (VT.getSizeInBits() / 8 != Bytes)
7610 return false;
7611
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007612 SDValue BaseLoc = Base->getBasePtr();
7613 if (Loc.getOpcode() == ISD::FrameIndex) {
7614 if (BaseLoc.getOpcode() != ISD::FrameIndex)
7615 return false;
7616 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7617 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
7618 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
7619 int FS = MFI->getObjectSize(FI);
7620 int BFS = MFI->getObjectSize(BFI);
7621 if (FS != BFS || FS != (int)Bytes) return false;
7622 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
7623 }
7624
7625 // Handle X+C
7626 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
7627 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
7628 return true;
7629
7630 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00007631 const GlobalValue *GV1 = nullptr;
7632 const GlobalValue *GV2 = nullptr;
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007633 int64_t Offset1 = 0;
7634 int64_t Offset2 = 0;
7635 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
7636 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
7637 if (isGA1 && isGA2 && GV1 == GV2)
7638 return Offset1 == (Offset2 + Dist*Bytes);
7639 return false;
7640}
7641
Hal Finkel3604bf72014-08-01 01:02:01 +00007642// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
7643// not enforce equality of the chain operands.
7644static bool isConsecutiveLS(SDNode *N, LSBaseSDNode *Base,
7645 unsigned Bytes, int Dist,
7646 SelectionDAG &DAG) {
7647 if (LSBaseSDNode *LS = dyn_cast<LSBaseSDNode>(N)) {
7648 EVT VT = LS->getMemoryVT();
7649 SDValue Loc = LS->getBasePtr();
7650 return isConsecutiveLSLoc(Loc, VT, Base, Bytes, Dist, DAG);
7651 }
7652
7653 if (N->getOpcode() == ISD::INTRINSIC_W_CHAIN) {
7654 EVT VT;
7655 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7656 default: return false;
7657 case Intrinsic::ppc_altivec_lvx:
7658 case Intrinsic::ppc_altivec_lvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007659 case Intrinsic::ppc_vsx_lxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007660 VT = MVT::v4i32;
7661 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007662 case Intrinsic::ppc_vsx_lxvd2x:
7663 VT = MVT::v2f64;
7664 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007665 case Intrinsic::ppc_altivec_lvebx:
7666 VT = MVT::i8;
7667 break;
7668 case Intrinsic::ppc_altivec_lvehx:
7669 VT = MVT::i16;
7670 break;
7671 case Intrinsic::ppc_altivec_lvewx:
7672 VT = MVT::i32;
7673 break;
7674 }
7675
7676 return isConsecutiveLSLoc(N->getOperand(2), VT, Base, Bytes, Dist, DAG);
7677 }
7678
7679 if (N->getOpcode() == ISD::INTRINSIC_VOID) {
7680 EVT VT;
7681 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
7682 default: return false;
7683 case Intrinsic::ppc_altivec_stvx:
7684 case Intrinsic::ppc_altivec_stvxl:
Bill Schmidt72954782014-11-12 04:19:40 +00007685 case Intrinsic::ppc_vsx_stxvw4x:
Hal Finkel3604bf72014-08-01 01:02:01 +00007686 VT = MVT::v4i32;
7687 break;
Bill Schmidt72954782014-11-12 04:19:40 +00007688 case Intrinsic::ppc_vsx_stxvd2x:
7689 VT = MVT::v2f64;
7690 break;
Hal Finkel3604bf72014-08-01 01:02:01 +00007691 case Intrinsic::ppc_altivec_stvebx:
7692 VT = MVT::i8;
7693 break;
7694 case Intrinsic::ppc_altivec_stvehx:
7695 VT = MVT::i16;
7696 break;
7697 case Intrinsic::ppc_altivec_stvewx:
7698 VT = MVT::i32;
7699 break;
7700 }
7701
7702 return isConsecutiveLSLoc(N->getOperand(3), VT, Base, Bytes, Dist, DAG);
7703 }
7704
7705 return false;
7706}
7707
Hal Finkel7d8a6912013-05-26 18:08:30 +00007708// Return true is there is a nearyby consecutive load to the one provided
7709// (regardless of alignment). We search up and down the chain, looking though
Matt Arsenault57e74d22014-07-29 00:02:40 +00007710// token factors and other loads (but nothing else). As a result, a true result
7711// indicates that it is safe to create a new consecutive load adjacent to the
7712// load provided.
Hal Finkel7d8a6912013-05-26 18:08:30 +00007713static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
7714 SDValue Chain = LD->getChain();
7715 EVT VT = LD->getMemoryVT();
7716
7717 SmallSet<SDNode *, 16> LoadRoots;
7718 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
7719 SmallSet<SDNode *, 16> Visited;
7720
7721 // First, search up the chain, branching to follow all token-factor operands.
7722 // If we find a consecutive load, then we're done, otherwise, record all
7723 // nodes just above the top-level loads and token factors.
7724 while (!Queue.empty()) {
7725 SDNode *ChainNext = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00007726 if (!Visited.insert(ChainNext).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00007727 continue;
7728
Hal Finkel3604bf72014-08-01 01:02:01 +00007729 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(ChainNext)) {
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007730 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007731 return true;
7732
7733 if (!Visited.count(ChainLD->getChain().getNode()))
7734 Queue.push_back(ChainLD->getChain().getNode());
7735 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
Craig Topper66e588b2014-06-29 00:40:57 +00007736 for (const SDUse &O : ChainNext->ops())
7737 if (!Visited.count(O.getNode()))
7738 Queue.push_back(O.getNode());
Hal Finkel7d8a6912013-05-26 18:08:30 +00007739 } else
7740 LoadRoots.insert(ChainNext);
7741 }
7742
7743 // Second, search down the chain, starting from the top-level nodes recorded
7744 // in the first phase. These top-level nodes are the nodes just above all
7745 // loads and token factors. Starting with their uses, recursively look though
7746 // all loads (just the chain uses) and token factors to find a consecutive
7747 // load.
7748 Visited.clear();
7749 Queue.clear();
7750
7751 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
7752 IE = LoadRoots.end(); I != IE; ++I) {
7753 Queue.push_back(*I);
7754
7755 while (!Queue.empty()) {
7756 SDNode *LoadRoot = Queue.pop_back_val();
David Blaikie70573dc2014-11-19 07:49:26 +00007757 if (!Visited.insert(LoadRoot).second)
Hal Finkel7d8a6912013-05-26 18:08:30 +00007758 continue;
7759
Hal Finkel3604bf72014-08-01 01:02:01 +00007760 if (MemSDNode *ChainLD = dyn_cast<MemSDNode>(LoadRoot))
Hal Finkel8ebfe6c2013-05-27 02:06:39 +00007761 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel7d8a6912013-05-26 18:08:30 +00007762 return true;
7763
7764 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
7765 UE = LoadRoot->use_end(); UI != UE; ++UI)
Hal Finkel3604bf72014-08-01 01:02:01 +00007766 if (((isa<MemSDNode>(*UI) &&
7767 cast<MemSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
Hal Finkel7d8a6912013-05-26 18:08:30 +00007768 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
7769 Queue.push_back(*UI);
7770 }
7771 }
7772
7773 return false;
7774}
7775
Hal Finkel940ab932014-02-28 00:27:01 +00007776SDValue PPCTargetLowering::DAGCombineTruncBoolExt(SDNode *N,
7777 DAGCombinerInfo &DCI) const {
7778 SelectionDAG &DAG = DCI.DAG;
7779 SDLoc dl(N);
7780
Eric Christopherb1aaebe2014-06-12 22:38:18 +00007781 assert(Subtarget.useCRBits() &&
Hal Finkel940ab932014-02-28 00:27:01 +00007782 "Expecting to be tracking CR bits");
7783 // If we're tracking CR bits, we need to be careful that we don't have:
7784 // trunc(binary-ops(zext(x), zext(y)))
7785 // or
7786 // trunc(binary-ops(binary-ops(zext(x), zext(y)), ...)
7787 // such that we're unnecessarily moving things into GPRs when it would be
7788 // better to keep them in CR bits.
7789
7790 // Note that trunc here can be an actual i1 trunc, or can be the effective
7791 // truncation that comes from a setcc or select_cc.
7792 if (N->getOpcode() == ISD::TRUNCATE &&
7793 N->getValueType(0) != MVT::i1)
7794 return SDValue();
7795
7796 if (N->getOperand(0).getValueType() != MVT::i32 &&
7797 N->getOperand(0).getValueType() != MVT::i64)
7798 return SDValue();
7799
7800 if (N->getOpcode() == ISD::SETCC ||
7801 N->getOpcode() == ISD::SELECT_CC) {
7802 // If we're looking at a comparison, then we need to make sure that the
7803 // high bits (all except for the first) don't matter the result.
7804 ISD::CondCode CC =
7805 cast<CondCodeSDNode>(N->getOperand(
7806 N->getOpcode() == ISD::SETCC ? 2 : 4))->get();
7807 unsigned OpBits = N->getOperand(0).getValueSizeInBits();
7808
7809 if (ISD::isSignedIntSetCC(CC)) {
7810 if (DAG.ComputeNumSignBits(N->getOperand(0)) != OpBits ||
7811 DAG.ComputeNumSignBits(N->getOperand(1)) != OpBits)
7812 return SDValue();
7813 } else if (ISD::isUnsignedIntSetCC(CC)) {
7814 if (!DAG.MaskedValueIsZero(N->getOperand(0),
7815 APInt::getHighBitsSet(OpBits, OpBits-1)) ||
7816 !DAG.MaskedValueIsZero(N->getOperand(1),
7817 APInt::getHighBitsSet(OpBits, OpBits-1)))
7818 return SDValue();
7819 } else {
7820 // This is neither a signed nor an unsigned comparison, just make sure
7821 // that the high bits are equal.
7822 APInt Op1Zero, Op1One;
7823 APInt Op2Zero, Op2One;
Jay Foada0653a32014-05-14 21:14:37 +00007824 DAG.computeKnownBits(N->getOperand(0), Op1Zero, Op1One);
7825 DAG.computeKnownBits(N->getOperand(1), Op2Zero, Op2One);
Hal Finkel940ab932014-02-28 00:27:01 +00007826
7827 // We don't really care about what is known about the first bit (if
7828 // anything), so clear it in all masks prior to comparing them.
7829 Op1Zero.clearBit(0); Op1One.clearBit(0);
7830 Op2Zero.clearBit(0); Op2One.clearBit(0);
7831
7832 if (Op1Zero != Op2Zero || Op1One != Op2One)
7833 return SDValue();
7834 }
7835 }
7836
7837 // We now know that the higher-order bits are irrelevant, we just need to
7838 // make sure that all of the intermediate operations are bit operations, and
7839 // all inputs are extensions.
7840 if (N->getOperand(0).getOpcode() != ISD::AND &&
7841 N->getOperand(0).getOpcode() != ISD::OR &&
7842 N->getOperand(0).getOpcode() != ISD::XOR &&
7843 N->getOperand(0).getOpcode() != ISD::SELECT &&
7844 N->getOperand(0).getOpcode() != ISD::SELECT_CC &&
7845 N->getOperand(0).getOpcode() != ISD::TRUNCATE &&
7846 N->getOperand(0).getOpcode() != ISD::SIGN_EXTEND &&
7847 N->getOperand(0).getOpcode() != ISD::ZERO_EXTEND &&
7848 N->getOperand(0).getOpcode() != ISD::ANY_EXTEND)
7849 return SDValue();
7850
7851 if ((N->getOpcode() == ISD::SETCC || N->getOpcode() == ISD::SELECT_CC) &&
7852 N->getOperand(1).getOpcode() != ISD::AND &&
7853 N->getOperand(1).getOpcode() != ISD::OR &&
7854 N->getOperand(1).getOpcode() != ISD::XOR &&
7855 N->getOperand(1).getOpcode() != ISD::SELECT &&
7856 N->getOperand(1).getOpcode() != ISD::SELECT_CC &&
7857 N->getOperand(1).getOpcode() != ISD::TRUNCATE &&
7858 N->getOperand(1).getOpcode() != ISD::SIGN_EXTEND &&
7859 N->getOperand(1).getOpcode() != ISD::ZERO_EXTEND &&
7860 N->getOperand(1).getOpcode() != ISD::ANY_EXTEND)
7861 return SDValue();
7862
7863 SmallVector<SDValue, 4> Inputs;
7864 SmallVector<SDValue, 8> BinOps, PromOps;
7865 SmallPtrSet<SDNode *, 16> Visited;
7866
7867 for (unsigned i = 0; i < 2; ++i) {
7868 if (((N->getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7869 N->getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7870 N->getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7871 N->getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7872 isa<ConstantSDNode>(N->getOperand(i)))
7873 Inputs.push_back(N->getOperand(i));
7874 else
7875 BinOps.push_back(N->getOperand(i));
7876
7877 if (N->getOpcode() == ISD::TRUNCATE)
7878 break;
7879 }
7880
7881 // Visit all inputs, collect all binary operations (and, or, xor and
7882 // select) that are all fed by extensions.
7883 while (!BinOps.empty()) {
7884 SDValue BinOp = BinOps.back();
7885 BinOps.pop_back();
7886
David Blaikie70573dc2014-11-19 07:49:26 +00007887 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00007888 continue;
7889
7890 PromOps.push_back(BinOp);
7891
7892 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
7893 // The condition of the select is not promoted.
7894 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
7895 continue;
7896 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
7897 continue;
7898
7899 if (((BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7900 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7901 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) &&
7902 BinOp.getOperand(i).getOperand(0).getValueType() == MVT::i1) ||
7903 isa<ConstantSDNode>(BinOp.getOperand(i))) {
7904 Inputs.push_back(BinOp.getOperand(i));
7905 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
7906 BinOp.getOperand(i).getOpcode() == ISD::OR ||
7907 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
7908 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
7909 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC ||
7910 BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
7911 BinOp.getOperand(i).getOpcode() == ISD::SIGN_EXTEND ||
7912 BinOp.getOperand(i).getOpcode() == ISD::ZERO_EXTEND ||
7913 BinOp.getOperand(i).getOpcode() == ISD::ANY_EXTEND) {
7914 BinOps.push_back(BinOp.getOperand(i));
7915 } else {
7916 // We have an input that is not an extension or another binary
7917 // operation; we'll abort this transformation.
7918 return SDValue();
7919 }
7920 }
7921 }
7922
7923 // Make sure that this is a self-contained cluster of operations (which
7924 // is not quite the same thing as saying that everything has only one
7925 // use).
7926 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7927 if (isa<ConstantSDNode>(Inputs[i]))
7928 continue;
7929
7930 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
7931 UE = Inputs[i].getNode()->use_end();
7932 UI != UE; ++UI) {
7933 SDNode *User = *UI;
7934 if (User != N && !Visited.count(User))
7935 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007936
7937 // Make sure that we're not going to promote the non-output-value
7938 // operand(s) or SELECT or SELECT_CC.
7939 // FIXME: Although we could sometimes handle this, and it does occur in
7940 // practice that one of the condition inputs to the select is also one of
7941 // the outputs, we currently can't deal with this.
7942 if (User->getOpcode() == ISD::SELECT) {
7943 if (User->getOperand(0) == Inputs[i])
7944 return SDValue();
7945 } else if (User->getOpcode() == ISD::SELECT_CC) {
7946 if (User->getOperand(0) == Inputs[i] ||
7947 User->getOperand(1) == Inputs[i])
7948 return SDValue();
7949 }
Hal Finkel940ab932014-02-28 00:27:01 +00007950 }
7951 }
7952
7953 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
7954 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
7955 UE = PromOps[i].getNode()->use_end();
7956 UI != UE; ++UI) {
7957 SDNode *User = *UI;
7958 if (User != N && !Visited.count(User))
7959 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00007960
7961 // Make sure that we're not going to promote the non-output-value
7962 // operand(s) or SELECT or SELECT_CC.
7963 // FIXME: Although we could sometimes handle this, and it does occur in
7964 // practice that one of the condition inputs to the select is also one of
7965 // the outputs, we currently can't deal with this.
7966 if (User->getOpcode() == ISD::SELECT) {
7967 if (User->getOperand(0) == PromOps[i])
7968 return SDValue();
7969 } else if (User->getOpcode() == ISD::SELECT_CC) {
7970 if (User->getOperand(0) == PromOps[i] ||
7971 User->getOperand(1) == PromOps[i])
7972 return SDValue();
7973 }
Hal Finkel940ab932014-02-28 00:27:01 +00007974 }
7975 }
7976
7977 // Replace all inputs with the extension operand.
7978 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
7979 // Constants may have users outside the cluster of to-be-promoted nodes,
7980 // and so we need to replace those as we do the promotions.
7981 if (isa<ConstantSDNode>(Inputs[i]))
7982 continue;
7983 else
7984 DAG.ReplaceAllUsesOfValueWith(Inputs[i], Inputs[i].getOperand(0));
7985 }
7986
7987 // Replace all operations (these are all the same, but have a different
7988 // (i1) return type). DAG.getNode will validate that the types of
7989 // a binary operator match, so go through the list in reverse so that
7990 // we've likely promoted both operands first. Any intermediate truncations or
7991 // extensions disappear.
7992 while (!PromOps.empty()) {
7993 SDValue PromOp = PromOps.back();
7994 PromOps.pop_back();
7995
7996 if (PromOp.getOpcode() == ISD::TRUNCATE ||
7997 PromOp.getOpcode() == ISD::SIGN_EXTEND ||
7998 PromOp.getOpcode() == ISD::ZERO_EXTEND ||
7999 PromOp.getOpcode() == ISD::ANY_EXTEND) {
8000 if (!isa<ConstantSDNode>(PromOp.getOperand(0)) &&
8001 PromOp.getOperand(0).getValueType() != MVT::i1) {
8002 // The operand is not yet ready (see comment below).
8003 PromOps.insert(PromOps.begin(), PromOp);
8004 continue;
8005 }
8006
8007 SDValue RepValue = PromOp.getOperand(0);
8008 if (isa<ConstantSDNode>(RepValue))
8009 RepValue = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, RepValue);
8010
8011 DAG.ReplaceAllUsesOfValueWith(PromOp, RepValue);
8012 continue;
8013 }
8014
8015 unsigned C;
8016 switch (PromOp.getOpcode()) {
8017 default: C = 0; break;
8018 case ISD::SELECT: C = 1; break;
8019 case ISD::SELECT_CC: C = 2; break;
8020 }
8021
8022 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8023 PromOp.getOperand(C).getValueType() != MVT::i1) ||
8024 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8025 PromOp.getOperand(C+1).getValueType() != MVT::i1)) {
8026 // The to-be-promoted operands of this node have not yet been
8027 // promoted (this should be rare because we're going through the
8028 // list backward, but if one of the operands has several users in
8029 // this cluster of to-be-promoted nodes, it is possible).
8030 PromOps.insert(PromOps.begin(), PromOp);
8031 continue;
8032 }
8033
8034 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8035 PromOp.getNode()->op_end());
8036
8037 // If there are any constant inputs, make sure they're replaced now.
8038 for (unsigned i = 0; i < 2; ++i)
8039 if (isa<ConstantSDNode>(Ops[C+i]))
8040 Ops[C+i] = DAG.getNode(ISD::TRUNCATE, dl, MVT::i1, Ops[C+i]);
8041
8042 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008043 DAG.getNode(PromOp.getOpcode(), dl, MVT::i1, Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008044 }
8045
8046 // Now we're left with the initial truncation itself.
8047 if (N->getOpcode() == ISD::TRUNCATE)
8048 return N->getOperand(0);
8049
8050 // Otherwise, this is a comparison. The operands to be compared have just
8051 // changed type (to i1), but everything else is the same.
8052 return SDValue(N, 0);
8053}
8054
8055SDValue PPCTargetLowering::DAGCombineExtBoolTrunc(SDNode *N,
8056 DAGCombinerInfo &DCI) const {
8057 SelectionDAG &DAG = DCI.DAG;
8058 SDLoc dl(N);
8059
Hal Finkel940ab932014-02-28 00:27:01 +00008060 // If we're tracking CR bits, we need to be careful that we don't have:
8061 // zext(binary-ops(trunc(x), trunc(y)))
8062 // or
8063 // zext(binary-ops(binary-ops(trunc(x), trunc(y)), ...)
8064 // such that we're unnecessarily moving things into CR bits that can more
8065 // efficiently stay in GPRs. Note that if we're not certain that the high
8066 // bits are set as required by the final extension, we still may need to do
8067 // some masking to get the proper behavior.
8068
Hal Finkel46043ed2014-03-01 21:36:57 +00008069 // This same functionality is important on PPC64 when dealing with
8070 // 32-to-64-bit extensions; these occur often when 32-bit values are used as
8071 // the return values of functions. Because it is so similar, it is handled
8072 // here as well.
8073
Hal Finkel940ab932014-02-28 00:27:01 +00008074 if (N->getValueType(0) != MVT::i32 &&
8075 N->getValueType(0) != MVT::i64)
8076 return SDValue();
8077
Hal Finkel46043ed2014-03-01 21:36:57 +00008078 if (!((N->getOperand(0).getValueType() == MVT::i1 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008079 Subtarget.useCRBits()) ||
Hal Finkel46043ed2014-03-01 21:36:57 +00008080 (N->getOperand(0).getValueType() == MVT::i32 &&
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008081 Subtarget.isPPC64())))
Hal Finkel940ab932014-02-28 00:27:01 +00008082 return SDValue();
8083
8084 if (N->getOperand(0).getOpcode() != ISD::AND &&
8085 N->getOperand(0).getOpcode() != ISD::OR &&
8086 N->getOperand(0).getOpcode() != ISD::XOR &&
8087 N->getOperand(0).getOpcode() != ISD::SELECT &&
8088 N->getOperand(0).getOpcode() != ISD::SELECT_CC)
8089 return SDValue();
8090
8091 SmallVector<SDValue, 4> Inputs;
8092 SmallVector<SDValue, 8> BinOps(1, N->getOperand(0)), PromOps;
8093 SmallPtrSet<SDNode *, 16> Visited;
8094
8095 // Visit all inputs, collect all binary operations (and, or, xor and
8096 // select) that are all fed by truncations.
8097 while (!BinOps.empty()) {
8098 SDValue BinOp = BinOps.back();
8099 BinOps.pop_back();
8100
David Blaikie70573dc2014-11-19 07:49:26 +00008101 if (!Visited.insert(BinOp.getNode()).second)
Hal Finkel940ab932014-02-28 00:27:01 +00008102 continue;
8103
8104 PromOps.push_back(BinOp);
8105
8106 for (unsigned i = 0, ie = BinOp.getNumOperands(); i != ie; ++i) {
8107 // The condition of the select is not promoted.
8108 if (BinOp.getOpcode() == ISD::SELECT && i == 0)
8109 continue;
8110 if (BinOp.getOpcode() == ISD::SELECT_CC && i != 2 && i != 3)
8111 continue;
8112
8113 if (BinOp.getOperand(i).getOpcode() == ISD::TRUNCATE ||
8114 isa<ConstantSDNode>(BinOp.getOperand(i))) {
8115 Inputs.push_back(BinOp.getOperand(i));
8116 } else if (BinOp.getOperand(i).getOpcode() == ISD::AND ||
8117 BinOp.getOperand(i).getOpcode() == ISD::OR ||
8118 BinOp.getOperand(i).getOpcode() == ISD::XOR ||
8119 BinOp.getOperand(i).getOpcode() == ISD::SELECT ||
8120 BinOp.getOperand(i).getOpcode() == ISD::SELECT_CC) {
8121 BinOps.push_back(BinOp.getOperand(i));
8122 } else {
8123 // We have an input that is not a truncation or another binary
8124 // operation; we'll abort this transformation.
8125 return SDValue();
8126 }
8127 }
8128 }
8129
Hal Finkel4104a1a2014-12-14 05:53:19 +00008130 // The operands of a select that must be truncated when the select is
8131 // promoted because the operand is actually part of the to-be-promoted set.
8132 DenseMap<SDNode *, EVT> SelectTruncOp[2];
8133
Hal Finkel940ab932014-02-28 00:27:01 +00008134 // Make sure that this is a self-contained cluster of operations (which
8135 // is not quite the same thing as saying that everything has only one
8136 // use).
8137 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8138 if (isa<ConstantSDNode>(Inputs[i]))
8139 continue;
8140
8141 for (SDNode::use_iterator UI = Inputs[i].getNode()->use_begin(),
8142 UE = Inputs[i].getNode()->use_end();
8143 UI != UE; ++UI) {
8144 SDNode *User = *UI;
8145 if (User != N && !Visited.count(User))
8146 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008147
Hal Finkel4104a1a2014-12-14 05:53:19 +00008148 // If we're going to promote the non-output-value operand(s) or SELECT or
8149 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008150 if (User->getOpcode() == ISD::SELECT) {
8151 if (User->getOperand(0) == Inputs[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008152 SelectTruncOp[0].insert(std::make_pair(User,
8153 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008154 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008155 if (User->getOperand(0) == Inputs[i])
8156 SelectTruncOp[0].insert(std::make_pair(User,
8157 User->getOperand(0).getValueType()));
8158 if (User->getOperand(1) == Inputs[i])
8159 SelectTruncOp[1].insert(std::make_pair(User,
8160 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008161 }
Hal Finkel940ab932014-02-28 00:27:01 +00008162 }
8163 }
8164
8165 for (unsigned i = 0, ie = PromOps.size(); i != ie; ++i) {
8166 for (SDNode::use_iterator UI = PromOps[i].getNode()->use_begin(),
8167 UE = PromOps[i].getNode()->use_end();
8168 UI != UE; ++UI) {
8169 SDNode *User = *UI;
8170 if (User != N && !Visited.count(User))
8171 return SDValue();
Hal Finkel46043ed2014-03-01 21:36:57 +00008172
Hal Finkel4104a1a2014-12-14 05:53:19 +00008173 // If we're going to promote the non-output-value operand(s) or SELECT or
8174 // SELECT_CC, record them for truncation.
Hal Finkel46043ed2014-03-01 21:36:57 +00008175 if (User->getOpcode() == ISD::SELECT) {
8176 if (User->getOperand(0) == PromOps[i])
Hal Finkel4104a1a2014-12-14 05:53:19 +00008177 SelectTruncOp[0].insert(std::make_pair(User,
8178 User->getOperand(0).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008179 } else if (User->getOpcode() == ISD::SELECT_CC) {
Hal Finkel4104a1a2014-12-14 05:53:19 +00008180 if (User->getOperand(0) == PromOps[i])
8181 SelectTruncOp[0].insert(std::make_pair(User,
8182 User->getOperand(0).getValueType()));
8183 if (User->getOperand(1) == PromOps[i])
8184 SelectTruncOp[1].insert(std::make_pair(User,
8185 User->getOperand(1).getValueType()));
Hal Finkel46043ed2014-03-01 21:36:57 +00008186 }
Hal Finkel940ab932014-02-28 00:27:01 +00008187 }
8188 }
8189
Hal Finkel46043ed2014-03-01 21:36:57 +00008190 unsigned PromBits = N->getOperand(0).getValueSizeInBits();
Hal Finkel940ab932014-02-28 00:27:01 +00008191 bool ReallyNeedsExt = false;
8192 if (N->getOpcode() != ISD::ANY_EXTEND) {
8193 // If all of the inputs are not already sign/zero extended, then
8194 // we'll still need to do that at the end.
8195 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8196 if (isa<ConstantSDNode>(Inputs[i]))
8197 continue;
8198
8199 unsigned OpBits =
8200 Inputs[i].getOperand(0).getValueSizeInBits();
Hal Finkel46043ed2014-03-01 21:36:57 +00008201 assert(PromBits < OpBits && "Truncation not to a smaller bit count?");
8202
Hal Finkel940ab932014-02-28 00:27:01 +00008203 if ((N->getOpcode() == ISD::ZERO_EXTEND &&
8204 !DAG.MaskedValueIsZero(Inputs[i].getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008205 APInt::getHighBitsSet(OpBits,
8206 OpBits-PromBits))) ||
Hal Finkel940ab932014-02-28 00:27:01 +00008207 (N->getOpcode() == ISD::SIGN_EXTEND &&
Hal Finkel46043ed2014-03-01 21:36:57 +00008208 DAG.ComputeNumSignBits(Inputs[i].getOperand(0)) <
8209 (OpBits-(PromBits-1)))) {
Hal Finkel940ab932014-02-28 00:27:01 +00008210 ReallyNeedsExt = true;
8211 break;
8212 }
8213 }
8214 }
8215
8216 // Replace all inputs, either with the truncation operand, or a
8217 // truncation or extension to the final output type.
8218 for (unsigned i = 0, ie = Inputs.size(); i != ie; ++i) {
8219 // Constant inputs need to be replaced with the to-be-promoted nodes that
8220 // use them because they might have users outside of the cluster of
8221 // promoted nodes.
8222 if (isa<ConstantSDNode>(Inputs[i]))
8223 continue;
8224
8225 SDValue InSrc = Inputs[i].getOperand(0);
8226 if (Inputs[i].getValueType() == N->getValueType(0))
8227 DAG.ReplaceAllUsesOfValueWith(Inputs[i], InSrc);
8228 else if (N->getOpcode() == ISD::SIGN_EXTEND)
8229 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8230 DAG.getSExtOrTrunc(InSrc, dl, N->getValueType(0)));
8231 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8232 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8233 DAG.getZExtOrTrunc(InSrc, dl, N->getValueType(0)));
8234 else
8235 DAG.ReplaceAllUsesOfValueWith(Inputs[i],
8236 DAG.getAnyExtOrTrunc(InSrc, dl, N->getValueType(0)));
8237 }
8238
8239 // Replace all operations (these are all the same, but have a different
8240 // (promoted) return type). DAG.getNode will validate that the types of
8241 // a binary operator match, so go through the list in reverse so that
8242 // we've likely promoted both operands first.
8243 while (!PromOps.empty()) {
8244 SDValue PromOp = PromOps.back();
8245 PromOps.pop_back();
8246
8247 unsigned C;
8248 switch (PromOp.getOpcode()) {
8249 default: C = 0; break;
8250 case ISD::SELECT: C = 1; break;
8251 case ISD::SELECT_CC: C = 2; break;
8252 }
8253
8254 if ((!isa<ConstantSDNode>(PromOp.getOperand(C)) &&
8255 PromOp.getOperand(C).getValueType() != N->getValueType(0)) ||
8256 (!isa<ConstantSDNode>(PromOp.getOperand(C+1)) &&
8257 PromOp.getOperand(C+1).getValueType() != N->getValueType(0))) {
8258 // The to-be-promoted operands of this node have not yet been
8259 // promoted (this should be rare because we're going through the
8260 // list backward, but if one of the operands has several users in
8261 // this cluster of to-be-promoted nodes, it is possible).
8262 PromOps.insert(PromOps.begin(), PromOp);
8263 continue;
8264 }
8265
Hal Finkel4104a1a2014-12-14 05:53:19 +00008266 // For SELECT and SELECT_CC nodes, we do a similar check for any
8267 // to-be-promoted comparison inputs.
8268 if (PromOp.getOpcode() == ISD::SELECT ||
8269 PromOp.getOpcode() == ISD::SELECT_CC) {
8270 if ((SelectTruncOp[0].count(PromOp.getNode()) &&
8271 PromOp.getOperand(0).getValueType() != N->getValueType(0)) ||
8272 (SelectTruncOp[1].count(PromOp.getNode()) &&
8273 PromOp.getOperand(1).getValueType() != N->getValueType(0))) {
8274 PromOps.insert(PromOps.begin(), PromOp);
8275 continue;
8276 }
8277 }
8278
Hal Finkel940ab932014-02-28 00:27:01 +00008279 SmallVector<SDValue, 3> Ops(PromOp.getNode()->op_begin(),
8280 PromOp.getNode()->op_end());
8281
8282 // If this node has constant inputs, then they'll need to be promoted here.
8283 for (unsigned i = 0; i < 2; ++i) {
8284 if (!isa<ConstantSDNode>(Ops[C+i]))
8285 continue;
8286 if (Ops[C+i].getValueType() == N->getValueType(0))
8287 continue;
8288
8289 if (N->getOpcode() == ISD::SIGN_EXTEND)
8290 Ops[C+i] = DAG.getSExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8291 else if (N->getOpcode() == ISD::ZERO_EXTEND)
8292 Ops[C+i] = DAG.getZExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8293 else
8294 Ops[C+i] = DAG.getAnyExtOrTrunc(Ops[C+i], dl, N->getValueType(0));
8295 }
8296
Hal Finkel4104a1a2014-12-14 05:53:19 +00008297 // If we've promoted the comparison inputs of a SELECT or SELECT_CC,
8298 // truncate them again to the original value type.
8299 if (PromOp.getOpcode() == ISD::SELECT ||
8300 PromOp.getOpcode() == ISD::SELECT_CC) {
8301 auto SI0 = SelectTruncOp[0].find(PromOp.getNode());
8302 if (SI0 != SelectTruncOp[0].end())
8303 Ops[0] = DAG.getNode(ISD::TRUNCATE, dl, SI0->second, Ops[0]);
8304 auto SI1 = SelectTruncOp[1].find(PromOp.getNode());
8305 if (SI1 != SelectTruncOp[1].end())
8306 Ops[1] = DAG.getNode(ISD::TRUNCATE, dl, SI1->second, Ops[1]);
8307 }
8308
Hal Finkel940ab932014-02-28 00:27:01 +00008309 DAG.ReplaceAllUsesOfValueWith(PromOp,
Craig Topper48d114b2014-04-26 18:35:24 +00008310 DAG.getNode(PromOp.getOpcode(), dl, N->getValueType(0), Ops));
Hal Finkel940ab932014-02-28 00:27:01 +00008311 }
8312
8313 // Now we're left with the initial extension itself.
8314 if (!ReallyNeedsExt)
8315 return N->getOperand(0);
8316
Hal Finkel46043ed2014-03-01 21:36:57 +00008317 // To zero extend, just mask off everything except for the first bit (in the
8318 // i1 case).
Hal Finkel940ab932014-02-28 00:27:01 +00008319 if (N->getOpcode() == ISD::ZERO_EXTEND)
8320 return DAG.getNode(ISD::AND, dl, N->getValueType(0), N->getOperand(0),
Hal Finkel46043ed2014-03-01 21:36:57 +00008321 DAG.getConstant(APInt::getLowBitsSet(
8322 N->getValueSizeInBits(0), PromBits),
8323 N->getValueType(0)));
Hal Finkel940ab932014-02-28 00:27:01 +00008324
8325 assert(N->getOpcode() == ISD::SIGN_EXTEND &&
8326 "Invalid extension type");
8327 EVT ShiftAmountTy = getShiftAmountTy(N->getValueType(0));
8328 SDValue ShiftCst =
Hal Finkel46043ed2014-03-01 21:36:57 +00008329 DAG.getConstant(N->getValueSizeInBits(0)-PromBits, ShiftAmountTy);
Hal Finkel940ab932014-02-28 00:27:01 +00008330 return DAG.getNode(ISD::SRA, dl, N->getValueType(0),
8331 DAG.getNode(ISD::SHL, dl, N->getValueType(0),
8332 N->getOperand(0), ShiftCst), ShiftCst);
8333}
8334
Bill Schmidtfae5d712014-12-09 16:35:51 +00008335// expandVSXLoadForLE - Convert VSX loads (which may be intrinsics for
8336// builtins) into loads with swaps.
8337SDValue PPCTargetLowering::expandVSXLoadForLE(SDNode *N,
8338 DAGCombinerInfo &DCI) const {
8339 SelectionDAG &DAG = DCI.DAG;
8340 SDLoc dl(N);
8341 SDValue Chain;
8342 SDValue Base;
8343 MachineMemOperand *MMO;
8344
8345 switch (N->getOpcode()) {
8346 default:
8347 llvm_unreachable("Unexpected opcode for little endian VSX load");
8348 case ISD::LOAD: {
8349 LoadSDNode *LD = cast<LoadSDNode>(N);
8350 Chain = LD->getChain();
8351 Base = LD->getBasePtr();
8352 MMO = LD->getMemOperand();
8353 // If the MMO suggests this isn't a load of a full vector, leave
8354 // things alone. For a built-in, we have to make the change for
8355 // correctness, so if there is a size problem that will be a bug.
8356 if (MMO->getSize() < 16)
8357 return SDValue();
8358 break;
8359 }
8360 case ISD::INTRINSIC_W_CHAIN: {
8361 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8362 Chain = Intrin->getChain();
8363 Base = Intrin->getBasePtr();
8364 MMO = Intrin->getMemOperand();
8365 break;
8366 }
8367 }
8368
8369 MVT VecTy = N->getValueType(0).getSimpleVT();
8370 SDValue LoadOps[] = { Chain, Base };
8371 SDValue Load = DAG.getMemIntrinsicNode(PPCISD::LXVD2X, dl,
8372 DAG.getVTList(VecTy, MVT::Other),
8373 LoadOps, VecTy, MMO);
8374 DCI.AddToWorklist(Load.getNode());
8375 Chain = Load.getValue(1);
8376 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8377 DAG.getVTList(VecTy, MVT::Other), Chain, Load);
8378 DCI.AddToWorklist(Swap.getNode());
8379 return Swap;
8380}
8381
8382// expandVSXStoreForLE - Convert VSX stores (which may be intrinsics for
8383// builtins) into stores with swaps.
8384SDValue PPCTargetLowering::expandVSXStoreForLE(SDNode *N,
8385 DAGCombinerInfo &DCI) const {
8386 SelectionDAG &DAG = DCI.DAG;
8387 SDLoc dl(N);
8388 SDValue Chain;
8389 SDValue Base;
8390 unsigned SrcOpnd;
8391 MachineMemOperand *MMO;
8392
8393 switch (N->getOpcode()) {
8394 default:
8395 llvm_unreachable("Unexpected opcode for little endian VSX store");
8396 case ISD::STORE: {
8397 StoreSDNode *ST = cast<StoreSDNode>(N);
8398 Chain = ST->getChain();
8399 Base = ST->getBasePtr();
8400 MMO = ST->getMemOperand();
8401 SrcOpnd = 1;
8402 // If the MMO suggests this isn't a store of a full vector, leave
8403 // things alone. For a built-in, we have to make the change for
8404 // correctness, so if there is a size problem that will be a bug.
8405 if (MMO->getSize() < 16)
8406 return SDValue();
8407 break;
8408 }
8409 case ISD::INTRINSIC_VOID: {
8410 MemIntrinsicSDNode *Intrin = cast<MemIntrinsicSDNode>(N);
8411 Chain = Intrin->getChain();
8412 // Intrin->getBasePtr() oddly does not get what we want.
8413 Base = Intrin->getOperand(3);
8414 MMO = Intrin->getMemOperand();
8415 SrcOpnd = 2;
8416 break;
8417 }
8418 }
8419
8420 SDValue Src = N->getOperand(SrcOpnd);
8421 MVT VecTy = Src.getValueType().getSimpleVT();
8422 SDValue Swap = DAG.getNode(PPCISD::XXSWAPD, dl,
8423 DAG.getVTList(VecTy, MVT::Other), Chain, Src);
8424 DCI.AddToWorklist(Swap.getNode());
8425 Chain = Swap.getValue(1);
8426 SDValue StoreOps[] = { Chain, Swap, Base };
8427 SDValue Store = DAG.getMemIntrinsicNode(PPCISD::STXVD2X, dl,
8428 DAG.getVTList(MVT::Other),
8429 StoreOps, VecTy, MMO);
8430 DCI.AddToWorklist(Store.getNode());
8431 return Store;
8432}
8433
Duncan Sandsdc2dac12008-11-24 14:53:14 +00008434SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
8435 DAGCombinerInfo &DCI) const {
Dan Gohman57c732b2010-04-21 01:34:56 +00008436 const TargetMachine &TM = getTargetMachine();
Chris Lattnerf4184352006-03-01 04:57:39 +00008437 SelectionDAG &DAG = DCI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00008438 SDLoc dl(N);
Chris Lattnerf4184352006-03-01 04:57:39 +00008439 switch (N->getOpcode()) {
8440 default: break;
Chris Lattner3c48ea52006-09-19 05:22:59 +00008441 case PPCISD::SHL:
8442 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008443 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008444 return N->getOperand(0);
8445 }
8446 break;
8447 case PPCISD::SRL:
8448 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008449 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008450 return N->getOperand(0);
8451 }
8452 break;
8453 case PPCISD::SRA:
8454 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00008455 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattner3c48ea52006-09-19 05:22:59 +00008456 C->isAllOnesValue()) // -1 >>s V -> -1.
8457 return N->getOperand(0);
8458 }
8459 break;
Hal Finkel940ab932014-02-28 00:27:01 +00008460 case ISD::SIGN_EXTEND:
8461 case ISD::ZERO_EXTEND:
8462 case ISD::ANY_EXTEND:
8463 return DAGCombineExtBoolTrunc(N, DCI);
8464 case ISD::TRUNCATE:
8465 case ISD::SETCC:
8466 case ISD::SELECT_CC:
8467 return DAGCombineTruncBoolExt(N, DCI);
Chris Lattnerf4184352006-03-01 04:57:39 +00008468 case ISD::SINT_TO_FP:
Chris Lattnera35f3062006-06-16 17:34:12 +00008469 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008470 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
8471 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
8472 // We allow the src/dst to be either f32/f64, but the intermediate
8473 // type must be i64.
Owen Anderson9f944592009-08-11 20:47:22 +00008474 if (N->getOperand(0).getValueType() == MVT::i64 &&
8475 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008476 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008477 if (Val.getValueType() == MVT::f32) {
8478 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008479 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008480 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008481
Owen Anderson9f944592009-08-11 20:47:22 +00008482 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008483 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008484 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008485 DCI.AddToWorklist(Val.getNode());
Owen Anderson9f944592009-08-11 20:47:22 +00008486 if (N->getValueType(0) == MVT::f32) {
8487 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner72733e52008-01-17 07:00:52 +00008488 DAG.getIntPtrConstant(0));
Gabor Greiff304a7a2008-08-28 21:40:38 +00008489 DCI.AddToWorklist(Val.getNode());
Chris Lattner4a66d692006-03-22 05:30:33 +00008490 }
8491 return Val;
Owen Anderson9f944592009-08-11 20:47:22 +00008492 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattner4a66d692006-03-22 05:30:33 +00008493 // If the intermediate type is i32, we can avoid the load/store here
8494 // too.
Chris Lattnerf4184352006-03-01 04:57:39 +00008495 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008496 }
8497 }
8498 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008499 case ISD::STORE: {
Chris Lattner27f53452006-03-01 05:50:56 +00008500 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
8501 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnerf5b46f72008-01-18 16:54:56 +00008502 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner27f53452006-03-01 05:50:56 +00008503 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson9f944592009-08-11 20:47:22 +00008504 N->getOperand(1).getValueType() == MVT::i32 &&
8505 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008506 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson9f944592009-08-11 20:47:22 +00008507 if (Val.getValueType() == MVT::f32) {
8508 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008509 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008510 }
Owen Anderson9f944592009-08-11 20:47:22 +00008511 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greiff304a7a2008-08-28 21:40:38 +00008512 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008513
Hal Finkel60c75102013-04-01 15:37:53 +00008514 SDValue Ops[] = {
8515 N->getOperand(0), Val, N->getOperand(2),
8516 DAG.getValueType(N->getOperand(1).getValueType())
8517 };
8518
8519 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
Craig Topper206fcd42014-04-26 19:29:41 +00008520 DAG.getVTList(MVT::Other), Ops,
Hal Finkel60c75102013-04-01 15:37:53 +00008521 cast<StoreSDNode>(N)->getMemoryVT(),
8522 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greiff304a7a2008-08-28 21:40:38 +00008523 DCI.AddToWorklist(Val.getNode());
Chris Lattner27f53452006-03-01 05:50:56 +00008524 return Val;
8525 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008526
Chris Lattnera7976d32006-07-10 20:56:58 +00008527 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman28328db2009-09-25 00:57:30 +00008528 if (cast<StoreSDNode>(N)->isUnindexed() &&
8529 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greiff304a7a2008-08-28 21:40:38 +00008530 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson9f944592009-08-11 20:47:22 +00008531 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkel31d29562013-03-28 19:25:55 +00008532 N->getOperand(1).getValueType() == MVT::i16 ||
8533 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008534 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008535 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008536 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008537 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson9f944592009-08-11 20:47:22 +00008538 if (BSwapOp.getValueType() == MVT::i16)
8539 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnera7976d32006-07-10 20:56:58 +00008540
Dan Gohman48b185d2009-09-25 20:36:54 +00008541 SDValue Ops[] = {
8542 N->getOperand(0), BSwapOp, N->getOperand(2),
8543 DAG.getValueType(N->getOperand(1).getValueType())
8544 };
8545 return
8546 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008547 Ops, cast<StoreSDNode>(N)->getMemoryVT(),
Dan Gohman48b185d2009-09-25 20:36:54 +00008548 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008549 }
Bill Schmidtfae5d712014-12-09 16:35:51 +00008550
8551 // For little endian, VSX stores require generating xxswapd/lxvd2x.
8552 EVT VT = N->getOperand(1).getValueType();
8553 if (VT.isSimple()) {
8554 MVT StoreVT = VT.getSimpleVT();
8555 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8556 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8557 (StoreVT == MVT::v2f64 || StoreVT == MVT::v2i64 ||
8558 StoreVT == MVT::v4f32 || StoreVT == MVT::v4i32))
8559 return expandVSXStoreForLE(N, DCI);
8560 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008561 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008562 }
Hal Finkelcf2e9082013-05-24 23:00:14 +00008563 case ISD::LOAD: {
8564 LoadSDNode *LD = cast<LoadSDNode>(N);
8565 EVT VT = LD->getValueType(0);
Bill Schmidtfae5d712014-12-09 16:35:51 +00008566
8567 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8568 if (VT.isSimple()) {
8569 MVT LoadVT = VT.getSimpleVT();
8570 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8571 TM.getSubtarget<PPCSubtarget>().isLittleEndian() &&
8572 (LoadVT == MVT::v2f64 || LoadVT == MVT::v2i64 ||
8573 LoadVT == MVT::v4f32 || LoadVT == MVT::v4i32))
8574 return expandVSXLoadForLE(N, DCI);
8575 }
8576
Hal Finkelcf2e9082013-05-24 23:00:14 +00008577 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
8578 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
8579 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
8580 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
Bill Schmidt2d1128a2014-10-17 15:13:38 +00008581 // P8 and later hardware should just use LOAD.
8582 !TM.getSubtarget<PPCSubtarget>().hasP8Vector() &&
Hal Finkel40c34782013-09-15 22:09:58 +00008583 (VT == MVT::v16i8 || VT == MVT::v8i16 ||
8584 VT == MVT::v4i32 || VT == MVT::v4f32) &&
Hal Finkelcf2e9082013-05-24 23:00:14 +00008585 LD->getAlignment() < ABIAlignment) {
8586 // This is a type-legal unaligned Altivec load.
8587 SDValue Chain = LD->getChain();
8588 SDValue Ptr = LD->getBasePtr();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008589 bool isLittleEndian = Subtarget.isLittleEndian();
Hal Finkelcf2e9082013-05-24 23:00:14 +00008590
8591 // This implements the loading of unaligned vectors as described in
8592 // the venerable Apple Velocity Engine overview. Specifically:
8593 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
8594 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
8595 //
8596 // The general idea is to expand a sequence of one or more unaligned
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008597 // loads into an alignment-based permutation-control instruction (lvsl
8598 // or lvsr), a series of regular vector loads (which always truncate
8599 // their input address to an aligned address), and a series of
8600 // permutations. The results of these permutations are the requested
8601 // loaded values. The trick is that the last "extra" load is not taken
8602 // from the address you might suspect (sizeof(vector) bytes after the
8603 // last requested load), but rather sizeof(vector) - 1 bytes after the
8604 // last requested vector. The point of this is to avoid a page fault if
8605 // the base address happened to be aligned. This works because if the
8606 // base address is aligned, then adding less than a full vector length
8607 // will cause the last vector in the sequence to be (re)loaded.
8608 // Otherwise, the next vector will be fetched as you might suspect was
8609 // necessary.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008610
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008611 // We might be able to reuse the permutation generation from
Hal Finkelcf2e9082013-05-24 23:00:14 +00008612 // a different base address offset from this one by an aligned amount.
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008613 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
8614 // optimization later.
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008615 Intrinsic::ID Intr = (isLittleEndian ?
8616 Intrinsic::ppc_altivec_lvsr :
8617 Intrinsic::ppc_altivec_lvsl);
8618 SDValue PermCntl = BuildIntrinsicOp(Intr, Ptr, DAG, dl, MVT::v16i8);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008619
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008620 // Create the new MMO for the new base load. It is like the original MMO,
8621 // but represents an area in memory almost twice the vector size centered
8622 // on the original address. If the address is unaligned, we might start
8623 // reading up to (sizeof(vector)-1) bytes below the address of the
8624 // original unaligned load.
Hal Finkelcf2e9082013-05-24 23:00:14 +00008625 MachineFunction &MF = DAG.getMachineFunction();
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008626 MachineMemOperand *BaseMMO =
8627 MF.getMachineMemOperand(LD->getMemOperand(),
8628 -LD->getMemoryVT().getStoreSize()+1,
8629 2*LD->getMemoryVT().getStoreSize()-1);
8630
8631 // Create the new base load.
8632 SDValue LDXIntID = DAG.getTargetConstant(Intrinsic::ppc_altivec_lvx,
8633 getPointerTy());
8634 SDValue BaseLoadOps[] = { Chain, LDXIntID, Ptr };
8635 SDValue BaseLoad =
8636 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8637 DAG.getVTList(MVT::v4i32, MVT::Other),
8638 BaseLoadOps, MVT::v4i32, BaseMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008639
8640 // Note that the value of IncOffset (which is provided to the next
8641 // load's pointer info offset value, and thus used to calculate the
8642 // alignment), and the value of IncValue (which is actually used to
8643 // increment the pointer value) are different! This is because we
8644 // require the next load to appear to be aligned, even though it
8645 // is actually offset from the base pointer by a lesser amount.
8646 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel7d8a6912013-05-26 18:08:30 +00008647 int IncValue = IncOffset;
8648
8649 // Walk (both up and down) the chain looking for another load at the real
8650 // (aligned) offset (the alignment of the other load does not matter in
8651 // this case). If found, then do not use the offset reduction trick, as
8652 // that will prevent the loads from being later combined (as they would
8653 // otherwise be duplicates).
8654 if (!findConsecutiveLoad(LD, DAG))
8655 --IncValue;
8656
Hal Finkelcf2e9082013-05-24 23:00:14 +00008657 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
8658 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
8659
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008660 MachineMemOperand *ExtraMMO =
8661 MF.getMachineMemOperand(LD->getMemOperand(),
8662 1, 2*LD->getMemoryVT().getStoreSize()-1);
8663 SDValue ExtraLoadOps[] = { Chain, LDXIntID, Ptr };
Hal Finkelcf2e9082013-05-24 23:00:14 +00008664 SDValue ExtraLoad =
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008665 DAG.getMemIntrinsicNode(ISD::INTRINSIC_W_CHAIN, dl,
8666 DAG.getVTList(MVT::v4i32, MVT::Other),
8667 ExtraLoadOps, MVT::v4i32, ExtraMMO);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008668
8669 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
8670 BaseLoad.getValue(1), ExtraLoad.getValue(1));
8671
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008672 // Because vperm has a big-endian bias, we must reverse the order
8673 // of the input vectors and complement the permute control vector
8674 // when generating little endian code. We have already handled the
8675 // latter by using lvsr instead of lvsl, so just reverse BaseLoad
8676 // and ExtraLoad here.
8677 SDValue Perm;
8678 if (isLittleEndian)
8679 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8680 ExtraLoad, BaseLoad, PermCntl, DAG, dl);
8681 else
8682 Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
8683 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008684
8685 if (VT != MVT::v4i32)
8686 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
8687
Hal Finkelb6d0d6b2014-08-01 05:20:41 +00008688 // The output of the permutation is our loaded result, the TokenFactor is
8689 // our new chain.
8690 DCI.CombineTo(N, Perm, TF);
Hal Finkelcf2e9082013-05-24 23:00:14 +00008691 return SDValue(N, 0);
8692 }
8693 }
8694 break;
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008695 case ISD::INTRINSIC_WO_CHAIN: {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00008696 bool isLittleEndian = Subtarget.isLittleEndian();
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008697 Intrinsic::ID Intr = (isLittleEndian ?
8698 Intrinsic::ppc_altivec_lvsr :
8699 Intrinsic::ppc_altivec_lvsl);
8700 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() == Intr &&
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008701 N->getOperand(1)->getOpcode() == ISD::ADD) {
8702 SDValue Add = N->getOperand(1);
8703
8704 if (DAG.MaskedValueIsZero(Add->getOperand(1),
8705 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
8706 Add.getValueType().getScalarType().getSizeInBits()))) {
8707 SDNode *BasePtr = Add->getOperand(0).getNode();
8708 for (SDNode::use_iterator UI = BasePtr->use_begin(),
8709 UE = BasePtr->use_end(); UI != UE; ++UI) {
8710 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8711 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008712 Intr) {
8713 // We've found another LVSL/LVSR, and this address is an aligned
Hal Finkelbc2ee4c2013-05-25 04:05:05 +00008714 // multiple of that one. The results will be the same, so use the
8715 // one we've just found instead.
8716
8717 return SDValue(*UI, 0);
8718 }
8719 }
8720 }
8721 }
Bill Schmidt6b5a7df2014-06-09 22:00:52 +00008722 }
Hal Finkelc3cfbf82013-09-13 20:09:02 +00008723
8724 break;
Bill Schmidtfae5d712014-12-09 16:35:51 +00008725 case ISD::INTRINSIC_W_CHAIN: {
8726 // For little endian, VSX loads require generating lxvd2x/xxswapd.
8727 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8728 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
8729 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8730 default:
8731 break;
8732 case Intrinsic::ppc_vsx_lxvw4x:
8733 case Intrinsic::ppc_vsx_lxvd2x:
8734 return expandVSXLoadForLE(N, DCI);
8735 }
8736 }
8737 break;
8738 }
8739 case ISD::INTRINSIC_VOID: {
8740 // For little endian, VSX stores require generating xxswapd/stxvd2x.
8741 if (TM.getSubtarget<PPCSubtarget>().hasVSX() &&
8742 TM.getSubtarget<PPCSubtarget>().isLittleEndian()) {
8743 switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
8744 default:
8745 break;
8746 case Intrinsic::ppc_vsx_stxvw4x:
8747 case Intrinsic::ppc_vsx_stxvd2x:
8748 return expandVSXStoreForLE(N, DCI);
8749 }
8750 }
8751 break;
8752 }
Chris Lattnera7976d32006-07-10 20:56:58 +00008753 case ISD::BSWAP:
8754 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008755 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnera7976d32006-07-10 20:56:58 +00008756 N->getOperand(0).hasOneUse() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008757 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
8758 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel22e41c42013-03-28 20:23:46 +00008759 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkel31d29562013-03-28 19:25:55 +00008760 N->getValueType(0) == MVT::i64))) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008761 SDValue Load = N->getOperand(0);
Evan Chenge71fe34d2006-10-09 20:57:25 +00008762 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnera7976d32006-07-10 20:56:58 +00008763 // Create the byte-swapping load.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008764 SDValue Ops[] = {
Evan Chenge71fe34d2006-10-09 20:57:25 +00008765 LD->getChain(), // Chain
8766 LD->getBasePtr(), // Ptr
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008767 DAG.getValueType(N->getValueType(0)) // VT
8768 };
Dan Gohman48b185d2009-09-25 20:36:54 +00008769 SDValue BSLoad =
8770 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkel31d29562013-03-28 19:25:55 +00008771 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
8772 MVT::i64 : MVT::i32, MVT::Other),
Craig Topper206fcd42014-04-26 19:29:41 +00008773 Ops, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnera7976d32006-07-10 20:56:58 +00008774
Scott Michelcf0da6c2009-02-17 22:15:04 +00008775 // If this is an i16 load, insert the truncate.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008776 SDValue ResVal = BSLoad;
Owen Anderson9f944592009-08-11 20:47:22 +00008777 if (N->getValueType(0) == MVT::i16)
8778 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008779
Chris Lattnera7976d32006-07-10 20:56:58 +00008780 // First, combine the bswap away. This makes the value produced by the
8781 // load dead.
8782 DCI.CombineTo(N, ResVal);
8783
8784 // Next, combine the load away, we give it a bogus result value but a real
8785 // chain result. The result value is dead because the bswap is dead.
Gabor Greiff304a7a2008-08-28 21:40:38 +00008786 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelcf0da6c2009-02-17 22:15:04 +00008787
Chris Lattnera7976d32006-07-10 20:56:58 +00008788 // Return N so it doesn't get rechecked!
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008789 return SDValue(N, 0);
Chris Lattnera7976d32006-07-10 20:56:58 +00008790 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008791
Chris Lattner27f53452006-03-01 05:50:56 +00008792 break;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008793 case PPCISD::VCMP: {
8794 // If a VCMPo node already exists with exactly the same operands as this
8795 // node, use its result instead of this node (VCMPo computes both a CR6 and
8796 // a normal output).
8797 //
8798 if (!N->getOperand(0).hasOneUse() &&
8799 !N->getOperand(1).hasOneUse() &&
8800 !N->getOperand(2).hasOneUse()) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00008801
Chris Lattnerd4058a52006-03-31 06:02:07 +00008802 // Scan all of the users of the LHS, looking for VCMPo's that match.
Craig Topper062a2ba2014-04-25 05:30:21 +00008803 SDNode *VCMPoNode = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008804
Gabor Greiff304a7a2008-08-28 21:40:38 +00008805 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattnerd4058a52006-03-31 06:02:07 +00008806 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
8807 UI != E; ++UI)
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008808 if (UI->getOpcode() == PPCISD::VCMPo &&
8809 UI->getOperand(1) == N->getOperand(1) &&
8810 UI->getOperand(2) == N->getOperand(2) &&
8811 UI->getOperand(0) == N->getOperand(0)) {
8812 VCMPoNode = *UI;
Chris Lattnerd4058a52006-03-31 06:02:07 +00008813 break;
8814 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008815
Chris Lattner518834c2006-04-18 18:28:22 +00008816 // If there is no VCMPo node, or if the flag value has a single use, don't
8817 // transform this.
8818 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
8819 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008820
8821 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner518834c2006-04-18 18:28:22 +00008822 // chain, this transformation is more complex. Note that multiple things
8823 // could use the value result, which we should ignore.
Craig Topper062a2ba2014-04-25 05:30:21 +00008824 SDNode *FlagUser = nullptr;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008825 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Craig Topper062a2ba2014-04-25 05:30:21 +00008826 FlagUser == nullptr; ++UI) {
Chris Lattner518834c2006-04-18 18:28:22 +00008827 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman91e5dcb2008-07-27 20:43:25 +00008828 SDNode *User = *UI;
Chris Lattner518834c2006-04-18 18:28:22 +00008829 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008830 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner518834c2006-04-18 18:28:22 +00008831 FlagUser = User;
8832 break;
8833 }
8834 }
8835 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008836
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008837 // If the user is a MFOCRF instruction, we know this is safe.
8838 // Otherwise we give up for right now.
8839 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008840 return SDValue(VCMPoNode, 0);
Chris Lattnerd4058a52006-03-31 06:02:07 +00008841 }
8842 break;
8843 }
Hal Finkel940ab932014-02-28 00:27:01 +00008844 case ISD::BRCOND: {
8845 SDValue Cond = N->getOperand(1);
8846 SDValue Target = N->getOperand(2);
8847
8848 if (Cond.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8849 cast<ConstantSDNode>(Cond.getOperand(1))->getZExtValue() ==
8850 Intrinsic::ppc_is_decremented_ctr_nonzero) {
8851
8852 // We now need to make the intrinsic dead (it cannot be instruction
8853 // selected).
8854 DAG.ReplaceAllUsesOfValueWith(Cond.getValue(1), Cond.getOperand(0));
8855 assert(Cond.getNode()->hasOneUse() &&
8856 "Counter decrement has more than one use");
8857
8858 return DAG.getNode(PPCISD::BDNZ, dl, MVT::Other,
8859 N->getOperand(0), Target);
8860 }
8861 }
8862 break;
Chris Lattner9754d142006-04-18 17:59:36 +00008863 case ISD::BR_CC: {
8864 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00008865 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner9754d142006-04-18 17:59:36 +00008866 // lowering is done pre-legalize, because the legalizer lowers the predicate
8867 // compare down to code that is difficult to reassemble.
8868 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008869 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkel25c19922013-05-15 21:37:41 +00008870
8871 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
8872 // value. If so, pass-through the AND to get to the intrinsic.
8873 if (LHS.getOpcode() == ISD::AND &&
8874 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8875 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
8876 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8877 isa<ConstantSDNode>(LHS.getOperand(1)) &&
8878 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
8879 isZero())
8880 LHS = LHS.getOperand(0);
8881
8882 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
8883 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
8884 Intrinsic::ppc_is_decremented_ctr_nonzero &&
8885 isa<ConstantSDNode>(RHS)) {
8886 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
8887 "Counter decrement comparison is not EQ or NE");
8888
8889 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
8890 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
8891 (CC == ISD::SETNE && !Val);
8892
8893 // We now need to make the intrinsic dead (it cannot be instruction
8894 // selected).
8895 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
8896 assert(LHS.getNode()->hasOneUse() &&
8897 "Counter decrement has more than one use");
8898
8899 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
8900 N->getOperand(0), N->getOperand(4));
8901 }
8902
Chris Lattner9754d142006-04-18 17:59:36 +00008903 int CompareOpc;
8904 bool isDot;
Scott Michelcf0da6c2009-02-17 22:15:04 +00008905
Chris Lattner9754d142006-04-18 17:59:36 +00008906 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
8907 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
8908 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
8909 assert(isDot && "Can't compare against a vector result!");
Scott Michelcf0da6c2009-02-17 22:15:04 +00008910
Chris Lattner9754d142006-04-18 17:59:36 +00008911 // If this is a comparison against something other than 0/1, then we know
8912 // that the condition is never/always true.
Dan Gohmaneffb8942008-09-12 16:56:44 +00008913 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner9754d142006-04-18 17:59:36 +00008914 if (Val != 0 && Val != 1) {
8915 if (CC == ISD::SETEQ) // Cond never true, remove branch.
8916 return N->getOperand(0);
8917 // Always !=, turn it into an unconditional branch.
Owen Anderson9f944592009-08-11 20:47:22 +00008918 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner9754d142006-04-18 17:59:36 +00008919 N->getOperand(0), N->getOperand(4));
8920 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008921
Chris Lattner9754d142006-04-18 17:59:36 +00008922 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008923
Chris Lattner9754d142006-04-18 17:59:36 +00008924 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008925 SDValue Ops[] = {
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008926 LHS.getOperand(2), // LHS of compare
8927 LHS.getOperand(3), // RHS of compare
Owen Anderson9f944592009-08-11 20:47:22 +00008928 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattnerd66f14e2006-08-11 17:18:05 +00008929 };
Benjamin Kramerfdf362b2013-03-07 20:33:29 +00008930 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Craig Topper48d114b2014-04-26 18:35:24 +00008931 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops);
Scott Michelcf0da6c2009-02-17 22:15:04 +00008932
Chris Lattner9754d142006-04-18 17:59:36 +00008933 // Unpack the result based on how the target uses it.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008934 PPC::Predicate CompOpc;
Dan Gohmaneffb8942008-09-12 16:56:44 +00008935 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner9754d142006-04-18 17:59:36 +00008936 default: // Can't happen, don't crash on invalid number though.
8937 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008938 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner9754d142006-04-18 17:59:36 +00008939 break;
8940 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008941 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner9754d142006-04-18 17:59:36 +00008942 break;
8943 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008944 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner9754d142006-04-18 17:59:36 +00008945 break;
8946 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattner8c6a41e2006-11-17 22:10:59 +00008947 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner9754d142006-04-18 17:59:36 +00008948 break;
8949 }
8950
Owen Anderson9f944592009-08-11 20:47:22 +00008951 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
8952 DAG.getConstant(CompOpc, MVT::i32),
8953 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner9754d142006-04-18 17:59:36 +00008954 N->getOperand(4), CompNode.getValue(1));
8955 }
8956 break;
8957 }
Chris Lattnerf4184352006-03-01 04:57:39 +00008958 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00008959
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00008960 return SDValue();
Chris Lattnerf4184352006-03-01 04:57:39 +00008961}
8962
Hal Finkel13d104b2014-12-11 18:37:52 +00008963SDValue
8964PPCTargetLowering::BuildSDIVPow2(SDNode *N, const APInt &Divisor,
8965 SelectionDAG &DAG,
8966 std::vector<SDNode *> *Created) const {
8967 // fold (sdiv X, pow2)
8968 EVT VT = N->getValueType(0);
Hal Finkel04b16b52014-12-23 08:38:50 +00008969 if (VT == MVT::i64 && !Subtarget.isPPC64())
8970 return SDValue();
Hal Finkel13d104b2014-12-11 18:37:52 +00008971 if ((VT != MVT::i32 && VT != MVT::i64) ||
8972 !(Divisor.isPowerOf2() || (-Divisor).isPowerOf2()))
8973 return SDValue();
8974
8975 SDLoc DL(N);
8976 SDValue N0 = N->getOperand(0);
8977
8978 bool IsNegPow2 = (-Divisor).isPowerOf2();
8979 unsigned Lg2 = (IsNegPow2 ? -Divisor : Divisor).countTrailingZeros();
8980 SDValue ShiftAmt = DAG.getConstant(Lg2, VT);
8981
8982 SDValue Op = DAG.getNode(PPCISD::SRA_ADDZE, DL, VT, N0, ShiftAmt);
8983 if (Created)
8984 Created->push_back(Op.getNode());
8985
8986 if (IsNegPow2) {
8987 Op = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT), Op);
8988 if (Created)
8989 Created->push_back(Op.getNode());
8990 }
8991
8992 return Op;
8993}
8994
Chris Lattner4211ca92006-04-14 06:01:58 +00008995//===----------------------------------------------------------------------===//
8996// Inline Assembly Support
8997//===----------------------------------------------------------------------===//
8998
Jay Foada0653a32014-05-14 21:14:37 +00008999void PPCTargetLowering::computeKnownBitsForTargetNode(const SDValue Op,
9000 APInt &KnownZero,
9001 APInt &KnownOne,
9002 const SelectionDAG &DAG,
9003 unsigned Depth) const {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00009004 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerc5287c02006-04-02 06:26:07 +00009005 switch (Op.getOpcode()) {
9006 default: break;
Chris Lattnera7976d32006-07-10 20:56:58 +00009007 case PPCISD::LBRX: {
9008 // lhbrx is known to have the top bits cleared out.
Dan Gohmana5fc0352009-09-27 23:17:47 +00009009 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnera7976d32006-07-10 20:56:58 +00009010 KnownZero = 0xFFFF0000;
9011 break;
9012 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009013 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmaneffb8942008-09-12 16:56:44 +00009014 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerc5287c02006-04-02 06:26:07 +00009015 default: break;
9016 case Intrinsic::ppc_altivec_vcmpbfp_p:
9017 case Intrinsic::ppc_altivec_vcmpeqfp_p:
9018 case Intrinsic::ppc_altivec_vcmpequb_p:
9019 case Intrinsic::ppc_altivec_vcmpequh_p:
9020 case Intrinsic::ppc_altivec_vcmpequw_p:
9021 case Intrinsic::ppc_altivec_vcmpgefp_p:
9022 case Intrinsic::ppc_altivec_vcmpgtfp_p:
9023 case Intrinsic::ppc_altivec_vcmpgtsb_p:
9024 case Intrinsic::ppc_altivec_vcmpgtsh_p:
9025 case Intrinsic::ppc_altivec_vcmpgtsw_p:
9026 case Intrinsic::ppc_altivec_vcmpgtub_p:
9027 case Intrinsic::ppc_altivec_vcmpgtuh_p:
9028 case Intrinsic::ppc_altivec_vcmpgtuw_p:
9029 KnownZero = ~1U; // All bits but the low one are known to be zero.
9030 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009031 }
Chris Lattnerc5287c02006-04-02 06:26:07 +00009032 }
9033 }
9034}
9035
9036
Chris Lattnerd6855142007-03-25 02:14:49 +00009037/// getConstraintType - Given a constraint, return the type of
Chris Lattner203b2f12006-02-07 20:16:30 +00009038/// constraint it is for this target.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009039PPCTargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00009040PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
9041 if (Constraint.size() == 1) {
9042 switch (Constraint[0]) {
9043 default: break;
9044 case 'b':
9045 case 'r':
9046 case 'f':
9047 case 'v':
9048 case 'y':
9049 return C_RegisterClass;
Hal Finkel4f24c622012-11-05 18:18:42 +00009050 case 'Z':
9051 // FIXME: While Z does indicate a memory constraint, it specifically
9052 // indicates an r+r address (used in conjunction with the 'y' modifier
9053 // in the replacement string). Currently, we're forcing the base
9054 // register to be r0 in the asm printer (which is interpreted as zero)
9055 // and forming the complete address in the second register. This is
9056 // suboptimal.
9057 return C_Memory;
Chris Lattnerd6855142007-03-25 02:14:49 +00009058 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009059 } else if (Constraint == "wc") { // individual CR bits.
9060 return C_RegisterClass;
Hal Finkel27774d92014-03-13 07:58:58 +00009061 } else if (Constraint == "wa" || Constraint == "wd" ||
9062 Constraint == "wf" || Constraint == "ws") {
9063 return C_RegisterClass; // VSX registers.
Chris Lattnerd6855142007-03-25 02:14:49 +00009064 }
9065 return TargetLowering::getConstraintType(Constraint);
Chris Lattner203b2f12006-02-07 20:16:30 +00009066}
9067
John Thompsone8360b72010-10-29 17:29:13 +00009068/// Examine constraint type and operand type and determine a weight value.
9069/// This object must already have been set up with the operand type
9070/// and the current alternative constraint selected.
9071TargetLowering::ConstraintWeight
9072PPCTargetLowering::getSingleConstraintMatchWeight(
9073 AsmOperandInfo &info, const char *constraint) const {
9074 ConstraintWeight weight = CW_Invalid;
9075 Value *CallOperandVal = info.CallOperandVal;
9076 // If we don't have a value, we can't do a match,
9077 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00009078 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00009079 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00009080 Type *type = CallOperandVal->getType();
Hal Finkel6aca2372014-03-02 18:23:39 +00009081
John Thompsone8360b72010-10-29 17:29:13 +00009082 // Look at the constraint type.
Hal Finkel6aca2372014-03-02 18:23:39 +00009083 if (StringRef(constraint) == "wc" && type->isIntegerTy(1))
9084 return CW_Register; // an individual CR bit.
Hal Finkel27774d92014-03-13 07:58:58 +00009085 else if ((StringRef(constraint) == "wa" ||
9086 StringRef(constraint) == "wd" ||
9087 StringRef(constraint) == "wf") &&
9088 type->isVectorTy())
9089 return CW_Register;
9090 else if (StringRef(constraint) == "ws" && type->isDoubleTy())
9091 return CW_Register;
Hal Finkel6aca2372014-03-02 18:23:39 +00009092
John Thompsone8360b72010-10-29 17:29:13 +00009093 switch (*constraint) {
9094 default:
9095 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
9096 break;
9097 case 'b':
9098 if (type->isIntegerTy())
9099 weight = CW_Register;
9100 break;
9101 case 'f':
9102 if (type->isFloatTy())
9103 weight = CW_Register;
9104 break;
9105 case 'd':
9106 if (type->isDoubleTy())
9107 weight = CW_Register;
9108 break;
9109 case 'v':
9110 if (type->isVectorTy())
9111 weight = CW_Register;
9112 break;
9113 case 'y':
9114 weight = CW_Register;
9115 break;
Hal Finkel4f24c622012-11-05 18:18:42 +00009116 case 'Z':
9117 weight = CW_Memory;
9118 break;
John Thompsone8360b72010-10-29 17:29:13 +00009119 }
9120 return weight;
9121}
9122
Scott Michelcf0da6c2009-02-17 22:15:04 +00009123std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner584a11a2006-11-02 01:44:04 +00009124PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00009125 MVT VT) const {
Chris Lattner01513612006-01-31 19:20:21 +00009126 if (Constraint.size() == 1) {
Chris Lattner584a11a2006-11-02 01:44:04 +00009127 // GCC RS6000 Constraint Letters
9128 switch (Constraint[0]) {
9129 case 'b': // R1-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009130 if (VT == MVT::i64 && Subtarget.isPPC64())
Hal Finkel638a9fa2013-03-19 18:51:05 +00009131 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
9132 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009133 case 'r': // R0-R31
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009134 if (VT == MVT::i64 && Subtarget.isPPC64())
Craig Topperabadc662012-04-20 06:31:50 +00009135 return std::make_pair(0U, &PPC::G8RCRegClass);
9136 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009137 case 'f':
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009138 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperabadc662012-04-20 06:31:50 +00009139 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand0de4a1e2012-10-29 17:49:34 +00009140 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperabadc662012-04-20 06:31:50 +00009141 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009142 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009143 case 'v':
Craig Topperabadc662012-04-20 06:31:50 +00009144 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner584a11a2006-11-02 01:44:04 +00009145 case 'y': // crrc
Craig Topperabadc662012-04-20 06:31:50 +00009146 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009147 }
Hal Finkel6aca2372014-03-02 18:23:39 +00009148 } else if (Constraint == "wc") { // an individual CR bit.
9149 return std::make_pair(0U, &PPC::CRBITRCRegClass);
Hal Finkel27774d92014-03-13 07:58:58 +00009150 } else if (Constraint == "wa" || Constraint == "wd" ||
Hal Finkel19be5062014-03-29 05:29:01 +00009151 Constraint == "wf") {
Hal Finkel27774d92014-03-13 07:58:58 +00009152 return std::make_pair(0U, &PPC::VSRCRegClass);
Hal Finkel19be5062014-03-29 05:29:01 +00009153 } else if (Constraint == "ws") {
9154 return std::make_pair(0U, &PPC::VSFRCRegClass);
Chris Lattner01513612006-01-31 19:20:21 +00009155 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009156
Hal Finkelb176acb2013-08-03 12:25:10 +00009157 std::pair<unsigned, const TargetRegisterClass*> R =
9158 TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
9159
9160 // r[0-9]+ are used, on PPC64, to refer to the corresponding 64-bit registers
9161 // (which we call X[0-9]+). If a 64-bit value has been requested, and a
9162 // 32-bit GPR has been selected, then 'upgrade' it to the 64-bit parent
9163 // register.
9164 // FIXME: If TargetLowering::getRegForInlineAsmConstraint could somehow use
9165 // the AsmName field from *RegisterInfo.td, then this would not be necessary.
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009166 if (R.first && VT == MVT::i64 && Subtarget.isPPC64() &&
Hal Finkelb176acb2013-08-03 12:25:10 +00009167 PPC::GPRCRegClass.contains(R.first)) {
Eric Christopherd9134482014-08-04 21:25:23 +00009168 const TargetRegisterInfo *TRI =
9169 getTargetMachine().getSubtargetImpl()->getRegisterInfo();
Hal Finkelb176acb2013-08-03 12:25:10 +00009170 return std::make_pair(TRI->getMatchingSuperReg(R.first,
Hal Finkelb3ca00d2013-08-14 20:05:04 +00009171 PPC::sub_32, &PPC::G8RCRegClass),
Hal Finkelb176acb2013-08-03 12:25:10 +00009172 &PPC::G8RCRegClass);
9173 }
9174
Hal Finkelaa10b3c2014-12-08 22:54:22 +00009175 // GCC accepts 'cc' as an alias for 'cr0', and we need to do the same.
9176 if (!R.second && StringRef("{cc}").equals_lower(Constraint)) {
9177 R.first = PPC::CR0;
9178 R.second = &PPC::CRRCRegClass;
9179 }
9180
Hal Finkelb176acb2013-08-03 12:25:10 +00009181 return R;
Chris Lattner01513612006-01-31 19:20:21 +00009182}
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009183
Chris Lattner584a11a2006-11-02 01:44:04 +00009184
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009185/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesence97d552010-06-25 21:55:36 +00009186/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher0713a9d2011-06-08 23:55:35 +00009187void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00009188 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009189 std::vector<SDValue>&Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00009190 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00009191 SDValue Result;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009192
Eric Christopherde9399b2011-06-02 23:16:42 +00009193 // Only support length 1 constraints.
9194 if (Constraint.length() > 1) return;
Eric Christopher0713a9d2011-06-08 23:55:35 +00009195
Eric Christopherde9399b2011-06-02 23:16:42 +00009196 char Letter = Constraint[0];
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009197 switch (Letter) {
9198 default: break;
9199 case 'I':
9200 case 'J':
9201 case 'K':
9202 case 'L':
9203 case 'M':
9204 case 'N':
9205 case 'O':
9206 case 'P': {
Chris Lattner0b7472d2007-05-15 01:31:05 +00009207 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009208 if (!CST) return; // Must be an immediate to match.
Hal Finkelc91fc112014-12-03 09:37:50 +00009209 int64_t Value = CST->getSExtValue();
9210 EVT TCVT = MVT::i64; // All constants taken to be 64 bits so that negative
9211 // numbers are printed as such.
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009212 switch (Letter) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00009213 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009214 case 'I': // "I" is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009215 if (isInt<16>(Value))
9216 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009217 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009218 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009219 if (isShiftedUInt<16, 16>(Value))
9220 Result = DAG.getTargetConstant(Value, TCVT);
9221 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009222 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Hal Finkelc91fc112014-12-03 09:37:50 +00009223 if (isShiftedInt<16, 16>(Value))
9224 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009225 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009226 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Hal Finkelc91fc112014-12-03 09:37:50 +00009227 if (isUInt<16>(Value))
9228 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009229 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009230 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009231 if (Value > 31)
Hal Finkelc91fc112014-12-03 09:37:50 +00009232 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009233 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009234 case 'N': // "N" is a positive constant that is an exact power of two.
Hal Finkelc91fc112014-12-03 09:37:50 +00009235 if (Value > 0 && isPowerOf2_64(Value))
9236 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009237 break;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009238 case 'O': // "O" is the constant zero.
Chris Lattner0b7472d2007-05-15 01:31:05 +00009239 if (Value == 0)
Hal Finkelc91fc112014-12-03 09:37:50 +00009240 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009241 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009242 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Hal Finkelc91fc112014-12-03 09:37:50 +00009243 if (isInt<16>(-Value))
9244 Result = DAG.getTargetConstant(Value, TCVT);
Chris Lattner8c6949e2006-10-31 19:40:43 +00009245 break;
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009246 }
9247 break;
9248 }
9249 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009250
Gabor Greiff304a7a2008-08-28 21:40:38 +00009251 if (Result.getNode()) {
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00009252 Ops.push_back(Result);
9253 return;
9254 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009255
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009256 // Handle standard constraint letters.
Eric Christopherde9399b2011-06-02 23:16:42 +00009257 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner15a6c4c2006-02-07 00:47:13 +00009258}
Evan Cheng2dd2c652006-03-13 23:20:37 +00009259
Chris Lattner1eb94d92007-03-30 23:15:24 +00009260// isLegalAddressingMode - Return true if the addressing mode represented
9261// by AM is legal for this target, for a load/store of the specified type.
Scott Michelcf0da6c2009-02-17 22:15:04 +00009262bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner229907c2011-07-18 04:54:35 +00009263 Type *Ty) const {
Chris Lattner1eb94d92007-03-30 23:15:24 +00009264 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelcf0da6c2009-02-17 22:15:04 +00009265
Chris Lattner1eb94d92007-03-30 23:15:24 +00009266 // PPC allows a sign-extended 16-bit immediate field.
9267 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
9268 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009269
Chris Lattner1eb94d92007-03-30 23:15:24 +00009270 // No global is ever allowed as a base.
9271 if (AM.BaseGV)
9272 return false;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009273
9274 // PPC only support r+r,
Chris Lattner1eb94d92007-03-30 23:15:24 +00009275 switch (AM.Scale) {
9276 case 0: // "r+i" or just "i", depending on HasBaseReg.
9277 break;
9278 case 1:
9279 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
9280 return false;
9281 // Otherwise we have r+r or r+i.
9282 break;
9283 case 2:
9284 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
9285 return false;
9286 // Allow 2*r as r+r.
9287 break;
Chris Lattner19ccd622007-04-09 22:10:05 +00009288 default:
9289 // No other scales are supported.
9290 return false;
Chris Lattner1eb94d92007-03-30 23:15:24 +00009291 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00009292
Chris Lattner1eb94d92007-03-30 23:15:24 +00009293 return true;
9294}
9295
Dan Gohman21cea8a2010-04-17 15:26:15 +00009296SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
9297 SelectionDAG &DAG) const {
Evan Cheng168ced92010-05-22 01:47:14 +00009298 MachineFunction &MF = DAG.getMachineFunction();
9299 MachineFrameInfo *MFI = MF.getFrameInfo();
9300 MFI->setReturnAddressIsTaken(true);
9301
Bill Wendling908bf812014-01-06 00:43:20 +00009302 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009303 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00009304
Andrew Trickef9de2a2013-05-25 02:42:55 +00009305 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009306 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattnerf6a81562007-12-08 06:59:59 +00009307
Dale Johannesen81bfca72010-05-03 22:59:34 +00009308 // Make sure the function does not optimize away the store of the RA to
9309 // the stack.
Chris Lattnerf6a81562007-12-08 06:59:59 +00009310 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009311 FuncInfo->setLRStoreRequired();
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009312 bool isPPC64 = Subtarget.isPPC64();
9313 bool isDarwinABI = Subtarget.isDarwinABI();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009314
9315 if (Depth > 0) {
9316 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9317 SDValue Offset =
Wesley Peck527da1b2010-11-23 03:31:01 +00009318
Anton Korobeynikov2f931282011-01-10 12:39:04 +00009319 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen81bfca72010-05-03 22:59:34 +00009320 isPPC64? MVT::i64 : MVT::i32);
9321 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
9322 DAG.getNode(ISD::ADD, dl, getPointerTy(),
9323 FrameAddr, Offset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009324 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009325 }
Chris Lattnerf6a81562007-12-08 06:59:59 +00009326
Chris Lattnerf6a81562007-12-08 06:59:59 +00009327 // Just load the return address off the stack.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00009328 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009329 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009330 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattnerf6a81562007-12-08 06:59:59 +00009331}
9332
Dan Gohman21cea8a2010-04-17 15:26:15 +00009333SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
9334 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00009335 SDLoc dl(Op);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009336 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelcf0da6c2009-02-17 22:15:04 +00009337
Owen Anderson53aa7a92009-08-10 22:56:29 +00009338 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson9f944592009-08-11 20:47:22 +00009339 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelcf0da6c2009-02-17 22:15:04 +00009340
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009341 MachineFunction &MF = DAG.getMachineFunction();
9342 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen81bfca72010-05-03 22:59:34 +00009343 MFI->setFrameAddressIsTaken(true);
Hal Finkelaa03c032013-03-21 19:03:19 +00009344
9345 // Naked functions never have a frame pointer, and so we use r1. For all
9346 // other functions, this decision must be delayed until during PEI.
9347 unsigned FrameReg;
9348 if (MF.getFunction()->getAttributes().hasAttribute(
9349 AttributeSet::FunctionIndex, Attribute::Naked))
9350 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
9351 else
9352 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
9353
Dale Johannesen81bfca72010-05-03 22:59:34 +00009354 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
9355 PtrVT);
9356 while (Depth--)
9357 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00009358 FrameAddr, MachinePointerInfo(), false, false,
9359 false, 0);
Dale Johannesen81bfca72010-05-03 22:59:34 +00009360 return FrameAddr;
Nicolas Geoffray75ab9792007-03-01 13:11:38 +00009361}
Dan Gohmanc14e5222008-10-21 03:41:46 +00009362
Hal Finkel0d8db462014-05-11 19:29:11 +00009363// FIXME? Maybe this could be a TableGen attribute on some registers and
9364// this table could be generated automatically from RegInfo.
9365unsigned PPCTargetLowering::getRegisterByName(const char* RegName,
9366 EVT VT) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009367 bool isPPC64 = Subtarget.isPPC64();
9368 bool isDarwinABI = Subtarget.isDarwinABI();
Hal Finkel0d8db462014-05-11 19:29:11 +00009369
9370 if ((isPPC64 && VT != MVT::i64 && VT != MVT::i32) ||
9371 (!isPPC64 && VT != MVT::i32))
9372 report_fatal_error("Invalid register global variable type");
9373
9374 bool is64Bit = isPPC64 && VT == MVT::i64;
9375 unsigned Reg = StringSwitch<unsigned>(RegName)
9376 .Case("r1", is64Bit ? PPC::X1 : PPC::R1)
9377 .Case("r2", isDarwinABI ? 0 : (is64Bit ? PPC::X2 : PPC::R2))
9378 .Case("r13", (!isPPC64 && isDarwinABI) ? 0 :
9379 (is64Bit ? PPC::X13 : PPC::R13))
9380 .Default(0);
9381
9382 if (Reg)
9383 return Reg;
9384 report_fatal_error("Invalid register name global variable");
9385}
9386
Dan Gohmanc14e5222008-10-21 03:41:46 +00009387bool
9388PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
9389 // The PowerPC target isn't yet aware of offsets.
9390 return false;
9391}
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009392
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009393bool PPCTargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
9394 const CallInst &I,
9395 unsigned Intrinsic) const {
9396
9397 switch (Intrinsic) {
9398 case Intrinsic::ppc_altivec_lvx:
9399 case Intrinsic::ppc_altivec_lvxl:
9400 case Intrinsic::ppc_altivec_lvebx:
9401 case Intrinsic::ppc_altivec_lvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009402 case Intrinsic::ppc_altivec_lvewx:
9403 case Intrinsic::ppc_vsx_lxvd2x:
9404 case Intrinsic::ppc_vsx_lxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009405 EVT VT;
9406 switch (Intrinsic) {
9407 case Intrinsic::ppc_altivec_lvebx:
9408 VT = MVT::i8;
9409 break;
9410 case Intrinsic::ppc_altivec_lvehx:
9411 VT = MVT::i16;
9412 break;
9413 case Intrinsic::ppc_altivec_lvewx:
9414 VT = MVT::i32;
9415 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009416 case Intrinsic::ppc_vsx_lxvd2x:
9417 VT = MVT::v2f64;
9418 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009419 default:
9420 VT = MVT::v4i32;
9421 break;
9422 }
9423
9424 Info.opc = ISD::INTRINSIC_W_CHAIN;
9425 Info.memVT = VT;
9426 Info.ptrVal = I.getArgOperand(0);
9427 Info.offset = -VT.getStoreSize()+1;
9428 Info.size = 2*VT.getStoreSize()-1;
9429 Info.align = 1;
9430 Info.vol = false;
9431 Info.readMem = true;
9432 Info.writeMem = false;
9433 return true;
9434 }
9435 case Intrinsic::ppc_altivec_stvx:
9436 case Intrinsic::ppc_altivec_stvxl:
9437 case Intrinsic::ppc_altivec_stvebx:
9438 case Intrinsic::ppc_altivec_stvehx:
Bill Schmidt72954782014-11-12 04:19:40 +00009439 case Intrinsic::ppc_altivec_stvewx:
9440 case Intrinsic::ppc_vsx_stxvd2x:
9441 case Intrinsic::ppc_vsx_stxvw4x: {
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009442 EVT VT;
9443 switch (Intrinsic) {
9444 case Intrinsic::ppc_altivec_stvebx:
9445 VT = MVT::i8;
9446 break;
9447 case Intrinsic::ppc_altivec_stvehx:
9448 VT = MVT::i16;
9449 break;
9450 case Intrinsic::ppc_altivec_stvewx:
9451 VT = MVT::i32;
9452 break;
Bill Schmidt72954782014-11-12 04:19:40 +00009453 case Intrinsic::ppc_vsx_stxvd2x:
9454 VT = MVT::v2f64;
9455 break;
Hal Finkel46ef7ce2014-08-13 01:15:40 +00009456 default:
9457 VT = MVT::v4i32;
9458 break;
9459 }
9460
9461 Info.opc = ISD::INTRINSIC_VOID;
9462 Info.memVT = VT;
9463 Info.ptrVal = I.getArgOperand(1);
9464 Info.offset = -VT.getStoreSize()+1;
9465 Info.size = 2*VT.getStoreSize()-1;
9466 Info.align = 1;
9467 Info.vol = false;
9468 Info.readMem = false;
9469 Info.writeMem = true;
9470 return true;
9471 }
9472 default:
9473 break;
9474 }
9475
9476 return false;
9477}
9478
Evan Chengd9929f02010-04-01 20:10:42 +00009479/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng61399372010-04-02 19:36:14 +00009480/// and store operations as a result of memset, memcpy, and memmove
9481/// lowering. If DstAlign is zero that means it's safe to destination
9482/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
9483/// means there isn't a need to check it against alignment requirement,
Evan Cheng962711e2012-12-12 02:34:41 +00009484/// probably because the source does not need to be loaded. If 'IsMemset' is
9485/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
9486/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
9487/// source is constant so it does not need to be loaded.
Dan Gohman148c69a2010-04-16 20:11:05 +00009488/// It returns EVT::Other if the type should be determined using generic
9489/// target-independent logic.
Evan Cheng43cd9e32010-04-01 06:04:33 +00009490EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
9491 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00009492 bool IsMemset, bool ZeroMemset,
Evan Chengebe47c82010-04-08 07:37:57 +00009493 bool MemcpyStrSrc,
Dan Gohman148c69a2010-04-16 20:11:05 +00009494 MachineFunction &MF) const {
Eric Christopherd90a8742014-06-12 22:38:20 +00009495 if (Subtarget.isPPC64()) {
Owen Anderson9f944592009-08-11 20:47:22 +00009496 return MVT::i64;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009497 } else {
Owen Anderson9f944592009-08-11 20:47:22 +00009498 return MVT::i32;
Tilmann Schellerb93960d2009-07-03 06:45:56 +00009499 }
9500}
Hal Finkel88ed4e32012-04-01 19:23:08 +00009501
Hal Finkel34974ed2014-04-12 21:52:38 +00009502/// \brief Returns true if it is beneficial to convert a load of a constant
9503/// to just the constant itself.
9504bool PPCTargetLowering::shouldConvertConstantLoadToIntImm(const APInt &Imm,
9505 Type *Ty) const {
9506 assert(Ty->isIntegerTy());
9507
9508 unsigned BitSize = Ty->getPrimitiveSizeInBits();
9509 if (BitSize == 0 || BitSize > 64)
9510 return false;
9511 return true;
9512}
9513
9514bool PPCTargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
9515 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
9516 return false;
9517 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
9518 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
9519 return NumBits1 == 64 && NumBits2 == 32;
9520}
9521
9522bool PPCTargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
9523 if (!VT1.isInteger() || !VT2.isInteger())
9524 return false;
9525 unsigned NumBits1 = VT1.getSizeInBits();
9526 unsigned NumBits2 = VT2.getSizeInBits();
9527 return NumBits1 == 64 && NumBits2 == 32;
9528}
9529
9530bool PPCTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
9531 return isInt<16>(Imm) || isUInt<16>(Imm);
9532}
9533
9534bool PPCTargetLowering::isLegalAddImmediate(int64_t Imm) const {
9535 return isInt<16>(Imm) || isUInt<16>(Imm);
9536}
9537
Matt Arsenault6f2a5262014-07-27 17:46:40 +00009538bool PPCTargetLowering::allowsMisalignedMemoryAccesses(EVT VT,
9539 unsigned,
9540 unsigned,
9541 bool *Fast) const {
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009542 if (DisablePPCUnaligned)
9543 return false;
9544
9545 // PowerPC supports unaligned memory access for simple non-vector types.
9546 // Although accessing unaligned addresses is not as efficient as accessing
9547 // aligned addresses, it is generally more efficient than manual expansion,
9548 // and generally only traps for software emulation when crossing page
9549 // boundaries.
9550
9551 if (!VT.isSimple())
9552 return false;
9553
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009554 if (VT.getSimpleVT().isVector()) {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009555 if (Subtarget.hasVSX()) {
Bill Schmidt2d1128a2014-10-17 15:13:38 +00009556 if (VT != MVT::v2f64 && VT != MVT::v2i64 &&
9557 VT != MVT::v4f32 && VT != MVT::v4i32)
Hal Finkel6e28e6a2014-03-26 19:39:09 +00009558 return false;
9559 } else {
9560 return false;
9561 }
9562 }
Hal Finkel8d7fbc92013-03-15 15:27:13 +00009563
9564 if (VT == MVT::ppcf128)
9565 return false;
9566
9567 if (Fast)
9568 *Fast = true;
9569
9570 return true;
9571}
9572
Stephen Lin73de7bf2013-07-09 18:16:56 +00009573bool PPCTargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
9574 VT = VT.getScalarType();
9575
Hal Finkel0a479ae2012-06-22 00:49:52 +00009576 if (!VT.isSimple())
9577 return false;
9578
9579 switch (VT.getSimpleVT().SimpleTy) {
9580 case MVT::f32:
9581 case MVT::f64:
Hal Finkel0a479ae2012-06-22 00:49:52 +00009582 return true;
9583 default:
9584 break;
9585 }
9586
9587 return false;
9588}
9589
Hal Finkelb4240ca2014-03-31 17:48:16 +00009590bool
9591PPCTargetLowering::shouldExpandBuildVectorWithShuffles(
9592 EVT VT , unsigned DefinedValues) const {
9593 if (VT == MVT::v2i64)
9594 return false;
9595
9596 return TargetLowering::shouldExpandBuildVectorWithShuffles(VT, DefinedValues);
9597}
9598
Hal Finkel88ed4e32012-04-01 19:23:08 +00009599Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Eric Christopherb1aaebe2014-06-12 22:38:18 +00009600 if (DisableILPPref || Subtarget.enableMachineScheduler())
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009601 return TargetLowering::getSchedulingPreference(N);
Hal Finkel88ed4e32012-04-01 19:23:08 +00009602
Hal Finkel4e9f1a82012-06-10 19:32:29 +00009603 return Sched::ILP;
Hal Finkel88ed4e32012-04-01 19:23:08 +00009604}
9605
Bill Schmidt0cf702f2013-07-30 00:50:39 +00009606// Create a fast isel object.
9607FastISel *
9608PPCTargetLowering::createFastISel(FunctionLoweringInfo &FuncInfo,
9609 const TargetLibraryInfo *LibInfo) const {
9610 return PPC::createFastISel(FuncInfo, LibInfo);
9611}