blob: e5d7fdc210cb76d9800c470849fb822a9781d831 [file] [log] [blame]
Evan Cheng10043e22007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Cheng10043e22007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindolae45a79a2006-09-11 17:25:40 +000017
Evan Cheng10043e22007-01-19 07:51:42 +000018// Type profiles.
Bill Wendling77b13af2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000021
Evan Cheng10043e22007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola19398ec2006-10-17 18:04:53 +000023
Chris Lattnerb8a74272010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindolae45a79a2006-09-11 17:25:40 +000025
Evan Cheng10043e22007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola708cb602006-11-08 17:07:32 +000029
Evan Cheng10043e22007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Chengc6d70ae2009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng0cc4ad92010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac64ed02010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Cheng10043e22007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha570d052010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +000060
Bill Wendlingdd4dcd52011-04-05 01:37:43 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 0, []>;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +000062
Bob Wilson7ed59712010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach53e88542009-12-10 00:11:09 +000064
Dale Johannesend679ff72010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach11013ed2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Cheng10043e22007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000072def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Chengb8b0ad82011-01-20 08:34:58 +000073def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng2f2435d2011-01-21 18:55:51 +000074def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Cheng10043e22007-01-19 07:51:42 +000075
Bill Wendling77b13af2007-11-13 09:19:02 +000076def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +000078def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000079 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000080
81def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000083 SDNPVariadic]>;
Evan Chengc3c949b42007-06-19 21:05:09 +000084def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000087def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner04336992010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Cheng10043e22007-01-19 07:51:42 +000090
Chris Lattner9a249b02008-01-15 22:02:54 +000091def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000092 [SDNPHasChain, SDNPOptInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000093
94def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner2a0a3b42010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Chengc6d70ae2009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000104
Evan Cheng0cc4ad92010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Cheng10043e22007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000110
David Goodwindbf11ba2009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +0000113
Evan Cheng10043e22007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola19398ec2006-10-17 18:04:53 +0000119
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachc98892f2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbachbd9485d2010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbachbbdc5d22010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +0000128
Evan Cheng6e809de2010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilson7ed59712010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng6e809de2010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng21acf9f2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Cheng8740ee32010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach53e88542009-12-10 00:11:09 +0000135
Evan Cheng6c0fb922010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbach696fe9d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesend679ff72010-06-03 21:09:53 +0000140
Jim Grosbach11013ed2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach0190a642010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilsonfa27a862010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach0190a642010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Cheng8740ee32010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach0190a642010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling8fc2b592010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Cheng10043e22007-01-19 07:51:42 +0000176
Anton Korobeynikov25229082009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling8fc2b592010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach34de7762010-03-24 22:31:46 +0000181
Rafael Espindolaffdc24b2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Cheng10043e22007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson9f944592009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Cheng10043e22007-01-19 07:51:42 +0000203}]>;
204
Evan Cheng10043e22007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Cheng10043e22007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Cheng10043e22007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000219
Evan Cheng5be3e092007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmaneffb8942008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng0fc80842010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Cheng10043e22007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Cheng10043e22007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000239
Jim Grosbachfba7fce2010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng2d37f192008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Cheng10043e22007-01-19 07:51:42 +0000248
Jim Grosbach0a334d02010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Cheng7f8ab6e2010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Cheng10043e22007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000294// FIXME: rename brtarget to t2_brtarget
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000295def brtarget : Operand<OtherVT> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000296 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbach9d6d77a2010-11-11 18:04:49 +0000297}
Evan Cheng10043e22007-01-19 07:51:42 +0000298
Jason W Kimd2e2f562011-02-04 19:47:15 +0000299// FIXME: get rid of this one?
Owen Anderson578074b2010-12-13 19:31:11 +0000300def uncondbrtarget : Operand<OtherVT> {
301 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
302}
303
Jason W Kimd2e2f562011-02-04 19:47:15 +0000304// Branch target for ARM. Handles conditional/unconditional
305def br_target : Operand<OtherVT> {
306 let EncoderMethod = "getARMBranchTargetOpValue";
307}
308
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000309// Call target.
Jason W Kimd2e2f562011-02-04 19:47:15 +0000310// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000311def bltarget : Operand<i32> {
312 // Encoded the same as branch targets.
Chris Lattner63274cb2010-11-15 05:19:05 +0000313 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc33f28b2010-11-11 20:05:40 +0000314}
315
Jason W Kimd2e2f562011-02-04 19:47:15 +0000316// Call target for ARM. Handles conditional/unconditional
317// FIXME: rename bl_target to t2_bltarget?
318def bl_target : Operand<i32> {
319 // Encoded the same as branch targets.
320 let EncoderMethod = "getARMBranchTargetOpValue";
321}
322
323
Evan Cheng10043e22007-01-19 07:51:42 +0000324// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling424601a2010-11-08 00:39:58 +0000325def RegListAsmOperand : AsmOperandClass {
326 let Name = "RegList";
327 let SuperClasses = [];
328}
329
Bill Wendling9898ac92010-11-17 04:32:08 +0000330def DPRRegListAsmOperand : AsmOperandClass {
331 let Name = "DPRRegList";
332 let SuperClasses = [];
333}
334
335def SPRRegListAsmOperand : AsmOperandClass {
336 let Name = "SPRRegList";
337 let SuperClasses = [];
338}
339
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000340def reglist : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000341 let EncoderMethod = "getRegisterListOpValue";
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000342 let ParserMatchClass = RegListAsmOperand;
343 let PrintMethod = "printRegisterList";
344}
345
Bill Wendling9898ac92010-11-17 04:32:08 +0000346def dpr_reglist : Operand<i32> {
347 let EncoderMethod = "getRegisterListOpValue";
348 let ParserMatchClass = DPRRegListAsmOperand;
349 let PrintMethod = "printRegisterList";
350}
351
352def spr_reglist : Operand<i32> {
353 let EncoderMethod = "getRegisterListOpValue";
354 let ParserMatchClass = SPRRegListAsmOperand;
355 let PrintMethod = "printRegisterList";
356}
357
Evan Cheng10043e22007-01-19 07:51:42 +0000358// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
359def cpinst_operand : Operand<i32> {
360 let PrintMethod = "printCPInstOperand";
361}
362
Evan Cheng10043e22007-01-19 07:51:42 +0000363// Local PC labels.
364def pclabel : Operand<i32> {
365 let PrintMethod = "printPCLabel";
366}
367
Jim Grosbachdc35e062010-12-01 19:47:31 +0000368// ADR instruction labels.
369def adrlabel : Operand<i32> {
370 let EncoderMethod = "getAdrLabelOpValue";
371}
372
Owen Andersonfadb9512010-10-27 22:49:00 +0000373def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000374 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Andersonfadb9512010-10-27 22:49:00 +0000375}
376
Jim Grosbach1e7db682010-10-13 19:56:10 +0000377// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
378def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner63274cb2010-11-15 05:19:05 +0000379 int32_t v = (int32_t)N->getZExtValue();
380 return v == 8 || v == 16 || v == 24; }]> {
381 let EncoderMethod = "getRotImmOpValue";
Jim Grosbach1e7db682010-10-13 19:56:10 +0000382}
383
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000384def ShifterAsmOperand : AsmOperandClass {
385 let Name = "Shifter";
386 let SuperClasses = [];
387}
388
Bob Wilson481d7a92010-08-16 18:27:34 +0000389// shift_imm: An integer that encodes a shift amount and the type of shift
390// (currently either asr or lsl) using the same encoding used for the
391// immediates in so_reg operands.
392def shift_imm : Operand<i32> {
393 let PrintMethod = "printShiftImmOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000394 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson481d7a92010-08-16 18:27:34 +0000395}
396
Evan Cheng10043e22007-01-19 07:51:42 +0000397// shifter_operand operands: so_reg and so_imm.
398def so_reg : Operand<i32>, // reg reg imm
Bob Wilsonae08a732010-03-20 22:13:40 +0000399 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Cheng10043e22007-01-19 07:51:42 +0000400 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000401 let EncoderMethod = "getSORegOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000402 let PrintMethod = "printSORegOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000403 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Cheng10043e22007-01-19 07:51:42 +0000404}
Evan Cheng59bbc542010-10-27 23:41:30 +0000405def shift_so_reg : Operand<i32>, // reg reg imm
406 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
407 [shl,srl,sra,rotr]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000408 let EncoderMethod = "getSORegOpValue";
Evan Cheng59bbc542010-10-27 23:41:30 +0000409 let PrintMethod = "printSORegOperand";
Owen Anderson1d2f5ce2011-03-18 22:50:18 +0000410 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Cheng59bbc542010-10-27 23:41:30 +0000411}
Evan Cheng10043e22007-01-19 07:51:42 +0000412
413// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson3dfe8152011-02-07 17:43:06 +0000414// 8-bit immediate rotated by an arbitrary number of bits.
Jakob Stoklund Olesene2cbaf62010-08-17 20:39:04 +0000415def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000416 let EncoderMethod = "getSOImmOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000417 let PrintMethod = "printSOImmOperand";
418}
419
Evan Cheng9e7b8382007-03-20 08:11:30 +0000420// Break so_imm's up into two pieces. This handles immediates with up to 16
421// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
422// get the first/second pieces.
Evan Cheng9c40af42010-11-12 23:46:13 +0000423def so_imm2part : PatLeaf<(imm), [{
Dan Gohmaneffb8942008-09-12 16:56:44 +0000424 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng9c40af42010-11-12 23:46:13 +0000425}]>;
426
427/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
428///
429def arm_i32imm : PatLeaf<(imm), [{
430 if (Subtarget->hasV6T2Ops())
431 return true;
432 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
433}]>;
Evan Cheng9e7b8382007-03-20 08:11:30 +0000434
Sandeep Patel423e42b2009-10-13 18:59:48 +0000435/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
436def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
437 return (int32_t)N->getZExtValue() < 32;
438}]>;
Evan Cheng10043e22007-01-19 07:51:42 +0000439
Jim Grosbach68a335e2010-10-15 17:15:16 +0000440/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
441def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
442 return (int32_t)N->getZExtValue() < 32;
443}]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000444 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach68a335e2010-10-15 17:15:16 +0000445}
446
Evan Cheng965b3c72011-01-13 07:58:56 +0000447// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim5a97bd82010-11-18 23:37:15 +0000448// The imm is split into imm{15-12}, imm{11-0}
449//
Evan Cheng965b3c72011-01-13 07:58:56 +0000450def i32imm_hilo16 : Operand<i32> {
451 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim5a97bd82010-11-18 23:37:15 +0000452}
453
Evan Cheng34345752010-12-11 04:11:38 +0000454/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
455/// e.g., 0xf000ffff
456def bf_inv_mask_imm : Operand<i32>,
457 PatLeaf<(imm), [{
458 return ARM::isBitFieldInvertedMask(N->getZExtValue());
459}] > {
460 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
461 let PrintMethod = "printBitfieldInvMaskImmOperand";
462}
463
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +0000464/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
465def lsb_pos_imm : Operand<i32>, PatLeaf<(imm), [{
466 return isInt<5>(N->getSExtValue());
467}]>;
468
469/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
470def width_imm : Operand<i32>, PatLeaf<(imm), [{
471 return N->getSExtValue() > 0 && N->getSExtValue() <= 32;
472}] > {
473 let EncoderMethod = "getMsbOpValue";
474}
475
Evan Cheng10043e22007-01-19 07:51:42 +0000476// Define ARM specific addressing modes.
477
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000478def MemMode2AsmOperand : AsmOperandClass {
479 let Name = "MemMode2";
480 let SuperClasses = [];
481 let ParserMethod = "tryParseMemMode2Operand";
482}
483
484def MemMode3AsmOperand : AsmOperandClass {
485 let Name = "MemMode3";
486 let SuperClasses = [];
487 let ParserMethod = "tryParseMemMode3Operand";
488}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000489
490// addrmode_imm12 := reg +/- imm12
Jim Grosbach08605202010-09-29 19:03:54 +0000491//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000492def addrmode_imm12 : Operand<i32>,
493 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbach505607e2010-10-28 18:34:10 +0000494 // 12-bit immediate operand. Note that instructions using this encode
495 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
496 // immediate values are as normal.
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000497
Chris Lattner63274cb2010-11-15 05:19:05 +0000498 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000499 let PrintMethod = "printAddrModeImm12Operand";
500 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach08605202010-09-29 19:03:54 +0000501}
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000502// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach08605202010-09-29 19:03:54 +0000503//
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000504def ldst_so_reg : Operand<i32>,
505 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000506 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000507 // FIXME: Simplify the printer
Jim Grosbach08605202010-09-29 19:03:54 +0000508 let PrintMethod = "printAddrMode2Operand";
509 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
510}
511
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000512// addrmode2 := reg +/- imm12
513// := reg +/- reg shop imm
Evan Cheng10043e22007-01-19 07:51:42 +0000514//
515def addrmode2 : Operand<i32>,
516 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000517 let EncoderMethod = "getAddrMode2OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000518 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000519 let ParserMatchClass = MemMode2AsmOperand;
Evan Cheng10043e22007-01-19 07:51:42 +0000520 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
521}
522
523def am2offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000524 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
525 [], [SDNPWantRoot]> {
Jim Grosbache991a6e2010-12-10 20:53:44 +0000526 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000527 let PrintMethod = "printAddrMode2OffsetOperand";
528 let MIOperandInfo = (ops GPR, i32imm);
529}
530
531// addrmode3 := reg +/- reg
532// addrmode3 := reg +/- imm8
533//
534def addrmode3 : Operand<i32>,
535 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000536 let EncoderMethod = "getAddrMode3OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000537 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000538 let ParserMatchClass = MemMode3AsmOperand;
Evan Cheng10043e22007-01-19 07:51:42 +0000539 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
540}
541
542def am3offset : Operand<i32>,
Chris Lattner0e023ea2010-09-21 20:31:19 +0000543 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
544 [], [SDNPWantRoot]> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000545 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000546 let PrintMethod = "printAddrMode3OffsetOperand";
547 let MIOperandInfo = (ops GPR, i32imm);
548}
549
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000550// ldstm_mode := {ia, ib, da, db}
Evan Cheng10043e22007-01-19 07:51:42 +0000551//
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000552def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner63274cb2010-11-15 05:19:05 +0000553 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000554 let PrintMethod = "printLdStmModeOperand";
Evan Cheng10043e22007-01-19 07:51:42 +0000555}
556
Bill Wendling424601a2010-11-08 00:39:58 +0000557def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner5d6f6a02010-10-29 00:27:31 +0000558 let Name = "MemMode5";
559 let SuperClasses = [];
560}
561
Evan Cheng10043e22007-01-19 07:51:42 +0000562// addrmode5 := reg +/- imm8*4
563//
564def addrmode5 : Operand<i32>,
565 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
566 let PrintMethod = "printAddrMode5Operand";
Bob Wilson947f04b2010-03-13 01:08:20 +0000567 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling424601a2010-11-08 00:39:58 +0000568 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner63274cb2010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrMode5OpValue";
Evan Cheng10043e22007-01-19 07:51:42 +0000570}
571
Bob Wilsonf3c8df32011-02-07 17:43:09 +0000572// addrmode6 := reg with optional alignment
Bob Wilsondeb35af2009-07-01 23:16:05 +0000573//
574def addrmode6 : Operand<i32>,
Bob Wilsondd9fbaa2010-11-01 23:40:51 +0000575 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilsondeb35af2009-07-01 23:16:05 +0000576 let PrintMethod = "printAddrMode6Operand";
Bob Wilsonae08a732010-03-20 22:13:40 +0000577 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner63274cb2010-11-15 05:19:05 +0000578 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilsonae08a732010-03-20 22:13:40 +0000579}
580
Bob Wilsone3ecd5f2011-02-25 06:42:42 +0000581def am6offset : Operand<i32>,
582 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
583 [], [SDNPWantRoot]> {
Bob Wilsonae08a732010-03-20 22:13:40 +0000584 let PrintMethod = "printAddrMode6OffsetOperand";
585 let MIOperandInfo = (ops GPR);
Chris Lattner63274cb2010-11-15 05:19:05 +0000586 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilsondeb35af2009-07-01 23:16:05 +0000587}
588
Bob Wilson318ce7c2010-11-30 00:00:42 +0000589// Special version of addrmode6 to handle alignment encoding for VLD-dup
590// instructions, specifically VLD4-dup.
591def addrmode6dup : Operand<i32>,
592 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
593 let PrintMethod = "printAddrMode6Operand";
594 let MIOperandInfo = (ops GPR:$addr, i32imm);
595 let EncoderMethod = "getAddrMode6DupAddressOpValue";
596}
597
Evan Cheng10043e22007-01-19 07:51:42 +0000598// addrmodepc := pc + reg
599//
600def addrmodepc : Operand<i32>,
601 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
602 let PrintMethod = "printAddrModePCOperand";
603 let MIOperandInfo = (ops GPR, i32imm);
604}
605
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000606def MemMode7AsmOperand : AsmOperandClass {
607 let Name = "MemMode7";
608 let SuperClasses = [];
609}
610
611// addrmode7 := reg
612// Used by load/store exclusive instructions. Useful to enable right assembly
613// parsing and printing. Not used for any codegen matching.
614//
615def addrmode7 : Operand<i32> {
616 let PrintMethod = "printAddrMode7Operand";
617 let MIOperandInfo = (ops GPR);
618 let ParserMatchClass = MemMode7AsmOperand;
619}
620
Bob Wilsonceffeb62009-08-21 21:58:55 +0000621def nohash_imm : Operand<i32> {
622 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikovcfed3002009-08-08 23:10:41 +0000623}
624
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000625def CoprocNumAsmOperand : AsmOperandClass {
626 let Name = "CoprocNum";
627 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000628 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000629}
630
631def CoprocRegAsmOperand : AsmOperandClass {
632 let Name = "CoprocReg";
633 let SuperClasses = [];
Jim Grosbach861e49c2011-02-12 01:34:40 +0000634 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000635}
636
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000637def p_imm : Operand<i32> {
638 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000639 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000640}
641
642def c_imm : Operand<i32> {
643 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesc9253b42011-02-07 21:41:25 +0000644 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000645}
646
Evan Cheng10043e22007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
Evan Chengf7c6eff2007-08-07 01:37:15 +0000648
Evan Cheng2d37f192008-08-28 23:39:26 +0000649include "ARMInstrFormats.td"
Evan Chengf7c6eff2007-08-07 01:37:15 +0000650
651//===----------------------------------------------------------------------===//
Evan Cheng2d37f192008-08-28 23:39:26 +0000652// Multiclass helpers...
Evan Cheng10043e22007-01-19 07:51:42 +0000653//
654
Evan Cheng9f717af2008-08-29 07:36:24 +0000655/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Cheng10043e22007-01-19 07:51:42 +0000656/// binop that produces a value.
Evan Chengc35d7bb2010-09-29 00:27:46 +0000657multiclass AsI1_bin_irs<bits<4> opcod, string opc,
658 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
659 PatFrag opnode, bit Commutable = 0> {
Jim Grosbachfef37282010-08-30 19:49:58 +0000660 // The register-immediate version is re-materializable. This is useful
661 // in particular for taking the address of a local.
662 let isReMaterializable = 1 in {
Jim Grosbach6fead932010-10-12 17:11:26 +0000663 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
664 iii, opc, "\t$Rd, $Rn, $imm",
665 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
666 bits<4> Rd;
667 bits<4> Rn;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000668 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000669 let Inst{25} = 1;
Jim Grosbach6fead932010-10-12 17:11:26 +0000670 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000671 let Inst{15-12} = Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +0000672 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000673 }
Jim Grosbachfef37282010-08-30 19:49:58 +0000674 }
Jim Grosbach5476a272010-10-11 18:51:51 +0000675 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
676 iir, opc, "\t$Rd, $Rn, $Rm",
677 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbachc43c9302010-10-08 21:45:55 +0000678 bits<4> Rd;
679 bits<4> Rn;
680 bits<4> Rm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000681 let Inst{25} = 0;
Evan Cheng5bf90112009-06-26 00:19:44 +0000682 let isCommutable = Commutable;
Jim Grosbachc43c9302010-10-08 21:45:55 +0000683 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000684 let Inst{15-12} = Rd;
685 let Inst{11-4} = 0b00000000;
686 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000687 }
Jim Grosbachefd53692010-10-12 23:53:58 +0000688 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
689 iis, opc, "\t$Rd, $Rn, $shift",
690 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbachb7c29622010-10-11 23:16:21 +0000691 bits<4> Rd;
692 bits<4> Rn;
Jim Grosbachefd53692010-10-12 23:53:58 +0000693 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000694 let Inst{25} = 0;
Jim Grosbachb7c29622010-10-11 23:16:21 +0000695 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000696 let Inst{15-12} = Rd;
697 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000698 }
Evan Cheng10043e22007-01-19 07:51:42 +0000699}
700
Evan Chengc7ea8df2009-06-25 20:59:23 +0000701/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsondc7d1ce2009-10-06 20:18:46 +0000702/// instruction modifies the CPSR register.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000703let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Chengc35d7bb2010-09-29 00:27:46 +0000704multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
705 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
706 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000707 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
708 iii, opc, "\t$Rd, $Rn, $imm",
709 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
710 bits<4> Rd;
711 bits<4> Rn;
712 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000713 let Inst{25} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000714 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000715 let Inst{19-16} = Rn;
716 let Inst{15-12} = Rd;
717 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000718 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000719 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
720 iir, opc, "\t$Rd, $Rn, $Rm",
721 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
722 bits<4> Rd;
723 bits<4> Rn;
724 bits<4> Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000725 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000726 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000727 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000728 let Inst{19-16} = Rn;
729 let Inst{15-12} = Rd;
730 let Inst{11-4} = 0b00000000;
731 let Inst{3-0} = Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000732 }
Jim Grosbach8c519c02010-10-13 00:50:27 +0000733 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
734 iis, opc, "\t$Rd, $Rn, $shift",
735 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
736 bits<4> Rd;
737 bits<4> Rn;
738 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000739 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000740 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000741 let Inst{19-16} = Rn;
742 let Inst{15-12} = Rd;
743 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000744 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000745}
Evan Chengaa3b8012007-07-05 07:13:32 +0000746}
747
748/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng9d41b312007-07-10 18:08:01 +0000749/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengaa3b8012007-07-05 07:13:32 +0000750/// a explicit result, only implicitly set CPSR.
Bill Wendling920f74a2010-08-11 00:22:27 +0000751let isCompare = 1, Defs = [CPSR] in {
Evan Cheng2259d672010-09-29 00:49:25 +0000752multiclass AI1_cmp_irs<bits<4> opcod, string opc,
753 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
754 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000755 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
756 opc, "\t$Rn, $imm",
757 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000758 bits<4> Rn;
759 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000760 let Inst{25} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000761 let Inst{20} = 1;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000762 let Inst{19-16} = Rn;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000763 let Inst{15-12} = 0b0000;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000764 let Inst{11-0} = imm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000765 }
766 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
767 opc, "\t$Rn, $Rm",
768 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000769 bits<4> Rn;
770 bits<4> Rm;
Evan Cheng5bf90112009-06-26 00:19:44 +0000771 let isCommutable = Commutable;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000772 let Inst{25} = 0;
Bob Wilson453a06e2009-10-13 17:35:30 +0000773 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000774 let Inst{19-16} = Rn;
775 let Inst{15-12} = 0b0000;
776 let Inst{11-4} = 0b00000000;
777 let Inst{3-0} = Rm;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000778 }
779 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
780 opc, "\t$Rn, $shift",
781 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach8c519c02010-10-13 00:50:27 +0000782 bits<4> Rn;
783 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000784 let Inst{25} = 0;
Jim Grosbach8c519c02010-10-13 00:50:27 +0000785 let Inst{20} = 1;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000786 let Inst{19-16} = Rn;
787 let Inst{15-12} = 0b0000;
788 let Inst{11-0} = shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000789 }
Evan Cheng3e18e502007-09-11 19:55:27 +0000790}
Evan Cheng10043e22007-01-19 07:51:42 +0000791}
792
Evan Cheng62d626c2010-09-25 00:49:35 +0000793/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000794/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng49d66522008-11-06 22:15:19 +0000795/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng62d626c2010-09-25 00:49:35 +0000796multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000797 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
798 IIC_iEXTr, opc, "\t$Rd, $Rm",
799 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000800 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000801 bits<4> Rd;
802 bits<4> Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000803 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000804 let Inst{15-12} = Rd;
805 let Inst{11-10} = 0b00;
806 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000807 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000808 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
809 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
810 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng49d66522008-11-06 22:15:19 +0000811 Requires<[IsARM, HasV6]> {
Jim Grosbach118c4232010-10-15 02:29:58 +0000812 bits<4> Rd;
813 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000814 bits<2> rot;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000815 let Inst{19-16} = 0b1111;
Jim Grosbach118c4232010-10-15 02:29:58 +0000816 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000817 let Inst{11-10} = rot;
Jim Grosbach118c4232010-10-15 02:29:58 +0000818 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000819 }
Evan Cheng10043e22007-01-19 07:51:42 +0000820}
821
Evan Cheng62d626c2010-09-25 00:49:35 +0000822multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000823 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
824 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000825 [/* For disassembly only; pattern left blank */]>,
826 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000827 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000828 let Inst{11-10} = 0b00;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000829 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000830 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
831 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000832 [/* For disassembly only; pattern left blank */]>,
833 Requires<[IsARM, HasV6]> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000834 bits<2> rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000835 let Inst{19-16} = 0b1111;
Jim Grosbach93a4d442010-11-02 17:59:04 +0000836 let Inst{11-10} = rot;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000837 }
838}
839
Evan Cheng62d626c2010-09-25 00:49:35 +0000840/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Cheng10043e22007-01-19 07:51:42 +0000841/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng62d626c2010-09-25 00:49:35 +0000842multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000843 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
844 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
845 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chendf5dcda2009-10-27 18:44:24 +0000846 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000847 bits<4> Rd;
848 bits<4> Rm;
849 bits<4> Rn;
850 let Inst{19-16} = Rn;
851 let Inst{15-12} = Rd;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000852 let Inst{11-10} = 0b00;
Jim Grosbacha391c972010-11-18 23:24:22 +0000853 let Inst{9-4} = 0b000111;
854 let Inst{3-0} = Rm;
Johnny Chendf5dcda2009-10-27 18:44:24 +0000855 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000856 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
857 rot_imm:$rot),
858 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
859 [(set GPR:$Rd, (opnode GPR:$Rn,
860 (rotr GPR:$Rm, rot_imm:$rot)))]>,
861 Requires<[IsARM, HasV6]> {
Jim Grosbacha391c972010-11-18 23:24:22 +0000862 bits<4> Rd;
863 bits<4> Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000864 bits<4> Rn;
865 bits<2> rot;
866 let Inst{19-16} = Rn;
Jim Grosbacha391c972010-11-18 23:24:22 +0000867 let Inst{15-12} = Rd;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000868 let Inst{11-10} = rot;
Jim Grosbacha391c972010-11-18 23:24:22 +0000869 let Inst{9-4} = 0b000111;
870 let Inst{3-0} = Rm;
Jim Grosbach1e7db682010-10-13 19:56:10 +0000871 }
Evan Cheng10043e22007-01-19 07:51:42 +0000872}
873
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000874// For disassembly only.
Evan Cheng62d626c2010-09-25 00:49:35 +0000875multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbach1e7db682010-10-13 19:56:10 +0000876 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
877 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6]> {
880 let Inst{11-10} = 0b00;
881 }
Jim Grosbach1e7db682010-10-13 19:56:10 +0000882 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
883 rot_imm:$rot),
884 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach1e7db682010-10-13 19:56:10 +0000886 Requires<[IsARM, HasV6]> {
887 bits<4> Rn;
888 bits<2> rot;
889 let Inst{19-16} = Rn;
890 let Inst{11-10} = rot;
891 }
Johnny Chen5ddd4ac2010-02-22 21:50:40 +0000892}
893
Evan Cheng97727a62009-06-25 23:34:10 +0000894/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
895let Uses = [CPSR] in {
Evan Cheng5bf90112009-06-26 00:19:44 +0000896multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
897 bit Commutable = 0> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000898 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
899 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
900 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000901 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000902 bits<4> Rd;
903 bits<4> Rn;
904 bits<12> imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000905 let Inst{25} = 1;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000906 let Inst{15-12} = Rd;
907 let Inst{19-16} = Rn;
908 let Inst{11-0} = imm;
Evan Cheng2cff0762009-07-07 23:40:25 +0000909 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000910 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
911 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
912 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000913 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000914 bits<4> Rd;
915 bits<4> Rn;
916 bits<4> Rm;
Johnny Chen3467dcb2009-11-07 00:54:36 +0000917 let Inst{11-4} = 0b00000000;
Evan Cheng2cff0762009-07-07 23:40:25 +0000918 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000919 let isCommutable = Commutable;
920 let Inst{3-0} = Rm;
921 let Inst{15-12} = Rd;
922 let Inst{19-16} = Rn;
Evan Cheng5bf90112009-06-26 00:19:44 +0000923 }
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000924 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
925 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
926 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +0000927 Requires<[IsARM]> {
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000928 bits<4> Rd;
929 bits<4> Rn;
930 bits<12> shift;
Evan Cheng2cff0762009-07-07 23:40:25 +0000931 let Inst{25} = 0;
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000932 let Inst{11-0} = shift;
933 let Inst{15-12} = Rd;
934 let Inst{19-16} = Rn;
Evan Cheng2cff0762009-07-07 23:40:25 +0000935 }
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000936}
937// Carry setting variants
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +0000938let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Anderson77aa2662011-04-05 21:48:57 +0000939multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Owen Andersonf7678b82011-04-05 17:24:25 +0000940 def Sri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
941 Size4Bytes, IIC_iALUi,
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000942 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Owen Andersonf7678b82011-04-05 17:24:25 +0000943 Requires<[IsARM]>;
944 def Srr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
945 Size4Bytes, IIC_iALUr,
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000946 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Owen Andersonf7678b82011-04-05 17:24:25 +0000947 Requires<[IsARM]>;
948 def Srs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
949 Size4Bytes, IIC_iALUsr,
Jim Grosbach651dc7c2010-10-13 18:00:52 +0000950 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Owen Andersonf7678b82011-04-05 17:24:25 +0000951 Requires<[IsARM]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000952}
Evan Chengaa3b8012007-07-05 07:13:32 +0000953}
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000954}
Evan Chengaa3b8012007-07-05 07:13:32 +0000955
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000956let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach2f790742010-11-13 00:35:48 +0000957multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000958 InstrItinClass iir, PatFrag opnode> {
959 // Note: We use the complex addrmode_imm12 rather than just an input
960 // GPR and a constrained immediate so that we can use this to match
961 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000962 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000963 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
964 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000965 bits<4> Rt;
966 bits<17> addr;
967 let Inst{23} = addr{12}; // U (add = ('U' == 1))
968 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000969 let Inst{15-12} = Rt;
970 let Inst{11-0} = addr{11-0}; // imm12
971 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000972 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000973 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
974 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendlinge84eb992010-11-03 01:49:29 +0000975 bits<4> Rt;
976 bits<17> shift;
Johnny Chen7b203f92011-03-31 19:28:35 +0000977 let shift{4} = 0; // Inst{4} = 0
Bill Wendlinge84eb992010-11-03 01:49:29 +0000978 let Inst{23} = shift{12}; // U (add = ('U' == 1))
979 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +0000980 let Inst{15-12} = Rt;
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000981 let Inst{11-0} = shift{11-0};
982 }
983}
984}
985
Jim Grosbach2f790742010-11-13 00:35:48 +0000986multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach338de3e2010-10-27 23:12:14 +0000987 InstrItinClass iir, PatFrag opnode> {
988 // Note: We use the complex addrmode_imm12 rather than just an input
989 // GPR and a constrained immediate so that we can use this to match
990 // frame index references and avoid matching constant pool references.
Jim Grosbach4a22eba2010-11-19 21:07:51 +0000991 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach338de3e2010-10-27 23:12:14 +0000992 (ins GPR:$Rt, addrmode_imm12:$addr),
993 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
994 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
995 bits<4> Rt;
996 bits<17> addr;
997 let Inst{23} = addr{12}; // U (add = ('U' == 1))
998 let Inst{19-16} = addr{16-13}; // Rn
999 let Inst{15-12} = Rt;
1000 let Inst{11-0} = addr{11-0}; // imm12
1001 }
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001002 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach338de3e2010-10-27 23:12:14 +00001003 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1004 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1005 bits<4> Rt;
1006 bits<17> shift;
Johnny Chen7b203f92011-03-31 19:28:35 +00001007 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach338de3e2010-10-27 23:12:14 +00001008 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1009 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbach7e510952010-11-09 18:43:54 +00001010 let Inst{15-12} = Rt;
Jim Grosbach338de3e2010-10-27 23:12:14 +00001011 let Inst{11-0} = shift{11-0};
1012 }
1013}
Rafael Espindola203922d2006-10-16 17:57:20 +00001014//===----------------------------------------------------------------------===//
1015// Instructions
1016//===----------------------------------------------------------------------===//
1017
Evan Cheng10043e22007-01-19 07:51:42 +00001018//===----------------------------------------------------------------------===//
1019// Miscellaneous Instructions.
1020//
Rafael Espindolafe03fe92006-08-24 16:13:15 +00001021
Evan Cheng10043e22007-01-19 07:51:42 +00001022/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1023/// the function. The first operand is the ID# for this instruction, the second
1024/// is the index into the MachineConstantPool that this is, the third is the
1025/// size in bytes of this constant pool entry.
Evan Chengd93b5b62009-06-12 20:46:18 +00001026let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Cheng10043e22007-01-19 07:51:42 +00001027def CONSTPOOL_ENTRY :
Evan Cheng94b5a802007-07-19 01:14:50 +00001028PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001029 i32imm:$size), NoItinerary, []>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001030
Jim Grosbach45fceea2010-02-22 23:10:38 +00001031// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1032// from removing one half of the matched pairs. That breaks PEI, which assumes
1033// these will always be in pairs, and asserts if it finds otherwise. Better way?
1034let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001035def ADJCALLSTACKUP :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001036PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001037 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindola29e48752006-08-24 17:19:08 +00001038
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001039def ADJCALLSTACKDOWN :
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00001040PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattner27539552008-10-11 22:08:30 +00001041 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00001042}
Rafael Espindolad0dee772006-08-21 22:00:32 +00001043
Johnny Chen29a91032010-02-12 22:53:19 +00001044def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chenc7e14702010-02-10 18:02:25 +00001045 [/* For disassembly only; pattern left blank */]>,
1046 Requires<[IsARM, HasV6T2]> {
1047 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001048 let Inst{15-8} = 0b11110000;
Johnny Chenc7e14702010-02-10 18:02:25 +00001049 let Inst{7-0} = 0b00000000;
1050}
1051
Johnny Chen29a91032010-02-12 22:53:19 +00001052def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1053 [/* For disassembly only; pattern left blank */]>,
1054 Requires<[IsARM, HasV6T2]> {
1055 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001056 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001057 let Inst{7-0} = 0b00000001;
1058}
1059
1060def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1061 [/* For disassembly only; pattern left blank */]>,
1062 Requires<[IsARM, HasV6T2]> {
1063 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001064 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001065 let Inst{7-0} = 0b00000010;
1066}
1067
1068def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1069 [/* For disassembly only; pattern left blank */]>,
1070 Requires<[IsARM, HasV6T2]> {
1071 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001072 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001073 let Inst{7-0} = 0b00000011;
1074}
1075
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001076def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1077 "\t$dst, $a, $b",
1078 [/* For disassembly only; pattern left blank */]>,
1079 Requires<[IsARM, HasV6]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001080 bits<4> Rd;
1081 bits<4> Rn;
1082 bits<4> Rm;
1083 let Inst{3-0} = Rm;
1084 let Inst{15-12} = Rd;
1085 let Inst{19-16} = Rn;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001086 let Inst{27-20} = 0b01101000;
1087 let Inst{7-4} = 0b1011;
Jim Grosbachefc06682010-10-13 20:30:55 +00001088 let Inst{11-8} = 0b1111;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00001089}
1090
Johnny Chen29a91032010-02-12 22:53:19 +00001091def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1092 [/* For disassembly only; pattern left blank */]>,
1093 Requires<[IsARM, HasV6T2]> {
1094 let Inst{27-16} = 0b001100100000;
Jim Grosbachefc06682010-10-13 20:30:55 +00001095 let Inst{15-8} = 0b11110000;
Johnny Chen29a91032010-02-12 22:53:19 +00001096 let Inst{7-0} = 0b00000100;
1097}
1098
Johnny Chenf40b8e02010-02-11 18:12:29 +00001099// The i32imm operand $val can be used by a debugger to store more information
1100// about the breakpoint.
Johnny Chen29a91032010-02-12 22:53:19 +00001101def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenf40b8e02010-02-11 18:12:29 +00001102 [/* For disassembly only; pattern left blank */]>,
1103 Requires<[IsARM]> {
Jim Grosbachefc06682010-10-13 20:30:55 +00001104 bits<16> val;
1105 let Inst{3-0} = val{3-0};
1106 let Inst{19-8} = val{15-4};
Johnny Chenf40b8e02010-02-11 18:12:29 +00001107 let Inst{27-20} = 0b00010010;
1108 let Inst{7-4} = 0b0111;
1109}
1110
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001111// Change Processor State is a system instruction -- for disassembly and
1112// parsing only.
1113// FIXME: Since the asm parser has currently no clean way to handle optional
1114// operands, create 3 versions of the same instruction. Once there's a clean
1115// framework to represent optional operands, change this behavior.
1116class CPS<dag iops, string asm_ops>
1117 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1118 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1119 bits<2> imod;
1120 bits<3> iflags;
1121 bits<5> mode;
1122 bit M;
1123
Johnny Chencf20cbe2010-02-12 18:55:33 +00001124 let Inst{31-28} = 0b1111;
1125 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001126 let Inst{19-18} = imod;
1127 let Inst{17} = M; // Enabled if mode is set;
1128 let Inst{16} = 0;
1129 let Inst{8-6} = iflags;
1130 let Inst{5} = 0;
1131 let Inst{4-0} = mode;
Johnny Chencf20cbe2010-02-12 18:55:33 +00001132}
1133
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +00001134let M = 1 in
1135 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1136 "$imod\t$iflags, $mode">;
1137let mode = 0, M = 0 in
1138 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1139
1140let imod = 0, iflags = 0, M = 1 in
1141 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1142
Johnny Chena07c9c72010-02-21 04:42:01 +00001143// Preload signals the memory system of possible future data/instruction access.
1144// These are for disassembly only.
Evan Cheng21acf9f2010-11-04 05:19:35 +00001145multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chena07c9c72010-02-21 04:42:01 +00001146
Evan Cheng8740ee32010-11-03 06:34:55 +00001147 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001148 !strconcat(opc, "\t$addr"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001149 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001150 bits<4> Rt;
1151 bits<17> addr;
Johnny Chena07c9c72010-02-21 04:42:01 +00001152 let Inst{31-26} = 0b111101;
1153 let Inst{25} = 0; // 0 for immediate form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001154 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001155 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001156 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001157 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001158 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001159 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001160 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chena07c9c72010-02-21 04:42:01 +00001161 }
1162
Evan Cheng8740ee32010-11-03 06:34:55 +00001163 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Cheng6f360422010-11-03 05:14:24 +00001164 !strconcat(opc, "\t$shift"),
Evan Cheng21acf9f2010-11-04 05:19:35 +00001165 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbach505607e2010-10-28 18:34:10 +00001166 bits<17> shift;
Johnny Chena07c9c72010-02-21 04:42:01 +00001167 let Inst{31-26} = 0b111101;
1168 let Inst{25} = 1; // 1 for register form
Evan Cheng21acf9f2010-11-04 05:19:35 +00001169 let Inst{24} = data;
Jim Grosbach505607e2010-10-28 18:34:10 +00001170 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng21acf9f2010-11-04 05:19:35 +00001171 let Inst{22} = read;
Johnny Chena07c9c72010-02-21 04:42:01 +00001172 let Inst{21-20} = 0b01;
Jim Grosbach505607e2010-10-28 18:34:10 +00001173 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengbb8420a2011-01-27 23:48:34 +00001174 let Inst{15-12} = 0b1111;
Jim Grosbach505607e2010-10-28 18:34:10 +00001175 let Inst{11-0} = shift{11-0};
Johnny Chena07c9c72010-02-21 04:42:01 +00001176 }
1177}
1178
Evan Cheng21acf9f2010-11-04 05:19:35 +00001179defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1180defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1181defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chena07c9c72010-02-21 04:42:01 +00001182
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001183def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1184 "setend\t$end",
1185 [/* For disassembly only; pattern left blank */]>,
Johnny Chen52a6ab32010-02-13 02:51:09 +00001186 Requires<[IsARM]> {
Jim Grosbach7e72ec62010-10-13 21:00:04 +00001187 bits<1> end;
1188 let Inst{31-10} = 0b1111000100000001000000;
1189 let Inst{9} = end;
1190 let Inst{8-0} = 0;
Johnny Chen52a6ab32010-02-13 02:51:09 +00001191}
1192
Johnny Chen29a91032010-02-12 22:53:19 +00001193def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chenc7e14702010-02-10 18:02:25 +00001194 [/* For disassembly only; pattern left blank */]>,
1195 Requires<[IsARM, HasV7]> {
Jim Grosbach9874b7d2010-10-13 21:32:30 +00001196 bits<4> opt;
1197 let Inst{27-4} = 0b001100100000111100001111;
1198 let Inst{3-0} = opt;
Johnny Chenc7e14702010-02-10 18:02:25 +00001199}
1200
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001201// A5.4 Permanently UNDEFINED instructions.
Evan Cheng2fa5a7e2010-05-11 07:26:32 +00001202let isBarrier = 1, isTerminator = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001203def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach85030542010-09-23 18:05:37 +00001204 "trap", [(trap)]>,
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001205 Requires<[IsARM]> {
Bill Wendlingc01d6792010-11-21 11:05:29 +00001206 let Inst = 0xe7ffdefe;
Johnny Chen9c13dfb2010-02-11 17:14:31 +00001207}
1208
Evan Chengaa03cd32008-11-06 17:48:05 +00001209// Address computation and loads and stores in PIC mode.
Evan Chenga7ca6242007-06-19 01:26:51 +00001210let isNotDuplicable = 1 in {
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001211def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1212 Size4Bytes, IIC_iALUr,
1213 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001214
Evan Cheng72501202008-01-07 23:56:57 +00001215let AddedComplexity = 10 in {
Jim Grosbachcfb66202010-11-18 01:15:56 +00001216def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001217 Size4Bytes, IIC_iLoad_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001218 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola75269be2006-07-16 01:02:57 +00001219
Jim Grosbachcfb66202010-11-18 01:15:56 +00001220def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001221 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001222 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach8e7f8df2010-11-18 00:46:58 +00001223
Jim Grosbachcfb66202010-11-18 01:15:56 +00001224def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001225 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001226 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001227
Jim Grosbachcfb66202010-11-18 01:15:56 +00001228def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001229 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001230 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001231
Jim Grosbachcfb66202010-11-18 01:15:56 +00001232def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001233 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbachcfb66202010-11-18 01:15:56 +00001234 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001235}
Chris Lattnerf4d55ec2008-01-06 05:55:01 +00001236let AddedComplexity = 10 in {
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001237def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001238 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001239
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001240def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophercc385c02011-01-15 00:25:09 +00001241 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1242 addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001243
Jim Grosbachd6e5c9f2010-11-19 21:14:02 +00001244def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001245 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen7d55f372007-05-21 22:14:33 +00001246}
Evan Chengaa03cd32008-11-06 17:48:05 +00001247} // isNotDuplicable = 1
Dale Johannesen7d55f372007-05-21 22:14:33 +00001248
Evan Cheng6a42ec32009-06-23 05:25:29 +00001249
1250// LEApcrel - Load a pc-relative address into a register without offending the
1251// assembler.
Bill Wendlingce3d6ca2010-11-30 00:08:20 +00001252let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbachdc35e062010-12-01 19:47:31 +00001253// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001254// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1255// know until then which form of the instruction will be used.
Johnny Chen8bbc1282011-03-24 20:42:48 +00001256def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbachdc35e062010-12-01 19:47:31 +00001257 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach56f47172010-11-17 23:33:14 +00001258 bits<4> Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001259 bits<12> label;
Jim Grosbach56f47172010-11-17 23:33:14 +00001260 let Inst{27-25} = 0b001;
1261 let Inst{20} = 0;
1262 let Inst{19-16} = 0b1111;
1263 let Inst{15-12} = Rd;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001264 let Inst{11-0} = label;
Evan Cheng2cff0762009-07-07 23:40:25 +00001265}
Jim Grosbachce2bd8d2010-12-02 00:28:45 +00001266def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1267 Size4Bytes, IIC_iALUi, []>;
Jim Grosbachdc35e062010-12-01 19:47:31 +00001268
1269def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1270 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1271 Size4Bytes, IIC_iALUi, []>;
Evan Cheng6a42ec32009-06-23 05:25:29 +00001272
Evan Cheng10043e22007-01-19 07:51:42 +00001273//===----------------------------------------------------------------------===//
1274// Control Flow Instructions.
1275//
Rafael Espindolad55c0a42006-10-02 19:30:56 +00001276
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001277let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1278 // ARMV4T and above
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001279 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001280 "bx", "\tlr", [(ARMretflag)]>,
1281 Requires<[IsARM, HasV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001282 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001283 }
1284
1285 // ARMV4 only
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001286 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001287 "mov", "\tpc, lr", [(ARMretflag)]>,
1288 Requires<[IsARM, NoV4T]> {
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001289 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001290 }
Evan Cheng7848cfc2008-09-17 07:53:38 +00001291}
Rafael Espindola53f78be2006-09-29 21:20:16 +00001292
Bob Wilsone4b80c92009-10-28 00:37:03 +00001293// Indirect branches
1294let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001295 // ARMV4T and above
Jim Grosbach027bd472010-11-30 00:24:05 +00001296 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001297 [(brind GPR:$dst)]>,
1298 Requires<[IsARM, HasV4T]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001299 bits<4> dst;
Jim Grosbach2a4d99a2010-10-13 21:48:54 +00001300 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00001301 let Inst{3-0} = dst;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001302 }
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001303
1304 // ARMV4 only
Jim Grosbach3b4e2ab2010-11-30 18:56:36 +00001305 // FIXME: We would really like to define this as a vanilla ARMPat like:
1306 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1307 // With that, however, we can't set isBranch, isTerminator, etc..
1308 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1309 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1310 Requires<[IsARM, NoV4T]>;
Bob Wilsone4b80c92009-10-28 00:37:03 +00001311}
1312
Evan Cheng9a133f62010-11-29 22:43:27 +00001313// All calls clobber the non-callee saved registers. SP is marked as
1314// a use to prevent stack-pointer assignments that appear immediately
1315// before calls from potentially appearing dead.
David Goodwinb369ee42009-08-12 18:31:53 +00001316let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001317 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach965fe992011-03-12 00:51:00 +00001318 // FIXME: Do we really need a non-predicated version? If so, it should
1319 // at least be a pseudo instruction expanding to the predicated version
1320 // at MC lowering time.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001321 Defs = [R0, R1, R2, R3, R12, LR,
1322 D0, D1, D2, D3, D4, D5, D6, D7,
1323 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001324 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1325 Uses = [SP] in {
Jason W Kimd2e2f562011-02-04 19:47:15 +00001326 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001327 IIC_Br, "bl\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001328 [(ARMcall tglobaladdr:$func)]>,
Johnny Chen4f36aff2009-10-27 20:45:15 +00001329 Requires<[IsARM, IsNotDarwin]> {
1330 let Inst{31-28} = 0b1110;
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001331 bits<24> func;
1332 let Inst{23-0} = func;
Johnny Chen4f36aff2009-10-27 20:45:15 +00001333 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001334
Jason W Kimd2e2f562011-02-04 19:47:15 +00001335 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf49540c2010-10-06 21:36:43 +00001336 IIC_Br, "bl", "\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001337 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachc33f28b2010-11-11 20:05:40 +00001338 Requires<[IsARM, IsNotDarwin]> {
1339 bits<24> func;
1340 let Inst{23-0} = func;
1341 }
Evan Chengc3c949b42007-06-19 21:05:09 +00001342
Evan Cheng10043e22007-01-19 07:51:42 +00001343 // ARMv5T and above
Evan Chengaa03cd32008-11-06 17:48:05 +00001344 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng13edef52009-10-26 23:45:59 +00001345 IIC_Br, "blx\t$func",
Evan Cheng175bd142009-07-29 21:26:42 +00001346 [(ARMcall GPR:$func)]>,
1347 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach5476a272010-10-11 18:51:51 +00001348 bits<4> func;
Jim Grosbach2aeb8b92010-11-19 00:27:09 +00001349 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilsonec845682011-03-03 01:41:01 +00001350 let Inst{3-0} = func;
1351 }
1352
1353 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1354 IIC_Br, "blx", "\t$func",
1355 [(ARMcall_pred GPR:$func)]>,
1356 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1357 bits<4> func;
1358 let Inst{27-4} = 0b000100101111111111110011;
1359 let Inst{3-0} = func;
Evan Cheng7848cfc2008-09-17 07:53:38 +00001360 }
1361
Evan Chengbd9ba422009-07-14 01:49:27 +00001362 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001363 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001364 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1365 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1366 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001367
1368 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001369 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1370 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1371 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001372}
1373
David Goodwinb369ee42009-08-12 18:31:53 +00001374let isCall = 1,
Evan Cheng9a133f62010-11-29 22:43:27 +00001375 // On Darwin R9 is call-clobbered.
1376 // R7 is marked as a use to prevent frame-pointer assignments from being
1377 // moved above / below calls.
Evan Cheng4b02b2f2009-07-22 06:46:53 +00001378 Defs = [R0, R1, R2, R3, R9, R12, LR,
1379 D0, D1, D2, D3, D4, D5, D6, D7,
1380 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng9a133f62010-11-29 22:43:27 +00001381 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1382 Uses = [R7, SP] in {
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001383 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1384 Size4Bytes, IIC_Br,
1385 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001386
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001387 def BLr9_pred : ARMPseudoInst<(outs),
1388 (ins bltarget:$func, pred:$p, variable_ops),
1389 Size4Bytes, IIC_Br,
Evan Cheng175bd142009-07-29 21:26:42 +00001390 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001391 Requires<[IsARM, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001392
1393 // ARMv5T and above
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001394 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1395 Size4Bytes, IIC_Br,
1396 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson45825302009-06-22 21:01:46 +00001397
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001398 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1399 Size4Bytes, IIC_Br,
Bob Wilsonec845682011-03-03 01:41:01 +00001400 [(ARMcall_pred GPR:$func)]>,
Jim Grosbach3f2096e2011-03-12 00:45:26 +00001401 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilsonec845682011-03-03 01:41:01 +00001402
Evan Chengbd9ba422009-07-14 01:49:27 +00001403 // ARMv4T
Bob Wilson70aa8d02010-02-16 17:24:15 +00001404 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001405 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1406 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1407 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovbf16a172010-03-06 19:39:36 +00001408
1409 // ARMv4
Jim Grosbachcd5e30f2010-11-30 18:30:19 +00001410 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1411 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1412 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindolabf3a17c2006-07-18 17:00:30 +00001413}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001414
Dale Johannesend679ff72010-06-03 21:09:53 +00001415// Tail calls.
1416
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001417// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesend679ff72010-06-03 21:09:53 +00001418let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1419 // Darwin versions.
1420 let Defs = [R0, R1, R2, R3, R9, R12,
1421 D0, D1, D2, D3, D4, D5, D6, D7,
1422 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1423 D27, D28, D29, D30, D31, PC],
1424 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001425 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1426 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001427
Jim Grosbach49408ce2010-11-30 00:09:06 +00001428 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1429 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001430
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001431 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1432 Size4Bytes, IIC_Br,
Jim Grosbach49408ce2010-11-30 00:09:06 +00001433 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesene2289282010-07-08 01:18:23 +00001434
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001435 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1436 Size4Bytes, IIC_Br,
Jim Grosbach49408ce2010-11-30 00:09:06 +00001437 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001438
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001439 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1440 Size4Bytes, IIC_Br,
1441 []>, Requires<[IsARM, IsDarwin]>;
1442
1443 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1444 Size4Bytes, IIC_Br,
1445 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001446 }
1447
1448 // Non-Darwin versions (the difference is R9).
1449 let Defs = [R0, R1, R2, R3, R12,
1450 D0, D1, D2, D3, D4, D5, D6, D7,
1451 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1452 D27, D28, D29, D30, D31, PC],
1453 Uses = [SP] in {
Jim Grosbach49408ce2010-11-30 00:09:06 +00001454 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1455 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001456
Jim Grosbach49408ce2010-11-30 00:09:06 +00001457 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1458 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001459
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001460 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1461 Size4Bytes, IIC_Br,
Evan Chenge5fcd332010-06-19 00:11:54 +00001462 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesena06c2f72010-06-18 20:44:28 +00001463
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001464 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1465 Size4Bytes, IIC_Br,
Evan Chenge5fcd332010-06-19 00:11:54 +00001466 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001467
Jim Grosbach3af6fe62011-03-15 00:30:40 +00001468 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1469 Size4Bytes, IIC_Br,
1470 []>, Requires<[IsARM, IsNotDarwin]>;
1471 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1472 Size4Bytes, IIC_Br,
1473 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesend679ff72010-06-03 21:09:53 +00001474 }
1475}
1476
David Goodwinb369ee42009-08-12 18:31:53 +00001477let isBranch = 1, isTerminator = 1 in {
Jim Grosbachf026d9e2011-03-11 23:24:15 +00001478 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng01a42272007-05-16 07:45:54 +00001479 let isBarrier = 1 in {
Evan Chengdcd6cdf2007-05-16 20:50:01 +00001480 let isPredicable = 1 in
Jim Grosbachb7c6e8f2011-03-11 23:25:21 +00001481 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1482 // should be sufficient.
Jim Grosbachf026d9e2011-03-11 23:24:15 +00001483 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1484 [(br bb:$target)]>;
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001485
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001486 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1487 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001488 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001489 SizeSpecial, IIC_Br,
1490 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001491 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1492 // into i12 and rs suffixed versions.
1493 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001494 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001495 SizeSpecial, IIC_Br,
Chris Lattnercc5dce82010-11-02 23:40:41 +00001496 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001497 imm:$id)]>;
Jim Grosbache040a462010-11-21 01:26:01 +00001498 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach05916562010-11-29 18:53:24 +00001499 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001500 SizeSpecial, IIC_Br,
Jim Grosbach08c562b2010-11-17 21:05:55 +00001501 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach0c51bb42010-11-29 23:48:41 +00001502 imm:$id)]>;
Chris Lattnercc5dce82010-11-02 23:40:41 +00001503 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng7095cd22008-11-07 09:06:08 +00001504 } // isBarrier = 1
Evan Cheng01a42272007-05-16 07:45:54 +00001505
Evan Chengaa3b8012007-07-05 07:13:32 +00001506 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00001507 // a two-value operand where a dag node expects two operands. :(
Jason W Kimd2e2f562011-02-04 19:47:15 +00001508 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng13edef52009-10-26 23:45:59 +00001509 IIC_Br, "b", "\t$target",
Jim Grosbach9d6d77a2010-11-11 18:04:49 +00001510 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1511 bits<24> target;
1512 let Inst{23-0} = target;
1513 }
Rafael Espindola8b7bd822006-08-01 18:53:10 +00001514}
Rafael Espindola75269be2006-07-16 01:02:57 +00001515
Johnny Chen13baa0e2011-03-31 17:53:50 +00001516// BLX (immediate) -- for disassembly only
1517def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1518 "blx\t$target", [/* pattern left blank */]>,
1519 Requires<[IsARM, HasV5T]> {
1520 let Inst{31-25} = 0b1111101;
1521 bits<25> target;
1522 let Inst{23-0} = target{24-1};
1523 let Inst{24} = target{0};
1524}
1525
Johnny Chen52a6ab32010-02-13 02:51:09 +00001526// Branch and Exchange Jazelle -- for disassembly only
1527def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1528 [/* For disassembly only; pattern left blank */]> {
1529 let Inst{23-20} = 0b0010;
1530 //let Inst{19-8} = 0xfff;
1531 let Inst{7-4} = 0b0010;
1532}
1533
Johnny Chen4c444bf2010-02-16 21:59:54 +00001534// Secure Monitor Call is a system instruction -- for disassembly only
1535def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1536 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach0708e742010-10-13 22:38:23 +00001537 bits<4> opt;
1538 let Inst{23-4} = 0b01100000000000000111;
1539 let Inst{3-0} = opt;
Johnny Chen4c444bf2010-02-16 21:59:54 +00001540}
1541
Johnny Chen46c39d42010-02-16 20:04:27 +00001542// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng9a133f62010-11-29 22:43:27 +00001543let isCall = 1, Uses = [SP] in {
Johnny Chenc7e14702010-02-10 18:02:25 +00001544def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach0708e742010-10-13 22:38:23 +00001545 [/* For disassembly only; pattern left blank */]> {
1546 bits<24> svc;
1547 let Inst{23-0} = svc;
1548}
Johnny Chenc7e14702010-02-10 18:02:25 +00001549}
Nick Lewycky881e1872011-03-17 01:46:14 +00001550def : MnemonicAlias<"swi", "svc">;
Johnny Chenc7e14702010-02-10 18:02:25 +00001551
Johnny Chen5454e062010-02-17 21:39:10 +00001552// Store Return State is a system instruction -- for disassembly only
Chris Lattner33fc3e02010-10-31 19:10:56 +00001553let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001554def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1555 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001556 [/* For disassembly only; pattern left blank */]> {
1557 let Inst{31-28} = 0b1111;
1558 let Inst{22-20} = 0b110; // W = 1
Johnny Chen9b3ccba2011-04-05 00:16:18 +00001559 let Inst{19-8} = 0xd05;
1560 let Inst{7-5} = 0b000;
Johnny Chen46c39d42010-02-16 20:04:27 +00001561}
1562
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001563def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1564 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen46c39d42010-02-16 20:04:27 +00001565 [/* For disassembly only; pattern left blank */]> {
1566 let Inst{31-28} = 0b1111;
1567 let Inst{22-20} = 0b100; // W = 0
Johnny Chen9b3ccba2011-04-05 00:16:18 +00001568 let Inst{19-8} = 0xd05;
1569 let Inst{7-5} = 0b000;
Johnny Chen46c39d42010-02-16 20:04:27 +00001570}
1571
Johnny Chen5454e062010-02-17 21:39:10 +00001572// Return From Exception is a system instruction -- for disassembly only
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001573def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1574 NoItinerary, "rfe${amode}\t$base!",
Johnny Chen5454e062010-02-17 21:39:10 +00001575 [/* For disassembly only; pattern left blank */]> {
1576 let Inst{31-28} = 0b1111;
1577 let Inst{22-20} = 0b011; // W = 1
Johnny Chena6129b42011-04-04 23:39:08 +00001578 let Inst{15-0} = 0x0a00;
Johnny Chen5454e062010-02-17 21:39:10 +00001579}
1580
Jim Grosbachc6af2b42010-11-03 01:01:43 +00001581def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1582 NoItinerary, "rfe${amode}\t$base",
Johnny Chen5454e062010-02-17 21:39:10 +00001583 [/* For disassembly only; pattern left blank */]> {
1584 let Inst{31-28} = 0b1111;
1585 let Inst{22-20} = 0b001; // W = 0
Johnny Chena6129b42011-04-04 23:39:08 +00001586 let Inst{15-0} = 0x0a00;
Johnny Chen5454e062010-02-17 21:39:10 +00001587}
Chris Lattner33fc3e02010-10-31 19:10:56 +00001588} // isCodeGenOnly = 1
Johnny Chen5454e062010-02-17 21:39:10 +00001589
Evan Cheng10043e22007-01-19 07:51:42 +00001590//===----------------------------------------------------------------------===//
1591// Load / store Instructions.
1592//
Rafael Espindola677ee832006-10-16 17:17:22 +00001593
Evan Cheng10043e22007-01-19 07:51:42 +00001594// Load
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001595
1596
Evan Chengff310732010-10-28 06:47:08 +00001597defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001598 UnOpFrag<(load node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001599defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbach5a7c7152010-10-27 00:19:44 +00001600 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Chengff310732010-10-28 06:47:08 +00001601defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001602 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Chengff310732010-10-28 06:47:08 +00001603defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach338de3e2010-10-27 23:12:14 +00001604 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001605
Evan Chengee2763f2007-03-19 07:20:03 +00001606// Special LDR for loads from non-pc-relative constpools.
Evan Chengdd7f5662010-05-19 06:07:03 +00001607let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1608 isReMaterializable = 1 in
Jim Grosbach4a22eba2010-11-19 21:07:51 +00001609def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach2f790742010-11-13 00:35:48 +00001610 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1611 []> {
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001612 bits<4> Rt;
1613 bits<17> addr;
1614 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1615 let Inst{19-16} = 0b1111;
1616 let Inst{15-12} = Rt;
1617 let Inst{11-0} = addr{11-0}; // imm12
1618}
Evan Chengee2763f2007-03-19 07:20:03 +00001619
Evan Cheng10043e22007-01-19 07:51:42 +00001620// Loads with zero extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001621def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001622 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1623 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola677ee832006-10-16 17:17:22 +00001624
Evan Cheng10043e22007-01-19 07:51:42 +00001625// Loads with sign extension
Jim Grosbach76aed402010-11-19 18:16:46 +00001626def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001627 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1628 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindolaffdc24b2006-05-14 22:18:28 +00001629
Jim Grosbach76aed402010-11-19 18:16:46 +00001630def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach88397752010-11-17 18:11:11 +00001631 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1632 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolab43efe82006-10-23 20:34:27 +00001633
Jim Grosbachd9dce562011-04-05 18:40:13 +00001634let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng10043e22007-01-19 07:51:42 +00001635// Load doubleword
Jim Grosbach76aed402010-11-19 18:16:46 +00001636def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1637 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach360c3692011-04-01 20:26:57 +00001638 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukman209baa52009-08-27 14:14:21 +00001639 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001640}
Rafael Espindolab43efe82006-10-23 20:34:27 +00001641
Evan Cheng10043e22007-01-19 07:51:42 +00001642// Indexed loads
Jim Grosbach1aa58632010-11-13 01:28:30 +00001643multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001644 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1645 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach38b469e2010-11-15 20:47:07 +00001646 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1647 // {17-14} Rn
1648 // {13} 1 == Rm, 0 == imm12
1649 // {12} isAdd
1650 // {11-0} imm12/Rm
1651 bits<18> addr;
1652 let Inst{25} = addr{13};
1653 let Inst{23} = addr{12};
1654 let Inst{19-16} = addr{17-14};
1655 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001656 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach38b469e2010-11-15 20:47:07 +00001657 }
Jim Grosbach69fd90e2010-11-13 01:07:20 +00001658 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001659 (ins GPR:$Rn, am2offset:$offset),
1660 IndexModePost, LdFrm, itin,
1661 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach38b469e2010-11-15 20:47:07 +00001662 // {13} 1 == Rm, 0 == imm12
1663 // {12} isAdd
1664 // {11-0} imm12/Rm
Bruno Cardoso Lopesc2452a62011-03-31 15:54:36 +00001665 bits<14> offset;
1666 bits<4> Rn;
1667 let Inst{25} = offset{13};
1668 let Inst{23} = offset{12};
1669 let Inst{19-16} = Rn;
1670 let Inst{11-0} = offset{11-0};
Jim Grosbach38b469e2010-11-15 20:47:07 +00001671 }
Jim Grosbach2f790742010-11-13 00:35:48 +00001672}
Rafael Espindolab15597b2006-05-18 21:45:49 +00001673
Jim Grosbach003c6e72010-11-19 19:41:26 +00001674let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach1aa58632010-11-13 01:28:30 +00001675defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1676defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001677}
Rafael Espindola1bbe5812006-12-12 00:37:38 +00001678
Jim Grosbach003c6e72010-11-19 19:41:26 +00001679multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1680 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1681 (ins addrmode3:$addr), IndexModePre,
1682 LdMiscFrm, itin,
1683 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1684 bits<14> addr;
1685 let Inst{23} = addr{8}; // U bit
1686 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1687 let Inst{19-16} = addr{12-9}; // Rn
1688 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1689 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1690 }
1691 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1692 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1693 LdMiscFrm, itin,
1694 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach2aff3922010-11-19 23:14:43 +00001695 bits<10> offset;
Jim Grosbach003c6e72010-11-19 19:41:26 +00001696 bits<4> Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001697 let Inst{23} = offset{8}; // U bit
1698 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001699 let Inst{19-16} = Rn;
Jim Grosbach2aff3922010-11-19 23:14:43 +00001700 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1701 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach003c6e72010-11-19 19:41:26 +00001702 }
1703}
Rafael Espindola4443c7d2006-09-08 16:59:47 +00001704
Jim Grosbach003c6e72010-11-19 19:41:26 +00001705let mayLoad = 1, neverHasSideEffects = 1 in {
1706defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1707defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1708defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbachd9dce562011-04-05 18:40:13 +00001709def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1710 (ins addrmode3:$addr), IndexModePre,
1711 LdMiscFrm, IIC_iLoad_d_ru,
1712 "ldrd", "\t$Rt, $Rt2, $addr!",
1713 "$addr.base = $Rn_wb", []> {
1714 bits<14> addr;
1715 let Inst{23} = addr{8}; // U bit
1716 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1717 let Inst{19-16} = addr{12-9}; // Rn
1718 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1719 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1720}
1721def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1722 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1723 LdMiscFrm, IIC_iLoad_d_ru,
1724 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1725 "$Rn = $Rn_wb", []> {
1726 bits<10> offset;
1727 bits<4> Rn;
1728 let Inst{23} = offset{8}; // U bit
1729 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1730 let Inst{19-16} = Rn;
1731 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1732 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1733}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001734} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng10043e22007-01-19 07:51:42 +00001735
Johnny Chen74c90452010-02-18 03:27:42 +00001736// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach003c6e72010-11-19 19:41:26 +00001737let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001738def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1739 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1740 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1741 // {17-14} Rn
1742 // {13} 1 == Rm, 0 == imm12
1743 // {12} isAdd
1744 // {11-0} imm12/Rm
1745 bits<18> addr;
1746 let Inst{25} = addr{13};
1747 let Inst{23} = addr{12};
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001748 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001749 let Inst{19-16} = addr{17-14};
1750 let Inst{11-0} = addr{11-0};
1751 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001752}
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001753def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1754 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1755 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1756 // {17-14} Rn
1757 // {13} 1 == Rm, 0 == imm12
1758 // {12} isAdd
1759 // {11-0} imm12/Rm
1760 bits<18> addr;
1761 let Inst{25} = addr{13};
1762 let Inst{23} = addr{12};
Johnny Chen74c90452010-02-18 03:27:42 +00001763 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001764 let Inst{19-16} = addr{17-14};
1765 let Inst{11-0} = addr{11-0};
1766 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chen74c90452010-02-18 03:27:42 +00001767}
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001768def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1769 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1770 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001771 let Inst{21} = 1; // overwrite
1772}
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001773def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1774 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1775 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chen74c90452010-02-18 03:27:42 +00001776 let Inst{21} = 1; // overwrite
1777}
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001778def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1779 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1780 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001781 let Inst{21} = 1; // overwrite
1782}
Jim Grosbach003c6e72010-11-19 19:41:26 +00001783}
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001784
Evan Cheng10043e22007-01-19 07:51:42 +00001785// Store
Evan Cheng10043e22007-01-19 07:51:42 +00001786
1787// Stores with truncate
Jim Grosbach09d7bfd2010-11-19 22:14:31 +00001788def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach607efcb2010-11-11 01:09:40 +00001789 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1790 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001791
Evan Cheng10043e22007-01-19 07:51:42 +00001792// Store doubleword
Jim Grosbach360c3692011-04-01 20:26:57 +00001793let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1794def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001795 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach360c3692011-04-01 20:26:57 +00001796 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001797
1798// Indexed stores
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001799def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001800 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001801 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001802 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1803 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001804 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001805
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001806def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach38b469e2010-11-15 20:47:07 +00001807 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach2f790742010-11-13 00:35:48 +00001808 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001809 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1810 [(set GPR:$Rn_wb,
Jim Grosbach6e9aace2010-11-19 21:35:06 +00001811 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001812
Jim Grosbach5a77b8b2010-11-19 22:06:57 +00001813def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1814 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1815 IndexModePre, StFrm, IIC_iStore_bh_ru,
1816 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1817 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1818 GPR:$Rn, am2offset:$offset))]>;
1819def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1820 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1821 IndexModePost, StFrm, IIC_iStore_bh_ru,
1822 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1823 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1824 GPR:$Rn, am2offset:$offset))]>;
1825
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001826def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1827 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1828 IndexModePre, StMiscFrm, IIC_iStore_ru,
1829 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1830 [(set GPR:$Rn_wb,
1831 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001832
Jim Grosbach150b1ad2010-11-29 18:37:44 +00001833def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1834 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1835 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1836 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1837 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1838 GPR:$Rn, am3offset:$offset))]>;
Evan Cheng10043e22007-01-19 07:51:42 +00001839
Johnny Chen688a90e2010-02-18 22:31:18 +00001840// For disassembly only
1841def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1842 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001843 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001844 "strd", "\t$src1, $src2, [$base, $offset]!",
1845 "$base = $base_wb", []>;
1846
1847// For disassembly only
1848def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1849 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001850 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen688a90e2010-02-18 22:31:18 +00001851 "strd", "\t$src1, $src2, [$base], $offset",
1852 "$base = $base_wb", []>;
1853
Johnny Chen718ed8a2010-03-01 19:22:00 +00001854// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001855
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001856def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1857 IndexModePost, StFrm, IIC_iStore_ru,
1858 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001859 [/* For disassembly only; pattern left blank */]> {
1860 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00001861 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1862}
1863
1864def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1865 IndexModePost, StFrm, IIC_iStore_bh_ru,
1866 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1867 [/* For disassembly only; pattern left blank */]> {
1868 let Inst{21} = 1; // overwrite
1869 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chenaf88c0a2010-02-11 20:31:08 +00001870}
1871
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001872def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng2fb20b12010-09-30 01:08:25 +00001873 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001874 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chen718ed8a2010-03-01 19:22:00 +00001875 [/* For disassembly only; pattern left blank */]> {
1876 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +00001877 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chen718ed8a2010-03-01 19:22:00 +00001878}
1879
Evan Cheng10043e22007-01-19 07:51:42 +00001880//===----------------------------------------------------------------------===//
1881// Load / store multiple Instructions.
1882//
1883
Bill Wendlinge69afc62010-11-13 09:09:38 +00001884multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1885 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001886 def IA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001887 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1888 IndexModeNone, f, itin,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001889 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001890 let Inst{24-23} = 0b01; // Increment After
1891 let Inst{21} = 0; // No writeback
1892 let Inst{20} = L_bit;
1893 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001894 def IA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001895 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1896 IndexModeUpd, f, itin_upd,
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001897 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendlinge69afc62010-11-13 09:09:38 +00001898 let Inst{24-23} = 0b01; // Increment After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001899 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001900 let Inst{20} = L_bit;
1901 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001902 def DA :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001903 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1904 IndexModeNone, f, itin,
1905 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1906 let Inst{24-23} = 0b00; // Decrement After
1907 let Inst{21} = 0; // No writeback
1908 let Inst{20} = L_bit;
1909 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001910 def DA_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001911 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1912 IndexModeUpd, f, itin_upd,
1913 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1914 let Inst{24-23} = 0b00; // Decrement After
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001915 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001916 let Inst{20} = L_bit;
1917 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001918 def DB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001919 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1920 IndexModeNone, f, itin,
1921 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1922 let Inst{24-23} = 0b10; // Decrement Before
1923 let Inst{21} = 0; // No writeback
1924 let Inst{20} = L_bit;
1925 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001926 def DB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001927 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1928 IndexModeUpd, f, itin_upd,
1929 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1930 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001931 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001932 let Inst{20} = L_bit;
1933 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001934 def IB :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001935 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1936 IndexModeNone, f, itin,
1937 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1938 let Inst{24-23} = 0b11; // Increment Before
1939 let Inst{21} = 0; // No writeback
1940 let Inst{20} = L_bit;
1941 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001942 def IB_UPD :
Bill Wendlinge69afc62010-11-13 09:09:38 +00001943 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1944 IndexModeUpd, f, itin_upd,
1945 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1946 let Inst{24-23} = 0b11; // Increment Before
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001947 let Inst{21} = 1; // Writeback
Bill Wendlinge69afc62010-11-13 09:09:38 +00001948 let Inst{20} = L_bit;
1949 }
Owen Anderson9c6456e2011-03-18 19:47:14 +00001950}
Bill Wendlinge69afc62010-11-13 09:09:38 +00001951
Bill Wendling9430eb42010-11-13 11:20:05 +00001952let neverHasSideEffects = 1 in {
Bill Wendling705ec772010-11-13 10:57:02 +00001953
1954let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1955defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1956
1957let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1958defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1959
1960} // neverHasSideEffects
1961
Bob Wilson7c2c6262011-01-06 19:24:32 +00001962// Load / Store Multiple Mnemonic Aliases
Bill Wendlinga68e3a52010-11-16 01:16:36 +00001963def : MnemonicAlias<"ldm", "ldmia">;
1964def : MnemonicAlias<"stm", "stmia">;
1965
1966// FIXME: remove when we have a way to marking a MI with these properties.
1967// FIXME: Should pc be an implicit operand like PICADD, etc?
1968let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1969 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach6d371ce2011-03-11 22:51:41 +00001970def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
1971 reglist:$regs, variable_ops),
1972 Size4Bytes, IIC_iLoad_mBr, []>,
1973 RegConstraint<"$Rn = $wb">;
Evan Cheng10043e22007-01-19 07:51:42 +00001974
Evan Cheng10043e22007-01-19 07:51:42 +00001975//===----------------------------------------------------------------------===//
1976// Move Instructions.
1977//
1978
Evan Chengd93b5b62009-06-12 20:46:18 +00001979let neverHasSideEffects = 1 in
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001980def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1981 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1982 bits<4> Rd;
1983 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001984
Johnny Chen387b36e2011-04-01 23:30:25 +00001985 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00001986 let Inst{11-4} = 0b00000000;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001987 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001988 let Inst{3-0} = Rm;
1989 let Inst{15-12} = Rd;
Bob Wilson1a791ee2009-10-14 19:00:24 +00001990}
1991
Dale Johannesen438c35b2010-06-15 22:24:08 +00001992// A version for the smaller set of tail call registers.
1993let neverHasSideEffects = 1 in
Jim Grosbach696fe9d2010-10-22 23:48:29 +00001994def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00001995 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1996 bits<4> Rd;
1997 bits<4> Rm;
Jim Grosbachc43c9302010-10-08 21:45:55 +00001998
Dale Johannesen438c35b2010-06-15 22:24:08 +00001999 let Inst{11-4} = 0b00000000;
2000 let Inst{25} = 0;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002001 let Inst{3-0} = Rm;
2002 let Inst{15-12} = Rd;
Dale Johannesen438c35b2010-06-15 22:24:08 +00002003}
2004
Evan Cheng59bbc542010-10-27 23:41:30 +00002005def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002006 DPSoRegFrm, IIC_iMOVsr,
Evan Cheng59bbc542010-10-27 23:41:30 +00002007 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2008 UnaryDP {
Jim Grosbach19c6cb92010-10-14 23:28:31 +00002009 bits<4> Rd;
Jim Grosbacheafcb272010-10-14 18:54:27 +00002010 bits<12> src;
Jim Grosbach19c6cb92010-10-14 23:28:31 +00002011 let Inst{15-12} = Rd;
Johnny Chen6615fa12011-04-01 23:15:50 +00002012 let Inst{19-16} = 0b0000;
Jim Grosbacheafcb272010-10-14 18:54:27 +00002013 let Inst{11-0} = src;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002014 let Inst{25} = 0;
2015}
Evan Cheng5be3e092007-03-19 07:09:02 +00002016
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002017let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach12e493a2010-10-12 23:18:08 +00002018def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2019 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002020 bits<4> Rd;
Jim Grosbach12e493a2010-10-12 23:18:08 +00002021 bits<12> imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002022 let Inst{25} = 1;
Jim Grosbach0e57a9f2010-10-12 18:09:12 +00002023 let Inst{15-12} = Rd;
2024 let Inst{19-16} = 0b0000;
Jim Grosbach12e493a2010-10-12 23:18:08 +00002025 let Inst{11-0} = imm;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002026}
2027
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002028let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng965b3c72011-01-13 07:58:56 +00002029def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002030 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002031 "movw", "\t$Rd, $imm",
2032 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen5b66b312010-02-01 23:06:04 +00002033 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002034 bits<4> Rd;
2035 bits<16> imm;
2036 let Inst{15-12} = Rd;
2037 let Inst{11-0} = imm{11-0};
2038 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002039 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002040 let Inst{25} = 1;
2041}
2042
Evan Cheng2f2435d2011-01-21 18:55:51 +00002043def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2044 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002045
2046let Constraints = "$src = $Rd" in {
Evan Cheng965b3c72011-01-13 07:58:56 +00002047def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002048 DPFrm, IIC_iMOVi,
Jim Grosbacheafcb272010-10-14 18:54:27 +00002049 "movt", "\t$Rd, $imm",
2050 [(set GPR:$Rd,
Jim Grosbachfba7fce2010-02-16 21:07:46 +00002051 (or (and GPR:$src, 0xffff),
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002052 lo16AllZero:$imm))]>, UnaryDP,
2053 Requires<[IsARM, HasV6T2]> {
Jim Grosbacheafcb272010-10-14 18:54:27 +00002054 bits<4> Rd;
2055 bits<16> imm;
2056 let Inst{15-12} = Rd;
2057 let Inst{11-0} = imm{11-0};
2058 let Inst{19-16} = imm{15-12};
Bob Wilson453a06e2009-10-13 17:35:30 +00002059 let Inst{20} = 0;
Anton Korobeynikov7c2b1e72009-09-27 23:52:58 +00002060 let Inst{25} = 1;
Evan Cheng9fa83452009-09-09 01:47:07 +00002061}
Evan Cheng9d41b312007-07-10 18:08:01 +00002062
Evan Cheng2f2435d2011-01-21 18:55:51 +00002063def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2064 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Chengdfce83c2011-01-17 08:03:18 +00002065
2066} // Constraints
2067
Evan Cheng786b15f2009-10-21 08:15:52 +00002068def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2069 Requires<[IsARM, HasV6T2]>;
2070
David Goodwin5f582b72009-09-01 18:32:09 +00002071let Uses = [CPSR] in
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002072def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002073 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2074 Requires<[IsARM]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002075
2076// These aren't really mov instructions, but we have to define them this way
2077// due to flag operands.
2078
Evan Cheng3e18e502007-09-11 19:55:27 +00002079let Defs = [CPSR] in {
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002080def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002081 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2082 Requires<[IsARM]>;
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00002083def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach8b6a9c12010-10-14 22:57:13 +00002084 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2085 Requires<[IsARM]>;
Evan Cheng3e18e502007-09-11 19:55:27 +00002086}
Evan Cheng10043e22007-01-19 07:51:42 +00002087
Evan Cheng10043e22007-01-19 07:51:42 +00002088//===----------------------------------------------------------------------===//
2089// Extend Instructions.
2090//
2091
2092// Sign extenders
2093
Evan Cheng62d626c2010-09-25 00:49:35 +00002094defm SXTB : AI_ext_rrot<0b01101010,
2095 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2096defm SXTH : AI_ext_rrot<0b01101011,
2097 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002098
Evan Cheng62d626c2010-09-25 00:49:35 +00002099defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng49d66522008-11-06 22:15:19 +00002100 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002101defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng49d66522008-11-06 22:15:19 +00002102 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002103
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002104// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002105defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002106
2107// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002108defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Cheng10043e22007-01-19 07:51:42 +00002109
2110// Zero extenders
2111
2112let AddedComplexity = 16 in {
Evan Cheng62d626c2010-09-25 00:49:35 +00002113defm UXTB : AI_ext_rrot<0b01101110,
2114 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2115defm UXTH : AI_ext_rrot<0b01101111,
2116 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2117defm UXTB16 : AI_ext_rrot<0b01101100,
2118 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002119
Jim Grosbachc445a7d2010-07-28 23:25:44 +00002120// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2121// The transformation should probably be done as a combiner action
2122// instead so we can include a check for masking back in the upper
2123// eight bits of the source into the lower eight bits of the result.
2124//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2125// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilsone67b7702009-06-22 22:08:29 +00002126def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Cheng10043e22007-01-19 07:51:42 +00002127 (UXTB16r_rot GPR:$Src, 8)>;
2128
Evan Cheng62d626c2010-09-25 00:49:35 +00002129defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Cheng10043e22007-01-19 07:51:42 +00002130 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng62d626c2010-09-25 00:49:35 +00002131defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Cheng10043e22007-01-19 07:51:42 +00002132 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindolad0dee772006-08-21 22:00:32 +00002133}
2134
Evan Cheng10043e22007-01-19 07:51:42 +00002135// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002136// For disassembly only
Evan Cheng62d626c2010-09-25 00:49:35 +00002137defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindolac7829d62006-09-11 19:24:19 +00002138
Evan Cheng10043e22007-01-19 07:51:42 +00002139
Jim Grosbach68a335e2010-10-15 17:15:16 +00002140def SBFX : I<(outs GPR:$Rd),
2141 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002142 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002143 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002144 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002145 bits<4> Rd;
2146 bits<4> Rn;
2147 bits<5> lsb;
2148 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002149 let Inst{27-21} = 0b0111101;
2150 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002151 let Inst{20-16} = width;
2152 let Inst{15-12} = Rd;
2153 let Inst{11-7} = lsb;
2154 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002155}
2156
Jim Grosbach68a335e2010-10-15 17:15:16 +00002157def UBFX : I<(outs GPR:$Rd),
2158 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng2fb20b12010-09-30 01:08:25 +00002159 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach68a335e2010-10-15 17:15:16 +00002160 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel423e42b2009-10-13 18:59:48 +00002161 Requires<[IsARM, HasV6T2]> {
Jim Grosbach68a335e2010-10-15 17:15:16 +00002162 bits<4> Rd;
2163 bits<4> Rn;
2164 bits<5> lsb;
2165 bits<5> width;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002166 let Inst{27-21} = 0b0111111;
2167 let Inst{6-4} = 0b101;
Jim Grosbach68a335e2010-10-15 17:15:16 +00002168 let Inst{20-16} = width;
2169 let Inst{15-12} = Rd;
2170 let Inst{11-7} = lsb;
2171 let Inst{3-0} = Rn;
Sandeep Patel423e42b2009-10-13 18:59:48 +00002172}
2173
Evan Cheng10043e22007-01-19 07:51:42 +00002174//===----------------------------------------------------------------------===//
2175// Arithmetic Instructions.
2176//
2177
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002178defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002179 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002180 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002181defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002182 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002183 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002184
Evan Chengaa3b8012007-07-05 07:13:32 +00002185// ADD and SUB with 's' bit set.
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002186defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002187 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbachd7cf55c2009-11-09 00:11:35 +00002188 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2189defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002190 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Chengc7ea8df2009-06-25 20:59:23 +00002191 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002192
Evan Cheng97727a62009-06-25 23:34:10 +00002193defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002194 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng97727a62009-06-25 23:34:10 +00002195defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a334d02010-02-16 20:17:57 +00002196 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002197
2198// ADC and SUBC with 's' bit set.
Owen Anderson77aa2662011-04-05 21:48:57 +00002199let usesCustomInserter = 1 in {
2200defm ADCS : AI1_adde_sube_s_irs<
2201 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2202defm SBCS : AI1_adde_sube_s_irs<
2203 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2204}
Evan Cheng10043e22007-01-19 07:51:42 +00002205
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002206def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2207 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2208 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2209 bits<4> Rd;
2210 bits<4> Rn;
2211 bits<12> imm;
2212 let Inst{25} = 1;
2213 let Inst{15-12} = Rd;
2214 let Inst{19-16} = Rn;
2215 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002216}
Evan Cheng9d41b312007-07-10 18:08:01 +00002217
Bob Wilsonadb93e52010-08-05 18:23:43 +00002218// The reg/reg form is only defined for the disassembler; for codegen it is
2219// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002220def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2221 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilsonb1021392010-08-05 19:00:21 +00002222 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002223 bits<4> Rd;
2224 bits<4> Rn;
2225 bits<4> Rm;
2226 let Inst{11-4} = 0b00000000;
2227 let Inst{25} = 0;
2228 let Inst{3-0} = Rm;
2229 let Inst{15-12} = Rd;
2230 let Inst{19-16} = Rn;
Bob Wilsonadb93e52010-08-05 18:23:43 +00002231}
2232
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002233def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2234 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2235 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2236 bits<4> Rd;
2237 bits<4> Rn;
2238 bits<12> shift;
2239 let Inst{25} = 0;
2240 let Inst{11-0} = shift;
2241 let Inst{15-12} = Rd;
2242 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002243}
Evan Chengaa3b8012007-07-05 07:13:32 +00002244
2245// RSB with 's' bit set.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002246let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002247def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2248 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2249 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2250 bits<4> Rd;
2251 bits<4> Rn;
2252 bits<12> imm;
2253 let Inst{25} = 1;
2254 let Inst{20} = 1;
2255 let Inst{15-12} = Rd;
2256 let Inst{19-16} = Rn;
2257 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002258}
Kevin Enderbyb8b60412011-03-02 23:08:33 +00002259def RSBSrr : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2260 IIC_iALUr, "rsbs", "\t$Rd, $Rn, $Rm",
2261 [/* For disassembly only; pattern left blank */]> {
2262 bits<4> Rd;
2263 bits<4> Rn;
2264 bits<4> Rm;
2265 let Inst{11-4} = 0b00000000;
2266 let Inst{25} = 0;
2267 let Inst{20} = 1;
2268 let Inst{3-0} = Rm;
2269 let Inst{15-12} = Rd;
2270 let Inst{19-16} = Rn;
2271}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002272def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2273 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2274 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2275 bits<4> Rd;
2276 bits<4> Rn;
2277 bits<12> shift;
2278 let Inst{25} = 0;
2279 let Inst{20} = 1;
2280 let Inst{11-0} = shift;
2281 let Inst{15-12} = Rd;
2282 let Inst{19-16} = Rn;
Bob Wilsona6aba772009-10-26 22:34:44 +00002283}
Evan Cheng3e18e502007-09-11 19:55:27 +00002284}
Evan Chengaa3b8012007-07-05 07:13:32 +00002285
Evan Cheng97727a62009-06-25 23:34:10 +00002286let Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002287def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2288 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2289 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002290 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002291 bits<4> Rd;
2292 bits<4> Rn;
2293 bits<12> imm;
2294 let Inst{25} = 1;
2295 let Inst{15-12} = Rd;
2296 let Inst{19-16} = Rn;
2297 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002298}
Bob Wilson72de3072010-08-05 18:59:36 +00002299// The reg/reg form is only defined for the disassembler; for codegen it is
2300// equivalent to SUBrr.
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002301def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2302 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilson72de3072010-08-05 18:59:36 +00002303 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002304 bits<4> Rd;
2305 bits<4> Rn;
2306 bits<4> Rm;
2307 let Inst{11-4} = 0b00000000;
2308 let Inst{25} = 0;
2309 let Inst{3-0} = Rm;
2310 let Inst{15-12} = Rd;
2311 let Inst{19-16} = Rn;
Bob Wilson72de3072010-08-05 18:59:36 +00002312}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002313def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2314 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2315 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002316 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002317 bits<4> Rd;
2318 bits<4> Rn;
2319 bits<12> shift;
2320 let Inst{25} = 0;
2321 let Inst{11-0} = shift;
2322 let Inst{15-12} = Rd;
2323 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002324}
Evan Cheng97727a62009-06-25 23:34:10 +00002325}
2326
2327// FIXME: Allow these to be predicated.
Daniel Dunbar6e3aedd2011-01-10 15:26:35 +00002328let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002329def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2330 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2331 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002332 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002333 bits<4> Rd;
2334 bits<4> Rn;
2335 bits<12> imm;
2336 let Inst{25} = 1;
2337 let Inst{20} = 1;
2338 let Inst{15-12} = Rd;
2339 let Inst{19-16} = Rn;
2340 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002341}
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002342def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2343 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2344 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a334d02010-02-16 20:17:57 +00002345 Requires<[IsARM]> {
Jim Grosbach00ce8de2010-10-15 18:42:41 +00002346 bits<4> Rd;
2347 bits<4> Rn;
2348 bits<12> shift;
2349 let Inst{25} = 0;
2350 let Inst{20} = 1;
2351 let Inst{11-0} = shift;
2352 let Inst{15-12} = Rd;
2353 let Inst{19-16} = Rn;
Bob Wilsona33fa472009-10-26 22:59:12 +00002354}
Evan Cheng3e18e502007-09-11 19:55:27 +00002355}
Evan Chenge8c3cbf2007-06-06 10:17:05 +00002356
Evan Cheng10043e22007-01-19 07:51:42 +00002357// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002358// The assume-no-carry-in form uses the negation of the input since add/sub
2359// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2360// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2361// details.
Evan Cheng10043e22007-01-19 07:51:42 +00002362def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2363 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbacha90af1b2010-07-14 17:45:16 +00002364def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2365 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2366// The with-carry-in form matches bitwise not instead of the negation.
2367// Effectively, the inverse interpretation of the carry flag already accounts
2368// for part of the negation.
2369def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2370 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Cheng10043e22007-01-19 07:51:42 +00002371
2372// Note: These are implemented in C++ code, because they have to generate
2373// ADD/SUBrs instructions, which use a complex pattern that a xform function
2374// cannot produce.
2375// (mul X, 2^n+1) -> (add (X << n), X)
2376// (mul X, 2^n-1) -> (rsb X, (X << n))
2377
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002378// ARM Arithmetic Instruction -- for disassembly only
Johnny Chenc95a8142010-02-14 06:32:20 +00002379// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002380class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002381 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2382 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2383 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002384 bits<4> Rn;
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002385 bits<4> Rd;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002386 bits<4> Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002387 let Inst{27-20} = op27_20;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002388 let Inst{11-4} = op11_4;
2389 let Inst{19-16} = Rn;
2390 let Inst{15-12} = Rd;
2391 let Inst{3-0} = Rm;
Johnny Chenb0208d22010-02-13 01:21:01 +00002392}
2393
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002394// Saturating add/subtract -- for disassembly only
2395
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002396def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002397 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2398 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002399def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes4bd61232011-01-21 14:07:40 +00002400 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2401 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2402def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2403 "\t$Rd, $Rm, $Rn">;
2404def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2405 "\t$Rd, $Rm, $Rn">;
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002406
2407def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2408def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2409def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2410def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2411def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2412def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2413def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2414def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2415def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2416def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2417def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2418def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002419
2420// Signed/Unsigned add/subtract -- for disassembly only
2421
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002422def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2423def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2424def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2425def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2426def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2427def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2428def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2429def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2430def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2431def USAX : AAI<0b01100101, 0b11110101, "usax">;
2432def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2433def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002434
2435// Signed/Unsigned halving add/subtract -- for disassembly only
2436
Jim Grosbach90f74fe2010-10-15 19:49:46 +00002437def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2438def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2439def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2440def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2441def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2442def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2443def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2444def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2445def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2446def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2447def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2448def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002449
Johnny Chen38e7bb62010-02-26 22:04:29 +00002450// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002451
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002452def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002453 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002454 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002455 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002456 bits<4> Rd;
2457 bits<4> Rn;
2458 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002459 let Inst{27-20} = 0b01111000;
2460 let Inst{15-12} = 0b1111;
2461 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002462 let Inst{19-16} = Rd;
2463 let Inst{11-8} = Rm;
2464 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002465}
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002466def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002467 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002468 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002469 Requires<[IsARM, HasV6]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002470 bits<4> Rd;
2471 bits<4> Rn;
2472 bits<4> Rm;
2473 bits<4> Ra;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002474 let Inst{27-20} = 0b01111000;
2475 let Inst{7-4} = 0b0001;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002476 let Inst{19-16} = Rd;
2477 let Inst{15-12} = Ra;
2478 let Inst{11-8} = Rm;
2479 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002480}
2481
2482// Signed/Unsigned saturate -- for disassembly only
2483
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002484def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2485 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002486 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002487 bits<4> Rd;
2488 bits<5> sat_imm;
2489 bits<4> Rn;
2490 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002491 let Inst{27-21} = 0b0110101;
Bob Wilsonadd513112010-08-11 23:10:46 +00002492 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002493 let Inst{20-16} = sat_imm;
2494 let Inst{15-12} = Rd;
2495 let Inst{11-7} = sh{7-3};
2496 let Inst{6} = sh{0};
2497 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002498}
2499
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002500def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2501 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002502 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002503 bits<4> Rd;
2504 bits<4> sat_imm;
2505 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002506 let Inst{27-20} = 0b01101010;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002507 let Inst{11-4} = 0b11110011;
2508 let Inst{15-12} = Rd;
2509 let Inst{19-16} = sat_imm;
2510 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002511}
2512
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002513def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2514 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsonadd513112010-08-11 23:10:46 +00002515 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002516 bits<4> Rd;
2517 bits<5> sat_imm;
2518 bits<4> Rn;
2519 bits<8> sh;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002520 let Inst{27-21} = 0b0110111;
Bob Wilsonadd513112010-08-11 23:10:46 +00002521 let Inst{5-4} = 0b01;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002522 let Inst{15-12} = Rd;
2523 let Inst{11-7} = sh{7-3};
2524 let Inst{6} = sh{0};
2525 let Inst{20-16} = sat_imm;
2526 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002527}
2528
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002529def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2530 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002531 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002532 bits<4> Rd;
2533 bits<4> sat_imm;
2534 bits<4> Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002535 let Inst{27-20} = 0b01101110;
Jim Grosbach1c6fd772010-10-18 23:35:38 +00002536 let Inst{11-4} = 0b11110011;
2537 let Inst{15-12} = Rd;
2538 let Inst{19-16} = sat_imm;
2539 let Inst{3-0} = Rn;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002540}
Evan Cheng10043e22007-01-19 07:51:42 +00002541
Bob Wilsonadd513112010-08-11 23:10:46 +00002542def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2543def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begemanc4a96c02010-07-29 22:48:09 +00002544
Evan Cheng10043e22007-01-19 07:51:42 +00002545//===----------------------------------------------------------------------===//
2546// Bitwise Instructions.
2547//
2548
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002549defm AND : AsI1_bin_irs<0b0000, "and",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002550 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002551 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002552defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002553 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002554 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002555defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002556 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng5bf90112009-06-26 00:19:44 +00002557 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbachb7c01f52008-10-14 20:36:24 +00002558defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Chengc35d7bb2010-09-29 00:27:46 +00002559 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7848cfc2008-09-17 07:53:38 +00002560 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Cheng10043e22007-01-19 07:51:42 +00002561
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002562def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin5ac6f242009-11-02 17:28:36 +00002563 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002564 "bfc", "\t$Rd, $imm", "$src = $Rd",
2565 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng40398232009-07-06 22:23:46 +00002566 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002567 bits<4> Rd;
2568 bits<10> imm;
Evan Cheng40398232009-07-06 22:23:46 +00002569 let Inst{27-21} = 0b0111110;
2570 let Inst{6-0} = 0b0011111;
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002571 let Inst{15-12} = Rd;
2572 let Inst{11-7} = imm{4-0}; // lsb
2573 let Inst{20-16} = imm{9-5}; // width
Evan Cheng40398232009-07-06 22:23:46 +00002574}
2575
Johnny Chen036b2f62010-02-17 06:31:48 +00002576// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002577def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chen036b2f62010-02-17 06:31:48 +00002578 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002579 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2580 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach11013ed2010-07-16 23:05:05 +00002581 bf_inv_mask_imm:$imm))]>,
Johnny Chen036b2f62010-02-17 06:31:48 +00002582 Requires<[IsARM, HasV6T2]> {
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002583 bits<4> Rd;
2584 bits<4> Rn;
2585 bits<10> imm;
Johnny Chen036b2f62010-02-17 06:31:48 +00002586 let Inst{27-21} = 0b0111110;
2587 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach5edb03e2010-10-21 22:03:21 +00002588 let Inst{15-12} = Rd;
2589 let Inst{11-7} = imm{4-0}; // lsb
2590 let Inst{20-16} = imm{9-5}; // width
2591 let Inst{3-0} = Rn;
Johnny Chen036b2f62010-02-17 06:31:48 +00002592}
2593
Bruno Cardoso Lopes7f639c12011-01-18 20:45:56 +00002594// GNU as only supports this form of bfi (w/ 4 arguments)
2595let isAsmParserOnly = 1 in
2596def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2597 lsb_pos_imm:$lsb, width_imm:$width),
2598 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2599 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2600 []>, Requires<[IsARM, HasV6T2]> {
2601 bits<4> Rd;
2602 bits<4> Rn;
2603 bits<5> lsb;
2604 bits<5> width;
2605 let Inst{27-21} = 0b0111110;
2606 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2607 let Inst{15-12} = Rd;
2608 let Inst{11-7} = lsb;
2609 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2610 let Inst{3-0} = Rn;
2611}
2612
Jim Grosbacha97becf2010-10-21 22:19:32 +00002613def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2614 "mvn", "\t$Rd, $Rm",
2615 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2616 bits<4> Rd;
2617 bits<4> Rm;
Johnny Chenb3562f72010-01-31 11:22:28 +00002618 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002619 let Inst{19-16} = 0b0000;
Johnny Chen3467dcb2009-11-07 00:54:36 +00002620 let Inst{11-4} = 0b00000000;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002621 let Inst{15-12} = Rd;
2622 let Inst{3-0} = Rm;
Bob Wilson1a791ee2009-10-14 19:00:24 +00002623}
Jim Grosbacha97becf2010-10-21 22:19:32 +00002624def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2625 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2626 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2627 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002628 bits<12> shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002629 let Inst{25} = 0;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002630 let Inst{19-16} = 0b0000;
2631 let Inst{15-12} = Rd;
2632 let Inst{11-0} = shift;
Johnny Chenb3562f72010-01-31 11:22:28 +00002633}
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00002634let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbacha97becf2010-10-21 22:19:32 +00002635def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2636 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2637 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2638 bits<4> Rd;
Jim Grosbacha97becf2010-10-21 22:19:32 +00002639 bits<12> imm;
2640 let Inst{25} = 1;
2641 let Inst{19-16} = 0b0000;
2642 let Inst{15-12} = Rd;
2643 let Inst{11-0} = imm;
Evan Cheng9fa83452009-09-09 01:47:07 +00002644}
Evan Cheng10043e22007-01-19 07:51:42 +00002645
2646def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2647 (BICri GPR:$src, so_imm_not:$imm)>;
2648
2649//===----------------------------------------------------------------------===//
2650// Multiply Instructions.
2651//
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002652class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2653 string opc, string asm, list<dag> pattern>
2654 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2655 bits<4> Rd;
2656 bits<4> Rm;
2657 bits<4> Rn;
2658 let Inst{19-16} = Rd;
2659 let Inst{11-8} = Rm;
2660 let Inst{3-0} = Rn;
2661}
2662class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2663 string opc, string asm, list<dag> pattern>
2664 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2665 bits<4> RdLo;
2666 bits<4> RdHi;
2667 bits<4> Rm;
2668 bits<4> Rn;
Jim Grosbach22261602010-10-22 17:16:17 +00002669 let Inst{19-16} = RdHi;
2670 let Inst{15-12} = RdLo;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002671 let Inst{11-8} = Rm;
2672 let Inst{3-0} = Rn;
2673}
Evan Cheng10043e22007-01-19 07:51:42 +00002674
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002675let isCommutable = 1 in {
2676let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002677def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2678 pred:$p, cc_out:$s),
2679 Size4Bytes, IIC_iMUL32,
2680 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2681 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002682
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002683def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2684 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002685 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen782a60c12011-04-04 23:57:05 +00002686 Requires<[IsARM, HasV6]> {
2687 let Inst{15-12} = 0b0000;
2688}
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002689}
Evan Cheng10043e22007-01-19 07:51:42 +00002690
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002691let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002692def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
2693 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002694 Size4Bytes, IIC_iMAC32,
2695 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002696 Requires<[IsARM, NoV6]> {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002697 bits<4> Ra;
2698 let Inst{15-12} = Ra;
2699}
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002700def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2701 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002702 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2703 Requires<[IsARM, HasV6]> {
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002704 bits<4> Ra;
2705 let Inst{15-12} = Ra;
2706}
Evan Cheng10043e22007-01-19 07:51:42 +00002707
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002708def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2709 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2710 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002711 Requires<[IsARM, HasV6T2]> {
2712 bits<4> Rd;
2713 bits<4> Rm;
2714 bits<4> Rn;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002715 bits<4> Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002716 let Inst{19-16} = Rd;
Jim Grosbach48bf4f82010-11-19 22:22:37 +00002717 let Inst{15-12} = Ra;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002718 let Inst{11-8} = Rm;
2719 let Inst{3-0} = Rn;
2720}
Evan Chenge63b0e62009-07-06 22:05:45 +00002721
Evan Cheng10043e22007-01-19 07:51:42 +00002722// Extra precision multiplies with low / high results
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002723
Evan Chengd93b5b62009-06-12 20:46:18 +00002724let neverHasSideEffects = 1 in {
Evan Cheng5bf90112009-06-26 00:19:44 +00002725let isCommutable = 1 in {
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002726let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002727def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002728 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002729 Size4Bytes, IIC_iMUL64, []>,
2730 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002731
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002732def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2733 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2734 Size4Bytes, IIC_iMUL64, []>,
2735 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002736}
2737
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002738def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2739 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002740 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2741 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002742
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002743def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2744 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002745 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2746 Requires<[IsARM, HasV6]>;
Evan Cheng5bf90112009-06-26 00:19:44 +00002747}
Evan Cheng10043e22007-01-19 07:51:42 +00002748
2749// Multiply + accumulate
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002750let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002751def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002752 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002753 Size4Bytes, IIC_iMAC64, []>,
2754 Requires<[IsARM, NoV6]>;
2755def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002756 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002757 Size4Bytes, IIC_iMAC64, []>,
2758 Requires<[IsARM, NoV6]>;
2759def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson9c6456e2011-03-18 19:47:14 +00002760 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov27fc8f62011-01-16 21:28:33 +00002761 Size4Bytes, IIC_iMAC64, []>,
2762 Requires<[IsARM, NoV6]>;
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002763
2764}
2765
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002766def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2767 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002768 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2769 Requires<[IsARM, HasV6]>;
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002770def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2771 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov62acecd2011-01-01 20:38:38 +00002772 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2773 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002774
Jim Grosbache2ec62e2010-10-21 22:52:30 +00002775def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2776 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2777 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2778 Requires<[IsARM, HasV6]> {
2779 bits<4> RdLo;
2780 bits<4> RdHi;
2781 bits<4> Rm;
2782 bits<4> Rn;
2783 let Inst{19-16} = RdLo;
2784 let Inst{15-12} = RdHi;
2785 let Inst{11-8} = Rm;
2786 let Inst{3-0} = Rn;
2787}
Evan Chengd93b5b62009-06-12 20:46:18 +00002788} // neverHasSideEffects
Evan Cheng10043e22007-01-19 07:51:42 +00002789
2790// Most significant word multiply
Jim Grosbach22261602010-10-22 17:16:17 +00002791def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2792 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2793 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Cheng2686c8f2008-11-06 01:21:28 +00002794 Requires<[IsARM, HasV6]> {
Evan Cheng2686c8f2008-11-06 01:21:28 +00002795 let Inst{15-12} = 0b1111;
2796}
Evan Cheng9d41b312007-07-10 18:08:01 +00002797
Jim Grosbach22261602010-10-22 17:16:17 +00002798def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2799 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002800 [/* For disassembly only; pattern left blank */]>,
2801 Requires<[IsARM, HasV6]> {
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002802 let Inst{15-12} = 0b1111;
2803}
2804
Jim Grosbach22261602010-10-22 17:16:17 +00002805def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2806 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2807 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2808 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2809 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002810
Jim Grosbach22261602010-10-22 17:16:17 +00002811def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2812 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2813 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002814 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002815 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002816
Jim Grosbach22261602010-10-22 17:16:17 +00002817def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2818 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2819 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2820 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2821 Requires<[IsARM, HasV6]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002822
Jim Grosbach22261602010-10-22 17:16:17 +00002823def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2824 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2825 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002826 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach22261602010-10-22 17:16:17 +00002827 Requires<[IsARM, HasV6]>;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00002828
Raul Herbster73489272007-08-30 23:25:47 +00002829multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach6956a602010-10-22 18:35:16 +00002830 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2831 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2832 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2833 (sext_inreg GPR:$Rm, i16)))]>,
2834 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002835
Jim Grosbach6956a602010-10-22 18:35:16 +00002836 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2837 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2838 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2839 (sra GPR:$Rm, (i32 16))))]>,
2840 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002841
Jim Grosbach6956a602010-10-22 18:35:16 +00002842 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2843 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2844 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2845 (sext_inreg GPR:$Rm, i16)))]>,
2846 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002847
Jim Grosbach6956a602010-10-22 18:35:16 +00002848 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2849 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2850 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2851 (sra GPR:$Rm, (i32 16))))]>,
2852 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002853
Jim Grosbach6956a602010-10-22 18:35:16 +00002854 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2855 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2856 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2857 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2858 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002859
Jim Grosbach6956a602010-10-22 18:35:16 +00002860 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2861 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2862 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2863 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2864 Requires<[IsARM, HasV5TE]>;
Rafael Espindola595dc4c2006-10-16 16:33:29 +00002865}
2866
Raul Herbster73489272007-08-30 23:25:47 +00002867
2868multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbache967c0a2010-11-11 01:27:41 +00002869 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002870 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2871 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2872 [(set GPR:$Rd, (add GPR:$Ra,
2873 (opnode (sext_inreg GPR:$Rn, i16),
2874 (sext_inreg GPR:$Rm, i16))))]>,
2875 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002876
Jim Grosbache967c0a2010-11-11 01:27:41 +00002877 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002878 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2879 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2880 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2881 (sra GPR:$Rm, (i32 16)))))]>,
2882 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002883
Jim Grosbache967c0a2010-11-11 01:27:41 +00002884 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002885 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2886 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2887 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2888 (sext_inreg GPR:$Rm, i16))))]>,
2889 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002890
Jim Grosbache967c0a2010-11-11 01:27:41 +00002891 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002892 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2893 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2894 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2895 (sra GPR:$Rm, (i32 16)))))]>,
2896 Requires<[IsARM, HasV5TE]>;
Evan Cheng10043e22007-01-19 07:51:42 +00002897
Jim Grosbache967c0a2010-11-11 01:27:41 +00002898 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002899 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2900 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2901 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2902 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2903 Requires<[IsARM, HasV5TE]>;
Raul Herbster73489272007-08-30 23:25:47 +00002904
Jim Grosbache967c0a2010-11-11 01:27:41 +00002905 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach6956a602010-10-22 18:35:16 +00002906 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2907 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2908 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2909 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2910 Requires<[IsARM, HasV5TE]>;
Rafael Espindola01dd97a2006-10-18 16:20:57 +00002911}
Rafael Espindola778769a2006-09-08 12:47:03 +00002912
Raul Herbster73489272007-08-30 23:25:47 +00002913defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2914defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00002915
Johnny Chendc2051c2010-02-12 21:59:23 +00002916// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach6956a602010-10-22 18:35:16 +00002917def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2918 (ins GPR:$Rn, GPR:$Rm),
2919 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002920 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002921 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002922
Jim Grosbach6956a602010-10-22 18:35:16 +00002923def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2924 (ins GPR:$Rn, GPR:$Rm),
2925 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002926 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002927 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002928
Jim Grosbach6956a602010-10-22 18:35:16 +00002929def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2930 (ins GPR:$Rn, GPR:$Rm),
2931 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002932 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002933 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002934
Jim Grosbach6956a602010-10-22 18:35:16 +00002935def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2936 (ins GPR:$Rn, GPR:$Rm),
2937 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chendc2051c2010-02-12 21:59:23 +00002938 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach6956a602010-10-22 18:35:16 +00002939 Requires<[IsARM, HasV5TE]>;
Johnny Chendc2051c2010-02-12 21:59:23 +00002940
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002941// Helper class for AI_smld -- for disassembly only
Jim Grosbach2b805432010-10-22 19:15:30 +00002942class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2943 InstrItinClass itin, string opc, string asm>
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002944 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach2b805432010-10-22 19:15:30 +00002945 bits<4> Rn;
2946 bits<4> Rm;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002947 let Inst{4} = 1;
2948 let Inst{5} = swap;
2949 let Inst{6} = sub;
2950 let Inst{7} = 0;
2951 let Inst{21-20} = 0b00;
2952 let Inst{22} = long;
2953 let Inst{27-23} = 0b01110;
Jim Grosbach2b805432010-10-22 19:15:30 +00002954 let Inst{11-8} = Rm;
2955 let Inst{3-0} = Rn;
2956}
2957class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2958 InstrItinClass itin, string opc, string asm>
2959 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2960 bits<4> Rd;
2961 let Inst{15-12} = 0b1111;
2962 let Inst{19-16} = Rd;
2963}
2964class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2965 InstrItinClass itin, string opc, string asm>
2966 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2967 bits<4> Ra;
2968 let Inst{15-12} = Ra;
2969}
2970class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2971 InstrItinClass itin, string opc, string asm>
2972 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2973 bits<4> RdLo;
2974 bits<4> RdHi;
2975 let Inst{19-16} = RdHi;
2976 let Inst{15-12} = RdLo;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002977}
2978
2979multiclass AI_smld<bit sub, string opc> {
2980
Jim Grosbach2b805432010-10-22 19:15:30 +00002981 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2982 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002983
Jim Grosbach2b805432010-10-22 19:15:30 +00002984 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2985 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002986
Jim Grosbach2b805432010-10-22 19:15:30 +00002987 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2988 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2989 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002990
Jim Grosbach2b805432010-10-22 19:15:30 +00002991 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2992 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2993 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen9d4a3e2a2010-02-22 18:50:54 +00002994
2995}
2996
2997defm SMLA : AI_smld<0, "smla">;
2998defm SMLS : AI_smld<1, "smls">;
2999
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003000multiclass AI_sdml<bit sub, string opc> {
3001
Jim Grosbach2b805432010-10-22 19:15:30 +00003002 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3003 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3004 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3005 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen5ddd4ac2010-02-22 21:50:40 +00003006}
3007
3008defm SMUA : AI_sdml<0, "smua">;
3009defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola3874a162006-10-13 13:14:59 +00003010
Evan Cheng10043e22007-01-19 07:51:42 +00003011//===----------------------------------------------------------------------===//
3012// Misc. Arithmetic Instructions.
3013//
Rafael Espindolad1a4ea42006-10-10 16:33:47 +00003014
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003015def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3016 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3017 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00003018
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003019def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3020 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3021 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3022 Requires<[IsARM, HasV6T2]>;
Jim Grosbach8546ec92010-01-18 19:58:49 +00003023
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003024def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3025 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3026 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindolac31ee942006-10-17 13:13:23 +00003027
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003028def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3029 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
3030 [(set GPR:$Rd,
3031 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
3032 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
3033 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
3034 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
3035 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003036
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003037def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3038 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
3039 [(set GPR:$Rd,
Evan Cheng10043e22007-01-19 07:51:42 +00003040 (sext_inreg
Evan Chengdc1d6262011-03-18 21:52:42 +00003041 (or (srl GPR:$Rm, (i32 8)),
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003042 (shl GPR:$Rm, (i32 8))), i16))]>,
3043 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003044
Evan Chengdc1d6262011-03-18 21:52:42 +00003045def : ARMV6Pat<(sext_inreg (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
3046 (shl GPR:$Rm, (i32 8))), i16),
3047 (REVSH GPR:$Rm)>;
3048
3049// Need the AddedComplexity or else MOVs + REV would be chosen.
3050let AddedComplexity = 5 in
3051def : ARMV6Pat<(sra (bswap GPR:$Rm), (i32 16)), (REVSH GPR:$Rm)>;
3052
Bob Wilson942b10f2010-08-17 17:23:19 +00003053def lsl_shift_imm : SDNodeXForm<imm, [{
3054 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3055 return CurDAG->getTargetConstant(Sh, MVT::i32);
3056}]>;
3057
3058def lsl_amt : PatLeaf<(i32 imm), [{
3059 return (N->getZExtValue() < 32);
3060}], lsl_shift_imm>;
3061
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003062def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3063 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3064 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3065 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3066 (and (shl GPR:$Rm, lsl_amt:$sh),
3067 0xFFFF0000)))]>,
3068 Requires<[IsARM, HasV6]>;
Rafael Espindola53f78be2006-09-29 21:20:16 +00003069
Evan Cheng10043e22007-01-19 07:51:42 +00003070// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003071def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3072 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3073def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3074 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003075
Bob Wilson942b10f2010-08-17 17:23:19 +00003076def asr_shift_imm : SDNodeXForm<imm, [{
3077 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3078 return CurDAG->getTargetConstant(Sh, MVT::i32);
3079}]>;
3080
3081def asr_amt : PatLeaf<(i32 imm), [{
3082 return (N->getZExtValue() <= 32);
3083}], asr_shift_imm>;
Rafael Espindolae04df412006-10-05 16:48:49 +00003084
Bob Wilson804f6152010-08-16 22:26:55 +00003085// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3086// will match the pattern below.
Jim Grosbach2c9ae052010-10-22 22:12:16 +00003087def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3088 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3089 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3090 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3091 (and (sra GPR:$Rm, asr_amt:$sh),
3092 0xFFFF)))]>,
3093 Requires<[IsARM, HasV6]>;
Rafael Espindolad55c0a42006-10-02 19:30:56 +00003094
Evan Cheng10043e22007-01-19 07:51:42 +00003095// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3096// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson804f6152010-08-16 22:26:55 +00003097def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilson942b10f2010-08-17 17:23:19 +00003098 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Cheng10043e22007-01-19 07:51:42 +00003099def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilson942b10f2010-08-17 17:23:19 +00003100 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3101 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindola57d109f2006-10-10 18:55:14 +00003102
Evan Cheng10043e22007-01-19 07:51:42 +00003103//===----------------------------------------------------------------------===//
3104// Comparison Instructions...
3105//
Rafael Espindola57d109f2006-10-10 18:55:14 +00003106
Jim Grosbachb7c01f52008-10-14 20:36:24 +00003107defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng2259d672010-09-29 00:49:25 +00003108 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Chengf7c6eff2007-08-07 01:37:15 +00003109 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003110
Jim Grosbach327cf8e2010-12-07 20:41:06 +00003111// ARMcmpZ can re-use the above instruction definitions.
3112def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3113 (CMPri GPR:$src, so_imm:$imm)>;
3114def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3115 (CMPrr GPR:$src, GPR:$rhs)>;
3116def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3117 (CMPrs GPR:$src, so_reg:$rhs)>;
3118
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003119// FIXME: We have to be careful when using the CMN instruction and comparison
3120// with 0. One would expect these two pieces of code should give identical
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003121// results:
3122//
3123// rsbs r1, r1, 0
3124// cmp r0, r1
3125// mov r0, #0
3126// it ls
3127// mov r0, #1
3128//
3129// and:
Jim Grosbach696fe9d2010-10-22 23:48:29 +00003130//
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003131// cmn r0, r1
3132// mov r0, #0
3133// it ls
3134// mov r0, #1
3135//
3136// However, the CMN gives the *opposite* result when r1 is 0. This is because
3137// the carry flag is set in the CMP case but not in the CMN case. In short, the
3138// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3139// value of r0 and the carry bit (because the "carry bit" parameter to
3140// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3141// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3142// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3143// parameter to AddWithCarry is defined as 0).
3144//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003145// When x is 0 and unsigned:
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003146//
3147// x = 0
3148// ~x = 0xFFFF FFFF
3149// ~x + 1 = 0x1 0000 0000
3150// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3151//
Bill Wendlingac0ad0f2010-09-10 10:31:11 +00003152// Therefore, we should disable CMN when comparing against zero, until we can
3153// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3154// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendlinga9c03f42010-08-26 18:33:51 +00003155//
3156// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3157//
3158// This is related to <rdar://problem/7569620>.
3159//
Jim Grosbach267430f2010-01-22 00:08:13 +00003160//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3161// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolab5093882006-10-07 14:24:52 +00003162
Evan Cheng10043e22007-01-19 07:51:42 +00003163// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Cheng47b546d2008-11-06 08:47:38 +00003164defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng2259d672010-09-29 00:49:25 +00003165 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003166 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Cheng47b546d2008-11-06 08:47:38 +00003167defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng2259d672010-09-29 00:49:25 +00003168 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003169 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003170
David Goodwindbf11ba2009-06-29 15:33:01 +00003171defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng2259d672010-09-29 00:49:25 +00003172 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwindbf11ba2009-06-29 15:33:01 +00003173 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Chenge8c3cbf2007-06-06 10:17:05 +00003174
Jim Grosbach267430f2010-01-22 00:08:13 +00003175//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3176// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003177
David Goodwindbf11ba2009-06-29 15:33:01 +00003178def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbach267430f2010-01-22 00:08:13 +00003179 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio6be85332007-04-02 01:30:03 +00003180
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003181// Pseudo i64 compares for some floating point compares.
3182let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3183 Defs = [CPSR] in {
3184def BCCi64 : PseudoInst<(outs),
Jim Grosbach62800a92010-08-17 18:39:16 +00003185 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003186 IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003187 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3188
3189def BCCZi64 : PseudoInst<(outs),
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003190 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng0cc4ad92010-07-13 19:27:42 +00003191 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3192} // usesCustomInserter
3193
Rafael Espindolab5093882006-10-07 14:24:52 +00003194
Evan Cheng10043e22007-01-19 07:51:42 +00003195// Conditional moves
Evan Chengaa3b8012007-07-05 07:13:32 +00003196// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbachfba7fce2010-02-16 21:07:46 +00003197// a two-value operand where a dag node expects two operands. :(
Owen Anderson2c5df612010-09-23 23:45:25 +00003198let neverHasSideEffects = 1 in {
Jim Grosbach62a7b472011-03-10 23:56:09 +00003199def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3200 Size4Bytes, IIC_iCMOVr,
3201 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3202 RegConstraint<"$false = $Rd">;
3203def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3204 (ins GPR:$false, so_reg:$shift, pred:$p),
3205 Size4Bytes, IIC_iCMOVsr,
3206 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3207 RegConstraint<"$false = $Rd">;
Jim Grosbach742adc32010-10-07 00:42:42 +00003208
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003209let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003210def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3211 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3212 Size4Bytes, IIC_iMOVi,
3213 []>,
3214 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003215
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003216let isMoveImm = 1 in
Jim Grosbachd0254982011-03-11 01:09:28 +00003217def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3218 (ins GPR:$false, so_imm:$imm, pred:$p),
3219 Size4Bytes, IIC_iCMOVi,
Jim Grosbach6ae3fba2010-10-29 19:28:17 +00003220 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd0254982011-03-11 01:09:28 +00003221 RegConstraint<"$false = $Rd">;
Evan Cheng0fc80842010-11-12 22:42:47 +00003222
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003223// Two instruction predicate mov immediate.
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003224let isMoveImm = 1 in
Jim Grosbachf541bfd2011-03-11 18:00:42 +00003225def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3226 (ins GPR:$false, i32imm:$src, pred:$p),
3227 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng2bcb8da2010-11-13 02:25:14 +00003228
Evan Cheng7f8ab6e2010-11-17 20:13:28 +00003229let isMoveImm = 1 in
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003230def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3231 (ins GPR:$false, so_imm:$imm, pred:$p),
3232 Size4Bytes, IIC_iCMOVi,
Evan Cheng0fc80842010-11-12 22:42:47 +00003233 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachfa56bca2011-03-11 19:55:55 +00003234 RegConstraint<"$false = $Rd">;
Owen Anderson2c5df612010-09-23 23:45:25 +00003235} // neverHasSideEffects
Rafael Espindola40f5dd22006-10-07 13:46:42 +00003236
Jim Grosbach53e88542009-12-10 00:11:09 +00003237//===----------------------------------------------------------------------===//
3238// Atomic operations intrinsics
3239//
3240
Bob Wilson7ed59712010-10-30 00:54:37 +00003241def memb_opt : Operand<i32> {
3242 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes36dd43f2011-02-07 22:09:15 +00003243 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003244}
Jim Grosbach53e88542009-12-10 00:11:09 +00003245
Bob Wilson7ed59712010-10-30 00:54:37 +00003246// memory barriers protect the atomic sequences
3247let hasSideEffects = 1 in {
3248def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3249 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3250 Requires<[IsARM, HasDB]> {
3251 bits<4> opt;
3252 let Inst{31-4} = 0xf57ff05;
3253 let Inst{3-0} = opt;
Jim Grosbachfed78cc2009-12-10 18:35:32 +00003254}
Jim Grosbach53e88542009-12-10 00:11:09 +00003255}
Rafael Espindolad15c8922006-10-10 12:56:00 +00003256
Bob Wilson7ed59712010-10-30 00:54:37 +00003257def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3258 "dsb", "\t$opt",
3259 [/* For disassembly only; pattern left blank */]>,
3260 Requires<[IsARM, HasDB]> {
3261 bits<4> opt;
3262 let Inst{31-4} = 0xf57ff04;
3263 let Inst{3-0} = opt;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003264}
3265
Johnny Chenf3d79a52010-02-18 00:19:08 +00003266// ISB has only full system option -- for disassembly only
Bob Wilson7ed59712010-10-30 00:54:37 +00003267def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3268 Requires<[IsARM, HasDB]> {
Johnny Chen8e8f1c12010-08-12 20:46:17 +00003269 let Inst{31-4} = 0xf57ff06;
Johnny Chenf3d79a52010-02-18 00:19:08 +00003270 let Inst{3-0} = 0b1111;
3271}
3272
Jim Grosbachafdddae2009-12-11 18:52:41 +00003273let usesCustomInserter = 1 in {
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003274 let Uses = [CPSR] in {
3275 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003276 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003277 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3278 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003279 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003280 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3281 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003282 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003283 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3284 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003285 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003286 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3287 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003288 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003289 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3290 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003291 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003292 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3293 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003294 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003295 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3296 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003297 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003298 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3299 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003300 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003301 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3302 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003304 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3305 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003306 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003307 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3308 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003309 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003310 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3311 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003313 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3314 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003316 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3317 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003318 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003319 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3320 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003321 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003322 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3323 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003324 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003325 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3326 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003328 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3329
3330 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003332 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3333 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003335 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3336 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003338 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3339
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003340 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003342 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3343 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003345 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3346 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbacha74c7ccd2010-11-18 01:38:26 +00003347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbach8f9a3ac2009-12-12 01:40:06 +00003348 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3349}
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003350}
3351
3352let mayLoad = 1 in {
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003353def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3354 "ldrexb", "\t$Rt, $addr", []>;
3355def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3356 "ldrexh", "\t$Rt, $addr", []>;
3357def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3358 "ldrex", "\t$Rt, $addr", []>;
3359def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3360 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003361}
3362
Jim Grosbach4e57b522010-10-29 19:58:57 +00003363let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003364def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3365 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3366def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3367 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3368def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3369 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Jim Grosbach4e57b522010-10-29 19:58:57 +00003370def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +00003371 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3372 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5c4e99f2009-12-11 01:42:04 +00003373}
3374
Johnny Chen1d793a52010-02-17 22:37:58 +00003375// Clear-Exclusive is for disassembly only.
3376def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3377 [/* For disassembly only; pattern left blank */]>,
3378 Requires<[IsARM, HasV7]> {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003379 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chen1d793a52010-02-17 22:37:58 +00003380}
3381
Johnny Chenbdf1b952010-02-12 20:48:24 +00003382// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3383let mayLoad = 1 in {
Jim Grosbach3b7e05b2010-10-29 20:21:36 +00003384def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3385 [/* For disassembly only; pattern left blank */]>;
3386def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3387 [/* For disassembly only; pattern left blank */]>;
Johnny Chenbdf1b952010-02-12 20:48:24 +00003388}
3389
Lauro Ramos Venancioc39c12a2007-04-27 13:54:47 +00003390//===----------------------------------------------------------------------===//
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003391// Coprocessor Instructions.
Johnny Chen905a2d72010-02-12 01:44:23 +00003392//
3393
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003394def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3395 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3396 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3397 [/* For disassembly only; pattern left blank */]> {
3398 bits<4> opc1;
3399 bits<4> CRn;
3400 bits<4> CRd;
3401 bits<4> cop;
3402 bits<3> opc2;
3403 bits<4> CRm;
3404
3405 let Inst{3-0} = CRm;
3406 let Inst{4} = 0;
3407 let Inst{7-5} = opc2;
3408 let Inst{11-8} = cop;
3409 let Inst{15-12} = CRd;
3410 let Inst{19-16} = CRn;
3411 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003412}
3413
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003414def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3415 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3416 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Johnny Chen905a2d72010-02-12 01:44:23 +00003417 [/* For disassembly only; pattern left blank */]> {
3418 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes33461ec2011-01-20 18:06:58 +00003419 bits<4> opc1;
3420 bits<4> CRn;
3421 bits<4> CRd;
3422 bits<4> cop;
3423 bits<3> opc2;
3424 bits<4> CRm;
3425
3426 let Inst{3-0} = CRm;
3427 let Inst{4} = 0;
3428 let Inst{7-5} = opc2;
3429 let Inst{11-8} = cop;
3430 let Inst{15-12} = CRd;
3431 let Inst{19-16} = CRn;
3432 let Inst{23-20} = opc1;
Johnny Chen905a2d72010-02-12 01:44:23 +00003433}
3434
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +00003435class ACI<dag oops, dag iops, string opc, string asm,
3436 IndexMode im = IndexModeNone>
Johnny Chena6129b42011-04-04 23:39:08 +00003437 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3438 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003439 let Inst{27-25} = 0b110;
3440}
3441
Johnny Chena6129b42011-04-04 23:39:08 +00003442multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen46c39d42010-02-16 20:04:27 +00003443
3444 def _OFFSET : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003445 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3446 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003447 let Inst{31-28} = op31_28;
3448 let Inst{24} = 1; // P = 1
3449 let Inst{21} = 0; // W = 0
3450 let Inst{22} = 0; // D = 0
3451 let Inst{20} = load;
3452 }
3453
3454 def _PRE : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003455 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3456 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003457 let Inst{31-28} = op31_28;
3458 let Inst{24} = 1; // P = 1
3459 let Inst{21} = 1; // W = 1
3460 let Inst{22} = 0; // D = 0
3461 let Inst{20} = load;
3462 }
3463
3464 def _POST : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003465 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3466 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003467 let Inst{31-28} = op31_28;
3468 let Inst{24} = 0; // P = 0
3469 let Inst{21} = 1; // W = 1
3470 let Inst{22} = 0; // D = 0
3471 let Inst{20} = load;
3472 }
3473
3474 def _OPTION : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003475 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3476 ops),
3477 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003478 let Inst{31-28} = op31_28;
3479 let Inst{24} = 0; // P = 0
3480 let Inst{23} = 1; // U = 1
3481 let Inst{21} = 0; // W = 0
3482 let Inst{22} = 0; // D = 0
3483 let Inst{20} = load;
3484 }
3485
3486 def L_OFFSET : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003487 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3488 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003489 let Inst{31-28} = op31_28;
3490 let Inst{24} = 1; // P = 1
3491 let Inst{21} = 0; // W = 0
3492 let Inst{22} = 1; // D = 1
3493 let Inst{20} = load;
3494 }
3495
3496 def L_PRE : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003497 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3498 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3499 IndexModePre> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003500 let Inst{31-28} = op31_28;
3501 let Inst{24} = 1; // P = 1
3502 let Inst{21} = 1; // W = 1
3503 let Inst{22} = 1; // D = 1
3504 let Inst{20} = load;
3505 }
3506
3507 def L_POST : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003508 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3509 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3510 IndexModePost> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003511 let Inst{31-28} = op31_28;
3512 let Inst{24} = 0; // P = 0
3513 let Inst{21} = 1; // W = 1
3514 let Inst{22} = 1; // D = 1
3515 let Inst{20} = load;
3516 }
3517
3518 def L_OPTION : ACI<(outs),
Johnny Chena6129b42011-04-04 23:39:08 +00003519 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3520 ops),
3521 !strconcat(!strconcat(opc, "l"), cond),
3522 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen46c39d42010-02-16 20:04:27 +00003523 let Inst{31-28} = op31_28;
3524 let Inst{24} = 0; // P = 0
3525 let Inst{23} = 1; // U = 1
3526 let Inst{21} = 0; // W = 0
3527 let Inst{22} = 1; // D = 1
3528 let Inst{20} = load;
3529 }
3530}
3531
Johnny Chena6129b42011-04-04 23:39:08 +00003532defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3533defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3534defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3535defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen46c39d42010-02-16 20:04:27 +00003536
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003537//===----------------------------------------------------------------------===//
3538// Move between coprocessor and ARM core register -- for disassembly only
3539//
3540
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003541class MovRCopro<string opc, bit direction, dag oops, dag iops>
3542 : ABI<0b1110, oops, iops, NoItinerary, opc,
3543 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003544 [/* For disassembly only; pattern left blank */]> {
3545 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003546 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003547
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003548 bits<4> Rt;
3549 bits<4> cop;
3550 bits<3> opc1;
3551 bits<3> opc2;
3552 bits<4> CRm;
3553 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003554
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003555 let Inst{15-12} = Rt;
3556 let Inst{11-8} = cop;
3557 let Inst{23-21} = opc1;
3558 let Inst{7-5} = opc2;
3559 let Inst{3-0} = CRm;
3560 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003561}
3562
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003563def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
3564 (outs), (ins p_imm:$cop, i32imm:$opc1,
3565 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3566 i32imm:$opc2)>;
3567def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
3568 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3569 c_imm:$CRn, c_imm:$CRm, i32imm:$opc2)>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003570
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003571class MovRCopro2<string opc, bit direction, dag oops, dag iops>
3572 : ABXI<0b1110, oops, iops, NoItinerary,
3573 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003574 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003575 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003576 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003577 let Inst{4} = 1;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003578
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003579 bits<4> Rt;
3580 bits<4> cop;
3581 bits<3> opc1;
3582 bits<3> opc2;
3583 bits<4> CRm;
3584 bits<4> CRn;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003585
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003586 let Inst{15-12} = Rt;
3587 let Inst{11-8} = cop;
3588 let Inst{23-21} = opc1;
3589 let Inst{7-5} = opc2;
3590 let Inst{3-0} = CRm;
3591 let Inst{19-16} = CRn;
Johnny Chen905a2d72010-02-12 01:44:23 +00003592}
3593
Bruno Cardoso Lopesf922b2092011-03-22 15:06:24 +00003594def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
3595 (outs), (ins p_imm:$cop, i32imm:$opc1,
3596 GPR:$Rt, c_imm:$CRn, c_imm:$CRm,
3597 i32imm:$opc2)>;
3598def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
3599 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1,
3600 c_imm:$CRn, c_imm:$CRm,
3601 i32imm:$opc2)>;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003602
3603class MovRRCopro<string opc, bit direction>
3604 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3605 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3606 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm",
3607 [/* For disassembly only; pattern left blank */]> {
3608 let Inst{23-21} = 0b010;
3609 let Inst{20} = direction;
3610
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003611 bits<4> Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003612 bits<4> Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003613 bits<4> cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003614 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003615 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003616
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003617 let Inst{15-12} = Rt;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003618 let Inst{19-16} = Rt2;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003619 let Inst{11-8} = cop;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003620 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003621 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003622}
3623
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003624def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */>;
3625def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3626
3627class MovRRCopro2<string opc, bit direction>
3628 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3629 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3630 NoItinerary, !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3631 [/* For disassembly only; pattern left blank */]> {
Johnny Chen905a2d72010-02-12 01:44:23 +00003632 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003633 let Inst{23-21} = 0b010;
3634 let Inst{20} = direction;
Johnny Chen905a2d72010-02-12 01:44:23 +00003635
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003636 bits<4> Rt;
3637 bits<4> Rt2;
3638 bits<4> cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003639 bits<4> opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003640 bits<4> CRm;
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003641
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003642 let Inst{15-12} = Rt;
3643 let Inst{19-16} = Rt2;
3644 let Inst{11-8} = cop;
Bruno Cardoso Lopesd6335ce2011-01-19 16:56:52 +00003645 let Inst{7-4} = opc1;
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00003646 let Inst{3-0} = CRm;
Johnny Chen905a2d72010-02-12 01:44:23 +00003647}
3648
Bruno Cardoso Lopes32f9b752011-01-20 13:17:59 +00003649def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */>;
3650def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen905a2d72010-02-12 01:44:23 +00003651
Johnny Chencf20cbe2010-02-12 18:55:33 +00003652//===----------------------------------------------------------------------===//
3653// Move between special register and ARM core register -- for disassembly only
3654//
3655
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003656// Move to ARM core register from Special Register
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003657def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003658 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003659 bits<4> Rd;
3660 let Inst{23-16} = 0b00001111;
3661 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003662 let Inst{7-4} = 0b0000;
3663}
3664
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003665def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003666 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopescba727f2011-01-18 21:31:35 +00003667 bits<4> Rd;
3668 let Inst{23-16} = 0b01001111;
3669 let Inst{15-12} = Rd;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003670 let Inst{7-4} = 0b0000;
3671}
3672
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003673// Move from ARM core register to Special Register
3674//
3675// No need to have both system and application versions, the encodings are the
3676// same and the assembly parser has no way to distinguish between them. The mask
3677// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3678// the mask with the fields to be accessed in the special register.
3679def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3680 "msr", "\t$mask, $Rn",
Johnny Chencf20cbe2010-02-12 18:55:33 +00003681 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003682 bits<5> mask;
3683 bits<4> Rn;
3684
3685 let Inst{23} = 0;
3686 let Inst{22} = mask{4}; // R bit
3687 let Inst{21-20} = 0b10;
3688 let Inst{19-16} = mask{3-0};
3689 let Inst{15-12} = 0b1111;
3690 let Inst{11-4} = 0b00000000;
3691 let Inst{3-0} = Rn;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003692}
3693
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003694def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3695 "msr", "\t$mask, $a",
3696 [/* For disassembly only; pattern left blank */]> {
3697 bits<5> mask;
3698 bits<12> a;
Johnny Chen46c39d42010-02-16 20:04:27 +00003699
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +00003700 let Inst{23} = 0;
3701 let Inst{22} = mask{4}; // R bit
3702 let Inst{21-20} = 0b10;
3703 let Inst{19-16} = mask{3-0};
3704 let Inst{15-12} = 0b1111;
3705 let Inst{11-0} = a;
Johnny Chencf20cbe2010-02-12 18:55:33 +00003706}
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003707
3708//===----------------------------------------------------------------------===//
3709// TLS Instructions
3710//
3711
3712// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson9c6456e2011-03-18 19:47:14 +00003713// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003714// complete with fixup for the aeabi_read_tp function.
3715let isCall = 1,
3716 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3717 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3718 [(set R0, ARMthread_pointer)]>;
3719}
3720
3721//===----------------------------------------------------------------------===//
3722// SJLJ Exception handling intrinsics
3723// eh_sjlj_setjmp() is an instruction sequence to store the return
3724// address and save #0 in R0 for the non-longjmp case.
3725// Since by its nature we may be coming from some other function to get
3726// here, and we're using the stack frame for the containing function to
3727// save/restore registers, we can't keep anything live in regs across
3728// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
3729// when we get here from a longjmp(). We force everthing out of registers
3730// except for our own input by listing the relevant registers in Defs. By
3731// doing so, we also cause the prologue/epilogue code to actively preserve
3732// all of the callee-saved resgisters, which is exactly what we want.
3733// A constant value is passed in $val, and we use the location as a scratch.
3734//
3735// These are pseudo-instructions and are lowered to individual MC-insts, so
3736// no encoding information is necessary.
3737let Defs =
3738 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3739 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
3740 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
3741 D31 ], hasSideEffects = 1, isBarrier = 1 in {
3742 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3743 NoItinerary,
3744 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3745 Requires<[IsARM, HasVFP2]>;
3746}
3747
3748let Defs =
3749 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3750 hasSideEffects = 1, isBarrier = 1 in {
3751 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3752 NoItinerary,
3753 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3754 Requires<[IsARM, NoVFP]>;
3755}
3756
3757// FIXME: Non-Darwin version(s)
3758let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3759 Defs = [ R7, LR, SP ] in {
3760def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3761 NoItinerary,
3762 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3763 Requires<[IsARM, IsDarwin]>;
3764}
3765
3766// eh.sjlj.dispatchsetup pseudo-instruction.
3767// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3768// handled when the pseudo is expanded (which happens before any passes
3769// that need the instruction size).
3770let isBarrier = 1, hasSideEffects = 1 in
3771def Int_eh_sjlj_dispatchsetup :
Bill Wendlingdd4dcd52011-04-05 01:37:43 +00003772 PseudoInst<(outs), (ins), NoItinerary,
3773 [(ARMeh_sjlj_dispatchsetup)]>,
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003774 Requires<[IsDarwin]>;
3775
3776//===----------------------------------------------------------------------===//
3777// Non-Instruction Patterns
3778//
3779
3780// Large immediate handling.
3781
3782// 32-bit immediate using two piece so_imms or movw + movt.
3783// This is a single pseudo instruction, the benefit is that it can be remat'd
3784// as a single unit instead of having to handle reg inputs.
3785// FIXME: Remove this when we can do generalized remat.
3786let isReMaterializable = 1, isMoveImm = 1 in
3787def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3788 [(set GPR:$dst, (arm_i32imm:$src))]>,
3789 Requires<[IsARM]>;
3790
3791// Pseudo instruction that combines movw + movt + add pc (if PIC).
3792// It also makes it possible to rematerialize the instructions.
3793// FIXME: Remove this when we can do generalized remat and when machine licm
3794// can properly the instructions.
3795let isReMaterializable = 1 in {
3796def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3797 IIC_iMOVix2addpc,
3798 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3799 Requires<[IsARM, UseMovt]>;
3800
3801def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3802 IIC_iMOVix2,
3803 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3804 Requires<[IsARM, UseMovt]>;
3805
3806let AddedComplexity = 10 in
3807def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3808 IIC_iMOVix2ld,
3809 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3810 Requires<[IsARM, UseMovt]>;
3811} // isReMaterializable
3812
3813// ConstantPool, GlobalAddress, and JumpTable
3814def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3815 Requires<[IsARM, DontUseMovt]>;
3816def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3817def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3818 Requires<[IsARM, UseMovt]>;
3819def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3820 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3821
3822// TODO: add,sub,and, 3-instr forms?
3823
3824// Tail calls
3825def : ARMPat<(ARMtcret tcGPR:$dst),
3826 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3827
3828def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3829 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3830
3831def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3832 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3833
3834def : ARMPat<(ARMtcret tcGPR:$dst),
3835 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3836
3837def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3838 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3839
3840def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3841 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3842
3843// Direct calls
3844def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3845 Requires<[IsARM, IsNotDarwin]>;
3846def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3847 Requires<[IsARM, IsDarwin]>;
3848
3849// zextload i1 -> zextload i8
3850def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3851def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3852
3853// extload -> zextload
3854def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3855def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3856def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3857def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3858
3859def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3860
3861def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3862def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3863
3864// smul* and smla*
3865def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3866 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3867 (SMULBB GPR:$a, GPR:$b)>;
3868def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3869 (SMULBB GPR:$a, GPR:$b)>;
3870def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3871 (sra GPR:$b, (i32 16))),
3872 (SMULBT GPR:$a, GPR:$b)>;
3873def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3874 (SMULBT GPR:$a, GPR:$b)>;
3875def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3876 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3877 (SMULTB GPR:$a, GPR:$b)>;
3878def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3879 (SMULTB GPR:$a, GPR:$b)>;
3880def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3881 (i32 16)),
3882 (SMULWB GPR:$a, GPR:$b)>;
3883def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3884 (SMULWB GPR:$a, GPR:$b)>;
3885
3886def : ARMV5TEPat<(add GPR:$acc,
3887 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3888 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3889 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3890def : ARMV5TEPat<(add GPR:$acc,
3891 (mul sext_16_node:$a, sext_16_node:$b)),
3892 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3893def : ARMV5TEPat<(add GPR:$acc,
3894 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3895 (sra GPR:$b, (i32 16)))),
3896 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3897def : ARMV5TEPat<(add GPR:$acc,
3898 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3899 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3900def : ARMV5TEPat<(add GPR:$acc,
3901 (mul (sra GPR:$a, (i32 16)),
3902 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3903 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3904def : ARMV5TEPat<(add GPR:$acc,
3905 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3906 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3907def : ARMV5TEPat<(add GPR:$acc,
3908 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3909 (i32 16))),
3910 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3911def : ARMV5TEPat<(add GPR:$acc,
3912 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3913 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3914
Jim Grosbache5ccac82011-03-10 19:27:17 +00003915
3916// Pre-v7 uses MCR for synchronization barriers.
3917def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3918 Requires<[IsARM, HasV6]>;
3919
3920
Jim Grosbachb75c0db2011-03-10 19:21:08 +00003921//===----------------------------------------------------------------------===//
3922// Thumb Support
3923//
3924
3925include "ARMInstrThumb.td"
3926
3927//===----------------------------------------------------------------------===//
3928// Thumb2 Support
3929//
3930
3931include "ARMInstrThumb2.td"
3932
3933//===----------------------------------------------------------------------===//
3934// Floating Point Support
3935//
3936
3937include "ARMInstrVFP.td"
3938
3939//===----------------------------------------------------------------------===//
3940// Advanced SIMD (NEON) Support
3941//
3942
3943include "ARMInstrNEON.td"
3944