blob: c5302f7942fc6c7718f2533b97bd9e26acdc2216 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
22#ifdef LLVM_BUILD_GLOBAL_ISEL
23#include "AMDGPURegisterBankInfo.h"
24#endif
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000025#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000027#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000028#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000029#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000030#include "SIMachineScheduler.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000032#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellardca166212017-01-30 21:56:46 +000033#include "llvm/CodeGen/GlobalISel/Legalizer.h"
34#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000036#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000038#include "llvm/Transforms/IPO.h"
Chandler Carruth67fc52f2016-08-17 02:56:20 +000039#include "llvm/Transforms/IPO/AlwaysInliner.h"
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +000040#include "llvm/Transforms/IPO/PassManagerBuilder.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000041#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000042#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000043#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000044#include "llvm/IR/Attributes.h"
45#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000046#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000047#include "llvm/Pass.h"
48#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Compiler.h"
50#include "llvm/Target/TargetLoweringObjectFile.h"
51#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000052
53using namespace llvm;
54
Matt Arsenaultc5816112016-06-24 06:30:22 +000055static cl::opt<bool> EnableR600StructurizeCFG(
56 "r600-ir-structurize",
57 cl::desc("Use StructurizeCFG IR pass"),
58 cl::init(true));
59
Matt Arsenault03d85842016-06-27 20:32:13 +000060static cl::opt<bool> EnableSROA(
61 "amdgpu-sroa",
62 cl::desc("Run SROA after promote alloca pass"),
63 cl::ReallyHidden,
64 cl::init(true));
65
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000066static cl::opt<bool>
67EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
68 cl::desc("Run early if-conversion"),
69 cl::init(false));
70
Matt Arsenault03d85842016-06-27 20:32:13 +000071static cl::opt<bool> EnableR600IfConvert(
72 "r600-if-convert",
73 cl::desc("Use if conversion pass"),
74 cl::ReallyHidden,
75 cl::init(true));
76
Matt Arsenault908b9e22016-07-01 03:33:52 +000077// Option to disable vectorizer for tests.
78static cl::opt<bool> EnableLoadStoreVectorizer(
79 "amdgpu-load-store-vectorizer",
80 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000081 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000082 cl::Hidden);
83
Alexander Timofeev18009562016-12-08 17:28:47 +000084// Option to to control global loads scalarization
85static cl::opt<bool> ScalarizeGlobal(
86 "amdgpu-scalarize-global-loads",
87 cl::desc("Enable global load scalarization"),
88 cl::init(false),
89 cl::Hidden);
90
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000091// Option to run internalize pass.
92static cl::opt<bool> InternalizeSymbols(
93 "amdgpu-internalize-symbols",
94 cl::desc("Enable elimination of non-kernel functions and unused globals"),
95 cl::init(false),
96 cl::Hidden);
97
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000098// Option to inline all early.
99static cl::opt<bool> EarlyInlineAll(
100 "amdgpu-early-inline-all",
101 cl::desc("Inline all functions early"),
102 cl::init(false),
103 cl::Hidden);
104
Sam Koltonf60ad582017-03-21 12:51:34 +0000105static cl::opt<bool> EnableSDWAPeephole(
106 "amdgpu-sdwa-peephole",
107 cl::desc("Enable SDWA peepholer"),
108 cl::init(false));
109
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000110// Enable address space based alias analysis
111static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
112 cl::desc("Enable AMDGPU Alias Analysis"),
113 cl::init(true));
114
Tom Stellard45bb48e2015-06-13 03:28:10 +0000115extern "C" void LLVMInitializeAMDGPUTarget() {
116 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000117 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
118 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000119
120 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000121 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000122 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000123 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000124 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000125 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000126 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000127 initializeSIFixControlFlowLiveIntervalsPass(*PR);
128 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000129 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000130 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000131 initializeAMDGPULowerIntrinsicsPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000132 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000133 initializeAMDGPUCodeGenPreparePass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000134 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000135 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +0000136 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000137 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000138 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000139 initializeSIInsertSkipsPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000140 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000141 initializeSIOptimizeExecMaskingPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000142 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000143 initializeAMDGPUAAWrapperPassPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000144}
145
Tom Stellarde135ffd2015-09-25 21:41:28 +0000146static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000147 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000148}
149
Tom Stellard45bb48e2015-06-13 03:28:10 +0000150static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000151 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000152}
153
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000154static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
155 return new SIScheduleDAGMI(C);
156}
157
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000158static ScheduleDAGInstrs *
159createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
160 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000161 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000162 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
163 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000164 return DAG;
165}
166
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000167static ScheduleDAGInstrs *
168createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
169 auto DAG = new GCNIterativeScheduler(C,
170 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
171 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
172 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
173 return DAG;
174}
175
176static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
177 return new GCNIterativeScheduler(C,
178 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
179}
180
Tom Stellard45bb48e2015-06-13 03:28:10 +0000181static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000182R600SchedRegistry("r600", "Run R600's custom scheduler",
183 createR600MachineScheduler);
184
185static MachineSchedRegistry
186SISchedRegistry("si", "Run SI's custom scheduler",
187 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000188
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000189static MachineSchedRegistry
190GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
191 "Run GCN scheduler to maximize occupancy",
192 createGCNMaxOccupancyMachineScheduler);
193
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000194static MachineSchedRegistry
195IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
196 "Run GCN scheduler to maximize occupancy (experimental)",
197 createIterativeGCNMaxOccupancyMachineScheduler);
198
199static MachineSchedRegistry
200GCNMinRegSchedRegistry("gcn-minreg",
201 "Run GCN iterative scheduler for minimal register usage (experimental)",
202 createMinRegScheduler);
203
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000204static StringRef computeDataLayout(const Triple &TT) {
205 if (TT.getArch() == Triple::r600) {
206 // 32-bit pointers.
207 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
208 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000209 }
210
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000211 // 32-bit private, local, and region pointers. 64-bit global, constant and
212 // flat.
Yaxun Liu14834c32017-03-25 02:05:44 +0000213 if (TT.getEnvironmentName() == "amdgiz" ||
214 TT.getEnvironmentName() == "amdgizcl")
215 return "e-p:64:64-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000216 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
217 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Yaxun Liu14834c32017-03-25 02:05:44 +0000218 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
219 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
220 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000221}
222
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000223LLVM_READNONE
224static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
225 if (!GPU.empty())
226 return GPU;
227
228 // HSA only supports CI+, so change the default GPU to a CI for HSA.
229 if (TT.getArch() == Triple::amdgcn)
230 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
231
Matt Arsenault8e001942016-06-02 18:37:16 +0000232 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000233}
234
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000235static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000236 // The AMDGPU toolchain only supports generating shared objects, so we
237 // must always use PIC.
238 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000239}
240
Tom Stellard45bb48e2015-06-13 03:28:10 +0000241AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
242 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000243 TargetOptions Options,
244 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000245 CodeModel::Model CM,
246 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000247 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
248 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000249 TLOF(createTLOF(getTargetTriple())) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000250 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000251 initAsmInfo();
252}
253
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000254AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000255
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000256StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
257 Attribute GPUAttr = F.getFnAttribute("target-cpu");
258 return GPUAttr.hasAttribute(Attribute::None) ?
259 getTargetCPU() : GPUAttr.getValueAsString();
260}
261
262StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
263 Attribute FSAttr = F.getFnAttribute("target-features");
264
265 return FSAttr.hasAttribute(Attribute::None) ?
266 getTargetFeatureString() :
267 FSAttr.getValueAsString();
268}
269
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000270static ImmutablePass *createAMDGPUExternalAAWrapperPass() {
271 return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) {
272 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
273 AAR.addAAResult(WrapperPass->getResult());
274 });
275}
276
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000277void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000278 Builder.DivergentTarget = true;
279
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000280 bool Internalize = InternalizeSymbols &&
281 (getOptLevel() > CodeGenOpt::None) &&
282 (getTargetTriple().getArch() == Triple::amdgcn);
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000283 bool EarlyInline = EarlyInlineAll &&
284 (getOptLevel() > CodeGenOpt::None);
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000285 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && getOptLevel() > CodeGenOpt::None;
286
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000287 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000288 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000289 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
290 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000291 if (AMDGPUAA) {
292 PM.add(createAMDGPUAAWrapperPass());
293 PM.add(createAMDGPUExternalAAWrapperPass());
294 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000295 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000296 if (Internalize) {
297 PM.add(createInternalizePass([=](const GlobalValue &GV) -> bool {
298 if (const Function *F = dyn_cast<Function>(&GV)) {
299 if (F->isDeclaration())
300 return true;
301 switch (F->getCallingConv()) {
302 default:
303 return false;
304 case CallingConv::AMDGPU_VS:
305 case CallingConv::AMDGPU_GS:
306 case CallingConv::AMDGPU_PS:
307 case CallingConv::AMDGPU_CS:
308 case CallingConv::AMDGPU_KERNEL:
309 case CallingConv::SPIR_KERNEL:
310 return true;
311 }
312 }
313 return !GV.use_empty();
314 }));
315 PM.add(createGlobalDCEPass());
316 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000317 if (EarlyInline)
318 PM.add(createAMDGPUAlwaysInlinePass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000319 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000320
321 Builder.addExtension(
322 PassManagerBuilder::EP_EarlyAsPossible,
323 [AMDGPUAA](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
324 if (AMDGPUAA) {
325 PM.add(createAMDGPUAAWrapperPass());
326 PM.add(createAMDGPUExternalAAWrapperPass());
327 }
328 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000329}
330
Tom Stellard45bb48e2015-06-13 03:28:10 +0000331//===----------------------------------------------------------------------===//
332// R600 Target Machine (R600 -> Cayman)
333//===----------------------------------------------------------------------===//
334
335R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000336 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000337 TargetOptions Options,
338 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000339 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000340 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
341 setRequiresStructuredCFG(true);
342}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000343
344const R600Subtarget *R600TargetMachine::getSubtargetImpl(
345 const Function &F) const {
346 StringRef GPU = getGPUName(F);
347 StringRef FS = getFeatureString(F);
348
349 SmallString<128> SubtargetKey(GPU);
350 SubtargetKey.append(FS);
351
352 auto &I = SubtargetMap[SubtargetKey];
353 if (!I) {
354 // This needs to be done before we create a new subtarget since any
355 // creation will depend on the TM and the code generation flags on the
356 // function that reside in TargetOptions.
357 resetTargetOptions(F);
358 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
359 }
360
361 return I.get();
362}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000363
364//===----------------------------------------------------------------------===//
365// GCN Target Machine (SI+)
366//===----------------------------------------------------------------------===//
367
Matt Arsenault55dff272016-06-28 00:11:26 +0000368#ifdef LLVM_BUILD_GLOBAL_ISEL
369namespace {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000370
Matt Arsenault55dff272016-06-28 00:11:26 +0000371struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000372 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
Tom Stellardca166212017-01-30 21:56:46 +0000373 std::unique_ptr<InstructionSelector> InstSelector;
374 std::unique_ptr<LegalizerInfo> Legalizer;
375 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000376 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000377 return CallLoweringInfo.get();
378 }
Tom Stellardca166212017-01-30 21:56:46 +0000379 const InstructionSelector *getInstructionSelector() const override {
380 return InstSelector.get();
381 }
382 const LegalizerInfo *getLegalizerInfo() const override {
383 return Legalizer.get();
384 }
385 const RegisterBankInfo *getRegBankInfo() const override {
386 return RegBankInfo.get();
387 }
Matt Arsenault55dff272016-06-28 00:11:26 +0000388};
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000389
390} // end anonymous namespace
Matt Arsenault55dff272016-06-28 00:11:26 +0000391#endif
392
Tom Stellard45bb48e2015-06-13 03:28:10 +0000393GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000394 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000395 TargetOptions Options,
396 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000397 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000398 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
399
400const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
401 StringRef GPU = getGPUName(F);
402 StringRef FS = getFeatureString(F);
403
404 SmallString<128> SubtargetKey(GPU);
405 SubtargetKey.append(FS);
406
407 auto &I = SubtargetMap[SubtargetKey];
408 if (!I) {
409 // This needs to be done before we create a new subtarget since any
410 // creation will depend on the TM and the code generation flags on the
411 // function that reside in TargetOptions.
412 resetTargetOptions(F);
413 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
414
415#ifndef LLVM_BUILD_GLOBAL_ISEL
416 GISelAccessor *GISel = new GISelAccessor();
417#else
418 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000419 GISel->CallLoweringInfo.reset(
420 new AMDGPUCallLowering(*I->getTargetLowering()));
Tom Stellardca166212017-01-30 21:56:46 +0000421 GISel->Legalizer.reset(new AMDGPULegalizerInfo());
422
423 GISel->RegBankInfo.reset(new AMDGPURegisterBankInfo(*I->getRegisterInfo()));
424 GISel->InstSelector.reset(new AMDGPUInstructionSelector(*I,
425 *static_cast<AMDGPURegisterBankInfo*>(GISel->RegBankInfo.get())));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000426#endif
427
428 I->setGISelAccessor(*GISel);
429 }
430
Alexander Timofeev18009562016-12-08 17:28:47 +0000431 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
432
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000433 return I.get();
434}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000435
436//===----------------------------------------------------------------------===//
437// AMDGPU Pass Setup
438//===----------------------------------------------------------------------===//
439
440namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000441
Tom Stellard45bb48e2015-06-13 03:28:10 +0000442class AMDGPUPassConfig : public TargetPassConfig {
443public:
444 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000445 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000446 // Exceptions and StackMaps are not supported, so these passes will never do
447 // anything.
448 disablePass(&StackMapLivenessID);
449 disablePass(&FuncletLayoutID);
450 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000451
452 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
453 return getTM<AMDGPUTargetMachine>();
454 }
455
Matthias Braun115efcd2016-11-28 20:11:54 +0000456 ScheduleDAGInstrs *
457 createMachineScheduler(MachineSchedContext *C) const override {
458 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
459 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
460 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
461 return DAG;
462 }
463
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000464 void addEarlyCSEOrGVNPass();
465 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000466 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000467 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000468 bool addPreISel() override;
469 bool addInstSelector() override;
470 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000471};
472
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000473class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000474public:
475 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000476 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000477
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000478 ScheduleDAGInstrs *createMachineScheduler(
479 MachineSchedContext *C) const override {
480 return createR600MachineScheduler(C);
481 }
482
Tom Stellard45bb48e2015-06-13 03:28:10 +0000483 bool addPreISel() override;
484 void addPreRegAlloc() override;
485 void addPreSched2() override;
486 void addPreEmitPass() override;
487};
488
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000489class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000490public:
491 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000492 : AMDGPUPassConfig(TM, PM) {}
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000493
494 GCNTargetMachine &getGCNTargetMachine() const {
495 return getTM<GCNTargetMachine>();
496 }
497
498 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000499 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000500
Tom Stellard45bb48e2015-06-13 03:28:10 +0000501 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000502 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000503 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000504 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000505#ifdef LLVM_BUILD_GLOBAL_ISEL
506 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000507 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000508 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000509 bool addGlobalInstructionSelect() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000510#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000511 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
512 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000513 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000514 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000515 void addPreSched2() override;
516 void addPreEmitPass() override;
517};
518
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000519} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520
521TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000522 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000523 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000524 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000525}
526
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000527void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
528 if (getOptLevel() == CodeGenOpt::Aggressive)
529 addPass(createGVNPass());
530 else
531 addPass(createEarlyCSEPass());
532}
533
534void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
535 addPass(createSeparateConstOffsetFromGEPPass());
536 addPass(createSpeculativeExecutionPass());
537 // ReassociateGEPs exposes more opportunites for SLSR. See
538 // the example in reassociate-geps-and-slsr.ll.
539 addPass(createStraightLineStrengthReducePass());
540 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
541 // EarlyCSE can reuse.
542 addEarlyCSEOrGVNPass();
543 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
544 addPass(createNaryReassociatePass());
545 // NaryReassociate on GEPs creates redundant common expressions, so run
546 // EarlyCSE after it.
547 addPass(createEarlyCSEPass());
548}
549
Tom Stellard45bb48e2015-06-13 03:28:10 +0000550void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000551 // There is no reason to run these.
552 disablePass(&StackMapLivenessID);
553 disablePass(&FuncletLayoutID);
554 disablePass(&PatchableFunctionID);
555
Matt Arsenault0699ef32017-02-09 22:00:42 +0000556 addPass(createAMDGPULowerIntrinsicsPass());
557
Tom Stellard45bb48e2015-06-13 03:28:10 +0000558 // Function calls are not supported, so make sure we inline everything.
559 addPass(createAMDGPUAlwaysInlinePass());
Chandler Carruth67fc52f2016-08-17 02:56:20 +0000560 addPass(createAlwaysInlinerLegacyPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000561 // We need to add the barrier noop pass, otherwise adding the function
562 // inlining pass will cause all of the PassConfigs passes to be run
563 // one function at a time, which means if we have a nodule with two
564 // functions, then we will generate code for the first function
565 // without ever running any passes on the second.
566 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000567
Matt Arsenault0c329382017-01-30 18:40:29 +0000568 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
569
570 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
571 // TODO: May want to move later or split into an early and late one.
572
573 addPass(createAMDGPUCodeGenPreparePass(
574 static_cast<const GCNTargetMachine *>(&TM)));
575 }
576
Tom Stellardfd253952015-08-07 23:19:30 +0000577 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
578 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000579
Matt Arsenault03d85842016-06-27 20:32:13 +0000580 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000581 addPass(createInferAddressSpacesPass());
Matt Arsenaulte0132462016-01-30 05:19:45 +0000582 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000583
584 if (EnableSROA)
585 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000586
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000587 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000588
589 if (EnableAMDGPUAliasAnalysis) {
590 addPass(createAMDGPUAAWrapperPass());
591 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
592 AAResults &AAR) {
593 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
594 AAR.addAAResult(WrapperPass->getResult());
595 }));
596 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000597 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000598
599 TargetPassConfig::addIRPasses();
600
601 // EarlyCSE is not always strong enough to clean up what LSR produces. For
602 // example, GVN can combine
603 //
604 // %0 = add %a, %b
605 // %1 = add %b, %a
606 //
607 // and
608 //
609 // %0 = shl nsw %a, 2
610 // %1 = shl %a, 2
611 //
612 // but EarlyCSE can do neither of them.
613 if (getOptLevel() != CodeGenOpt::None)
614 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000615}
616
Matt Arsenault908b9e22016-07-01 03:33:52 +0000617void AMDGPUPassConfig::addCodeGenPrepare() {
618 TargetPassConfig::addCodeGenPrepare();
619
620 if (EnableLoadStoreVectorizer)
621 addPass(createLoadStoreVectorizerPass());
622}
623
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000624bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000625 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000626 return false;
627}
628
629bool AMDGPUPassConfig::addInstSelector() {
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000630 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000631 return false;
632}
633
Matt Arsenault0a109002015-09-25 17:41:20 +0000634bool AMDGPUPassConfig::addGCPasses() {
635 // Do nothing. GC is not supported.
636 return false;
637}
638
Tom Stellard45bb48e2015-06-13 03:28:10 +0000639//===----------------------------------------------------------------------===//
640// R600 Pass Setup
641//===----------------------------------------------------------------------===//
642
643bool R600PassConfig::addPreISel() {
644 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000645
646 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000647 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000648 return false;
649}
650
651void R600PassConfig::addPreRegAlloc() {
652 addPass(createR600VectorRegMerger(*TM));
653}
654
655void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000656 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000657 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000658 addPass(&IfConverterID, false);
659 addPass(createR600ClauseMergePass(*TM), false);
660}
661
662void R600PassConfig::addPreEmitPass() {
663 addPass(createAMDGPUCFGStructurizerPass(), false);
664 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
665 addPass(&FinalizeMachineBundlesID, false);
666 addPass(createR600Packetizer(*TM), false);
667 addPass(createR600ControlFlowFinalizer(*TM), false);
668}
669
670TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
671 return new R600PassConfig(this, PM);
672}
673
674//===----------------------------------------------------------------------===//
675// GCN Pass Setup
676//===----------------------------------------------------------------------===//
677
Matt Arsenault03d85842016-06-27 20:32:13 +0000678ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
679 MachineSchedContext *C) const {
680 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
681 if (ST.enableSIScheduler())
682 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000683 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000684}
685
Tom Stellard45bb48e2015-06-13 03:28:10 +0000686bool GCNPassConfig::addPreISel() {
687 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000688
689 // FIXME: We need to run a pass to propagate the attributes when calls are
690 // supported.
Matt Arsenaulte823d922017-02-18 18:29:53 +0000691 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
692 addPass(createAMDGPUAnnotateKernelFeaturesPass(&TM));
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000693
694 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
695 // regions formed by them.
696 addPass(&AMDGPUUnifyDivergentExitNodesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000697 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000698 addPass(createSinkingPass());
699 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000700 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000701 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000702
Tom Stellard45bb48e2015-06-13 03:28:10 +0000703 return false;
704}
705
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000706void GCNPassConfig::addMachineSSAOptimization() {
707 TargetPassConfig::addMachineSSAOptimization();
708
709 // We want to fold operands after PeepholeOptimizer has run (or as part of
710 // it), because it will eliminate extra copies making it easier to fold the
711 // real source operand. We want to eliminate dead instructions after, so that
712 // we see fewer uses of the copies. We then need to clean up the dead
713 // instructions leftover after the operands are folded as well.
714 //
715 // XXX - Can we get away without running DeadMachineInstructionElim again?
716 addPass(&SIFoldOperandsID);
717 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000718 addPass(&SILoadStoreOptimizerID);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000719}
720
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000721bool GCNPassConfig::addILPOpts() {
722 if (EnableEarlyIfConversion)
723 addPass(&EarlyIfConverterID);
724
725 TargetPassConfig::addILPOpts();
726 return false;
727}
728
Tom Stellard45bb48e2015-06-13 03:28:10 +0000729bool GCNPassConfig::addInstSelector() {
730 AMDGPUPassConfig::addInstSelector();
731 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000732 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000733 return false;
734}
735
Tom Stellard000c5af2016-04-14 19:09:28 +0000736#ifdef LLVM_BUILD_GLOBAL_ISEL
737bool GCNPassConfig::addIRTranslator() {
738 addPass(new IRTranslator());
739 return false;
740}
741
Tim Northover33b07d62016-07-22 20:03:43 +0000742bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000743 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000744 return false;
745}
746
Tom Stellard000c5af2016-04-14 19:09:28 +0000747bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000748 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000749 return false;
750}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000751
752bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000753 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000754 return false;
755}
Tom Stellardca166212017-01-30 21:56:46 +0000756
Tom Stellard000c5af2016-04-14 19:09:28 +0000757#endif
758
Tom Stellard45bb48e2015-06-13 03:28:10 +0000759void GCNPassConfig::addPreRegAlloc() {
Matt Arsenault4a07bf62016-06-22 20:26:24 +0000760 addPass(createSIShrinkInstructionsPass());
Sam Koltonf60ad582017-03-21 12:51:34 +0000761 if (EnableSDWAPeephole) {
762 addPass(&SIPeepholeSDWAID);
763 addPass(&DeadMachineInstructionElimID);
764 }
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000765 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000766}
767
768void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000769 // FIXME: We have to disable the verifier here because of PHIElimination +
770 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000771
772 // This must be run immediately after phi elimination and before
773 // TwoAddressInstructions, otherwise the processing of the tied operand of
774 // SI_ELSE will introduce a copy of the tied operand source after the else.
775 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000776
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000777 TargetPassConfig::addFastRegAlloc(RegAllocPass);
778}
779
780void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000781 // This needs to be run directly before register allocation because earlier
782 // passes might recompute live intervals.
783 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
784
Matt Arsenaulte6740752016-09-29 01:44:16 +0000785 // This must be run immediately after phi elimination and before
786 // TwoAddressInstructions, otherwise the processing of the tied operand of
787 // SI_ELSE will introduce a copy of the tied operand source after the else.
788 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000789
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000790 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000791}
792
Matt Arsenaulte6740752016-09-29 01:44:16 +0000793void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000794 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000795 addPass(&SIOptimizeExecMaskingID);
796 TargetPassConfig::addPostRegAlloc();
797}
798
Tom Stellard45bb48e2015-06-13 03:28:10 +0000799void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000800}
801
802void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000803 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000804 // guarantee to be able handle all hazards correctly. This is because if there
805 // are multiple scheduling regions in a basic block, the regions are scheduled
806 // bottom up, so when we begin to schedule a region we don't know what
807 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000808 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000809 // Here we add a stand-alone hazard recognizer pass which can handle all
810 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000811 addPass(&PostRAHazardRecognizerID);
812
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000813 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000814 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000815 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000816 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000817 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000818}
819
820TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
821 return new GCNPassConfig(this, PM);
822}
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000823