blob: 636dc7364b3157b93621c0bc0d7247c1c816d0ca [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUInstructions.td - Common instruction defs ---*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains instruction defs that are common to all hw codegen
11// targets.
12//
13//===----------------------------------------------------------------------===//
14
Matt Arsenault648e4222016-07-14 05:23:23 +000015class AMDGPUInst <dag outs, dag ins, string asm = "",
16 list<dag> pattern = []> : Instruction {
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000017 field bit isRegisterLoad = 0;
18 field bit isRegisterStore = 0;
Tom Stellard75aadc22012-12-11 21:25:42 +000019
20 let Namespace = "AMDGPU";
21 let OutOperandList = outs;
22 let InOperandList = ins;
23 let AsmString = asm;
24 let Pattern = pattern;
25 let Itinerary = NullALU;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000026
Tom Stellarde1818af2016-02-18 03:42:32 +000027 // SoftFail is a field the disassembler can use to provide a way for
28 // instructions to not match without killing the whole decode process. It is
29 // mainly used for ARM, but Tablegen expects this field to exist or it fails
30 // to build the decode table.
31 field bits<64> SoftFail = 0;
32
33 let DecoderNamespace = Namespace;
Matt Arsenault37fefd62016-06-10 02:18:02 +000034
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000035 let TSFlags{63} = isRegisterLoad;
36 let TSFlags{62} = isRegisterStore;
Tom Stellard75aadc22012-12-11 21:25:42 +000037}
38
Matt Arsenault648e4222016-07-14 05:23:23 +000039class AMDGPUShaderInst <dag outs, dag ins, string asm = "",
40 list<dag> pattern = []> : AMDGPUInst<outs, ins, asm, pattern> {
Tom Stellard75aadc22012-12-11 21:25:42 +000041
42 field bits<32> Inst = 0xffffffff;
Tom Stellard75aadc22012-12-11 21:25:42 +000043}
44
Stanislav Mekhanoshin06cab792017-08-30 03:03:38 +000045def FP16Denormals : Predicate<"Subtarget->hasFP16Denormals()">;
46def FP32Denormals : Predicate<"Subtarget->hasFP32Denormals()">;
47def FP64Denormals : Predicate<"Subtarget->hasFP64Denormals()">;
48def NoFP16Denormals : Predicate<"!Subtarget->hasFP16Denormals()">;
49def NoFP32Denormals : Predicate<"!Subtarget->hasFP32Denormals()">;
50def NoFP64Denormals : Predicate<"!Subtarget->hasFP64Denormals()">;
Matt Arsenault1d077742014-07-15 20:18:24 +000051def UnsafeFPMath : Predicate<"TM.Options.UnsafeFPMath">;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000052
Tom Stellard75aadc22012-12-11 21:25:42 +000053def InstFlag : OperandWithDefaultOps <i32, (ops (i32 0))>;
Tom Stellard81d871d2013-11-13 23:36:50 +000054def ADDRIndirect : ComplexPattern<iPTR, 2, "SelectADDRIndirect", [], []>;
Tom Stellard75aadc22012-12-11 21:25:42 +000055
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000056def u16ImmTarget : AsmOperandClass {
57 let Name = "U16Imm";
58 let RenderMethod = "addImmOperands";
59}
60
61def s16ImmTarget : AsmOperandClass {
62 let Name = "S16Imm";
63 let RenderMethod = "addImmOperands";
64}
65
Tom Stellardb02094e2014-07-21 15:45:01 +000066let OperandType = "OPERAND_IMMEDIATE" in {
67
Matt Arsenault4d7d3832014-04-15 22:32:49 +000068def u32imm : Operand<i32> {
69 let PrintMethod = "printU32ImmOperand";
70}
71
72def u16imm : Operand<i16> {
73 let PrintMethod = "printU16ImmOperand";
Dmitry Preobrazhenskyc7d35a02017-04-26 15:34:19 +000074 let ParserMatchClass = u16ImmTarget;
75}
76
77def s16imm : Operand<i16> {
78 let PrintMethod = "printU16ImmOperand";
79 let ParserMatchClass = s16ImmTarget;
Matt Arsenault4d7d3832014-04-15 22:32:49 +000080}
81
82def u8imm : Operand<i8> {
83 let PrintMethod = "printU8ImmOperand";
84}
85
Tom Stellardb02094e2014-07-21 15:45:01 +000086} // End OperandType = "OPERAND_IMMEDIATE"
87
Tom Stellardbc5b5372014-06-13 16:38:59 +000088//===--------------------------------------------------------------------===//
89// Custom Operands
90//===--------------------------------------------------------------------===//
91def brtarget : Operand<OtherVT>;
92
Tom Stellardc0845332013-11-22 23:07:58 +000093//===----------------------------------------------------------------------===//
Matt Arsenaulta9e16e62017-02-23 00:23:43 +000094// Misc. PatFrags
95//===----------------------------------------------------------------------===//
96
Matt Arsenaulteb522e62017-02-27 22:15:25 +000097class HasOneUseUnaryOp<SDPatternOperator op> : PatFrag<
98 (ops node:$src0),
99 (op $src0),
100 [{ return N->hasOneUse(); }]
101>;
102
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000103class HasOneUseBinOp<SDPatternOperator op> : PatFrag<
104 (ops node:$src0, node:$src1),
105 (op $src0, $src1),
106 [{ return N->hasOneUse(); }]
107>;
108
109class HasOneUseTernaryOp<SDPatternOperator op> : PatFrag<
110 (ops node:$src0, node:$src1, node:$src2),
111 (op $src0, $src1, $src2),
112 [{ return N->hasOneUse(); }]
113>;
114
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000115def trunc_oneuse : HasOneUseUnaryOp<trunc>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000116
117let Properties = [SDNPCommutative, SDNPAssociative] in {
118def smax_oneuse : HasOneUseBinOp<smax>;
119def smin_oneuse : HasOneUseBinOp<smin>;
120def umax_oneuse : HasOneUseBinOp<umax>;
121def umin_oneuse : HasOneUseBinOp<umin>;
122def fminnum_oneuse : HasOneUseBinOp<fminnum>;
123def fmaxnum_oneuse : HasOneUseBinOp<fmaxnum>;
124def and_oneuse : HasOneUseBinOp<and>;
125def or_oneuse : HasOneUseBinOp<or>;
126def xor_oneuse : HasOneUseBinOp<xor>;
127} // Properties = [SDNPCommutative, SDNPAssociative]
128
129def sub_oneuse : HasOneUseBinOp<sub>;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000130
131def srl_oneuse : HasOneUseBinOp<srl>;
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000132def shl_oneuse : HasOneUseBinOp<shl>;
133
134def select_oneuse : HasOneUseTernaryOp<select>;
135
136//===----------------------------------------------------------------------===//
Tom Stellardc0845332013-11-22 23:07:58 +0000137// PatLeafs for floating-point comparisons
138//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000139
Tom Stellard0351ea22013-09-28 02:50:50 +0000140def COND_OEQ : PatLeaf <
141 (cond),
142 [{return N->get() == ISD::SETOEQ || N->get() == ISD::SETEQ;}]
143>;
144
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000145def COND_ONE : PatLeaf <
146 (cond),
147 [{return N->get() == ISD::SETONE || N->get() == ISD::SETNE;}]
148>;
149
Tom Stellard0351ea22013-09-28 02:50:50 +0000150def COND_OGT : PatLeaf <
151 (cond),
152 [{return N->get() == ISD::SETOGT || N->get() == ISD::SETGT;}]
153>;
154
Tom Stellard0351ea22013-09-28 02:50:50 +0000155def COND_OGE : PatLeaf <
156 (cond),
157 [{return N->get() == ISD::SETOGE || N->get() == ISD::SETGE;}]
158>;
159
Tom Stellardc0845332013-11-22 23:07:58 +0000160def COND_OLT : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000161 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000162 [{return N->get() == ISD::SETOLT || N->get() == ISD::SETLT;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000163>;
164
Tom Stellardc0845332013-11-22 23:07:58 +0000165def COND_OLE : PatLeaf <
Tom Stellard75aadc22012-12-11 21:25:42 +0000166 (cond),
Tom Stellardc0845332013-11-22 23:07:58 +0000167 [{return N->get() == ISD::SETOLE || N->get() == ISD::SETLE;}]
168>;
169
Tom Stellardc0845332013-11-22 23:07:58 +0000170
171def COND_O : PatLeaf <(cond), [{return N->get() == ISD::SETO;}]>;
172def COND_UO : PatLeaf <(cond), [{return N->get() == ISD::SETUO;}]>;
173
174//===----------------------------------------------------------------------===//
Matt Arsenault8b989ef2014-12-11 22:15:39 +0000175// PatLeafs for unsigned / unordered comparisons
Tom Stellardc0845332013-11-22 23:07:58 +0000176//===----------------------------------------------------------------------===//
177
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000178def COND_UEQ : PatLeaf <(cond), [{return N->get() == ISD::SETUEQ;}]>;
179def COND_UNE : PatLeaf <(cond), [{return N->get() == ISD::SETUNE;}]>;
Tom Stellardc0845332013-11-22 23:07:58 +0000180def COND_UGT : PatLeaf <(cond), [{return N->get() == ISD::SETUGT;}]>;
181def COND_UGE : PatLeaf <(cond), [{return N->get() == ISD::SETUGE;}]>;
182def COND_ULT : PatLeaf <(cond), [{return N->get() == ISD::SETULT;}]>;
183def COND_ULE : PatLeaf <(cond), [{return N->get() == ISD::SETULE;}]>;
184
Matt Arsenault9cded7a2014-12-11 22:15:35 +0000185// XXX - For some reason R600 version is preferring to use unordered
186// for setne?
187def COND_UNE_NE : PatLeaf <
188 (cond),
189 [{return N->get() == ISD::SETUNE || N->get() == ISD::SETNE;}]
190>;
191
Tom Stellardc0845332013-11-22 23:07:58 +0000192//===----------------------------------------------------------------------===//
193// PatLeafs for signed comparisons
194//===----------------------------------------------------------------------===//
195
196def COND_SGT : PatLeaf <(cond), [{return N->get() == ISD::SETGT;}]>;
197def COND_SGE : PatLeaf <(cond), [{return N->get() == ISD::SETGE;}]>;
198def COND_SLT : PatLeaf <(cond), [{return N->get() == ISD::SETLT;}]>;
199def COND_SLE : PatLeaf <(cond), [{return N->get() == ISD::SETLE;}]>;
200
201//===----------------------------------------------------------------------===//
202// PatLeafs for integer equality
203//===----------------------------------------------------------------------===//
204
205def COND_EQ : PatLeaf <
206 (cond),
207 [{return N->get() == ISD::SETEQ || N->get() == ISD::SETUEQ;}]
208>;
209
210def COND_NE : PatLeaf <
211 (cond),
212 [{return N->get() == ISD::SETNE || N->get() == ISD::SETUNE;}]
Tom Stellard75aadc22012-12-11 21:25:42 +0000213>;
214
Christian Konigb19849a2013-02-21 15:17:04 +0000215def COND_NULL : PatLeaf <
216 (cond),
Tom Stellardaa9a1a82014-08-01 02:05:57 +0000217 [{(void)N; return false;}]
Christian Konigb19849a2013-02-21 15:17:04 +0000218>;
219
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000220
221//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000222// Load/Store Pattern Fragments
223//===----------------------------------------------------------------------===//
224
Matt Arsenaultbc683832017-09-20 03:43:35 +0000225class Aligned8Bytes <dag ops, dag frag> : PatFrag <ops, frag, [{
226 return cast<MemSDNode>(N)->getAlignment() % 8 == 0;
227}]>;
228
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000229class LoadFrag <SDPatternOperator op> : PatFrag<(ops node:$ptr), (op node:$ptr)>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000230
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000231class StoreFrag<SDPatternOperator op> : PatFrag <
Tom Stellardb02094e2014-07-21 15:45:01 +0000232 (ops node:$value, node:$ptr), (op node:$value, node:$ptr)
233>;
234
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000235class StoreHi16<SDPatternOperator op> : PatFrag <
236 (ops node:$value, node:$ptr), (op (srl node:$value, (i32 16)), node:$ptr)
237>;
Tom Stellardb02094e2014-07-21 15:45:01 +0000238
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000239class PrivateAddress : CodePatPred<[{
240 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.PRIVATE_ADDRESS;
241}]>;
242
Matt Arsenaultbc683832017-09-20 03:43:35 +0000243class ConstantAddress : CodePatPred<[{
244 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
245}]>;
246
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000247class LocalAddress : CodePatPred<[{
248 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
249}]>;
250
251class GlobalAddress : CodePatPred<[{
252 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
253}]>;
254
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000255class GlobalLoadAddress : CodePatPred<[{
256 auto AS = cast<MemSDNode>(N)->getAddressSpace();
257 return AS == AMDGPUASI.GLOBAL_ADDRESS || AS == AMDGPUASI.CONSTANT_ADDRESS;
258}]>;
259
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000260class FlatLoadAddress : CodePatPred<[{
261 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
262 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultbc683832017-09-20 03:43:35 +0000263 AS == AMDGPUASI.GLOBAL_ADDRESS ||
264 AS == AMDGPUASI.CONSTANT_ADDRESS;
265}]>;
266
267class FlatStoreAddress : CodePatPred<[{
268 const auto AS = cast<MemSDNode>(N)->getAddressSpace();
269 return AS == AMDGPUASI.FLAT_ADDRESS ||
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000270 AS == AMDGPUASI.GLOBAL_ADDRESS;
271}]>;
272
Tom Stellard381a94a2015-05-12 15:00:49 +0000273class AZExtLoadBase <SDPatternOperator ld_node>: PatFrag<(ops node:$ptr),
274 (ld_node node:$ptr), [{
Tom Stellard31209cc2013-07-15 19:00:09 +0000275 LoadSDNode *L = cast<LoadSDNode>(N);
276 return L->getExtensionType() == ISD::ZEXTLOAD ||
277 L->getExtensionType() == ISD::EXTLOAD;
278}]>;
279
Tom Stellard381a94a2015-05-12 15:00:49 +0000280def az_extload : AZExtLoadBase <unindexedload>;
281
Tom Stellard33dd04b2013-07-23 01:47:52 +0000282def az_extloadi8 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
283 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i8;
284}]>;
285
Tom Stellard33dd04b2013-07-23 01:47:52 +0000286def az_extloadi16 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
287 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i16;
288}]>;
289
Tom Stellard31209cc2013-07-15 19:00:09 +0000290def az_extloadi32 : PatFrag<(ops node:$ptr), (az_extload node:$ptr), [{
291 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::i32;
292}]>;
293
Matt Arsenaultbc683832017-09-20 03:43:35 +0000294class PrivateLoad <SDPatternOperator op> : LoadFrag <op>, PrivateAddress;
295class PrivateStore <SDPatternOperator op> : StoreFrag <op>, PrivateAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000296
Matt Arsenaultbc683832017-09-20 03:43:35 +0000297class LocalLoad <SDPatternOperator op> : LoadFrag <op>, LocalAddress;
298class LocalStore <SDPatternOperator op> : StoreFrag <op>, LocalAddress;
Matt Arsenault3f981402014-09-15 15:41:53 +0000299
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000300class GlobalLoad <SDPatternOperator op> : LoadFrag<op>, GlobalLoadAddress;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000301class GlobalStore <SDPatternOperator op> : StoreFrag<op>, GlobalAddress;
Tom Stellard31209cc2013-07-15 19:00:09 +0000302
Matt Arsenaultbc683832017-09-20 03:43:35 +0000303class FlatLoad <SDPatternOperator op> : LoadFrag <op>, FlatLoadAddress;
304class FlatStore <SDPatternOperator op> : StoreFrag <op>, FlatStoreAddress;
305
306class ConstantLoad <SDPatternOperator op> : LoadFrag <op>, ConstantAddress;
307
308
309def load_private : PrivateLoad <load>;
310def az_extloadi8_private : PrivateLoad <az_extloadi8>;
311def sextloadi8_private : PrivateLoad <sextloadi8>;
312def az_extloadi16_private : PrivateLoad <az_extloadi16>;
313def sextloadi16_private : PrivateLoad <sextloadi16>;
314
315def store_private : PrivateStore <store>;
316def truncstorei8_private : PrivateStore<truncstorei8>;
317def truncstorei16_private : PrivateStore <truncstorei16>;
318def store_hi16_private : StoreHi16 <truncstorei16>, PrivateAddress;
319def truncstorei8_hi16_private : StoreHi16<truncstorei8>, PrivateAddress;
320
321
322def load_global : GlobalLoad <load>;
323def sextloadi8_global : GlobalLoad <sextloadi8>;
324def az_extloadi8_global : GlobalLoad <az_extloadi8>;
325def sextloadi16_global : GlobalLoad <sextloadi16>;
326def az_extloadi16_global : GlobalLoad <az_extloadi16>;
327def atomic_load_global : GlobalLoad<atomic_load>;
328
329def store_global : GlobalStore <store>;
Tom Stellarda4b746d2016-07-05 16:10:44 +0000330def truncstorei8_global : GlobalStore <truncstorei8>;
331def truncstorei16_global : GlobalStore <truncstorei16>;
Matt Arsenaultbc683832017-09-20 03:43:35 +0000332def store_atomic_global : GlobalStore<atomic_store>;
333def truncstorei8_hi16_global : StoreHi16 <truncstorei8>, GlobalAddress;
334def truncstorei16_hi16_global : StoreHi16 <truncstorei16>, GlobalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000335
Matt Arsenaultbc683832017-09-20 03:43:35 +0000336def load_local : LocalLoad <load>;
337def az_extloadi8_local : LocalLoad <az_extloadi8>;
338def sextloadi8_local : LocalLoad <sextloadi8>;
339def az_extloadi16_local : LocalLoad <az_extloadi16>;
340def sextloadi16_local : LocalLoad <sextloadi16>;
Matt Arsenaultfcc213f2017-09-20 03:20:09 +0000341
Matt Arsenaultbc683832017-09-20 03:43:35 +0000342def store_local : LocalStore <store>;
343def truncstorei8_local : LocalStore <truncstorei8>;
344def truncstorei16_local : LocalStore <truncstorei16>;
345def store_local_hi16 : StoreHi16 <truncstorei16>, LocalAddress;
346def truncstorei8_local_hi16 : StoreHi16<truncstorei8>, LocalAddress;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000347
Matt Arsenaultbc683832017-09-20 03:43:35 +0000348def load_align8_local : Aligned8Bytes <
349 (ops node:$ptr), (load_local node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000350>;
351
Matt Arsenaultbc683832017-09-20 03:43:35 +0000352def store_align8_local : Aligned8Bytes <
353 (ops node:$val, node:$ptr), (store_local node:$val, node:$ptr)
Tom Stellardf3fc5552014-08-22 18:49:35 +0000354>;
Matt Arsenault72574102014-06-11 18:08:34 +0000355
Matt Arsenaultbc683832017-09-20 03:43:35 +0000356
357def load_flat : FlatLoad <load>;
358def az_extloadi8_flat : FlatLoad <az_extloadi8>;
359def sextloadi8_flat : FlatLoad <sextloadi8>;
360def az_extloadi16_flat : FlatLoad <az_extloadi16>;
361def sextloadi16_flat : FlatLoad <sextloadi16>;
362def atomic_load_flat : FlatLoad<atomic_load>;
363
364def store_flat : FlatStore <store>;
365def truncstorei8_flat : FlatStore <truncstorei8>;
366def truncstorei16_flat : FlatStore <truncstorei16>;
367def atomic_store_flat : FlatStore <atomic_store>;
368def truncstorei8_hi16_flat : StoreHi16<truncstorei8>, FlatStoreAddress;
369def truncstorei16_hi16_flat : StoreHi16<truncstorei16>, FlatStoreAddress;
370
371
372def constant_load : ConstantLoad<load>;
373def sextloadi8_constant : ConstantLoad <sextloadi8>;
374def az_extloadi8_constant : ConstantLoad <az_extloadi8>;
375def sextloadi16_constant : ConstantLoad <sextloadi16>;
376def az_extloadi16_constant : ConstantLoad <az_extloadi16>;
377
378
Matt Arsenault72574102014-06-11 18:08:34 +0000379class local_binary_atomic_op<SDNode atomic_op> :
380 PatFrag<(ops node:$ptr, node:$value),
381 (atomic_op node:$ptr, node:$value), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000382 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard13c68ef2013-09-05 18:38:09 +0000383}]>;
384
Matt Arsenault72574102014-06-11 18:08:34 +0000385def atomic_swap_local : local_binary_atomic_op<atomic_swap>;
386def atomic_load_add_local : local_binary_atomic_op<atomic_load_add>;
387def atomic_load_sub_local : local_binary_atomic_op<atomic_load_sub>;
388def atomic_load_and_local : local_binary_atomic_op<atomic_load_and>;
389def atomic_load_or_local : local_binary_atomic_op<atomic_load_or>;
390def atomic_load_xor_local : local_binary_atomic_op<atomic_load_xor>;
391def atomic_load_nand_local : local_binary_atomic_op<atomic_load_nand>;
392def atomic_load_min_local : local_binary_atomic_op<atomic_load_min>;
393def atomic_load_max_local : local_binary_atomic_op<atomic_load_max>;
394def atomic_load_umin_local : local_binary_atomic_op<atomic_load_umin>;
395def atomic_load_umax_local : local_binary_atomic_op<atomic_load_umax>;
Aaron Watry372cecf2013-09-06 20:17:42 +0000396
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000397def mskor_global : PatFrag<(ops node:$val, node:$ptr),
398 (AMDGPUstore_mskor node:$val, node:$ptr), [{
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000399 return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;
Tom Stellardd3ee8c12013-08-16 01:12:06 +0000400}]>;
401
Tom Stellard381a94a2015-05-12 15:00:49 +0000402multiclass AtomicCmpSwapLocal <SDNode cmp_swap_node> {
Matt Arsenault3f981402014-09-15 15:41:53 +0000403
Tom Stellard381a94a2015-05-12 15:00:49 +0000404 def _32_local : PatFrag <
405 (ops node:$ptr, node:$cmp, node:$swap),
406 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
407 AtomicSDNode *AN = cast<AtomicSDNode>(N);
408 return AN->getMemoryVT() == MVT::i32 &&
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000409 AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard381a94a2015-05-12 15:00:49 +0000410 }]>;
Matt Arsenaultc793e1d2014-06-11 18:08:48 +0000411
Tom Stellard381a94a2015-05-12 15:00:49 +0000412 def _64_local : PatFrag<
413 (ops node:$ptr, node:$cmp, node:$swap),
414 (cmp_swap_node node:$ptr, node:$cmp, node:$swap), [{
415 AtomicSDNode *AN = cast<AtomicSDNode>(N);
416 return AN->getMemoryVT() == MVT::i64 &&
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000417 AN->getAddressSpace() == AMDGPUASI.LOCAL_ADDRESS;
Tom Stellard381a94a2015-05-12 15:00:49 +0000418 }]>;
419}
420
421defm atomic_cmp_swap : AtomicCmpSwapLocal <atomic_cmp_swap>;
Matt Arsenaultcaa0ec22014-06-11 18:08:54 +0000422
Jan Vesely206a5102016-12-23 15:34:51 +0000423multiclass global_binary_atomic_op<SDNode atomic_op> {
424 def "" : PatFrag<
425 (ops node:$ptr, node:$value),
426 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000427 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS;}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000428
Jan Vesely206a5102016-12-23 15:34:51 +0000429 def _noret : PatFrag<
430 (ops node:$ptr, node:$value),
431 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000432 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Tom Stellard7980fc82014-09-25 18:30:26 +0000433
Jan Vesely206a5102016-12-23 15:34:51 +0000434 def _ret : PatFrag<
435 (ops node:$ptr, node:$value),
436 (atomic_op node:$ptr, node:$value),
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000437 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000438}
439
440defm atomic_swap_global : global_binary_atomic_op<atomic_swap>;
441defm atomic_add_global : global_binary_atomic_op<atomic_load_add>;
442defm atomic_and_global : global_binary_atomic_op<atomic_load_and>;
443defm atomic_max_global : global_binary_atomic_op<atomic_load_max>;
444defm atomic_min_global : global_binary_atomic_op<atomic_load_min>;
445defm atomic_or_global : global_binary_atomic_op<atomic_load_or>;
446defm atomic_sub_global : global_binary_atomic_op<atomic_load_sub>;
447defm atomic_umax_global : global_binary_atomic_op<atomic_load_umax>;
448defm atomic_umin_global : global_binary_atomic_op<atomic_load_umin>;
449defm atomic_xor_global : global_binary_atomic_op<atomic_load_xor>;
450
Matt Arsenaultbc683832017-09-20 03:43:35 +0000451// Legacy.
Jan Vesely206a5102016-12-23 15:34:51 +0000452def AMDGPUatomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000453 (ops node:$ptr, node:$value),
454 (AMDGPUatomic_cmp_swap node:$ptr, node:$value)>, GlobalAddress;
Jan Vesely206a5102016-12-23 15:34:51 +0000455
456def atomic_cmp_swap_global : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000457 (ops node:$ptr, node:$cmp, node:$value),
458 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value)>, GlobalAddress;
459
Jan Vesely206a5102016-12-23 15:34:51 +0000460
461def atomic_cmp_swap_global_noret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000462 (ops node:$ptr, node:$cmp, node:$value),
463 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
464 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (SDValue(N, 0).use_empty());}]>;
Jan Vesely206a5102016-12-23 15:34:51 +0000465
466def atomic_cmp_swap_global_ret : PatFrag<
Matt Arsenaultbc683832017-09-20 03:43:35 +0000467 (ops node:$ptr, node:$cmp, node:$value),
468 (atomic_cmp_swap node:$ptr, node:$cmp, node:$value),
469 [{return cast<MemSDNode>(N)->getAddressSpace() == AMDGPUASI.GLOBAL_ADDRESS && (!SDValue(N, 0).use_empty());}]>;
Tom Stellard354a43c2016-04-01 18:27:37 +0000470
Tom Stellardb4a313a2014-08-01 00:32:39 +0000471//===----------------------------------------------------------------------===//
472// Misc Pattern Fragments
473//===----------------------------------------------------------------------===//
474
Tom Stellard75aadc22012-12-11 21:25:42 +0000475class Constants {
476int TWO_PI = 0x40c90fdb;
477int PI = 0x40490fdb;
478int TWO_PI_INV = 0x3e22f983;
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000479int FP_UINT_MAX_PLUS_1 = 0x4f800000; // 1 << 32 in floating point encoding
Matt Arsenaultce841302016-12-22 03:05:37 +0000480int FP16_ONE = 0x3C00;
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000481int V2FP16_ONE = 0x3C003C00;
Matt Arsenaultaeca2fa2014-05-31 06:47:42 +0000482int FP32_ONE = 0x3f800000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000483int FP32_NEG_ONE = 0xbf800000;
Matt Arsenault9cd90712016-04-14 01:42:16 +0000484int FP64_ONE = 0x3ff0000000000000;
Matt Arsenault7fb961f2016-07-22 17:01:21 +0000485int FP64_NEG_ONE = 0xbff0000000000000;
Tom Stellard75aadc22012-12-11 21:25:42 +0000486}
487def CONST : Constants;
488
489def FP_ZERO : PatLeaf <
490 (fpimm),
491 [{return N->getValueAPF().isZero();}]
492>;
493
494def FP_ONE : PatLeaf <
495 (fpimm),
496 [{return N->isExactlyValue(1.0);}]
497>;
498
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000499def FP_HALF : PatLeaf <
500 (fpimm),
501 [{return N->isExactlyValue(0.5);}]
502>;
503
Tom Stellard75aadc22012-12-11 21:25:42 +0000504/* Generic helper patterns for intrinsics */
505/* -------------------------------------- */
506
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000507class POW_Common <AMDGPUInst log_ieee, AMDGPUInst exp_ieee, AMDGPUInst mul>
Matt Arsenault90c75932017-10-03 00:06:41 +0000508 : AMDGPUPat <
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000509 (fpow f32:$src0, f32:$src1),
510 (exp_ieee (mul f32:$src1, (log_ieee f32:$src0)))
Tom Stellard75aadc22012-12-11 21:25:42 +0000511>;
512
513/* Other helper patterns */
514/* --------------------- */
515
516/* Extract element pattern */
Matt Arsenault530dde42014-02-26 23:00:58 +0000517class Extract_Element <ValueType sub_type, ValueType vec_type, int sub_idx,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000518 SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000519 : AMDGPUPat<
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000520 (sub_type (extractelt vec_type:$src, sub_idx)),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000521 (EXTRACT_SUBREG $src, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000522> {
523 let SubtargetPredicate = TruePredicate;
524}
Tom Stellard75aadc22012-12-11 21:25:42 +0000525
526/* Insert element pattern */
527class Insert_Element <ValueType elem_type, ValueType vec_type,
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000528 int sub_idx, SubRegIndex sub_reg>
Matt Arsenault90c75932017-10-03 00:06:41 +0000529 : AMDGPUPat <
Matt Arsenaultfbd9bbf2015-12-11 19:20:16 +0000530 (insertelt vec_type:$vec, elem_type:$elem, sub_idx),
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000531 (INSERT_SUBREG $vec, $elem, sub_reg)
Matt Arsenault90c75932017-10-03 00:06:41 +0000532> {
533 let SubtargetPredicate = TruePredicate;
534}
Tom Stellard75aadc22012-12-11 21:25:42 +0000535
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000536// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
537// can handle COPY instructions.
Tom Stellard75aadc22012-12-11 21:25:42 +0000538// bitconvert pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000539class BitConvert <ValueType dt, ValueType st, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000540 (dt (bitconvert (st rc:$src0))),
541 (dt rc:$src0)
542>;
543
Tom Stellard40b7f1f2013-05-02 15:30:12 +0000544// XXX: Convert to new syntax and use COPY_TO_REG, once the DFAPacketizer
545// can handle COPY instructions.
Matt Arsenault90c75932017-10-03 00:06:41 +0000546class DwordAddrPat<ValueType vt, RegisterClass rc> : AMDGPUPat <
Tom Stellard75aadc22012-12-11 21:25:42 +0000547 (vt (AMDGPUdwordaddr (vt rc:$addr))),
548 (vt rc:$addr)
549>;
550
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000551// BFI_INT patterns
552
Matt Arsenault7d858d82014-11-02 23:46:54 +0000553multiclass BFIPatterns <Instruction BFI_INT,
554 Instruction LoadImm32,
555 RegisterClass RC64> {
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000556 // Definition from ISA doc:
557 // (y & x) | (z & ~x)
Matt Arsenault90c75932017-10-03 00:06:41 +0000558 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000559 (or (and i32:$y, i32:$x), (and i32:$z, (not i32:$x))),
560 (BFI_INT $x, $y, $z)
561 >;
562
563 // SHA-256 Ch function
564 // z ^ (x & (y ^ z))
Matt Arsenault90c75932017-10-03 00:06:41 +0000565 def : AMDGPUPat <
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000566 (xor i32:$z, (and i32:$x, (xor i32:$y, i32:$z))),
567 (BFI_INT $x, $y, $z)
568 >;
569
Matt Arsenault90c75932017-10-03 00:06:41 +0000570 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000571 (fcopysign f32:$src0, f32:$src1),
Tom Stellard115a6152016-11-10 16:02:37 +0000572 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0, $src1)
Matt Arsenault6e439652014-06-10 19:00:20 +0000573 >;
574
Matt Arsenault90c75932017-10-03 00:06:41 +0000575 def : AMDGPUPat <
Konstantin Zhuravlyov7d882752017-01-13 19:49:25 +0000576 (f32 (fcopysign f32:$src0, f64:$src1)),
577 (BFI_INT (LoadImm32 (i32 0x7fffffff)), $src0,
578 (i32 (EXTRACT_SUBREG $src1, sub1)))
579 >;
580
Matt Arsenault90c75932017-10-03 00:06:41 +0000581 def : AMDGPUPat <
Matt Arsenault6e439652014-06-10 19:00:20 +0000582 (f64 (fcopysign f64:$src0, f64:$src1)),
Matt Arsenault7d858d82014-11-02 23:46:54 +0000583 (REG_SEQUENCE RC64,
584 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000585 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Matt Arsenault6e439652014-06-10 19:00:20 +0000586 (i32 (EXTRACT_SUBREG $src0, sub1)),
587 (i32 (EXTRACT_SUBREG $src1, sub1))), sub1)
588 >;
Valery Pykhtine55fd412016-10-20 16:17:54 +0000589
Matt Arsenault90c75932017-10-03 00:06:41 +0000590 def : AMDGPUPat <
Valery Pykhtine55fd412016-10-20 16:17:54 +0000591 (f64 (fcopysign f64:$src0, f32:$src1)),
592 (REG_SEQUENCE RC64,
593 (i32 (EXTRACT_SUBREG $src0, sub0)), sub0,
Tom Stellard115a6152016-11-10 16:02:37 +0000594 (BFI_INT (LoadImm32 (i32 0x7fffffff)),
Valery Pykhtine55fd412016-10-20 16:17:54 +0000595 (i32 (EXTRACT_SUBREG $src0, sub1)),
596 $src1), sub1)
597 >;
Tom Stellard9d10c4c2013-04-19 02:11:06 +0000598}
599
Tom Stellardeac65dd2013-05-03 17:21:20 +0000600// SHA-256 Ma patterns
601
602// ((x & z) | (y & (x | z))) -> BFI_INT (XOR x, y), z, y
Matt Arsenault90c75932017-10-03 00:06:41 +0000603class SHA256MaPattern <Instruction BFI_INT, Instruction XOR> : AMDGPUPat <
Tom Stellardeac65dd2013-05-03 17:21:20 +0000604 (or (and i32:$x, i32:$z), (and i32:$y, (or i32:$x, i32:$z))),
605 (BFI_INT (XOR i32:$x, i32:$y), i32:$z, i32:$y)
606>;
607
Tom Stellard2b971eb2013-05-10 02:09:45 +0000608// Bitfield extract patterns
609
Marek Olsak949f5da2015-03-24 13:40:34 +0000610def IMMZeroBasedBitfieldMask : PatLeaf <(imm), [{
611 return isMask_32(N->getZExtValue());
612}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000613
Marek Olsak949f5da2015-03-24 13:40:34 +0000614def IMMPopCount : SDNodeXForm<imm, [{
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000615 return CurDAG->getTargetConstant(countPopulation(N->getZExtValue()), SDLoc(N),
Marek Olsak949f5da2015-03-24 13:40:34 +0000616 MVT::i32);
617}]>;
Tom Stellarda2a4b8e2014-01-23 18:49:33 +0000618
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000619multiclass BFEPattern <Instruction UBFE, Instruction SBFE, Instruction MOV> {
Matt Arsenault90c75932017-10-03 00:06:41 +0000620 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000621 (i32 (and (i32 (srl i32:$src, i32:$rshift)), IMMZeroBasedBitfieldMask:$mask)),
622 (UBFE $src, $rshift, (MOV (i32 (IMMPopCount $mask))))
623 >;
624
Matt Arsenault90c75932017-10-03 00:06:41 +0000625 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000626 (srl (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
627 (UBFE $src, (i32 0), $width)
628 >;
629
Matt Arsenault90c75932017-10-03 00:06:41 +0000630 def : AMDGPUPat <
Matt Arsenaulta9e16e62017-02-23 00:23:43 +0000631 (sra (shl_oneuse i32:$src, (sub 32, i32:$width)), (sub 32, i32:$width)),
632 (SBFE $src, (i32 0), $width)
633 >;
634}
Tom Stellard2b971eb2013-05-10 02:09:45 +0000635
Tom Stellard5643c4a2013-05-20 15:02:19 +0000636// rotr pattern
Matt Arsenault90c75932017-10-03 00:06:41 +0000637class ROTRPattern <Instruction BIT_ALIGN> : AMDGPUPat <
Tom Stellard5643c4a2013-05-20 15:02:19 +0000638 (rotr i32:$src0, i32:$src1),
639 (BIT_ALIGN $src0, $src0, $src1)
640>;
641
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000642// This matches 16 permutations of
643// max(min(x, y), min(max(x, y), z))
644class IntMed3Pat<Instruction med3Inst,
645 SDPatternOperator max,
646 SDPatternOperator max_oneuse,
Matt Arsenault10268f92017-02-27 22:40:39 +0000647 SDPatternOperator min_oneuse,
Matt Arsenault90c75932017-10-03 00:06:41 +0000648 ValueType vt = i32> : AMDGPUPat<
Matt Arsenault10268f92017-02-27 22:40:39 +0000649 (max (min_oneuse vt:$src0, vt:$src1),
650 (min_oneuse (max_oneuse vt:$src0, vt:$src1), vt:$src2)),
Matt Arsenaultc89f2912016-03-07 21:54:48 +0000651 (med3Inst $src0, $src1, $src2)
652>;
653
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000654// Special conversion patterns
655
656def cvt_rpi_i32_f32 : PatFrag <
657 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000658 (fp_to_sint (ffloor (fadd $src, FP_HALF))),
659 [{ (void) N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000660>;
661
662def cvt_flr_i32_f32 : PatFrag <
663 (ops node:$src),
Matt Arsenault08ad3282015-01-31 21:28:13 +0000664 (fp_to_sint (ffloor $src)),
665 [{ (void)N; return TM.Options.NoNaNsFPMath; }]
Matt Arsenaulteeb2a7e2015-01-15 23:58:35 +0000666>;
667
Matt Arsenault90c75932017-10-03 00:06:41 +0000668class IMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000669 (add (AMDGPUmul_i24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000670 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
671 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000672>;
673
Matt Arsenault90c75932017-10-03 00:06:41 +0000674class UMad24Pat<Instruction Inst, bit HasClamp = 0> : AMDGPUPat <
Matt Arsenaulteb260202014-05-22 18:00:15 +0000675 (add (AMDGPUmul_u24 i32:$src0, i32:$src1), i32:$src2),
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000676 !if(HasClamp, (Inst $src0, $src1, $src2, (i1 0)),
677 (Inst $src0, $src1, $src2))
Matt Arsenaulteb260202014-05-22 18:00:15 +0000678>;
679
Matt Arsenault90c75932017-10-03 00:06:41 +0000680class RcpPat<Instruction RcpInst, ValueType vt> : AMDGPUPat <
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000681 (fdiv FP_ONE, vt:$src),
682 (RcpInst $src)
683>;
684
Matt Arsenault90c75932017-10-03 00:06:41 +0000685class RsqPat<Instruction RsqInst, ValueType vt> : AMDGPUPat <
Matt Arsenault0bbcd8b2015-02-14 04:30:08 +0000686 (AMDGPUrcp (fsqrt vt:$src)),
687 (RsqInst $src)
688>;
Matt Arsenaulta0050b02014-06-19 01:19:19 +0000689
Tom Stellard75aadc22012-12-11 21:25:42 +0000690include "R600Instructions.td"
Tom Stellard2c1c9de2014-03-24 16:07:25 +0000691include "R700Instructions.td"
692include "EvergreenInstructions.td"
693include "CaymanInstructions.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000694
695include "SIInstrInfo.td"
696