blob: db7a4ab521a9d83ff410aa89cba3010b1508bee3 [file] [log] [blame]
Matt Arsenault382d9452016-01-26 04:49:22 +00001//===-- AMDGPU.td - AMDGPU Tablegen files --------*- tablegen -*-===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
Matt Arsenault382d9452016-01-26 04:49:22 +00008//===------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00009
Tom Stellardbc5b5372014-06-13 16:38:59 +000010include "llvm/Target/Target.td"
Tom Stellard75aadc22012-12-11 21:25:42 +000011
Matt Arsenault382d9452016-01-26 04:49:22 +000012//===------------------------------------------------------------===//
13// Subtarget Features (device properties)
14//===------------------------------------------------------------===//
Tom Stellard783893a2013-11-18 19:43:33 +000015
Matt Arsenaultf5e29972014-06-20 06:50:05 +000016def FeatureFP64 : SubtargetFeature<"fp64",
Matt Arsenault382d9452016-01-26 04:49:22 +000017 "FP64",
18 "true",
19 "Enable double precision operations"
20>;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000021
Jan Vesely39aeab42017-12-04 23:07:28 +000022def FeatureFMA : SubtargetFeature<"fmaf",
23 "FMA",
24 "true",
25 "Enable single precision FMA (not as fast as mul+add, but fused)"
26>;
27
Matt Arsenaultb035a572015-01-29 19:34:25 +000028def FeatureFastFMAF32 : SubtargetFeature<"fast-fmaf",
Matt Arsenault382d9452016-01-26 04:49:22 +000029 "FastFMAF32",
30 "true",
31 "Assuming f32 fma is at least as fast as mul + add"
32>;
Matt Arsenaultb035a572015-01-29 19:34:25 +000033
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +000034def FeatureMIMG_R128 : SubtargetFeature<"mimg-r128",
35 "MIMG_R128",
36 "true",
37 "Support 128-bit texture resources"
38>;
39
Matt Arsenaulte83690c2016-01-18 21:13:50 +000040def HalfRate64Ops : SubtargetFeature<"half-rate-64-ops",
Matt Arsenault382d9452016-01-26 04:49:22 +000041 "HalfRate64Ops",
42 "true",
43 "Most fp64 instructions are half rate instead of quarter"
44>;
Matt Arsenaultf171cf22014-07-14 23:40:49 +000045
Tom Stellard99792772013-06-07 20:28:49 +000046def FeatureR600ALUInst : SubtargetFeature<"R600ALUInst",
Matt Arsenault382d9452016-01-26 04:49:22 +000047 "R600ALUInst",
48 "false",
49 "Older version of ALU instructions encoding"
50>;
Tom Stellard99792772013-06-07 20:28:49 +000051
52def FeatureVertexCache : SubtargetFeature<"HasVertexCache",
Matt Arsenault382d9452016-01-26 04:49:22 +000053 "HasVertexCache",
54 "true",
55 "Specify use of dedicated vertex cache"
56>;
Tom Stellard99792772013-06-07 20:28:49 +000057
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000058def FeatureCaymanISA : SubtargetFeature<"caymanISA",
Matt Arsenault382d9452016-01-26 04:49:22 +000059 "CaymanISA",
60 "true",
61 "Use Cayman ISA"
62>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000063
Tom Stellard348273d2014-01-23 16:18:02 +000064def FeatureCFALUBug : SubtargetFeature<"cfalubug",
Matt Arsenault382d9452016-01-26 04:49:22 +000065 "CFALUBug",
66 "true",
67 "GPU has CF_ALU bug"
68>;
Changpeng Fangb41574a2015-12-22 20:55:23 +000069
Matt Arsenault3f981402014-09-15 15:41:53 +000070def FeatureFlatAddressSpace : SubtargetFeature<"flat-address-space",
Matt Arsenault382d9452016-01-26 04:49:22 +000071 "FlatAddressSpace",
72 "true",
73 "Support flat address space"
74>;
Matt Arsenault3f981402014-09-15 15:41:53 +000075
Matt Arsenaultacdc7652017-05-10 21:19:05 +000076def FeatureFlatInstOffsets : SubtargetFeature<"flat-inst-offsets",
77 "FlatInstOffsets",
78 "true",
79 "Flat instructions have immediate offset addressing mode"
80>;
81
82def FeatureFlatGlobalInsts : SubtargetFeature<"flat-global-insts",
83 "FlatGlobalInsts",
84 "true",
85 "Have global_* flat memory instructions"
86>;
87
88def FeatureFlatScratchInsts : SubtargetFeature<"flat-scratch-insts",
89 "FlatScratchInsts",
90 "true",
91 "Have scratch_* flat memory instructions"
92>;
93
Matt Arsenaultc37fe662017-07-20 17:42:47 +000094def FeatureAddNoCarryInsts : SubtargetFeature<"add-no-carry-insts",
95 "AddNoCarryInsts",
96 "true",
97 "Have VALU add/sub instructions without carry out"
98>;
99
Matt Arsenault7f681ac2016-07-01 23:03:44 +0000100def FeatureUnalignedBufferAccess : SubtargetFeature<"unaligned-buffer-access",
101 "UnalignedBufferAccess",
102 "true",
103 "Support unaligned global loads and stores"
104>;
105
Wei Ding205bfdb2017-02-10 02:15:29 +0000106def FeatureTrapHandler: SubtargetFeature<"trap-handler",
107 "TrapHandler",
108 "true",
109 "Trap handler support"
110>;
111
Tom Stellard64a9d082016-10-14 18:10:39 +0000112def FeatureUnalignedScratchAccess : SubtargetFeature<"unaligned-scratch-access",
113 "UnalignedScratchAccess",
114 "true",
115 "Support unaligned scratch loads and stores"
116>;
117
Matt Arsenaulte823d922017-02-18 18:29:53 +0000118def FeatureApertureRegs : SubtargetFeature<"aperture-regs",
119 "HasApertureRegs",
120 "true",
121 "Has Memory Aperture Base and Size Registers"
122>;
123
Matt Arsenault28f52e52017-10-25 07:00:51 +0000124def FeatureMadMixInsts : SubtargetFeature<"mad-mix-insts",
125 "HasMadMixInsts",
126 "true",
127 "Has v_mad_mix_f32, v_mad_mixlo_f16, v_mad_mixhi_f16 instructions"
128>;
129
Matt Arsenault0084adc2018-04-30 19:08:16 +0000130def FeatureFmaMixInsts : SubtargetFeature<"fma-mix-insts",
131 "HasFmaMixInsts",
132 "true",
133 "Has v_fma_mix_f32, v_fma_mixlo_f16, v_fma_mixhi_f16 instructions"
134>;
135
Marek Olsak0f55fba2016-12-09 19:49:54 +0000136// XNACK is disabled if SH_MEM_CONFIG.ADDRESS_MODE = GPUVM on chips that support
137// XNACK. The current default kernel driver setting is:
138// - graphics ring: XNACK disabled
139// - compute ring: XNACK enabled
140//
141// If XNACK is enabled, the VMEM latency can be worse.
142// If XNACK is disabled, the 2 SGPRs can be used for general purposes.
Nicolai Haehnle5b504972016-01-04 23:35:53 +0000143def FeatureXNACK : SubtargetFeature<"xnack",
Matt Arsenault382d9452016-01-26 04:49:22 +0000144 "EnableXNACK",
145 "true",
146 "Enable XNACK support"
147>;
Tom Stellarde99fb652015-01-20 19:33:04 +0000148
Marek Olsak4d00dd22015-03-09 15:48:09 +0000149def FeatureSGPRInitBug : SubtargetFeature<"sgpr-init-bug",
Matt Arsenault382d9452016-01-26 04:49:22 +0000150 "SGPRInitBug",
151 "true",
Matt Arsenaulta7eb14af2017-08-06 18:13:23 +0000152 "VI SGPR initialization bug requiring a fixed SGPR allocation size"
Matt Arsenault382d9452016-01-26 04:49:22 +0000153>;
Tom Stellardde008d32016-01-21 04:28:34 +0000154
Tom Stellard3498e4f2013-06-07 20:28:55 +0000155class SubtargetFeatureFetchLimit <string Value> :
156 SubtargetFeature <"fetch"#Value,
Matt Arsenault382d9452016-01-26 04:49:22 +0000157 "TexVTXClauseSize",
158 Value,
159 "Limit the maximum number of fetches in a clause to "#Value
160>;
Tom Stellard99792772013-06-07 20:28:49 +0000161
Tom Stellard3498e4f2013-06-07 20:28:55 +0000162def FeatureFetchLimit8 : SubtargetFeatureFetchLimit <"8">;
163def FeatureFetchLimit16 : SubtargetFeatureFetchLimit <"16">;
164
Tom Stellard8c347b02014-01-22 21:55:40 +0000165class SubtargetFeatureWavefrontSize <int Value> : SubtargetFeature<
Matt Arsenault382d9452016-01-26 04:49:22 +0000166 "wavefrontsize"#Value,
167 "WavefrontSize",
168 !cast<string>(Value),
169 "The number of threads per wavefront"
170>;
Tom Stellard8c347b02014-01-22 21:55:40 +0000171
172def FeatureWavefrontSize16 : SubtargetFeatureWavefrontSize<16>;
173def FeatureWavefrontSize32 : SubtargetFeatureWavefrontSize<32>;
174def FeatureWavefrontSize64 : SubtargetFeatureWavefrontSize<64>;
175
Tom Stellardec87f842015-05-25 16:15:54 +0000176class SubtargetFeatureLDSBankCount <int Value> : SubtargetFeature <
Matt Arsenault382d9452016-01-26 04:49:22 +0000177 "ldsbankcount"#Value,
178 "LDSBankCount",
179 !cast<string>(Value),
180 "The number of LDS banks per compute unit."
181>;
Tom Stellardec87f842015-05-25 16:15:54 +0000182
183def FeatureLDSBankCount16 : SubtargetFeatureLDSBankCount<16>;
184def FeatureLDSBankCount32 : SubtargetFeatureLDSBankCount<32>;
185
Tom Stellard880a80a2014-06-17 16:53:14 +0000186class SubtargetFeatureLocalMemorySize <int Value> : SubtargetFeature<
Matt Arsenault382d9452016-01-26 04:49:22 +0000187 "localmemorysize"#Value,
188 "LocalMemorySize",
189 !cast<string>(Value),
190 "The size of local memory in bytes"
191>;
Tom Stellard880a80a2014-06-17 16:53:14 +0000192
Tom Stellardd7e6f132015-04-08 01:09:26 +0000193def FeatureGCN : SubtargetFeature<"gcn",
Matt Arsenault382d9452016-01-26 04:49:22 +0000194 "IsGCN",
195 "true",
196 "GCN or newer GPU"
197>;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000198
Tom Stellardd7e6f132015-04-08 01:09:26 +0000199def FeatureGCN3Encoding : SubtargetFeature<"gcn3-encoding",
Matt Arsenault382d9452016-01-26 04:49:22 +0000200 "GCN3Encoding",
201 "true",
202 "Encoding format for VI"
203>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000204
205def FeatureCIInsts : SubtargetFeature<"ci-insts",
Matt Arsenault382d9452016-01-26 04:49:22 +0000206 "CIInsts",
207 "true",
Matt Arsenaultc6baa852017-10-02 20:31:18 +0000208 "Additional instructions for CI+"
Matt Arsenault382d9452016-01-26 04:49:22 +0000209>;
210
Matt Arsenault2021f082017-02-18 19:12:26 +0000211def FeatureGFX9Insts : SubtargetFeature<"gfx9-insts",
212 "GFX9Insts",
213 "true",
Matt Arsenaultc6baa852017-10-02 20:31:18 +0000214 "Additional instructions for GFX9+"
Matt Arsenault2021f082017-02-18 19:12:26 +0000215>;
216
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000217def FeatureSMemRealTime : SubtargetFeature<"s-memrealtime",
218 "HasSMemRealTime",
Matt Arsenault61738cb2016-02-27 08:53:46 +0000219 "true",
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000220 "Has s_memrealtime instruction"
221>;
222
Matt Arsenaultc88ba362016-10-29 04:05:06 +0000223def FeatureInv2PiInlineImm : SubtargetFeature<"inv-2pi-inline-imm",
224 "HasInv2PiInlineImm",
225 "true",
226 "Has 1 / (2 * pi) as inline immediate"
227>;
228
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000229def Feature16BitInsts : SubtargetFeature<"16-bit-insts",
230 "Has16BitInsts",
231 "true",
232 "Has i16/f16 instructions"
Matt Arsenault61738cb2016-02-27 08:53:46 +0000233>;
234
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000235def FeatureVOP3P : SubtargetFeature<"vop3p",
236 "HasVOP3PInsts",
237 "true",
238 "Has VOP3P packed instructions"
239>;
240
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000241def FeatureMovrel : SubtargetFeature<"movrel",
242 "HasMovrel",
243 "true",
244 "Has v_movrel*_b32 instructions"
245>;
246
247def FeatureVGPRIndexMode : SubtargetFeature<"vgpr-index-mode",
248 "HasVGPRIndexMode",
249 "true",
250 "Has VGPR mode register indexing"
251>;
252
Matt Arsenault7b647552016-10-28 21:55:15 +0000253def FeatureScalarStores : SubtargetFeature<"scalar-stores",
254 "HasScalarStores",
255 "true",
256 "Has store scalar memory instructions"
257>;
258
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000259def FeatureScalarAtomics : SubtargetFeature<"scalar-atomics",
260 "HasScalarAtomics",
261 "true",
262 "Has atomic scalar memory instructions"
263>;
264
Sam Kolton07dbde22017-01-20 10:01:25 +0000265def FeatureSDWA : SubtargetFeature<"sdwa",
266 "HasSDWA",
267 "true",
268 "Support SDWA (Sub-DWORD Addressing) extension"
269>;
270
Sam Kolton3c4933f2017-06-22 06:26:41 +0000271def FeatureSDWAOmod : SubtargetFeature<"sdwa-omod",
272 "HasSDWAOmod",
273 "true",
274 "Support OMod with SDWA (Sub-DWORD Addressing) extension"
275>;
276
277def FeatureSDWAScalar : SubtargetFeature<"sdwa-scalar",
278 "HasSDWAScalar",
279 "true",
280 "Support scalar register with SDWA (Sub-DWORD Addressing) extension"
281>;
282
283def FeatureSDWASdst : SubtargetFeature<"sdwa-sdst",
284 "HasSDWASdst",
285 "true",
286 "Support scalar dst for VOPC with SDWA (Sub-DWORD Addressing) extension"
287>;
288
289def FeatureSDWAMac : SubtargetFeature<"sdwa-mav",
290 "HasSDWAMac",
291 "true",
292 "Support v_mac_f32/f16 with SDWA (Sub-DWORD Addressing) extension"
293>;
294
Sam Koltona179d252017-06-27 15:02:23 +0000295def FeatureSDWAOutModsVOPC : SubtargetFeature<"sdwa-out-mods-vopc",
296 "HasSDWAOutModsVOPC",
Sam Kolton3c4933f2017-06-22 06:26:41 +0000297 "true",
298 "Support clamp for VOPC with SDWA (Sub-DWORD Addressing) extension"
299>;
300
Sam Kolton07dbde22017-01-20 10:01:25 +0000301def FeatureDPP : SubtargetFeature<"dpp",
302 "HasDPP",
303 "true",
304 "Support DPP (Data Parallel Primitives) extension"
305>;
306
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000307def FeatureIntClamp : SubtargetFeature<"int-clamp-insts",
308 "HasIntClamp",
309 "true",
310 "Support clamp for integer destination"
311>;
312
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000313def FeatureUnpackedD16VMem : SubtargetFeature<"unpacked-d16-vmem",
314 "HasUnpackedD16VMem",
315 "true",
316 "Has unpacked d16 vmem instructions"
317>;
318
Matt Arsenault0084adc2018-04-30 19:08:16 +0000319def FeatureDLInsts : SubtargetFeature<"dl-insts",
320 "HasDLInsts",
321 "true",
322 "Has deep learning instructions"
323>;
324
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000325def FeatureD16PreservesUnusedBits : SubtargetFeature<
326 "d16-preserves-unused-bits",
327 "D16PreservesUnusedBits",
328 "true",
Konstantin Zhuravlyov91a74f52018-05-04 22:53:55 +0000329 "If present, then instructions defined by HasD16LoadStore predicate preserve "
330 "unused bits. Otherwise instructions defined by HasD16LoadStore predicate "
331 "zero unused bits."
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000332>;
333
Matt Arsenault382d9452016-01-26 04:49:22 +0000334//===------------------------------------------------------------===//
335// Subtarget Features (options and debugging)
336//===------------------------------------------------------------===//
337
338// Some instructions do not support denormals despite this flag. Using
339// fp32 denormals also causes instructions to run at the double
340// precision rate for the device.
341def FeatureFP32Denormals : SubtargetFeature<"fp32-denormals",
342 "FP32Denormals",
343 "true",
344 "Enable single precision denormal handling"
345>;
346
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000347// Denormal handling for fp64 and fp16 is controlled by the same
348// config register when fp16 supported.
349// TODO: Do we need a separate f16 setting when not legal?
350def FeatureFP64FP16Denormals : SubtargetFeature<"fp64-fp16-denormals",
351 "FP64FP16Denormals",
Matt Arsenault382d9452016-01-26 04:49:22 +0000352 "true",
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000353 "Enable double and half precision denormal handling",
Matt Arsenault382d9452016-01-26 04:49:22 +0000354 [FeatureFP64]
355>;
356
Matt Arsenaulta6867fd2017-01-23 22:31:03 +0000357def FeatureFP64Denormals : SubtargetFeature<"fp64-denormals",
358 "FP64FP16Denormals",
359 "true",
360 "Enable double and half precision denormal handling",
361 [FeatureFP64, FeatureFP64FP16Denormals]
362>;
363
364def FeatureFP16Denormals : SubtargetFeature<"fp16-denormals",
365 "FP64FP16Denormals",
366 "true",
367 "Enable half precision denormal handling",
368 [FeatureFP64FP16Denormals]
369>;
370
Matt Arsenault2fdf2a12017-02-21 23:35:48 +0000371def FeatureDX10Clamp : SubtargetFeature<"dx10-clamp",
372 "DX10Clamp",
373 "true",
374 "clamp modifier clamps NaNs to 0.0"
375>;
376
Matt Arsenaultf639c322016-01-28 20:53:42 +0000377def FeatureFPExceptions : SubtargetFeature<"fp-exceptions",
378 "FPExceptions",
379 "true",
380 "Enable floating point exceptions"
381>;
382
Matt Arsenault24ee0782016-02-12 02:40:47 +0000383class FeatureMaxPrivateElementSize<int size> : SubtargetFeature<
384 "max-private-element-size-"#size,
385 "MaxPrivateElementSize",
386 !cast<string>(size),
387 "Maximum private access size may be "#size
388>;
389
390def FeatureMaxPrivateElementSize4 : FeatureMaxPrivateElementSize<4>;
391def FeatureMaxPrivateElementSize8 : FeatureMaxPrivateElementSize<8>;
392def FeatureMaxPrivateElementSize16 : FeatureMaxPrivateElementSize<16>;
393
Matt Arsenault45b98182017-11-15 00:45:43 +0000394def FeatureEnableHugePrivateBuffer : SubtargetFeature<
395 "huge-private-buffer",
396 "EnableHugePrivateBuffer",
397 "true",
398 "Enable private/scratch buffer sizes greater than 128 GB"
399>;
400
Matt Arsenault382d9452016-01-26 04:49:22 +0000401def FeatureVGPRSpilling : SubtargetFeature<"vgpr-spilling",
402 "EnableVGPRSpilling",
403 "true",
404 "Enable spilling of VGPRs to scratch memory"
405>;
406
407def FeatureDumpCode : SubtargetFeature <"DumpCode",
408 "DumpCode",
409 "true",
410 "Dump MachineInstrs in the CodeEmitter"
411>;
412
413def FeatureDumpCodeLower : SubtargetFeature <"dumpcode",
414 "DumpCode",
415 "true",
416 "Dump MachineInstrs in the CodeEmitter"
417>;
418
Matt Arsenault382d9452016-01-26 04:49:22 +0000419def FeaturePromoteAlloca : SubtargetFeature <"promote-alloca",
420 "EnablePromoteAlloca",
421 "true",
422 "Enable promote alloca pass"
423>;
424
425// XXX - This should probably be removed once enabled by default
426def FeatureEnableLoadStoreOpt : SubtargetFeature <"load-store-opt",
427 "EnableLoadStoreOpt",
428 "true",
429 "Enable SI load/store optimizer pass"
430>;
431
432// Performance debugging feature. Allow using DS instruction immediate
433// offsets even if the base pointer can't be proven to be base. On SI,
434// base pointer values that won't give the same result as a 16-bit add
435// are not safe to fold, but this will override the conservative test
436// for the base pointer.
437def FeatureEnableUnsafeDSOffsetFolding : SubtargetFeature <
438 "unsafe-ds-offset-folding",
439 "EnableUnsafeDSOffsetFolding",
440 "true",
441 "Force using DS instruction immediate offsets on SI"
442>;
443
Matt Arsenault382d9452016-01-26 04:49:22 +0000444def FeatureEnableSIScheduler : SubtargetFeature<"si-scheduler",
445 "EnableSIScheduler",
446 "true",
447 "Enable SI Machine Scheduler"
448>;
449
Marek Olsaka9a58fa2018-04-10 22:48:23 +0000450def FeatureEnableDS128 : SubtargetFeature<"enable-ds128",
451 "EnableDS128",
452 "true",
453 "Use ds_{read|write}_b128"
454>;
455
Matt Arsenault7aad8fd2017-01-24 22:02:15 +0000456// Unless +-flat-for-global is specified, turn on FlatForGlobal for
457// all OS-es on VI and newer hardware to avoid assertion failures due
458// to missing ADDR64 variants of MUBUF instructions.
459// FIXME: moveToVALU should be able to handle converting addr64 MUBUF
460// instructions.
461
Matt Arsenault382d9452016-01-26 04:49:22 +0000462def FeatureFlatForGlobal : SubtargetFeature<"flat-for-global",
463 "FlatForGlobal",
464 "true",
Matt Arsenaultd8f7ea32017-01-27 17:42:26 +0000465 "Force to generate flat instruction for global"
Matt Arsenault382d9452016-01-26 04:49:22 +0000466>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000467
Konstantin Zhuravlyovbe6c0ca2017-06-02 17:40:26 +0000468def FeatureAutoWaitcntBeforeBarrier : SubtargetFeature <
469 "auto-waitcnt-before-barrier",
470 "AutoWaitcntBeforeBarrier",
471 "true",
472 "Hardware automatically inserts waitcnt before barrier"
473>;
474
Konstantin Zhuravlyoveda425e2017-10-14 15:59:07 +0000475def FeatureCodeObjectV3 : SubtargetFeature <
476 "code-object-v3",
477 "CodeObjectV3",
478 "true",
479 "Generate code object version 3"
480>;
481
Tom Stellardd1f0f022015-04-23 19:33:54 +0000482// Dummy feature used to disable assembler instructions.
483def FeatureDisable : SubtargetFeature<"",
Matt Arsenault382d9452016-01-26 04:49:22 +0000484 "FeatureDisable","true",
485 "Dummy feature to disable assembler instructions"
486>;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000487
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000488class SubtargetFeatureGeneration <string Value,
489 list<SubtargetFeature> Implies> :
490 SubtargetFeature <Value, "Gen", "AMDGPUSubtarget::"#Value,
491 Value#" GPU generation", Implies>;
492
Tom Stellard880a80a2014-06-17 16:53:14 +0000493def FeatureLocalMemorySize0 : SubtargetFeatureLocalMemorySize<0>;
494def FeatureLocalMemorySize32768 : SubtargetFeatureLocalMemorySize<32768>;
495def FeatureLocalMemorySize65536 : SubtargetFeatureLocalMemorySize<65536>;
496
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000497def FeatureR600 : SubtargetFeatureGeneration<"R600",
Matt Arsenault382d9452016-01-26 04:49:22 +0000498 [FeatureR600ALUInst, FeatureFetchLimit8, FeatureLocalMemorySize0]
499>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000500
501def FeatureR700 : SubtargetFeatureGeneration<"R700",
Matt Arsenault382d9452016-01-26 04:49:22 +0000502 [FeatureFetchLimit16, FeatureLocalMemorySize0]
503>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000504
505def FeatureEvergreen : SubtargetFeatureGeneration<"EVERGREEN",
Matt Arsenault382d9452016-01-26 04:49:22 +0000506 [FeatureFetchLimit16, FeatureLocalMemorySize32768]
507>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000508
509def FeatureNorthernIslands : SubtargetFeatureGeneration<"NORTHERN_ISLANDS",
Matt Arsenault382d9452016-01-26 04:49:22 +0000510 [FeatureFetchLimit16, FeatureWavefrontSize64,
511 FeatureLocalMemorySize32768]
Tom Stellard880a80a2014-06-17 16:53:14 +0000512>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000513
514def FeatureSouthernIslands : SubtargetFeatureGeneration<"SOUTHERN_ISLANDS",
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000515 [FeatureFP64, FeatureLocalMemorySize32768, FeatureMIMG_R128,
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000516 FeatureWavefrontSize64, FeatureGCN,
Matt Arsenaultcc88ce32016-10-12 18:00:51 +0000517 FeatureLDSBankCount32, FeatureMovrel]
Matt Arsenault382d9452016-01-26 04:49:22 +0000518>;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000519
Tom Stellard6e1ee472013-10-29 16:37:28 +0000520def FeatureSeaIslands : SubtargetFeatureGeneration<"SEA_ISLANDS",
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000521 [FeatureFP64, FeatureLocalMemorySize65536, FeatureMIMG_R128,
Matt Arsenault382d9452016-01-26 04:49:22 +0000522 FeatureWavefrontSize64, FeatureGCN, FeatureFlatAddressSpace,
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000523 FeatureCIInsts, FeatureMovrel]
Matt Arsenault382d9452016-01-26 04:49:22 +0000524>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000525
526def FeatureVolcanicIslands : SubtargetFeatureGeneration<"VOLCANIC_ISLANDS",
Dmitry Preobrazhenskye3271ae2018-02-05 12:45:43 +0000527 [FeatureFP64, FeatureLocalMemorySize65536, FeatureMIMG_R128,
Matt Arsenault382d9452016-01-26 04:49:22 +0000528 FeatureWavefrontSize64, FeatureFlatAddressSpace, FeatureGCN,
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000529 FeatureGCN3Encoding, FeatureCIInsts, Feature16BitInsts,
Matt Arsenault7b647552016-10-28 21:55:15 +0000530 FeatureSMemRealTime, FeatureVGPRIndexMode, FeatureMovrel,
Sam Kolton3c4933f2017-06-22 06:26:41 +0000531 FeatureScalarStores, FeatureInv2PiInlineImm,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000532 FeatureSDWA, FeatureSDWAOutModsVOPC, FeatureSDWAMac, FeatureDPP,
533 FeatureIntClamp
Matt Arsenault9d82ee72016-02-27 08:53:55 +0000534 ]
Matt Arsenault382d9452016-01-26 04:49:22 +0000535>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000536
Matt Arsenaulte823d922017-02-18 18:29:53 +0000537def FeatureGFX9 : SubtargetFeatureGeneration<"GFX9",
538 [FeatureFP64, FeatureLocalMemorySize65536,
539 FeatureWavefrontSize64, FeatureFlatAddressSpace, FeatureGCN,
540 FeatureGCN3Encoding, FeatureCIInsts, Feature16BitInsts,
541 FeatureSMemRealTime, FeatureScalarStores, FeatureInv2PiInlineImm,
Konstantin Zhuravlyovf6284062017-04-21 19:57:53 +0000542 FeatureApertureRegs, FeatureGFX9Insts, FeatureVOP3P, FeatureVGPRIndexMode,
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000543 FeatureFastFMAF32, FeatureDPP, FeatureIntClamp,
Sam Kolton3c4933f2017-06-22 06:26:41 +0000544 FeatureSDWA, FeatureSDWAOmod, FeatureSDWAScalar, FeatureSDWASdst,
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000545 FeatureFlatInstOffsets, FeatureFlatGlobalInsts, FeatureFlatScratchInsts,
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000546 FeatureAddNoCarryInsts, FeatureScalarAtomics
Matt Arsenaulte823d922017-02-18 18:29:53 +0000547 ]
548>;
549
Yaxun Liu94add852016-10-26 16:37:56 +0000550class SubtargetFeatureISAVersion <int Major, int Minor, int Stepping,
551 list<SubtargetFeature> Implies>
552 : SubtargetFeature <
553 "isaver"#Major#"."#Minor#"."#Stepping,
554 "IsaVersion",
555 "ISAVersion"#Major#"_"#Minor#"_"#Stepping,
556 "Instruction set version number",
557 Implies
558>;
559
Wei Ding7c3e5112017-06-10 03:53:19 +0000560def FeatureISAVersion6_0_0 : SubtargetFeatureISAVersion <6,0,0,
561 [FeatureSouthernIslands,
Matt Arsenault8bcf2f22017-06-26 03:01:36 +0000562 FeatureFastFMAF32,
Wei Ding7c3e5112017-06-10 03:53:19 +0000563 HalfRate64Ops,
564 FeatureLDSBankCount32]>;
565
566def FeatureISAVersion6_0_1 : SubtargetFeatureISAVersion <6,0,1,
567 [FeatureSouthernIslands,
568 FeatureLDSBankCount32]>;
Matt Arsenault8bcf2f22017-06-26 03:01:36 +0000569
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000570def FeatureISAVersion7_0_0 : SubtargetFeatureISAVersion <7,0,0,
Yaxun Liu94add852016-10-26 16:37:56 +0000571 [FeatureSeaIslands,
572 FeatureLDSBankCount32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000573
Yaxun Liu94add852016-10-26 16:37:56 +0000574def FeatureISAVersion7_0_1 : SubtargetFeatureISAVersion <7,0,1,
575 [FeatureSeaIslands,
576 HalfRate64Ops,
577 FeatureLDSBankCount32,
578 FeatureFastFMAF32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000579
Yaxun Liu94add852016-10-26 16:37:56 +0000580def FeatureISAVersion7_0_2 : SubtargetFeatureISAVersion <7,0,2,
581 [FeatureSeaIslands,
Konstantin Zhuravlyov40b09e82018-02-27 21:46:15 +0000582 FeatureLDSBankCount16,
583 FeatureFastFMAF32]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000584
Wei Ding7c3e5112017-06-10 03:53:19 +0000585def FeatureISAVersion7_0_3 : SubtargetFeatureISAVersion <7,0,3,
586 [FeatureSeaIslands,
587 FeatureLDSBankCount16]>;
588
Konstantin Zhuravlyovc40d9f22017-12-08 20:52:28 +0000589def FeatureISAVersion7_0_4 : SubtargetFeatureISAVersion <7,0,4,
590 [FeatureSeaIslands,
591 FeatureLDSBankCount32]>;
592
Yaxun Liu94add852016-10-26 16:37:56 +0000593def FeatureISAVersion8_0_1 : SubtargetFeatureISAVersion <8,0,1,
594 [FeatureVolcanicIslands,
Konstantin Zhuravlyov68107652017-08-24 20:03:07 +0000595 FeatureFastFMAF32,
596 HalfRate64Ops,
Yaxun Liu94add852016-10-26 16:37:56 +0000597 FeatureLDSBankCount32,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000598 FeatureXNACK,
599 FeatureUnpackedD16VMem]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000600
Yaxun Liu94add852016-10-26 16:37:56 +0000601def FeatureISAVersion8_0_2 : SubtargetFeatureISAVersion <8,0,2,
602 [FeatureVolcanicIslands,
603 FeatureLDSBankCount32,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000604 FeatureSGPRInitBug,
605 FeatureUnpackedD16VMem]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000606
Yaxun Liu94add852016-10-26 16:37:56 +0000607def FeatureISAVersion8_0_3 : SubtargetFeatureISAVersion <8,0,3,
608 [FeatureVolcanicIslands,
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000609 FeatureLDSBankCount32,
610 FeatureUnpackedD16VMem]>;
Matt Arsenaultf3dd8632016-11-01 00:55:14 +0000611
Yaxun Liu94add852016-10-26 16:37:56 +0000612def FeatureISAVersion8_1_0 : SubtargetFeatureISAVersion <8,1,0,
613 [FeatureVolcanicIslands,
614 FeatureLDSBankCount16,
615 FeatureXNACK]>;
616
Wei Ding7c3e5112017-06-10 03:53:19 +0000617def FeatureISAVersion9_0_0 : SubtargetFeatureISAVersion <9,0,0,
618 [FeatureGFX9,
Matt Arsenault28f52e52017-10-25 07:00:51 +0000619 FeatureMadMixInsts,
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000620 FeatureLDSBankCount32,
Konstantin Zhuravlyov3fc40672018-05-04 20:21:31 +0000621 FeatureD16PreservesUnusedBits]>;
Wei Ding7c3e5112017-06-10 03:53:19 +0000622
Wei Ding7c3e5112017-06-10 03:53:19 +0000623def FeatureISAVersion9_0_2 : SubtargetFeatureISAVersion <9,0,2,
624 [FeatureGFX9,
Matt Arsenault28f52e52017-10-25 07:00:51 +0000625 FeatureMadMixInsts,
Konstantin Zhuravlyov331f97e172018-02-16 21:26:25 +0000626 FeatureLDSBankCount32,
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000627 FeatureXNACK,
Konstantin Zhuravlyov3fc40672018-05-04 20:21:31 +0000628 FeatureD16PreservesUnusedBits]>;
Wei Ding7c3e5112017-06-10 03:53:19 +0000629
Matt Arsenault0084adc2018-04-30 19:08:16 +0000630def FeatureISAVersion9_0_4 : SubtargetFeatureISAVersion <9,0,4,
631 [FeatureGFX9,
632 FeatureLDSBankCount32,
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000633 FeatureFmaMixInsts,
634 FeatureD16PreservesUnusedBits]>;
Matt Arsenault0084adc2018-04-30 19:08:16 +0000635
636def FeatureISAVersion9_0_6 : SubtargetFeatureISAVersion <9,0,6,
637 [FeatureGFX9,
638 HalfRate64Ops,
639 FeatureFmaMixInsts,
640 FeatureLDSBankCount32,
641 FeatureDLInsts]>;
642
Tom Stellard3498e4f2013-06-07 20:28:55 +0000643//===----------------------------------------------------------------------===//
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000644// Debugger related subtarget features.
645//===----------------------------------------------------------------------===//
646
647def FeatureDebuggerInsertNops : SubtargetFeature<
648 "amdgpu-debugger-insert-nops",
649 "DebuggerInsertNops",
650 "true",
Konstantin Zhuravlyove3d322a2016-05-13 18:21:28 +0000651 "Insert one nop instruction for each high level source statement"
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000652>;
653
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000654def FeatureDebuggerReserveRegs : SubtargetFeature<
655 "amdgpu-debugger-reserve-regs",
656 "DebuggerReserveRegs",
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000657 "true",
Konstantin Zhuravlyov29ddd2b2016-05-24 18:37:18 +0000658 "Reserve registers for debugger usage"
Konstantin Zhuravlyov1d99c4d2016-04-26 15:43:14 +0000659>;
660
Konstantin Zhuravlyovf2f3d142016-06-25 03:11:28 +0000661def FeatureDebuggerEmitPrologue : SubtargetFeature<
662 "amdgpu-debugger-emit-prologue",
663 "DebuggerEmitPrologue",
664 "true",
665 "Emit debugger prologue"
666>;
667
Konstantin Zhuravlyov8c273ad2016-04-18 16:28:23 +0000668//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000669
670def AMDGPUInstrInfo : InstrInfo {
671 let guessInstructionProperties = 1;
Matt Arsenault1ecac062015-02-18 02:15:32 +0000672 let noNamedPositionallyEncodedOperands = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000673}
674
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000675def AMDGPUAsmParser : AsmParser {
676 // Some of the R600 registers have the same name, so this crashes.
677 // For example T0_XYZW and T0_XY both have the asm name T0.
678 let ShouldEmitMatchRegisterName = 0;
679}
680
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000681def AMDGPUAsmWriter : AsmWriter {
682 int PassSubtarget = 1;
683}
684
Sam Koltond63d8a72016-09-09 09:37:51 +0000685def AMDGPUAsmVariants {
686 string Default = "Default";
687 int Default_ID = 0;
688 string VOP3 = "VOP3";
689 int VOP3_ID = 1;
690 string SDWA = "SDWA";
691 int SDWA_ID = 2;
Sam Koltonf7659d712017-05-23 10:08:55 +0000692 string SDWA9 = "SDWA9";
693 int SDWA9_ID = 3;
Sam Koltond63d8a72016-09-09 09:37:51 +0000694 string DPP = "DPP";
Sam Koltonf7659d712017-05-23 10:08:55 +0000695 int DPP_ID = 4;
Sam Koltonfb0d9d92016-09-12 14:42:43 +0000696 string Disable = "Disable";
Sam Koltonf7659d712017-05-23 10:08:55 +0000697 int Disable_ID = 5;
Sam Koltond63d8a72016-09-09 09:37:51 +0000698}
699
700def DefaultAMDGPUAsmParserVariant : AsmParserVariant {
701 let Variant = AMDGPUAsmVariants.Default_ID;
702 let Name = AMDGPUAsmVariants.Default;
703}
704
705def VOP3AsmParserVariant : AsmParserVariant {
706 let Variant = AMDGPUAsmVariants.VOP3_ID;
707 let Name = AMDGPUAsmVariants.VOP3;
708}
709
710def SDWAAsmParserVariant : AsmParserVariant {
711 let Variant = AMDGPUAsmVariants.SDWA_ID;
712 let Name = AMDGPUAsmVariants.SDWA;
713}
714
Sam Koltonf7659d712017-05-23 10:08:55 +0000715def SDWA9AsmParserVariant : AsmParserVariant {
716 let Variant = AMDGPUAsmVariants.SDWA9_ID;
717 let Name = AMDGPUAsmVariants.SDWA9;
718}
719
720
Sam Koltond63d8a72016-09-09 09:37:51 +0000721def DPPAsmParserVariant : AsmParserVariant {
722 let Variant = AMDGPUAsmVariants.DPP_ID;
723 let Name = AMDGPUAsmVariants.DPP;
724}
725
Tom Stellard75aadc22012-12-11 21:25:42 +0000726def AMDGPU : Target {
727 // Pull in Instruction Info:
728 let InstructionSet = AMDGPUInstrInfo;
Tom Stellard9d7ddd52014-11-14 14:08:00 +0000729 let AssemblyParsers = [AMDGPUAsmParser];
Sam Koltond63d8a72016-09-09 09:37:51 +0000730 let AssemblyParserVariants = [DefaultAMDGPUAsmParserVariant,
731 VOP3AsmParserVariant,
732 SDWAAsmParserVariant,
Sam Koltonf7659d712017-05-23 10:08:55 +0000733 SDWA9AsmParserVariant,
Sam Koltond63d8a72016-09-09 09:37:51 +0000734 DPPAsmParserVariant];
Konstantin Zhuravlyovda4687c2016-09-27 14:42:48 +0000735 let AssemblyWriters = [AMDGPUAsmWriter];
Geoff Berryf8bf2ec2018-02-23 18:25:08 +0000736 let AllowRegisterRenaming = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000737}
738
Tom Stellardbc5b5372014-06-13 16:38:59 +0000739// Dummy Instruction itineraries for pseudo instructions
740def ALU_NULL : FuncUnit;
741def NullALU : InstrItinClass;
742
Tom Stellard0e70de52014-05-16 20:56:45 +0000743//===----------------------------------------------------------------------===//
744// Predicate helper class
745//===----------------------------------------------------------------------===//
746
Tom Stellardd1f0f022015-04-23 19:33:54 +0000747def TruePredicate : Predicate<"true">;
Matt Arsenault382d9452016-01-26 04:49:22 +0000748
Tom Stellardd1f0f022015-04-23 19:33:54 +0000749def isSICI : Predicate<
750 "Subtarget->getGeneration() == AMDGPUSubtarget::SOUTHERN_ISLANDS ||"
751 "Subtarget->getGeneration() == AMDGPUSubtarget::SEA_ISLANDS"
Matt Arsenault8728c5f2017-08-07 14:58:04 +0000752>, AssemblerPredicate<"!FeatureGCN3Encoding">;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000753
Tom Stellard5ebdfbe2015-12-24 03:18:18 +0000754def isVI : Predicate <
755 "Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS">,
756 AssemblerPredicate<"FeatureGCN3Encoding">;
757
Matt Arsenault2021f082017-02-18 19:12:26 +0000758def isGFX9 : Predicate <
759 "Subtarget->getGeneration() >= AMDGPUSubtarget::GFX9">,
760 AssemblerPredicate<"FeatureGFX9Insts">;
761
Matt Arsenaulte823d922017-02-18 18:29:53 +0000762// TODO: Either the name to be changed or we simply use IsCI!
Matt Arsenault382d9452016-01-26 04:49:22 +0000763def isCIVI : Predicate <
Matt Arsenaulte823d922017-02-18 18:29:53 +0000764 "Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS">,
765 AssemblerPredicate<"FeatureCIInsts">;
Matt Arsenault382d9452016-01-26 04:49:22 +0000766
Matt Arsenault9698f1c2017-06-20 19:54:14 +0000767def HasFlatAddressSpace : Predicate<"Subtarget->hasFlatAddressSpace()">,
768 AssemblerPredicate<"FeatureFlatAddressSpace">;
769
770def HasFlatGlobalInsts : Predicate<"Subtarget->hasFlatGlobalInsts()">,
771 AssemblerPredicate<"FeatureFlatGlobalInsts">;
Matt Arsenaultca7b0a12017-07-21 15:36:16 +0000772def HasFlatScratchInsts : Predicate<"Subtarget->hasFlatScratchInsts()">,
773 AssemblerPredicate<"FeatureFlatScratchInsts">;
Matt Arsenaulted6e8f02017-09-01 18:36:06 +0000774def HasD16LoadStore : Predicate<"Subtarget->hasD16LoadStore()">,
775 AssemblerPredicate<"FeatureGFX9Insts">;
Matt Arsenault382d9452016-01-26 04:49:22 +0000776
Changpeng Fang44dfa1d2018-01-12 21:12:19 +0000777def HasUnpackedD16VMem : Predicate<"Subtarget->hasUnpackedD16VMem()">,
778 AssemblerPredicate<"FeatureUnpackedD16VMem">;
779def HasPackedD16VMem : Predicate<"!Subtarget->hasUnpackedD16VMem()">,
780 AssemblerPredicate<"!FeatureUnpackedD16VMem">;
781
Konstantin Zhuravlyovc2c2eb72018-05-04 20:06:57 +0000782def D16PreservesUnusedBits : Predicate<"Subtarget->d16PreservesUnusedBits()">,
783 AssemblerPredicate<"FeatureD16PreservesUnusedBits">;
Matt Arsenault3f71c0e2017-11-29 00:55:57 +0000784
785def LDSRequiresM0Init : Predicate<"Subtarget->ldsRequiresM0Init()">;
786def NotLDSRequiresM0Init : Predicate<"!Subtarget->ldsRequiresM0Init()">;
787
Matt Arsenaultefa1d652017-09-01 18:38:02 +0000788def HasDSAddTid : Predicate<"Subtarget->getGeneration() >= AMDGPUSubtarget::GFX9">,
789 AssemblerPredicate<"FeatureGFX9Insts">;
790
Matt Arsenaultc37fe662017-07-20 17:42:47 +0000791def HasAddNoCarryInsts : Predicate<"Subtarget->hasAddNoCarryInsts()">,
792 AssemblerPredicate<"FeatureAddNoCarryInsts">;
793
794def NotHasAddNoCarryInsts : Predicate<"!Subtarget->hasAddNoCarryInsts()">,
795 AssemblerPredicate<"!FeatureAddNoCarryInsts">;
796
Matt Arsenault9be7b0d2017-02-27 18:49:11 +0000797def Has16BitInsts : Predicate<"Subtarget->has16BitInsts()">,
798 AssemblerPredicate<"Feature16BitInsts">;
799def HasVOP3PInsts : Predicate<"Subtarget->hasVOP3PInsts()">,
800 AssemblerPredicate<"FeatureVOP3P">;
Tom Stellard115a6152016-11-10 16:02:37 +0000801
Sam Kolton07dbde22017-01-20 10:01:25 +0000802def HasSDWA : Predicate<"Subtarget->hasSDWA()">,
Sam Koltonf7659d712017-05-23 10:08:55 +0000803 AssemblerPredicate<"FeatureSDWA,FeatureVolcanicIslands">;
804
805def HasSDWA9 : Predicate<"Subtarget->hasSDWA()">,
806 AssemblerPredicate<"FeatureSDWA,FeatureGFX9">;
Sam Kolton07dbde22017-01-20 10:01:25 +0000807
808def HasDPP : Predicate<"Subtarget->hasDPP()">,
809 AssemblerPredicate<"FeatureDPP">;
810
Dmitry Preobrazhenskyff64aa52017-08-16 13:51:56 +0000811def HasIntClamp : Predicate<"Subtarget->hasIntClamp()">,
812 AssemblerPredicate<"FeatureIntClamp">;
813
Matt Arsenault28f52e52017-10-25 07:00:51 +0000814def HasMadMixInsts : Predicate<"Subtarget->hasMadMixInsts()">,
815 AssemblerPredicate<"FeatureMadMixInsts">;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000816
Dmitry Preobrazhensky6bad04e2018-04-02 16:10:25 +0000817def HasScalarAtomics : Predicate<"Subtarget->hasScalarAtomics()">,
818 AssemblerPredicate<"FeatureScalarAtomics">;
819
Matt Arsenault84748032018-04-26 19:21:26 +0000820def has16BankLDS : Predicate<"Subtarget->getLDSBankCount() == 16">;
821def has32BankLDS : Predicate<"Subtarget->getLDSBankCount() == 32">;
822def HasVGPRIndexMode : Predicate<"Subtarget->hasVGPRIndexMode()">,
823 AssemblerPredicate<"FeatureVGPRIndexMode">;
824def HasMovrel : Predicate<"Subtarget->hasMovrel()">,
825 AssemblerPredicate<"FeatureMovrel">;
826
Matt Arsenault0084adc2018-04-30 19:08:16 +0000827def HasFmaMixInsts : Predicate<"Subtarget->hasFmaMixInsts()">,
828 AssemblerPredicate<"FeatureFmaMixInsts">;
829
830def HasDLInsts : Predicate<"Subtarget->hasDLInsts()">,
831 AssemblerPredicate<"FeatureDLInsts">;
832
833
Matt Arsenaultcc852232017-10-10 20:22:07 +0000834def EnableLateCFGStructurize : Predicate<
835 "EnableLateStructurizeCFG">;
Matt Arsenault90c75932017-10-03 00:06:41 +0000836
837// Exists to help track down where SubtargetPredicate isn't set rather
838// than letting tablegen crash with an unhelpful error.
839def InvalidPred : Predicate<"predicate not set on instruction or pattern">;
840
Tom Stellard0e70de52014-05-16 20:56:45 +0000841class PredicateControl {
Matt Arsenault90c75932017-10-03 00:06:41 +0000842 Predicate SubtargetPredicate = InvalidPred;
Tom Stellardd1f0f022015-04-23 19:33:54 +0000843 Predicate SIAssemblerPredicate = isSICI;
Tom Stellard5ebdfbe2015-12-24 03:18:18 +0000844 Predicate VIAssemblerPredicate = isVI;
Tom Stellardd7e6f132015-04-08 01:09:26 +0000845 list<Predicate> AssemblerPredicates = [];
Tom Stellardd1f0f022015-04-23 19:33:54 +0000846 Predicate AssemblerPredicate = TruePredicate;
Tom Stellard0e70de52014-05-16 20:56:45 +0000847 list<Predicate> OtherPredicates = [];
Matt Arsenault90c75932017-10-03 00:06:41 +0000848 list<Predicate> Predicates = !listconcat([SubtargetPredicate,
849 AssemblerPredicate],
Tom Stellardd7e6f132015-04-08 01:09:26 +0000850 AssemblerPredicates,
Tom Stellard0e70de52014-05-16 20:56:45 +0000851 OtherPredicates);
852}
853
Matt Arsenault90c75932017-10-03 00:06:41 +0000854class AMDGPUPat<dag pattern, dag result> : Pat<pattern, result>,
855 PredicateControl;
856
857
Tom Stellard75aadc22012-12-11 21:25:42 +0000858// Include AMDGPU TD files
859include "R600Schedule.td"
Konstantin Zhuravlyov27b0a032017-11-10 20:01:58 +0000860include "R600Processors.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000861include "SISchedule.td"
Konstantin Zhuravlyov27b0a032017-11-10 20:01:58 +0000862include "GCNProcessors.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000863include "AMDGPUInstrInfo.td"
864include "AMDGPUIntrinsics.td"
865include "AMDGPURegisterInfo.td"
Tom Stellardca166212017-01-30 21:56:46 +0000866include "AMDGPURegisterBanks.td"
Tom Stellard75aadc22012-12-11 21:25:42 +0000867include "AMDGPUInstructions.td"
Christian Konig2c8f6d52013-03-07 09:03:52 +0000868include "AMDGPUCallingConv.td"
Nicolai Haehnle5d0d3032018-04-01 17:09:07 +0000869include "AMDGPUSearchableTables.td"