blob: 213cdc310c86b3c6014e135614d0dc1d96afbd98 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
Tom Stellard75aadc22012-12-11 21:25:42 +000015#include "SIInstrInfo.h"
16#include "AMDGPUTargetMachine.h"
Tom Stellardcb6ba622016-04-30 00:23:06 +000017#include "GCNHazardRecognizer.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellardcb6ba622016-04-30 00:23:06 +000023#include "llvm/CodeGen/ScheduleDAG.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000024#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000025#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000027#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000028
29using namespace llvm;
30
Matt Arsenault43e92fe2016-06-24 06:30:11 +000031SIInstrInfo::SIInstrInfo(const SISubtarget &ST)
32 : AMDGPUInstrInfo(ST), RI(), ST(ST) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000033
Tom Stellard82166022013-11-13 23:36:37 +000034//===----------------------------------------------------------------------===//
35// TargetInstrInfo callbacks
36//===----------------------------------------------------------------------===//
37
Matt Arsenaultc10853f2014-08-06 00:29:43 +000038static unsigned getNumOperandsNoGlue(SDNode *Node) {
39 unsigned N = Node->getNumOperands();
40 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
41 --N;
42 return N;
43}
44
45static SDValue findChainOperand(SDNode *Load) {
46 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
47 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
48 return LastOp;
49}
50
Tom Stellard155bbb72014-08-11 22:18:17 +000051/// \brief Returns true if both nodes have the same value for the given
52/// operand \p Op, or if both nodes do not have this operand.
53static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
54 unsigned Opc0 = N0->getMachineOpcode();
55 unsigned Opc1 = N1->getMachineOpcode();
56
57 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
58 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
59
60 if (Op0Idx == -1 && Op1Idx == -1)
61 return true;
62
63
64 if ((Op0Idx == -1 && Op1Idx != -1) ||
65 (Op1Idx == -1 && Op0Idx != -1))
66 return false;
67
68 // getNamedOperandIdx returns the index for the MachineInstr's operands,
69 // which includes the result as the first operand. We are indexing into the
70 // MachineSDNode's operands, so we need to skip the result operand to get
71 // the real index.
72 --Op0Idx;
73 --Op1Idx;
74
Tom Stellardb8b84132014-09-03 15:22:39 +000075 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000076}
77
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000078bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI,
Matt Arsenaulta48b8662015-04-23 23:34:48 +000079 AliasAnalysis *AA) const {
80 // TODO: The generic check fails for VALU instructions that should be
81 // rematerializable due to implicit reads of exec. We really want all of the
82 // generic logic for this except for this.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +000083 switch (MI.getOpcode()) {
Matt Arsenaulta48b8662015-04-23 23:34:48 +000084 case AMDGPU::V_MOV_B32_e32:
85 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +000086 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaulta48b8662015-04-23 23:34:48 +000087 return true;
88 default:
89 return false;
90 }
91}
92
Matt Arsenaultc10853f2014-08-06 00:29:43 +000093bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
94 int64_t &Offset0,
95 int64_t &Offset1) const {
96 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
97 return false;
98
99 unsigned Opc0 = Load0->getMachineOpcode();
100 unsigned Opc1 = Load1->getMachineOpcode();
101
102 // Make sure both are actually loads.
103 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
104 return false;
105
106 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000107
108 // FIXME: Handle this case:
109 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
110 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000111
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000112 // Check base reg.
113 if (Load0->getOperand(1) != Load1->getOperand(1))
114 return false;
115
116 // Check chain.
117 if (findChainOperand(Load0) != findChainOperand(Load1))
118 return false;
119
Matt Arsenault972c12a2014-09-17 17:48:32 +0000120 // Skip read2 / write2 variants for simplicity.
121 // TODO: We should report true if the used offsets are adjacent (excluded
122 // st64 versions).
123 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
124 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
125 return false;
126
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000127 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
128 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
129 return true;
130 }
131
132 if (isSMRD(Opc0) && isSMRD(Opc1)) {
133 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
134
135 // Check base reg.
136 if (Load0->getOperand(0) != Load1->getOperand(0))
137 return false;
138
Tom Stellardf0a575f2015-03-23 16:06:01 +0000139 const ConstantSDNode *Load0Offset =
140 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
141 const ConstantSDNode *Load1Offset =
142 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
143
144 if (!Load0Offset || !Load1Offset)
145 return false;
146
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000147 // Check chain.
148 if (findChainOperand(Load0) != findChainOperand(Load1))
149 return false;
150
Tom Stellardf0a575f2015-03-23 16:06:01 +0000151 Offset0 = Load0Offset->getZExtValue();
152 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000153 return true;
154 }
155
156 // MUBUF and MTBUF can access the same addresses.
157 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000158
159 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000160 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
161 findChainOperand(Load0) != findChainOperand(Load1) ||
162 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000163 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000164 return false;
165
Tom Stellard155bbb72014-08-11 22:18:17 +0000166 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
167 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
168
169 if (OffIdx0 == -1 || OffIdx1 == -1)
170 return false;
171
172 // getNamedOperandIdx returns the index for MachineInstrs. Since they
173 // inlcude the output in the operand list, but SDNodes don't, we need to
174 // subtract the index by one.
175 --OffIdx0;
176 --OffIdx1;
177
178 SDValue Off0 = Load0->getOperand(OffIdx0);
179 SDValue Off1 = Load1->getOperand(OffIdx1);
180
181 // The offset might be a FrameIndexSDNode.
182 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
183 return false;
184
185 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
186 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000187 return true;
188 }
189
190 return false;
191}
192
Matt Arsenault2e991122014-09-10 23:26:16 +0000193static bool isStride64(unsigned Opc) {
194 switch (Opc) {
195 case AMDGPU::DS_READ2ST64_B32:
196 case AMDGPU::DS_READ2ST64_B64:
197 case AMDGPU::DS_WRITE2ST64_B32:
198 case AMDGPU::DS_WRITE2ST64_B64:
199 return true;
200 default:
201 return false;
202 }
203}
204
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000205bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr &LdSt, unsigned &BaseReg,
Chad Rosierc27a18f2016-03-09 16:00:35 +0000206 int64_t &Offset,
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000207 const TargetRegisterInfo *TRI) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000208 unsigned Opc = LdSt.getOpcode();
Matt Arsenault3add6432015-10-20 04:35:43 +0000209
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000210 if (isDS(LdSt)) {
211 const MachineOperand *OffsetImm =
212 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000213 if (OffsetImm) {
214 // Normal, single offset LDS instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000215 const MachineOperand *AddrReg =
216 getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000217
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000218 BaseReg = AddrReg->getReg();
219 Offset = OffsetImm->getImm();
220 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000221 }
222
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000223 // The 2 offset instructions use offset0 and offset1 instead. We can treat
224 // these as a load with a single offset if the 2 offsets are consecutive. We
225 // will use this for some partially aligned loads.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000226 const MachineOperand *Offset0Imm =
227 getNamedOperand(LdSt, AMDGPU::OpName::offset0);
228 const MachineOperand *Offset1Imm =
229 getNamedOperand(LdSt, AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000230
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000231 uint8_t Offset0 = Offset0Imm->getImm();
232 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000233
Matt Arsenault84db5d92015-07-14 17:57:36 +0000234 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000235 // Each of these offsets is in element sized units, so we need to convert
236 // to bytes of the individual reads.
237
238 unsigned EltSize;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000239 if (LdSt.mayLoad())
240 EltSize = getOpRegClass(LdSt, 0)->getSize() / 2;
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000241 else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000242 assert(LdSt.mayStore());
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000243 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000244 EltSize = getOpRegClass(LdSt, Data0Idx)->getSize();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000245 }
246
Matt Arsenault2e991122014-09-10 23:26:16 +0000247 if (isStride64(Opc))
248 EltSize *= 64;
249
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000250 const MachineOperand *AddrReg =
251 getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000252 BaseReg = AddrReg->getReg();
253 Offset = EltSize * Offset0;
254 return true;
255 }
256
257 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000258 }
259
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000260 if (isMUBUF(LdSt) || isMTBUF(LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000261 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
262 return false;
263
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000264 const MachineOperand *AddrReg =
265 getNamedOperand(LdSt, AMDGPU::OpName::vaddr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000266 if (!AddrReg)
267 return false;
268
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000269 const MachineOperand *OffsetImm =
270 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000271 BaseReg = AddrReg->getReg();
272 Offset = OffsetImm->getImm();
273 return true;
274 }
275
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000276 if (isSMRD(LdSt)) {
277 const MachineOperand *OffsetImm =
278 getNamedOperand(LdSt, AMDGPU::OpName::offset);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000279 if (!OffsetImm)
280 return false;
281
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000282 const MachineOperand *SBaseReg =
283 getNamedOperand(LdSt, AMDGPU::OpName::sbase);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000284 BaseReg = SBaseReg->getReg();
285 Offset = OffsetImm->getImm();
286 return true;
287 }
288
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000289 if (isFLAT(LdSt)) {
290 const MachineOperand *AddrReg = getNamedOperand(LdSt, AMDGPU::OpName::addr);
Matt Arsenault43578ec2016-06-02 20:05:20 +0000291 BaseReg = AddrReg->getReg();
292 Offset = 0;
293 return true;
294 }
295
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000296 return false;
297}
298
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000299bool SIInstrInfo::shouldClusterMemOps(MachineInstr &FirstLdSt,
300 MachineInstr &SecondLdSt,
Jun Bum Lim4c5bd582016-04-15 14:58:38 +0000301 unsigned NumLoads) const {
NAKAMURA Takumife1202c2016-06-20 00:37:41 +0000302 const MachineOperand *FirstDst = nullptr;
303 const MachineOperand *SecondDst = nullptr;
Tom Stellarda76bcc22016-03-28 16:10:13 +0000304
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000305 if (isDS(FirstLdSt) && isDS(SecondLdSt)) {
306 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdst);
307 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdst);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000308 }
309
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000310 if (isSMRD(FirstLdSt) && isSMRD(SecondLdSt)) {
311 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::sdst);
312 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::sdst);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000313 }
314
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000315 if ((isMUBUF(FirstLdSt) && isMUBUF(SecondLdSt)) ||
316 (isMTBUF(FirstLdSt) && isMTBUF(SecondLdSt))) {
317 FirstDst = getNamedOperand(FirstLdSt, AMDGPU::OpName::vdata);
318 SecondDst = getNamedOperand(SecondLdSt, AMDGPU::OpName::vdata);
Tom Stellarda76bcc22016-03-28 16:10:13 +0000319 }
320
321 if (!FirstDst || !SecondDst)
Matt Arsenault0e75a062014-09-17 17:48:30 +0000322 return false;
323
Tom Stellarda76bcc22016-03-28 16:10:13 +0000324 // Try to limit clustering based on the total number of bytes loaded
325 // rather than the number of instructions. This is done to help reduce
326 // register pressure. The method used is somewhat inexact, though,
327 // because it assumes that all loads in the cluster will load the
328 // same number of bytes as FirstLdSt.
Matt Arsenault0e75a062014-09-17 17:48:30 +0000329
Tom Stellarda76bcc22016-03-28 16:10:13 +0000330 // The unit of this value is bytes.
331 // FIXME: This needs finer tuning.
332 unsigned LoadClusterThreshold = 16;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000333
Tom Stellarda76bcc22016-03-28 16:10:13 +0000334 const MachineRegisterInfo &MRI =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000335 FirstLdSt.getParent()->getParent()->getRegInfo();
Tom Stellarda76bcc22016-03-28 16:10:13 +0000336 const TargetRegisterClass *DstRC = MRI.getRegClass(FirstDst->getReg());
337
338 return (NumLoads * DstRC->getSize()) <= LoadClusterThreshold;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000339}
340
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000341void SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
342 MachineBasicBlock::iterator MI,
343 const DebugLoc &DL, unsigned DestReg,
344 unsigned SrcReg, bool KillSrc) const {
Christian Konigd0e3da12013-03-01 09:46:27 +0000345
Tom Stellard75aadc22012-12-11 21:25:42 +0000346 // If we are trying to copy to or from SCC, there is a bug somewhere else in
347 // the backend. While it may be theoretically possible to do this, it should
348 // never be necessary.
349 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
350
Craig Topper0afd0ab2013-07-15 06:39:13 +0000351 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000352 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
353 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
354 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
Nicolai Haehnledd587052015-12-19 01:16:06 +0000355 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15,
Christian Konigd0e3da12013-03-01 09:46:27 +0000356 };
357
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000358 static const int16_t Sub0_15_64[] = {
359 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
360 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
361 AMDGPU::sub8_sub9, AMDGPU::sub10_sub11,
362 AMDGPU::sub12_sub13, AMDGPU::sub14_sub15,
363 };
364
Craig Topper0afd0ab2013-07-15 06:39:13 +0000365 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000366 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
Nicolai Haehnledd587052015-12-19 01:16:06 +0000367 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
Christian Konigd0e3da12013-03-01 09:46:27 +0000368 };
369
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000370 static const int16_t Sub0_7_64[] = {
371 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
372 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
373 };
374
Craig Topper0afd0ab2013-07-15 06:39:13 +0000375 static const int16_t Sub0_3[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000376 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
Christian Konigd0e3da12013-03-01 09:46:27 +0000377 };
378
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000379 static const int16_t Sub0_3_64[] = {
380 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
381 };
382
Craig Topper0afd0ab2013-07-15 06:39:13 +0000383 static const int16_t Sub0_2[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000384 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2,
Christian Konig8b1ed282013-04-10 08:39:16 +0000385 };
386
Craig Topper0afd0ab2013-07-15 06:39:13 +0000387 static const int16_t Sub0_1[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000388 AMDGPU::sub0, AMDGPU::sub1,
Christian Konigd0e3da12013-03-01 09:46:27 +0000389 };
390
391 unsigned Opcode;
Nicolai Haehnledd587052015-12-19 01:16:06 +0000392 ArrayRef<int16_t> SubIndices;
393 bool Forward;
Christian Konigd0e3da12013-03-01 09:46:27 +0000394
395 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
396 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
397 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
398 .addReg(SrcReg, getKillRegState(KillSrc));
399 return;
400
Tom Stellardaac18892013-02-07 19:39:43 +0000401 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000402 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000403 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
404 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
405 .addReg(SrcReg, getKillRegState(KillSrc));
406 } else {
407 // FIXME: Hack until VReg_1 removed.
408 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault46359152015-08-08 00:41:48 +0000409 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000410 .addImm(0)
411 .addReg(SrcReg, getKillRegState(KillSrc));
412 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000413
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000414 return;
415 }
416
Tom Stellard75aadc22012-12-11 21:25:42 +0000417 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
418 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
419 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000420 return;
421
422 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
423 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000424 Opcode = AMDGPU::S_MOV_B64;
425 SubIndices = Sub0_3_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000426
427 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
428 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000429 Opcode = AMDGPU::S_MOV_B64;
430 SubIndices = Sub0_7_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000431
432 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
433 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000434 Opcode = AMDGPU::S_MOV_B64;
435 SubIndices = Sub0_15_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000436
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000437 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
438 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000439 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000440 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
441 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000442 return;
443
444 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
445 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000446 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000447 Opcode = AMDGPU::V_MOV_B32_e32;
448 SubIndices = Sub0_1;
449
Christian Konig8b1ed282013-04-10 08:39:16 +0000450 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
451 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
452 Opcode = AMDGPU::V_MOV_B32_e32;
453 SubIndices = Sub0_2;
454
Christian Konigd0e3da12013-03-01 09:46:27 +0000455 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
456 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000457 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000458 Opcode = AMDGPU::V_MOV_B32_e32;
459 SubIndices = Sub0_3;
460
461 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
462 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000463 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000464 Opcode = AMDGPU::V_MOV_B32_e32;
465 SubIndices = Sub0_7;
466
467 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
468 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000469 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000470 Opcode = AMDGPU::V_MOV_B32_e32;
471 SubIndices = Sub0_15;
472
Tom Stellard75aadc22012-12-11 21:25:42 +0000473 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000474 llvm_unreachable("Can't copy register!");
475 }
476
Nicolai Haehnledd587052015-12-19 01:16:06 +0000477 if (RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg))
478 Forward = true;
479 else
480 Forward = false;
481
482 for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
483 unsigned SubIdx;
484 if (Forward)
485 SubIdx = SubIndices[Idx];
486 else
487 SubIdx = SubIndices[SubIndices.size() - Idx - 1];
488
Christian Konigd0e3da12013-03-01 09:46:27 +0000489 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
490 get(Opcode), RI.getSubReg(DestReg, SubIdx));
491
Nicolai Haehnledd587052015-12-19 01:16:06 +0000492 Builder.addReg(RI.getSubReg(SrcReg, SubIdx));
Christian Konigd0e3da12013-03-01 09:46:27 +0000493
Nicolai Haehnledd587052015-12-19 01:16:06 +0000494 if (Idx == SubIndices.size() - 1)
Matt Arsenault598f5532016-06-02 00:04:30 +0000495 Builder.addReg(SrcReg, getKillRegState(KillSrc) | RegState::Implicit);
Nicolai Haehnledd587052015-12-19 01:16:06 +0000496
497 if (Idx == 0)
Christian Konigd0e3da12013-03-01 09:46:27 +0000498 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000499 }
500}
501
Marek Olsakcfbdba22015-06-26 20:29:10 +0000502int SIInstrInfo::commuteOpcode(const MachineInstr &MI) const {
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000503 const unsigned Opcode = MI.getOpcode();
504
Christian Konig3c145802013-03-27 09:12:59 +0000505 int NewOpc;
506
507 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000508 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000509 if (NewOpc != -1)
510 // Check if the commuted (REV) opcode exists on the target.
511 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000512
513 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000514 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000515 if (NewOpc != -1)
516 // Check if the original (non-REV) opcode exists on the target.
517 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000518
519 return Opcode;
520}
521
Tom Stellardef3b8642015-01-07 19:56:17 +0000522unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
523
524 if (DstRC->getSize() == 4) {
525 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
526 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
527 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000528 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
529 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000530 }
531 return AMDGPU::COPY;
532}
533
Matt Arsenault08f14de2015-11-06 18:07:53 +0000534static unsigned getSGPRSpillSaveOpcode(unsigned Size) {
535 switch (Size) {
536 case 4:
537 return AMDGPU::SI_SPILL_S32_SAVE;
538 case 8:
539 return AMDGPU::SI_SPILL_S64_SAVE;
540 case 16:
541 return AMDGPU::SI_SPILL_S128_SAVE;
542 case 32:
543 return AMDGPU::SI_SPILL_S256_SAVE;
544 case 64:
545 return AMDGPU::SI_SPILL_S512_SAVE;
546 default:
547 llvm_unreachable("unknown register size");
548 }
549}
550
551static unsigned getVGPRSpillSaveOpcode(unsigned Size) {
552 switch (Size) {
553 case 4:
554 return AMDGPU::SI_SPILL_V32_SAVE;
555 case 8:
556 return AMDGPU::SI_SPILL_V64_SAVE;
Tom Stellard703b2ec2016-04-12 23:57:30 +0000557 case 12:
558 return AMDGPU::SI_SPILL_V96_SAVE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000559 case 16:
560 return AMDGPU::SI_SPILL_V128_SAVE;
561 case 32:
562 return AMDGPU::SI_SPILL_V256_SAVE;
563 case 64:
564 return AMDGPU::SI_SPILL_V512_SAVE;
565 default:
566 llvm_unreachable("unknown register size");
567 }
568}
569
Tom Stellardc149dc02013-11-27 21:23:35 +0000570void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
571 MachineBasicBlock::iterator MI,
572 unsigned SrcReg, bool isKill,
573 int FrameIndex,
574 const TargetRegisterClass *RC,
575 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000576 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000577 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000578 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000579 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000580
581 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
582 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
583 MachinePointerInfo PtrInfo
584 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
585 MachineMemOperand *MMO
586 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
587 Size, Align);
Tom Stellardc149dc02013-11-27 21:23:35 +0000588
Tom Stellard96468902014-09-24 01:33:17 +0000589 if (RI.isSGPRClass(RC)) {
Matt Arsenault5b22dfa2015-11-05 05:27:10 +0000590 MFI->setHasSpilledSGPRs();
591
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +0000592 if (TargetRegisterInfo::isVirtualRegister(SrcReg) && RC->getSize() == 4) {
593 // m0 may not be allowed for readlane.
594 MachineRegisterInfo &MRI = MF->getRegInfo();
595 MRI.constrainRegClass(SrcReg, &AMDGPU::SReg_32_XM0RegClass);
596 }
597
Tom Stellardeba61072014-05-02 15:41:42 +0000598 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000599 // registers, so we need to use pseudo instruction for spilling
600 // SGPRs.
Matt Arsenault08f14de2015-11-06 18:07:53 +0000601 unsigned Opcode = getSGPRSpillSaveOpcode(RC->getSize());
602 BuildMI(MBB, MI, DL, get(Opcode))
Changpeng Fang3e06e1e2016-06-16 21:20:47 +0000603 .addReg(SrcReg, getKillRegState(isKill)) // src
Matt Arsenault08f14de2015-11-06 18:07:53 +0000604 .addFrameIndex(FrameIndex) // frame_idx
605 .addMemOperand(MMO);
Tom Stellard42fb60e2015-01-14 15:42:31 +0000606
Matt Arsenault08f14de2015-11-06 18:07:53 +0000607 return;
Tom Stellard96468902014-09-24 01:33:17 +0000608 }
Tom Stellardeba61072014-05-02 15:41:42 +0000609
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000610 if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
Tom Stellard96468902014-09-24 01:33:17 +0000611 LLVMContext &Ctx = MF->getFunction()->getContext();
612 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
613 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000614 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Matt Arsenault08f14de2015-11-06 18:07:53 +0000615 .addReg(SrcReg);
616
617 return;
618 }
619
620 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
621
622 unsigned Opcode = getVGPRSpillSaveOpcode(RC->getSize());
623 MFI->setHasSpilledVGPRs();
624 BuildMI(MBB, MI, DL, get(Opcode))
Changpeng Fang3e06e1e2016-06-16 21:20:47 +0000625 .addReg(SrcReg, getKillRegState(isKill)) // src
Matt Arsenault08f14de2015-11-06 18:07:53 +0000626 .addFrameIndex(FrameIndex) // frame_idx
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000627 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
628 .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
Tom Stellard649b5db2016-03-04 18:31:18 +0000629 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000630 .addMemOperand(MMO);
631}
632
633static unsigned getSGPRSpillRestoreOpcode(unsigned Size) {
634 switch (Size) {
635 case 4:
636 return AMDGPU::SI_SPILL_S32_RESTORE;
637 case 8:
638 return AMDGPU::SI_SPILL_S64_RESTORE;
639 case 16:
640 return AMDGPU::SI_SPILL_S128_RESTORE;
641 case 32:
642 return AMDGPU::SI_SPILL_S256_RESTORE;
643 case 64:
644 return AMDGPU::SI_SPILL_S512_RESTORE;
645 default:
646 llvm_unreachable("unknown register size");
647 }
648}
649
650static unsigned getVGPRSpillRestoreOpcode(unsigned Size) {
651 switch (Size) {
652 case 4:
653 return AMDGPU::SI_SPILL_V32_RESTORE;
654 case 8:
655 return AMDGPU::SI_SPILL_V64_RESTORE;
Tom Stellard703b2ec2016-04-12 23:57:30 +0000656 case 12:
657 return AMDGPU::SI_SPILL_V96_RESTORE;
Matt Arsenault08f14de2015-11-06 18:07:53 +0000658 case 16:
659 return AMDGPU::SI_SPILL_V128_RESTORE;
660 case 32:
661 return AMDGPU::SI_SPILL_V256_RESTORE;
662 case 64:
663 return AMDGPU::SI_SPILL_V512_RESTORE;
664 default:
665 llvm_unreachable("unknown register size");
Tom Stellardc149dc02013-11-27 21:23:35 +0000666 }
667}
668
669void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
670 MachineBasicBlock::iterator MI,
671 unsigned DestReg, int FrameIndex,
672 const TargetRegisterClass *RC,
673 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000674 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000675 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000676 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000677 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000678 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
679 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000680
Matt Arsenault08f14de2015-11-06 18:07:53 +0000681 MachinePointerInfo PtrInfo
682 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
683
684 MachineMemOperand *MMO = MF->getMachineMemOperand(
685 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
686
687 if (RI.isSGPRClass(RC)) {
688 // FIXME: Maybe this should not include a memoperand because it will be
689 // lowered to non-memory instructions.
690 unsigned Opcode = getSGPRSpillRestoreOpcode(RC->getSize());
Matt Arsenaultb6e1cc22016-05-21 00:53:42 +0000691
692 if (TargetRegisterInfo::isVirtualRegister(DestReg) && RC->getSize() == 4) {
693 // m0 may not be allowed for readlane.
694 MachineRegisterInfo &MRI = MF->getRegInfo();
695 MRI.constrainRegClass(DestReg, &AMDGPU::SReg_32_XM0RegClass);
696 }
697
Matt Arsenault08f14de2015-11-06 18:07:53 +0000698 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
699 .addFrameIndex(FrameIndex) // frame_idx
700 .addMemOperand(MMO);
701
702 return;
Tom Stellard96468902014-09-24 01:33:17 +0000703 }
Tom Stellardeba61072014-05-02 15:41:42 +0000704
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000705 if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
Tom Stellard96468902014-09-24 01:33:17 +0000706 LLVMContext &Ctx = MF->getFunction()->getContext();
707 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
708 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000709 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000710
711 return;
Tom Stellardc149dc02013-11-27 21:23:35 +0000712 }
Matt Arsenault08f14de2015-11-06 18:07:53 +0000713
714 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
715
716 unsigned Opcode = getVGPRSpillRestoreOpcode(RC->getSize());
717 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
718 .addFrameIndex(FrameIndex) // frame_idx
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000719 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
720 .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
Tom Stellard649b5db2016-03-04 18:31:18 +0000721 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000722 .addMemOperand(MMO);
Tom Stellardc149dc02013-11-27 21:23:35 +0000723}
724
Tom Stellard96468902014-09-24 01:33:17 +0000725/// \param @Offset Offset in bytes of the FrameIndex being spilled
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000726unsigned SIInstrInfo::calculateLDSSpillAddress(
727 MachineBasicBlock &MBB, MachineInstr &MI, RegScavenger *RS, unsigned TmpReg,
728 unsigned FrameOffset, unsigned Size) const {
Tom Stellard96468902014-09-24 01:33:17 +0000729 MachineFunction *MF = MBB.getParent();
730 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000731 const SISubtarget &ST = MF->getSubtarget<SISubtarget>();
732 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Tom Stellard96468902014-09-24 01:33:17 +0000733 DebugLoc DL = MBB.findDebugLoc(MI);
734 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
735 unsigned WavefrontSize = ST.getWavefrontSize();
736
737 unsigned TIDReg = MFI->getTIDReg();
738 if (!MFI->hasCalculatedTID()) {
739 MachineBasicBlock &Entry = MBB.getParent()->front();
740 MachineBasicBlock::iterator Insert = Entry.front();
741 DebugLoc DL = Insert->getDebugLoc();
742
Tom Stellard42fb60e2015-01-14 15:42:31 +0000743 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
Tom Stellard96468902014-09-24 01:33:17 +0000744 if (TIDReg == AMDGPU::NoRegister)
745 return TIDReg;
746
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000747 if (!AMDGPU::isShader(MF->getFunction()->getCallingConv()) &&
Tom Stellard96468902014-09-24 01:33:17 +0000748 WorkGroupSize > WavefrontSize) {
749
Matt Arsenaultac234b62015-11-30 21:15:57 +0000750 unsigned TIDIGXReg
751 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_X);
752 unsigned TIDIGYReg
753 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Y);
754 unsigned TIDIGZReg
755 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Z);
Tom Stellard96468902014-09-24 01:33:17 +0000756 unsigned InputPtrReg =
Matt Arsenaultac234b62015-11-30 21:15:57 +0000757 TRI->getPreloadedValue(*MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000758 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000759 if (!Entry.isLiveIn(Reg))
760 Entry.addLiveIn(Reg);
761 }
762
Matthias Braun7dc03f02016-04-06 02:47:09 +0000763 RS->enterBasicBlock(Entry);
Matt Arsenault0c90e952015-11-06 18:17:45 +0000764 // FIXME: Can we scavenge an SReg_64 and access the subregs?
Tom Stellard96468902014-09-24 01:33:17 +0000765 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
766 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
767 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
768 .addReg(InputPtrReg)
769 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
770 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
771 .addReg(InputPtrReg)
772 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
773
774 // NGROUPS.X * NGROUPS.Y
775 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
776 .addReg(STmp1)
777 .addReg(STmp0);
778 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
779 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
780 .addReg(STmp1)
781 .addReg(TIDIGXReg);
782 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
783 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
784 .addReg(STmp0)
785 .addReg(TIDIGYReg)
786 .addReg(TIDReg);
787 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
788 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
789 .addReg(TIDReg)
790 .addReg(TIDIGZReg);
791 } else {
792 // Get the wave id
793 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
794 TIDReg)
795 .addImm(-1)
796 .addImm(0);
797
Marek Olsakc5368502015-01-15 18:43:01 +0000798 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000799 TIDReg)
800 .addImm(-1)
801 .addReg(TIDReg);
802 }
803
804 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
805 TIDReg)
806 .addImm(2)
807 .addReg(TIDReg);
808 MFI->setTIDReg(TIDReg);
809 }
810
811 // Add FrameIndex to LDS offset
812 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
813 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
814 .addImm(LDSOffset)
815 .addReg(TIDReg);
816
817 return TmpReg;
818}
819
Tom Stellardd37630e2016-04-07 14:47:07 +0000820void SIInstrInfo::insertWaitStates(MachineBasicBlock &MBB,
821 MachineBasicBlock::iterator MI,
Nicolai Haehnle87323da2015-12-17 16:46:42 +0000822 int Count) const {
Tom Stellard341e2932016-05-02 18:02:24 +0000823 DebugLoc DL = MBB.findDebugLoc(MI);
Tom Stellardeba61072014-05-02 15:41:42 +0000824 while (Count > 0) {
825 int Arg;
826 if (Count >= 8)
827 Arg = 7;
828 else
829 Arg = Count - 1;
830 Count -= 8;
Tom Stellard341e2932016-05-02 18:02:24 +0000831 BuildMI(MBB, MI, DL, get(AMDGPU::S_NOP))
Tom Stellardeba61072014-05-02 15:41:42 +0000832 .addImm(Arg);
833 }
834}
835
Tom Stellardcb6ba622016-04-30 00:23:06 +0000836void SIInstrInfo::insertNoop(MachineBasicBlock &MBB,
837 MachineBasicBlock::iterator MI) const {
838 insertWaitStates(MBB, MI, 1);
839}
840
841unsigned SIInstrInfo::getNumWaitStates(const MachineInstr &MI) const {
842 switch (MI.getOpcode()) {
843 default: return 1; // FIXME: Do wait states equal cycles?
844
845 case AMDGPU::S_NOP:
846 return MI.getOperand(0).getImm() + 1;
847 }
848}
849
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000850bool SIInstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
851 MachineBasicBlock &MBB = *MI.getParent();
Tom Stellardeba61072014-05-02 15:41:42 +0000852 DebugLoc DL = MBB.findDebugLoc(MI);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000853 switch (MI.getOpcode()) {
Tom Stellardeba61072014-05-02 15:41:42 +0000854 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
855
Tom Stellard60024a02014-09-24 01:33:24 +0000856 case AMDGPU::SGPR_USE:
857 // This is just a placeholder for register allocation.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000858 MI.eraseFromParent();
Tom Stellard60024a02014-09-24 01:33:24 +0000859 break;
Tom Stellard4842c052015-01-07 20:27:25 +0000860
861 case AMDGPU::V_MOV_B64_PSEUDO: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000862 unsigned Dst = MI.getOperand(0).getReg();
Tom Stellard4842c052015-01-07 20:27:25 +0000863 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
864 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
865
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000866 const MachineOperand &SrcOp = MI.getOperand(1);
Tom Stellard4842c052015-01-07 20:27:25 +0000867 // FIXME: Will this work for 64-bit floating point immediates?
868 assert(!SrcOp.isFPImm());
869 if (SrcOp.isImm()) {
870 APInt Imm(64, SrcOp.getImm());
871 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000872 .addImm(Imm.getLoBits(32).getZExtValue())
873 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +0000874 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000875 .addImm(Imm.getHiBits(32).getZExtValue())
876 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +0000877 } else {
878 assert(SrcOp.isReg());
879 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000880 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
881 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +0000882 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000883 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
884 .addReg(Dst, RegState::Implicit | RegState::Define);
Tom Stellard4842c052015-01-07 20:27:25 +0000885 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000886 MI.eraseFromParent();
Tom Stellard4842c052015-01-07 20:27:25 +0000887 break;
888 }
Marek Olsak7d777282015-03-24 13:40:15 +0000889
890 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000891 unsigned Dst = MI.getOperand(0).getReg();
Marek Olsak7d777282015-03-24 13:40:15 +0000892 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
893 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000894 unsigned Src0 = MI.getOperand(1).getReg();
895 unsigned Src1 = MI.getOperand(2).getReg();
896 const MachineOperand &SrcCond = MI.getOperand(3);
Marek Olsak7d777282015-03-24 13:40:15 +0000897
898 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000899 .addReg(RI.getSubReg(Src0, AMDGPU::sub0))
900 .addReg(RI.getSubReg(Src1, AMDGPU::sub0))
901 .addReg(SrcCond.getReg())
902 .addReg(Dst, RegState::Implicit | RegState::Define);
Marek Olsak7d777282015-03-24 13:40:15 +0000903 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
Matt Arsenault80bc3552016-06-13 15:53:52 +0000904 .addReg(RI.getSubReg(Src0, AMDGPU::sub1))
905 .addReg(RI.getSubReg(Src1, AMDGPU::sub1))
906 .addReg(SrcCond.getReg(), getKillRegState(SrcCond.isKill()))
907 .addReg(Dst, RegState::Implicit | RegState::Define);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000908 MI.eraseFromParent();
Marek Olsak7d777282015-03-24 13:40:15 +0000909 break;
910 }
Tom Stellardc93fc112015-12-10 02:13:01 +0000911
Tom Stellardbf3e6e52016-06-14 20:29:59 +0000912 case AMDGPU::SI_PC_ADD_REL_OFFSET: {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000913 const SIRegisterInfo *TRI
914 = static_cast<const SIRegisterInfo *>(ST.getRegisterInfo());
Tom Stellardc93fc112015-12-10 02:13:01 +0000915 MachineFunction &MF = *MBB.getParent();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000916 unsigned Reg = MI.getOperand(0).getReg();
Tom Stellardc93fc112015-12-10 02:13:01 +0000917 unsigned RegLo = TRI->getSubReg(Reg, AMDGPU::sub0);
918 unsigned RegHi = TRI->getSubReg(Reg, AMDGPU::sub1);
919
920 // Create a bundle so these instructions won't be re-ordered by the
921 // post-RA scheduler.
922 MIBundleBuilder Bundler(MBB, MI);
923 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg));
924
925 // Add 32-bit offset from this instruction to the start of the
926 // constant data.
927 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000928 .addReg(RegLo)
929 .addOperand(MI.getOperand(1)));
Tom Stellardc93fc112015-12-10 02:13:01 +0000930 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi)
931 .addReg(RegHi)
932 .addImm(0));
933
934 llvm::finalizeBundle(MBB, Bundler.begin());
935
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000936 MI.eraseFromParent();
Tom Stellardc93fc112015-12-10 02:13:01 +0000937 break;
938 }
Tom Stellardeba61072014-05-02 15:41:42 +0000939 }
940 return true;
941}
942
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000943/// Commutes the operands in the given instruction.
944/// The commutable operands are specified by their indices OpIdx0 and OpIdx1.
945///
946/// Do not call this method for a non-commutable instruction or for
947/// non-commutable pair of operand indices OpIdx0 and OpIdx1.
948/// Even though the instruction is commutable, the method may still
949/// fail to commute the operands, null pointer is returned in such cases.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000950MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000951 unsigned OpIdx0,
952 unsigned OpIdx1) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000953 int CommutedOpcode = commuteOpcode(MI);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000954 if (CommutedOpcode == -1)
955 return nullptr;
956
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000957 int Src0Idx =
958 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::src0);
959 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000960 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000961 return nullptr;
962
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000963 int Src1Idx =
964 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::src1);
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000965
966 if ((OpIdx0 != static_cast<unsigned>(Src0Idx) ||
967 OpIdx1 != static_cast<unsigned>(Src1Idx)) &&
968 (OpIdx0 != static_cast<unsigned>(Src1Idx) ||
969 OpIdx1 != static_cast<unsigned>(Src0Idx)))
970 return nullptr;
971
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000972 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000973
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000974 if (isVOP2(MI) || isVOPC(MI)) {
975 const MCInstrDesc &InstrDesc = MI.getDesc();
Nicolai Haehnlee2dda4f2016-04-19 21:58:22 +0000976 // For VOP2 and VOPC instructions, any operand type is valid to use for
977 // src0. Make sure we can use the src0 as src1.
Matt Arsenault856d1922015-12-01 19:57:17 +0000978 //
979 // We could be stricter here and only allow commuting if there is a reason
980 // to do so. i.e. if both operands are VGPRs there is no real benefit,
981 // although MachineCSE attempts to find matches by commuting.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000982 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenault856d1922015-12-01 19:57:17 +0000983 if (!isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0))
984 return nullptr;
Matt Arsenault3c34ae22015-02-18 02:04:31 +0000985 }
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000986
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000987 MachineInstr *CommutedMI = &MI;
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000988 if (!Src1.isReg()) {
Tom Stellardfb77f002015-01-13 22:59:41 +0000989 // Allow commuting instructions with Imm operands.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000990 if (NewMI || !Src1.isImm() || (!isVOP2(MI) && !isVOP3(MI))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000991 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000992 }
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000993 // Be sure to copy the source modifiers to the right place.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000994 if (MachineOperand *Src0Mods =
995 getNamedOperand(MI, AMDGPU::OpName::src0_modifiers)) {
996 MachineOperand *Src1Mods =
997 getNamedOperand(MI, AMDGPU::OpName::src1_modifiers);
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000998
999 int Src0ModsVal = Src0Mods->getImm();
1000 if (!Src1Mods && Src0ModsVal != 0)
1001 return nullptr;
1002
1003 // XXX - This assert might be a lie. It might be useful to have a neg
1004 // modifier with 0.0.
1005 int Src1ModsVal = Src1Mods->getImm();
1006 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
1007
1008 Src1Mods->setImm(Src0ModsVal);
1009 Src0Mods->setImm(Src1ModsVal);
1010 }
1011
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +00001012 unsigned Reg = Src0.getReg();
1013 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +00001014 if (Src1.isImm())
1015 Src0.ChangeToImmediate(Src1.getImm());
Matt Arsenault6d3cd542014-10-17 18:00:39 +00001016 else
1017 llvm_unreachable("Should only have immediates");
1018
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +00001019 Src1.ChangeToRegister(Reg, false);
1020 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +00001021 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001022 CommutedMI =
1023 TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx0, OpIdx1);
Tom Stellard82166022013-11-13 23:36:37 +00001024 }
Christian Konig3c145802013-03-27 09:12:59 +00001025
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001026 if (CommutedMI)
1027 CommutedMI->setDesc(get(CommutedOpcode));
Christian Konig3c145802013-03-27 09:12:59 +00001028
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001029 return CommutedMI;
Christian Konig76edd4f2013-02-26 17:52:29 +00001030}
1031
Matt Arsenault92befe72014-09-26 17:54:54 +00001032// This needs to be implemented because the source modifiers may be inserted
1033// between the true commutable operands, and the base
1034// TargetInstrInfo::commuteInstruction uses it.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001035bool SIInstrInfo::findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx0,
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001036 unsigned &SrcOpIdx1) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001037 const MCInstrDesc &MCID = MI.getDesc();
Matt Arsenault92befe72014-09-26 17:54:54 +00001038 if (!MCID.isCommutable())
1039 return false;
1040
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001041 unsigned Opc = MI.getOpcode();
Matt Arsenault92befe72014-09-26 17:54:54 +00001042 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1043 if (Src0Idx == -1)
1044 return false;
1045
1046 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001047 // immediate. Also, immediate src0 operand is not handled in
1048 // SIInstrInfo::commuteInstruction();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001049 if (!MI.getOperand(Src0Idx).isReg())
Matt Arsenault92befe72014-09-26 17:54:54 +00001050 return false;
1051
1052 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1053 if (Src1Idx == -1)
1054 return false;
1055
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001056 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001057 if (Src1.isImm()) {
1058 // SIInstrInfo::commuteInstruction() does support commuting the immediate
1059 // operand src1 in 2 and 3 operand instructions.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001060 if (!isVOP2(MI.getOpcode()) && !isVOP3(MI.getOpcode()))
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001061 return false;
1062 } else if (Src1.isReg()) {
1063 // If any source modifiers are set, the generic instruction commuting won't
1064 // understand how to copy the source modifiers.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001065 if (hasModifiersSet(MI, AMDGPU::OpName::src0_modifiers) ||
1066 hasModifiersSet(MI, AMDGPU::OpName::src1_modifiers))
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001067 return false;
1068 } else
Matt Arsenault92befe72014-09-26 17:54:54 +00001069 return false;
1070
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001071 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +00001072}
1073
Matt Arsenault6d093802016-05-21 00:29:27 +00001074unsigned SIInstrInfo::getBranchOpcode(SIInstrInfo::BranchPredicate Cond) {
1075 switch (Cond) {
1076 case SIInstrInfo::SCC_TRUE:
1077 return AMDGPU::S_CBRANCH_SCC1;
1078 case SIInstrInfo::SCC_FALSE:
1079 return AMDGPU::S_CBRANCH_SCC0;
Matt Arsenault49459052016-05-21 00:29:40 +00001080 case SIInstrInfo::VCCNZ:
1081 return AMDGPU::S_CBRANCH_VCCNZ;
1082 case SIInstrInfo::VCCZ:
1083 return AMDGPU::S_CBRANCH_VCCZ;
1084 case SIInstrInfo::EXECNZ:
1085 return AMDGPU::S_CBRANCH_EXECNZ;
1086 case SIInstrInfo::EXECZ:
1087 return AMDGPU::S_CBRANCH_EXECZ;
Matt Arsenault6d093802016-05-21 00:29:27 +00001088 default:
1089 llvm_unreachable("invalid branch predicate");
1090 }
1091}
1092
1093SIInstrInfo::BranchPredicate SIInstrInfo::getBranchPredicate(unsigned Opcode) {
1094 switch (Opcode) {
1095 case AMDGPU::S_CBRANCH_SCC0:
1096 return SCC_FALSE;
1097 case AMDGPU::S_CBRANCH_SCC1:
1098 return SCC_TRUE;
Matt Arsenault49459052016-05-21 00:29:40 +00001099 case AMDGPU::S_CBRANCH_VCCNZ:
1100 return VCCNZ;
1101 case AMDGPU::S_CBRANCH_VCCZ:
1102 return VCCZ;
1103 case AMDGPU::S_CBRANCH_EXECNZ:
1104 return EXECNZ;
1105 case AMDGPU::S_CBRANCH_EXECZ:
1106 return EXECZ;
Matt Arsenault6d093802016-05-21 00:29:27 +00001107 default:
1108 return INVALID_BR;
1109 }
1110}
1111
1112bool SIInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1113 MachineBasicBlock *&TBB,
1114 MachineBasicBlock *&FBB,
1115 SmallVectorImpl<MachineOperand> &Cond,
1116 bool AllowModify) const {
1117 MachineBasicBlock::iterator I = MBB.getFirstTerminator();
1118
1119 if (I == MBB.end())
1120 return false;
1121
1122 if (I->getOpcode() == AMDGPU::S_BRANCH) {
1123 // Unconditional Branch
1124 TBB = I->getOperand(0).getMBB();
1125 return false;
1126 }
1127
1128 BranchPredicate Pred = getBranchPredicate(I->getOpcode());
1129 if (Pred == INVALID_BR)
1130 return true;
1131
1132 MachineBasicBlock *CondBB = I->getOperand(0).getMBB();
1133 Cond.push_back(MachineOperand::CreateImm(Pred));
1134
1135 ++I;
1136
1137 if (I == MBB.end()) {
1138 // Conditional branch followed by fall-through.
1139 TBB = CondBB;
1140 return false;
1141 }
1142
1143 if (I->getOpcode() == AMDGPU::S_BRANCH) {
1144 TBB = CondBB;
1145 FBB = I->getOperand(0).getMBB();
1146 return false;
1147 }
1148
1149 return true;
1150}
1151
1152unsigned SIInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
1153 MachineBasicBlock::iterator I = MBB.getFirstTerminator();
1154
1155 unsigned Count = 0;
1156 while (I != MBB.end()) {
1157 MachineBasicBlock::iterator Next = std::next(I);
1158 I->eraseFromParent();
1159 ++Count;
1160 I = Next;
1161 }
1162
1163 return Count;
1164}
1165
1166unsigned SIInstrInfo::InsertBranch(MachineBasicBlock &MBB,
1167 MachineBasicBlock *TBB,
1168 MachineBasicBlock *FBB,
1169 ArrayRef<MachineOperand> Cond,
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001170 const DebugLoc &DL) const {
Matt Arsenault6d093802016-05-21 00:29:27 +00001171
1172 if (!FBB && Cond.empty()) {
1173 BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1174 .addMBB(TBB);
1175 return 1;
1176 }
1177
1178 assert(TBB && Cond[0].isImm());
1179
1180 unsigned Opcode
1181 = getBranchOpcode(static_cast<BranchPredicate>(Cond[0].getImm()));
1182
1183 if (!FBB) {
1184 BuildMI(&MBB, DL, get(Opcode))
1185 .addMBB(TBB);
1186 return 1;
1187 }
1188
1189 assert(TBB && FBB);
1190
1191 BuildMI(&MBB, DL, get(Opcode))
1192 .addMBB(TBB);
1193 BuildMI(&MBB, DL, get(AMDGPU::S_BRANCH))
1194 .addMBB(FBB);
1195
1196 return 2;
1197}
1198
Matt Arsenault72fcd5f2016-05-21 00:29:34 +00001199bool SIInstrInfo::ReverseBranchCondition(
1200 SmallVectorImpl<MachineOperand> &Cond) const {
1201 assert(Cond.size() == 1);
1202 Cond[0].setImm(-Cond[0].getImm());
1203 return false;
1204}
1205
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001206static void removeModOperands(MachineInstr &MI) {
1207 unsigned Opc = MI.getOpcode();
1208 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1209 AMDGPU::OpName::src0_modifiers);
1210 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1211 AMDGPU::OpName::src1_modifiers);
1212 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1213 AMDGPU::OpName::src2_modifiers);
1214
1215 MI.RemoveOperand(Src2ModIdx);
1216 MI.RemoveOperand(Src1ModIdx);
1217 MI.RemoveOperand(Src0ModIdx);
1218}
1219
Matt Arsenault3d1c1de2016-04-14 21:58:24 +00001220// TODO: Maybe this should be removed this and custom fold everything in
1221// SIFoldOperands?
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001222bool SIInstrInfo::FoldImmediate(MachineInstr &UseMI, MachineInstr &DefMI,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001223 unsigned Reg, MachineRegisterInfo *MRI) const {
1224 if (!MRI->hasOneNonDBGUse(Reg))
1225 return false;
1226
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001227 unsigned Opc = UseMI.getOpcode();
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001228 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001229 // Don't fold if we are using source modifiers. The new VOP2 instructions
1230 // don't have them.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001231 if (hasModifiersSet(UseMI, AMDGPU::OpName::src0_modifiers) ||
1232 hasModifiersSet(UseMI, AMDGPU::OpName::src1_modifiers) ||
1233 hasModifiersSet(UseMI, AMDGPU::OpName::src2_modifiers)) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001234 return false;
1235 }
1236
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001237 const MachineOperand &ImmOp = DefMI.getOperand(1);
Matt Arsenault3d1c1de2016-04-14 21:58:24 +00001238
1239 // If this is a free constant, there's no reason to do this.
1240 // TODO: We could fold this here instead of letting SIFoldOperands do it
1241 // later.
1242 if (isInlineConstant(ImmOp, 4))
1243 return false;
1244
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001245 MachineOperand *Src0 = getNamedOperand(UseMI, AMDGPU::OpName::src0);
1246 MachineOperand *Src1 = getNamedOperand(UseMI, AMDGPU::OpName::src1);
1247 MachineOperand *Src2 = getNamedOperand(UseMI, AMDGPU::OpName::src2);
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001248
Matt Arsenaultf0783302015-02-21 21:29:10 +00001249 // Multiplied part is the constant: Use v_madmk_f32
1250 // We should only expect these to be on src0 due to canonicalizations.
1251 if (Src0->isReg() && Src0->getReg() == Reg) {
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001252 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00001253 return false;
1254
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001255 if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00001256 return false;
1257
Nikolay Haustov65607812016-03-11 09:27:25 +00001258 // We need to swap operands 0 and 1 since madmk constant is at operand 1.
Matt Arsenaultf0783302015-02-21 21:29:10 +00001259
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001260 const int64_t Imm = DefMI.getOperand(1).getImm();
Matt Arsenaultf0783302015-02-21 21:29:10 +00001261
1262 // FIXME: This would be a lot easier if we could return a new instruction
1263 // instead of having to modify in place.
1264
1265 // Remove these first since they are at the end.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001266 UseMI.RemoveOperand(
1267 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
1268 UseMI.RemoveOperand(
1269 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
Matt Arsenaultf0783302015-02-21 21:29:10 +00001270
1271 unsigned Src1Reg = Src1->getReg();
1272 unsigned Src1SubReg = Src1->getSubReg();
Matt Arsenaultf0783302015-02-21 21:29:10 +00001273 Src0->setReg(Src1Reg);
1274 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001275 Src0->setIsKill(Src1->isKill());
1276
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001277 if (Opc == AMDGPU::V_MAC_F32_e64) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001278 UseMI.untieRegOperand(
1279 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001280 }
1281
Nikolay Haustov65607812016-03-11 09:27:25 +00001282 Src1->ChangeToImmediate(Imm);
Matt Arsenaultf0783302015-02-21 21:29:10 +00001283
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001284 removeModOperands(UseMI);
1285 UseMI.setDesc(get(AMDGPU::V_MADMK_F32));
Matt Arsenaultf0783302015-02-21 21:29:10 +00001286
1287 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1288 if (DeleteDef)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001289 DefMI.eraseFromParent();
Matt Arsenaultf0783302015-02-21 21:29:10 +00001290
1291 return true;
1292 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001293
1294 // Added part is the constant: Use v_madak_f32
1295 if (Src2->isReg() && Src2->getReg() == Reg) {
1296 // Not allowed to use constant bus for another operand.
1297 // We can however allow an inline immediate as src0.
1298 if (!Src0->isImm() &&
1299 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1300 return false;
1301
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001302 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001303 return false;
1304
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001305 const int64_t Imm = DefMI.getOperand(1).getImm();
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001306
1307 // FIXME: This would be a lot easier if we could return a new instruction
1308 // instead of having to modify in place.
1309
1310 // Remove these first since they are at the end.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001311 UseMI.RemoveOperand(
1312 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::omod));
1313 UseMI.RemoveOperand(
1314 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::clamp));
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001315
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001316 if (Opc == AMDGPU::V_MAC_F32_e64) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001317 UseMI.untieRegOperand(
1318 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001319 }
1320
1321 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001322 Src2->ChangeToImmediate(Imm);
1323
1324 // These come before src2.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001325 removeModOperands(UseMI);
1326 UseMI.setDesc(get(AMDGPU::V_MADAK_F32));
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001327
1328 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1329 if (DeleteDef)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001330 DefMI.eraseFromParent();
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001331
1332 return true;
1333 }
1334 }
1335
1336 return false;
1337}
1338
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001339static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1340 int WidthB, int OffsetB) {
1341 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1342 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1343 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1344 return LowOffset + LowWidth <= HighOffset;
1345}
1346
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001347bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr &MIa,
1348 MachineInstr &MIb) const {
Chad Rosierc27a18f2016-03-09 16:00:35 +00001349 unsigned BaseReg0, BaseReg1;
1350 int64_t Offset0, Offset1;
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001351
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001352 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1353 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
Tom Stellardcb6ba622016-04-30 00:23:06 +00001354
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001355 if (!MIa.hasOneMemOperand() || !MIb.hasOneMemOperand()) {
Tom Stellardcb6ba622016-04-30 00:23:06 +00001356 // FIXME: Handle ds_read2 / ds_write2.
1357 return false;
1358 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001359 unsigned Width0 = (*MIa.memoperands_begin())->getSize();
1360 unsigned Width1 = (*MIb.memoperands_begin())->getSize();
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001361 if (BaseReg0 == BaseReg1 &&
1362 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1363 return true;
1364 }
1365 }
1366
1367 return false;
1368}
1369
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001370bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr &MIa,
1371 MachineInstr &MIb,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001372 AliasAnalysis *AA) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001373 assert((MIa.mayLoad() || MIa.mayStore()) &&
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001374 "MIa must load from or modify a memory location");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001375 assert((MIb.mayLoad() || MIb.mayStore()) &&
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001376 "MIb must load from or modify a memory location");
1377
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001378 if (MIa.hasUnmodeledSideEffects() || MIb.hasUnmodeledSideEffects())
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001379 return false;
1380
1381 // XXX - Can we relax this between address spaces?
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001382 if (MIa.hasOrderedMemoryRef() || MIb.hasOrderedMemoryRef())
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001383 return false;
1384
1385 // TODO: Should we check the address space from the MachineMemOperand? That
1386 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001387 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001388 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1389 // buffer.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001390 if (isDS(MIa)) {
1391 if (isDS(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001392 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1393
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001394 return !isFLAT(MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001395 }
1396
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001397 if (isMUBUF(MIa) || isMTBUF(MIa)) {
1398 if (isMUBUF(MIb) || isMTBUF(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001399 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1400
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001401 return !isFLAT(MIb) && !isSMRD(MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001402 }
1403
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001404 if (isSMRD(MIa)) {
1405 if (isSMRD(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001406 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1407
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001408 return !isFLAT(MIb) && !isMUBUF(MIa) && !isMTBUF(MIa);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001409 }
1410
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001411 if (isFLAT(MIa)) {
1412 if (isFLAT(MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001413 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1414
1415 return false;
1416 }
1417
1418 return false;
1419}
1420
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001421MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001422 MachineInstr &MI,
1423 LiveVariables *LV) const {
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001424
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001425 switch (MI.getOpcode()) {
1426 default:
1427 return nullptr;
1428 case AMDGPU::V_MAC_F32_e64:
1429 break;
1430 case AMDGPU::V_MAC_F32_e32: {
1431 const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0);
1432 if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1433 return nullptr;
1434 break;
1435 }
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001436 }
1437
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001438 const MachineOperand *Dst = getNamedOperand(MI, AMDGPU::OpName::vdst);
1439 const MachineOperand *Src0 = getNamedOperand(MI, AMDGPU::OpName::src0);
1440 const MachineOperand *Src1 = getNamedOperand(MI, AMDGPU::OpName::src1);
1441 const MachineOperand *Src2 = getNamedOperand(MI, AMDGPU::OpName::src2);
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001442
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001443 return BuildMI(*MBB, MI, MI.getDebugLoc(), get(AMDGPU::V_MAD_F32))
1444 .addOperand(*Dst)
1445 .addImm(0) // Src0 mods
1446 .addOperand(*Src0)
1447 .addImm(0) // Src1 mods
1448 .addOperand(*Src1)
1449 .addImm(0) // Src mods
1450 .addOperand(*Src2)
1451 .addImm(0) // clamp
1452 .addImm(0); // omod
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001453}
1454
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001455bool SIInstrInfo::isSchedulingBoundary(const MachineInstr &MI,
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00001456 const MachineBasicBlock *MBB,
1457 const MachineFunction &MF) const {
Matt Arsenault95c78972016-07-09 01:13:51 +00001458 // XXX - Do we want the SP check in the base implementation?
1459
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00001460 // Target-independent instructions do not have an implicit-use of EXEC, even
1461 // when they operate on VGPRs. Treating EXEC modifications as scheduling
1462 // boundaries prevents incorrect movements of such instructions.
Matt Arsenault95c78972016-07-09 01:13:51 +00001463 return TargetInstrInfo::isSchedulingBoundary(MI, MBB, MF) ||
1464 MI.modifiesRegister(AMDGPU::EXEC, &RI);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00001465}
1466
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001467bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001468 int64_t SVal = Imm.getSExtValue();
1469 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001470 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001471
Matt Arsenault303011a2014-12-17 21:04:08 +00001472 if (Imm.getBitWidth() == 64) {
1473 uint64_t Val = Imm.getZExtValue();
1474 return (DoubleToBits(0.0) == Val) ||
1475 (DoubleToBits(1.0) == Val) ||
1476 (DoubleToBits(-1.0) == Val) ||
1477 (DoubleToBits(0.5) == Val) ||
1478 (DoubleToBits(-0.5) == Val) ||
1479 (DoubleToBits(2.0) == Val) ||
1480 (DoubleToBits(-2.0) == Val) ||
1481 (DoubleToBits(4.0) == Val) ||
1482 (DoubleToBits(-4.0) == Val);
1483 }
1484
Tom Stellardd0084462014-03-17 17:03:52 +00001485 // The actual type of the operand does not seem to matter as long
1486 // as the bits match one of the inline immediate values. For example:
1487 //
1488 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1489 // so it is a legal inline immediate.
1490 //
1491 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1492 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001493 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001494
Matt Arsenault303011a2014-12-17 21:04:08 +00001495 return (FloatToBits(0.0f) == Val) ||
1496 (FloatToBits(1.0f) == Val) ||
1497 (FloatToBits(-1.0f) == Val) ||
1498 (FloatToBits(0.5f) == Val) ||
1499 (FloatToBits(-0.5f) == Val) ||
1500 (FloatToBits(2.0f) == Val) ||
1501 (FloatToBits(-2.0f) == Val) ||
1502 (FloatToBits(4.0f) == Val) ||
1503 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001504}
1505
Matt Arsenault11a4d672015-02-13 19:05:03 +00001506bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1507 unsigned OpSize) const {
1508 if (MO.isImm()) {
1509 // MachineOperand provides no way to tell the true operand size, since it
1510 // only records a 64-bit value. We need to know the size to determine if a
1511 // 32-bit floating point immediate bit pattern is legal for an integer
1512 // immediate. It would be for any 32-bit integer operand, but would not be
1513 // for a 64-bit one.
1514
1515 unsigned BitSize = 8 * OpSize;
1516 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1517 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001518
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001519 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001520}
1521
Matt Arsenault11a4d672015-02-13 19:05:03 +00001522bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1523 unsigned OpSize) const {
1524 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001525}
1526
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001527static bool compareMachineOp(const MachineOperand &Op0,
1528 const MachineOperand &Op1) {
1529 if (Op0.getType() != Op1.getType())
1530 return false;
1531
1532 switch (Op0.getType()) {
1533 case MachineOperand::MO_Register:
1534 return Op0.getReg() == Op1.getReg();
1535 case MachineOperand::MO_Immediate:
1536 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001537 default:
1538 llvm_unreachable("Didn't expect to be comparing these operand types");
1539 }
1540}
1541
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001542bool SIInstrInfo::isImmOperandLegal(const MachineInstr &MI, unsigned OpNo,
1543 const MachineOperand &MO) const {
1544 const MCOperandInfo &OpInfo = get(MI.getOpcode()).OpInfo[OpNo];
Tom Stellardb02094e2014-07-21 15:45:01 +00001545
Tom Stellardfb77f002015-01-13 22:59:41 +00001546 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001547
1548 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1549 return true;
1550
1551 if (OpInfo.RegClass < 0)
1552 return false;
1553
Matt Arsenault11a4d672015-02-13 19:05:03 +00001554 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1555 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001556 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001557
Tom Stellardb6550522015-01-12 19:33:18 +00001558 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001559}
1560
Tom Stellard86d12eb2014-08-01 00:32:28 +00001561bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001562 int Op32 = AMDGPU::getVOPe32(Opcode);
1563 if (Op32 == -1)
1564 return false;
1565
1566 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001567}
1568
Tom Stellardb4a313a2014-08-01 00:32:39 +00001569bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1570 // The src0_modifier operand is present on all instructions
1571 // that have modifiers.
1572
1573 return AMDGPU::getNamedOperandIdx(Opcode,
1574 AMDGPU::OpName::src0_modifiers) != -1;
1575}
1576
Matt Arsenaultace5b762014-10-17 18:00:43 +00001577bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1578 unsigned OpName) const {
1579 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1580 return Mods && Mods->getImm();
1581}
1582
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001583bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001584 const MachineOperand &MO,
1585 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001586 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001587 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001588 return true;
1589
1590 if (!MO.isReg() || !MO.isUse())
1591 return false;
1592
1593 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1594 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1595
1596 // FLAT_SCR is just an SGPR pair.
1597 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1598 return true;
1599
1600 // EXEC register uses the constant bus.
1601 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1602 return true;
1603
1604 // SGPRs use the constant bus
Matt Arsenault8226fc42016-03-02 23:00:21 +00001605 return (MO.getReg() == AMDGPU::VCC || MO.getReg() == AMDGPU::M0 ||
1606 (!MO.isImplicit() &&
1607 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1608 AMDGPU::SGPR_64RegClass.contains(MO.getReg()))));
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001609}
1610
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001611static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
1612 for (const MachineOperand &MO : MI.implicit_operands()) {
1613 // We only care about reads.
1614 if (MO.isDef())
1615 continue;
1616
1617 switch (MO.getReg()) {
1618 case AMDGPU::VCC:
1619 case AMDGPU::M0:
1620 case AMDGPU::FLAT_SCR:
1621 return MO.getReg();
1622
1623 default:
1624 break;
1625 }
1626 }
1627
1628 return AMDGPU::NoRegister;
1629}
1630
Matt Arsenault529cf252016-06-23 01:26:16 +00001631static bool shouldReadExec(const MachineInstr &MI) {
1632 if (SIInstrInfo::isVALU(MI)) {
1633 switch (MI.getOpcode()) {
1634 case AMDGPU::V_READLANE_B32:
1635 case AMDGPU::V_READLANE_B32_si:
1636 case AMDGPU::V_READLANE_B32_vi:
1637 case AMDGPU::V_WRITELANE_B32:
1638 case AMDGPU::V_WRITELANE_B32_si:
1639 case AMDGPU::V_WRITELANE_B32_vi:
1640 return false;
1641 }
1642
1643 return true;
1644 }
1645
1646 if (SIInstrInfo::isGenericOpcode(MI.getOpcode()) ||
1647 SIInstrInfo::isSALU(MI) ||
1648 SIInstrInfo::isSMRD(MI))
1649 return false;
1650
1651 return true;
1652}
1653
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001654bool SIInstrInfo::verifyInstruction(const MachineInstr &MI,
Tom Stellard93fabce2013-10-10 17:11:55 +00001655 StringRef &ErrInfo) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001656 uint16_t Opcode = MI.getOpcode();
1657 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001658 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1659 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1660 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1661
Tom Stellardca700e42014-03-17 17:03:49 +00001662 // Make sure the number of operands is correct.
1663 const MCInstrDesc &Desc = get(Opcode);
1664 if (!Desc.isVariadic() &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001665 Desc.getNumOperands() != MI.getNumExplicitOperands()) {
1666 ErrInfo = "Instruction has wrong number of operands.";
1667 return false;
Tom Stellardca700e42014-03-17 17:03:49 +00001668 }
1669
Changpeng Fangc9963932015-12-18 20:04:28 +00001670 // Make sure the register classes are correct.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001671 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001672 if (MI.getOperand(i).isFPImm()) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001673 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1674 "all fp values to integers.";
1675 return false;
1676 }
1677
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001678 int RegClass = Desc.OpInfo[i].RegClass;
1679
Tom Stellardca700e42014-03-17 17:03:49 +00001680 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001681 case MCOI::OPERAND_REGISTER:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001682 if (MI.getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001683 ErrInfo = "Illegal immediate value for operand.";
1684 return false;
1685 }
1686 break;
1687 case AMDGPU::OPERAND_REG_IMM32:
1688 break;
1689 case AMDGPU::OPERAND_REG_INLINE_C:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001690 if (isLiteralConstant(MI.getOperand(i),
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001691 RI.getRegClass(RegClass)->getSize())) {
1692 ErrInfo = "Illegal immediate value for operand.";
1693 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001694 }
Tom Stellardca700e42014-03-17 17:03:49 +00001695 break;
1696 case MCOI::OPERAND_IMMEDIATE:
Matt Arsenaultffc82752016-07-05 17:09:01 +00001697 case AMDGPU::OPERAND_KIMM32:
Tom Stellardb02094e2014-07-21 15:45:01 +00001698 // Check if this operand is an immediate.
1699 // FrameIndex operands will be replaced by immediates, so they are
1700 // allowed.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001701 if (!MI.getOperand(i).isImm() && !MI.getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001702 ErrInfo = "Expected immediate, but got non-immediate";
1703 return false;
1704 }
1705 // Fall-through
1706 default:
1707 continue;
1708 }
1709
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001710 if (!MI.getOperand(i).isReg())
Tom Stellardca700e42014-03-17 17:03:49 +00001711 continue;
1712
Tom Stellardca700e42014-03-17 17:03:49 +00001713 if (RegClass != -1) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001714 unsigned Reg = MI.getOperand(i).getReg();
Tom Stellardca700e42014-03-17 17:03:49 +00001715 if (TargetRegisterInfo::isVirtualRegister(Reg))
1716 continue;
1717
1718 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1719 if (!RC->contains(Reg)) {
1720 ErrInfo = "Operand has incorrect register class.";
1721 return false;
1722 }
1723 }
1724 }
1725
Tom Stellard93fabce2013-10-10 17:11:55 +00001726 // Verify VOP*
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001727 if (isVOP1(MI) || isVOP2(MI) || isVOP3(MI) || isVOPC(MI)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001728 // Only look at the true operands. Only a real operand can use the constant
1729 // bus, and we don't want to check pseudo-operands like the source modifier
1730 // flags.
1731 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1732
Tom Stellard93fabce2013-10-10 17:11:55 +00001733 unsigned ConstantBusCount = 0;
Matt Arsenaultffc82752016-07-05 17:09:01 +00001734
1735 if (AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::imm) != -1)
1736 ++ConstantBusCount;
1737
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001738 unsigned SGPRUsed = findImplicitSGPRRead(MI);
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001739 if (SGPRUsed != AMDGPU::NoRegister)
1740 ++ConstantBusCount;
1741
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001742 for (int OpIdx : OpIndices) {
1743 if (OpIdx == -1)
1744 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001745 const MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001746 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001747 if (MO.isReg()) {
1748 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001749 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001750 SGPRUsed = MO.getReg();
1751 } else {
1752 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001753 }
1754 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001755 }
1756 if (ConstantBusCount > 1) {
1757 ErrInfo = "VOP* instruction uses the constant bus more than once";
1758 return false;
1759 }
1760 }
1761
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001762 // Verify misc. restrictions on specific instructions.
1763 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1764 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001765 const MachineOperand &Src0 = MI.getOperand(Src0Idx);
1766 const MachineOperand &Src1 = MI.getOperand(Src1Idx);
1767 const MachineOperand &Src2 = MI.getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001768 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1769 if (!compareMachineOp(Src0, Src1) &&
1770 !compareMachineOp(Src0, Src2)) {
1771 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1772 return false;
1773 }
1774 }
1775 }
1776
Matt Arsenaultd092a062015-10-02 18:58:37 +00001777 // Make sure we aren't losing exec uses in the td files. This mostly requires
1778 // being careful when using let Uses to try to add other use registers.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001779 if (shouldReadExec(MI)) {
1780 if (!MI.hasRegisterImplicitUseOperand(AMDGPU::EXEC)) {
Matt Arsenaultd092a062015-10-02 18:58:37 +00001781 ErrInfo = "VALU instruction does not implicitly read exec mask";
1782 return false;
1783 }
1784 }
1785
Tom Stellard93fabce2013-10-10 17:11:55 +00001786 return true;
1787}
1788
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001789unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001790 switch (MI.getOpcode()) {
1791 default: return AMDGPU::INSTRUCTION_LIST_END;
1792 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1793 case AMDGPU::COPY: return AMDGPU::COPY;
1794 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001795 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001796 case AMDGPU::S_MOV_B32:
1797 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001798 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001799 case AMDGPU::S_ADD_I32:
1800 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001801 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001802 case AMDGPU::S_SUB_I32:
1803 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001804 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001805 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001806 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1807 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1808 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1809 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1810 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1811 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1812 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001813 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1814 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1815 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1816 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1817 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1818 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001819 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1820 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001821 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1822 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00001823 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00001824 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001825 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001826 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001827 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1828 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1829 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1830 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1831 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1832 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001833 case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e32;
1834 case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e32;
1835 case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e32;
1836 case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e32;
1837 case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e32;
1838 case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e32;
Marek Olsakc5368502015-01-15 18:43:01 +00001839 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001840 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001841 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001842 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001843 case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ;
1844 case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ;
Tom Stellard82166022013-11-13 23:36:37 +00001845 }
1846}
1847
1848bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1849 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1850}
1851
1852const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1853 unsigned OpNo) const {
1854 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1855 const MCInstrDesc &Desc = get(MI.getOpcode());
1856 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001857 Desc.OpInfo[OpNo].RegClass == -1) {
1858 unsigned Reg = MI.getOperand(OpNo).getReg();
1859
1860 if (TargetRegisterInfo::isVirtualRegister(Reg))
1861 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001862 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001863 }
Tom Stellard82166022013-11-13 23:36:37 +00001864
1865 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1866 return RI.getRegClass(RCID);
1867}
1868
1869bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1870 switch (MI.getOpcode()) {
1871 case AMDGPU::COPY:
1872 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001873 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001874 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001875 return RI.hasVGPRs(getOpRegClass(MI, 0));
1876 default:
1877 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1878 }
1879}
1880
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001881void SIInstrInfo::legalizeOpWithMove(MachineInstr &MI, unsigned OpIdx) const {
Tom Stellard82166022013-11-13 23:36:37 +00001882 MachineBasicBlock::iterator I = MI;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001883 MachineBasicBlock *MBB = MI.getParent();
1884 MachineOperand &MO = MI.getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001885 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001886 unsigned RCID = get(MI.getOpcode()).OpInfo[OpIdx].RegClass;
Tom Stellard82166022013-11-13 23:36:37 +00001887 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1888 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001889 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001890 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001891 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001892 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001893
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001894 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001895 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001896 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001897 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001898 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001899
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001900 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001901 DebugLoc DL = MBB->findDebugLoc(I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001902 BuildMI(*MI.getParent(), I, DL, get(Opcode), Reg).addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001903 MO.ChangeToRegister(Reg, false);
1904}
1905
Tom Stellard15834092014-03-21 15:51:57 +00001906unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1907 MachineRegisterInfo &MRI,
1908 MachineOperand &SuperReg,
1909 const TargetRegisterClass *SuperRC,
1910 unsigned SubIdx,
1911 const TargetRegisterClass *SubRC)
1912 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001913 MachineBasicBlock *MBB = MI->getParent();
1914 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001915 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1916
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001917 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
1918 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1919 .addReg(SuperReg.getReg(), 0, SubIdx);
1920 return SubReg;
1921 }
1922
Tom Stellard15834092014-03-21 15:51:57 +00001923 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001924 // value so we don't need to worry about merging its subreg index with the
1925 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001926 // eliminate this extra copy.
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001927 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00001928
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001929 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1930 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1931
1932 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1933 .addReg(NewSuperReg, 0, SubIdx);
1934
Tom Stellard15834092014-03-21 15:51:57 +00001935 return SubReg;
1936}
1937
Matt Arsenault248b7b62014-03-24 20:08:09 +00001938MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1939 MachineBasicBlock::iterator MII,
1940 MachineRegisterInfo &MRI,
1941 MachineOperand &Op,
1942 const TargetRegisterClass *SuperRC,
1943 unsigned SubIdx,
1944 const TargetRegisterClass *SubRC) const {
1945 if (Op.isImm()) {
1946 // XXX - Is there a better way to do this?
1947 if (SubIdx == AMDGPU::sub0)
1948 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1949 if (SubIdx == AMDGPU::sub1)
1950 return MachineOperand::CreateImm(Op.getImm() >> 32);
1951
1952 llvm_unreachable("Unhandled register index for immediate");
1953 }
1954
1955 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1956 SubIdx, SubRC);
1957 return MachineOperand::CreateReg(SubReg, false);
1958}
1959
Marek Olsakbe047802014-12-07 12:19:03 +00001960// Change the order of operands from (0, 1, 2) to (0, 2, 1)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001961void SIInstrInfo::swapOperands(MachineInstr &Inst) const {
1962 assert(Inst.getNumExplicitOperands() == 3);
1963 MachineOperand Op1 = Inst.getOperand(1);
1964 Inst.RemoveOperand(1);
1965 Inst.addOperand(Op1);
Marek Olsakbe047802014-12-07 12:19:03 +00001966}
1967
Matt Arsenault856d1922015-12-01 19:57:17 +00001968bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI,
1969 const MCOperandInfo &OpInfo,
1970 const MachineOperand &MO) const {
1971 if (!MO.isReg())
1972 return false;
1973
1974 unsigned Reg = MO.getReg();
1975 const TargetRegisterClass *RC =
1976 TargetRegisterInfo::isVirtualRegister(Reg) ?
1977 MRI.getRegClass(Reg) :
1978 RI.getPhysRegClass(Reg);
1979
Nicolai Haehnle82fc9622016-01-07 17:10:29 +00001980 const SIRegisterInfo *TRI =
1981 static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo());
1982 RC = TRI->getSubRegClass(RC, MO.getSubReg());
1983
Matt Arsenault856d1922015-12-01 19:57:17 +00001984 // In order to be legal, the common sub-class must be equal to the
1985 // class of the current operand. For example:
1986 //
1987 // v_mov_b32 s0 ; Operand defined as vsrc_32
1988 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1989 //
1990 // s_sendmsg 0, s0 ; Operand defined as m0reg
1991 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
1992
1993 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
1994}
1995
1996bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI,
1997 const MCOperandInfo &OpInfo,
1998 const MachineOperand &MO) const {
1999 if (MO.isReg())
2000 return isLegalRegOperand(MRI, OpInfo, MO);
2001
2002 // Handle non-register types that are treated like immediates.
2003 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
2004 return true;
2005}
2006
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002007bool SIInstrInfo::isOperandLegal(const MachineInstr &MI, unsigned OpIdx,
Tom Stellard0e975cf2014-08-01 00:32:35 +00002008 const MachineOperand *MO) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002009 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
2010 const MCInstrDesc &InstDesc = MI.getDesc();
Tom Stellard0e975cf2014-08-01 00:32:35 +00002011 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
2012 const TargetRegisterClass *DefinedRC =
2013 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
2014 if (!MO)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002015 MO = &MI.getOperand(OpIdx);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002016
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002017 if (isVALU(MI) && usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00002018
2019 RegSubRegPair SGPRUsed;
2020 if (MO->isReg())
2021 SGPRUsed = RegSubRegPair(MO->getReg(), MO->getSubReg());
2022
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002023 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002024 if (i == OpIdx)
2025 continue;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002026 const MachineOperand &Op = MI.getOperand(i);
Matt Arsenaultffc82752016-07-05 17:09:01 +00002027 if (Op.isReg()) {
2028 if ((Op.getReg() != SGPRUsed.Reg || Op.getSubReg() != SGPRUsed.SubReg) &&
2029 usesConstantBus(MRI, Op, getOpSize(MI, i))) {
2030 return false;
2031 }
2032 } else if (InstDesc.OpInfo[i].OperandType == AMDGPU::OPERAND_KIMM32) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002033 return false;
2034 }
2035 }
2036 }
2037
Tom Stellard0e975cf2014-08-01 00:32:35 +00002038 if (MO->isReg()) {
2039 assert(DefinedRC);
Matt Arsenault856d1922015-12-01 19:57:17 +00002040 return isLegalRegOperand(MRI, OpInfo, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002041 }
2042
Tom Stellard0e975cf2014-08-01 00:32:35 +00002043 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00002044 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00002045
Matt Arsenault4364fef2014-09-23 18:30:57 +00002046 if (!DefinedRC) {
2047 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00002048 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00002049 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00002050
Tom Stellard73ae1cb2014-09-23 21:26:25 +00002051 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002052}
2053
Matt Arsenault856d1922015-12-01 19:57:17 +00002054void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002055 MachineInstr &MI) const {
2056 unsigned Opc = MI.getOpcode();
Matt Arsenault856d1922015-12-01 19:57:17 +00002057 const MCInstrDesc &InstrDesc = get(Opc);
2058
2059 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002060 MachineOperand &Src1 = MI.getOperand(Src1Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00002061
2062 // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32
2063 // we need to only have one constant bus use.
2064 //
2065 // Note we do not need to worry about literal constants here. They are
2066 // disabled for the operand type for instructions because they will always
2067 // violate the one constant bus use rule.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002068 bool HasImplicitSGPR = findImplicitSGPRRead(MI) != AMDGPU::NoRegister;
Matt Arsenault856d1922015-12-01 19:57:17 +00002069 if (HasImplicitSGPR) {
2070 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002071 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00002072
2073 if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg()))
2074 legalizeOpWithMove(MI, Src0Idx);
2075 }
2076
2077 // VOP2 src0 instructions support all operand types, so we don't need to check
2078 // their legality. If src1 is already legal, we don't need to do anything.
2079 if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1))
2080 return;
2081
2082 // We do not use commuteInstruction here because it is too aggressive and will
2083 // commute if it is possible. We only want to commute here if it improves
2084 // legality. This can be called a fairly large number of times so don't waste
2085 // compile time pointlessly swapping and checking legality again.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002086 if (HasImplicitSGPR || !MI.isCommutable()) {
Matt Arsenault856d1922015-12-01 19:57:17 +00002087 legalizeOpWithMove(MI, Src1Idx);
2088 return;
2089 }
2090
2091 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002092 MachineOperand &Src0 = MI.getOperand(Src0Idx);
Matt Arsenault856d1922015-12-01 19:57:17 +00002093
2094 // If src0 can be used as src1, commuting will make the operands legal.
2095 // Otherwise we have to give up and insert a move.
2096 //
2097 // TODO: Other immediate-like operand kinds could be commuted if there was a
2098 // MachineOperand::ChangeTo* for them.
2099 if ((!Src1.isImm() && !Src1.isReg()) ||
2100 !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) {
2101 legalizeOpWithMove(MI, Src1Idx);
2102 return;
2103 }
2104
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002105 int CommutedOpc = commuteOpcode(MI);
Matt Arsenault856d1922015-12-01 19:57:17 +00002106 if (CommutedOpc == -1) {
2107 legalizeOpWithMove(MI, Src1Idx);
2108 return;
2109 }
2110
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002111 MI.setDesc(get(CommutedOpc));
Matt Arsenault856d1922015-12-01 19:57:17 +00002112
2113 unsigned Src0Reg = Src0.getReg();
2114 unsigned Src0SubReg = Src0.getSubReg();
2115 bool Src0Kill = Src0.isKill();
2116
2117 if (Src1.isImm())
2118 Src0.ChangeToImmediate(Src1.getImm());
2119 else if (Src1.isReg()) {
2120 Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill());
2121 Src0.setSubReg(Src1.getSubReg());
2122 } else
2123 llvm_unreachable("Should only have register or immediate operands");
2124
2125 Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill);
2126 Src1.setSubReg(Src0SubReg);
2127}
2128
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002129// Legalize VOP3 operands. Because all operand types are supported for any
2130// operand, and since literal constants are not allowed and should never be
2131// seen, we only need to worry about inserting copies if we use multiple SGPR
2132// operands.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002133void SIInstrInfo::legalizeOperandsVOP3(MachineRegisterInfo &MRI,
2134 MachineInstr &MI) const {
2135 unsigned Opc = MI.getOpcode();
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002136
2137 int VOP3Idx[3] = {
2138 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
2139 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
2140 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
2141 };
2142
2143 // Find the one SGPR operand we are allowed to use.
2144 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
2145
2146 for (unsigned i = 0; i < 3; ++i) {
2147 int Idx = VOP3Idx[i];
2148 if (Idx == -1)
2149 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002150 MachineOperand &MO = MI.getOperand(Idx);
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002151
2152 // We should never see a VOP3 instruction with an illegal immediate operand.
2153 if (!MO.isReg())
2154 continue;
2155
2156 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
2157 continue; // VGPRs are legal
2158
2159 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
2160 SGPRReg = MO.getReg();
2161 // We can use one SGPR in each VOP3 instruction.
2162 continue;
2163 }
2164
2165 // If we make it this far, then the operand is not legal and we must
2166 // legalize it.
2167 legalizeOpWithMove(MI, Idx);
2168 }
2169}
2170
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002171unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr &UseMI,
2172 MachineRegisterInfo &MRI) const {
Tom Stellard1397d492016-02-11 21:45:07 +00002173 const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg);
2174 const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC);
2175 unsigned DstReg = MRI.createVirtualRegister(SRC);
2176 unsigned SubRegs = VRC->getSize() / 4;
2177
2178 SmallVector<unsigned, 8> SRegs;
2179 for (unsigned i = 0; i < SubRegs; ++i) {
2180 unsigned SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002181 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
Tom Stellard1397d492016-02-11 21:45:07 +00002182 get(AMDGPU::V_READFIRSTLANE_B32), SGPR)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002183 .addReg(SrcReg, 0, RI.getSubRegFromChannel(i));
Tom Stellard1397d492016-02-11 21:45:07 +00002184 SRegs.push_back(SGPR);
2185 }
2186
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002187 MachineInstrBuilder MIB =
2188 BuildMI(*UseMI.getParent(), UseMI, UseMI.getDebugLoc(),
2189 get(AMDGPU::REG_SEQUENCE), DstReg);
Tom Stellard1397d492016-02-11 21:45:07 +00002190 for (unsigned i = 0; i < SubRegs; ++i) {
2191 MIB.addReg(SRegs[i]);
2192 MIB.addImm(RI.getSubRegFromChannel(i));
2193 }
2194 return DstReg;
2195}
2196
Tom Stellard467b5b92016-02-20 00:37:25 +00002197void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002198 MachineInstr &MI) const {
Tom Stellard467b5b92016-02-20 00:37:25 +00002199
2200 // If the pointer is store in VGPRs, then we need to move them to
2201 // SGPRs using v_readfirstlane. This is safe because we only select
2202 // loads with uniform pointers to SMRD instruction so we know the
2203 // pointer value is uniform.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002204 MachineOperand *SBase = getNamedOperand(MI, AMDGPU::OpName::sbase);
Tom Stellard467b5b92016-02-20 00:37:25 +00002205 if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) {
2206 unsigned SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI);
2207 SBase->setReg(SGPR);
2208 }
2209}
2210
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002211void SIInstrInfo::legalizeOperands(MachineInstr &MI) const {
2212 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00002213
2214 // Legalize VOP2
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002215 if (isVOP2(MI) || isVOPC(MI)) {
Matt Arsenault856d1922015-12-01 19:57:17 +00002216 legalizeOperandsVOP2(MRI, MI);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002217 return;
Tom Stellard82166022013-11-13 23:36:37 +00002218 }
2219
2220 // Legalize VOP3
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002221 if (isVOP3(MI)) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002222 legalizeOperandsVOP3(MRI, MI);
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00002223 return;
Tom Stellard82166022013-11-13 23:36:37 +00002224 }
2225
Tom Stellard467b5b92016-02-20 00:37:25 +00002226 // Legalize SMRD
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002227 if (isSMRD(MI)) {
Tom Stellard467b5b92016-02-20 00:37:25 +00002228 legalizeOperandsSMRD(MRI, MI);
2229 return;
2230 }
2231
Tom Stellard4f3b04d2014-04-17 21:00:07 +00002232 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00002233 // The register class of the operands much be the same type as the register
2234 // class of the output.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002235 if (MI.getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002236 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002237 for (unsigned i = 1, e = MI.getNumOperands(); i != e; i += 2) {
2238 if (!MI.getOperand(i).isReg() ||
2239 !TargetRegisterInfo::isVirtualRegister(MI.getOperand(i).getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00002240 continue;
2241 const TargetRegisterClass *OpRC =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002242 MRI.getRegClass(MI.getOperand(i).getReg());
Tom Stellard82166022013-11-13 23:36:37 +00002243 if (RI.hasVGPRs(OpRC)) {
2244 VRC = OpRC;
2245 } else {
2246 SRC = OpRC;
2247 }
2248 }
2249
2250 // If any of the operands are VGPR registers, then they all most be
2251 // otherwise we will create illegal VGPR->SGPR copies when legalizing
2252 // them.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002253 if (VRC || !RI.isSGPRClass(getOpRegClass(MI, 0))) {
Tom Stellard82166022013-11-13 23:36:37 +00002254 if (!VRC) {
2255 assert(SRC);
2256 VRC = RI.getEquivalentVGPRClass(SRC);
2257 }
2258 RC = VRC;
2259 } else {
2260 RC = SRC;
2261 }
2262
2263 // Update all the operands so they have the same type.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002264 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
2265 MachineOperand &Op = MI.getOperand(I);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002266 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00002267 continue;
2268 unsigned DstReg = MRI.createVirtualRegister(RC);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002269
2270 // MI is a PHI instruction.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002271 MachineBasicBlock *InsertBB = MI.getOperand(I + 1).getMBB();
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002272 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
2273
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002274 BuildMI(*InsertBB, Insert, MI.getDebugLoc(), get(AMDGPU::COPY), DstReg)
2275 .addOperand(Op);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002276 Op.setReg(DstReg);
2277 }
2278 }
2279
2280 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
2281 // VGPR dest type and SGPR sources, insert copies so all operands are
2282 // VGPRs. This seems to help operand folding / the register coalescer.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002283 if (MI.getOpcode() == AMDGPU::REG_SEQUENCE) {
2284 MachineBasicBlock *MBB = MI.getParent();
2285 const TargetRegisterClass *DstRC = getOpRegClass(MI, 0);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002286 if (RI.hasVGPRs(DstRC)) {
2287 // Update all the operands so they are VGPR register classes. These may
2288 // not be the same register class because REG_SEQUENCE supports mixing
2289 // subregister index types e.g. sub0_sub1 + sub2 + sub3
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002290 for (unsigned I = 1, E = MI.getNumOperands(); I != E; I += 2) {
2291 MachineOperand &Op = MI.getOperand(I);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002292 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
2293 continue;
2294
2295 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
2296 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
2297 if (VRC == OpRC)
2298 continue;
2299
2300 unsigned DstReg = MRI.createVirtualRegister(VRC);
2301
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002302 BuildMI(*MBB, MI, MI.getDebugLoc(), get(AMDGPU::COPY), DstReg)
2303 .addOperand(Op);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002304
2305 Op.setReg(DstReg);
2306 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00002307 }
Tom Stellard82166022013-11-13 23:36:37 +00002308 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00002309
2310 return;
Tom Stellard82166022013-11-13 23:36:37 +00002311 }
Tom Stellard15834092014-03-21 15:51:57 +00002312
Tom Stellarda5687382014-05-15 14:41:55 +00002313 // Legalize INSERT_SUBREG
2314 // src0 must have the same register class as dst
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002315 if (MI.getOpcode() == AMDGPU::INSERT_SUBREG) {
2316 unsigned Dst = MI.getOperand(0).getReg();
2317 unsigned Src0 = MI.getOperand(1).getReg();
Tom Stellarda5687382014-05-15 14:41:55 +00002318 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
2319 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
2320 if (DstRC != Src0RC) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002321 MachineBasicBlock &MBB = *MI.getParent();
Tom Stellarda5687382014-05-15 14:41:55 +00002322 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002323 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
2324 .addReg(Src0);
2325 MI.getOperand(1).setReg(NewSrc0);
Tom Stellarda5687382014-05-15 14:41:55 +00002326 }
2327 return;
2328 }
2329
Tom Stellard1397d492016-02-11 21:45:07 +00002330 // Legalize MIMG
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002331 if (isMIMG(MI)) {
2332 MachineOperand *SRsrc = getNamedOperand(MI, AMDGPU::OpName::srsrc);
Tom Stellard1397d492016-02-11 21:45:07 +00002333 if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) {
2334 unsigned SGPR = readlaneVGPRToSGPR(SRsrc->getReg(), MI, MRI);
2335 SRsrc->setReg(SGPR);
2336 }
2337
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002338 MachineOperand *SSamp = getNamedOperand(MI, AMDGPU::OpName::ssamp);
Tom Stellard1397d492016-02-11 21:45:07 +00002339 if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) {
2340 unsigned SGPR = readlaneVGPRToSGPR(SSamp->getReg(), MI, MRI);
2341 SSamp->setReg(SGPR);
2342 }
2343 return;
2344 }
2345
Tom Stellard15834092014-03-21 15:51:57 +00002346 // Legalize MUBUF* instructions
2347 // FIXME: If we start using the non-addr64 instructions for compute, we
2348 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00002349 int SRsrcIdx =
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002350 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::srsrc);
Tom Stellard155bbb72014-08-11 22:18:17 +00002351 if (SRsrcIdx != -1) {
2352 // We have an MUBUF instruction
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002353 MachineOperand *SRsrc = &MI.getOperand(SRsrcIdx);
2354 unsigned SRsrcRC = get(MI.getOpcode()).OpInfo[SRsrcIdx].RegClass;
Tom Stellard155bbb72014-08-11 22:18:17 +00002355 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
2356 RI.getRegClass(SRsrcRC))) {
2357 // The operands are legal.
2358 // FIXME: We may need to legalize operands besided srsrc.
2359 return;
2360 }
Tom Stellard15834092014-03-21 15:51:57 +00002361
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002362 MachineBasicBlock &MBB = *MI.getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00002363
Eric Christopher572e03a2015-06-19 01:53:21 +00002364 // Extract the ptr from the resource descriptor.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002365 unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
2366 &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00002367
Tom Stellard155bbb72014-08-11 22:18:17 +00002368 // Create an empty resource descriptor
2369 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2370 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2371 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2372 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002373 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00002374
Tom Stellard155bbb72014-08-11 22:18:17 +00002375 // Zero64 = 0
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002376 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B64), Zero64)
2377 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00002378
Tom Stellard155bbb72014-08-11 22:18:17 +00002379 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002380 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B32), SRsrcFormatLo)
2381 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00002382
Tom Stellard155bbb72014-08-11 22:18:17 +00002383 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002384 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::S_MOV_B32), SRsrcFormatHi)
2385 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00002386
Tom Stellard155bbb72014-08-11 22:18:17 +00002387 // NewSRsrc = {Zero64, SRsrcFormat}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002388 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
2389 .addReg(Zero64)
2390 .addImm(AMDGPU::sub0_sub1)
2391 .addReg(SRsrcFormatLo)
2392 .addImm(AMDGPU::sub2)
2393 .addReg(SRsrcFormatHi)
2394 .addImm(AMDGPU::sub3);
Tom Stellard155bbb72014-08-11 22:18:17 +00002395
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002396 MachineOperand *VAddr = getNamedOperand(MI, AMDGPU::OpName::vaddr);
Tom Stellard155bbb72014-08-11 22:18:17 +00002397 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002398 if (VAddr) {
2399 // This is already an ADDR64 instruction so we need to add the pointer
2400 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002401 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2402 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002403
Matt Arsenaultef67d762015-09-09 17:03:29 +00002404 // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002405 DebugLoc DL = MI.getDebugLoc();
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002406 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002407 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002408 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00002409
Matt Arsenaultef67d762015-09-09 17:03:29 +00002410 // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002411 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002412 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002413 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00002414
Matt Arsenaultef67d762015-09-09 17:03:29 +00002415 // NewVaddr = {NewVaddrHi, NewVaddrLo}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002416 BuildMI(MBB, MI, MI.getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2417 .addReg(NewVAddrLo)
2418 .addImm(AMDGPU::sub0)
2419 .addReg(NewVAddrHi)
2420 .addImm(AMDGPU::sub1);
Tom Stellard155bbb72014-08-11 22:18:17 +00002421 } else {
2422 // This instructions is the _OFFSET variant, so we need to convert it to
2423 // ADDR64.
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002424 assert(MBB.getParent()->getSubtarget<SISubtarget>().getGeneration()
2425 < SISubtarget::VOLCANIC_ISLANDS &&
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002426 "FIXME: Need to emit flat atomics here");
2427
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002428 MachineOperand *VData = getNamedOperand(MI, AMDGPU::OpName::vdata);
2429 MachineOperand *Offset = getNamedOperand(MI, AMDGPU::OpName::offset);
2430 MachineOperand *SOffset = getNamedOperand(MI, AMDGPU::OpName::soffset);
2431 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI.getOpcode());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002432
2433 // Atomics rith return have have an additional tied operand and are
2434 // missing some of the special bits.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002435 MachineOperand *VDataIn = getNamedOperand(MI, AMDGPU::OpName::vdata_in);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002436 MachineInstr *Addr64;
2437
2438 if (!VDataIn) {
2439 // Regular buffer load / store.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002440 MachineInstrBuilder MIB =
2441 BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
2442 .addOperand(*VData)
2443 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2444 // This will be replaced later
2445 // with the new value of vaddr.
2446 .addOperand(*SRsrc)
2447 .addOperand(*SOffset)
2448 .addOperand(*Offset);
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002449
2450 // Atomics do not have this operand.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002451 if (const MachineOperand *GLC =
2452 getNamedOperand(MI, AMDGPU::OpName::glc)) {
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002453 MIB.addImm(GLC->getImm());
2454 }
2455
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002456 MIB.addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc));
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002457
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002458 if (const MachineOperand *TFE =
2459 getNamedOperand(MI, AMDGPU::OpName::tfe)) {
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002460 MIB.addImm(TFE->getImm());
2461 }
2462
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002463 MIB.setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002464 Addr64 = MIB;
2465 } else {
2466 // Atomics with return.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002467 Addr64 = BuildMI(MBB, MI, MI.getDebugLoc(), get(Addr64Opcode))
2468 .addOperand(*VData)
2469 .addOperand(*VDataIn)
2470 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2471 // This will be replaced later
2472 // with the new value of vaddr.
2473 .addOperand(*SRsrc)
2474 .addOperand(*SOffset)
2475 .addOperand(*Offset)
2476 .addImm(getNamedImmOperand(MI, AMDGPU::OpName::slc))
2477 .setMemRefs(MI.memoperands_begin(), MI.memoperands_end());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002478 }
Tom Stellard15834092014-03-21 15:51:57 +00002479
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002480 MI.removeFromParent();
Tom Stellard15834092014-03-21 15:51:57 +00002481
Matt Arsenaultef67d762015-09-09 17:03:29 +00002482 // NewVaddr = {NewVaddrHi, NewVaddrLo}
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002483 BuildMI(MBB, Addr64, Addr64->getDebugLoc(), get(AMDGPU::REG_SEQUENCE),
2484 NewVAddr)
2485 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
2486 .addImm(AMDGPU::sub0)
2487 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
2488 .addImm(AMDGPU::sub1);
Matt Arsenaultef67d762015-09-09 17:03:29 +00002489
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002490 VAddr = getNamedOperand(*Addr64, AMDGPU::OpName::vaddr);
2491 SRsrc = getNamedOperand(*Addr64, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002492 }
Tom Stellard155bbb72014-08-11 22:18:17 +00002493
Tom Stellard155bbb72014-08-11 22:18:17 +00002494 // Update the instruction to use NewVaddr
2495 VAddr->setReg(NewVAddr);
2496 // Update the instruction to use NewSRsrc
2497 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002498 }
Tom Stellard82166022013-11-13 23:36:37 +00002499}
2500
2501void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2502 SmallVector<MachineInstr *, 128> Worklist;
2503 Worklist.push_back(&TopInst);
2504
2505 while (!Worklist.empty()) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002506 MachineInstr &Inst = *Worklist.pop_back_val();
2507 MachineBasicBlock *MBB = Inst.getParent();
Tom Stellarde0387202014-03-21 15:51:54 +00002508 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2509
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002510 unsigned Opcode = Inst.getOpcode();
2511 unsigned NewOpcode = getVALUOp(Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002512
Tom Stellarde0387202014-03-21 15:51:54 +00002513 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002514 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002515 default:
Tom Stellard0c354f22014-04-30 15:31:29 +00002516 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002517 case AMDGPU::S_AND_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002518 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002519 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002520 continue;
2521
2522 case AMDGPU::S_OR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002523 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002524 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002525 continue;
2526
2527 case AMDGPU::S_XOR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002528 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002529 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002530 continue;
2531
2532 case AMDGPU::S_NOT_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002533 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002534 Inst.eraseFromParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002535 continue;
2536
Matt Arsenault8333e432014-06-10 19:18:24 +00002537 case AMDGPU::S_BCNT1_I32_B64:
2538 splitScalar64BitBCNT(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002539 Inst.eraseFromParent();
Matt Arsenault8333e432014-06-10 19:18:24 +00002540 continue;
2541
Matt Arsenault94812212014-11-14 18:18:16 +00002542 case AMDGPU::S_BFE_I64: {
2543 splitScalar64BitBFE(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002544 Inst.eraseFromParent();
Matt Arsenault94812212014-11-14 18:18:16 +00002545 continue;
2546 }
2547
Marek Olsakbe047802014-12-07 12:19:03 +00002548 case AMDGPU::S_LSHL_B32:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002549 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00002550 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2551 swapOperands(Inst);
2552 }
2553 break;
2554 case AMDGPU::S_ASHR_I32:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002555 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00002556 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2557 swapOperands(Inst);
2558 }
2559 break;
2560 case AMDGPU::S_LSHR_B32:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002561 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsakbe047802014-12-07 12:19:03 +00002562 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2563 swapOperands(Inst);
2564 }
2565 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002566 case AMDGPU::S_LSHL_B64:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002567 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00002568 NewOpcode = AMDGPU::V_LSHLREV_B64;
2569 swapOperands(Inst);
2570 }
2571 break;
2572 case AMDGPU::S_ASHR_I64:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002573 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00002574 NewOpcode = AMDGPU::V_ASHRREV_I64;
2575 swapOperands(Inst);
2576 }
2577 break;
2578 case AMDGPU::S_LSHR_B64:
Matt Arsenault43e92fe2016-06-24 06:30:11 +00002579 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS) {
Marek Olsak707a6d02015-02-03 21:53:01 +00002580 NewOpcode = AMDGPU::V_LSHRREV_B64;
2581 swapOperands(Inst);
2582 }
2583 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002584
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002585 case AMDGPU::S_ABS_I32:
2586 lowerScalarAbs(Worklist, Inst);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002587 Inst.eraseFromParent();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002588 continue;
2589
Tom Stellardbc4497b2016-02-12 23:45:29 +00002590 case AMDGPU::S_CBRANCH_SCC0:
2591 case AMDGPU::S_CBRANCH_SCC1:
2592 // Clear unused bits of vcc
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002593 BuildMI(*MBB, Inst, Inst.getDebugLoc(), get(AMDGPU::S_AND_B64),
2594 AMDGPU::VCC)
2595 .addReg(AMDGPU::EXEC)
2596 .addReg(AMDGPU::VCC);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002597 break;
2598
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002599 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002600 case AMDGPU::S_BFM_B64:
2601 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002602 }
2603
Tom Stellard15834092014-03-21 15:51:57 +00002604 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2605 // We cannot move this instruction to the VALU, so we should try to
2606 // legalize its operands instead.
2607 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002608 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002609 }
Tom Stellard82166022013-11-13 23:36:37 +00002610
Tom Stellard82166022013-11-13 23:36:37 +00002611 // Use the new VALU Opcode.
2612 const MCInstrDesc &NewDesc = get(NewOpcode);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002613 Inst.setDesc(NewDesc);
Tom Stellard82166022013-11-13 23:36:37 +00002614
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002615 // Remove any references to SCC. Vector instructions can't read from it, and
2616 // We're just about to add the implicit use / defs of VCC, and we don't want
2617 // both.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002618 for (unsigned i = Inst.getNumOperands() - 1; i > 0; --i) {
2619 MachineOperand &Op = Inst.getOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002620 if (Op.isReg() && Op.getReg() == AMDGPU::SCC) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002621 Inst.RemoveOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002622 addSCCDefUsersToVALUWorklist(Inst, Worklist);
2623 }
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002624 }
2625
Matt Arsenault27cc9582014-04-18 01:53:18 +00002626 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2627 // We are converting these to a BFE, so we need to add the missing
2628 // operands for the size and offset.
2629 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002630 Inst.addOperand(MachineOperand::CreateImm(0));
2631 Inst.addOperand(MachineOperand::CreateImm(Size));
Matt Arsenault27cc9582014-04-18 01:53:18 +00002632
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002633 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2634 // The VALU version adds the second operand to the result, so insert an
2635 // extra 0 operand.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002636 Inst.addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002637 }
2638
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002639 Inst.addImplicitDefUseOperands(*Inst.getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00002640
Matt Arsenault78b86702014-04-18 05:19:26 +00002641 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002642 const MachineOperand &OffsetWidthOp = Inst.getOperand(2);
Matt Arsenault78b86702014-04-18 05:19:26 +00002643 // If we need to move this to VGPRs, we need to unpack the second operand
2644 // back into the 2 separate ones for bit offset and width.
2645 assert(OffsetWidthOp.isImm() &&
2646 "Scalar BFE is only implemented for constant width and offset");
2647 uint32_t Imm = OffsetWidthOp.getImm();
2648
2649 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2650 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002651 Inst.RemoveOperand(2); // Remove old immediate.
2652 Inst.addOperand(MachineOperand::CreateImm(Offset));
2653 Inst.addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002654 }
2655
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002656 bool HasDst = Inst.getOperand(0).isReg() && Inst.getOperand(0).isDef();
Tom Stellardbc4497b2016-02-12 23:45:29 +00002657 unsigned NewDstReg = AMDGPU::NoRegister;
2658 if (HasDst) {
2659 // Update the destination register class.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002660 const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(Inst);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002661 if (!NewDstRC)
2662 continue;
Tom Stellard82166022013-11-13 23:36:37 +00002663
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002664 unsigned DstReg = Inst.getOperand(0).getReg();
Tom Stellardbc4497b2016-02-12 23:45:29 +00002665 NewDstReg = MRI.createVirtualRegister(NewDstRC);
2666 MRI.replaceRegWith(DstReg, NewDstReg);
2667 }
Tom Stellard82166022013-11-13 23:36:37 +00002668
Tom Stellarde1a24452014-04-17 21:00:01 +00002669 // Legalize the operands
2670 legalizeOperands(Inst);
2671
Tom Stellardbc4497b2016-02-12 23:45:29 +00002672 if (HasDst)
2673 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00002674 }
2675}
2676
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002677//===----------------------------------------------------------------------===//
2678// Indirect addressing callbacks
2679//===----------------------------------------------------------------------===//
2680
Tom Stellard26a3b672013-10-22 18:19:10 +00002681const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002682 return &AMDGPU::VGPR_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002683}
2684
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002685void SIInstrInfo::lowerScalarAbs(SmallVectorImpl<MachineInstr *> &Worklist,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002686 MachineInstr &Inst) const {
2687 MachineBasicBlock &MBB = *Inst.getParent();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002688 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2689 MachineBasicBlock::iterator MII = Inst;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002690 DebugLoc DL = Inst.getDebugLoc();
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002691
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002692 MachineOperand &Dest = Inst.getOperand(0);
2693 MachineOperand &Src = Inst.getOperand(1);
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002694 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2695 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2696
2697 BuildMI(MBB, MII, DL, get(AMDGPU::V_SUB_I32_e32), TmpReg)
2698 .addImm(0)
2699 .addReg(Src.getReg());
2700
2701 BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg)
2702 .addReg(Src.getReg())
2703 .addReg(TmpReg);
2704
2705 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2706 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2707}
2708
Matt Arsenault689f3252014-06-09 16:36:31 +00002709void SIInstrInfo::splitScalar64BitUnaryOp(
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002710 SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst,
2711 unsigned Opcode) const {
2712 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault689f3252014-06-09 16:36:31 +00002713 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2714
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002715 MachineOperand &Dest = Inst.getOperand(0);
2716 MachineOperand &Src0 = Inst.getOperand(1);
2717 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenault689f3252014-06-09 16:36:31 +00002718
2719 MachineBasicBlock::iterator MII = Inst;
2720
2721 const MCInstrDesc &InstDesc = get(Opcode);
2722 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2723 MRI.getRegClass(Src0.getReg()) :
2724 &AMDGPU::SGPR_32RegClass;
2725
2726 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2727
2728 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2729 AMDGPU::sub0, Src0SubRC);
2730
2731 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002732 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2733 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00002734
Matt Arsenaultf003c382015-08-26 20:47:50 +00002735 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2736 BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault689f3252014-06-09 16:36:31 +00002737 .addOperand(SrcReg0Sub0);
2738
2739 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2740 AMDGPU::sub1, Src0SubRC);
2741
Matt Arsenaultf003c382015-08-26 20:47:50 +00002742 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2743 BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault689f3252014-06-09 16:36:31 +00002744 .addOperand(SrcReg0Sub1);
2745
Matt Arsenaultf003c382015-08-26 20:47:50 +00002746 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00002747 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2748 .addReg(DestSub0)
2749 .addImm(AMDGPU::sub0)
2750 .addReg(DestSub1)
2751 .addImm(AMDGPU::sub1);
2752
2753 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2754
Matt Arsenaultf003c382015-08-26 20:47:50 +00002755 // We don't need to legalizeOperands here because for a single operand, src0
2756 // will support any kind of input.
2757
2758 // Move all users of this moved value.
2759 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00002760}
2761
2762void SIInstrInfo::splitScalar64BitBinaryOp(
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002763 SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst,
2764 unsigned Opcode) const {
2765 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002766 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2767
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002768 MachineOperand &Dest = Inst.getOperand(0);
2769 MachineOperand &Src0 = Inst.getOperand(1);
2770 MachineOperand &Src1 = Inst.getOperand(2);
2771 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002772
2773 MachineBasicBlock::iterator MII = Inst;
2774
2775 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002776 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2777 MRI.getRegClass(Src0.getReg()) :
2778 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002779
Matt Arsenault684dc802014-03-24 20:08:13 +00002780 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2781 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2782 MRI.getRegClass(Src1.getReg()) :
2783 &AMDGPU::SGPR_32RegClass;
2784
2785 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2786
2787 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2788 AMDGPU::sub0, Src0SubRC);
2789 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2790 AMDGPU::sub0, Src1SubRC);
2791
2792 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002793 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2794 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00002795
Matt Arsenaultf003c382015-08-26 20:47:50 +00002796 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002797 MachineInstr &LoHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub0)
2798 .addOperand(SrcReg0Sub0)
2799 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002800
Matt Arsenault684dc802014-03-24 20:08:13 +00002801 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2802 AMDGPU::sub1, Src0SubRC);
2803 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2804 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002805
Matt Arsenaultf003c382015-08-26 20:47:50 +00002806 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002807 MachineInstr &HiHalf = *BuildMI(MBB, MII, DL, InstDesc, DestSub1)
2808 .addOperand(SrcReg0Sub1)
2809 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002810
Matt Arsenaultf003c382015-08-26 20:47:50 +00002811 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002812 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2813 .addReg(DestSub0)
2814 .addImm(AMDGPU::sub0)
2815 .addReg(DestSub1)
2816 .addImm(AMDGPU::sub1);
2817
2818 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2819
2820 // Try to legalize the operands in case we need to swap the order to keep it
2821 // valid.
Matt Arsenaultf003c382015-08-26 20:47:50 +00002822 legalizeOperands(LoHalf);
2823 legalizeOperands(HiHalf);
2824
2825 // Move all users of this moved vlaue.
2826 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002827}
2828
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002829void SIInstrInfo::splitScalar64BitBCNT(
2830 SmallVectorImpl<MachineInstr *> &Worklist, MachineInstr &Inst) const {
2831 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault8333e432014-06-10 19:18:24 +00002832 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2833
2834 MachineBasicBlock::iterator MII = Inst;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002835 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenault8333e432014-06-10 19:18:24 +00002836
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002837 MachineOperand &Dest = Inst.getOperand(0);
2838 MachineOperand &Src = Inst.getOperand(1);
Matt Arsenault8333e432014-06-10 19:18:24 +00002839
Marek Olsakc5368502015-01-15 18:43:01 +00002840 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002841 const TargetRegisterClass *SrcRC = Src.isReg() ?
2842 MRI.getRegClass(Src.getReg()) :
2843 &AMDGPU::SGPR_32RegClass;
2844
2845 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2846 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2847
2848 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2849
2850 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2851 AMDGPU::sub0, SrcSubRC);
2852 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2853 AMDGPU::sub1, SrcSubRC);
2854
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002855 BuildMI(MBB, MII, DL, InstDesc, MidReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002856 .addOperand(SrcRegSub0)
2857 .addImm(0);
2858
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002859 BuildMI(MBB, MII, DL, InstDesc, ResultReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002860 .addOperand(SrcRegSub1)
2861 .addReg(MidReg);
2862
2863 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2864
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002865 // We don't need to legalize operands here. src0 for etiher instruction can be
2866 // an SGPR, and the second input is unused or determined here.
2867 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00002868}
2869
Matt Arsenault94812212014-11-14 18:18:16 +00002870void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002871 MachineInstr &Inst) const {
2872 MachineBasicBlock &MBB = *Inst.getParent();
Matt Arsenault94812212014-11-14 18:18:16 +00002873 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2874 MachineBasicBlock::iterator MII = Inst;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002875 DebugLoc DL = Inst.getDebugLoc();
Matt Arsenault94812212014-11-14 18:18:16 +00002876
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002877 MachineOperand &Dest = Inst.getOperand(0);
2878 uint32_t Imm = Inst.getOperand(2).getImm();
Matt Arsenault94812212014-11-14 18:18:16 +00002879 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2880 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2881
Matt Arsenault6ad34262014-11-14 18:40:49 +00002882 (void) Offset;
2883
Matt Arsenault94812212014-11-14 18:18:16 +00002884 // Only sext_inreg cases handled.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002885 assert(Inst.getOpcode() == AMDGPU::S_BFE_I64 && BitWidth <= 32 &&
2886 Offset == 0 && "Not implemented");
Matt Arsenault94812212014-11-14 18:18:16 +00002887
2888 if (BitWidth < 32) {
2889 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2890 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2891 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2892
2893 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002894 .addReg(Inst.getOperand(1).getReg(), 0, AMDGPU::sub0)
2895 .addImm(0)
2896 .addImm(BitWidth);
Matt Arsenault94812212014-11-14 18:18:16 +00002897
2898 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2899 .addImm(31)
2900 .addReg(MidRegLo);
2901
2902 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2903 .addReg(MidRegLo)
2904 .addImm(AMDGPU::sub0)
2905 .addReg(MidRegHi)
2906 .addImm(AMDGPU::sub1);
2907
2908 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002909 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002910 return;
2911 }
2912
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002913 MachineOperand &Src = Inst.getOperand(1);
Matt Arsenault94812212014-11-14 18:18:16 +00002914 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2915 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2916
2917 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2918 .addImm(31)
2919 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2920
2921 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2922 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2923 .addImm(AMDGPU::sub0)
2924 .addReg(TmpReg)
2925 .addImm(AMDGPU::sub1);
2926
2927 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002928 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002929}
2930
Matt Arsenaultf003c382015-08-26 20:47:50 +00002931void SIInstrInfo::addUsersToMoveToVALUWorklist(
2932 unsigned DstReg,
2933 MachineRegisterInfo &MRI,
2934 SmallVectorImpl<MachineInstr *> &Worklist) const {
2935 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2936 E = MRI.use_end(); I != E; ++I) {
2937 MachineInstr &UseMI = *I->getParent();
2938 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2939 Worklist.push_back(&UseMI);
2940 }
2941 }
2942}
2943
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002944void SIInstrInfo::addSCCDefUsersToVALUWorklist(
2945 MachineInstr &SCCDefInst, SmallVectorImpl<MachineInstr *> &Worklist) const {
Tom Stellardbc4497b2016-02-12 23:45:29 +00002946 // This assumes that all the users of SCC are in the same block
2947 // as the SCC def.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +00002948 for (MachineInstr &MI :
2949 llvm::make_range(MachineBasicBlock::iterator(SCCDefInst),
2950 SCCDefInst.getParent()->end())) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00002951 // Exit if we find another SCC def.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +00002952 if (MI.findRegisterDefOperandIdx(AMDGPU::SCC) != -1)
Tom Stellardbc4497b2016-02-12 23:45:29 +00002953 return;
2954
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +00002955 if (MI.findRegisterUseOperandIdx(AMDGPU::SCC) != -1)
2956 Worklist.push_back(&MI);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002957 }
2958}
2959
Matt Arsenaultba6aae72015-09-28 20:54:57 +00002960const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
2961 const MachineInstr &Inst) const {
2962 const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
2963
2964 switch (Inst.getOpcode()) {
2965 // For target instructions, getOpRegClass just returns the virtual register
2966 // class associated with the operand, so we need to find an equivalent VGPR
2967 // register class in order to move the instruction to the VALU.
2968 case AMDGPU::COPY:
2969 case AMDGPU::PHI:
2970 case AMDGPU::REG_SEQUENCE:
2971 case AMDGPU::INSERT_SUBREG:
2972 if (RI.hasVGPRs(NewDstRC))
2973 return nullptr;
2974
2975 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2976 if (!NewDstRC)
2977 return nullptr;
2978 return NewDstRC;
2979 default:
2980 return NewDstRC;
2981 }
2982}
2983
Matt Arsenault6c067412015-11-03 22:30:15 +00002984// Find the one SGPR operand we are allowed to use.
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002985unsigned SIInstrInfo::findUsedSGPR(const MachineInstr &MI,
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002986 int OpIndices[3]) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002987 const MCInstrDesc &Desc = MI.getDesc();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002988
2989 // Find the one SGPR operand we are allowed to use.
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002990 //
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002991 // First we need to consider the instruction's operand requirements before
2992 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2993 // of VCC, but we are still bound by the constant bus requirement to only use
2994 // one.
2995 //
2996 // If the operand's class is an SGPR, we can never move it.
2997
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00002998 unsigned SGPRReg = findImplicitSGPRRead(MI);
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002999 if (SGPRReg != AMDGPU::NoRegister)
3000 return SGPRReg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003001
3002 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003003 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003004
3005 for (unsigned i = 0; i < 3; ++i) {
3006 int Idx = OpIndices[i];
3007 if (Idx == -1)
3008 break;
3009
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003010 const MachineOperand &MO = MI.getOperand(Idx);
Matt Arsenault6c067412015-11-03 22:30:15 +00003011 if (!MO.isReg())
3012 continue;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003013
Matt Arsenault6c067412015-11-03 22:30:15 +00003014 // Is this operand statically required to be an SGPR based on the operand
3015 // constraints?
3016 const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
3017 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
3018 if (IsRequiredSGPR)
3019 return MO.getReg();
3020
3021 // If this could be a VGPR or an SGPR, Check the dynamic register class.
3022 unsigned Reg = MO.getReg();
3023 const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
3024 if (RI.isSGPRClass(RegRC))
3025 UsedSGPRs[i] = Reg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003026 }
3027
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003028 // We don't have a required SGPR operand, so we have a bit more freedom in
3029 // selecting operands to move.
3030
3031 // Try to select the most used SGPR. If an SGPR is equal to one of the
3032 // others, we choose that.
3033 //
3034 // e.g.
3035 // V_FMA_F32 v0, s0, s0, s0 -> No moves
3036 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
3037
Matt Arsenault6c067412015-11-03 22:30:15 +00003038 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
3039 // prefer those.
3040
Matt Arsenaultee522bf2014-09-26 17:55:06 +00003041 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
3042 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
3043 SGPRReg = UsedSGPRs[0];
3044 }
3045
3046 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
3047 if (UsedSGPRs[1] == UsedSGPRs[2])
3048 SGPRReg = UsedSGPRs[1];
3049 }
3050
3051 return SGPRReg;
3052}
3053
Tom Stellard6407e1e2014-08-01 00:32:33 +00003054MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00003055 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00003056 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
3057 if (Idx == -1)
3058 return nullptr;
3059
3060 return &MI.getOperand(Idx);
3061}
Tom Stellard794c8c02014-12-02 17:05:41 +00003062
3063uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
3064 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00003065 if (ST.isAmdHsaOS()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00003066 RsrcDataFormat |= (1ULL << 56);
3067
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003068 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Michel Danzerbeb79ce2016-03-16 09:10:35 +00003069 // Set MTYPE = 2
3070 RsrcDataFormat |= (2ULL << 59);
Tom Stellard4694ed02015-06-26 21:58:42 +00003071 }
3072
Tom Stellard794c8c02014-12-02 17:05:41 +00003073 return RsrcDataFormat;
3074}
Marek Olsakd1a69a22015-09-29 23:37:32 +00003075
3076uint64_t SIInstrInfo::getScratchRsrcWords23() const {
3077 uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
3078 AMDGPU::RSRC_TID_ENABLE |
3079 0xffffffff; // Size;
3080
Matt Arsenault24ee0782016-02-12 02:40:47 +00003081 uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize()) - 1;
3082
Marek Olsake93f6d62016-06-13 16:05:57 +00003083 Rsrc23 |= (EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT) |
3084 // IndexStride = 64
3085 (UINT64_C(3) << AMDGPU::RSRC_INDEX_STRIDE_SHIFT);
Matt Arsenault24ee0782016-02-12 02:40:47 +00003086
Marek Olsakd1a69a22015-09-29 23:37:32 +00003087 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
3088 // Clear them unless we want a huge stride.
Matt Arsenault43e92fe2016-06-24 06:30:11 +00003089 if (ST.getGeneration() >= SISubtarget::VOLCANIC_ISLANDS)
Marek Olsakd1a69a22015-09-29 23:37:32 +00003090 Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
3091
3092 return Rsrc23;
3093}
Nicolai Haehnle02c32912016-01-13 16:10:10 +00003094
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003095bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr &MI) const {
3096 unsigned Opc = MI.getOpcode();
Nicolai Haehnle02c32912016-01-13 16:10:10 +00003097
3098 return isSMRD(Opc);
3099}
3100
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00003101bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr &MI) const {
3102 unsigned Opc = MI.getOpcode();
Nicolai Haehnle02c32912016-01-13 16:10:10 +00003103
3104 return isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc);
3105}
Tom Stellard2ff72622016-01-28 16:04:37 +00003106
Matt Arsenault02458c22016-06-06 20:10:33 +00003107unsigned SIInstrInfo::getInstSizeInBytes(const MachineInstr &MI) const {
3108 unsigned Opc = MI.getOpcode();
3109 const MCInstrDesc &Desc = getMCOpcodeFromPseudo(Opc);
3110 unsigned DescSize = Desc.getSize();
3111
3112 // If we have a definitive size, we can use it. Otherwise we need to inspect
3113 // the operands to know the size.
3114 if (DescSize == 8 || DescSize == 4)
3115 return DescSize;
3116
3117 assert(DescSize == 0);
3118
3119 // 4-byte instructions may have a 32-bit literal encoded after them. Check
3120 // operands that coud ever be literals.
3121 if (isVALU(MI) || isSALU(MI)) {
3122 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
3123 if (Src0Idx == -1)
3124 return 4; // No operands.
3125
3126 if (isLiteralConstant(MI.getOperand(Src0Idx), getOpSize(MI, Src0Idx)))
3127 return 8;
3128
3129 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
3130 if (Src1Idx == -1)
3131 return 4;
3132
3133 if (isLiteralConstant(MI.getOperand(Src1Idx), getOpSize(MI, Src1Idx)))
3134 return 8;
3135
3136 return 4;
3137 }
3138
3139 switch (Opc) {
3140 case TargetOpcode::IMPLICIT_DEF:
3141 case TargetOpcode::KILL:
3142 case TargetOpcode::DBG_VALUE:
3143 case TargetOpcode::BUNDLE:
3144 case TargetOpcode::EH_LABEL:
3145 return 0;
3146 case TargetOpcode::INLINEASM: {
3147 const MachineFunction *MF = MI.getParent()->getParent();
3148 const char *AsmStr = MI.getOperand(0).getSymbolName();
3149 return getInlineAsmLength(AsmStr, *MF->getTarget().getMCAsmInfo());
3150 }
3151 default:
3152 llvm_unreachable("unable to find instruction size");
3153 }
3154}
3155
Tom Stellard2ff72622016-01-28 16:04:37 +00003156ArrayRef<std::pair<int, const char *>>
3157SIInstrInfo::getSerializableTargetIndices() const {
3158 static const std::pair<int, const char *> TargetIndices[] = {
3159 {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"},
3160 {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"},
3161 {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"},
3162 {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"},
3163 {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}};
3164 return makeArrayRef(TargetIndices);
3165}
Tom Stellardcb6ba622016-04-30 00:23:06 +00003166
3167/// This is used by the post-RA scheduler (SchedulePostRAList.cpp). The
3168/// post-RA version of misched uses CreateTargetMIHazardRecognizer.
3169ScheduleHazardRecognizer *
3170SIInstrInfo::CreateTargetPostRAHazardRecognizer(const InstrItineraryData *II,
3171 const ScheduleDAG *DAG) const {
3172 return new GCNHazardRecognizer(DAG->MF);
3173}
3174
3175/// This is the hazard recognizer used at -O0 by the PostRAHazardRecognizer
3176/// pass.
3177ScheduleHazardRecognizer *
3178SIInstrInfo::CreateTargetPostRAHazardRecognizer(const MachineFunction &MF) const {
3179 return new GCNHazardRecognizer(MF);
3180}