blob: ef5b3dbf2818462a9d4f3d87455bef61636ce9e5 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- SIInstrInfo.cpp - SI Instruction Information ---------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief SI Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15
16#include "SIInstrInfo.h"
17#include "AMDGPUTargetMachine.h"
Tom Stellard16a9a202013-08-14 23:24:17 +000018#include "SIDefines.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "SIMachineFunctionInfo.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "llvm/CodeGen/MachineInstrBuilder.h"
22#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard4e07b1d2014-06-10 21:20:41 +000023#include "llvm/IR/Function.h"
Tom Stellard96468902014-09-24 01:33:17 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025#include "llvm/MC/MCInstrDesc.h"
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +000026#include "llvm/Support/Debug.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000027
28using namespace llvm;
29
Tom Stellard2e59a452014-06-13 01:32:00 +000030SIInstrInfo::SIInstrInfo(const AMDGPUSubtarget &st)
Eric Christopher6c5b5112015-03-11 18:43:21 +000031 : AMDGPUInstrInfo(st), RI() {}
Tom Stellard75aadc22012-12-11 21:25:42 +000032
Tom Stellard82166022013-11-13 23:36:37 +000033//===----------------------------------------------------------------------===//
34// TargetInstrInfo callbacks
35//===----------------------------------------------------------------------===//
36
Matt Arsenaultc10853f2014-08-06 00:29:43 +000037static unsigned getNumOperandsNoGlue(SDNode *Node) {
38 unsigned N = Node->getNumOperands();
39 while (N && Node->getOperand(N - 1).getValueType() == MVT::Glue)
40 --N;
41 return N;
42}
43
44static SDValue findChainOperand(SDNode *Load) {
45 SDValue LastOp = Load->getOperand(getNumOperandsNoGlue(Load) - 1);
46 assert(LastOp.getValueType() == MVT::Other && "Chain missing from load node");
47 return LastOp;
48}
49
Tom Stellard155bbb72014-08-11 22:18:17 +000050/// \brief Returns true if both nodes have the same value for the given
51/// operand \p Op, or if both nodes do not have this operand.
52static bool nodesHaveSameOperandValue(SDNode *N0, SDNode* N1, unsigned OpName) {
53 unsigned Opc0 = N0->getMachineOpcode();
54 unsigned Opc1 = N1->getMachineOpcode();
55
56 int Op0Idx = AMDGPU::getNamedOperandIdx(Opc0, OpName);
57 int Op1Idx = AMDGPU::getNamedOperandIdx(Opc1, OpName);
58
59 if (Op0Idx == -1 && Op1Idx == -1)
60 return true;
61
62
63 if ((Op0Idx == -1 && Op1Idx != -1) ||
64 (Op1Idx == -1 && Op0Idx != -1))
65 return false;
66
67 // getNamedOperandIdx returns the index for the MachineInstr's operands,
68 // which includes the result as the first operand. We are indexing into the
69 // MachineSDNode's operands, so we need to skip the result operand to get
70 // the real index.
71 --Op0Idx;
72 --Op1Idx;
73
Tom Stellardb8b84132014-09-03 15:22:39 +000074 return N0->getOperand(Op0Idx) == N1->getOperand(Op1Idx);
Tom Stellard155bbb72014-08-11 22:18:17 +000075}
76
Matt Arsenaulta48b8662015-04-23 23:34:48 +000077bool SIInstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
78 AliasAnalysis *AA) const {
79 // TODO: The generic check fails for VALU instructions that should be
80 // rematerializable due to implicit reads of exec. We really want all of the
81 // generic logic for this except for this.
82 switch (MI->getOpcode()) {
83 case AMDGPU::V_MOV_B32_e32:
84 case AMDGPU::V_MOV_B32_e64:
Matt Arsenault80f766a2015-09-10 01:23:28 +000085 case AMDGPU::V_MOV_B64_PSEUDO:
Matt Arsenaulta48b8662015-04-23 23:34:48 +000086 return true;
87 default:
88 return false;
89 }
90}
91
Matt Arsenaultc10853f2014-08-06 00:29:43 +000092bool SIInstrInfo::areLoadsFromSameBasePtr(SDNode *Load0, SDNode *Load1,
93 int64_t &Offset0,
94 int64_t &Offset1) const {
95 if (!Load0->isMachineOpcode() || !Load1->isMachineOpcode())
96 return false;
97
98 unsigned Opc0 = Load0->getMachineOpcode();
99 unsigned Opc1 = Load1->getMachineOpcode();
100
101 // Make sure both are actually loads.
102 if (!get(Opc0).mayLoad() || !get(Opc1).mayLoad())
103 return false;
104
105 if (isDS(Opc0) && isDS(Opc1)) {
Tom Stellard20fa0be2014-10-07 21:09:20 +0000106
107 // FIXME: Handle this case:
108 if (getNumOperandsNoGlue(Load0) != getNumOperandsNoGlue(Load1))
109 return false;
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000110
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000111 // Check base reg.
112 if (Load0->getOperand(1) != Load1->getOperand(1))
113 return false;
114
115 // Check chain.
116 if (findChainOperand(Load0) != findChainOperand(Load1))
117 return false;
118
Matt Arsenault972c12a2014-09-17 17:48:32 +0000119 // Skip read2 / write2 variants for simplicity.
120 // TODO: We should report true if the used offsets are adjacent (excluded
121 // st64 versions).
122 if (AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::data1) != -1 ||
123 AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::data1) != -1)
124 return false;
125
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000126 Offset0 = cast<ConstantSDNode>(Load0->getOperand(2))->getZExtValue();
127 Offset1 = cast<ConstantSDNode>(Load1->getOperand(2))->getZExtValue();
128 return true;
129 }
130
131 if (isSMRD(Opc0) && isSMRD(Opc1)) {
132 assert(getNumOperandsNoGlue(Load0) == getNumOperandsNoGlue(Load1));
133
134 // Check base reg.
135 if (Load0->getOperand(0) != Load1->getOperand(0))
136 return false;
137
Tom Stellardf0a575f2015-03-23 16:06:01 +0000138 const ConstantSDNode *Load0Offset =
139 dyn_cast<ConstantSDNode>(Load0->getOperand(1));
140 const ConstantSDNode *Load1Offset =
141 dyn_cast<ConstantSDNode>(Load1->getOperand(1));
142
143 if (!Load0Offset || !Load1Offset)
144 return false;
145
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000146 // Check chain.
147 if (findChainOperand(Load0) != findChainOperand(Load1))
148 return false;
149
Tom Stellardf0a575f2015-03-23 16:06:01 +0000150 Offset0 = Load0Offset->getZExtValue();
151 Offset1 = Load1Offset->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000152 return true;
153 }
154
155 // MUBUF and MTBUF can access the same addresses.
156 if ((isMUBUF(Opc0) || isMTBUF(Opc0)) && (isMUBUF(Opc1) || isMTBUF(Opc1))) {
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000157
158 // MUBUF and MTBUF have vaddr at different indices.
Tom Stellard155bbb72014-08-11 22:18:17 +0000159 if (!nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::soffset) ||
160 findChainOperand(Load0) != findChainOperand(Load1) ||
161 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::vaddr) ||
Tom Stellardb8b84132014-09-03 15:22:39 +0000162 !nodesHaveSameOperandValue(Load0, Load1, AMDGPU::OpName::srsrc))
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000163 return false;
164
Tom Stellard155bbb72014-08-11 22:18:17 +0000165 int OffIdx0 = AMDGPU::getNamedOperandIdx(Opc0, AMDGPU::OpName::offset);
166 int OffIdx1 = AMDGPU::getNamedOperandIdx(Opc1, AMDGPU::OpName::offset);
167
168 if (OffIdx0 == -1 || OffIdx1 == -1)
169 return false;
170
171 // getNamedOperandIdx returns the index for MachineInstrs. Since they
172 // inlcude the output in the operand list, but SDNodes don't, we need to
173 // subtract the index by one.
174 --OffIdx0;
175 --OffIdx1;
176
177 SDValue Off0 = Load0->getOperand(OffIdx0);
178 SDValue Off1 = Load1->getOperand(OffIdx1);
179
180 // The offset might be a FrameIndexSDNode.
181 if (!isa<ConstantSDNode>(Off0) || !isa<ConstantSDNode>(Off1))
182 return false;
183
184 Offset0 = cast<ConstantSDNode>(Off0)->getZExtValue();
185 Offset1 = cast<ConstantSDNode>(Off1)->getZExtValue();
Matt Arsenaultc10853f2014-08-06 00:29:43 +0000186 return true;
187 }
188
189 return false;
190}
191
Matt Arsenault2e991122014-09-10 23:26:16 +0000192static bool isStride64(unsigned Opc) {
193 switch (Opc) {
194 case AMDGPU::DS_READ2ST64_B32:
195 case AMDGPU::DS_READ2ST64_B64:
196 case AMDGPU::DS_WRITE2ST64_B32:
197 case AMDGPU::DS_WRITE2ST64_B64:
198 return true;
199 default:
200 return false;
201 }
202}
203
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000204bool SIInstrInfo::getMemOpBaseRegImmOfs(MachineInstr *LdSt, unsigned &BaseReg,
Chad Rosierc27a18f2016-03-09 16:00:35 +0000205 int64_t &Offset,
Sanjoy Dasb666ea32015-06-15 18:44:14 +0000206 const TargetRegisterInfo *TRI) const {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000207 unsigned Opc = LdSt->getOpcode();
Matt Arsenault3add6432015-10-20 04:35:43 +0000208
209 if (isDS(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000210 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
211 AMDGPU::OpName::offset);
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000212 if (OffsetImm) {
213 // Normal, single offset LDS instruction.
214 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
215 AMDGPU::OpName::addr);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000216
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000217 BaseReg = AddrReg->getReg();
218 Offset = OffsetImm->getImm();
219 return true;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000220 }
221
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000222 // The 2 offset instructions use offset0 and offset1 instead. We can treat
223 // these as a load with a single offset if the 2 offsets are consecutive. We
224 // will use this for some partially aligned loads.
225 const MachineOperand *Offset0Imm = getNamedOperand(*LdSt,
226 AMDGPU::OpName::offset0);
Changpeng Fang24f035a2016-03-01 17:51:23 +0000227 // DS_PERMUTE does not have Offset0Imm (and Offset1Imm).
228 if (!Offset0Imm)
229 return false;
230
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000231 const MachineOperand *Offset1Imm = getNamedOperand(*LdSt,
232 AMDGPU::OpName::offset1);
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000233
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000234 uint8_t Offset0 = Offset0Imm->getImm();
235 uint8_t Offset1 = Offset1Imm->getImm();
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000236
Matt Arsenault84db5d92015-07-14 17:57:36 +0000237 if (Offset1 > Offset0 && Offset1 - Offset0 == 1) {
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000238 // Each of these offsets is in element sized units, so we need to convert
239 // to bytes of the individual reads.
240
241 unsigned EltSize;
242 if (LdSt->mayLoad())
243 EltSize = getOpRegClass(*LdSt, 0)->getSize() / 2;
244 else {
245 assert(LdSt->mayStore());
246 int Data0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::data0);
247 EltSize = getOpRegClass(*LdSt, Data0Idx)->getSize();
248 }
249
Matt Arsenault2e991122014-09-10 23:26:16 +0000250 if (isStride64(Opc))
251 EltSize *= 64;
252
Matt Arsenault7eb0a102014-07-30 01:01:10 +0000253 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
254 AMDGPU::OpName::addr);
255 BaseReg = AddrReg->getReg();
256 Offset = EltSize * Offset0;
257 return true;
258 }
259
260 return false;
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000261 }
262
Matt Arsenault3add6432015-10-20 04:35:43 +0000263 if (isMUBUF(*LdSt) || isMTBUF(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000264 if (AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::soffset) != -1)
265 return false;
266
267 const MachineOperand *AddrReg = getNamedOperand(*LdSt,
268 AMDGPU::OpName::vaddr);
269 if (!AddrReg)
270 return false;
271
272 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
273 AMDGPU::OpName::offset);
274 BaseReg = AddrReg->getReg();
275 Offset = OffsetImm->getImm();
276 return true;
277 }
278
Matt Arsenault3add6432015-10-20 04:35:43 +0000279 if (isSMRD(*LdSt)) {
Matt Arsenault1acc72f2014-07-29 21:34:55 +0000280 const MachineOperand *OffsetImm = getNamedOperand(*LdSt,
281 AMDGPU::OpName::offset);
282 if (!OffsetImm)
283 return false;
284
285 const MachineOperand *SBaseReg = getNamedOperand(*LdSt,
286 AMDGPU::OpName::sbase);
287 BaseReg = SBaseReg->getReg();
288 Offset = OffsetImm->getImm();
289 return true;
290 }
291
292 return false;
293}
294
Matt Arsenault0e75a062014-09-17 17:48:30 +0000295bool SIInstrInfo::shouldClusterLoads(MachineInstr *FirstLdSt,
296 MachineInstr *SecondLdSt,
297 unsigned NumLoads) const {
Tom Stellarda76bcc22016-03-28 16:10:13 +0000298 const MachineOperand *FirstDst = nullptr;
299 const MachineOperand *SecondDst = nullptr;
300
301 if (isDS(*FirstLdSt) && isDS(*SecondLdSt)) {
302 FirstDst = getNamedOperand(*FirstLdSt, AMDGPU::OpName::vdst);
303 SecondDst = getNamedOperand(*SecondLdSt, AMDGPU::OpName::vdst);
304 }
305
306 if (isSMRD(*FirstLdSt) && isSMRD(*FirstLdSt)) {
307 FirstDst = getNamedOperand(*FirstLdSt, AMDGPU::OpName::sdst);
308 SecondDst = getNamedOperand(*SecondLdSt, AMDGPU::OpName::sdst);
309 }
310
311 if ((isMUBUF(*FirstLdSt) && isMUBUF(*SecondLdSt)) ||
312 (isMTBUF(*FirstLdSt) && isMTBUF(*SecondLdSt))) {
313 FirstDst = getNamedOperand(*FirstLdSt, AMDGPU::OpName::vdata);
314 SecondDst = getNamedOperand(*SecondLdSt, AMDGPU::OpName::vdata);
315 }
316
317 if (!FirstDst || !SecondDst)
Matt Arsenault0e75a062014-09-17 17:48:30 +0000318 return false;
319
Tom Stellarda76bcc22016-03-28 16:10:13 +0000320 // Try to limit clustering based on the total number of bytes loaded
321 // rather than the number of instructions. This is done to help reduce
322 // register pressure. The method used is somewhat inexact, though,
323 // because it assumes that all loads in the cluster will load the
324 // same number of bytes as FirstLdSt.
Matt Arsenault0e75a062014-09-17 17:48:30 +0000325
Tom Stellarda76bcc22016-03-28 16:10:13 +0000326 // The unit of this value is bytes.
327 // FIXME: This needs finer tuning.
328 unsigned LoadClusterThreshold = 16;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000329
Tom Stellarda76bcc22016-03-28 16:10:13 +0000330 const MachineRegisterInfo &MRI =
331 FirstLdSt->getParent()->getParent()->getRegInfo();
332 const TargetRegisterClass *DstRC = MRI.getRegClass(FirstDst->getReg());
333
334 return (NumLoads * DstRC->getSize()) <= LoadClusterThreshold;
Matt Arsenault0e75a062014-09-17 17:48:30 +0000335}
336
Tom Stellard75aadc22012-12-11 21:25:42 +0000337void
338SIInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
Christian Konigd0e3da12013-03-01 09:46:27 +0000339 MachineBasicBlock::iterator MI, DebugLoc DL,
340 unsigned DestReg, unsigned SrcReg,
341 bool KillSrc) const {
342
Tom Stellard75aadc22012-12-11 21:25:42 +0000343 // If we are trying to copy to or from SCC, there is a bug somewhere else in
344 // the backend. While it may be theoretically possible to do this, it should
345 // never be necessary.
346 assert(DestReg != AMDGPU::SCC && SrcReg != AMDGPU::SCC);
347
Craig Topper0afd0ab2013-07-15 06:39:13 +0000348 static const int16_t Sub0_15[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000349 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
350 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
351 AMDGPU::sub8, AMDGPU::sub9, AMDGPU::sub10, AMDGPU::sub11,
Nicolai Haehnledd587052015-12-19 01:16:06 +0000352 AMDGPU::sub12, AMDGPU::sub13, AMDGPU::sub14, AMDGPU::sub15,
Christian Konigd0e3da12013-03-01 09:46:27 +0000353 };
354
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000355 static const int16_t Sub0_15_64[] = {
356 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
357 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
358 AMDGPU::sub8_sub9, AMDGPU::sub10_sub11,
359 AMDGPU::sub12_sub13, AMDGPU::sub14_sub15,
360 };
361
Craig Topper0afd0ab2013-07-15 06:39:13 +0000362 static const int16_t Sub0_7[] = {
Christian Konigd0e3da12013-03-01 09:46:27 +0000363 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
Nicolai Haehnledd587052015-12-19 01:16:06 +0000364 AMDGPU::sub4, AMDGPU::sub5, AMDGPU::sub6, AMDGPU::sub7,
Christian Konigd0e3da12013-03-01 09:46:27 +0000365 };
366
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000367 static const int16_t Sub0_7_64[] = {
368 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
369 AMDGPU::sub4_sub5, AMDGPU::sub6_sub7,
370 };
371
Craig Topper0afd0ab2013-07-15 06:39:13 +0000372 static const int16_t Sub0_3[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000373 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2, AMDGPU::sub3,
Christian Konigd0e3da12013-03-01 09:46:27 +0000374 };
375
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000376 static const int16_t Sub0_3_64[] = {
377 AMDGPU::sub0_sub1, AMDGPU::sub2_sub3,
378 };
379
Craig Topper0afd0ab2013-07-15 06:39:13 +0000380 static const int16_t Sub0_2[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000381 AMDGPU::sub0, AMDGPU::sub1, AMDGPU::sub2,
Christian Konig8b1ed282013-04-10 08:39:16 +0000382 };
383
Craig Topper0afd0ab2013-07-15 06:39:13 +0000384 static const int16_t Sub0_1[] = {
Nicolai Haehnledd587052015-12-19 01:16:06 +0000385 AMDGPU::sub0, AMDGPU::sub1,
Christian Konigd0e3da12013-03-01 09:46:27 +0000386 };
387
388 unsigned Opcode;
Nicolai Haehnledd587052015-12-19 01:16:06 +0000389 ArrayRef<int16_t> SubIndices;
390 bool Forward;
Christian Konigd0e3da12013-03-01 09:46:27 +0000391
392 if (AMDGPU::SReg_32RegClass.contains(DestReg)) {
393 assert(AMDGPU::SReg_32RegClass.contains(SrcReg));
394 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B32), DestReg)
395 .addReg(SrcReg, getKillRegState(KillSrc));
396 return;
397
Tom Stellardaac18892013-02-07 19:39:43 +0000398 } else if (AMDGPU::SReg_64RegClass.contains(DestReg)) {
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000399 if (DestReg == AMDGPU::VCC) {
Matt Arsenault99981682015-02-14 02:55:56 +0000400 if (AMDGPU::SReg_64RegClass.contains(SrcReg)) {
401 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), AMDGPU::VCC)
402 .addReg(SrcReg, getKillRegState(KillSrc));
403 } else {
404 // FIXME: Hack until VReg_1 removed.
405 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg));
Matt Arsenault46359152015-08-08 00:41:48 +0000406 BuildMI(MBB, MI, DL, get(AMDGPU::V_CMP_NE_I32_e32))
Matt Arsenault99981682015-02-14 02:55:56 +0000407 .addImm(0)
408 .addReg(SrcReg, getKillRegState(KillSrc));
409 }
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000410
Matt Arsenault834b1aa2015-02-14 02:55:54 +0000411 return;
412 }
413
Tom Stellard75aadc22012-12-11 21:25:42 +0000414 assert(AMDGPU::SReg_64RegClass.contains(SrcReg));
415 BuildMI(MBB, MI, DL, get(AMDGPU::S_MOV_B64), DestReg)
416 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000417 return;
418
419 } else if (AMDGPU::SReg_128RegClass.contains(DestReg)) {
420 assert(AMDGPU::SReg_128RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000421 Opcode = AMDGPU::S_MOV_B64;
422 SubIndices = Sub0_3_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000423
424 } else if (AMDGPU::SReg_256RegClass.contains(DestReg)) {
425 assert(AMDGPU::SReg_256RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000426 Opcode = AMDGPU::S_MOV_B64;
427 SubIndices = Sub0_7_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000428
429 } else if (AMDGPU::SReg_512RegClass.contains(DestReg)) {
430 assert(AMDGPU::SReg_512RegClass.contains(SrcReg));
Nicolai Haehnle6bcf8b22015-12-19 01:36:26 +0000431 Opcode = AMDGPU::S_MOV_B64;
432 SubIndices = Sub0_15_64;
Christian Konigd0e3da12013-03-01 09:46:27 +0000433
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000434 } else if (AMDGPU::VGPR_32RegClass.contains(DestReg)) {
435 assert(AMDGPU::VGPR_32RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000436 AMDGPU::SReg_32RegClass.contains(SrcReg));
Tom Stellard75aadc22012-12-11 21:25:42 +0000437 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DestReg)
438 .addReg(SrcReg, getKillRegState(KillSrc));
Christian Konigd0e3da12013-03-01 09:46:27 +0000439 return;
440
441 } else if (AMDGPU::VReg_64RegClass.contains(DestReg)) {
442 assert(AMDGPU::VReg_64RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000443 AMDGPU::SReg_64RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000444 Opcode = AMDGPU::V_MOV_B32_e32;
445 SubIndices = Sub0_1;
446
Christian Konig8b1ed282013-04-10 08:39:16 +0000447 } else if (AMDGPU::VReg_96RegClass.contains(DestReg)) {
448 assert(AMDGPU::VReg_96RegClass.contains(SrcReg));
449 Opcode = AMDGPU::V_MOV_B32_e32;
450 SubIndices = Sub0_2;
451
Christian Konigd0e3da12013-03-01 09:46:27 +0000452 } else if (AMDGPU::VReg_128RegClass.contains(DestReg)) {
453 assert(AMDGPU::VReg_128RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000454 AMDGPU::SReg_128RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000455 Opcode = AMDGPU::V_MOV_B32_e32;
456 SubIndices = Sub0_3;
457
458 } else if (AMDGPU::VReg_256RegClass.contains(DestReg)) {
459 assert(AMDGPU::VReg_256RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000460 AMDGPU::SReg_256RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000461 Opcode = AMDGPU::V_MOV_B32_e32;
462 SubIndices = Sub0_7;
463
464 } else if (AMDGPU::VReg_512RegClass.contains(DestReg)) {
465 assert(AMDGPU::VReg_512RegClass.contains(SrcReg) ||
NAKAMURA Takumi4bb85f92013-10-28 04:07:23 +0000466 AMDGPU::SReg_512RegClass.contains(SrcReg));
Christian Konigd0e3da12013-03-01 09:46:27 +0000467 Opcode = AMDGPU::V_MOV_B32_e32;
468 SubIndices = Sub0_15;
469
Tom Stellard75aadc22012-12-11 21:25:42 +0000470 } else {
Christian Konigd0e3da12013-03-01 09:46:27 +0000471 llvm_unreachable("Can't copy register!");
472 }
473
Nicolai Haehnledd587052015-12-19 01:16:06 +0000474 if (RI.getHWRegIndex(DestReg) <= RI.getHWRegIndex(SrcReg))
475 Forward = true;
476 else
477 Forward = false;
478
479 for (unsigned Idx = 0; Idx < SubIndices.size(); ++Idx) {
480 unsigned SubIdx;
481 if (Forward)
482 SubIdx = SubIndices[Idx];
483 else
484 SubIdx = SubIndices[SubIndices.size() - Idx - 1];
485
Christian Konigd0e3da12013-03-01 09:46:27 +0000486 MachineInstrBuilder Builder = BuildMI(MBB, MI, DL,
487 get(Opcode), RI.getSubReg(DestReg, SubIdx));
488
Nicolai Haehnledd587052015-12-19 01:16:06 +0000489 Builder.addReg(RI.getSubReg(SrcReg, SubIdx));
Christian Konigd0e3da12013-03-01 09:46:27 +0000490
Nicolai Haehnledd587052015-12-19 01:16:06 +0000491 if (Idx == SubIndices.size() - 1)
492 Builder.addReg(SrcReg, RegState::Kill | RegState::Implicit);
493
494 if (Idx == 0)
Christian Konigd0e3da12013-03-01 09:46:27 +0000495 Builder.addReg(DestReg, RegState::Define | RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000496 }
497}
498
Marek Olsakcfbdba22015-06-26 20:29:10 +0000499int SIInstrInfo::commuteOpcode(const MachineInstr &MI) const {
Matt Arsenaultf5b2cd82015-03-23 18:45:30 +0000500 const unsigned Opcode = MI.getOpcode();
501
Christian Konig3c145802013-03-27 09:12:59 +0000502 int NewOpc;
503
504 // Try to map original to commuted opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000505 NewOpc = AMDGPU::getCommuteRev(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000506 if (NewOpc != -1)
507 // Check if the commuted (REV) opcode exists on the target.
508 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000509
510 // Try to map commuted to original opcode
Marek Olsak191507e2015-02-03 17:38:12 +0000511 NewOpc = AMDGPU::getCommuteOrig(Opcode);
Marek Olsakcfbdba22015-06-26 20:29:10 +0000512 if (NewOpc != -1)
513 // Check if the original (non-REV) opcode exists on the target.
514 return pseudoToMCOpcode(NewOpc) != -1 ? NewOpc : -1;
Christian Konig3c145802013-03-27 09:12:59 +0000515
516 return Opcode;
517}
518
Tom Stellardef3b8642015-01-07 19:56:17 +0000519unsigned SIInstrInfo::getMovOpcode(const TargetRegisterClass *DstRC) const {
520
521 if (DstRC->getSize() == 4) {
522 return RI.isSGPRClass(DstRC) ? AMDGPU::S_MOV_B32 : AMDGPU::V_MOV_B32_e32;
523 } else if (DstRC->getSize() == 8 && RI.isSGPRClass(DstRC)) {
524 return AMDGPU::S_MOV_B64;
Tom Stellard4842c052015-01-07 20:27:25 +0000525 } else if (DstRC->getSize() == 8 && !RI.isSGPRClass(DstRC)) {
526 return AMDGPU::V_MOV_B64_PSEUDO;
Tom Stellardef3b8642015-01-07 19:56:17 +0000527 }
528 return AMDGPU::COPY;
529}
530
Matt Arsenault08f14de2015-11-06 18:07:53 +0000531static unsigned getSGPRSpillSaveOpcode(unsigned Size) {
532 switch (Size) {
533 case 4:
534 return AMDGPU::SI_SPILL_S32_SAVE;
535 case 8:
536 return AMDGPU::SI_SPILL_S64_SAVE;
537 case 16:
538 return AMDGPU::SI_SPILL_S128_SAVE;
539 case 32:
540 return AMDGPU::SI_SPILL_S256_SAVE;
541 case 64:
542 return AMDGPU::SI_SPILL_S512_SAVE;
543 default:
544 llvm_unreachable("unknown register size");
545 }
546}
547
548static unsigned getVGPRSpillSaveOpcode(unsigned Size) {
549 switch (Size) {
550 case 4:
551 return AMDGPU::SI_SPILL_V32_SAVE;
552 case 8:
553 return AMDGPU::SI_SPILL_V64_SAVE;
554 case 16:
555 return AMDGPU::SI_SPILL_V128_SAVE;
556 case 32:
557 return AMDGPU::SI_SPILL_V256_SAVE;
558 case 64:
559 return AMDGPU::SI_SPILL_V512_SAVE;
560 default:
561 llvm_unreachable("unknown register size");
562 }
563}
564
Tom Stellardc149dc02013-11-27 21:23:35 +0000565void SIInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
566 MachineBasicBlock::iterator MI,
567 unsigned SrcReg, bool isKill,
568 int FrameIndex,
569 const TargetRegisterClass *RC,
570 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000571 MachineFunction *MF = MBB.getParent();
Tom Stellard42fb60e2015-01-14 15:42:31 +0000572 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000573 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000574 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000575
576 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
577 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
578 MachinePointerInfo PtrInfo
579 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
580 MachineMemOperand *MMO
581 = MF->getMachineMemOperand(PtrInfo, MachineMemOperand::MOStore,
582 Size, Align);
Tom Stellardc149dc02013-11-27 21:23:35 +0000583
Tom Stellard96468902014-09-24 01:33:17 +0000584 if (RI.isSGPRClass(RC)) {
Matt Arsenault5b22dfa2015-11-05 05:27:10 +0000585 MFI->setHasSpilledSGPRs();
586
Tom Stellardeba61072014-05-02 15:41:42 +0000587 // We are only allowed to create one new instruction when spilling
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000588 // registers, so we need to use pseudo instruction for spilling
589 // SGPRs.
Matt Arsenault08f14de2015-11-06 18:07:53 +0000590 unsigned Opcode = getSGPRSpillSaveOpcode(RC->getSize());
591 BuildMI(MBB, MI, DL, get(Opcode))
592 .addReg(SrcReg) // src
593 .addFrameIndex(FrameIndex) // frame_idx
594 .addMemOperand(MMO);
Tom Stellard42fb60e2015-01-14 15:42:31 +0000595
Matt Arsenault08f14de2015-11-06 18:07:53 +0000596 return;
Tom Stellard96468902014-09-24 01:33:17 +0000597 }
Tom Stellardeba61072014-05-02 15:41:42 +0000598
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000599 if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
Tom Stellard96468902014-09-24 01:33:17 +0000600 LLVMContext &Ctx = MF->getFunction()->getContext();
601 Ctx.emitError("SIInstrInfo::storeRegToStackSlot - Do not know how to"
602 " spill register");
Tom Stellard0febe682015-01-14 15:42:34 +0000603 BuildMI(MBB, MI, DL, get(AMDGPU::KILL))
Matt Arsenault08f14de2015-11-06 18:07:53 +0000604 .addReg(SrcReg);
605
606 return;
607 }
608
609 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
610
611 unsigned Opcode = getVGPRSpillSaveOpcode(RC->getSize());
612 MFI->setHasSpilledVGPRs();
613 BuildMI(MBB, MI, DL, get(Opcode))
614 .addReg(SrcReg) // src
615 .addFrameIndex(FrameIndex) // frame_idx
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000616 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
617 .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
Tom Stellard649b5db2016-03-04 18:31:18 +0000618 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000619 .addMemOperand(MMO);
620}
621
622static unsigned getSGPRSpillRestoreOpcode(unsigned Size) {
623 switch (Size) {
624 case 4:
625 return AMDGPU::SI_SPILL_S32_RESTORE;
626 case 8:
627 return AMDGPU::SI_SPILL_S64_RESTORE;
628 case 16:
629 return AMDGPU::SI_SPILL_S128_RESTORE;
630 case 32:
631 return AMDGPU::SI_SPILL_S256_RESTORE;
632 case 64:
633 return AMDGPU::SI_SPILL_S512_RESTORE;
634 default:
635 llvm_unreachable("unknown register size");
636 }
637}
638
639static unsigned getVGPRSpillRestoreOpcode(unsigned Size) {
640 switch (Size) {
641 case 4:
642 return AMDGPU::SI_SPILL_V32_RESTORE;
643 case 8:
644 return AMDGPU::SI_SPILL_V64_RESTORE;
645 case 16:
646 return AMDGPU::SI_SPILL_V128_RESTORE;
647 case 32:
648 return AMDGPU::SI_SPILL_V256_RESTORE;
649 case 64:
650 return AMDGPU::SI_SPILL_V512_RESTORE;
651 default:
652 llvm_unreachable("unknown register size");
Tom Stellardc149dc02013-11-27 21:23:35 +0000653 }
654}
655
656void SIInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
657 MachineBasicBlock::iterator MI,
658 unsigned DestReg, int FrameIndex,
659 const TargetRegisterClass *RC,
660 const TargetRegisterInfo *TRI) const {
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000661 MachineFunction *MF = MBB.getParent();
Tom Stellarde99fb652015-01-20 19:33:04 +0000662 const SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000663 MachineFrameInfo *FrameInfo = MF->getFrameInfo();
Tom Stellardc149dc02013-11-27 21:23:35 +0000664 DebugLoc DL = MBB.findDebugLoc(MI);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000665 unsigned Align = FrameInfo->getObjectAlignment(FrameIndex);
666 unsigned Size = FrameInfo->getObjectSize(FrameIndex);
Tom Stellard4e07b1d2014-06-10 21:20:41 +0000667
Matt Arsenault08f14de2015-11-06 18:07:53 +0000668 MachinePointerInfo PtrInfo
669 = MachinePointerInfo::getFixedStack(*MF, FrameIndex);
670
671 MachineMemOperand *MMO = MF->getMachineMemOperand(
672 PtrInfo, MachineMemOperand::MOLoad, Size, Align);
673
674 if (RI.isSGPRClass(RC)) {
675 // FIXME: Maybe this should not include a memoperand because it will be
676 // lowered to non-memory instructions.
677 unsigned Opcode = getSGPRSpillRestoreOpcode(RC->getSize());
678 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
679 .addFrameIndex(FrameIndex) // frame_idx
680 .addMemOperand(MMO);
681
682 return;
Tom Stellard96468902014-09-24 01:33:17 +0000683 }
Tom Stellardeba61072014-05-02 15:41:42 +0000684
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000685 if (!ST.isVGPRSpillingEnabled(*MF->getFunction())) {
Tom Stellard96468902014-09-24 01:33:17 +0000686 LLVMContext &Ctx = MF->getFunction()->getContext();
687 Ctx.emitError("SIInstrInfo::loadRegFromStackSlot - Do not know how to"
688 " restore register");
Tom Stellard0febe682015-01-14 15:42:34 +0000689 BuildMI(MBB, MI, DL, get(AMDGPU::IMPLICIT_DEF), DestReg);
Matt Arsenault08f14de2015-11-06 18:07:53 +0000690
691 return;
Tom Stellardc149dc02013-11-27 21:23:35 +0000692 }
Matt Arsenault08f14de2015-11-06 18:07:53 +0000693
694 assert(RI.hasVGPRs(RC) && "Only VGPR spilling expected");
695
696 unsigned Opcode = getVGPRSpillRestoreOpcode(RC->getSize());
697 BuildMI(MBB, MI, DL, get(Opcode), DestReg)
698 .addFrameIndex(FrameIndex) // frame_idx
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000699 .addReg(MFI->getScratchRSrcReg()) // scratch_rsrc
700 .addReg(MFI->getScratchWaveOffsetReg()) // scratch_offset
Tom Stellard649b5db2016-03-04 18:31:18 +0000701 .addImm(0) // offset
Matt Arsenault08f14de2015-11-06 18:07:53 +0000702 .addMemOperand(MMO);
Tom Stellardc149dc02013-11-27 21:23:35 +0000703}
704
Tom Stellard96468902014-09-24 01:33:17 +0000705/// \param @Offset Offset in bytes of the FrameIndex being spilled
706unsigned SIInstrInfo::calculateLDSSpillAddress(MachineBasicBlock &MBB,
707 MachineBasicBlock::iterator MI,
708 RegScavenger *RS, unsigned TmpReg,
709 unsigned FrameOffset,
710 unsigned Size) const {
711 MachineFunction *MF = MBB.getParent();
712 SIMachineFunctionInfo *MFI = MF->getInfo<SIMachineFunctionInfo>();
Eric Christopher7792e322015-01-30 23:24:40 +0000713 const AMDGPUSubtarget &ST = MF->getSubtarget<AMDGPUSubtarget>();
Tom Stellard96468902014-09-24 01:33:17 +0000714 const SIRegisterInfo *TRI =
715 static_cast<const SIRegisterInfo*>(ST.getRegisterInfo());
716 DebugLoc DL = MBB.findDebugLoc(MI);
717 unsigned WorkGroupSize = MFI->getMaximumWorkGroupSize(*MF);
718 unsigned WavefrontSize = ST.getWavefrontSize();
719
720 unsigned TIDReg = MFI->getTIDReg();
721 if (!MFI->hasCalculatedTID()) {
722 MachineBasicBlock &Entry = MBB.getParent()->front();
723 MachineBasicBlock::iterator Insert = Entry.front();
724 DebugLoc DL = Insert->getDebugLoc();
725
Tom Stellard42fb60e2015-01-14 15:42:31 +0000726 TIDReg = RI.findUnusedRegister(MF->getRegInfo(), &AMDGPU::VGPR_32RegClass);
Tom Stellard96468902014-09-24 01:33:17 +0000727 if (TIDReg == AMDGPU::NoRegister)
728 return TIDReg;
729
730
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000731 if (!AMDGPU::isShader(MF->getFunction()->getCallingConv()) &&
Tom Stellard96468902014-09-24 01:33:17 +0000732 WorkGroupSize > WavefrontSize) {
733
Matt Arsenaultac234b62015-11-30 21:15:57 +0000734 unsigned TIDIGXReg
735 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_X);
736 unsigned TIDIGYReg
737 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Y);
738 unsigned TIDIGZReg
739 = TRI->getPreloadedValue(*MF, SIRegisterInfo::WORKGROUP_ID_Z);
Tom Stellard96468902014-09-24 01:33:17 +0000740 unsigned InputPtrReg =
Matt Arsenaultac234b62015-11-30 21:15:57 +0000741 TRI->getPreloadedValue(*MF, SIRegisterInfo::KERNARG_SEGMENT_PTR);
Benjamin Kramer7149aab2015-03-01 18:09:56 +0000742 for (unsigned Reg : {TIDIGXReg, TIDIGYReg, TIDIGZReg}) {
Tom Stellard96468902014-09-24 01:33:17 +0000743 if (!Entry.isLiveIn(Reg))
744 Entry.addLiveIn(Reg);
745 }
746
Matthias Braun7dc03f02016-04-06 02:47:09 +0000747 RS->enterBasicBlock(Entry);
Matt Arsenault0c90e952015-11-06 18:17:45 +0000748 // FIXME: Can we scavenge an SReg_64 and access the subregs?
Tom Stellard96468902014-09-24 01:33:17 +0000749 unsigned STmp0 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
750 unsigned STmp1 = RS->scavengeRegister(&AMDGPU::SGPR_32RegClass, 0);
751 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp0)
752 .addReg(InputPtrReg)
753 .addImm(SI::KernelInputOffsets::NGROUPS_Z);
754 BuildMI(Entry, Insert, DL, get(AMDGPU::S_LOAD_DWORD_IMM), STmp1)
755 .addReg(InputPtrReg)
756 .addImm(SI::KernelInputOffsets::NGROUPS_Y);
757
758 // NGROUPS.X * NGROUPS.Y
759 BuildMI(Entry, Insert, DL, get(AMDGPU::S_MUL_I32), STmp1)
760 .addReg(STmp1)
761 .addReg(STmp0);
762 // (NGROUPS.X * NGROUPS.Y) * TIDIG.X
763 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MUL_U32_U24_e32), TIDReg)
764 .addReg(STmp1)
765 .addReg(TIDIGXReg);
766 // NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)
767 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MAD_U32_U24), TIDReg)
768 .addReg(STmp0)
769 .addReg(TIDIGYReg)
770 .addReg(TIDReg);
771 // (NGROUPS.Z * TIDIG.Y + (NGROUPS.X * NGROPUS.Y * TIDIG.X)) + TIDIG.Z
772 BuildMI(Entry, Insert, DL, get(AMDGPU::V_ADD_I32_e32), TIDReg)
773 .addReg(TIDReg)
774 .addReg(TIDIGZReg);
775 } else {
776 // Get the wave id
777 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_LO_U32_B32_e64),
778 TIDReg)
779 .addImm(-1)
780 .addImm(0);
781
Marek Olsakc5368502015-01-15 18:43:01 +0000782 BuildMI(Entry, Insert, DL, get(AMDGPU::V_MBCNT_HI_U32_B32_e64),
Tom Stellard96468902014-09-24 01:33:17 +0000783 TIDReg)
784 .addImm(-1)
785 .addReg(TIDReg);
786 }
787
788 BuildMI(Entry, Insert, DL, get(AMDGPU::V_LSHLREV_B32_e32),
789 TIDReg)
790 .addImm(2)
791 .addReg(TIDReg);
792 MFI->setTIDReg(TIDReg);
793 }
794
795 // Add FrameIndex to LDS offset
796 unsigned LDSOffset = MFI->LDSSize + (FrameOffset * WorkGroupSize);
797 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), TmpReg)
798 .addImm(LDSOffset)
799 .addReg(TIDReg);
800
801 return TmpReg;
802}
803
Tom Stellardd37630e2016-04-07 14:47:07 +0000804void SIInstrInfo::insertWaitStates(MachineBasicBlock &MBB,
805 MachineBasicBlock::iterator MI,
Nicolai Haehnle87323da2015-12-17 16:46:42 +0000806 int Count) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000807 while (Count > 0) {
808 int Arg;
809 if (Count >= 8)
810 Arg = 7;
811 else
812 Arg = Count - 1;
813 Count -= 8;
Tom Stellardd37630e2016-04-07 14:47:07 +0000814 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_NOP))
Tom Stellardeba61072014-05-02 15:41:42 +0000815 .addImm(Arg);
816 }
817}
818
819bool SIInstrInfo::expandPostRAPseudo(MachineBasicBlock::iterator MI) const {
Tom Stellardeba61072014-05-02 15:41:42 +0000820 MachineBasicBlock &MBB = *MI->getParent();
821 DebugLoc DL = MBB.findDebugLoc(MI);
822 switch (MI->getOpcode()) {
823 default: return AMDGPUInstrInfo::expandPostRAPseudo(MI);
824
Tom Stellard60024a02014-09-24 01:33:24 +0000825 case AMDGPU::SGPR_USE:
826 // This is just a placeholder for register allocation.
827 MI->eraseFromParent();
828 break;
Tom Stellard4842c052015-01-07 20:27:25 +0000829
830 case AMDGPU::V_MOV_B64_PSEUDO: {
831 unsigned Dst = MI->getOperand(0).getReg();
832 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
833 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
834
835 const MachineOperand &SrcOp = MI->getOperand(1);
836 // FIXME: Will this work for 64-bit floating point immediates?
837 assert(!SrcOp.isFPImm());
838 if (SrcOp.isImm()) {
839 APInt Imm(64, SrcOp.getImm());
840 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
841 .addImm(Imm.getLoBits(32).getZExtValue())
842 .addReg(Dst, RegState::Implicit);
843 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
844 .addImm(Imm.getHiBits(32).getZExtValue())
845 .addReg(Dst, RegState::Implicit);
846 } else {
847 assert(SrcOp.isReg());
848 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstLo)
849 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub0))
850 .addReg(Dst, RegState::Implicit);
851 BuildMI(MBB, MI, DL, get(AMDGPU::V_MOV_B32_e32), DstHi)
852 .addReg(RI.getSubReg(SrcOp.getReg(), AMDGPU::sub1))
853 .addReg(Dst, RegState::Implicit);
854 }
855 MI->eraseFromParent();
856 break;
857 }
Marek Olsak7d777282015-03-24 13:40:15 +0000858
859 case AMDGPU::V_CNDMASK_B64_PSEUDO: {
860 unsigned Dst = MI->getOperand(0).getReg();
861 unsigned DstLo = RI.getSubReg(Dst, AMDGPU::sub0);
862 unsigned DstHi = RI.getSubReg(Dst, AMDGPU::sub1);
863 unsigned Src0 = MI->getOperand(1).getReg();
864 unsigned Src1 = MI->getOperand(2).getReg();
865 const MachineOperand &SrcCond = MI->getOperand(3);
866
867 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstLo)
868 .addReg(RI.getSubReg(Src0, AMDGPU::sub0))
869 .addReg(RI.getSubReg(Src1, AMDGPU::sub0))
870 .addOperand(SrcCond);
871 BuildMI(MBB, MI, DL, get(AMDGPU::V_CNDMASK_B32_e64), DstHi)
872 .addReg(RI.getSubReg(Src0, AMDGPU::sub1))
873 .addReg(RI.getSubReg(Src1, AMDGPU::sub1))
874 .addOperand(SrcCond);
875 MI->eraseFromParent();
876 break;
877 }
Tom Stellardc93fc112015-12-10 02:13:01 +0000878
879 case AMDGPU::SI_CONSTDATA_PTR: {
880 const SIRegisterInfo *TRI =
881 static_cast<const SIRegisterInfo *>(ST.getRegisterInfo());
882 MachineFunction &MF = *MBB.getParent();
883 unsigned Reg = MI->getOperand(0).getReg();
884 unsigned RegLo = TRI->getSubReg(Reg, AMDGPU::sub0);
885 unsigned RegHi = TRI->getSubReg(Reg, AMDGPU::sub1);
886
887 // Create a bundle so these instructions won't be re-ordered by the
888 // post-RA scheduler.
889 MIBundleBuilder Bundler(MBB, MI);
890 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_GETPC_B64), Reg));
891
892 // Add 32-bit offset from this instruction to the start of the
893 // constant data.
894 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADD_U32), RegLo)
895 .addReg(RegLo)
896 .addOperand(MI->getOperand(1)));
897 Bundler.append(BuildMI(MF, DL, get(AMDGPU::S_ADDC_U32), RegHi)
898 .addReg(RegHi)
899 .addImm(0));
900
901 llvm::finalizeBundle(MBB, Bundler.begin());
902
903 MI->eraseFromParent();
904 break;
905 }
Tom Stellardeba61072014-05-02 15:41:42 +0000906 }
907 return true;
908}
909
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000910/// Commutes the operands in the given instruction.
911/// The commutable operands are specified by their indices OpIdx0 and OpIdx1.
912///
913/// Do not call this method for a non-commutable instruction or for
914/// non-commutable pair of operand indices OpIdx0 and OpIdx1.
915/// Even though the instruction is commutable, the method may still
916/// fail to commute the operands, null pointer is returned in such cases.
917MachineInstr *SIInstrInfo::commuteInstructionImpl(MachineInstr *MI,
918 bool NewMI,
919 unsigned OpIdx0,
920 unsigned OpIdx1) const {
Marek Olsakcfbdba22015-06-26 20:29:10 +0000921 int CommutedOpcode = commuteOpcode(*MI);
922 if (CommutedOpcode == -1)
923 return nullptr;
924
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000925 int Src0Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
926 AMDGPU::OpName::src0);
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000927 MachineOperand &Src0 = MI->getOperand(Src0Idx);
928 if (!Src0.isReg())
Matt Arsenaultaff65fb2014-09-26 17:54:43 +0000929 return nullptr;
930
931 int Src1Idx = AMDGPU::getNamedOperandIdx(MI->getOpcode(),
932 AMDGPU::OpName::src1);
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000933
934 if ((OpIdx0 != static_cast<unsigned>(Src0Idx) ||
935 OpIdx1 != static_cast<unsigned>(Src1Idx)) &&
936 (OpIdx0 != static_cast<unsigned>(Src1Idx) ||
937 OpIdx1 != static_cast<unsigned>(Src0Idx)))
938 return nullptr;
939
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000940 MachineOperand &Src1 = MI->getOperand(Src1Idx);
941
Matt Arsenault856d1922015-12-01 19:57:17 +0000942
943 if (isVOP2(*MI)) {
944 const MCInstrDesc &InstrDesc = MI->getDesc();
945 // For VOP2 instructions, any operand type is valid to use for src0. Make
946 // sure we can use the src1 as src0.
947 //
948 // We could be stricter here and only allow commuting if there is a reason
949 // to do so. i.e. if both operands are VGPRs there is no real benefit,
950 // although MachineCSE attempts to find matches by commuting.
951 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
952 if (!isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0))
953 return nullptr;
Matt Arsenault3c34ae22015-02-18 02:04:31 +0000954 }
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000955
956 if (!Src1.isReg()) {
Tom Stellardfb77f002015-01-13 22:59:41 +0000957 // Allow commuting instructions with Imm operands.
958 if (NewMI || !Src1.isImm() ||
Matt Arsenault856d1922015-12-01 19:57:17 +0000959 (!isVOP2(*MI) && !isVOP3(*MI))) {
Craig Topper062a2ba2014-04-25 05:30:21 +0000960 return nullptr;
Tom Stellard82166022013-11-13 23:36:37 +0000961 }
Matt Arsenaultd282ada2014-10-17 18:00:48 +0000962 // Be sure to copy the source modifiers to the right place.
963 if (MachineOperand *Src0Mods
964 = getNamedOperand(*MI, AMDGPU::OpName::src0_modifiers)) {
965 MachineOperand *Src1Mods
966 = getNamedOperand(*MI, AMDGPU::OpName::src1_modifiers);
967
968 int Src0ModsVal = Src0Mods->getImm();
969 if (!Src1Mods && Src0ModsVal != 0)
970 return nullptr;
971
972 // XXX - This assert might be a lie. It might be useful to have a neg
973 // modifier with 0.0.
974 int Src1ModsVal = Src1Mods->getImm();
975 assert((Src1ModsVal == 0) && "Not expecting modifiers with immediates");
976
977 Src1Mods->setImm(Src0ModsVal);
978 Src0Mods->setImm(Src1ModsVal);
979 }
980
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000981 unsigned Reg = Src0.getReg();
982 unsigned SubReg = Src0.getSubReg();
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000983 if (Src1.isImm())
984 Src0.ChangeToImmediate(Src1.getImm());
Matt Arsenault6d3cd542014-10-17 18:00:39 +0000985 else
986 llvm_unreachable("Should only have immediates");
987
Matt Arsenaultaa5ccfb2014-10-17 18:00:37 +0000988 Src1.ChangeToRegister(Reg, false);
989 Src1.setSubReg(SubReg);
Tom Stellard82166022013-11-13 23:36:37 +0000990 } else {
Andrew Kaylor16c4da02015-09-28 20:33:22 +0000991 MI = TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx0, OpIdx1);
Tom Stellard82166022013-11-13 23:36:37 +0000992 }
Christian Konig3c145802013-03-27 09:12:59 +0000993
994 if (MI)
Marek Olsakcfbdba22015-06-26 20:29:10 +0000995 MI->setDesc(get(CommutedOpcode));
Christian Konig3c145802013-03-27 09:12:59 +0000996
997 return MI;
Christian Konig76edd4f2013-02-26 17:52:29 +0000998}
999
Matt Arsenault92befe72014-09-26 17:54:54 +00001000// This needs to be implemented because the source modifiers may be inserted
1001// between the true commutable operands, and the base
1002// TargetInstrInfo::commuteInstruction uses it.
1003bool SIInstrInfo::findCommutedOpIndices(MachineInstr *MI,
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001004 unsigned &SrcOpIdx0,
1005 unsigned &SrcOpIdx1) const {
Matt Arsenault92befe72014-09-26 17:54:54 +00001006 const MCInstrDesc &MCID = MI->getDesc();
1007 if (!MCID.isCommutable())
1008 return false;
1009
1010 unsigned Opc = MI->getOpcode();
1011 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1012 if (Src0Idx == -1)
1013 return false;
1014
1015 // FIXME: Workaround TargetInstrInfo::commuteInstruction asserting on
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001016 // immediate. Also, immediate src0 operand is not handled in
1017 // SIInstrInfo::commuteInstruction();
Matt Arsenault92befe72014-09-26 17:54:54 +00001018 if (!MI->getOperand(Src0Idx).isReg())
1019 return false;
1020
1021 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1022 if (Src1Idx == -1)
1023 return false;
1024
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001025 MachineOperand &Src1 = MI->getOperand(Src1Idx);
1026 if (Src1.isImm()) {
1027 // SIInstrInfo::commuteInstruction() does support commuting the immediate
1028 // operand src1 in 2 and 3 operand instructions.
1029 if (!isVOP2(MI->getOpcode()) && !isVOP3(MI->getOpcode()))
1030 return false;
1031 } else if (Src1.isReg()) {
1032 // If any source modifiers are set, the generic instruction commuting won't
1033 // understand how to copy the source modifiers.
1034 if (hasModifiersSet(*MI, AMDGPU::OpName::src0_modifiers) ||
1035 hasModifiersSet(*MI, AMDGPU::OpName::src1_modifiers))
1036 return false;
1037 } else
Matt Arsenault92befe72014-09-26 17:54:54 +00001038 return false;
1039
Andrew Kaylor16c4da02015-09-28 20:33:22 +00001040 return fixCommutedOpIndices(SrcOpIdx0, SrcOpIdx1, Src0Idx, Src1Idx);
Matt Arsenault92befe72014-09-26 17:54:54 +00001041}
1042
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001043static void removeModOperands(MachineInstr &MI) {
1044 unsigned Opc = MI.getOpcode();
1045 int Src0ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1046 AMDGPU::OpName::src0_modifiers);
1047 int Src1ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1048 AMDGPU::OpName::src1_modifiers);
1049 int Src2ModIdx = AMDGPU::getNamedOperandIdx(Opc,
1050 AMDGPU::OpName::src2_modifiers);
1051
1052 MI.RemoveOperand(Src2ModIdx);
1053 MI.RemoveOperand(Src1ModIdx);
1054 MI.RemoveOperand(Src0ModIdx);
1055}
1056
1057bool SIInstrInfo::FoldImmediate(MachineInstr *UseMI, MachineInstr *DefMI,
1058 unsigned Reg, MachineRegisterInfo *MRI) const {
1059 if (!MRI->hasOneNonDBGUse(Reg))
1060 return false;
1061
1062 unsigned Opc = UseMI->getOpcode();
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001063 if (Opc == AMDGPU::V_MAD_F32 || Opc == AMDGPU::V_MAC_F32_e64) {
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001064 // Don't fold if we are using source modifiers. The new VOP2 instructions
1065 // don't have them.
1066 if (hasModifiersSet(*UseMI, AMDGPU::OpName::src0_modifiers) ||
1067 hasModifiersSet(*UseMI, AMDGPU::OpName::src1_modifiers) ||
1068 hasModifiersSet(*UseMI, AMDGPU::OpName::src2_modifiers)) {
1069 return false;
1070 }
1071
1072 MachineOperand *Src0 = getNamedOperand(*UseMI, AMDGPU::OpName::src0);
1073 MachineOperand *Src1 = getNamedOperand(*UseMI, AMDGPU::OpName::src1);
1074 MachineOperand *Src2 = getNamedOperand(*UseMI, AMDGPU::OpName::src2);
1075
Matt Arsenaultf0783302015-02-21 21:29:10 +00001076 // Multiplied part is the constant: Use v_madmk_f32
1077 // We should only expect these to be on src0 due to canonicalizations.
1078 if (Src0->isReg() && Src0->getReg() == Reg) {
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001079 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00001080 return false;
1081
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001082 if (!Src2->isReg() || RI.isSGPRClass(MRI->getRegClass(Src2->getReg())))
Matt Arsenaultf0783302015-02-21 21:29:10 +00001083 return false;
1084
Nikolay Haustov65607812016-03-11 09:27:25 +00001085 // We need to swap operands 0 and 1 since madmk constant is at operand 1.
Matt Arsenaultf0783302015-02-21 21:29:10 +00001086
1087 const int64_t Imm = DefMI->getOperand(1).getImm();
1088
1089 // FIXME: This would be a lot easier if we could return a new instruction
1090 // instead of having to modify in place.
1091
1092 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001093 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +00001094 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001095 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenaultf0783302015-02-21 21:29:10 +00001096 AMDGPU::OpName::clamp));
1097
1098 unsigned Src1Reg = Src1->getReg();
1099 unsigned Src1SubReg = Src1->getSubReg();
Matt Arsenaultf0783302015-02-21 21:29:10 +00001100 Src0->setReg(Src1Reg);
1101 Src0->setSubReg(Src1SubReg);
Matt Arsenault5e100162015-04-24 01:57:58 +00001102 Src0->setIsKill(Src1->isKill());
1103
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001104 if (Opc == AMDGPU::V_MAC_F32_e64) {
1105 UseMI->untieRegOperand(
1106 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1107 }
1108
Nikolay Haustov65607812016-03-11 09:27:25 +00001109 Src1->ChangeToImmediate(Imm);
Matt Arsenaultf0783302015-02-21 21:29:10 +00001110
1111 removeModOperands(*UseMI);
1112 UseMI->setDesc(get(AMDGPU::V_MADMK_F32));
1113
1114 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1115 if (DeleteDef)
1116 DefMI->eraseFromParent();
1117
1118 return true;
1119 }
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001120
1121 // Added part is the constant: Use v_madak_f32
1122 if (Src2->isReg() && Src2->getReg() == Reg) {
1123 // Not allowed to use constant bus for another operand.
1124 // We can however allow an inline immediate as src0.
1125 if (!Src0->isImm() &&
1126 (Src0->isReg() && RI.isSGPRClass(MRI->getRegClass(Src0->getReg()))))
1127 return false;
1128
Matt Arsenaulta266bd82016-03-02 04:05:14 +00001129 if (!Src1->isReg() || RI.isSGPRClass(MRI->getRegClass(Src1->getReg())))
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001130 return false;
1131
1132 const int64_t Imm = DefMI->getOperand(1).getImm();
1133
1134 // FIXME: This would be a lot easier if we could return a new instruction
1135 // instead of having to modify in place.
1136
1137 // Remove these first since they are at the end.
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001138 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001139 AMDGPU::OpName::omod));
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001140 UseMI->RemoveOperand(AMDGPU::getNamedOperandIdx(Opc,
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001141 AMDGPU::OpName::clamp));
1142
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001143 if (Opc == AMDGPU::V_MAC_F32_e64) {
1144 UseMI->untieRegOperand(
1145 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2));
1146 }
1147
1148 // ChangingToImmediate adds Src2 back to the instruction.
Matt Arsenault0325d3d2015-02-21 21:29:07 +00001149 Src2->ChangeToImmediate(Imm);
1150
1151 // These come before src2.
1152 removeModOperands(*UseMI);
1153 UseMI->setDesc(get(AMDGPU::V_MADAK_F32));
1154
1155 bool DeleteDef = MRI->hasOneNonDBGUse(Reg);
1156 if (DeleteDef)
1157 DefMI->eraseFromParent();
1158
1159 return true;
1160 }
1161 }
1162
1163 return false;
1164}
1165
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001166static bool offsetsDoNotOverlap(int WidthA, int OffsetA,
1167 int WidthB, int OffsetB) {
1168 int LowOffset = OffsetA < OffsetB ? OffsetA : OffsetB;
1169 int HighOffset = OffsetA < OffsetB ? OffsetB : OffsetA;
1170 int LowWidth = (LowOffset == OffsetA) ? WidthA : WidthB;
1171 return LowOffset + LowWidth <= HighOffset;
1172}
1173
1174bool SIInstrInfo::checkInstOffsetsDoNotOverlap(MachineInstr *MIa,
1175 MachineInstr *MIb) const {
Chad Rosierc27a18f2016-03-09 16:00:35 +00001176 unsigned BaseReg0, BaseReg1;
1177 int64_t Offset0, Offset1;
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001178
Sanjoy Dasb666ea32015-06-15 18:44:14 +00001179 if (getMemOpBaseRegImmOfs(MIa, BaseReg0, Offset0, &RI) &&
1180 getMemOpBaseRegImmOfs(MIb, BaseReg1, Offset1, &RI)) {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001181 assert(MIa->hasOneMemOperand() && MIb->hasOneMemOperand() &&
1182 "read2 / write2 not expected here yet");
1183 unsigned Width0 = (*MIa->memoperands_begin())->getSize();
1184 unsigned Width1 = (*MIb->memoperands_begin())->getSize();
1185 if (BaseReg0 == BaseReg1 &&
1186 offsetsDoNotOverlap(Width0, Offset0, Width1, Offset1)) {
1187 return true;
1188 }
1189 }
1190
1191 return false;
1192}
1193
1194bool SIInstrInfo::areMemAccessesTriviallyDisjoint(MachineInstr *MIa,
1195 MachineInstr *MIb,
1196 AliasAnalysis *AA) const {
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001197 assert(MIa && (MIa->mayLoad() || MIa->mayStore()) &&
1198 "MIa must load from or modify a memory location");
1199 assert(MIb && (MIb->mayLoad() || MIb->mayStore()) &&
1200 "MIb must load from or modify a memory location");
1201
1202 if (MIa->hasUnmodeledSideEffects() || MIb->hasUnmodeledSideEffects())
1203 return false;
1204
1205 // XXX - Can we relax this between address spaces?
1206 if (MIa->hasOrderedMemoryRef() || MIb->hasOrderedMemoryRef())
1207 return false;
1208
1209 // TODO: Should we check the address space from the MachineMemOperand? That
1210 // would allow us to distinguish objects we know don't alias based on the
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00001211 // underlying address space, even if it was lowered to a different one,
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001212 // e.g. private accesses lowered to use MUBUF instructions on a scratch
1213 // buffer.
Matt Arsenault3add6432015-10-20 04:35:43 +00001214 if (isDS(*MIa)) {
1215 if (isDS(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001216 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1217
Matt Arsenault3add6432015-10-20 04:35:43 +00001218 return !isFLAT(*MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001219 }
1220
Matt Arsenault3add6432015-10-20 04:35:43 +00001221 if (isMUBUF(*MIa) || isMTBUF(*MIa)) {
1222 if (isMUBUF(*MIb) || isMTBUF(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001223 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1224
Matt Arsenault3add6432015-10-20 04:35:43 +00001225 return !isFLAT(*MIb) && !isSMRD(*MIb);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001226 }
1227
Matt Arsenault3add6432015-10-20 04:35:43 +00001228 if (isSMRD(*MIa)) {
1229 if (isSMRD(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001230 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1231
Matt Arsenault3add6432015-10-20 04:35:43 +00001232 return !isFLAT(*MIb) && !isMUBUF(*MIa) && !isMTBUF(*MIa);
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001233 }
1234
Matt Arsenault3add6432015-10-20 04:35:43 +00001235 if (isFLAT(*MIa)) {
1236 if (isFLAT(*MIb))
Matt Arsenaultc09cc3c2014-11-19 00:01:31 +00001237 return checkInstOffsetsDoNotOverlap(MIa, MIb);
1238
1239 return false;
1240 }
1241
1242 return false;
1243}
1244
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001245MachineInstr *SIInstrInfo::convertToThreeAddress(MachineFunction::iterator &MBB,
1246 MachineBasicBlock::iterator &MI,
1247 LiveVariables *LV) const {
1248
1249 switch (MI->getOpcode()) {
1250 default: return nullptr;
1251 case AMDGPU::V_MAC_F32_e64: break;
1252 case AMDGPU::V_MAC_F32_e32: {
1253 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1254 if (Src0->isImm() && !isInlineConstant(*Src0, 4))
1255 return nullptr;
1256 break;
1257 }
1258 }
1259
Tom Stellardcc4c8712016-02-16 18:14:56 +00001260 const MachineOperand *Dst = getNamedOperand(*MI, AMDGPU::OpName::vdst);
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001261 const MachineOperand *Src0 = getNamedOperand(*MI, AMDGPU::OpName::src0);
1262 const MachineOperand *Src1 = getNamedOperand(*MI, AMDGPU::OpName::src1);
1263 const MachineOperand *Src2 = getNamedOperand(*MI, AMDGPU::OpName::src2);
1264
1265 return BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::V_MAD_F32))
1266 .addOperand(*Dst)
1267 .addImm(0) // Src0 mods
1268 .addOperand(*Src0)
1269 .addImm(0) // Src1 mods
1270 .addOperand(*Src1)
1271 .addImm(0) // Src mods
1272 .addOperand(*Src2)
1273 .addImm(0) // clamp
1274 .addImm(0); // omod
1275}
1276
Nicolai Haehnle213e87f2016-03-21 20:28:33 +00001277bool SIInstrInfo::isSchedulingBoundary(const MachineInstr *MI,
1278 const MachineBasicBlock *MBB,
1279 const MachineFunction &MF) const {
1280 // Target-independent instructions do not have an implicit-use of EXEC, even
1281 // when they operate on VGPRs. Treating EXEC modifications as scheduling
1282 // boundaries prevents incorrect movements of such instructions.
1283 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
1284 if (MI->modifiesRegister(AMDGPU::EXEC, TRI))
1285 return true;
1286
1287 return AMDGPUInstrInfo::isSchedulingBoundary(MI, MBB, MF);
1288}
1289
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001290bool SIInstrInfo::isInlineConstant(const APInt &Imm) const {
Matt Arsenault303011a2014-12-17 21:04:08 +00001291 int64_t SVal = Imm.getSExtValue();
1292 if (SVal >= -16 && SVal <= 64)
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001293 return true;
Tom Stellardd0084462014-03-17 17:03:52 +00001294
Matt Arsenault303011a2014-12-17 21:04:08 +00001295 if (Imm.getBitWidth() == 64) {
1296 uint64_t Val = Imm.getZExtValue();
1297 return (DoubleToBits(0.0) == Val) ||
1298 (DoubleToBits(1.0) == Val) ||
1299 (DoubleToBits(-1.0) == Val) ||
1300 (DoubleToBits(0.5) == Val) ||
1301 (DoubleToBits(-0.5) == Val) ||
1302 (DoubleToBits(2.0) == Val) ||
1303 (DoubleToBits(-2.0) == Val) ||
1304 (DoubleToBits(4.0) == Val) ||
1305 (DoubleToBits(-4.0) == Val);
1306 }
1307
Tom Stellardd0084462014-03-17 17:03:52 +00001308 // The actual type of the operand does not seem to matter as long
1309 // as the bits match one of the inline immediate values. For example:
1310 //
1311 // -nan has the hexadecimal encoding of 0xfffffffe which is -2 in decimal,
1312 // so it is a legal inline immediate.
1313 //
1314 // 1065353216 has the hexadecimal encoding 0x3f800000 which is 1.0f in
1315 // floating-point, so it is a legal inline immediate.
Matt Arsenault303011a2014-12-17 21:04:08 +00001316 uint32_t Val = Imm.getZExtValue();
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001317
Matt Arsenault303011a2014-12-17 21:04:08 +00001318 return (FloatToBits(0.0f) == Val) ||
1319 (FloatToBits(1.0f) == Val) ||
1320 (FloatToBits(-1.0f) == Val) ||
1321 (FloatToBits(0.5f) == Val) ||
1322 (FloatToBits(-0.5f) == Val) ||
1323 (FloatToBits(2.0f) == Val) ||
1324 (FloatToBits(-2.0f) == Val) ||
1325 (FloatToBits(4.0f) == Val) ||
1326 (FloatToBits(-4.0f) == Val);
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001327}
1328
Matt Arsenault11a4d672015-02-13 19:05:03 +00001329bool SIInstrInfo::isInlineConstant(const MachineOperand &MO,
1330 unsigned OpSize) const {
1331 if (MO.isImm()) {
1332 // MachineOperand provides no way to tell the true operand size, since it
1333 // only records a 64-bit value. We need to know the size to determine if a
1334 // 32-bit floating point immediate bit pattern is legal for an integer
1335 // immediate. It would be for any 32-bit integer operand, but would not be
1336 // for a 64-bit one.
1337
1338 unsigned BitSize = 8 * OpSize;
1339 return isInlineConstant(APInt(BitSize, MO.getImm(), true));
1340 }
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001341
Matt Arsenaultd7bdcc42014-03-31 19:54:27 +00001342 return false;
Tom Stellard93fabce2013-10-10 17:11:55 +00001343}
1344
Matt Arsenault11a4d672015-02-13 19:05:03 +00001345bool SIInstrInfo::isLiteralConstant(const MachineOperand &MO,
1346 unsigned OpSize) const {
1347 return MO.isImm() && !isInlineConstant(MO, OpSize);
Tom Stellard93fabce2013-10-10 17:11:55 +00001348}
1349
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001350static bool compareMachineOp(const MachineOperand &Op0,
1351 const MachineOperand &Op1) {
1352 if (Op0.getType() != Op1.getType())
1353 return false;
1354
1355 switch (Op0.getType()) {
1356 case MachineOperand::MO_Register:
1357 return Op0.getReg() == Op1.getReg();
1358 case MachineOperand::MO_Immediate:
1359 return Op0.getImm() == Op1.getImm();
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001360 default:
1361 llvm_unreachable("Didn't expect to be comparing these operand types");
1362 }
1363}
1364
Tom Stellardb02094e2014-07-21 15:45:01 +00001365bool SIInstrInfo::isImmOperandLegal(const MachineInstr *MI, unsigned OpNo,
1366 const MachineOperand &MO) const {
1367 const MCOperandInfo &OpInfo = get(MI->getOpcode()).OpInfo[OpNo];
1368
Tom Stellardfb77f002015-01-13 22:59:41 +00001369 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
Tom Stellardb02094e2014-07-21 15:45:01 +00001370
1371 if (OpInfo.OperandType == MCOI::OPERAND_IMMEDIATE)
1372 return true;
1373
1374 if (OpInfo.RegClass < 0)
1375 return false;
1376
Matt Arsenault11a4d672015-02-13 19:05:03 +00001377 unsigned OpSize = RI.getRegClass(OpInfo.RegClass)->getSize();
1378 if (isLiteralConstant(MO, OpSize))
Tom Stellardb6550522015-01-12 19:33:18 +00001379 return RI.opCanUseLiteralConstant(OpInfo.OperandType);
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001380
Tom Stellardb6550522015-01-12 19:33:18 +00001381 return RI.opCanUseInlineConstant(OpInfo.OperandType);
Tom Stellardb02094e2014-07-21 15:45:01 +00001382}
1383
Tom Stellard86d12eb2014-08-01 00:32:28 +00001384bool SIInstrInfo::hasVALU32BitEncoding(unsigned Opcode) const {
Marek Olsaka93603d2015-01-15 18:42:51 +00001385 int Op32 = AMDGPU::getVOPe32(Opcode);
1386 if (Op32 == -1)
1387 return false;
1388
1389 return pseudoToMCOpcode(Op32) != -1;
Tom Stellard86d12eb2014-08-01 00:32:28 +00001390}
1391
Tom Stellardb4a313a2014-08-01 00:32:39 +00001392bool SIInstrInfo::hasModifiers(unsigned Opcode) const {
1393 // The src0_modifier operand is present on all instructions
1394 // that have modifiers.
1395
1396 return AMDGPU::getNamedOperandIdx(Opcode,
1397 AMDGPU::OpName::src0_modifiers) != -1;
1398}
1399
Matt Arsenaultace5b762014-10-17 18:00:43 +00001400bool SIInstrInfo::hasModifiersSet(const MachineInstr &MI,
1401 unsigned OpName) const {
1402 const MachineOperand *Mods = getNamedOperand(MI, OpName);
1403 return Mods && Mods->getImm();
1404}
1405
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001406bool SIInstrInfo::usesConstantBus(const MachineRegisterInfo &MRI,
Matt Arsenault11a4d672015-02-13 19:05:03 +00001407 const MachineOperand &MO,
1408 unsigned OpSize) const {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001409 // Literal constants use the constant bus.
Matt Arsenault11a4d672015-02-13 19:05:03 +00001410 if (isLiteralConstant(MO, OpSize))
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001411 return true;
1412
1413 if (!MO.isReg() || !MO.isUse())
1414 return false;
1415
1416 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
1417 return RI.isSGPRClass(MRI.getRegClass(MO.getReg()));
1418
1419 // FLAT_SCR is just an SGPR pair.
1420 if (!MO.isImplicit() && (MO.getReg() == AMDGPU::FLAT_SCR))
1421 return true;
1422
1423 // EXEC register uses the constant bus.
1424 if (!MO.isImplicit() && MO.getReg() == AMDGPU::EXEC)
1425 return true;
1426
1427 // SGPRs use the constant bus
Matt Arsenault8226fc42016-03-02 23:00:21 +00001428 return (MO.getReg() == AMDGPU::VCC || MO.getReg() == AMDGPU::M0 ||
1429 (!MO.isImplicit() &&
1430 (AMDGPU::SGPR_32RegClass.contains(MO.getReg()) ||
1431 AMDGPU::SGPR_64RegClass.contains(MO.getReg()))));
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001432}
1433
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001434static unsigned findImplicitSGPRRead(const MachineInstr &MI) {
1435 for (const MachineOperand &MO : MI.implicit_operands()) {
1436 // We only care about reads.
1437 if (MO.isDef())
1438 continue;
1439
1440 switch (MO.getReg()) {
1441 case AMDGPU::VCC:
1442 case AMDGPU::M0:
1443 case AMDGPU::FLAT_SCR:
1444 return MO.getReg();
1445
1446 default:
1447 break;
1448 }
1449 }
1450
1451 return AMDGPU::NoRegister;
1452}
1453
Tom Stellard93fabce2013-10-10 17:11:55 +00001454bool SIInstrInfo::verifyInstruction(const MachineInstr *MI,
1455 StringRef &ErrInfo) const {
1456 uint16_t Opcode = MI->getOpcode();
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001457 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard93fabce2013-10-10 17:11:55 +00001458 int Src0Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src0);
1459 int Src1Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src1);
1460 int Src2Idx = AMDGPU::getNamedOperandIdx(Opcode, AMDGPU::OpName::src2);
1461
Tom Stellardbc4497b2016-02-12 23:45:29 +00001462 // Make sure we don't have SCC live-ins to basic blocks. moveToVALU assumes
1463 // all SCC users are in the same blocks as their defs.
1464 const MachineBasicBlock *MBB = MI->getParent();
1465 if (MI == &MBB->front()) {
1466 if (MBB->isLiveIn(AMDGPU::SCC)) {
1467 ErrInfo = "scc register cannot be live across blocks.";
1468 return false;
1469 }
1470 }
1471
Tom Stellardca700e42014-03-17 17:03:49 +00001472 // Make sure the number of operands is correct.
1473 const MCInstrDesc &Desc = get(Opcode);
1474 if (!Desc.isVariadic() &&
1475 Desc.getNumOperands() != MI->getNumExplicitOperands()) {
1476 ErrInfo = "Instruction has wrong number of operands.";
1477 return false;
1478 }
1479
Changpeng Fangc9963932015-12-18 20:04:28 +00001480 // Make sure the register classes are correct.
Tom Stellardb4a313a2014-08-01 00:32:39 +00001481 for (int i = 0, e = Desc.getNumOperands(); i != e; ++i) {
Tom Stellardfb77f002015-01-13 22:59:41 +00001482 if (MI->getOperand(i).isFPImm()) {
1483 ErrInfo = "FPImm Machine Operands are not supported. ISel should bitcast "
1484 "all fp values to integers.";
1485 return false;
1486 }
1487
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001488 int RegClass = Desc.OpInfo[i].RegClass;
1489
Tom Stellardca700e42014-03-17 17:03:49 +00001490 switch (Desc.OpInfo[i].OperandType) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001491 case MCOI::OPERAND_REGISTER:
Matt Arsenault63bef0d2015-02-13 02:47:22 +00001492 if (MI->getOperand(i).isImm()) {
Tom Stellard1106b1c2015-01-20 17:49:41 +00001493 ErrInfo = "Illegal immediate value for operand.";
1494 return false;
1495 }
1496 break;
1497 case AMDGPU::OPERAND_REG_IMM32:
1498 break;
1499 case AMDGPU::OPERAND_REG_INLINE_C:
Marek Olsak8eeebcc2015-02-18 22:12:41 +00001500 if (isLiteralConstant(MI->getOperand(i),
1501 RI.getRegClass(RegClass)->getSize())) {
1502 ErrInfo = "Illegal immediate value for operand.";
1503 return false;
Tom Stellarda305f932014-07-02 20:53:44 +00001504 }
Tom Stellardca700e42014-03-17 17:03:49 +00001505 break;
1506 case MCOI::OPERAND_IMMEDIATE:
Tom Stellardb02094e2014-07-21 15:45:01 +00001507 // Check if this operand is an immediate.
1508 // FrameIndex operands will be replaced by immediates, so they are
1509 // allowed.
Tom Stellardfb77f002015-01-13 22:59:41 +00001510 if (!MI->getOperand(i).isImm() && !MI->getOperand(i).isFI()) {
Tom Stellardca700e42014-03-17 17:03:49 +00001511 ErrInfo = "Expected immediate, but got non-immediate";
1512 return false;
1513 }
1514 // Fall-through
1515 default:
1516 continue;
1517 }
1518
1519 if (!MI->getOperand(i).isReg())
1520 continue;
1521
Tom Stellardca700e42014-03-17 17:03:49 +00001522 if (RegClass != -1) {
1523 unsigned Reg = MI->getOperand(i).getReg();
1524 if (TargetRegisterInfo::isVirtualRegister(Reg))
1525 continue;
1526
1527 const TargetRegisterClass *RC = RI.getRegClass(RegClass);
1528 if (!RC->contains(Reg)) {
1529 ErrInfo = "Operand has incorrect register class.";
1530 return false;
1531 }
1532 }
1533 }
1534
1535
Tom Stellard93fabce2013-10-10 17:11:55 +00001536 // Verify VOP*
Matt Arsenault3add6432015-10-20 04:35:43 +00001537 if (isVOP1(*MI) || isVOP2(*MI) || isVOP3(*MI) || isVOPC(*MI)) {
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001538 // Only look at the true operands. Only a real operand can use the constant
1539 // bus, and we don't want to check pseudo-operands like the source modifier
1540 // flags.
1541 const int OpIndices[] = { Src0Idx, Src1Idx, Src2Idx };
1542
Tom Stellard93fabce2013-10-10 17:11:55 +00001543 unsigned ConstantBusCount = 0;
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00001544 unsigned SGPRUsed = findImplicitSGPRRead(*MI);
1545 if (SGPRUsed != AMDGPU::NoRegister)
1546 ++ConstantBusCount;
1547
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001548 for (int OpIdx : OpIndices) {
1549 if (OpIdx == -1)
1550 break;
Matt Arsenaulte368cb32014-12-11 23:37:32 +00001551 const MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001552 if (usesConstantBus(MRI, MO, getOpSize(Opcode, OpIdx))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001553 if (MO.isReg()) {
1554 if (MO.getReg() != SGPRUsed)
Tom Stellard93fabce2013-10-10 17:11:55 +00001555 ++ConstantBusCount;
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001556 SGPRUsed = MO.getReg();
1557 } else {
1558 ++ConstantBusCount;
Tom Stellard93fabce2013-10-10 17:11:55 +00001559 }
1560 }
Tom Stellard93fabce2013-10-10 17:11:55 +00001561 }
1562 if (ConstantBusCount > 1) {
1563 ErrInfo = "VOP* instruction uses the constant bus more than once";
1564 return false;
1565 }
1566 }
1567
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001568 // Verify misc. restrictions on specific instructions.
1569 if (Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F32 ||
1570 Desc.getOpcode() == AMDGPU::V_DIV_SCALE_F64) {
Matt Arsenault262407b2014-09-24 02:17:09 +00001571 const MachineOperand &Src0 = MI->getOperand(Src0Idx);
1572 const MachineOperand &Src1 = MI->getOperand(Src1Idx);
1573 const MachineOperand &Src2 = MI->getOperand(Src2Idx);
Matt Arsenaultbecb1402014-06-23 18:28:31 +00001574 if (Src0.isReg() && Src1.isReg() && Src2.isReg()) {
1575 if (!compareMachineOp(Src0, Src1) &&
1576 !compareMachineOp(Src0, Src2)) {
1577 ErrInfo = "v_div_scale_{f32|f64} require src0 = src1 or src2";
1578 return false;
1579 }
1580 }
1581 }
1582
Matt Arsenaultd092a062015-10-02 18:58:37 +00001583 // Make sure we aren't losing exec uses in the td files. This mostly requires
1584 // being careful when using let Uses to try to add other use registers.
1585 if (!isGenericOpcode(Opcode) && !isSALU(Opcode) && !isSMRD(Opcode)) {
1586 const MachineOperand *Exec = MI->findRegisterUseOperand(AMDGPU::EXEC);
1587 if (!Exec || !Exec->isImplicit()) {
1588 ErrInfo = "VALU instruction does not implicitly read exec mask";
1589 return false;
1590 }
1591 }
1592
Tom Stellard93fabce2013-10-10 17:11:55 +00001593 return true;
1594}
1595
Matt Arsenaultf14032a2013-11-15 22:02:28 +00001596unsigned SIInstrInfo::getVALUOp(const MachineInstr &MI) {
Tom Stellard82166022013-11-13 23:36:37 +00001597 switch (MI.getOpcode()) {
1598 default: return AMDGPU::INSTRUCTION_LIST_END;
1599 case AMDGPU::REG_SEQUENCE: return AMDGPU::REG_SEQUENCE;
1600 case AMDGPU::COPY: return AMDGPU::COPY;
1601 case AMDGPU::PHI: return AMDGPU::PHI;
Tom Stellard204e61b2014-04-07 19:45:45 +00001602 case AMDGPU::INSERT_SUBREG: return AMDGPU::INSERT_SUBREG;
Tom Stellarde0387202014-03-21 15:51:54 +00001603 case AMDGPU::S_MOV_B32:
1604 return MI.getOperand(1).isReg() ?
Tom Stellard8c12fd92014-03-24 16:12:34 +00001605 AMDGPU::COPY : AMDGPU::V_MOV_B32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001606 case AMDGPU::S_ADD_I32:
1607 case AMDGPU::S_ADD_U32: return AMDGPU::V_ADD_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001608 case AMDGPU::S_ADDC_U32: return AMDGPU::V_ADDC_U32_e32;
Tom Stellard80942a12014-09-05 14:07:59 +00001609 case AMDGPU::S_SUB_I32:
1610 case AMDGPU::S_SUB_U32: return AMDGPU::V_SUB_I32_e32;
Matt Arsenault43b8e4e2013-11-18 20:09:29 +00001611 case AMDGPU::S_SUBB_U32: return AMDGPU::V_SUBB_U32_e32;
Matt Arsenault869cd072014-09-03 23:24:35 +00001612 case AMDGPU::S_MUL_I32: return AMDGPU::V_MUL_LO_I32;
Matt Arsenault8e2581b2014-03-21 18:01:18 +00001613 case AMDGPU::S_AND_B32: return AMDGPU::V_AND_B32_e32;
1614 case AMDGPU::S_OR_B32: return AMDGPU::V_OR_B32_e32;
1615 case AMDGPU::S_XOR_B32: return AMDGPU::V_XOR_B32_e32;
1616 case AMDGPU::S_MIN_I32: return AMDGPU::V_MIN_I32_e32;
1617 case AMDGPU::S_MIN_U32: return AMDGPU::V_MIN_U32_e32;
1618 case AMDGPU::S_MAX_I32: return AMDGPU::V_MAX_I32_e32;
1619 case AMDGPU::S_MAX_U32: return AMDGPU::V_MAX_U32_e32;
Tom Stellard82166022013-11-13 23:36:37 +00001620 case AMDGPU::S_ASHR_I32: return AMDGPU::V_ASHR_I32_e32;
1621 case AMDGPU::S_ASHR_I64: return AMDGPU::V_ASHR_I64;
1622 case AMDGPU::S_LSHL_B32: return AMDGPU::V_LSHL_B32_e32;
1623 case AMDGPU::S_LSHL_B64: return AMDGPU::V_LSHL_B64;
1624 case AMDGPU::S_LSHR_B32: return AMDGPU::V_LSHR_B32_e32;
1625 case AMDGPU::S_LSHR_B64: return AMDGPU::V_LSHR_B64;
Matt Arsenault27cc9582014-04-18 01:53:18 +00001626 case AMDGPU::S_SEXT_I32_I8: return AMDGPU::V_BFE_I32;
1627 case AMDGPU::S_SEXT_I32_I16: return AMDGPU::V_BFE_I32;
Matt Arsenault78b86702014-04-18 05:19:26 +00001628 case AMDGPU::S_BFE_U32: return AMDGPU::V_BFE_U32;
1629 case AMDGPU::S_BFE_I32: return AMDGPU::V_BFE_I32;
Marek Olsak63a7b082015-03-24 13:40:21 +00001630 case AMDGPU::S_BFM_B32: return AMDGPU::V_BFM_B32_e64;
Matt Arsenault43160e72014-06-18 17:13:57 +00001631 case AMDGPU::S_BREV_B32: return AMDGPU::V_BFREV_B32_e32;
Matt Arsenault2c335622014-04-09 07:16:16 +00001632 case AMDGPU::S_NOT_B32: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault689f3252014-06-09 16:36:31 +00001633 case AMDGPU::S_NOT_B64: return AMDGPU::V_NOT_B32_e32;
Matt Arsenault0cb92e12014-04-11 19:25:18 +00001634 case AMDGPU::S_CMP_EQ_I32: return AMDGPU::V_CMP_EQ_I32_e32;
1635 case AMDGPU::S_CMP_LG_I32: return AMDGPU::V_CMP_NE_I32_e32;
1636 case AMDGPU::S_CMP_GT_I32: return AMDGPU::V_CMP_GT_I32_e32;
1637 case AMDGPU::S_CMP_GE_I32: return AMDGPU::V_CMP_GE_I32_e32;
1638 case AMDGPU::S_CMP_LT_I32: return AMDGPU::V_CMP_LT_I32_e32;
1639 case AMDGPU::S_CMP_LE_I32: return AMDGPU::V_CMP_LE_I32_e32;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001640 case AMDGPU::S_CMP_EQ_U32: return AMDGPU::V_CMP_EQ_U32_e32;
1641 case AMDGPU::S_CMP_LG_U32: return AMDGPU::V_CMP_NE_U32_e32;
1642 case AMDGPU::S_CMP_GT_U32: return AMDGPU::V_CMP_GT_U32_e32;
1643 case AMDGPU::S_CMP_GE_U32: return AMDGPU::V_CMP_GE_U32_e32;
1644 case AMDGPU::S_CMP_LT_U32: return AMDGPU::V_CMP_LT_U32_e32;
1645 case AMDGPU::S_CMP_LE_U32: return AMDGPU::V_CMP_LE_U32_e32;
Marek Olsakc5368502015-01-15 18:43:01 +00001646 case AMDGPU::S_BCNT1_I32_B32: return AMDGPU::V_BCNT_U32_B32_e64;
Matt Arsenault295b86e2014-06-17 17:36:27 +00001647 case AMDGPU::S_FF1_I32_B32: return AMDGPU::V_FFBL_B32_e32;
Matt Arsenault85796012014-06-17 17:36:24 +00001648 case AMDGPU::S_FLBIT_I32_B32: return AMDGPU::V_FFBH_U32_e32;
Marek Olsakd2af89d2015-03-04 17:33:45 +00001649 case AMDGPU::S_FLBIT_I32: return AMDGPU::V_FFBH_I32_e64;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001650 case AMDGPU::S_CBRANCH_SCC0: return AMDGPU::S_CBRANCH_VCCZ;
1651 case AMDGPU::S_CBRANCH_SCC1: return AMDGPU::S_CBRANCH_VCCNZ;
Tom Stellard82166022013-11-13 23:36:37 +00001652 }
1653}
1654
1655bool SIInstrInfo::isSALUOpSupportedOnVALU(const MachineInstr &MI) const {
1656 return getVALUOp(MI) != AMDGPU::INSTRUCTION_LIST_END;
1657}
1658
1659const TargetRegisterClass *SIInstrInfo::getOpRegClass(const MachineInstr &MI,
1660 unsigned OpNo) const {
1661 const MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
1662 const MCInstrDesc &Desc = get(MI.getOpcode());
1663 if (MI.isVariadic() || OpNo >= Desc.getNumOperands() ||
Matt Arsenault102a7042014-12-11 23:37:34 +00001664 Desc.OpInfo[OpNo].RegClass == -1) {
1665 unsigned Reg = MI.getOperand(OpNo).getReg();
1666
1667 if (TargetRegisterInfo::isVirtualRegister(Reg))
1668 return MRI.getRegClass(Reg);
Matt Arsenault11a4d672015-02-13 19:05:03 +00001669 return RI.getPhysRegClass(Reg);
Matt Arsenault102a7042014-12-11 23:37:34 +00001670 }
Tom Stellard82166022013-11-13 23:36:37 +00001671
1672 unsigned RCID = Desc.OpInfo[OpNo].RegClass;
1673 return RI.getRegClass(RCID);
1674}
1675
1676bool SIInstrInfo::canReadVGPR(const MachineInstr &MI, unsigned OpNo) const {
1677 switch (MI.getOpcode()) {
1678 case AMDGPU::COPY:
1679 case AMDGPU::REG_SEQUENCE:
Tom Stellard4f3b04d2014-04-17 21:00:07 +00001680 case AMDGPU::PHI:
Tom Stellarda5687382014-05-15 14:41:55 +00001681 case AMDGPU::INSERT_SUBREG:
Tom Stellard82166022013-11-13 23:36:37 +00001682 return RI.hasVGPRs(getOpRegClass(MI, 0));
1683 default:
1684 return RI.hasVGPRs(getOpRegClass(MI, OpNo));
1685 }
1686}
1687
1688void SIInstrInfo::legalizeOpWithMove(MachineInstr *MI, unsigned OpIdx) const {
1689 MachineBasicBlock::iterator I = MI;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001690 MachineBasicBlock *MBB = MI->getParent();
Tom Stellard82166022013-11-13 23:36:37 +00001691 MachineOperand &MO = MI->getOperand(OpIdx);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001692 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00001693 unsigned RCID = get(MI->getOpcode()).OpInfo[OpIdx].RegClass;
1694 const TargetRegisterClass *RC = RI.getRegClass(RCID);
1695 unsigned Opcode = AMDGPU::V_MOV_B32_e32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001696 if (MO.isReg())
Tom Stellard82166022013-11-13 23:36:37 +00001697 Opcode = AMDGPU::COPY;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001698 else if (RI.isSGPRClass(RC))
Matt Arsenault671a0052013-11-14 10:08:50 +00001699 Opcode = AMDGPU::S_MOV_B32;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001700
Tom Stellard82166022013-11-13 23:36:37 +00001701
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001702 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(RC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001703 if (RI.getCommonSubClass(&AMDGPU::VReg_64RegClass, VRC))
Tom Stellard0c93c9e2014-09-05 14:08:01 +00001704 VRC = &AMDGPU::VReg_64RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001705 else
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001706 VRC = &AMDGPU::VGPR_32RegClass;
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001707
Matt Arsenault3a4d86a2013-11-18 20:09:55 +00001708 unsigned Reg = MRI.createVirtualRegister(VRC);
Matt Arsenault3f3a2752014-10-13 15:47:59 +00001709 DebugLoc DL = MBB->findDebugLoc(I);
1710 BuildMI(*MI->getParent(), I, DL, get(Opcode), Reg)
1711 .addOperand(MO);
Tom Stellard82166022013-11-13 23:36:37 +00001712 MO.ChangeToRegister(Reg, false);
1713}
1714
Tom Stellard15834092014-03-21 15:51:57 +00001715unsigned SIInstrInfo::buildExtractSubReg(MachineBasicBlock::iterator MI,
1716 MachineRegisterInfo &MRI,
1717 MachineOperand &SuperReg,
1718 const TargetRegisterClass *SuperRC,
1719 unsigned SubIdx,
1720 const TargetRegisterClass *SubRC)
1721 const {
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001722 MachineBasicBlock *MBB = MI->getParent();
1723 DebugLoc DL = MI->getDebugLoc();
Tom Stellard15834092014-03-21 15:51:57 +00001724 unsigned SubReg = MRI.createVirtualRegister(SubRC);
1725
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001726 if (SuperReg.getSubReg() == AMDGPU::NoSubRegister) {
1727 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1728 .addReg(SuperReg.getReg(), 0, SubIdx);
1729 return SubReg;
1730 }
1731
Tom Stellard15834092014-03-21 15:51:57 +00001732 // Just in case the super register is itself a sub-register, copy it to a new
Matt Arsenault08d84942014-06-03 23:06:13 +00001733 // value so we don't need to worry about merging its subreg index with the
1734 // SubIdx passed to this function. The register coalescer should be able to
Tom Stellard15834092014-03-21 15:51:57 +00001735 // eliminate this extra copy.
Matt Arsenaultc8e2ce42015-09-24 07:16:37 +00001736 unsigned NewSuperReg = MRI.createVirtualRegister(SuperRC);
Tom Stellard15834092014-03-21 15:51:57 +00001737
Matt Arsenault7480a0e2014-11-17 21:11:37 +00001738 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), NewSuperReg)
1739 .addReg(SuperReg.getReg(), 0, SuperReg.getSubReg());
1740
1741 BuildMI(*MBB, MI, DL, get(TargetOpcode::COPY), SubReg)
1742 .addReg(NewSuperReg, 0, SubIdx);
1743
Tom Stellard15834092014-03-21 15:51:57 +00001744 return SubReg;
1745}
1746
Matt Arsenault248b7b62014-03-24 20:08:09 +00001747MachineOperand SIInstrInfo::buildExtractSubRegOrImm(
1748 MachineBasicBlock::iterator MII,
1749 MachineRegisterInfo &MRI,
1750 MachineOperand &Op,
1751 const TargetRegisterClass *SuperRC,
1752 unsigned SubIdx,
1753 const TargetRegisterClass *SubRC) const {
1754 if (Op.isImm()) {
1755 // XXX - Is there a better way to do this?
1756 if (SubIdx == AMDGPU::sub0)
1757 return MachineOperand::CreateImm(Op.getImm() & 0xFFFFFFFF);
1758 if (SubIdx == AMDGPU::sub1)
1759 return MachineOperand::CreateImm(Op.getImm() >> 32);
1760
1761 llvm_unreachable("Unhandled register index for immediate");
1762 }
1763
1764 unsigned SubReg = buildExtractSubReg(MII, MRI, Op, SuperRC,
1765 SubIdx, SubRC);
1766 return MachineOperand::CreateReg(SubReg, false);
1767}
1768
Marek Olsakbe047802014-12-07 12:19:03 +00001769// Change the order of operands from (0, 1, 2) to (0, 2, 1)
1770void SIInstrInfo::swapOperands(MachineBasicBlock::iterator Inst) const {
1771 assert(Inst->getNumExplicitOperands() == 3);
1772 MachineOperand Op1 = Inst->getOperand(1);
1773 Inst->RemoveOperand(1);
1774 Inst->addOperand(Op1);
1775}
1776
Matt Arsenault856d1922015-12-01 19:57:17 +00001777bool SIInstrInfo::isLegalRegOperand(const MachineRegisterInfo &MRI,
1778 const MCOperandInfo &OpInfo,
1779 const MachineOperand &MO) const {
1780 if (!MO.isReg())
1781 return false;
1782
1783 unsigned Reg = MO.getReg();
1784 const TargetRegisterClass *RC =
1785 TargetRegisterInfo::isVirtualRegister(Reg) ?
1786 MRI.getRegClass(Reg) :
1787 RI.getPhysRegClass(Reg);
1788
Nicolai Haehnle82fc9622016-01-07 17:10:29 +00001789 const SIRegisterInfo *TRI =
1790 static_cast<const SIRegisterInfo*>(MRI.getTargetRegisterInfo());
1791 RC = TRI->getSubRegClass(RC, MO.getSubReg());
1792
Matt Arsenault856d1922015-12-01 19:57:17 +00001793 // In order to be legal, the common sub-class must be equal to the
1794 // class of the current operand. For example:
1795 //
1796 // v_mov_b32 s0 ; Operand defined as vsrc_32
1797 // ; RI.getCommonSubClass(s0,vsrc_32) = sgpr ; LEGAL
1798 //
1799 // s_sendmsg 0, s0 ; Operand defined as m0reg
1800 // ; RI.getCommonSubClass(s0,m0reg) = m0reg ; NOT LEGAL
1801
1802 return RI.getCommonSubClass(RC, RI.getRegClass(OpInfo.RegClass)) == RC;
1803}
1804
1805bool SIInstrInfo::isLegalVSrcOperand(const MachineRegisterInfo &MRI,
1806 const MCOperandInfo &OpInfo,
1807 const MachineOperand &MO) const {
1808 if (MO.isReg())
1809 return isLegalRegOperand(MRI, OpInfo, MO);
1810
1811 // Handle non-register types that are treated like immediates.
1812 assert(MO.isImm() || MO.isTargetIndex() || MO.isFI());
1813 return true;
1814}
1815
Tom Stellard0e975cf2014-08-01 00:32:35 +00001816bool SIInstrInfo::isOperandLegal(const MachineInstr *MI, unsigned OpIdx,
1817 const MachineOperand *MO) const {
1818 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00001819 const MCInstrDesc &InstDesc = MI->getDesc();
Tom Stellard0e975cf2014-08-01 00:32:35 +00001820 const MCOperandInfo &OpInfo = InstDesc.OpInfo[OpIdx];
1821 const TargetRegisterClass *DefinedRC =
1822 OpInfo.RegClass != -1 ? RI.getRegClass(OpInfo.RegClass) : nullptr;
1823 if (!MO)
1824 MO = &MI->getOperand(OpIdx);
1825
Matt Arsenault3add6432015-10-20 04:35:43 +00001826 if (isVALU(*MI) &&
Matt Arsenault11a4d672015-02-13 19:05:03 +00001827 usesConstantBus(MRI, *MO, DefinedRC->getSize())) {
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00001828
1829 RegSubRegPair SGPRUsed;
1830 if (MO->isReg())
1831 SGPRUsed = RegSubRegPair(MO->getReg(), MO->getSubReg());
1832
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001833 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1834 if (i == OpIdx)
1835 continue;
Matt Arsenault11a4d672015-02-13 19:05:03 +00001836 const MachineOperand &Op = MI->getOperand(i);
Matt Arsenaultfcb345f2016-02-11 06:15:39 +00001837 if (Op.isReg() &&
1838 (Op.getReg() != SGPRUsed.Reg || Op.getSubReg() != SGPRUsed.SubReg) &&
Matt Arsenault11a4d672015-02-13 19:05:03 +00001839 usesConstantBus(MRI, Op, getOpSize(*MI, i))) {
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001840 return false;
1841 }
1842 }
1843 }
1844
Tom Stellard0e975cf2014-08-01 00:32:35 +00001845 if (MO->isReg()) {
1846 assert(DefinedRC);
Matt Arsenault856d1922015-12-01 19:57:17 +00001847 return isLegalRegOperand(MRI, OpInfo, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001848 }
1849
1850
1851 // Handle non-register types that are treated like immediates.
Tom Stellardfb77f002015-01-13 22:59:41 +00001852 assert(MO->isImm() || MO->isTargetIndex() || MO->isFI());
Tom Stellard0e975cf2014-08-01 00:32:35 +00001853
Matt Arsenault4364fef2014-09-23 18:30:57 +00001854 if (!DefinedRC) {
1855 // This operand expects an immediate.
Tom Stellard0e975cf2014-08-01 00:32:35 +00001856 return true;
Matt Arsenault4364fef2014-09-23 18:30:57 +00001857 }
Tom Stellard0e975cf2014-08-01 00:32:35 +00001858
Tom Stellard73ae1cb2014-09-23 21:26:25 +00001859 return isImmOperandLegal(MI, OpIdx, *MO);
Tom Stellard0e975cf2014-08-01 00:32:35 +00001860}
1861
Matt Arsenault856d1922015-12-01 19:57:17 +00001862void SIInstrInfo::legalizeOperandsVOP2(MachineRegisterInfo &MRI,
1863 MachineInstr *MI) const {
1864 unsigned Opc = MI->getOpcode();
1865 const MCInstrDesc &InstrDesc = get(Opc);
1866
1867 int Src1Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1);
1868 MachineOperand &Src1 = MI->getOperand(Src1Idx);
1869
1870 // If there is an implicit SGPR use such as VCC use for v_addc_u32/v_subb_u32
1871 // we need to only have one constant bus use.
1872 //
1873 // Note we do not need to worry about literal constants here. They are
1874 // disabled for the operand type for instructions because they will always
1875 // violate the one constant bus use rule.
1876 bool HasImplicitSGPR = findImplicitSGPRRead(*MI) != AMDGPU::NoRegister;
1877 if (HasImplicitSGPR) {
1878 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1879 MachineOperand &Src0 = MI->getOperand(Src0Idx);
1880
1881 if (Src0.isReg() && RI.isSGPRReg(MRI, Src0.getReg()))
1882 legalizeOpWithMove(MI, Src0Idx);
1883 }
1884
1885 // VOP2 src0 instructions support all operand types, so we don't need to check
1886 // their legality. If src1 is already legal, we don't need to do anything.
1887 if (isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src1))
1888 return;
1889
1890 // We do not use commuteInstruction here because it is too aggressive and will
1891 // commute if it is possible. We only want to commute here if it improves
1892 // legality. This can be called a fairly large number of times so don't waste
1893 // compile time pointlessly swapping and checking legality again.
1894 if (HasImplicitSGPR || !MI->isCommutable()) {
1895 legalizeOpWithMove(MI, Src1Idx);
1896 return;
1897 }
1898
1899 int Src0Idx = AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0);
1900 MachineOperand &Src0 = MI->getOperand(Src0Idx);
1901
1902 // If src0 can be used as src1, commuting will make the operands legal.
1903 // Otherwise we have to give up and insert a move.
1904 //
1905 // TODO: Other immediate-like operand kinds could be commuted if there was a
1906 // MachineOperand::ChangeTo* for them.
1907 if ((!Src1.isImm() && !Src1.isReg()) ||
1908 !isLegalRegOperand(MRI, InstrDesc.OpInfo[Src1Idx], Src0)) {
1909 legalizeOpWithMove(MI, Src1Idx);
1910 return;
1911 }
1912
1913 int CommutedOpc = commuteOpcode(*MI);
1914 if (CommutedOpc == -1) {
1915 legalizeOpWithMove(MI, Src1Idx);
1916 return;
1917 }
1918
1919 MI->setDesc(get(CommutedOpc));
1920
1921 unsigned Src0Reg = Src0.getReg();
1922 unsigned Src0SubReg = Src0.getSubReg();
1923 bool Src0Kill = Src0.isKill();
1924
1925 if (Src1.isImm())
1926 Src0.ChangeToImmediate(Src1.getImm());
1927 else if (Src1.isReg()) {
1928 Src0.ChangeToRegister(Src1.getReg(), false, false, Src1.isKill());
1929 Src0.setSubReg(Src1.getSubReg());
1930 } else
1931 llvm_unreachable("Should only have register or immediate operands");
1932
1933 Src1.ChangeToRegister(Src0Reg, false, false, Src0Kill);
1934 Src1.setSubReg(Src0SubReg);
1935}
1936
Matt Arsenault6005fcb2015-10-21 21:51:02 +00001937// Legalize VOP3 operands. Because all operand types are supported for any
1938// operand, and since literal constants are not allowed and should never be
1939// seen, we only need to worry about inserting copies if we use multiple SGPR
1940// operands.
1941void SIInstrInfo::legalizeOperandsVOP3(
1942 MachineRegisterInfo &MRI,
1943 MachineInstr *MI) const {
1944 unsigned Opc = MI->getOpcode();
1945
1946 int VOP3Idx[3] = {
1947 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src0),
1948 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src1),
1949 AMDGPU::getNamedOperandIdx(Opc, AMDGPU::OpName::src2)
1950 };
1951
1952 // Find the one SGPR operand we are allowed to use.
1953 unsigned SGPRReg = findUsedSGPR(MI, VOP3Idx);
1954
1955 for (unsigned i = 0; i < 3; ++i) {
1956 int Idx = VOP3Idx[i];
1957 if (Idx == -1)
1958 break;
1959 MachineOperand &MO = MI->getOperand(Idx);
1960
1961 // We should never see a VOP3 instruction with an illegal immediate operand.
1962 if (!MO.isReg())
1963 continue;
1964
1965 if (!RI.isSGPRClass(MRI.getRegClass(MO.getReg())))
1966 continue; // VGPRs are legal
1967
1968 if (SGPRReg == AMDGPU::NoRegister || SGPRReg == MO.getReg()) {
1969 SGPRReg = MO.getReg();
1970 // We can use one SGPR in each VOP3 instruction.
1971 continue;
1972 }
1973
1974 // If we make it this far, then the operand is not legal and we must
1975 // legalize it.
1976 legalizeOpWithMove(MI, Idx);
1977 }
1978}
1979
Tom Stellard1397d492016-02-11 21:45:07 +00001980unsigned SIInstrInfo::readlaneVGPRToSGPR(unsigned SrcReg, MachineInstr *UseMI,
1981 MachineRegisterInfo &MRI) const {
1982 const TargetRegisterClass *VRC = MRI.getRegClass(SrcReg);
1983 const TargetRegisterClass *SRC = RI.getEquivalentSGPRClass(VRC);
1984 unsigned DstReg = MRI.createVirtualRegister(SRC);
1985 unsigned SubRegs = VRC->getSize() / 4;
1986
1987 SmallVector<unsigned, 8> SRegs;
1988 for (unsigned i = 0; i < SubRegs; ++i) {
1989 unsigned SGPR = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
1990 BuildMI(*UseMI->getParent(), UseMI, UseMI->getDebugLoc(),
1991 get(AMDGPU::V_READFIRSTLANE_B32), SGPR)
1992 .addReg(SrcReg, 0, RI.getSubRegFromChannel(i));
1993 SRegs.push_back(SGPR);
1994 }
1995
1996 MachineInstrBuilder MIB = BuildMI(*UseMI->getParent(), UseMI,
1997 UseMI->getDebugLoc(),
1998 get(AMDGPU::REG_SEQUENCE), DstReg);
1999 for (unsigned i = 0; i < SubRegs; ++i) {
2000 MIB.addReg(SRegs[i]);
2001 MIB.addImm(RI.getSubRegFromChannel(i));
2002 }
2003 return DstReg;
2004}
2005
Tom Stellard467b5b92016-02-20 00:37:25 +00002006void SIInstrInfo::legalizeOperandsSMRD(MachineRegisterInfo &MRI,
2007 MachineInstr *MI) const {
2008
2009 // If the pointer is store in VGPRs, then we need to move them to
2010 // SGPRs using v_readfirstlane. This is safe because we only select
2011 // loads with uniform pointers to SMRD instruction so we know the
2012 // pointer value is uniform.
2013 MachineOperand *SBase = getNamedOperand(*MI, AMDGPU::OpName::sbase);
2014 if (SBase && !RI.isSGPRClass(MRI.getRegClass(SBase->getReg()))) {
2015 unsigned SGPR = readlaneVGPRToSGPR(SBase->getReg(), MI, MRI);
2016 SBase->setReg(SGPR);
2017 }
2018}
2019
Tom Stellard82166022013-11-13 23:36:37 +00002020void SIInstrInfo::legalizeOperands(MachineInstr *MI) const {
2021 MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
Tom Stellard82166022013-11-13 23:36:37 +00002022
2023 // Legalize VOP2
Tom Stellardbc4497b2016-02-12 23:45:29 +00002024 if (isVOP2(*MI) || isVOPC(*MI)) {
Matt Arsenault856d1922015-12-01 19:57:17 +00002025 legalizeOperandsVOP2(MRI, MI);
Tom Stellard0e975cf2014-08-01 00:32:35 +00002026 return;
Tom Stellard82166022013-11-13 23:36:37 +00002027 }
2028
2029 // Legalize VOP3
Matt Arsenault3add6432015-10-20 04:35:43 +00002030 if (isVOP3(*MI)) {
Matt Arsenault6005fcb2015-10-21 21:51:02 +00002031 legalizeOperandsVOP3(MRI, MI);
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00002032 return;
Tom Stellard82166022013-11-13 23:36:37 +00002033 }
2034
Tom Stellard467b5b92016-02-20 00:37:25 +00002035 // Legalize SMRD
2036 if (isSMRD(*MI)) {
2037 legalizeOperandsSMRD(MRI, MI);
2038 return;
2039 }
2040
Tom Stellard4f3b04d2014-04-17 21:00:07 +00002041 // Legalize REG_SEQUENCE and PHI
Tom Stellard82166022013-11-13 23:36:37 +00002042 // The register class of the operands much be the same type as the register
2043 // class of the output.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002044 if (MI->getOpcode() == AMDGPU::PHI) {
Craig Topper062a2ba2014-04-25 05:30:21 +00002045 const TargetRegisterClass *RC = nullptr, *SRC = nullptr, *VRC = nullptr;
Tom Stellard82166022013-11-13 23:36:37 +00002046 for (unsigned i = 1, e = MI->getNumOperands(); i != e; i+=2) {
2047 if (!MI->getOperand(i).isReg() ||
2048 !TargetRegisterInfo::isVirtualRegister(MI->getOperand(i).getReg()))
2049 continue;
2050 const TargetRegisterClass *OpRC =
2051 MRI.getRegClass(MI->getOperand(i).getReg());
2052 if (RI.hasVGPRs(OpRC)) {
2053 VRC = OpRC;
2054 } else {
2055 SRC = OpRC;
2056 }
2057 }
2058
2059 // If any of the operands are VGPR registers, then they all most be
2060 // otherwise we will create illegal VGPR->SGPR copies when legalizing
2061 // them.
2062 if (VRC || !RI.isSGPRClass(getOpRegClass(*MI, 0))) {
2063 if (!VRC) {
2064 assert(SRC);
2065 VRC = RI.getEquivalentVGPRClass(SRC);
2066 }
2067 RC = VRC;
2068 } else {
2069 RC = SRC;
2070 }
2071
2072 // Update all the operands so they have the same type.
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002073 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
2074 MachineOperand &Op = MI->getOperand(I);
2075 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
Tom Stellard82166022013-11-13 23:36:37 +00002076 continue;
2077 unsigned DstReg = MRI.createVirtualRegister(RC);
Matt Arsenault2d6fdb82015-09-25 17:08:42 +00002078
2079 // MI is a PHI instruction.
2080 MachineBasicBlock *InsertBB = MI->getOperand(I + 1).getMBB();
2081 MachineBasicBlock::iterator Insert = InsertBB->getFirstTerminator();
2082
2083 BuildMI(*InsertBB, Insert, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
2084 .addOperand(Op);
2085 Op.setReg(DstReg);
2086 }
2087 }
2088
2089 // REG_SEQUENCE doesn't really require operand legalization, but if one has a
2090 // VGPR dest type and SGPR sources, insert copies so all operands are
2091 // VGPRs. This seems to help operand folding / the register coalescer.
2092 if (MI->getOpcode() == AMDGPU::REG_SEQUENCE) {
2093 MachineBasicBlock *MBB = MI->getParent();
2094 const TargetRegisterClass *DstRC = getOpRegClass(*MI, 0);
2095 if (RI.hasVGPRs(DstRC)) {
2096 // Update all the operands so they are VGPR register classes. These may
2097 // not be the same register class because REG_SEQUENCE supports mixing
2098 // subregister index types e.g. sub0_sub1 + sub2 + sub3
2099 for (unsigned I = 1, E = MI->getNumOperands(); I != E; I += 2) {
2100 MachineOperand &Op = MI->getOperand(I);
2101 if (!Op.isReg() || !TargetRegisterInfo::isVirtualRegister(Op.getReg()))
2102 continue;
2103
2104 const TargetRegisterClass *OpRC = MRI.getRegClass(Op.getReg());
2105 const TargetRegisterClass *VRC = RI.getEquivalentVGPRClass(OpRC);
2106 if (VRC == OpRC)
2107 continue;
2108
2109 unsigned DstReg = MRI.createVirtualRegister(VRC);
2110
2111 BuildMI(*MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), DstReg)
2112 .addOperand(Op);
2113
2114 Op.setReg(DstReg);
2115 Op.setIsKill();
Tom Stellard4f3b04d2014-04-17 21:00:07 +00002116 }
Tom Stellard82166022013-11-13 23:36:37 +00002117 }
Matt Arsenaulte068f9a2015-09-24 07:51:28 +00002118
2119 return;
Tom Stellard82166022013-11-13 23:36:37 +00002120 }
Tom Stellard15834092014-03-21 15:51:57 +00002121
Tom Stellarda5687382014-05-15 14:41:55 +00002122 // Legalize INSERT_SUBREG
2123 // src0 must have the same register class as dst
2124 if (MI->getOpcode() == AMDGPU::INSERT_SUBREG) {
2125 unsigned Dst = MI->getOperand(0).getReg();
2126 unsigned Src0 = MI->getOperand(1).getReg();
2127 const TargetRegisterClass *DstRC = MRI.getRegClass(Dst);
2128 const TargetRegisterClass *Src0RC = MRI.getRegClass(Src0);
2129 if (DstRC != Src0RC) {
2130 MachineBasicBlock &MBB = *MI->getParent();
2131 unsigned NewSrc0 = MRI.createVirtualRegister(DstRC);
2132 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::COPY), NewSrc0)
2133 .addReg(Src0);
2134 MI->getOperand(1).setReg(NewSrc0);
2135 }
2136 return;
2137 }
2138
Tom Stellard1397d492016-02-11 21:45:07 +00002139 // Legalize MIMG
2140 if (isMIMG(*MI)) {
2141 MachineOperand *SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
2142 if (SRsrc && !RI.isSGPRClass(MRI.getRegClass(SRsrc->getReg()))) {
2143 unsigned SGPR = readlaneVGPRToSGPR(SRsrc->getReg(), MI, MRI);
2144 SRsrc->setReg(SGPR);
2145 }
2146
2147 MachineOperand *SSamp = getNamedOperand(*MI, AMDGPU::OpName::ssamp);
2148 if (SSamp && !RI.isSGPRClass(MRI.getRegClass(SSamp->getReg()))) {
2149 unsigned SGPR = readlaneVGPRToSGPR(SSamp->getReg(), MI, MRI);
2150 SSamp->setReg(SGPR);
2151 }
2152 return;
2153 }
2154
Tom Stellard15834092014-03-21 15:51:57 +00002155 // Legalize MUBUF* instructions
2156 // FIXME: If we start using the non-addr64 instructions for compute, we
2157 // may need to legalize them here.
Tom Stellard155bbb72014-08-11 22:18:17 +00002158 int SRsrcIdx =
2159 AMDGPU::getNamedOperandIdx(MI->getOpcode(), AMDGPU::OpName::srsrc);
2160 if (SRsrcIdx != -1) {
2161 // We have an MUBUF instruction
2162 MachineOperand *SRsrc = &MI->getOperand(SRsrcIdx);
2163 unsigned SRsrcRC = get(MI->getOpcode()).OpInfo[SRsrcIdx].RegClass;
2164 if (RI.getCommonSubClass(MRI.getRegClass(SRsrc->getReg()),
2165 RI.getRegClass(SRsrcRC))) {
2166 // The operands are legal.
2167 // FIXME: We may need to legalize operands besided srsrc.
2168 return;
2169 }
Tom Stellard15834092014-03-21 15:51:57 +00002170
Tom Stellard155bbb72014-08-11 22:18:17 +00002171 MachineBasicBlock &MBB = *MI->getParent();
Matt Arsenaultef67d762015-09-09 17:03:29 +00002172
Eric Christopher572e03a2015-06-19 01:53:21 +00002173 // Extract the ptr from the resource descriptor.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002174 unsigned SRsrcPtr = buildExtractSubReg(MI, MRI, *SRsrc,
2175 &AMDGPU::VReg_128RegClass, AMDGPU::sub0_sub1, &AMDGPU::VReg_64RegClass);
Tom Stellard15834092014-03-21 15:51:57 +00002176
Tom Stellard155bbb72014-08-11 22:18:17 +00002177 // Create an empty resource descriptor
2178 unsigned Zero64 = MRI.createVirtualRegister(&AMDGPU::SReg_64RegClass);
2179 unsigned SRsrcFormatLo = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2180 unsigned SRsrcFormatHi = MRI.createVirtualRegister(&AMDGPU::SGPR_32RegClass);
2181 unsigned NewSRsrc = MRI.createVirtualRegister(&AMDGPU::SReg_128RegClass);
Tom Stellard794c8c02014-12-02 17:05:41 +00002182 uint64_t RsrcDataFormat = getDefaultRsrcDataFormat();
Tom Stellard15834092014-03-21 15:51:57 +00002183
Tom Stellard155bbb72014-08-11 22:18:17 +00002184 // Zero64 = 0
2185 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B64),
2186 Zero64)
2187 .addImm(0);
Tom Stellard15834092014-03-21 15:51:57 +00002188
Tom Stellard155bbb72014-08-11 22:18:17 +00002189 // SRsrcFormatLo = RSRC_DATA_FORMAT{31-0}
2190 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2191 SRsrcFormatLo)
Tom Stellard794c8c02014-12-02 17:05:41 +00002192 .addImm(RsrcDataFormat & 0xFFFFFFFF);
Tom Stellard15834092014-03-21 15:51:57 +00002193
Tom Stellard155bbb72014-08-11 22:18:17 +00002194 // SRsrcFormatHi = RSRC_DATA_FORMAT{63-32}
2195 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::S_MOV_B32),
2196 SRsrcFormatHi)
Tom Stellard794c8c02014-12-02 17:05:41 +00002197 .addImm(RsrcDataFormat >> 32);
Tom Stellard15834092014-03-21 15:51:57 +00002198
Tom Stellard155bbb72014-08-11 22:18:17 +00002199 // NewSRsrc = {Zero64, SRsrcFormat}
Matt Arsenaultef67d762015-09-09 17:03:29 +00002200 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewSRsrc)
2201 .addReg(Zero64)
2202 .addImm(AMDGPU::sub0_sub1)
2203 .addReg(SRsrcFormatLo)
2204 .addImm(AMDGPU::sub2)
2205 .addReg(SRsrcFormatHi)
2206 .addImm(AMDGPU::sub3);
Tom Stellard155bbb72014-08-11 22:18:17 +00002207
2208 MachineOperand *VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
2209 unsigned NewVAddr = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002210 if (VAddr) {
2211 // This is already an ADDR64 instruction so we need to add the pointer
2212 // extracted from the resource descriptor to the current value of VAddr.
Matt Arsenaultef67d762015-09-09 17:03:29 +00002213 unsigned NewVAddrLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2214 unsigned NewVAddrHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
Tom Stellard155bbb72014-08-11 22:18:17 +00002215
Matt Arsenaultef67d762015-09-09 17:03:29 +00002216 // NewVaddrLo = SRsrcPtr:sub0 + VAddr:sub0
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002217 DebugLoc DL = MI->getDebugLoc();
2218 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADD_I32_e32), NewVAddrLo)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002219 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002220 .addReg(VAddr->getReg(), 0, AMDGPU::sub0);
Tom Stellard15834092014-03-21 15:51:57 +00002221
Matt Arsenaultef67d762015-09-09 17:03:29 +00002222 // NewVaddrHi = SRsrcPtr:sub1 + VAddr:sub1
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002223 BuildMI(MBB, MI, DL, get(AMDGPU::V_ADDC_U32_e32), NewVAddrHi)
Matt Arsenaultef67d762015-09-09 17:03:29 +00002224 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
Matt Arsenault51d2d0f2015-09-01 02:02:21 +00002225 .addReg(VAddr->getReg(), 0, AMDGPU::sub1);
Tom Stellard15834092014-03-21 15:51:57 +00002226
Matt Arsenaultef67d762015-09-09 17:03:29 +00002227 // NewVaddr = {NewVaddrHi, NewVaddrLo}
2228 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2229 .addReg(NewVAddrLo)
2230 .addImm(AMDGPU::sub0)
2231 .addReg(NewVAddrHi)
2232 .addImm(AMDGPU::sub1);
Tom Stellard155bbb72014-08-11 22:18:17 +00002233 } else {
2234 // This instructions is the _OFFSET variant, so we need to convert it to
2235 // ADDR64.
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002236 assert(MBB.getParent()->getSubtarget<AMDGPUSubtarget>().getGeneration()
2237 < AMDGPUSubtarget::VOLCANIC_ISLANDS &&
2238 "FIXME: Need to emit flat atomics here");
2239
Tom Stellard155bbb72014-08-11 22:18:17 +00002240 MachineOperand *VData = getNamedOperand(*MI, AMDGPU::OpName::vdata);
2241 MachineOperand *Offset = getNamedOperand(*MI, AMDGPU::OpName::offset);
2242 MachineOperand *SOffset = getNamedOperand(*MI, AMDGPU::OpName::soffset);
Tom Stellard155bbb72014-08-11 22:18:17 +00002243 unsigned Addr64Opcode = AMDGPU::getAddr64Inst(MI->getOpcode());
Matt Arsenaulta40450c2015-11-05 02:46:56 +00002244
2245 // Atomics rith return have have an additional tied operand and are
2246 // missing some of the special bits.
2247 MachineOperand *VDataIn = getNamedOperand(*MI, AMDGPU::OpName::vdata_in);
2248 MachineInstr *Addr64;
2249
2250 if (!VDataIn) {
2251 // Regular buffer load / store.
2252 MachineInstrBuilder MIB
2253 = BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
2254 .addOperand(*VData)
2255 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2256 // This will be replaced later
2257 // with the new value of vaddr.
2258 .addOperand(*SRsrc)
2259 .addOperand(*SOffset)
2260 .addOperand(*Offset);
2261
2262 // Atomics do not have this operand.
2263 if (const MachineOperand *GLC
2264 = getNamedOperand(*MI, AMDGPU::OpName::glc)) {
2265 MIB.addImm(GLC->getImm());
2266 }
2267
2268 MIB.addImm(getNamedImmOperand(*MI, AMDGPU::OpName::slc));
2269
2270 if (const MachineOperand *TFE
2271 = getNamedOperand(*MI, AMDGPU::OpName::tfe)) {
2272 MIB.addImm(TFE->getImm());
2273 }
2274
2275 MIB.setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2276 Addr64 = MIB;
2277 } else {
2278 // Atomics with return.
2279 Addr64 = BuildMI(MBB, MI, MI->getDebugLoc(), get(Addr64Opcode))
2280 .addOperand(*VData)
2281 .addOperand(*VDataIn)
2282 .addReg(AMDGPU::NoRegister) // Dummy value for vaddr.
2283 // This will be replaced later
2284 // with the new value of vaddr.
2285 .addOperand(*SRsrc)
2286 .addOperand(*SOffset)
2287 .addOperand(*Offset)
2288 .addImm(getNamedImmOperand(*MI, AMDGPU::OpName::slc))
2289 .setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
2290 }
Tom Stellard15834092014-03-21 15:51:57 +00002291
Tom Stellard155bbb72014-08-11 22:18:17 +00002292 MI->removeFromParent();
2293 MI = Addr64;
Tom Stellard15834092014-03-21 15:51:57 +00002294
Matt Arsenaultef67d762015-09-09 17:03:29 +00002295 // NewVaddr = {NewVaddrHi, NewVaddrLo}
2296 BuildMI(MBB, MI, MI->getDebugLoc(), get(AMDGPU::REG_SEQUENCE), NewVAddr)
2297 .addReg(SRsrcPtr, 0, AMDGPU::sub0)
2298 .addImm(AMDGPU::sub0)
2299 .addReg(SRsrcPtr, 0, AMDGPU::sub1)
2300 .addImm(AMDGPU::sub1);
2301
Tom Stellard155bbb72014-08-11 22:18:17 +00002302 VAddr = getNamedOperand(*MI, AMDGPU::OpName::vaddr);
2303 SRsrc = getNamedOperand(*MI, AMDGPU::OpName::srsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002304 }
Tom Stellard155bbb72014-08-11 22:18:17 +00002305
Tom Stellard155bbb72014-08-11 22:18:17 +00002306 // Update the instruction to use NewVaddr
2307 VAddr->setReg(NewVAddr);
2308 // Update the instruction to use NewSRsrc
2309 SRsrc->setReg(NewSRsrc);
Tom Stellard15834092014-03-21 15:51:57 +00002310 }
Tom Stellard82166022013-11-13 23:36:37 +00002311}
2312
2313void SIInstrInfo::moveToVALU(MachineInstr &TopInst) const {
2314 SmallVector<MachineInstr *, 128> Worklist;
2315 Worklist.push_back(&TopInst);
2316
2317 while (!Worklist.empty()) {
2318 MachineInstr *Inst = Worklist.pop_back_val();
Tom Stellarde0387202014-03-21 15:51:54 +00002319 MachineBasicBlock *MBB = Inst->getParent();
2320 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
2321
Matt Arsenault27cc9582014-04-18 01:53:18 +00002322 unsigned Opcode = Inst->getOpcode();
Tom Stellard0c354f22014-04-30 15:31:29 +00002323 unsigned NewOpcode = getVALUOp(*Inst);
Matt Arsenault27cc9582014-04-18 01:53:18 +00002324
Tom Stellarde0387202014-03-21 15:51:54 +00002325 // Handle some special cases
Matt Arsenault27cc9582014-04-18 01:53:18 +00002326 switch (Opcode) {
Tom Stellard0c354f22014-04-30 15:31:29 +00002327 default:
Tom Stellard0c354f22014-04-30 15:31:29 +00002328 break;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002329 case AMDGPU::S_AND_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002330 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_AND_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002331 Inst->eraseFromParent();
2332 continue;
2333
2334 case AMDGPU::S_OR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002335 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_OR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002336 Inst->eraseFromParent();
2337 continue;
2338
2339 case AMDGPU::S_XOR_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002340 splitScalar64BitBinaryOp(Worklist, Inst, AMDGPU::V_XOR_B32_e64);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002341 Inst->eraseFromParent();
2342 continue;
2343
2344 case AMDGPU::S_NOT_B64:
Matt Arsenaultf003c382015-08-26 20:47:50 +00002345 splitScalar64BitUnaryOp(Worklist, Inst, AMDGPU::V_NOT_B32_e32);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002346 Inst->eraseFromParent();
2347 continue;
2348
Matt Arsenault8333e432014-06-10 19:18:24 +00002349 case AMDGPU::S_BCNT1_I32_B64:
2350 splitScalar64BitBCNT(Worklist, Inst);
2351 Inst->eraseFromParent();
2352 continue;
2353
Matt Arsenault94812212014-11-14 18:18:16 +00002354 case AMDGPU::S_BFE_I64: {
2355 splitScalar64BitBFE(Worklist, Inst);
2356 Inst->eraseFromParent();
2357 continue;
2358 }
2359
Marek Olsakbe047802014-12-07 12:19:03 +00002360 case AMDGPU::S_LSHL_B32:
2361 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2362 NewOpcode = AMDGPU::V_LSHLREV_B32_e64;
2363 swapOperands(Inst);
2364 }
2365 break;
2366 case AMDGPU::S_ASHR_I32:
2367 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2368 NewOpcode = AMDGPU::V_ASHRREV_I32_e64;
2369 swapOperands(Inst);
2370 }
2371 break;
2372 case AMDGPU::S_LSHR_B32:
2373 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2374 NewOpcode = AMDGPU::V_LSHRREV_B32_e64;
2375 swapOperands(Inst);
2376 }
2377 break;
Marek Olsak707a6d02015-02-03 21:53:01 +00002378 case AMDGPU::S_LSHL_B64:
2379 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2380 NewOpcode = AMDGPU::V_LSHLREV_B64;
2381 swapOperands(Inst);
2382 }
2383 break;
2384 case AMDGPU::S_ASHR_I64:
2385 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2386 NewOpcode = AMDGPU::V_ASHRREV_I64;
2387 swapOperands(Inst);
2388 }
2389 break;
2390 case AMDGPU::S_LSHR_B64:
2391 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS) {
2392 NewOpcode = AMDGPU::V_LSHRREV_B64;
2393 swapOperands(Inst);
2394 }
2395 break;
Marek Olsakbe047802014-12-07 12:19:03 +00002396
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002397 case AMDGPU::S_ABS_I32:
2398 lowerScalarAbs(Worklist, Inst);
2399 Inst->eraseFromParent();
2400 continue;
2401
Tom Stellardbc4497b2016-02-12 23:45:29 +00002402 case AMDGPU::S_CBRANCH_SCC0:
2403 case AMDGPU::S_CBRANCH_SCC1:
2404 // Clear unused bits of vcc
2405 BuildMI(*MBB, Inst, Inst->getDebugLoc(), get(AMDGPU::S_AND_B64), AMDGPU::VCC)
2406 .addReg(AMDGPU::EXEC)
2407 .addReg(AMDGPU::VCC);
2408 break;
2409
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002410 case AMDGPU::S_BFE_U64:
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002411 case AMDGPU::S_BFM_B64:
2412 llvm_unreachable("Moving this op to VALU not implemented");
Tom Stellarde0387202014-03-21 15:51:54 +00002413 }
2414
Tom Stellard15834092014-03-21 15:51:57 +00002415 if (NewOpcode == AMDGPU::INSTRUCTION_LIST_END) {
2416 // We cannot move this instruction to the VALU, so we should try to
2417 // legalize its operands instead.
2418 legalizeOperands(Inst);
Tom Stellard82166022013-11-13 23:36:37 +00002419 continue;
Tom Stellard15834092014-03-21 15:51:57 +00002420 }
Tom Stellard82166022013-11-13 23:36:37 +00002421
Tom Stellard82166022013-11-13 23:36:37 +00002422 // Use the new VALU Opcode.
2423 const MCInstrDesc &NewDesc = get(NewOpcode);
2424 Inst->setDesc(NewDesc);
2425
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002426 // Remove any references to SCC. Vector instructions can't read from it, and
2427 // We're just about to add the implicit use / defs of VCC, and we don't want
2428 // both.
2429 for (unsigned i = Inst->getNumOperands() - 1; i > 0; --i) {
2430 MachineOperand &Op = Inst->getOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002431 if (Op.isReg() && Op.getReg() == AMDGPU::SCC) {
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002432 Inst->RemoveOperand(i);
Tom Stellardbc4497b2016-02-12 23:45:29 +00002433 addSCCDefUsersToVALUWorklist(Inst, Worklist);
2434 }
Matt Arsenaultf0b1e3a2013-11-18 20:09:21 +00002435 }
2436
Matt Arsenault27cc9582014-04-18 01:53:18 +00002437 if (Opcode == AMDGPU::S_SEXT_I32_I8 || Opcode == AMDGPU::S_SEXT_I32_I16) {
2438 // We are converting these to a BFE, so we need to add the missing
2439 // operands for the size and offset.
2440 unsigned Size = (Opcode == AMDGPU::S_SEXT_I32_I8) ? 8 : 16;
2441 Inst->addOperand(MachineOperand::CreateImm(0));
2442 Inst->addOperand(MachineOperand::CreateImm(Size));
2443
Matt Arsenaultb5b51102014-06-10 19:18:21 +00002444 } else if (Opcode == AMDGPU::S_BCNT1_I32_B32) {
2445 // The VALU version adds the second operand to the result, so insert an
2446 // extra 0 operand.
2447 Inst->addOperand(MachineOperand::CreateImm(0));
Tom Stellard82166022013-11-13 23:36:37 +00002448 }
2449
Alex Lorenzb4d0d6a2015-07-31 23:30:09 +00002450 Inst->addImplicitDefUseOperands(*Inst->getParent()->getParent());
Tom Stellard82166022013-11-13 23:36:37 +00002451
Matt Arsenault78b86702014-04-18 05:19:26 +00002452 if (Opcode == AMDGPU::S_BFE_I32 || Opcode == AMDGPU::S_BFE_U32) {
2453 const MachineOperand &OffsetWidthOp = Inst->getOperand(2);
2454 // If we need to move this to VGPRs, we need to unpack the second operand
2455 // back into the 2 separate ones for bit offset and width.
2456 assert(OffsetWidthOp.isImm() &&
2457 "Scalar BFE is only implemented for constant width and offset");
2458 uint32_t Imm = OffsetWidthOp.getImm();
2459
2460 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2461 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
Matt Arsenault78b86702014-04-18 05:19:26 +00002462 Inst->RemoveOperand(2); // Remove old immediate.
2463 Inst->addOperand(MachineOperand::CreateImm(Offset));
Vincent Lejeune94af31f2014-05-10 19:18:33 +00002464 Inst->addOperand(MachineOperand::CreateImm(BitWidth));
Matt Arsenault78b86702014-04-18 05:19:26 +00002465 }
2466
Tom Stellardbc4497b2016-02-12 23:45:29 +00002467 bool HasDst = Inst->getOperand(0).isReg() && Inst->getOperand(0).isDef();
2468 unsigned NewDstReg = AMDGPU::NoRegister;
2469 if (HasDst) {
2470 // Update the destination register class.
2471 const TargetRegisterClass *NewDstRC = getDestEquivalentVGPRClass(*Inst);
2472 if (!NewDstRC)
2473 continue;
Tom Stellard82166022013-11-13 23:36:37 +00002474
Tom Stellardbc4497b2016-02-12 23:45:29 +00002475 unsigned DstReg = Inst->getOperand(0).getReg();
2476 NewDstReg = MRI.createVirtualRegister(NewDstRC);
2477 MRI.replaceRegWith(DstReg, NewDstReg);
2478 }
Tom Stellard82166022013-11-13 23:36:37 +00002479
Tom Stellarde1a24452014-04-17 21:00:01 +00002480 // Legalize the operands
2481 legalizeOperands(Inst);
2482
Tom Stellardbc4497b2016-02-12 23:45:29 +00002483 if (HasDst)
2484 addUsersToMoveToVALUWorklist(NewDstReg, MRI, Worklist);
Tom Stellard82166022013-11-13 23:36:37 +00002485 }
2486}
2487
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002488//===----------------------------------------------------------------------===//
2489// Indirect addressing callbacks
2490//===----------------------------------------------------------------------===//
2491
Tom Stellard26a3b672013-10-22 18:19:10 +00002492const TargetRegisterClass *SIInstrInfo::getIndirectAddrRegClass() const {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002493 return &AMDGPU::VGPR_32RegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002494}
2495
Marek Olsak7ed6b2f2015-11-25 21:22:45 +00002496void SIInstrInfo::lowerScalarAbs(SmallVectorImpl<MachineInstr *> &Worklist,
2497 MachineInstr *Inst) const {
2498 MachineBasicBlock &MBB = *Inst->getParent();
2499 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2500 MachineBasicBlock::iterator MII = Inst;
2501 DebugLoc DL = Inst->getDebugLoc();
2502
2503 MachineOperand &Dest = Inst->getOperand(0);
2504 MachineOperand &Src = Inst->getOperand(1);
2505 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2506 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2507
2508 BuildMI(MBB, MII, DL, get(AMDGPU::V_SUB_I32_e32), TmpReg)
2509 .addImm(0)
2510 .addReg(Src.getReg());
2511
2512 BuildMI(MBB, MII, DL, get(AMDGPU::V_MAX_I32_e64), ResultReg)
2513 .addReg(Src.getReg())
2514 .addReg(TmpReg);
2515
2516 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2517 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
2518}
2519
Matt Arsenault689f3252014-06-09 16:36:31 +00002520void SIInstrInfo::splitScalar64BitUnaryOp(
2521 SmallVectorImpl<MachineInstr *> &Worklist,
2522 MachineInstr *Inst,
2523 unsigned Opcode) const {
2524 MachineBasicBlock &MBB = *Inst->getParent();
2525 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2526
2527 MachineOperand &Dest = Inst->getOperand(0);
2528 MachineOperand &Src0 = Inst->getOperand(1);
2529 DebugLoc DL = Inst->getDebugLoc();
2530
2531 MachineBasicBlock::iterator MII = Inst;
2532
2533 const MCInstrDesc &InstDesc = get(Opcode);
2534 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2535 MRI.getRegClass(Src0.getReg()) :
2536 &AMDGPU::SGPR_32RegClass;
2537
2538 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2539
2540 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2541 AMDGPU::sub0, Src0SubRC);
2542
2543 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002544 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2545 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault689f3252014-06-09 16:36:31 +00002546
Matt Arsenaultf003c382015-08-26 20:47:50 +00002547 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
2548 BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault689f3252014-06-09 16:36:31 +00002549 .addOperand(SrcReg0Sub0);
2550
2551 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2552 AMDGPU::sub1, Src0SubRC);
2553
Matt Arsenaultf003c382015-08-26 20:47:50 +00002554 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
2555 BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault689f3252014-06-09 16:36:31 +00002556 .addOperand(SrcReg0Sub1);
2557
Matt Arsenaultf003c382015-08-26 20:47:50 +00002558 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenault689f3252014-06-09 16:36:31 +00002559 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2560 .addReg(DestSub0)
2561 .addImm(AMDGPU::sub0)
2562 .addReg(DestSub1)
2563 .addImm(AMDGPU::sub1);
2564
2565 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2566
Matt Arsenaultf003c382015-08-26 20:47:50 +00002567 // We don't need to legalizeOperands here because for a single operand, src0
2568 // will support any kind of input.
2569
2570 // Move all users of this moved value.
2571 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenault689f3252014-06-09 16:36:31 +00002572}
2573
2574void SIInstrInfo::splitScalar64BitBinaryOp(
2575 SmallVectorImpl<MachineInstr *> &Worklist,
2576 MachineInstr *Inst,
2577 unsigned Opcode) const {
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002578 MachineBasicBlock &MBB = *Inst->getParent();
2579 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2580
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002581 MachineOperand &Dest = Inst->getOperand(0);
2582 MachineOperand &Src0 = Inst->getOperand(1);
2583 MachineOperand &Src1 = Inst->getOperand(2);
2584 DebugLoc DL = Inst->getDebugLoc();
2585
2586 MachineBasicBlock::iterator MII = Inst;
2587
2588 const MCInstrDesc &InstDesc = get(Opcode);
Matt Arsenault684dc802014-03-24 20:08:13 +00002589 const TargetRegisterClass *Src0RC = Src0.isReg() ?
2590 MRI.getRegClass(Src0.getReg()) :
2591 &AMDGPU::SGPR_32RegClass;
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002592
Matt Arsenault684dc802014-03-24 20:08:13 +00002593 const TargetRegisterClass *Src0SubRC = RI.getSubRegClass(Src0RC, AMDGPU::sub0);
2594 const TargetRegisterClass *Src1RC = Src1.isReg() ?
2595 MRI.getRegClass(Src1.getReg()) :
2596 &AMDGPU::SGPR_32RegClass;
2597
2598 const TargetRegisterClass *Src1SubRC = RI.getSubRegClass(Src1RC, AMDGPU::sub0);
2599
2600 MachineOperand SrcReg0Sub0 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2601 AMDGPU::sub0, Src0SubRC);
2602 MachineOperand SrcReg1Sub0 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2603 AMDGPU::sub0, Src1SubRC);
2604
2605 const TargetRegisterClass *DestRC = MRI.getRegClass(Dest.getReg());
Matt Arsenaultf003c382015-08-26 20:47:50 +00002606 const TargetRegisterClass *NewDestRC = RI.getEquivalentVGPRClass(DestRC);
2607 const TargetRegisterClass *NewDestSubRC = RI.getSubRegClass(NewDestRC, AMDGPU::sub0);
Matt Arsenault684dc802014-03-24 20:08:13 +00002608
Matt Arsenaultf003c382015-08-26 20:47:50 +00002609 unsigned DestSub0 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002610 MachineInstr *LoHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub0)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002611 .addOperand(SrcReg0Sub0)
2612 .addOperand(SrcReg1Sub0);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002613
Matt Arsenault684dc802014-03-24 20:08:13 +00002614 MachineOperand SrcReg0Sub1 = buildExtractSubRegOrImm(MII, MRI, Src0, Src0RC,
2615 AMDGPU::sub1, Src0SubRC);
2616 MachineOperand SrcReg1Sub1 = buildExtractSubRegOrImm(MII, MRI, Src1, Src1RC,
2617 AMDGPU::sub1, Src1SubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002618
Matt Arsenaultf003c382015-08-26 20:47:50 +00002619 unsigned DestSub1 = MRI.createVirtualRegister(NewDestSubRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002620 MachineInstr *HiHalf = BuildMI(MBB, MII, DL, InstDesc, DestSub1)
Matt Arsenault248b7b62014-03-24 20:08:09 +00002621 .addOperand(SrcReg0Sub1)
2622 .addOperand(SrcReg1Sub1);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002623
Matt Arsenaultf003c382015-08-26 20:47:50 +00002624 unsigned FullDestReg = MRI.createVirtualRegister(NewDestRC);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002625 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), FullDestReg)
2626 .addReg(DestSub0)
2627 .addImm(AMDGPU::sub0)
2628 .addReg(DestSub1)
2629 .addImm(AMDGPU::sub1);
2630
2631 MRI.replaceRegWith(Dest.getReg(), FullDestReg);
2632
2633 // Try to legalize the operands in case we need to swap the order to keep it
2634 // valid.
Matt Arsenaultf003c382015-08-26 20:47:50 +00002635 legalizeOperands(LoHalf);
2636 legalizeOperands(HiHalf);
2637
2638 // Move all users of this moved vlaue.
2639 addUsersToMoveToVALUWorklist(FullDestReg, MRI, Worklist);
Matt Arsenaultf35182c2014-03-24 20:08:05 +00002640}
2641
Matt Arsenault8333e432014-06-10 19:18:24 +00002642void SIInstrInfo::splitScalar64BitBCNT(SmallVectorImpl<MachineInstr *> &Worklist,
2643 MachineInstr *Inst) const {
2644 MachineBasicBlock &MBB = *Inst->getParent();
2645 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2646
2647 MachineBasicBlock::iterator MII = Inst;
2648 DebugLoc DL = Inst->getDebugLoc();
2649
2650 MachineOperand &Dest = Inst->getOperand(0);
2651 MachineOperand &Src = Inst->getOperand(1);
2652
Marek Olsakc5368502015-01-15 18:43:01 +00002653 const MCInstrDesc &InstDesc = get(AMDGPU::V_BCNT_U32_B32_e64);
Matt Arsenault8333e432014-06-10 19:18:24 +00002654 const TargetRegisterClass *SrcRC = Src.isReg() ?
2655 MRI.getRegClass(Src.getReg()) :
2656 &AMDGPU::SGPR_32RegClass;
2657
2658 unsigned MidReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2659 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2660
2661 const TargetRegisterClass *SrcSubRC = RI.getSubRegClass(SrcRC, AMDGPU::sub0);
2662
2663 MachineOperand SrcRegSub0 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2664 AMDGPU::sub0, SrcSubRC);
2665 MachineOperand SrcRegSub1 = buildExtractSubRegOrImm(MII, MRI, Src, SrcRC,
2666 AMDGPU::sub1, SrcSubRC);
2667
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002668 BuildMI(MBB, MII, DL, InstDesc, MidReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002669 .addOperand(SrcRegSub0)
2670 .addImm(0);
2671
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002672 BuildMI(MBB, MII, DL, InstDesc, ResultReg)
Matt Arsenault8333e432014-06-10 19:18:24 +00002673 .addOperand(SrcRegSub1)
2674 .addReg(MidReg);
2675
2676 MRI.replaceRegWith(Dest.getReg(), ResultReg);
2677
Matt Arsenault5e7f95e2015-08-26 20:48:04 +00002678 // We don't need to legalize operands here. src0 for etiher instruction can be
2679 // an SGPR, and the second input is unused or determined here.
2680 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault8333e432014-06-10 19:18:24 +00002681}
2682
Matt Arsenault94812212014-11-14 18:18:16 +00002683void SIInstrInfo::splitScalar64BitBFE(SmallVectorImpl<MachineInstr *> &Worklist,
2684 MachineInstr *Inst) const {
2685 MachineBasicBlock &MBB = *Inst->getParent();
2686 MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
2687 MachineBasicBlock::iterator MII = Inst;
2688 DebugLoc DL = Inst->getDebugLoc();
2689
2690 MachineOperand &Dest = Inst->getOperand(0);
2691 uint32_t Imm = Inst->getOperand(2).getImm();
2692 uint32_t Offset = Imm & 0x3f; // Extract bits [5:0].
2693 uint32_t BitWidth = (Imm & 0x7f0000) >> 16; // Extract bits [22:16].
2694
Matt Arsenault6ad34262014-11-14 18:40:49 +00002695 (void) Offset;
2696
Matt Arsenault94812212014-11-14 18:18:16 +00002697 // Only sext_inreg cases handled.
2698 assert(Inst->getOpcode() == AMDGPU::S_BFE_I64 &&
2699 BitWidth <= 32 &&
2700 Offset == 0 &&
2701 "Not implemented");
2702
2703 if (BitWidth < 32) {
2704 unsigned MidRegLo = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2705 unsigned MidRegHi = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2706 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2707
2708 BuildMI(MBB, MII, DL, get(AMDGPU::V_BFE_I32), MidRegLo)
2709 .addReg(Inst->getOperand(1).getReg(), 0, AMDGPU::sub0)
2710 .addImm(0)
2711 .addImm(BitWidth);
2712
2713 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e32), MidRegHi)
2714 .addImm(31)
2715 .addReg(MidRegLo);
2716
2717 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2718 .addReg(MidRegLo)
2719 .addImm(AMDGPU::sub0)
2720 .addReg(MidRegHi)
2721 .addImm(AMDGPU::sub1);
2722
2723 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002724 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002725 return;
2726 }
2727
2728 MachineOperand &Src = Inst->getOperand(1);
2729 unsigned TmpReg = MRI.createVirtualRegister(&AMDGPU::VGPR_32RegClass);
2730 unsigned ResultReg = MRI.createVirtualRegister(&AMDGPU::VReg_64RegClass);
2731
2732 BuildMI(MBB, MII, DL, get(AMDGPU::V_ASHRREV_I32_e64), TmpReg)
2733 .addImm(31)
2734 .addReg(Src.getReg(), 0, AMDGPU::sub0);
2735
2736 BuildMI(MBB, MII, DL, get(TargetOpcode::REG_SEQUENCE), ResultReg)
2737 .addReg(Src.getReg(), 0, AMDGPU::sub0)
2738 .addImm(AMDGPU::sub0)
2739 .addReg(TmpReg)
2740 .addImm(AMDGPU::sub1);
2741
2742 MRI.replaceRegWith(Dest.getReg(), ResultReg);
Matt Arsenault445833c2015-08-26 20:47:58 +00002743 addUsersToMoveToVALUWorklist(ResultReg, MRI, Worklist);
Matt Arsenault94812212014-11-14 18:18:16 +00002744}
2745
Matt Arsenaultf003c382015-08-26 20:47:50 +00002746void SIInstrInfo::addUsersToMoveToVALUWorklist(
2747 unsigned DstReg,
2748 MachineRegisterInfo &MRI,
2749 SmallVectorImpl<MachineInstr *> &Worklist) const {
2750 for (MachineRegisterInfo::use_iterator I = MRI.use_begin(DstReg),
2751 E = MRI.use_end(); I != E; ++I) {
2752 MachineInstr &UseMI = *I->getParent();
2753 if (!canReadVGPR(UseMI, I.getOperandNo())) {
2754 Worklist.push_back(&UseMI);
2755 }
2756 }
2757}
2758
Tom Stellardbc4497b2016-02-12 23:45:29 +00002759void SIInstrInfo::addSCCDefUsersToVALUWorklist(MachineInstr *SCCDefInst,
2760 SmallVectorImpl<MachineInstr *> &Worklist) const {
2761 // This assumes that all the users of SCC are in the same block
2762 // as the SCC def.
2763 for (MachineBasicBlock::iterator I = SCCDefInst,
2764 E = SCCDefInst->getParent()->end(); I != E; ++I) {
2765
2766 // Exit if we find another SCC def.
2767 if (I->findRegisterDefOperandIdx(AMDGPU::SCC) != -1)
2768 return;
2769
2770 if (I->findRegisterUseOperandIdx(AMDGPU::SCC) != -1)
2771 Worklist.push_back(I);
2772 }
2773}
2774
Matt Arsenaultba6aae72015-09-28 20:54:57 +00002775const TargetRegisterClass *SIInstrInfo::getDestEquivalentVGPRClass(
2776 const MachineInstr &Inst) const {
2777 const TargetRegisterClass *NewDstRC = getOpRegClass(Inst, 0);
2778
2779 switch (Inst.getOpcode()) {
2780 // For target instructions, getOpRegClass just returns the virtual register
2781 // class associated with the operand, so we need to find an equivalent VGPR
2782 // register class in order to move the instruction to the VALU.
2783 case AMDGPU::COPY:
2784 case AMDGPU::PHI:
2785 case AMDGPU::REG_SEQUENCE:
2786 case AMDGPU::INSERT_SUBREG:
2787 if (RI.hasVGPRs(NewDstRC))
2788 return nullptr;
2789
2790 NewDstRC = RI.getEquivalentVGPRClass(NewDstRC);
2791 if (!NewDstRC)
2792 return nullptr;
2793 return NewDstRC;
2794 default:
2795 return NewDstRC;
2796 }
2797}
2798
Matt Arsenault6c067412015-11-03 22:30:15 +00002799// Find the one SGPR operand we are allowed to use.
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002800unsigned SIInstrInfo::findUsedSGPR(const MachineInstr *MI,
2801 int OpIndices[3]) const {
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002802 const MCInstrDesc &Desc = MI->getDesc();
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002803
2804 // Find the one SGPR operand we are allowed to use.
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002805 //
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002806 // First we need to consider the instruction's operand requirements before
2807 // legalizing. Some operands are required to be SGPRs, such as implicit uses
2808 // of VCC, but we are still bound by the constant bus requirement to only use
2809 // one.
2810 //
2811 // If the operand's class is an SGPR, we can never move it.
2812
Matt Arsenaulte223ceb2015-10-21 21:15:01 +00002813 unsigned SGPRReg = findImplicitSGPRRead(*MI);
2814 if (SGPRReg != AMDGPU::NoRegister)
2815 return SGPRReg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002816
2817 unsigned UsedSGPRs[3] = { AMDGPU::NoRegister };
2818 const MachineRegisterInfo &MRI = MI->getParent()->getParent()->getRegInfo();
2819
2820 for (unsigned i = 0; i < 3; ++i) {
2821 int Idx = OpIndices[i];
2822 if (Idx == -1)
2823 break;
2824
2825 const MachineOperand &MO = MI->getOperand(Idx);
Matt Arsenault6c067412015-11-03 22:30:15 +00002826 if (!MO.isReg())
2827 continue;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002828
Matt Arsenault6c067412015-11-03 22:30:15 +00002829 // Is this operand statically required to be an SGPR based on the operand
2830 // constraints?
2831 const TargetRegisterClass *OpRC = RI.getRegClass(Desc.OpInfo[Idx].RegClass);
2832 bool IsRequiredSGPR = RI.isSGPRClass(OpRC);
2833 if (IsRequiredSGPR)
2834 return MO.getReg();
2835
2836 // If this could be a VGPR or an SGPR, Check the dynamic register class.
2837 unsigned Reg = MO.getReg();
2838 const TargetRegisterClass *RegRC = MRI.getRegClass(Reg);
2839 if (RI.isSGPRClass(RegRC))
2840 UsedSGPRs[i] = Reg;
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002841 }
2842
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002843 // We don't have a required SGPR operand, so we have a bit more freedom in
2844 // selecting operands to move.
2845
2846 // Try to select the most used SGPR. If an SGPR is equal to one of the
2847 // others, we choose that.
2848 //
2849 // e.g.
2850 // V_FMA_F32 v0, s0, s0, s0 -> No moves
2851 // V_FMA_F32 v0, s0, s1, s0 -> Move s1
2852
Matt Arsenault6c067412015-11-03 22:30:15 +00002853 // TODO: If some of the operands are 64-bit SGPRs and some 32, we should
2854 // prefer those.
2855
Matt Arsenaultee522bf2014-09-26 17:55:06 +00002856 if (UsedSGPRs[0] != AMDGPU::NoRegister) {
2857 if (UsedSGPRs[0] == UsedSGPRs[1] || UsedSGPRs[0] == UsedSGPRs[2])
2858 SGPRReg = UsedSGPRs[0];
2859 }
2860
2861 if (SGPRReg == AMDGPU::NoRegister && UsedSGPRs[1] != AMDGPU::NoRegister) {
2862 if (UsedSGPRs[1] == UsedSGPRs[2])
2863 SGPRReg = UsedSGPRs[1];
2864 }
2865
2866 return SGPRReg;
2867}
2868
Tom Stellard81d871d2013-11-13 23:36:50 +00002869void SIInstrInfo::reserveIndirectRegisters(BitVector &Reserved,
2870 const MachineFunction &MF) const {
2871 int End = getIndirectIndexEnd(MF);
2872 int Begin = getIndirectIndexBegin(MF);
2873
2874 if (End == -1)
2875 return;
2876
2877
2878 for (int Index = Begin; Index <= End; ++Index)
Tom Stellard45c0b3a2015-01-07 20:59:25 +00002879 Reserved.set(AMDGPU::VGPR_32RegClass.getRegister(Index));
Tom Stellard81d871d2013-11-13 23:36:50 +00002880
Tom Stellard415ef6d2013-11-13 23:58:51 +00002881 for (int Index = std::max(0, Begin - 1); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002882 Reserved.set(AMDGPU::VReg_64RegClass.getRegister(Index));
2883
Tom Stellard415ef6d2013-11-13 23:58:51 +00002884 for (int Index = std::max(0, Begin - 2); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002885 Reserved.set(AMDGPU::VReg_96RegClass.getRegister(Index));
2886
Tom Stellard415ef6d2013-11-13 23:58:51 +00002887 for (int Index = std::max(0, Begin - 3); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002888 Reserved.set(AMDGPU::VReg_128RegClass.getRegister(Index));
2889
Tom Stellard415ef6d2013-11-13 23:58:51 +00002890 for (int Index = std::max(0, Begin - 7); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002891 Reserved.set(AMDGPU::VReg_256RegClass.getRegister(Index));
2892
Tom Stellard415ef6d2013-11-13 23:58:51 +00002893 for (int Index = std::max(0, Begin - 15); Index <= End; ++Index)
Tom Stellard81d871d2013-11-13 23:36:50 +00002894 Reserved.set(AMDGPU::VReg_512RegClass.getRegister(Index));
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00002895}
Tom Stellard1aaad692014-07-21 16:55:33 +00002896
Tom Stellard6407e1e2014-08-01 00:32:33 +00002897MachineOperand *SIInstrInfo::getNamedOperand(MachineInstr &MI,
Matt Arsenaultace5b762014-10-17 18:00:43 +00002898 unsigned OperandName) const {
Tom Stellard1aaad692014-07-21 16:55:33 +00002899 int Idx = AMDGPU::getNamedOperandIdx(MI.getOpcode(), OperandName);
2900 if (Idx == -1)
2901 return nullptr;
2902
2903 return &MI.getOperand(Idx);
2904}
Tom Stellard794c8c02014-12-02 17:05:41 +00002905
2906uint64_t SIInstrInfo::getDefaultRsrcDataFormat() const {
2907 uint64_t RsrcDataFormat = AMDGPU::RSRC_DATA_FORMAT;
Tom Stellard4694ed02015-06-26 21:58:42 +00002908 if (ST.isAmdHsaOS()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00002909 RsrcDataFormat |= (1ULL << 56);
2910
Michel Danzerbeb79ce2016-03-16 09:10:35 +00002911 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2912 // Set MTYPE = 2
2913 RsrcDataFormat |= (2ULL << 59);
Tom Stellard4694ed02015-06-26 21:58:42 +00002914 }
2915
Tom Stellard794c8c02014-12-02 17:05:41 +00002916 return RsrcDataFormat;
2917}
Marek Olsakd1a69a22015-09-29 23:37:32 +00002918
2919uint64_t SIInstrInfo::getScratchRsrcWords23() const {
2920 uint64_t Rsrc23 = getDefaultRsrcDataFormat() |
2921 AMDGPU::RSRC_TID_ENABLE |
2922 0xffffffff; // Size;
2923
Matt Arsenault24ee0782016-02-12 02:40:47 +00002924 uint64_t EltSizeValue = Log2_32(ST.getMaxPrivateElementSize()) - 1;
2925
2926 Rsrc23 |= (EltSizeValue << AMDGPU::RSRC_ELEMENT_SIZE_SHIFT);
2927
Marek Olsakd1a69a22015-09-29 23:37:32 +00002928 // If TID_ENABLE is set, DATA_FORMAT specifies stride bits [14:17].
2929 // Clear them unless we want a huge stride.
2930 if (ST.getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
2931 Rsrc23 &= ~AMDGPU::RSRC_DATA_FORMAT;
2932
2933 return Rsrc23;
2934}
Nicolai Haehnle02c32912016-01-13 16:10:10 +00002935
2936bool SIInstrInfo::isLowLatencyInstruction(const MachineInstr *MI) const {
2937 unsigned Opc = MI->getOpcode();
2938
2939 return isSMRD(Opc);
2940}
2941
2942bool SIInstrInfo::isHighLatencyInstruction(const MachineInstr *MI) const {
2943 unsigned Opc = MI->getOpcode();
2944
2945 return isMUBUF(Opc) || isMTBUF(Opc) || isMIMG(Opc);
2946}
Tom Stellard2ff72622016-01-28 16:04:37 +00002947
2948ArrayRef<std::pair<int, const char *>>
2949SIInstrInfo::getSerializableTargetIndices() const {
2950 static const std::pair<int, const char *> TargetIndices[] = {
2951 {AMDGPU::TI_CONSTDATA_START, "amdgpu-constdata-start"},
2952 {AMDGPU::TI_SCRATCH_RSRC_DWORD0, "amdgpu-scratch-rsrc-dword0"},
2953 {AMDGPU::TI_SCRATCH_RSRC_DWORD1, "amdgpu-scratch-rsrc-dword1"},
2954 {AMDGPU::TI_SCRATCH_RSRC_DWORD2, "amdgpu-scratch-rsrc-dword2"},
2955 {AMDGPU::TI_SCRATCH_RSRC_DWORD3, "amdgpu-scratch-rsrc-dword3"}};
2956 return makeArrayRef(TargetIndices);
2957}