blob: 16eea335261ffc30051c62835074c2ad61abff8c [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera2907782009-10-19 19:56:26 +000014#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000021#include "llvm/MC/MCRegisterInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000022#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000023using namespace llvm;
24
Chandler Carruth84e68b22014-04-22 02:41:26 +000025#define DEBUG_TYPE "asm-printer"
26
Chris Lattnera2907782009-10-19 19:56:26 +000027#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000028
Owen Andersone33c95d2011-08-11 18:41:59 +000029/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
30///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000031/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000032static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000033 // lsr #32 and asr #32 exist, but should be encoded as a 0.
34 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
35
Owen Andersone33c95d2011-08-11 18:41:59 +000036 if (imm == 0)
37 return 32;
38 return imm;
39}
40
Tim Northover0c97e762012-09-22 11:18:12 +000041/// Prints the shift value with an immediate value.
42static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Kevin Enderby62183c42012-10-22 22:31:46 +000043 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000044 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
45 return;
46 O << ", ";
47
48 assert (!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
49 O << getShiftOpcStr(ShOpc);
50
Kevin Enderbydccdac62012-10-23 22:52:52 +000051 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000052 O << " ";
53 if (UseMarkup)
54 O << "<imm:";
55 O << "#" << translateShiftImm(ShImm);
56 if (UseMarkup)
57 O << ">";
58 }
Tim Northover0c97e762012-09-22 11:18:12 +000059}
James Molloy4c493e82011-09-07 17:24:38 +000060
61ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI,
Craig Topper54bfde72012-04-02 06:09:36 +000062 const MCInstrInfo &MII,
Jim Grosbachfd93a592012-03-05 19:33:20 +000063 const MCRegisterInfo &MRI,
James Molloy4c493e82011-09-07 17:24:38 +000064 const MCSubtargetInfo &STI) :
Craig Topper54bfde72012-04-02 06:09:36 +000065 MCInstPrinter(MAI, MII, MRI) {
James Molloy4c493e82011-09-07 17:24:38 +000066 // Initialize the set of available features.
67 setAvailableFeatures(STI.getFeatureBits());
68}
69
Rafael Espindolad6860522011-06-02 02:34:55 +000070void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Kevin Enderbydccdac62012-10-23 22:52:52 +000071 OS << markup("<reg:")
72 << getRegisterName(RegNo)
73 << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000074}
Chris Lattnerf20f7982010-10-28 21:37:33 +000075
Owen Andersona0c3b972011-09-15 23:38:46 +000076void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
77 StringRef Annot) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000078 unsigned Opcode = MI->getOpcode();
79
Richard Bartona661b442013-10-18 14:41:50 +000080 switch(Opcode) {
81
Jim Grosbachcb540f52012-06-18 19:45:50 +000082 // Check for HINT instructions w/ canonical names.
Richard Bartona661b442013-10-18 14:41:50 +000083 case ARM::HINT:
84 case ARM::tHINT:
85 case ARM::t2HINT:
Jim Grosbachcb540f52012-06-18 19:45:50 +000086 switch (MI->getOperand(0).getImm()) {
87 case 0: O << "\tnop"; break;
88 case 1: O << "\tyield"; break;
89 case 2: O << "\twfe"; break;
90 case 3: O << "\twfi"; break;
91 case 4: O << "\tsev"; break;
Joey Goulyad98f162013-10-01 12:39:11 +000092 case 5:
93 if ((getAvailableFeatures() & ARM::HasV8Ops)) {
94 O << "\tsevl";
95 break;
96 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +000097 default:
98 // Anything else should just print normally.
99 printInstruction(MI, O);
100 printAnnotation(O, Annot);
101 return;
102 }
103 printPredicateOperand(MI, 1, O);
104 if (Opcode == ARM::t2HINT)
105 O << ".w";
106 printAnnotation(O, Annot);
107 return;
Jim Grosbachcb540f52012-06-18 19:45:50 +0000108
Johnny Chen8f3004c2010-03-17 17:52:21 +0000109 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +0000110 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000111 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000112 const MCOperand &Dst = MI->getOperand(0);
113 const MCOperand &MO1 = MI->getOperand(1);
114 const MCOperand &MO2 = MI->getOperand(2);
115 const MCOperand &MO3 = MI->getOperand(3);
116
117 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Chris Lattner76c564b2010-04-04 04:47:45 +0000118 printSBitModifierOperand(MI, 6, O);
119 printPredicateOperand(MI, 4, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000120
Kevin Enderby62183c42012-10-22 22:31:46 +0000121 O << '\t';
122 printRegName(O, Dst.getReg());
123 O << ", ";
124 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000125
Kevin Enderby62183c42012-10-22 22:31:46 +0000126 O << ", ";
127 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000128 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000129 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000130 return;
131 }
132
Richard Bartona661b442013-10-18 14:41:50 +0000133 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000134 // FIXME: Thumb variants?
135 const MCOperand &Dst = MI->getOperand(0);
136 const MCOperand &MO1 = MI->getOperand(1);
137 const MCOperand &MO2 = MI->getOperand(2);
138
139 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
140 printSBitModifierOperand(MI, 5, O);
141 printPredicateOperand(MI, 3, O);
142
Kevin Enderby62183c42012-10-22 22:31:46 +0000143 O << '\t';
144 printRegName(O, Dst.getReg());
145 O << ", ";
146 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000147
Owen Andersond1814792011-09-15 18:36:29 +0000148 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000149 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000150 return;
Owen Andersond1814792011-09-15 18:36:29 +0000151 }
Owen Anderson04912702011-07-21 23:38:37 +0000152
Kevin Enderbydccdac62012-10-23 22:52:52 +0000153 O << ", "
154 << markup("<imm:")
155 << "#" << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm()))
156 << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000157 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000158 return;
159 }
160
Johnny Chen8f3004c2010-03-17 17:52:21 +0000161 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000162 case ARM::STMDB_UPD:
163 case ARM::t2STMDB_UPD:
164 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
165 // Should only print PUSH if there are at least two registers in the list.
166 O << '\t' << "push";
167 printPredicateOperand(MI, 2, O);
168 if (Opcode == ARM::t2STMDB_UPD)
169 O << ".w";
170 O << '\t';
171 printRegisterList(MI, 4, O);
172 printAnnotation(O, Annot);
173 return;
174 } else
175 break;
176
177 case ARM::STR_PRE_IMM:
178 if (MI->getOperand(2).getReg() == ARM::SP &&
179 MI->getOperand(3).getImm() == -4) {
180 O << '\t' << "push";
181 printPredicateOperand(MI, 4, O);
182 O << "\t{";
183 printRegName(O, MI->getOperand(1).getReg());
184 O << "}";
185 printAnnotation(O, Annot);
186 return;
187 } else
188 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000189
190 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000191 case ARM::LDMIA_UPD:
192 case ARM::t2LDMIA_UPD:
193 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
194 // Should only print POP if there are at least two registers in the list.
195 O << '\t' << "pop";
196 printPredicateOperand(MI, 2, O);
197 if (Opcode == ARM::t2LDMIA_UPD)
198 O << ".w";
199 O << '\t';
200 printRegisterList(MI, 4, O);
201 printAnnotation(O, Annot);
202 return;
203 } else
204 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000205
Richard Bartona661b442013-10-18 14:41:50 +0000206 case ARM::LDR_POST_IMM:
207 if (MI->getOperand(2).getReg() == ARM::SP &&
208 MI->getOperand(4).getImm() == 4) {
209 O << '\t' << "pop";
210 printPredicateOperand(MI, 5, O);
211 O << "\t{";
212 printRegName(O, MI->getOperand(0).getReg());
213 O << "}";
214 printAnnotation(O, Annot);
215 return;
216 } else
217 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000218
219 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000220 case ARM::VSTMSDB_UPD:
221 case ARM::VSTMDDB_UPD:
222 if (MI->getOperand(0).getReg() == ARM::SP) {
223 O << '\t' << "vpush";
224 printPredicateOperand(MI, 2, O);
225 O << '\t';
226 printRegisterList(MI, 4, O);
227 printAnnotation(O, Annot);
228 return;
229 } else
230 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000231
232 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000233 case ARM::VLDMSIA_UPD:
234 case ARM::VLDMDIA_UPD:
235 if (MI->getOperand(0).getReg() == ARM::SP) {
236 O << '\t' << "vpop";
237 printPredicateOperand(MI, 2, O);
238 O << '\t';
239 printRegisterList(MI, 4, O);
240 printAnnotation(O, Annot);
241 return;
242 } else
243 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000244
Richard Bartona661b442013-10-18 14:41:50 +0000245 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000246 bool Writeback = true;
247 unsigned BaseReg = MI->getOperand(0).getReg();
248 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
249 if (MI->getOperand(i).getReg() == BaseReg)
250 Writeback = false;
251 }
252
Jim Grosbache364ad52011-08-23 17:41:15 +0000253 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000254
255 printPredicateOperand(MI, 1, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000256 O << '\t';
257 printRegName(O, BaseReg);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000258 if (Writeback) O << "!";
259 O << ", ";
260 printRegisterList(MI, 3, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000261 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000262 return;
263 }
264
Weiming Zhao8f56f882012-11-16 21:55:34 +0000265 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
266 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
267 // a single GPRPair reg operand is used in the .td file to replace the two
268 // GPRs. However, when decoding them, the two GRPs cannot be automatically
269 // expressed as a GPRPair, so we have to manually merge them.
270 // FIXME: We would really like to be able to tablegen'erate this.
Richard Bartona661b442013-10-18 14:41:50 +0000271 case ARM::LDREXD: case ARM::STREXD:
Charlie Turner4d88ae22014-12-01 08:33:28 +0000272 case ARM::LDAEXD: case ARM::STLEXD: {
Weiming Zhao8f56f882012-11-16 21:55:34 +0000273 const MCRegisterClass& MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000274 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000275 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
276 if (MRC.contains(Reg)) {
277 MCInst NewMI;
278 MCOperand NewReg;
279 NewMI.setOpcode(Opcode);
280
281 if (isStore)
282 NewMI.addOperand(MI->getOperand(0));
283 NewReg = MCOperand::CreateReg(MRI.getMatchingSuperReg(Reg, ARM::gsub_0,
284 &MRI.getRegClass(ARM::GPRPairRegClassID)));
285 NewMI.addOperand(NewReg);
286
287 // Copy the rest operands into NewMI.
288 for(unsigned i= isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
289 NewMI.addOperand(MI->getOperand(i));
290 printInstruction(&NewMI, O);
291 return;
292 }
Charlie Turner4d88ae22014-12-01 08:33:28 +0000293 break;
294 }
Charlie Turner7de905c2014-12-01 08:39:19 +0000295 // B9.3.3 ERET (Thumb)
296 // For a target that has Virtualization Extensions, ERET is the preferred
297 // disassembly of SUBS PC, LR, #0
298 case ARM::t2SUBS_PC_LR: {
299 if (MI->getNumOperands() == 3 &&
300 MI->getOperand(0).isImm() &&
301 MI->getOperand(0).getImm() == 0 &&
302 (getAvailableFeatures() & ARM::FeatureVirtualization)) {
303 O << "\teret";
304 printPredicateOperand(MI, 1, O);
305 printAnnotation(O, Annot);
306 return;
307 }
308 break;
309 }
Weiming Zhao8f56f882012-11-16 21:55:34 +0000310 }
311
Chris Lattner76c564b2010-04-04 04:47:45 +0000312 printInstruction(MI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000313 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000314}
Chris Lattnera2907782009-10-19 19:56:26 +0000315
Chris Lattner93e3ef62009-10-19 20:59:55 +0000316void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000317 raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000318 const MCOperand &Op = MI->getOperand(OpNo);
319 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000320 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000321 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000322 } else if (Op.isImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000323 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000324 << '#' << formatImm(Op.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +0000325 << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000326 } else {
327 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000328 const MCExpr *Expr = Op.getExpr();
329 switch (Expr->getKind()) {
330 case MCExpr::Binary:
331 O << '#' << *Expr;
332 break;
333 case MCExpr::Constant: {
334 // If a symbolic branch target was added as a constant expression then
335 // print that address in hex. And only print 32 unsigned bits for the
336 // address.
337 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
338 int64_t TargetAddress;
339 if (!Constant->EvaluateAsAbsolute(TargetAddress)) {
340 O << '#' << *Expr;
341 } else {
342 O << "0x";
343 O.write_hex(static_cast<uint32_t>(TargetAddress));
344 }
345 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000346 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000347 default:
348 // FIXME: Should we always treat this as if it is a constant literal and
349 // prefix it with '#'?
350 O << *Expr;
351 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000352 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000353 }
354}
Chris Lattner89d47202009-10-19 21:21:39 +0000355
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000356void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
357 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000358 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000359 if (MO1.isExpr()) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000360 O << *MO1.getExpr();
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000361 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000362 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000363
364 O << markup("<mem:") << "[pc, ";
365
366 int32_t OffImm = (int32_t)MO1.getImm();
367 bool isSub = OffImm < 0;
368
369 // Special value for #-0. All others are normal.
370 if (OffImm == INT32_MIN)
371 OffImm = 0;
372 if (isSub) {
373 O << markup("<imm:")
374 << "#-" << formatImm(-OffImm)
375 << markup(">");
376 } else {
377 O << markup("<imm:")
378 << "#" << formatImm(OffImm)
379 << markup(">");
380 }
381 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000382}
383
Chris Lattner2f69ed82009-10-20 00:40:56 +0000384// so_reg is a 4-operand unit corresponding to register forms of the A5.1
385// "Addressing Mode 1 - Data-processing operands" forms. This includes:
386// REG 0 0 - e.g. R5
387// REG REG 0,SH_OPC - e.g. R5, ROR R3
388// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000389void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000390 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000391 const MCOperand &MO1 = MI->getOperand(OpNum);
392 const MCOperand &MO2 = MI->getOperand(OpNum+1);
393 const MCOperand &MO3 = MI->getOperand(OpNum+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000394
Kevin Enderby62183c42012-10-22 22:31:46 +0000395 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000396
Chris Lattner2f69ed82009-10-20 00:40:56 +0000397 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000398 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
399 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000400 if (ShOpc == ARM_AM::rrx)
401 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000402
Kevin Enderby62183c42012-10-22 22:31:46 +0000403 O << ' ';
404 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000405 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000406}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000407
Owen Anderson04912702011-07-21 23:38:37 +0000408void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
409 raw_ostream &O) {
410 const MCOperand &MO1 = MI->getOperand(OpNum);
411 const MCOperand &MO2 = MI->getOperand(OpNum+1);
412
Kevin Enderby62183c42012-10-22 22:31:46 +0000413 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000414
415 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000416 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000417 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000418}
419
420
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000421//===--------------------------------------------------------------------===//
422// Addressing Mode #2
423//===--------------------------------------------------------------------===//
424
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000425void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
426 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000427 const MCOperand &MO1 = MI->getOperand(Op);
428 const MCOperand &MO2 = MI->getOperand(Op+1);
429 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000430
Kevin Enderbydccdac62012-10-23 22:52:52 +0000431 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000432 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000433
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000434 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000435 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Kevin Enderbydccdac62012-10-23 22:52:52 +0000436 O << ", "
437 << markup("<imm:")
438 << "#"
439 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
440 << ARM_AM::getAM2Offset(MO3.getImm())
441 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000442 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000443 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000444 return;
445 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000446
Kevin Enderby62183c42012-10-22 22:31:46 +0000447 O << ", ";
448 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
449 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000450
Tim Northover0c97e762012-09-22 11:18:12 +0000451 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000452 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000453 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000454}
Chris Lattneref2979b2009-10-19 22:09:23 +0000455
Jim Grosbach05541f42011-09-19 22:21:13 +0000456void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
457 raw_ostream &O) {
458 const MCOperand &MO1 = MI->getOperand(Op);
459 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000460 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000461 printRegName(O, MO1.getReg());
462 O << ", ";
463 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000464 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000465}
466
467void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
468 raw_ostream &O) {
469 const MCOperand &MO1 = MI->getOperand(Op);
470 const MCOperand &MO2 = MI->getOperand(Op+1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000471 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000472 printRegName(O, MO1.getReg());
473 O << ", ";
474 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000475 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000476}
477
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000478void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
479 raw_ostream &O) {
480 const MCOperand &MO1 = MI->getOperand(Op);
481
482 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
483 printOperand(MI, Op, O);
484 return;
485 }
486
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000487#ifndef NDEBUG
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000488 const MCOperand &MO3 = MI->getOperand(Op+2);
489 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Tim Northover2fdbdc52012-09-22 11:18:19 +0000490 assert(IdxMode != ARMII::IndexModePost &&
491 "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000492#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000493
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000494 printAM2PreOrOffsetIndexOp(MI, Op, O);
495}
496
Chris Lattner60d51312009-10-20 06:15:28 +0000497void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000498 unsigned OpNum,
499 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000500 const MCOperand &MO1 = MI->getOperand(OpNum);
501 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000502
Chris Lattner60d51312009-10-20 06:15:28 +0000503 if (!MO1.getReg()) {
504 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000505 O << markup("<imm:")
506 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
507 << ImmOffs
508 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000509 return;
510 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000511
Kevin Enderby62183c42012-10-22 22:31:46 +0000512 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
513 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000514
Tim Northover0c97e762012-09-22 11:18:12 +0000515 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000516 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000517}
518
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000519//===--------------------------------------------------------------------===//
520// Addressing Mode #3
521//===--------------------------------------------------------------------===//
522
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000523void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000524 raw_ostream &O,
525 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000526 const MCOperand &MO1 = MI->getOperand(Op);
527 const MCOperand &MO2 = MI->getOperand(Op+1);
528 const MCOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000529
Kevin Enderbydccdac62012-10-23 22:52:52 +0000530 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000531 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000532
Chris Lattner60d51312009-10-20 06:15:28 +0000533 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000534 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000535 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000536 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000537 return;
538 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000539
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000540 //If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000541 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
542 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000543
Quentin Colombetc3132202013-04-12 18:47:25 +0000544 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000545 O << ", "
546 << markup("<imm:")
547 << "#"
Silviu Baranga5a719f92012-05-11 09:10:54 +0000548 << ARM_AM::getAddrOpcStr(op)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000549 << ImmOffs
550 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000551 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000552 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000553}
554
Quentin Colombetc3132202013-04-12 18:47:25 +0000555template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000556void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
557 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000558 const MCOperand &MO1 = MI->getOperand(Op);
559 if (!MO1.isReg()) { // For label symbolic references.
560 printOperand(MI, Op, O);
561 return;
562 }
563
NAKAMURA Takumic62436c2014-10-06 23:48:04 +0000564 assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) !=
565 ARMII::IndexModePost &&
Tim Northoverea964f52014-10-06 17:26:36 +0000566 "unexpected idxmode");
Quentin Colombetc3132202013-04-12 18:47:25 +0000567 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000568}
569
Chris Lattner60d51312009-10-20 06:15:28 +0000570void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000571 unsigned OpNum,
572 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000573 const MCOperand &MO1 = MI->getOperand(OpNum);
574 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000575
Chris Lattner60d51312009-10-20 06:15:28 +0000576 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000577 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
578 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000579 return;
580 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000581
Chris Lattner60d51312009-10-20 06:15:28 +0000582 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000583 O << markup("<imm:")
584 << '#' << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
585 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000586}
587
Jim Grosbachd3595712011-08-03 23:50:40 +0000588void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI,
589 unsigned OpNum,
590 raw_ostream &O) {
591 const MCOperand &MO = MI->getOperand(OpNum);
592 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000593 O << markup("<imm:")
594 << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
595 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000596}
597
Jim Grosbachbafce842011-08-05 15:48:21 +0000598void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
599 raw_ostream &O) {
600 const MCOperand &MO1 = MI->getOperand(OpNum);
601 const MCOperand &MO2 = MI->getOperand(OpNum+1);
602
Kevin Enderby62183c42012-10-22 22:31:46 +0000603 O << (MO2.getImm() ? "" : "-");
604 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000605}
606
Owen Andersonce519032011-08-04 18:24:14 +0000607void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI,
608 unsigned OpNum,
609 raw_ostream &O) {
610 const MCOperand &MO = MI->getOperand(OpNum);
611 unsigned Imm = MO.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000612 O << markup("<imm:")
613 << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
614 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000615}
616
617
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000618void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000619 raw_ostream &O) {
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000620 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(OpNum)
621 .getImm());
622 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000623}
624
Quentin Colombetc3132202013-04-12 18:47:25 +0000625template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000626void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000627 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000628 const MCOperand &MO1 = MI->getOperand(OpNum);
629 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000630
Chris Lattner60d51312009-10-20 06:15:28 +0000631 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +0000632 printOperand(MI, OpNum, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000633 return;
634 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000635
Kevin Enderbydccdac62012-10-23 22:52:52 +0000636 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000637 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000638
Owen Anderson967674d2011-08-29 19:36:44 +0000639 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
640 unsigned Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000641 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000642 O << ", "
643 << markup("<imm:")
644 << "#"
Johnny Chen8f3004c2010-03-17 17:52:21 +0000645 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000646 << ImmOffs * 4
647 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000648 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000649 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000650}
651
Chris Lattner76c564b2010-04-04 04:47:45 +0000652void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
653 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000654 const MCOperand &MO1 = MI->getOperand(OpNum);
655 const MCOperand &MO2 = MI->getOperand(OpNum+1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000656
Kevin Enderbydccdac62012-10-23 22:52:52 +0000657 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000658 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000659 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000660 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000661 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000662 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000663}
664
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000665void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
666 raw_ostream &O) {
667 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000668 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000669 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000670 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000671}
672
Bob Wilsonae08a732010-03-20 22:13:40 +0000673void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000674 unsigned OpNum,
675 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000676 const MCOperand &MO = MI->getOperand(OpNum);
677 if (MO.getReg() == 0)
678 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000679 else {
680 O << ", ";
681 printRegName(O, MO.getReg());
682 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000683}
684
Bob Wilsonadd513112010-08-11 23:10:46 +0000685void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
686 unsigned OpNum,
687 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000688 const MCOperand &MO = MI->getOperand(OpNum);
689 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000690 int32_t lsb = countTrailingZeros(v);
691 int32_t width = (32 - countLeadingZeros (v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000692 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000693 O << markup("<imm:") << '#' << lsb << markup(">")
694 << ", "
695 << markup("<imm:") << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000696}
Chris Lattner60d51312009-10-20 06:15:28 +0000697
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000698void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
699 raw_ostream &O) {
700 unsigned val = MI->getOperand(OpNum).getImm();
Joey Gouly926d3f52013-09-05 15:35:24 +0000701 O << ARM_MB::MemBOptToString(val, (getAvailableFeatures() & ARM::HasV8Ops));
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000702}
703
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000704void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
705 raw_ostream &O) {
706 unsigned val = MI->getOperand(OpNum).getImm();
707 O << ARM_ISB::InstSyncBOptToString(val);
708}
709
Bob Wilson481d7a92010-08-16 18:27:34 +0000710void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Bob Wilsonadd513112010-08-11 23:10:46 +0000711 raw_ostream &O) {
712 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000713 bool isASR = (ShiftOp & (1 << 5)) != 0;
714 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000715 if (isASR) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000716 O << ", asr "
717 << markup("<imm:")
718 << "#" << (Amt == 0 ? 32 : Amt)
719 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000720 }
721 else if (Amt) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000722 O << ", lsl "
723 << markup("<imm:")
724 << "#" << Amt
725 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000726 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000727}
728
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000729void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
730 raw_ostream &O) {
731 unsigned Imm = MI->getOperand(OpNum).getImm();
732 if (Imm == 0)
733 return;
734 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000735 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000736}
737
738void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
739 raw_ostream &O) {
740 unsigned Imm = MI->getOperand(OpNum).getImm();
741 // A shift amount of 32 is encoded as 0.
742 if (Imm == 0)
743 Imm = 32;
744 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000745 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000746}
747
Chris Lattner76c564b2010-04-04 04:47:45 +0000748void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
749 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000750 O << "{";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000751 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
752 if (i != OpNum) O << ", ";
Kevin Enderby62183c42012-10-22 22:31:46 +0000753 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000754 }
755 O << "}";
756}
Chris Lattneradd57492009-10-19 22:23:04 +0000757
Weiming Zhao8f56f882012-11-16 21:55:34 +0000758void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
759 raw_ostream &O) {
760 unsigned Reg = MI->getOperand(OpNum).getReg();
761 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
762 O << ", ";
763 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
764}
765
766
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000767void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
768 raw_ostream &O) {
769 const MCOperand &Op = MI->getOperand(OpNum);
770 if (Op.getImm())
771 O << "be";
772 else
773 O << "le";
774}
775
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000776void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
777 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000778 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000779 O << ARM_PROC::IModToString(Op.getImm());
780}
781
782void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
783 raw_ostream &O) {
784 const MCOperand &Op = MI->getOperand(OpNum);
785 unsigned IFlags = Op.getImm();
786 for (int i=2; i >= 0; --i)
787 if (IFlags & (1 << i))
788 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000789
790 if (IFlags == 0)
791 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000792}
793
Chris Lattner76c564b2010-04-04 04:47:45 +0000794void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
795 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000796 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000797 unsigned SpecRegRBit = Op.getImm() >> 4;
798 unsigned Mask = Op.getImm() & 0xf;
Renato Golin92c816c2014-09-01 11:25:07 +0000799 uint64_t FeatureBits = getAvailableFeatures();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000800
Renato Golin92c816c2014-09-01 11:25:07 +0000801 if (FeatureBits & ARM::FeatureMClass) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000802 unsigned SYSm = Op.getImm();
803 unsigned Opcode = MI->getOpcode();
Renato Golin92c816c2014-09-01 11:25:07 +0000804
805 // For writes, handle extended mask bits if the DSP extension is present.
806 if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::FeatureDSPThumb2)) {
807 switch (SYSm) {
808 case 0x400: O << "apsr_g"; return;
809 case 0xc00: O << "apsr_nzcvqg"; return;
810 case 0x401: O << "iapsr_g"; return;
811 case 0xc01: O << "iapsr_nzcvqg"; return;
812 case 0x402: O << "eapsr_g"; return;
813 case 0xc02: O << "eapsr_nzcvqg"; return;
814 case 0x403: O << "xpsr_g"; return;
815 case 0xc03: O << "xpsr_nzcvqg"; return;
816 }
817 }
818
819 // Handle the basic 8-bit mask.
820 SYSm &= 0xff;
821
822 if (Opcode == ARM::t2MSR_M && (FeatureBits & ARM::HasV7Ops)) {
823 // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
824 // alias for MSR APSR_nzcvq.
825 switch (SYSm) {
826 case 0: O << "apsr_nzcvq"; return;
827 case 1: O << "iapsr_nzcvq"; return;
828 case 2: O << "eapsr_nzcvq"; return;
829 case 3: O << "xpsr_nzcvq"; return;
830 }
831 }
832
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000833 switch (SYSm) {
Craig Toppere55c5562012-02-07 02:50:20 +0000834 default: llvm_unreachable("Unexpected mask value!");
Renato Golin92c816c2014-09-01 11:25:07 +0000835 case 0: O << "apsr"; return;
836 case 1: O << "iapsr"; return;
837 case 2: O << "eapsr"; return;
838 case 3: O << "xpsr"; return;
839 case 5: O << "ipsr"; return;
840 case 6: O << "epsr"; return;
841 case 7: O << "iepsr"; return;
842 case 8: O << "msp"; return;
843 case 9: O << "psp"; return;
844 case 16: O << "primask"; return;
845 case 17: O << "basepri"; return;
846 case 18: O << "basepri_max"; return;
847 case 19: O << "faultmask"; return;
848 case 20: O << "control"; return;
James Molloy21efa7d2011-09-28 14:21:38 +0000849 }
850 }
851
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000852 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
853 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
854 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
855 O << "APSR_";
856 switch (Mask) {
Craig Toppere55c5562012-02-07 02:50:20 +0000857 default: llvm_unreachable("Unexpected mask value!");
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000858 case 4: O << "g"; return;
859 case 8: O << "nzcvq"; return;
860 case 12: O << "nzcvqg"; return;
861 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000862 }
863
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000864 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000865 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000866 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000867 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000868
Johnny Chen8f3004c2010-03-17 17:52:21 +0000869 if (Mask) {
870 O << '_';
871 if (Mask & 8) O << 'f';
872 if (Mask & 4) O << 's';
873 if (Mask & 2) O << 'x';
874 if (Mask & 1) O << 'c';
875 }
876}
877
Tim Northoveree843ef2014-08-15 10:47:12 +0000878void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
879 raw_ostream &O) {
880 uint32_t Banked = MI->getOperand(OpNum).getImm();
881 uint32_t R = (Banked & 0x20) >> 5;
882 uint32_t SysM = Banked & 0x1f;
883
884 // Nothing much we can do about this, the encodings are specified in B9.2.3 of
885 // the ARM ARM v7C, and are all over the shop.
886 if (R) {
887 O << "SPSR_";
888
889 switch(SysM) {
890 case 0x0e: O << "fiq"; return;
891 case 0x10: O << "irq"; return;
892 case 0x12: O << "svc"; return;
893 case 0x14: O << "abt"; return;
894 case 0x16: O << "und"; return;
895 case 0x1c: O << "mon"; return;
896 case 0x1e: O << "hyp"; return;
897 default: llvm_unreachable("Invalid banked SPSR register");
898 }
899 }
900
901 assert(!R && "should have dealt with SPSR regs");
902 const char *RegNames[] = {
903 "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr", "",
904 "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq", "lr_fiq", "",
905 "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt", "sp_abt", "lr_und", "sp_und",
906 "", "", "", "", "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"
907 };
908 const char *Name = RegNames[SysM];
909 assert(Name[0] && "invalid banked register operand");
910
911 O << Name;
912}
913
Chris Lattner76c564b2010-04-04 04:47:45 +0000914void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
915 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000916 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +0000917 // Handle the undefined 15 CC value here for printing so we don't abort().
918 if ((unsigned)CC == 15)
919 O << "<und>";
920 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +0000921 O << ARMCondCodeToString(CC);
922}
923
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000924void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000925 unsigned OpNum,
926 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +0000927 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
928 O << ARMCondCodeToString(CC);
929}
930
Chris Lattner76c564b2010-04-04 04:47:45 +0000931void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
932 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +0000933 if (MI->getOperand(OpNum).getReg()) {
934 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
935 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +0000936 O << 's';
937 }
938}
939
Chris Lattner76c564b2010-04-04 04:47:45 +0000940void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
941 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000942 O << MI->getOperand(OpNum).getImm();
943}
944
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000945void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000946 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000947 O << "p" << MI->getOperand(OpNum).getImm();
948}
949
950void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Jim Grosbach69664112011-10-12 16:34:37 +0000951 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +0000952 O << "c" << MI->getOperand(OpNum).getImm();
953}
954
Jim Grosbach48399582011-10-12 17:34:41 +0000955void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
956 raw_ostream &O) {
957 O << "{" << MI->getOperand(OpNum).getImm() << "}";
958}
959
Chris Lattner76c564b2010-04-04 04:47:45 +0000960void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
961 raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +0000962 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +0000963}
Evan Chengb1852592009-11-19 06:57:41 +0000964
Mihai Popad36cbaa2013-07-03 09:21:44 +0000965template<unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000966void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
967 raw_ostream &O) {
968 const MCOperand &MO = MI->getOperand(OpNum);
969
970 if (MO.isExpr()) {
971 O << *MO.getExpr();
972 return;
973 }
974
Mihai Popad36cbaa2013-07-03 09:21:44 +0000975 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000976
Kevin Enderbydccdac62012-10-23 22:52:52 +0000977 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000978 if (OffImm == INT32_MIN)
979 O << "#-0";
980 else if (OffImm < 0)
981 O << "#-" << -OffImm;
982 else
983 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +0000984 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +0000985}
986
Chris Lattner76c564b2010-04-04 04:47:45 +0000987void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
988 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000989 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000990 << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000991 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +0000992}
993
994void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
995 raw_ostream &O) {
996 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +0000997 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +0000998 << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +0000999 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +00001000}
Johnny Chen8f3004c2010-03-17 17:52:21 +00001001
Chris Lattner76c564b2010-04-04 04:47:45 +00001002void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
1003 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001004 // (3 - the number of trailing zeros) is the number of then / else.
1005 unsigned Mask = MI->getOperand(OpNum).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +00001006 unsigned Firstcond = MI->getOperand(OpNum-1).getImm();
1007 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001008 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001009 assert(NumTZ <= 3 && "Invalid IT mask!");
1010 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1011 bool T = ((Mask >> Pos) & 1) == CondBit0;
1012 if (T)
1013 O << 't';
1014 else
1015 O << 'e';
1016 }
1017}
1018
Chris Lattner76c564b2010-04-04 04:47:45 +00001019void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
1020 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001021 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001022 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001023
1024 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner76c564b2010-04-04 04:47:45 +00001025 printOperand(MI, Op, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001026 return;
1027 }
1028
Kevin Enderbydccdac62012-10-23 22:52:52 +00001029 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001030 printRegName(O, MO1.getReg());
1031 if (unsigned RegNum = MO2.getReg()) {
1032 O << ", ";
1033 printRegName(O, RegNum);
1034 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001035 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001036}
1037
1038void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
1039 unsigned Op,
1040 raw_ostream &O,
1041 unsigned Scale) {
1042 const MCOperand &MO1 = MI->getOperand(Op);
1043 const MCOperand &MO2 = MI->getOperand(Op + 1);
1044
1045 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1046 printOperand(MI, Op, O);
1047 return;
1048 }
1049
Kevin Enderbydccdac62012-10-23 22:52:52 +00001050 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001051 printRegName(O, MO1.getReg());
1052 if (unsigned ImmOffs = MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001053 O << ", "
1054 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001055 << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001056 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001057 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001058 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001059}
1060
Bill Wendling092a7bd2010-12-14 03:36:38 +00001061void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1062 unsigned Op,
1063 raw_ostream &O) {
1064 printThumbAddrModeImm5SOperand(MI, Op, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001065}
1066
Bill Wendling092a7bd2010-12-14 03:36:38 +00001067void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1068 unsigned Op,
1069 raw_ostream &O) {
1070 printThumbAddrModeImm5SOperand(MI, Op, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001071}
1072
Bill Wendling092a7bd2010-12-14 03:36:38 +00001073void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1074 unsigned Op,
1075 raw_ostream &O) {
1076 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001077}
1078
Chris Lattner76c564b2010-04-04 04:47:45 +00001079void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
1080 raw_ostream &O) {
Bill Wendling092a7bd2010-12-14 03:36:38 +00001081 printThumbAddrModeImm5SOperand(MI, Op, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001082}
1083
Johnny Chen8f3004c2010-03-17 17:52:21 +00001084// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1085// register with shift forms.
1086// REG 0 0 - e.g. R5
1087// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001088void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
1089 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001090 const MCOperand &MO1 = MI->getOperand(OpNum);
1091 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1092
1093 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001094 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001095
1096 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001097 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001098 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001099 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001100}
1101
Quentin Colombetc3132202013-04-12 18:47:25 +00001102template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001103void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
1104 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001105 const MCOperand &MO1 = MI->getOperand(OpNum);
1106 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1107
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001108 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
1109 printOperand(MI, OpNum, O);
1110 return;
1111 }
1112
Kevin Enderbydccdac62012-10-23 22:52:52 +00001113 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001114 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001115
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001116 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001117 bool isSub = OffImm < 0;
1118 // Special value for #-0. All others are normal.
1119 if (OffImm == INT32_MIN)
1120 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001121 if (isSub) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001122 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001123 << markup("<imm:")
Jim Grosbach7a930bf2014-06-11 20:26:45 +00001124 << "#-" << formatImm(-OffImm)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001125 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001126 }
Quentin Colombetc3132202013-04-12 18:47:25 +00001127 else if (AlwaysPrintImm0 || OffImm > 0) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001128 O << ", "
Quentin Colombetc3132202013-04-12 18:47:25 +00001129 << markup("<imm:")
Jim Grosbach7a930bf2014-06-11 20:26:45 +00001130 << "#" << formatImm(OffImm)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001131 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001132 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001133 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001134}
1135
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001136template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001137void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001138 unsigned OpNum,
1139 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001140 const MCOperand &MO1 = MI->getOperand(OpNum);
1141 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1142
Kevin Enderbydccdac62012-10-23 22:52:52 +00001143 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001144 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001145
1146 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001147 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001148 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001149 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001150 OffImm = 0;
1151 if (isSub) {
1152 O << ", "
1153 << markup("<imm:")
1154 << "#-" << -OffImm
1155 << markup(">");
1156 } else if (AlwaysPrintImm0 || OffImm > 0) {
1157 O << ", "
1158 << markup("<imm:")
1159 << "#" << OffImm
1160 << markup(">");
1161 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001162 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001163}
1164
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001165template<bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001166void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001167 unsigned OpNum,
1168 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001169 const MCOperand &MO1 = MI->getOperand(OpNum);
1170 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1171
Jim Grosbach8648c102011-12-19 23:06:24 +00001172 if (!MO1.isReg()) { // For label symbolic references.
1173 printOperand(MI, OpNum, O);
1174 return;
1175 }
1176
Kevin Enderbydccdac62012-10-23 22:52:52 +00001177 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001178 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001179
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001180 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001181 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001182
1183 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1184
Johnny Chen8f3004c2010-03-17 17:52:21 +00001185 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001186 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001187 OffImm = 0;
1188 if (isSub) {
1189 O << ", "
1190 << markup("<imm:")
1191 << "#-" << -OffImm
1192 << markup(">");
1193 } else if (AlwaysPrintImm0 || OffImm > 0) {
1194 O << ", "
1195 << markup("<imm:")
1196 << "#" << OffImm
1197 << markup(">");
1198 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001199 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001200}
1201
Jim Grosbacha05627e2011-09-09 18:37:27 +00001202void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(const MCInst *MI,
1203 unsigned OpNum,
1204 raw_ostream &O) {
1205 const MCOperand &MO1 = MI->getOperand(OpNum);
1206 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1207
Kevin Enderbydccdac62012-10-23 22:52:52 +00001208 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001209 printRegName(O, MO1.getReg());
1210 if (MO2.getImm()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001211 O << ", "
1212 << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001213 << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001214 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001215 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001216 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001217}
1218
Johnny Chen8f3004c2010-03-17 17:52:21 +00001219void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001220 unsigned OpNum,
1221 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001222 const MCOperand &MO1 = MI->getOperand(OpNum);
1223 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001224 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001225 if (OffImm == INT32_MIN)
1226 O << "#-0";
1227 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001228 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001229 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001230 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001231 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001232}
1233
1234void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001235 unsigned OpNum,
1236 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001237 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001238 int32_t OffImm = (int32_t)MO1.getImm();
1239
1240 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1241
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001242 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001243 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001244 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001245 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001246 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001247 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001248 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001249 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001250}
1251
1252void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001253 unsigned OpNum,
1254 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001255 const MCOperand &MO1 = MI->getOperand(OpNum);
1256 const MCOperand &MO2 = MI->getOperand(OpNum+1);
1257 const MCOperand &MO3 = MI->getOperand(OpNum+2);
1258
Kevin Enderbydccdac62012-10-23 22:52:52 +00001259 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001260 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001261
1262 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001263 O << ", ";
1264 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001265
1266 unsigned ShAmt = MO3.getImm();
1267 if (ShAmt) {
1268 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Kevin Enderbydccdac62012-10-23 22:52:52 +00001269 O << ", lsl "
1270 << markup("<imm:")
1271 << "#" << ShAmt
1272 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001273 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001274 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001275}
1276
Jim Grosbachefc761a2011-09-30 00:50:06 +00001277void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
1278 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001279 const MCOperand &MO = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001280 O << markup("<imm:")
1281 << '#' << ARM_AM::getFPImmFloat(MO.getImm())
1282 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001283}
1284
Bob Wilson6eae5202010-06-11 21:34:50 +00001285void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
1286 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001287 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1288 unsigned EltBits;
1289 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001290 O << markup("<imm:")
1291 << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001292 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001293 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001294}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001295
Jim Grosbach475c6db2011-07-25 23:09:14 +00001296void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
1297 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001298 unsigned Imm = MI->getOperand(OpNum).getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001299 O << markup("<imm:")
Kevin Enderby168ffb32012-12-05 18:13:19 +00001300 << "#" << formatImm(Imm + 1)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001301 << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001302}
Jim Grosbachd2659132011-07-26 21:28:43 +00001303
1304void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
1305 raw_ostream &O) {
1306 unsigned Imm = MI->getOperand(OpNum).getImm();
1307 if (Imm == 0)
1308 return;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001309 O << ", ror "
1310 << markup("<imm:")
1311 << "#";
Jim Grosbachd2659132011-07-26 21:28:43 +00001312 switch (Imm) {
1313 default: assert (0 && "illegal ror immediate!");
Jim Grosbach50aafea2011-08-17 23:23:07 +00001314 case 1: O << "8"; break;
1315 case 2: O << "16"; break;
1316 case 3: O << "24"; break;
Jim Grosbachd2659132011-07-26 21:28:43 +00001317 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001318 O << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001319}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001320
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001321void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum,
1322 raw_ostream &O) {
1323 MCOperand Op = MI->getOperand(OpNum);
1324
1325 // Support for fixups (MCFixup)
1326 if (Op.isExpr())
1327 return printOperand(MI, OpNum, O);
1328
1329 unsigned Bits = Op.getImm() & 0xFF;
1330 unsigned Rot = (Op.getImm() & 0xF00) >> 7;
1331
1332 bool PrintUnsigned = false;
1333 switch (MI->getOpcode()){
1334 case ARM::MOVi:
1335 // Movs to PC should be treated unsigned
1336 PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC);
1337 break;
1338 case ARM::MSRi:
1339 // Movs to special registers should be treated unsigned
1340 PrintUnsigned = true;
1341 break;
1342 }
1343
1344 int32_t Rotated = ARM_AM::rotr32(Bits, Rot);
1345 if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) {
1346 // #rot has the least possible value
1347 O << "#" << markup("<imm:");
1348 if (PrintUnsigned)
1349 O << static_cast<uint32_t>(Rotated);
1350 else
1351 O << Rotated;
1352 O << markup(">");
1353 return;
1354 }
1355
1356 // Explicit #bits, #rot implied
1357 O << "#"
1358 << markup("<imm:")
1359 << Bits
1360 << markup(">")
1361 << ", #"
1362 << markup("<imm:")
1363 << Rot
1364 << markup(">");
1365}
1366
Jim Grosbachea231912011-12-22 22:19:05 +00001367void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
1368 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001369 O << markup("<imm:")
1370 << "#" << 16 - MI->getOperand(OpNum).getImm()
1371 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001372}
1373
1374void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
1375 raw_ostream &O) {
Kevin Enderbydccdac62012-10-23 22:52:52 +00001376 O << markup("<imm:")
1377 << "#" << 32 - MI->getOperand(OpNum).getImm()
1378 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001379}
1380
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001381void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
1382 raw_ostream &O) {
1383 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1384}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001385
1386void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
1387 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001388 O << "{";
1389 printRegName(O, MI->getOperand(OpNum).getReg());
1390 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001391}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001392
Jim Grosbach13a292c2012-03-06 22:01:44 +00001393void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001394 raw_ostream &O) {
1395 unsigned Reg = MI->getOperand(OpNum).getReg();
1396 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1397 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001398 O << "{";
1399 printRegName(O, Reg0);
1400 O << ", ";
1401 printRegName(O, Reg1);
1402 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001403}
1404
Jim Grosbach13a292c2012-03-06 22:01:44 +00001405void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI,
1406 unsigned OpNum,
1407 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001408 unsigned Reg = MI->getOperand(OpNum).getReg();
1409 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1410 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001411 O << "{";
1412 printRegName(O, Reg0);
1413 O << ", ";
1414 printRegName(O, Reg1);
1415 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001416}
1417
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001418void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
1419 raw_ostream &O) {
1420 // Normally, it's not safe to use register enum values directly with
1421 // addition to get the next register, but for VFP registers, the
1422 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001423 O << "{";
1424 printRegName(O, MI->getOperand(OpNum).getReg());
1425 O << ", ";
1426 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1427 O << ", ";
1428 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1429 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001430}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001431
1432void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
1433 raw_ostream &O) {
1434 // Normally, it's not safe to use register enum values directly with
1435 // addition to get the next register, but for VFP registers, the
1436 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001437 O << "{";
1438 printRegName(O, MI->getOperand(OpNum).getReg());
1439 O << ", ";
1440 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1441 O << ", ";
1442 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1443 O << ", ";
1444 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1445 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001446}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001447
1448void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1449 unsigned OpNum,
1450 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001451 O << "{";
1452 printRegName(O, MI->getOperand(OpNum).getReg());
1453 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001454}
1455
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001456void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1457 unsigned OpNum,
1458 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001459 unsigned Reg = MI->getOperand(OpNum).getReg();
1460 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1461 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001462 O << "{";
1463 printRegName(O, Reg0);
1464 O << "[], ";
1465 printRegName(O, Reg1);
1466 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001467}
Jim Grosbach8d246182011-12-14 19:35:22 +00001468
Jim Grosbachb78403c2012-01-24 23:47:04 +00001469void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1470 unsigned OpNum,
1471 raw_ostream &O) {
1472 // Normally, it's not safe to use register enum values directly with
1473 // addition to get the next register, but for VFP registers, the
1474 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001475 O << "{";
1476 printRegName(O, MI->getOperand(OpNum).getReg());
1477 O << "[], ";
1478 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1479 O << "[], ";
1480 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1481 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001482}
1483
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001484void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
1485 unsigned OpNum,
1486 raw_ostream &O) {
1487 // Normally, it's not safe to use register enum values directly with
1488 // addition to get the next register, but for VFP registers, the
1489 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001490 O << "{";
1491 printRegName(O, MI->getOperand(OpNum).getReg());
1492 O << "[], ";
1493 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1494 O << "[], ";
1495 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1496 O << "[], ";
1497 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1498 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001499}
1500
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001501void ARMInstPrinter::printVectorListTwoSpacedAllLanes(const MCInst *MI,
1502 unsigned OpNum,
1503 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001504 unsigned Reg = MI->getOperand(OpNum).getReg();
1505 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1506 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001507 O << "{";
1508 printRegName(O, Reg0);
1509 O << "[], ";
1510 printRegName(O, Reg1);
1511 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001512}
1513
Jim Grosbachb78403c2012-01-24 23:47:04 +00001514void ARMInstPrinter::printVectorListThreeSpacedAllLanes(const MCInst *MI,
1515 unsigned OpNum,
1516 raw_ostream &O) {
1517 // Normally, it's not safe to use register enum values directly with
1518 // addition to get the next register, but for VFP registers, the
1519 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001520 O << "{";
1521 printRegName(O, MI->getOperand(OpNum).getReg());
1522 O << "[], ";
1523 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1524 O << "[], ";
1525 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1526 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001527}
1528
1529void ARMInstPrinter::printVectorListFourSpacedAllLanes(const MCInst *MI,
1530 unsigned OpNum,
1531 raw_ostream &O) {
1532 // Normally, it's not safe to use register enum values directly with
1533 // addition to get the next register, but for VFP registers, the
1534 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001535 O << "{";
1536 printRegName(O, MI->getOperand(OpNum).getReg());
1537 O << "[], ";
1538 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1539 O << "[], ";
1540 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1541 O << "[], ";
1542 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1543 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001544}
1545
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001546void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1547 unsigned OpNum,
1548 raw_ostream &O) {
1549 // Normally, it's not safe to use register enum values directly with
1550 // addition to get the next register, but for VFP registers, the
1551 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001552 O << "{";
1553 printRegName(O, MI->getOperand(OpNum).getReg());
1554 O << ", ";
1555 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1556 O << ", ";
1557 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1558 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001559}
Jim Grosbached561fc2012-01-24 00:43:17 +00001560
1561void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI,
1562 unsigned OpNum,
1563 raw_ostream &O) {
1564 // Normally, it's not safe to use register enum values directly with
1565 // addition to get the next register, but for VFP registers, the
1566 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001567 O << "{";
1568 printRegName(O, MI->getOperand(OpNum).getReg());
1569 O << ", ";
1570 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1571 O << ", ";
1572 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1573 O << ", ";
1574 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1575 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001576}