Jia Liu | e1d6196 | 2012-02-19 02:03:36 +0000 | [diff] [blame] | 1 | //===-- X86InstrFragmentsSIMD.td - x86 SIMD ISA ------------*- tablegen -*-===// |
David Greene | 509be1f | 2010-02-09 23:52:19 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 7 | // |
David Greene | 509be1f | 2010-02-09 23:52:19 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file provides pattern fragments useful for SIMD instructions. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // MMX Pattern Fragments |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Dale Johannesen | dd224d2 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 18 | def load_mmx : PatFrag<(ops node:$ptr), (x86mmx (load node:$ptr))>; |
| 19 | def bc_mmx : PatFrag<(ops node:$in), (x86mmx (bitconvert node:$in))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 20 | |
| 21 | //===----------------------------------------------------------------------===// |
| 22 | // SSE specific DAG Nodes. |
| 23 | //===----------------------------------------------------------------------===// |
| 24 | |
| 25 | def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>, |
| 26 | SDTCisFP<0>, SDTCisInt<2> ]>; |
| 27 | def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>, |
| 28 | SDTCisFP<1>, SDTCisVT<3, i8>]>; |
| 29 | |
| 30 | def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>; |
| 31 | def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>; |
| 32 | def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp, |
| 33 | [SDNPCommutative, SDNPAssociative]>; |
| 34 | def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp, |
| 35 | [SDNPCommutative, SDNPAssociative]>; |
| 36 | def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp, |
| 37 | [SDNPCommutative, SDNPAssociative]>; |
| 38 | def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>; |
| 39 | def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>; |
| 40 | def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>; |
Stuart Hastings | 9f20804 | 2011-06-01 04:39:42 +0000 | [diff] [blame] | 41 | def X86fgetsign: SDNode<"X86ISD::FGETSIGNx86",SDTFPToIntOp>; |
Duncan Sands | 0e4fcb8 | 2011-09-22 20:15:48 +0000 | [diff] [blame] | 42 | def X86fhadd : SDNode<"X86ISD::FHADD", SDTFPBinOp>; |
| 43 | def X86fhsub : SDNode<"X86ISD::FHSUB", SDTFPBinOp>; |
Craig Topper | f984efb | 2011-11-19 09:02:40 +0000 | [diff] [blame] | 44 | def X86hadd : SDNode<"X86ISD::HADD", SDTIntBinOp>; |
| 45 | def X86hsub : SDNode<"X86ISD::HSUB", SDTIntBinOp>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 46 | def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>; |
| 47 | def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>; |
Stuart Hastings | be60549 | 2011-06-03 23:53:54 +0000 | [diff] [blame] | 48 | def X86cmpss : SDNode<"X86ISD::FSETCCss", SDTX86Cmpss>; |
| 49 | def X86cmpsd : SDNode<"X86ISD::FSETCCsd", SDTX86Cmpsd>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 50 | def X86pshufb : SDNode<"X86ISD::PSHUFB", |
Craig Topper | 7834900 | 2012-01-25 06:43:11 +0000 | [diff] [blame] | 51 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 52 | SDTCisSameAs<0,2>]>>; |
Bruno Cardoso Lopes | 7ba479d | 2011-07-13 21:36:47 +0000 | [diff] [blame] | 53 | def X86andnp : SDNode<"X86ISD::ANDNP", |
Bruno Cardoso Lopes | 9613b64 | 2011-07-13 21:36:51 +0000 | [diff] [blame] | 54 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
Nate Begeman | 97b72c9 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 55 | SDTCisSameAs<0,2>]>>; |
Craig Topper | 81390be | 2011-11-19 07:33:10 +0000 | [diff] [blame] | 56 | def X86psign : SDNode<"X86ISD::PSIGN", |
Craig Topper | de6b73b | 2011-11-19 07:07:26 +0000 | [diff] [blame] | 57 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
Nate Begeman | 97b72c9 | 2010-12-17 22:55:37 +0000 | [diff] [blame] | 58 | SDTCisSameAs<0,2>]>>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 59 | def X86pextrb : SDNode<"X86ISD::PEXTRB", |
| 60 | SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>; |
| 61 | def X86pextrw : SDNode<"X86ISD::PEXTRW", |
| 62 | SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>; |
| 63 | def X86pinsrb : SDNode<"X86ISD::PINSRB", |
| 64 | SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>, |
| 65 | SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>; |
| 66 | def X86pinsrw : SDNode<"X86ISD::PINSRW", |
| 67 | SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>, |
| 68 | SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>; |
| 69 | def X86insrtps : SDNode<"X86ISD::INSERTPS", |
| 70 | SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>, |
| 71 | SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>; |
| 72 | def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL", |
| 73 | SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>; |
Elena Demikhovsky | fb44980 | 2012-02-02 09:10:43 +0000 | [diff] [blame] | 74 | def X86vsmovl : SDNode<"X86ISD::VSEXT_MOVL", |
| 75 | SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisInt<1>, SDTCisInt<0>]>>; |
| 76 | |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 77 | def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad, |
Chris Lattner | 54e5329 | 2010-09-22 00:34:38 +0000 | [diff] [blame] | 78 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>; |
Craig Topper | 0946264 | 2012-01-22 19:15:14 +0000 | [diff] [blame] | 79 | def X86vshldq : SDNode<"X86ISD::VSHLDQ", SDTIntShiftOp>; |
| 80 | def X86vshrdq : SDNode<"X86ISD::VSRLDQ", SDTIntShiftOp>; |
Craig Topper | 0b7ad76 | 2012-01-22 23:36:02 +0000 | [diff] [blame] | 81 | def X86cmpp : SDNode<"X86ISD::CMPP", SDTX86VFCMP>; |
Craig Topper | bd488437 | 2012-01-22 22:42:16 +0000 | [diff] [blame] | 82 | def X86pcmpeq : SDNode<"X86ISD::PCMPEQ", SDTIntBinOp, [SDNPCommutative]>; |
| 83 | def X86pcmpgt : SDNode<"X86ISD::PCMPGT", SDTIntBinOp>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 84 | |
Craig Topper | 0946264 | 2012-01-22 19:15:14 +0000 | [diff] [blame] | 85 | def X86vshl : SDNode<"X86ISD::VSHL", |
| 86 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
| 87 | SDTCisVec<2>]>>; |
| 88 | def X86vsrl : SDNode<"X86ISD::VSRL", |
| 89 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
| 90 | SDTCisVec<2>]>>; |
| 91 | def X86vsra : SDNode<"X86ISD::VSRA", |
| 92 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
| 93 | SDTCisVec<2>]>>; |
| 94 | |
| 95 | def X86vshli : SDNode<"X86ISD::VSHLI", SDTIntShiftOp>; |
| 96 | def X86vsrli : SDNode<"X86ISD::VSRLI", SDTIntShiftOp>; |
| 97 | def X86vsrai : SDNode<"X86ISD::VSRAI", SDTIntShiftOp>; |
| 98 | |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 99 | def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, |
Bruno Cardoso Lopes | 91d61df | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 100 | SDTCisVec<1>, |
| 101 | SDTCisSameAs<2, 1>]>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 102 | def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>; |
Bruno Cardoso Lopes | 91d61df | 2010-08-10 23:25:42 +0000 | [diff] [blame] | 103 | def X86testp : SDNode<"X86ISD::TESTP", SDTX86CmpPTest>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 104 | |
Craig Topper | ca29bcf | 2012-01-30 01:10:15 +0000 | [diff] [blame] | 105 | def X86vpcom : SDNode<"X86ISD::VPCOM", |
| 106 | SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
| 107 | SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>>; |
| 108 | def X86vpcomu : SDNode<"X86ISD::VPCOMU", |
| 109 | SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
| 110 | SDTCisSameAs<0,2>, SDTCisVT<3, i8>]>>; |
| 111 | |
Craig Topper | 1d471e3 | 2012-02-05 03:14:49 +0000 | [diff] [blame] | 112 | def X86pmuludq : SDNode<"X86ISD::PMULUDQ", |
| 113 | SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>, |
| 114 | SDTCisSameAs<1,2>]>>; |
| 115 | |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 116 | // Specific shuffle nodes - At some point ISD::VECTOR_SHUFFLE will always get |
| 117 | // translated into one of the target nodes below during lowering. |
| 118 | // Note: this is a work in progress... |
| 119 | def SDTShuff1Op : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0,1>]>; |
| 120 | def SDTShuff2Op : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
| 121 | SDTCisSameAs<0,2>]>; |
| 122 | |
| 123 | def SDTShuff2OpI : SDTypeProfile<1, 2, [SDTCisVec<0>, |
| 124 | SDTCisSameAs<0,1>, SDTCisInt<2>]>; |
| 125 | def SDTShuff3OpI : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0,1>, |
| 126 | SDTCisSameAs<0,2>, SDTCisInt<3>]>; |
| 127 | |
Bruno Cardoso Lopes | be5e987 | 2011-08-17 02:29:19 +0000 | [diff] [blame] | 128 | def SDTVBroadcast : SDTypeProfile<1, 1, [SDTCisVec<0>]>; |
| 129 | |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 130 | def X86PAlign : SDNode<"X86ISD::PALIGN", SDTShuff3OpI>; |
| 131 | |
| 132 | def X86PShufd : SDNode<"X86ISD::PSHUFD", SDTShuff2OpI>; |
| 133 | def X86PShufhw : SDNode<"X86ISD::PSHUFHW", SDTShuff2OpI>; |
| 134 | def X86PShuflw : SDNode<"X86ISD::PSHUFLW", SDTShuff2OpI>; |
| 135 | |
Craig Topper | 6e54ba7 | 2011-12-31 23:50:21 +0000 | [diff] [blame] | 136 | def X86Shufp : SDNode<"X86ISD::SHUFP", SDTShuff3OpI>; |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 137 | |
| 138 | def X86Movddup : SDNode<"X86ISD::MOVDDUP", SDTShuff1Op>; |
| 139 | def X86Movshdup : SDNode<"X86ISD::MOVSHDUP", SDTShuff1Op>; |
| 140 | def X86Movsldup : SDNode<"X86ISD::MOVSLDUP", SDTShuff1Op>; |
| 141 | |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 142 | def X86Movsd : SDNode<"X86ISD::MOVSD", SDTShuff2Op>; |
| 143 | def X86Movss : SDNode<"X86ISD::MOVSS", SDTShuff2Op>; |
| 144 | |
| 145 | def X86Movlhps : SDNode<"X86ISD::MOVLHPS", SDTShuff2Op>; |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 146 | def X86Movlhpd : SDNode<"X86ISD::MOVLHPD", SDTShuff2Op>; |
Bruno Cardoso Lopes | 03e4c35 | 2010-08-31 21:15:21 +0000 | [diff] [blame] | 147 | def X86Movhlps : SDNode<"X86ISD::MOVHLPS", SDTShuff2Op>; |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 148 | |
Bruno Cardoso Lopes | b382521 | 2010-09-01 05:08:25 +0000 | [diff] [blame] | 149 | def X86Movlps : SDNode<"X86ISD::MOVLPS", SDTShuff2Op>; |
| 150 | def X86Movlpd : SDNode<"X86ISD::MOVLPD", SDTShuff2Op>; |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 151 | |
Craig Topper | 8d4ba19 | 2011-12-06 08:21:25 +0000 | [diff] [blame] | 152 | def X86Unpckl : SDNode<"X86ISD::UNPCKL", SDTShuff2Op>; |
| 153 | def X86Unpckh : SDNode<"X86ISD::UNPCKH", SDTShuff2Op>; |
Bruno Cardoso Lopes | 6f3b38a | 2010-08-20 22:55:05 +0000 | [diff] [blame] | 154 | |
Craig Topper | bafd224 | 2011-11-30 06:25:25 +0000 | [diff] [blame] | 155 | def X86VPermilp : SDNode<"X86ISD::VPERMILP", SDTShuff2OpI>; |
Bruno Cardoso Lopes | b878caa | 2011-07-21 01:55:47 +0000 | [diff] [blame] | 156 | |
Craig Topper | 0a672ea | 2011-11-30 07:47:51 +0000 | [diff] [blame] | 157 | def X86VPerm2x128 : SDNode<"X86ISD::VPERM2X128", SDTShuff3OpI>; |
Bruno Cardoso Lopes | f15dfe5 | 2011-08-12 21:48:26 +0000 | [diff] [blame] | 158 | |
Bruno Cardoso Lopes | be5e987 | 2011-08-17 02:29:19 +0000 | [diff] [blame] | 159 | def X86VBroadcast : SDNode<"X86ISD::VBROADCAST", SDTVBroadcast>; |
| 160 | |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 161 | //===----------------------------------------------------------------------===// |
| 162 | // SSE Complex Patterns |
| 163 | //===----------------------------------------------------------------------===// |
| 164 | |
| 165 | // These are 'extloads' from a scalar to the low element of a vector, zeroing |
| 166 | // the top elements. These are used for the SSE 'ss' and 'sd' instruction |
| 167 | // forms. |
| 168 | def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [], |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 169 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, |
| 170 | SDNPWantRoot]>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 171 | def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [], |
Chris Lattner | 0e023ea | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 172 | [SDNPHasChain, SDNPMayLoad, SDNPMemOperand, |
| 173 | SDNPWantRoot]>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 174 | |
| 175 | def ssmem : Operand<v4f32> { |
| 176 | let PrintMethod = "printf32mem"; |
| 177 | let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm); |
| 178 | let ParserMatchClass = X86MemAsmOperand; |
Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 179 | let OperandType = "OPERAND_MEMORY"; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 180 | } |
| 181 | def sdmem : Operand<v2f64> { |
| 182 | let PrintMethod = "printf64mem"; |
| 183 | let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm); |
| 184 | let ParserMatchClass = X86MemAsmOperand; |
Benjamin Kramer | 9654eef | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 185 | let OperandType = "OPERAND_MEMORY"; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 186 | } |
| 187 | |
| 188 | //===----------------------------------------------------------------------===// |
| 189 | // SSE pattern fragments |
| 190 | //===----------------------------------------------------------------------===// |
| 191 | |
Bruno Cardoso Lopes | 160be29 | 2010-08-13 20:39:01 +0000 | [diff] [blame] | 192 | // 128-bit load pattern fragments |
Craig Topper | 0d8e67a | 2012-01-24 03:03:17 +0000 | [diff] [blame] | 193 | // NOTE: all 128-bit integer vector loads are promoted to v2i64 |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 194 | def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>; |
| 195 | def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 196 | def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>; |
| 197 | |
Bruno Cardoso Lopes | 160be29 | 2010-08-13 20:39:01 +0000 | [diff] [blame] | 198 | // 256-bit load pattern fragments |
Craig Topper | 0d8e67a | 2012-01-24 03:03:17 +0000 | [diff] [blame] | 199 | // NOTE: all 256-bit integer vector loads are promoted to v4i64 |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 200 | def loadv8f32 : PatFrag<(ops node:$ptr), (v8f32 (load node:$ptr))>; |
| 201 | def loadv4f64 : PatFrag<(ops node:$ptr), (v4f64 (load node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 202 | def loadv4i64 : PatFrag<(ops node:$ptr), (v4i64 (load node:$ptr))>; |
| 203 | |
Bruno Cardoso Lopes | 03d6002 | 2011-09-13 19:33:03 +0000 | [diff] [blame] | 204 | // Like 'store', but always requires 128-bit vector alignment. |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 205 | def alignedstore : PatFrag<(ops node:$val, node:$ptr), |
| 206 | (store node:$val, node:$ptr), [{ |
| 207 | return cast<StoreSDNode>(N)->getAlignment() >= 16; |
| 208 | }]>; |
| 209 | |
Bruno Cardoso Lopes | 03d6002 | 2011-09-13 19:33:03 +0000 | [diff] [blame] | 210 | // Like 'store', but always requires 256-bit vector alignment. |
| 211 | def alignedstore256 : PatFrag<(ops node:$val, node:$ptr), |
| 212 | (store node:$val, node:$ptr), [{ |
| 213 | return cast<StoreSDNode>(N)->getAlignment() >= 32; |
| 214 | }]>; |
| 215 | |
| 216 | // Like 'load', but always requires 128-bit vector alignment. |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 217 | def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 218 | return cast<LoadSDNode>(N)->getAlignment() >= 16; |
| 219 | }]>; |
| 220 | |
Chad Rosier | a281afc | 2012-03-09 02:00:48 +0000 | [diff] [blame^] | 221 | // Like 'X86vzload', but always requires 128-bit vector alignment. |
| 222 | def alignedX86vzload : PatFrag<(ops node:$ptr), (X86vzload node:$ptr), [{ |
| 223 | return cast<MemSDNode>(N)->getAlignment() >= 16; |
| 224 | }]>; |
| 225 | |
Bruno Cardoso Lopes | 03d6002 | 2011-09-13 19:33:03 +0000 | [diff] [blame] | 226 | // Like 'load', but always requires 256-bit vector alignment. |
| 227 | def alignedload256 : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 228 | return cast<LoadSDNode>(N)->getAlignment() >= 32; |
| 229 | }]>; |
| 230 | |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 231 | def alignedloadfsf32 : PatFrag<(ops node:$ptr), |
| 232 | (f32 (alignedload node:$ptr))>; |
| 233 | def alignedloadfsf64 : PatFrag<(ops node:$ptr), |
| 234 | (f64 (alignedload node:$ptr))>; |
Bruno Cardoso Lopes | 160be29 | 2010-08-13 20:39:01 +0000 | [diff] [blame] | 235 | |
| 236 | // 128-bit aligned load pattern fragments |
Craig Topper | 0d8e67a | 2012-01-24 03:03:17 +0000 | [diff] [blame] | 237 | // NOTE: all 128-bit integer vector loads are promoted to v2i64 |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 238 | def alignedloadv4f32 : PatFrag<(ops node:$ptr), |
| 239 | (v4f32 (alignedload node:$ptr))>; |
| 240 | def alignedloadv2f64 : PatFrag<(ops node:$ptr), |
| 241 | (v2f64 (alignedload node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 242 | def alignedloadv2i64 : PatFrag<(ops node:$ptr), |
| 243 | (v2i64 (alignedload node:$ptr))>; |
| 244 | |
Bruno Cardoso Lopes | 160be29 | 2010-08-13 20:39:01 +0000 | [diff] [blame] | 245 | // 256-bit aligned load pattern fragments |
Craig Topper | 0d8e67a | 2012-01-24 03:03:17 +0000 | [diff] [blame] | 246 | // NOTE: all 256-bit integer vector loads are promoted to v4i64 |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 247 | def alignedloadv8f32 : PatFrag<(ops node:$ptr), |
Bruno Cardoso Lopes | 03d6002 | 2011-09-13 19:33:03 +0000 | [diff] [blame] | 248 | (v8f32 (alignedload256 node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 249 | def alignedloadv4f64 : PatFrag<(ops node:$ptr), |
Bruno Cardoso Lopes | 03d6002 | 2011-09-13 19:33:03 +0000 | [diff] [blame] | 250 | (v4f64 (alignedload256 node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 251 | def alignedloadv4i64 : PatFrag<(ops node:$ptr), |
Bruno Cardoso Lopes | 03d6002 | 2011-09-13 19:33:03 +0000 | [diff] [blame] | 252 | (v4i64 (alignedload256 node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 253 | |
| 254 | // Like 'load', but uses special alignment checks suitable for use in |
| 255 | // memory operands in most SSE instructions, which are required to |
| 256 | // be naturally aligned on some targets but not on others. If the subtarget |
| 257 | // allows unaligned accesses, match any load, though this may require |
| 258 | // setting a feature bit in the processor (on startup, for example). |
| 259 | // Opteron 10h and later implement such a feature. |
| 260 | def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 261 | return Subtarget->hasVectorUAMem() |
| 262 | || cast<LoadSDNode>(N)->getAlignment() >= 16; |
| 263 | }]>; |
| 264 | |
| 265 | def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>; |
| 266 | def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>; |
Bruno Cardoso Lopes | 160be29 | 2010-08-13 20:39:01 +0000 | [diff] [blame] | 267 | |
| 268 | // 128-bit memop pattern fragments |
Craig Topper | 0d8e67a | 2012-01-24 03:03:17 +0000 | [diff] [blame] | 269 | // NOTE: all 128-bit integer vector loads are promoted to v2i64 |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 270 | def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>; |
| 271 | def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 272 | def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 273 | |
Bruno Cardoso Lopes | 160be29 | 2010-08-13 20:39:01 +0000 | [diff] [blame] | 274 | // 256-bit memop pattern fragments |
Craig Topper | 0d8e67a | 2012-01-24 03:03:17 +0000 | [diff] [blame] | 275 | // NOTE: all 256-bit integer vector loads are promoted to v4i64 |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 276 | def memopv8f32 : PatFrag<(ops node:$ptr), (v8f32 (memop node:$ptr))>; |
| 277 | def memopv4f64 : PatFrag<(ops node:$ptr), (v4f64 (memop node:$ptr))>; |
Bruno Cardoso Lopes | 3d6a3a0 | 2010-08-06 20:03:27 +0000 | [diff] [blame] | 278 | def memopv4i64 : PatFrag<(ops node:$ptr), (v4i64 (memop node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 279 | |
| 280 | // SSSE3 uses MMX registers for some instructions. They aren't aligned on a |
| 281 | // 16-byte boundary. |
| 282 | // FIXME: 8 byte alignment for mmx reads is not required |
| 283 | def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{ |
| 284 | return cast<LoadSDNode>(N)->getAlignment() >= 8; |
| 285 | }]>; |
| 286 | |
Dale Johannesen | dd224d2 | 2010-09-30 23:57:10 +0000 | [diff] [blame] | 287 | def memopmmx : PatFrag<(ops node:$ptr), (x86mmx (memop64 node:$ptr))>; |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 288 | |
| 289 | // MOVNT Support |
| 290 | // Like 'store', but requires the non-temporal bit to be set |
| 291 | def nontemporalstore : PatFrag<(ops node:$val, node:$ptr), |
| 292 | (st node:$val, node:$ptr), [{ |
| 293 | if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) |
| 294 | return ST->isNonTemporal(); |
| 295 | return false; |
| 296 | }]>; |
| 297 | |
| 298 | def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr), |
| 299 | (st node:$val, node:$ptr), [{ |
| 300 | if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) |
| 301 | return ST->isNonTemporal() && !ST->isTruncatingStore() && |
| 302 | ST->getAddressingMode() == ISD::UNINDEXED && |
| 303 | ST->getAlignment() >= 16; |
| 304 | return false; |
| 305 | }]>; |
| 306 | |
| 307 | def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr), |
| 308 | (st node:$val, node:$ptr), [{ |
| 309 | if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) |
| 310 | return ST->isNonTemporal() && |
| 311 | ST->getAlignment() < 16; |
| 312 | return false; |
| 313 | }]>; |
| 314 | |
Bruno Cardoso Lopes | 160be29 | 2010-08-13 20:39:01 +0000 | [diff] [blame] | 315 | // 128-bit bitconvert pattern fragments |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 316 | def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>; |
| 317 | def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>; |
| 318 | def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>; |
| 319 | def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>; |
| 320 | def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>; |
| 321 | def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>; |
| 322 | |
Bruno Cardoso Lopes | 160be29 | 2010-08-13 20:39:01 +0000 | [diff] [blame] | 323 | // 256-bit bitconvert pattern fragments |
Craig Topper | 682b850 | 2011-11-02 04:42:13 +0000 | [diff] [blame] | 324 | def bc_v32i8 : PatFrag<(ops node:$in), (v32i8 (bitconvert node:$in))>; |
| 325 | def bc_v16i16 : PatFrag<(ops node:$in), (v16i16 (bitconvert node:$in))>; |
Bruno Cardoso Lopes | e3acfd4 | 2010-07-21 23:53:50 +0000 | [diff] [blame] | 326 | def bc_v8i32 : PatFrag<(ops node:$in), (v8i32 (bitconvert node:$in))>; |
Bruno Cardoso Lopes | 1021b4a | 2011-07-13 01:15:33 +0000 | [diff] [blame] | 327 | def bc_v4i64 : PatFrag<(ops node:$in), (v4i64 (bitconvert node:$in))>; |
Bruno Cardoso Lopes | e3acfd4 | 2010-07-21 23:53:50 +0000 | [diff] [blame] | 328 | |
David Greene | 03264ef | 2010-07-12 23:41:28 +0000 | [diff] [blame] | 329 | def vzmovl_v2i64 : PatFrag<(ops node:$src), |
| 330 | (bitconvert (v2i64 (X86vzmovl |
| 331 | (v2i64 (scalar_to_vector (loadi64 node:$src))))))>; |
| 332 | def vzmovl_v4i32 : PatFrag<(ops node:$src), |
| 333 | (bitconvert (v4i32 (X86vzmovl |
| 334 | (v4i32 (scalar_to_vector (loadi32 node:$src))))))>; |
| 335 | |
| 336 | def vzload_v2i64 : PatFrag<(ops node:$src), |
| 337 | (bitconvert (v2i64 (X86vzload node:$src)))>; |
| 338 | |
| 339 | |
| 340 | def fp32imm0 : PatLeaf<(f32 fpimm), [{ |
| 341 | return N->isExactlyValue(+0.0); |
| 342 | }]>; |
| 343 | |
| 344 | // BYTE_imm - Transform bit immediates into byte immediates. |
| 345 | def BYTE_imm : SDNodeXForm<imm, [{ |
| 346 | // Transformation function: imm >> 3 |
| 347 | return getI32Imm(N->getZExtValue() >> 3); |
| 348 | }]>; |
| 349 | |
David Greene | c4da110 | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 350 | // EXTRACT_get_vextractf128_imm xform function: convert extract_subvector index |
| 351 | // to VEXTRACTF128 imm. |
| 352 | def EXTRACT_get_vextractf128_imm : SDNodeXForm<extract_subvector, [{ |
| 353 | return getI8Imm(X86::getExtractVEXTRACTF128Immediate(N)); |
| 354 | }]>; |
| 355 | |
Bruno Cardoso Lopes | db5fb91 | 2011-07-27 00:56:27 +0000 | [diff] [blame] | 356 | // INSERT_get_vinsertf128_imm xform function: convert insert_subvector index to |
David Greene | 653f1ee | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 357 | // VINSERTF128 imm. |
| 358 | def INSERT_get_vinsertf128_imm : SDNodeXForm<insert_subvector, [{ |
| 359 | return getI8Imm(X86::getInsertVINSERTF128Immediate(N)); |
| 360 | }]>; |
| 361 | |
David Greene | c4da110 | 2011-02-03 15:50:00 +0000 | [diff] [blame] | 362 | def vextractf128_extract : PatFrag<(ops node:$bigvec, node:$index), |
| 363 | (extract_subvector node:$bigvec, |
| 364 | node:$index), [{ |
| 365 | return X86::isVEXTRACTF128Index(N); |
| 366 | }], EXTRACT_get_vextractf128_imm>; |
David Greene | 653f1ee | 2011-02-04 16:08:29 +0000 | [diff] [blame] | 367 | |
| 368 | def vinsertf128_insert : PatFrag<(ops node:$bigvec, node:$smallvec, |
| 369 | node:$index), |
| 370 | (insert_subvector node:$bigvec, node:$smallvec, |
| 371 | node:$index), [{ |
| 372 | return X86::isVINSERTF128Index(N); |
| 373 | }], INSERT_get_vinsertf128_imm>; |
Bruno Cardoso Lopes | 123dff0 | 2011-07-25 23:05:25 +0000 | [diff] [blame] | 374 | |