blob: 1e7ef584d6e29d8180ce9a58ae8273ff99ca5093 [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +000018#include "AMDGPUAliasAnalysis.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000019#include "AMDGPUCallLowering.h"
Tom Stellardca166212017-01-30 21:56:46 +000020#include "AMDGPUInstructionSelector.h"
21#include "AMDGPULegalizerInfo.h"
22#ifdef LLVM_BUILD_GLOBAL_ISEL
23#include "AMDGPURegisterBankInfo.h"
24#endif
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000025#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000026#include "AMDGPUTargetTransformInfo.h"
Valery Pykhtinfd4c4102017-03-21 13:15:46 +000027#include "GCNIterativeScheduler.h"
Tom Stellard0d23ebe2016-08-29 19:42:52 +000028#include "GCNSchedStrategy.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000029#include "R600MachineScheduler.h"
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +000030#include "SIMachineScheduler.h"
Tom Stellardca166212017-01-30 21:56:46 +000031#include "llvm/CodeGen/GlobalISel/InstructionSelect.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000032#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellardca166212017-01-30 21:56:46 +000033#include "llvm/CodeGen/GlobalISel/Legalizer.h"
34#include "llvm/CodeGen/GlobalISel/RegBankSelect.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000035#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000036#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000037#include "llvm/Support/TargetRegistry.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000038#include "llvm/Transforms/IPO.h"
Chandler Carruth67fc52f2016-08-17 02:56:20 +000039#include "llvm/Transforms/IPO/AlwaysInliner.h"
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +000040#include "llvm/Transforms/IPO/PassManagerBuilder.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000041#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000042#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000043#include "llvm/Transforms/Vectorize.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000044#include "llvm/IR/Attributes.h"
45#include "llvm/IR/Function.h"
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +000046#include "llvm/IR/LegacyPassManager.h"
Eugene Zelenko6a9226d2016-12-12 22:23:53 +000047#include "llvm/Pass.h"
48#include "llvm/Support/CommandLine.h"
49#include "llvm/Support/Compiler.h"
50#include "llvm/Target/TargetLoweringObjectFile.h"
51#include <memory>
Tom Stellard45bb48e2015-06-13 03:28:10 +000052
53using namespace llvm;
54
Matt Arsenaultc5816112016-06-24 06:30:22 +000055static cl::opt<bool> EnableR600StructurizeCFG(
56 "r600-ir-structurize",
57 cl::desc("Use StructurizeCFG IR pass"),
58 cl::init(true));
59
Matt Arsenault03d85842016-06-27 20:32:13 +000060static cl::opt<bool> EnableSROA(
61 "amdgpu-sroa",
62 cl::desc("Run SROA after promote alloca pass"),
63 cl::ReallyHidden,
64 cl::init(true));
65
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +000066static cl::opt<bool>
67EnableEarlyIfConversion("amdgpu-early-ifcvt", cl::Hidden,
68 cl::desc("Run early if-conversion"),
69 cl::init(false));
70
Matt Arsenault03d85842016-06-27 20:32:13 +000071static cl::opt<bool> EnableR600IfConvert(
72 "r600-if-convert",
73 cl::desc("Use if conversion pass"),
74 cl::ReallyHidden,
75 cl::init(true));
76
Matt Arsenault908b9e22016-07-01 03:33:52 +000077// Option to disable vectorizer for tests.
78static cl::opt<bool> EnableLoadStoreVectorizer(
79 "amdgpu-load-store-vectorizer",
80 cl::desc("Enable load store vectorizer"),
Matt Arsenault0efdd062016-09-09 22:29:28 +000081 cl::init(true),
Matt Arsenault908b9e22016-07-01 03:33:52 +000082 cl::Hidden);
83
Alexander Timofeev18009562016-12-08 17:28:47 +000084// Option to to control global loads scalarization
85static cl::opt<bool> ScalarizeGlobal(
86 "amdgpu-scalarize-global-loads",
87 cl::desc("Enable global load scalarization"),
88 cl::init(false),
89 cl::Hidden);
90
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +000091// Option to run internalize pass.
92static cl::opt<bool> InternalizeSymbols(
93 "amdgpu-internalize-symbols",
94 cl::desc("Enable elimination of non-kernel functions and unused globals"),
95 cl::init(false),
96 cl::Hidden);
97
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +000098// Option to inline all early.
99static cl::opt<bool> EarlyInlineAll(
100 "amdgpu-early-inline-all",
101 cl::desc("Inline all functions early"),
102 cl::init(false),
103 cl::Hidden);
104
Sam Koltonf60ad582017-03-21 12:51:34 +0000105static cl::opt<bool> EnableSDWAPeephole(
106 "amdgpu-sdwa-peephole",
107 cl::desc("Enable SDWA peepholer"),
Sam Kolton9fa16962017-04-06 15:03:28 +0000108 cl::init(true));
Sam Koltonf60ad582017-03-21 12:51:34 +0000109
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000110// Enable address space based alias analysis
111static cl::opt<bool> EnableAMDGPUAliasAnalysis("enable-amdgpu-aa", cl::Hidden,
112 cl::desc("Enable AMDGPU Alias Analysis"),
113 cl::init(true));
114
Kannan Narayananacb089e2017-04-12 03:25:12 +0000115// Option to enable new waitcnt insertion pass.
116static cl::opt<bool> EnableSIInsertWaitcntsPass(
117 "enable-si-insert-waitcnts",
118 cl::desc("Use new waitcnt insertion pass"),
119 cl::init(false));
120
Tom Stellard45bb48e2015-06-13 03:28:10 +0000121extern "C" void LLVMInitializeAMDGPUTarget() {
122 // Register the target
Mehdi Aminif42454b2016-10-09 23:00:34 +0000123 RegisterTargetMachine<R600TargetMachine> X(getTheAMDGPUTarget());
124 RegisterTargetMachine<GCNTargetMachine> Y(getTheGCNTarget());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000125
126 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000127 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +0000128 initializeSIFixSGPRCopiesPass(*PR);
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000129 initializeSIFixVGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +0000130 initializeSIFoldOperandsPass(*PR);
Sam Koltonf60ad582017-03-21 12:51:34 +0000131 initializeSIPeepholeSDWAPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +0000132 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +0000133 initializeSIFixControlFlowLiveIntervalsPass(*PR);
134 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +0000135 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +0000136 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenault0699ef32017-02-09 22:00:42 +0000137 initializeAMDGPULowerIntrinsicsPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +0000138 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +0000139 initializeAMDGPUCodeGenPreparePass(*PR);
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000140 initializeAMDGPUUnifyMetadataPass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +0000141 initializeSIAnnotateControlFlowPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +0000142 initializeSIInsertWaitsPass(*PR);
Kannan Narayananacb089e2017-04-12 03:25:12 +0000143 initializeSIInsertWaitcntsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000144 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +0000145 initializeSILowerControlFlowPass(*PR);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000146 initializeSIInsertSkipsPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +0000147 initializeSIDebuggerInsertNopsPass(*PR);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000148 initializeSIOptimizeExecMaskingPass(*PR);
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000149 initializeAMDGPUUnifyDivergentExitNodesPass(*PR);
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000150 initializeAMDGPUAAWrapperPassPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000151}
152
Tom Stellarde135ffd2015-09-25 21:41:28 +0000153static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000154 return llvm::make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +0000155}
156
Tom Stellard45bb48e2015-06-13 03:28:10 +0000157static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000158 return new ScheduleDAGMILive(C, llvm::make_unique<R600SchedStrategy>());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000159}
160
Matt Arsenault2ffe8fd2016-08-11 19:18:50 +0000161static ScheduleDAGInstrs *createSIMachineScheduler(MachineSchedContext *C) {
162 return new SIScheduleDAGMI(C);
163}
164
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000165static ScheduleDAGInstrs *
166createGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
167 ScheduleDAGMILive *DAG =
Stanislav Mekhanoshin582a5232017-02-15 17:19:50 +0000168 new GCNScheduleDAGMILive(C, make_unique<GCNMaxOccupancySchedStrategy>(C));
Matthias Braun115efcd2016-11-28 20:11:54 +0000169 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
170 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000171 return DAG;
172}
173
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000174static ScheduleDAGInstrs *
175createIterativeGCNMaxOccupancyMachineScheduler(MachineSchedContext *C) {
176 auto DAG = new GCNIterativeScheduler(C,
177 GCNIterativeScheduler::SCHEDULE_LEGACYMAXOCCUPANCY);
178 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
179 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
180 return DAG;
181}
182
183static ScheduleDAGInstrs *createMinRegScheduler(MachineSchedContext *C) {
184 return new GCNIterativeScheduler(C,
185 GCNIterativeScheduler::SCHEDULE_MINREGFORCED);
186}
187
Tom Stellard45bb48e2015-06-13 03:28:10 +0000188static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000189R600SchedRegistry("r600", "Run R600's custom scheduler",
190 createR600MachineScheduler);
191
192static MachineSchedRegistry
193SISchedRegistry("si", "Run SI's custom scheduler",
194 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000195
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000196static MachineSchedRegistry
197GCNMaxOccupancySchedRegistry("gcn-max-occupancy",
198 "Run GCN scheduler to maximize occupancy",
199 createGCNMaxOccupancyMachineScheduler);
200
Valery Pykhtinfd4c4102017-03-21 13:15:46 +0000201static MachineSchedRegistry
202IterativeGCNMaxOccupancySchedRegistry("gcn-max-occupancy-experimental",
203 "Run GCN scheduler to maximize occupancy (experimental)",
204 createIterativeGCNMaxOccupancyMachineScheduler);
205
206static MachineSchedRegistry
207GCNMinRegSchedRegistry("gcn-minreg",
208 "Run GCN iterative scheduler for minimal register usage (experimental)",
209 createMinRegScheduler);
210
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000211static StringRef computeDataLayout(const Triple &TT) {
212 if (TT.getArch() == Triple::r600) {
213 // 32-bit pointers.
214 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
215 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000216 }
217
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000218 // 32-bit private, local, and region pointers. 64-bit global, constant and
219 // flat.
Yaxun Liu14834c32017-03-25 02:05:44 +0000220 if (TT.getEnvironmentName() == "amdgiz" ||
221 TT.getEnvironmentName() == "amdgizcl")
Yaxun Liu76ae47c2017-04-06 19:17:32 +0000222 return "e-p:64:64-p1:64:64-p2:64:64-p3:32:32-p4:32:32-p5:32:32"
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000223 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
Yaxun Liue95df712017-04-11 17:18:13 +0000224 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64-A5";
Yaxun Liu14834c32017-03-25 02:05:44 +0000225 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
226 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
227 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000228}
229
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000230LLVM_READNONE
231static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
232 if (!GPU.empty())
233 return GPU;
234
235 // HSA only supports CI+, so change the default GPU to a CI for HSA.
236 if (TT.getArch() == Triple::amdgcn)
237 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
238
Matt Arsenault8e001942016-06-02 18:37:16 +0000239 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000240}
241
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000242static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000243 // The AMDGPU toolchain only supports generating shared objects, so we
244 // must always use PIC.
245 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000246}
247
Tom Stellard45bb48e2015-06-13 03:28:10 +0000248AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
249 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000250 TargetOptions Options,
251 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000252 CodeModel::Model CM,
253 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000254 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
255 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000256 TLOF(createTLOF(getTargetTriple())) {
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000257 AS = AMDGPU::getAMDGPUAS(TT);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000258 initAsmInfo();
259}
260
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000261AMDGPUTargetMachine::~AMDGPUTargetMachine() = default;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000262
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000263StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
264 Attribute GPUAttr = F.getFnAttribute("target-cpu");
265 return GPUAttr.hasAttribute(Attribute::None) ?
266 getTargetCPU() : GPUAttr.getValueAsString();
267}
268
269StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
270 Attribute FSAttr = F.getFnAttribute("target-features");
271
272 return FSAttr.hasAttribute(Attribute::None) ?
273 getTargetFeatureString() :
274 FSAttr.getValueAsString();
275}
276
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000277static ImmutablePass *createAMDGPUExternalAAWrapperPass() {
278 return createExternalAAWrapperPass([](Pass &P, Function &, AAResults &AAR) {
279 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
280 AAR.addAAResult(WrapperPass->getResult());
281 });
282}
283
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000284void AMDGPUTargetMachine::adjustPassManager(PassManagerBuilder &Builder) {
Stanislav Mekhanoshinee2dd782017-03-17 17:13:41 +0000285 Builder.DivergentTarget = true;
286
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000287 bool Internalize = InternalizeSymbols &&
288 (getOptLevel() > CodeGenOpt::None) &&
289 (getTargetTriple().getArch() == Triple::amdgcn);
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000290 bool EarlyInline = EarlyInlineAll &&
291 (getOptLevel() > CodeGenOpt::None);
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000292 bool AMDGPUAA = EnableAMDGPUAliasAnalysis && getOptLevel() > CodeGenOpt::None;
293
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000294 Builder.addExtension(
Stanislav Mekhanoshinf6c1feb2017-01-27 16:38:10 +0000295 PassManagerBuilder::EP_ModuleOptimizerEarly,
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000296 [Internalize, EarlyInline, AMDGPUAA](const PassManagerBuilder &,
297 legacy::PassManagerBase &PM) {
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000298 if (AMDGPUAA) {
299 PM.add(createAMDGPUAAWrapperPass());
300 PM.add(createAMDGPUExternalAAWrapperPass());
301 }
Stanislav Mekhanoshin81598112017-01-26 16:49:08 +0000302 PM.add(createAMDGPUUnifyMetadataPass());
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000303 if (Internalize) {
304 PM.add(createInternalizePass([=](const GlobalValue &GV) -> bool {
305 if (const Function *F = dyn_cast<Function>(&GV)) {
306 if (F->isDeclaration())
307 return true;
308 switch (F->getCallingConv()) {
309 default:
310 return false;
311 case CallingConv::AMDGPU_VS:
312 case CallingConv::AMDGPU_GS:
313 case CallingConv::AMDGPU_PS:
314 case CallingConv::AMDGPU_CS:
315 case CallingConv::AMDGPU_KERNEL:
316 case CallingConv::SPIR_KERNEL:
317 return true;
318 }
319 }
320 return !GV.use_empty();
321 }));
322 PM.add(createGlobalDCEPass());
323 }
Stanislav Mekhanoshin9053f222017-03-28 18:23:24 +0000324 if (EarlyInline)
Stanislav Mekhanoshin89653df2017-03-30 20:16:02 +0000325 PM.add(createAMDGPUAlwaysInlinePass(false));
Stanislav Mekhanoshina3b72792017-01-30 21:05:18 +0000326 });
Stanislav Mekhanoshina27b2ca2017-03-24 18:01:14 +0000327
328 Builder.addExtension(
329 PassManagerBuilder::EP_EarlyAsPossible,
330 [AMDGPUAA](const PassManagerBuilder &, legacy::PassManagerBase &PM) {
331 if (AMDGPUAA) {
332 PM.add(createAMDGPUAAWrapperPass());
333 PM.add(createAMDGPUExternalAAWrapperPass());
334 }
335 });
Stanislav Mekhanoshin50ea93a2016-12-08 19:46:04 +0000336}
337
Tom Stellard45bb48e2015-06-13 03:28:10 +0000338//===----------------------------------------------------------------------===//
339// R600 Target Machine (R600 -> Cayman)
340//===----------------------------------------------------------------------===//
341
342R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000343 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000344 TargetOptions Options,
345 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000346 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenaultad55ee52016-12-06 01:02:51 +0000347 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {
348 setRequiresStructuredCFG(true);
349}
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000350
351const R600Subtarget *R600TargetMachine::getSubtargetImpl(
352 const Function &F) const {
353 StringRef GPU = getGPUName(F);
354 StringRef FS = getFeatureString(F);
355
356 SmallString<128> SubtargetKey(GPU);
357 SubtargetKey.append(FS);
358
359 auto &I = SubtargetMap[SubtargetKey];
360 if (!I) {
361 // This needs to be done before we create a new subtarget since any
362 // creation will depend on the TM and the code generation flags on the
363 // function that reside in TargetOptions.
364 resetTargetOptions(F);
365 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
366 }
367
368 return I.get();
369}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000370
371//===----------------------------------------------------------------------===//
372// GCN Target Machine (SI+)
373//===----------------------------------------------------------------------===//
374
Matt Arsenault55dff272016-06-28 00:11:26 +0000375#ifdef LLVM_BUILD_GLOBAL_ISEL
376namespace {
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000377
Matt Arsenault55dff272016-06-28 00:11:26 +0000378struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000379 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
Tom Stellardca166212017-01-30 21:56:46 +0000380 std::unique_ptr<InstructionSelector> InstSelector;
381 std::unique_ptr<LegalizerInfo> Legalizer;
382 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000383 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000384 return CallLoweringInfo.get();
385 }
Tom Stellardca166212017-01-30 21:56:46 +0000386 const InstructionSelector *getInstructionSelector() const override {
387 return InstSelector.get();
388 }
389 const LegalizerInfo *getLegalizerInfo() const override {
390 return Legalizer.get();
391 }
392 const RegisterBankInfo *getRegBankInfo() const override {
393 return RegBankInfo.get();
394 }
Matt Arsenault55dff272016-06-28 00:11:26 +0000395};
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000396
397} // end anonymous namespace
Matt Arsenault55dff272016-06-28 00:11:26 +0000398#endif
399
Tom Stellard45bb48e2015-06-13 03:28:10 +0000400GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000401 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000402 TargetOptions Options,
403 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000404 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000405 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
406
407const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
408 StringRef GPU = getGPUName(F);
409 StringRef FS = getFeatureString(F);
410
411 SmallString<128> SubtargetKey(GPU);
412 SubtargetKey.append(FS);
413
414 auto &I = SubtargetMap[SubtargetKey];
415 if (!I) {
416 // This needs to be done before we create a new subtarget since any
417 // creation will depend on the TM and the code generation flags on the
418 // function that reside in TargetOptions.
419 resetTargetOptions(F);
420 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
421
422#ifndef LLVM_BUILD_GLOBAL_ISEL
423 GISelAccessor *GISel = new GISelAccessor();
424#else
425 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000426 GISel->CallLoweringInfo.reset(
427 new AMDGPUCallLowering(*I->getTargetLowering()));
Tom Stellardca166212017-01-30 21:56:46 +0000428 GISel->Legalizer.reset(new AMDGPULegalizerInfo());
429
430 GISel->RegBankInfo.reset(new AMDGPURegisterBankInfo(*I->getRegisterInfo()));
431 GISel->InstSelector.reset(new AMDGPUInstructionSelector(*I,
432 *static_cast<AMDGPURegisterBankInfo*>(GISel->RegBankInfo.get())));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000433#endif
434
435 I->setGISelAccessor(*GISel);
436 }
437
Alexander Timofeev18009562016-12-08 17:28:47 +0000438 I->setScalarizeGlobalBehavior(ScalarizeGlobal);
439
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000440 return I.get();
441}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000442
443//===----------------------------------------------------------------------===//
444// AMDGPU Pass Setup
445//===----------------------------------------------------------------------===//
446
447namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000448
Tom Stellard45bb48e2015-06-13 03:28:10 +0000449class AMDGPUPassConfig : public TargetPassConfig {
450public:
451 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000452 : TargetPassConfig(TM, PM) {
Matt Arsenault0a109002015-09-25 17:41:20 +0000453 // Exceptions and StackMaps are not supported, so these passes will never do
454 // anything.
455 disablePass(&StackMapLivenessID);
456 disablePass(&FuncletLayoutID);
457 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000458
459 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
460 return getTM<AMDGPUTargetMachine>();
461 }
462
Matthias Braun115efcd2016-11-28 20:11:54 +0000463 ScheduleDAGInstrs *
464 createMachineScheduler(MachineSchedContext *C) const override {
465 ScheduleDAGMILive *DAG = createGenericSchedLive(C);
466 DAG->addMutation(createLoadClusterDAGMutation(DAG->TII, DAG->TRI));
467 DAG->addMutation(createStoreClusterDAGMutation(DAG->TII, DAG->TRI));
468 return DAG;
469 }
470
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000471 void addEarlyCSEOrGVNPass();
472 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000473 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000474 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000475 bool addPreISel() override;
476 bool addInstSelector() override;
477 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000478};
479
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000480class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000481public:
482 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000483 : AMDGPUPassConfig(TM, PM) {}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000484
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000485 ScheduleDAGInstrs *createMachineScheduler(
486 MachineSchedContext *C) const override {
487 return createR600MachineScheduler(C);
488 }
489
Tom Stellard45bb48e2015-06-13 03:28:10 +0000490 bool addPreISel() override;
491 void addPreRegAlloc() override;
492 void addPreSched2() override;
493 void addPreEmitPass() override;
494};
495
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000496class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000497public:
498 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000499 : AMDGPUPassConfig(TM, PM) {}
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000500
501 GCNTargetMachine &getGCNTargetMachine() const {
502 return getTM<GCNTargetMachine>();
503 }
504
505 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000506 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000507
Tom Stellard45bb48e2015-06-13 03:28:10 +0000508 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000509 void addMachineSSAOptimization() override;
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000510 bool addILPOpts() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000511 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000512#ifdef LLVM_BUILD_GLOBAL_ISEL
513 bool addIRTranslator() override;
Tim Northover33b07d62016-07-22 20:03:43 +0000514 bool addLegalizeMachineIR() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000515 bool addRegBankSelect() override;
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000516 bool addGlobalInstructionSelect() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000517#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000518 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
519 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000520 void addPreRegAlloc() override;
Matt Arsenaulte6740752016-09-29 01:44:16 +0000521 void addPostRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000522 void addPreSched2() override;
523 void addPreEmitPass() override;
524};
525
Eugene Zelenko6a9226d2016-12-12 22:23:53 +0000526} // end anonymous namespace
Tom Stellard45bb48e2015-06-13 03:28:10 +0000527
528TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000529 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000530 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000531 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000532}
533
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000534void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
535 if (getOptLevel() == CodeGenOpt::Aggressive)
536 addPass(createGVNPass());
537 else
538 addPass(createEarlyCSEPass());
539}
540
541void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
542 addPass(createSeparateConstOffsetFromGEPPass());
543 addPass(createSpeculativeExecutionPass());
544 // ReassociateGEPs exposes more opportunites for SLSR. See
545 // the example in reassociate-geps-and-slsr.ll.
546 addPass(createStraightLineStrengthReducePass());
547 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
548 // EarlyCSE can reuse.
549 addEarlyCSEOrGVNPass();
550 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
551 addPass(createNaryReassociatePass());
552 // NaryReassociate on GEPs creates redundant common expressions, so run
553 // EarlyCSE after it.
554 addPass(createEarlyCSEPass());
555}
556
Tom Stellard45bb48e2015-06-13 03:28:10 +0000557void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000558 // There is no reason to run these.
559 disablePass(&StackMapLivenessID);
560 disablePass(&FuncletLayoutID);
561 disablePass(&PatchableFunctionID);
562
Matt Arsenault0699ef32017-02-09 22:00:42 +0000563 addPass(createAMDGPULowerIntrinsicsPass());
564
Tom Stellard45bb48e2015-06-13 03:28:10 +0000565 // Function calls are not supported, so make sure we inline everything.
566 addPass(createAMDGPUAlwaysInlinePass());
Chandler Carruth67fc52f2016-08-17 02:56:20 +0000567 addPass(createAlwaysInlinerLegacyPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000568 // We need to add the barrier noop pass, otherwise adding the function
569 // inlining pass will cause all of the PassConfigs passes to be run
570 // one function at a time, which means if we have a nodule with two
571 // functions, then we will generate code for the first function
572 // without ever running any passes on the second.
573 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000574
Matt Arsenault0c329382017-01-30 18:40:29 +0000575 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
576
577 if (TM.getTargetTriple().getArch() == Triple::amdgcn) {
578 // TODO: May want to move later or split into an early and late one.
579
580 addPass(createAMDGPUCodeGenPreparePass(
581 static_cast<const GCNTargetMachine *>(&TM)));
582 }
583
Tom Stellardfd253952015-08-07 23:19:30 +0000584 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
585 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000586
Matt Arsenault03d85842016-06-27 20:32:13 +0000587 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenault417e0072017-02-08 06:16:04 +0000588 addPass(createInferAddressSpacesPass());
Matt Arsenaulte0132462016-01-30 05:19:45 +0000589 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000590
591 if (EnableSROA)
592 addPass(createSROAPass());
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000593
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000594 addStraightLineScalarOptimizationPasses();
Stanislav Mekhanoshin8e45acf2017-03-17 23:56:58 +0000595
596 if (EnableAMDGPUAliasAnalysis) {
597 addPass(createAMDGPUAAWrapperPass());
598 addPass(createExternalAAWrapperPass([](Pass &P, Function &,
599 AAResults &AAR) {
600 if (auto *WrapperPass = P.getAnalysisIfAvailable<AMDGPUAAWrapperPass>())
601 AAR.addAAResult(WrapperPass->getResult());
602 }));
603 }
Konstantin Zhuravlyov4658e5f2016-09-30 16:39:24 +0000604 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000605
606 TargetPassConfig::addIRPasses();
607
608 // EarlyCSE is not always strong enough to clean up what LSR produces. For
609 // example, GVN can combine
610 //
611 // %0 = add %a, %b
612 // %1 = add %b, %a
613 //
614 // and
615 //
616 // %0 = shl nsw %a, 2
617 // %1 = shl %a, 2
618 //
619 // but EarlyCSE can do neither of them.
620 if (getOptLevel() != CodeGenOpt::None)
621 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000622}
623
Matt Arsenault908b9e22016-07-01 03:33:52 +0000624void AMDGPUPassConfig::addCodeGenPrepare() {
625 TargetPassConfig::addCodeGenPrepare();
626
627 if (EnableLoadStoreVectorizer)
628 addPass(createLoadStoreVectorizerPass());
629}
630
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000631bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000632 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000633 return false;
634}
635
636bool AMDGPUPassConfig::addInstSelector() {
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000637 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine(), getOptLevel()));
Tom Stellard45bb48e2015-06-13 03:28:10 +0000638 return false;
639}
640
Matt Arsenault0a109002015-09-25 17:41:20 +0000641bool AMDGPUPassConfig::addGCPasses() {
642 // Do nothing. GC is not supported.
643 return false;
644}
645
Tom Stellard45bb48e2015-06-13 03:28:10 +0000646//===----------------------------------------------------------------------===//
647// R600 Pass Setup
648//===----------------------------------------------------------------------===//
649
650bool R600PassConfig::addPreISel() {
651 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000652
653 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000654 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000655 return false;
656}
657
658void R600PassConfig::addPreRegAlloc() {
659 addPass(createR600VectorRegMerger(*TM));
660}
661
662void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000663 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000664 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000665 addPass(&IfConverterID, false);
666 addPass(createR600ClauseMergePass(*TM), false);
667}
668
669void R600PassConfig::addPreEmitPass() {
670 addPass(createAMDGPUCFGStructurizerPass(), false);
671 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
672 addPass(&FinalizeMachineBundlesID, false);
673 addPass(createR600Packetizer(*TM), false);
674 addPass(createR600ControlFlowFinalizer(*TM), false);
675}
676
677TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
678 return new R600PassConfig(this, PM);
679}
680
681//===----------------------------------------------------------------------===//
682// GCN Pass Setup
683//===----------------------------------------------------------------------===//
684
Matt Arsenault03d85842016-06-27 20:32:13 +0000685ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
686 MachineSchedContext *C) const {
687 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
688 if (ST.enableSIScheduler())
689 return createSIMachineScheduler(C);
Tom Stellard0d23ebe2016-08-29 19:42:52 +0000690 return createGCNMaxOccupancyMachineScheduler(C);
Matt Arsenault03d85842016-06-27 20:32:13 +0000691}
692
Tom Stellard45bb48e2015-06-13 03:28:10 +0000693bool GCNPassConfig::addPreISel() {
694 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000695
696 // FIXME: We need to run a pass to propagate the attributes when calls are
697 // supported.
Matt Arsenaulte823d922017-02-18 18:29:53 +0000698 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
699 addPass(createAMDGPUAnnotateKernelFeaturesPass(&TM));
Matt Arsenaultb8f8dbc2017-03-24 19:52:05 +0000700
701 // Merge divergent exit nodes. StructurizeCFG won't recognize the multi-exit
702 // regions formed by them.
703 addPass(&AMDGPUUnifyDivergentExitNodesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000704 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000705 addPass(createSinkingPass());
706 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000707 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000708 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000709
Tom Stellard45bb48e2015-06-13 03:28:10 +0000710 return false;
711}
712
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000713void GCNPassConfig::addMachineSSAOptimization() {
714 TargetPassConfig::addMachineSSAOptimization();
715
716 // We want to fold operands after PeepholeOptimizer has run (or as part of
717 // it), because it will eliminate extra copies making it easier to fold the
718 // real source operand. We want to eliminate dead instructions after, so that
719 // we see fewer uses of the copies. We then need to clean up the dead
720 // instructions leftover after the operands are folded as well.
721 //
722 // XXX - Can we get away without running DeadMachineInstructionElim again?
723 addPass(&SIFoldOperandsID);
724 addPass(&DeadMachineInstructionElimID);
Tom Stellardc2ff0eb2016-08-29 19:15:22 +0000725 addPass(&SILoadStoreOptimizerID);
Sam Kolton6e795292017-04-07 10:53:12 +0000726 addPass(createSIShrinkInstructionsPass());
727 if (EnableSDWAPeephole) {
728 addPass(&SIPeepholeSDWAID);
729 addPass(&DeadMachineInstructionElimID);
730 }
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000731}
732
Matt Arsenault9f5e0ef2017-01-25 04:25:02 +0000733bool GCNPassConfig::addILPOpts() {
734 if (EnableEarlyIfConversion)
735 addPass(&EarlyIfConverterID);
736
737 TargetPassConfig::addILPOpts();
738 return false;
739}
740
Tom Stellard45bb48e2015-06-13 03:28:10 +0000741bool GCNPassConfig::addInstSelector() {
742 AMDGPUPassConfig::addInstSelector();
743 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000744 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000745 return false;
746}
747
Tom Stellard000c5af2016-04-14 19:09:28 +0000748#ifdef LLVM_BUILD_GLOBAL_ISEL
749bool GCNPassConfig::addIRTranslator() {
750 addPass(new IRTranslator());
751 return false;
752}
753
Tim Northover33b07d62016-07-22 20:03:43 +0000754bool GCNPassConfig::addLegalizeMachineIR() {
Tom Stellardca166212017-01-30 21:56:46 +0000755 addPass(new Legalizer());
Tim Northover33b07d62016-07-22 20:03:43 +0000756 return false;
757}
758
Tom Stellard000c5af2016-04-14 19:09:28 +0000759bool GCNPassConfig::addRegBankSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000760 addPass(new RegBankSelect());
Tom Stellard000c5af2016-04-14 19:09:28 +0000761 return false;
762}
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000763
764bool GCNPassConfig::addGlobalInstructionSelect() {
Tom Stellardca166212017-01-30 21:56:46 +0000765 addPass(new InstructionSelect());
Ahmed Bougacha6756a2c2016-07-27 14:31:55 +0000766 return false;
767}
Tom Stellardca166212017-01-30 21:56:46 +0000768
Tom Stellard000c5af2016-04-14 19:09:28 +0000769#endif
770
Tom Stellard45bb48e2015-06-13 03:28:10 +0000771void GCNPassConfig::addPreRegAlloc() {
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000772 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000773}
774
775void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000776 // FIXME: We have to disable the verifier here because of PHIElimination +
777 // TwoAddressInstructions disabling it.
Matt Arsenaulte6740752016-09-29 01:44:16 +0000778
779 // This must be run immediately after phi elimination and before
780 // TwoAddressInstructions, otherwise the processing of the tied operand of
781 // SI_ELSE will introduce a copy of the tied operand source after the else.
782 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000783
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000784 TargetPassConfig::addFastRegAlloc(RegAllocPass);
785}
786
787void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000788 // This needs to be run directly before register allocation because earlier
789 // passes might recompute live intervals.
790 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
791
Matt Arsenaulte6740752016-09-29 01:44:16 +0000792 // This must be run immediately after phi elimination and before
793 // TwoAddressInstructions, otherwise the processing of the tied operand of
794 // SI_ELSE will introduce a copy of the tied operand source after the else.
795 insertPass(&PHIEliminationID, &SILowerControlFlowID, false);
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000796
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000797 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000798}
799
Matt Arsenaulte6740752016-09-29 01:44:16 +0000800void GCNPassConfig::addPostRegAlloc() {
Stanislav Mekhanoshin22a56f22017-01-24 17:46:17 +0000801 addPass(&SIFixVGPRCopiesID);
Matt Arsenaulte6740752016-09-29 01:44:16 +0000802 addPass(&SIOptimizeExecMaskingID);
803 TargetPassConfig::addPostRegAlloc();
804}
805
Tom Stellard45bb48e2015-06-13 03:28:10 +0000806void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000807}
808
809void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000810 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000811 // guarantee to be able handle all hazards correctly. This is because if there
812 // are multiple scheduling regions in a basic block, the regions are scheduled
813 // bottom up, so when we begin to schedule a region we don't know what
814 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000815 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000816 // Here we add a stand-alone hazard recognizer pass which can handle all
817 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000818 addPass(&PostRAHazardRecognizerID);
819
Kannan Narayananacb089e2017-04-12 03:25:12 +0000820 if (EnableSIInsertWaitcntsPass)
821 addPass(createSIInsertWaitcntsPass());
822 else
823 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000824 addPass(createSIShrinkInstructionsPass());
Matt Arsenault78fc9da2016-08-22 19:33:16 +0000825 addPass(&SIInsertSkipsPassID);
Matt Arsenault9babdf42016-06-22 20:15:28 +0000826 addPass(createSIDebuggerInsertNopsPass());
Matt Arsenault6bc43d82016-10-06 16:20:41 +0000827 addPass(&BranchRelaxationPassID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000828}
829
830TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
831 return new GCNPassConfig(this, PM);
832}
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000833