blob: 3ad1969457052d847bcd27539787a39738d18f77 [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000015#include "AMDGPU.h"
Matt Arsenault7016f132017-08-03 22:30:46 +000016#include "AMDGPUArgumentUsageInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000017#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUInstrInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000019#include "AMDGPURegisterInfo.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000020#include "AMDGPUSubtarget.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000021#include "SIDefines.h"
Christian Konigf82901a2013-02-26 17:52:23 +000022#include "SIISelLowering.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "SIInstrInfo.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000024#include "SIMachineFunctionInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000025#include "SIRegisterInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000026#include "llvm/ADT/APInt.h"
27#include "llvm/ADT/SmallVector.h"
28#include "llvm/ADT/StringRef.h"
Jan Veselyf97de002016-05-13 20:39:29 +000029#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000030#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000031#include "llvm/CodeGen/ISDOpcodes.h"
32#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineRegisterInfo.h"
34#include "llvm/CodeGen/MachineValueType.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000035#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000036#include "llvm/CodeGen/SelectionDAGISel.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000037#include "llvm/CodeGen/SelectionDAGNodes.h"
38#include "llvm/CodeGen/ValueTypes.h"
39#include "llvm/IR/BasicBlock.h"
40#include "llvm/IR/Instruction.h"
41#include "llvm/MC/MCInstrDesc.h"
42#include "llvm/Support/Casting.h"
43#include "llvm/Support/CodeGen.h"
44#include "llvm/Support/ErrorHandling.h"
45#include "llvm/Support/MathExtras.h"
46#include <cassert>
47#include <cstdint>
48#include <new>
49#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000050
51using namespace llvm;
52
Matt Arsenaultd2759212016-02-13 01:24:08 +000053namespace llvm {
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000054
Matt Arsenaultd2759212016-02-13 01:24:08 +000055class R600InstrInfo;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000056
57} // end namespace llvm
Matt Arsenaultd2759212016-02-13 01:24:08 +000058
Tom Stellard75aadc22012-12-11 21:25:42 +000059//===----------------------------------------------------------------------===//
60// Instruction Selector Implementation
61//===----------------------------------------------------------------------===//
62
63namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000064
Tom Stellard75aadc22012-12-11 21:25:42 +000065/// AMDGPU specific code to select AMDGPU machine instructions for
66/// SelectionDAG operations.
67class AMDGPUDAGToDAGISel : public SelectionDAGISel {
68 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
69 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000070 const AMDGPUSubtarget *Subtarget;
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000071 AMDGPUAS AMDGPUASI;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000072
Tom Stellard75aadc22012-12-11 21:25:42 +000073public:
Matt Arsenault7016f132017-08-03 22:30:46 +000074 explicit AMDGPUDAGToDAGISel(TargetMachine *TM = nullptr,
75 CodeGenOpt::Level OptLevel = CodeGenOpt::Default)
76 : SelectionDAGISel(*TM, OptLevel) {
77 AMDGPUASI = AMDGPU::getAMDGPUAS(*TM);
Yaxun Liu1a14bfa2017-03-27 14:04:01 +000078 }
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000079 ~AMDGPUDAGToDAGISel() override = default;
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000080
Matt Arsenault7016f132017-08-03 22:30:46 +000081 void getAnalysisUsage(AnalysisUsage &AU) const override {
82 AU.addRequired<AMDGPUArgumentUsageInfo>();
83 SelectionDAGISel::getAnalysisUsage(AU);
84 }
85
Eric Christopher7792e322015-01-30 23:24:40 +000086 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000087 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000088 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000089 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000090
Tom Stellard20287692017-08-08 04:57:55 +000091protected:
92 void SelectBuildVector(SDNode *N, unsigned RegClassID);
93
Tom Stellard75aadc22012-12-11 21:25:42 +000094private:
Matt Arsenault156d3ae2017-05-17 21:02:58 +000095 std::pair<SDValue, SDValue> foldFrameIndex(SDValue N) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +000096 bool isNoNanSrc(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000097 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000098 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000099 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +0000100 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +0000101 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +0000102
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000103 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000104 bool isUniformBr(const SDNode *N) const;
105
Tom Stellard381a94a2015-05-12 15:00:49 +0000106 SDNode *glueCopyToM0(SDNode *N) const;
107
Tom Stellarddf94dc32013-08-14 23:24:24 +0000108 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +0000109 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000110 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
111 SDValue& Offset);
Tom Stellard20287692017-08-08 04:57:55 +0000112 virtual bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
113 virtual bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000114 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
115 unsigned OffsetBits) const;
116 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000117 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
118 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000119 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000120 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
121 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
122 SDValue &TFE) const;
123 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000124 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
125 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000126 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000127 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +0000128 SDValue &SLC) const;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000129 bool SelectMUBUFScratchOffen(SDNode *Parent,
Matt Arsenault156d3ae2017-05-17 21:02:58 +0000130 SDValue Addr, SDValue &RSrc, SDValue &VAddr,
Matt Arsenault0774ea22017-04-24 19:40:59 +0000131 SDValue &SOffset, SDValue &ImmOffset) const;
Matt Arsenaultb81495d2017-09-20 05:01:53 +0000132 bool SelectMUBUFScratchOffset(SDNode *Parent,
Matt Arsenault156d3ae2017-05-17 21:02:58 +0000133 SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault0774ea22017-04-24 19:40:59 +0000134 SDValue &Offset) const;
135
Tom Stellard155bbb72014-08-11 22:18:17 +0000136 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
137 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000138 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000139 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +0000140 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000141 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
142 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000143 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000144 SDValue &SOffset,
145 SDValue &ImmOffset) const;
146 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
147 SDValue &ImmOffset) const;
148 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
149 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000150
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000151 bool SelectFlatAtomic(SDValue Addr, SDValue &VAddr,
152 SDValue &Offset, SDValue &SLC) const;
Matt Arsenault4e309b02017-07-29 01:03:53 +0000153 bool SelectFlatAtomicSigned(SDValue Addr, SDValue &VAddr,
154 SDValue &Offset, SDValue &SLC) const;
155
156 template <bool IsSigned>
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +0000157 bool SelectFlatOffset(SDValue Addr, SDValue &VAddr,
158 SDValue &Offset, SDValue &SLC) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000159
Tom Stellarddee26a22015-08-06 19:28:30 +0000160 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
161 bool &Imm) const;
162 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
163 bool &Imm) const;
164 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Marek Olsak8973a0a2017-05-24 14:53:50 +0000165 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000166 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
167 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Marek Olsak8973a0a2017-05-24 14:53:50 +0000168 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000169 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000170 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000171
172 bool SelectVOP3Mods_NNaN(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000173 bool SelectVOP3ModsImpl(SDValue In, SDValue &Src, unsigned &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000174 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Matt Arsenaultdf58e822017-04-25 21:17:38 +0000175 bool SelectVOP3NoMods(SDValue In, SDValue &Src) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000176 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
177 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000178 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
179 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000180
Matt Arsenault4831ce52015-01-06 23:00:37 +0000181 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
182 SDValue &Clamp,
183 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000184
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +0000185 bool SelectVOP3OMods(SDValue In, SDValue &Src,
186 SDValue &Clamp, SDValue &Omod) const;
187
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000188 bool SelectVOP3PMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
189 bool SelectVOP3PMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
190 SDValue &Clamp) const;
191
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000192 bool SelectVOP3OpSel(SDValue In, SDValue &Src, SDValue &SrcMods) const;
193 bool SelectVOP3OpSel0(SDValue In, SDValue &Src, SDValue &SrcMods,
194 SDValue &Clamp) const;
195
196 bool SelectVOP3OpSelMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
197 bool SelectVOP3OpSelMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
198 SDValue &Clamp) const;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000199 bool SelectVOP3PMadMixModsImpl(SDValue In, SDValue &Src, unsigned &Mods) const;
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +0000200
Justin Bogner95927c02016-05-12 21:03:32 +0000201 void SelectADD_SUB_I64(SDNode *N);
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000202 void SelectUADDO_USUBO(SDNode *N);
Justin Bogner95927c02016-05-12 21:03:32 +0000203 void SelectDIV_SCALE(SDNode *N);
Tom Stellard8485fa02016-12-07 02:42:15 +0000204 void SelectFMA_W_CHAIN(SDNode *N);
205 void SelectFMUL_W_CHAIN(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000206
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000207 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000208 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000209 void SelectS_BFEFromShifts(SDNode *N);
210 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000211 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000212 void SelectBRCOND(SDNode *N);
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000213 void SelectFMAD(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000214 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000215
Tom Stellard20287692017-08-08 04:57:55 +0000216protected:
Tom Stellard75aadc22012-12-11 21:25:42 +0000217 // Include the pieces autogenerated from the target description.
218#include "AMDGPUGenDAGISel.inc"
219};
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000220
Tom Stellard20287692017-08-08 04:57:55 +0000221class R600DAGToDAGISel : public AMDGPUDAGToDAGISel {
222public:
223 explicit R600DAGToDAGISel(TargetMachine *TM, CodeGenOpt::Level OptLevel) :
224 AMDGPUDAGToDAGISel(TM, OptLevel) {}
225
226 void Select(SDNode *N) override;
227
228 bool SelectADDRIndirect(SDValue Addr, SDValue &Base,
229 SDValue &Offset) override;
230 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
231 SDValue &Offset) override;
232};
233
Tom Stellard75aadc22012-12-11 21:25:42 +0000234} // end anonymous namespace
235
Matt Arsenault7016f132017-08-03 22:30:46 +0000236INITIALIZE_PASS_BEGIN(AMDGPUDAGToDAGISel, "isel",
237 "AMDGPU DAG->DAG Pattern Instruction Selection", false, false)
238INITIALIZE_PASS_DEPENDENCY(AMDGPUArgumentUsageInfo)
239INITIALIZE_PASS_END(AMDGPUDAGToDAGISel, "isel",
240 "AMDGPU DAG->DAG Pattern Instruction Selection", false, false)
241
Tom Stellard75aadc22012-12-11 21:25:42 +0000242/// \brief This pass converts a legalized DAG into a AMDGPU-specific
243// DAG, ready for instruction scheduling.
Matt Arsenault7016f132017-08-03 22:30:46 +0000244FunctionPass *llvm::createAMDGPUISelDag(TargetMachine *TM,
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000245 CodeGenOpt::Level OptLevel) {
246 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000247}
248
Tom Stellard20287692017-08-08 04:57:55 +0000249/// \brief This pass converts a legalized DAG into a R600-specific
250// DAG, ready for instruction scheduling.
251FunctionPass *llvm::createR600ISelDag(TargetMachine *TM,
252 CodeGenOpt::Level OptLevel) {
253 return new R600DAGToDAGISel(TM, OptLevel);
254}
255
Eric Christopher7792e322015-01-30 23:24:40 +0000256bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000257 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000258 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000259}
260
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000261bool AMDGPUDAGToDAGISel::isNoNanSrc(SDValue N) const {
262 if (TM.Options.NoNaNsFPMath)
263 return true;
264
265 // TODO: Move into isKnownNeverNaN
Amara Emersond28f0cd42017-05-01 15:17:51 +0000266 if (N->getFlags().isDefined())
267 return N->getFlags().hasNoNaNs();
Matt Arsenaultf84e5d92017-01-31 03:07:46 +0000268
269 return CurDAG->isKnownNeverNaN(N);
270}
271
Matt Arsenaultfe267752016-07-28 00:32:02 +0000272bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
273 const SIInstrInfo *TII
274 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
275
276 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
277 return TII->isInlineConstant(C->getAPIntValue());
278
279 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
280 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
281
282 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000283}
284
Tom Stellarddf94dc32013-08-14 23:24:24 +0000285/// \brief Determine the register class for \p OpNo
286/// \returns The register class of the virtual register that will be used for
287/// the given operand number \OpNo or NULL if the register class cannot be
288/// determined.
289const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
290 unsigned OpNo) const {
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000291 if (!N->isMachineOpcode()) {
292 if (N->getOpcode() == ISD::CopyToReg) {
293 unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
294 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
295 MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo();
296 return MRI.getRegClass(Reg);
297 }
298
299 const SIRegisterInfo *TRI
300 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
301 return TRI->getPhysRegClass(Reg);
302 }
303
Matt Arsenault209a7b92014-04-18 07:40:20 +0000304 return nullptr;
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000305 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000306
Tom Stellarddf94dc32013-08-14 23:24:24 +0000307 switch (N->getMachineOpcode()) {
308 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000309 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000310 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000311 unsigned OpIdx = Desc.getNumDefs() + OpNo;
312 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000313 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000314 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000315 if (RegClass == -1)
316 return nullptr;
317
Eric Christopher7792e322015-01-30 23:24:40 +0000318 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000319 }
320 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000321 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000322 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000323 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000324
325 SDValue SubRegOp = N->getOperand(OpNo + 1);
326 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000327 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
328 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000329 }
330 }
331}
332
Tom Stellard381a94a2015-05-12 15:00:49 +0000333SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
Tom Stellard20287692017-08-08 04:57:55 +0000334 if (cast<MemSDNode>(N)->getAddressSpace() != AMDGPUASI.LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000335 return N;
336
337 const SITargetLowering& Lowering =
338 *static_cast<const SITargetLowering*>(getTargetLowering());
339
340 // Write max value to m0 before each load operation
341
342 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
343 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
344
345 SDValue Glue = M0.getValue(1);
346
347 SmallVector <SDValue, 8> Ops;
348 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
349 Ops.push_back(N->getOperand(i));
350 }
351 Ops.push_back(Glue);
352 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
353
354 return N;
355}
356
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000357static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000358 switch (NumVectorElts) {
359 case 1:
Marek Olsak79c05872016-11-25 17:37:09 +0000360 return AMDGPU::SReg_32_XM0RegClassID;
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000361 case 2:
362 return AMDGPU::SReg_64RegClassID;
363 case 4:
364 return AMDGPU::SReg_128RegClassID;
365 case 8:
366 return AMDGPU::SReg_256RegClassID;
367 case 16:
368 return AMDGPU::SReg_512RegClassID;
369 }
370
371 llvm_unreachable("invalid vector size");
372}
373
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000374static bool getConstantValue(SDValue N, uint32_t &Out) {
375 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
376 Out = C->getAPIntValue().getZExtValue();
377 return true;
378 }
379
380 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N)) {
381 Out = C->getValueAPF().bitcastToAPInt().getZExtValue();
382 return true;
383 }
384
385 return false;
386}
387
Tom Stellard20287692017-08-08 04:57:55 +0000388void AMDGPUDAGToDAGISel::SelectBuildVector(SDNode *N, unsigned RegClassID) {
Tom Stellard20287692017-08-08 04:57:55 +0000389 EVT VT = N->getValueType(0);
390 unsigned NumVectorElts = VT.getVectorNumElements();
391 EVT EltVT = VT.getVectorElementType();
392 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
393 SDLoc DL(N);
394 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
395
396 if (NumVectorElts == 1) {
397 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
398 RegClass);
399 return;
400 }
401
402 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
403 "supported yet");
404 // 16 = Max Num Vector Elements
405 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
406 // 1 = Vector Register Class
407 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
408
409 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
410 bool IsRegSeq = true;
411 unsigned NOps = N->getNumOperands();
412 for (unsigned i = 0; i < NOps; i++) {
413 // XXX: Why is this here?
414 if (isa<RegisterSDNode>(N->getOperand(i))) {
415 IsRegSeq = false;
416 break;
417 }
418 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
419 RegSeqArgs[1 + (2 * i) + 1] =
420 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
421 MVT::i32);
422 }
423 if (NOps != NumVectorElts) {
424 // Fill in the missing undef elements if this was a scalar_to_vector.
Tom Stellard03aa3ae2017-08-08 05:52:00 +0000425 assert(N->getOpcode() == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
Tom Stellard20287692017-08-08 04:57:55 +0000426 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
427 DL, EltVT);
428 for (unsigned i = NOps; i < NumVectorElts; ++i) {
429 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
430 RegSeqArgs[1 + (2 * i) + 1] =
431 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
432 }
433 }
434
435 if (!IsRegSeq)
436 SelectCode(N);
437 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
438}
439
Justin Bogner95927c02016-05-12 21:03:32 +0000440void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000441 unsigned int Opc = N->getOpcode();
442 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000443 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000444 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000445 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000446
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000447 if (isa<AtomicSDNode>(N) ||
448 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000449 N = glueCopyToM0(N);
450
Tom Stellard75aadc22012-12-11 21:25:42 +0000451 switch (Opc) {
452 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000453 // We are selecting i64 ADD here instead of custom lower it during
454 // DAG legalization, so we can fold some i64 ADDs used for address
455 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000456 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000457 case ISD::ADDC:
458 case ISD::ADDE:
459 case ISD::SUB:
460 case ISD::SUBC:
461 case ISD::SUBE: {
Tom Stellard20287692017-08-08 04:57:55 +0000462 if (N->getValueType(0) != MVT::i64)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000463 break;
464
Justin Bogner95927c02016-05-12 21:03:32 +0000465 SelectADD_SUB_I64(N);
466 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000467 }
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000468 case ISD::UADDO:
469 case ISD::USUBO: {
470 SelectUADDO_USUBO(N);
471 return;
472 }
Tom Stellard8485fa02016-12-07 02:42:15 +0000473 case AMDGPUISD::FMUL_W_CHAIN: {
474 SelectFMUL_W_CHAIN(N);
475 return;
476 }
477 case AMDGPUISD::FMA_W_CHAIN: {
478 SelectFMA_W_CHAIN(N);
479 return;
480 }
481
Matt Arsenault064c2062014-06-11 17:40:32 +0000482 case ISD::SCALAR_TO_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000483 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000484 EVT VT = N->getValueType(0);
485 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenaulteb522e62017-02-27 22:15:25 +0000486
487 if (VT == MVT::v2i16 || VT == MVT::v2f16) {
488 if (Opc == ISD::BUILD_VECTOR) {
489 uint32_t LHSVal, RHSVal;
490 if (getConstantValue(N->getOperand(0), LHSVal) &&
491 getConstantValue(N->getOperand(1), RHSVal)) {
492 uint32_t K = LHSVal | (RHSVal << 16);
493 CurDAG->SelectNodeTo(N, AMDGPU::S_MOV_B32, VT,
494 CurDAG->getTargetConstant(K, SDLoc(N), MVT::i32));
495 return;
496 }
497 }
498
499 break;
500 }
501
Tom Stellard03aa3ae2017-08-08 05:52:00 +0000502 assert(VT.getVectorElementType().bitsEq(MVT::i32));
Tom Stellard20287692017-08-08 04:57:55 +0000503 unsigned RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
504 SelectBuildVector(N, RegClassID);
Justin Bogner95927c02016-05-12 21:03:32 +0000505 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000506 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000507 case ISD::BUILD_PAIR: {
508 SDValue RC, SubReg0, SubReg1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000509 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000510 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000511 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
512 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
513 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000514 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000515 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
516 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
517 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000518 } else {
519 llvm_unreachable("Unhandled value type for BUILD_PAIR");
520 }
521 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
522 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000523 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
524 N->getValueType(0), Ops));
525 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000526 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000527
528 case ISD::Constant:
529 case ISD::ConstantFP: {
Tom Stellard20287692017-08-08 04:57:55 +0000530 if (N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
Tom Stellard7ed0b522014-04-03 20:19:27 +0000531 break;
532
533 uint64_t Imm;
534 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
535 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
536 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000537 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000538 Imm = C->getZExtValue();
539 }
540
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000541 SDLoc DL(N);
542 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
543 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
544 MVT::i32));
545 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
546 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000547 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000548 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
549 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
550 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000551 };
552
Justin Bogner95927c02016-05-12 21:03:32 +0000553 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
554 N->getValueType(0), Ops));
555 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000556 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000557 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000558 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000559 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000560 break;
561 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000562
563 case AMDGPUISD::BFE_I32:
564 case AMDGPUISD::BFE_U32: {
Matt Arsenault78b86702014-04-18 05:19:26 +0000565 // There is a scalar version available, but unlike the vector version which
566 // has a separate operand for the offset and width, the scalar version packs
567 // the width and offset into a single operand. Try to move to the scalar
568 // version if the offsets are constant, so that we can try to keep extended
569 // loads of kernel arguments in SGPRs.
570
571 // TODO: Technically we could try to pattern match scalar bitshifts of
572 // dynamic values, but it's probably not useful.
573 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
574 if (!Offset)
575 break;
576
577 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
578 if (!Width)
579 break;
580
581 bool Signed = Opc == AMDGPUISD::BFE_I32;
582
Matt Arsenault78b86702014-04-18 05:19:26 +0000583 uint32_t OffsetVal = Offset->getZExtValue();
584 uint32_t WidthVal = Width->getZExtValue();
585
Justin Bogner95927c02016-05-12 21:03:32 +0000586 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
587 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
588 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000589 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000590 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000591 SelectDIV_SCALE(N);
592 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000593 }
Tom Stellard3457a842014-10-09 19:06:00 +0000594 case ISD::CopyToReg: {
595 const SITargetLowering& Lowering =
596 *static_cast<const SITargetLowering*>(getTargetLowering());
Matt Arsenault0d0d6c22017-04-12 21:58:23 +0000597 N = Lowering.legalizeTargetIndependentNode(N, *CurDAG);
Tom Stellard3457a842014-10-09 19:06:00 +0000598 break;
599 }
Marek Olsak9b728682015-03-24 13:40:27 +0000600 case ISD::AND:
601 case ISD::SRL:
602 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000603 case ISD::SIGN_EXTEND_INREG:
Tom Stellard20287692017-08-08 04:57:55 +0000604 if (N->getValueType(0) != MVT::i32)
Marek Olsak9b728682015-03-24 13:40:27 +0000605 break;
606
Justin Bogner95927c02016-05-12 21:03:32 +0000607 SelectS_BFE(N);
608 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000609 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000610 SelectBRCOND(N);
611 return;
Matt Arsenaultd7e23032017-09-07 18:05:07 +0000612 case ISD::FMAD:
613 SelectFMAD(N);
614 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000615 case AMDGPUISD::ATOMIC_CMP_SWAP:
616 SelectATOMIC_CMP_SWAP(N);
617 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000618 }
Tom Stellard3457a842014-10-09 19:06:00 +0000619
Justin Bogner95927c02016-05-12 21:03:32 +0000620 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000621}
622
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000623bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
624 if (!N->readMem())
625 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000626 if (CbId == -1)
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000627 return N->getAddressSpace() == AMDGPUASI.CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000628
Yaxun Liu1a14bfa2017-03-27 14:04:01 +0000629 return N->getAddressSpace() == AMDGPUASI.CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000630}
631
Tom Stellardbc4497b2016-02-12 23:45:29 +0000632bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
633 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000634 const Instruction *Term = BB->getTerminator();
635 return Term->getMetadata("amdgpu.uniform") ||
636 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000637}
638
Mehdi Amini117296c2016-10-01 02:56:57 +0000639StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000640 return "AMDGPU DAG->DAG Pattern Instruction Selection";
641}
642
Tom Stellard41fc7852013-07-23 01:48:42 +0000643//===----------------------------------------------------------------------===//
644// Complex Patterns
645//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000646
Tom Stellard365366f2013-01-23 02:09:06 +0000647bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000648 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000649 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000650 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
651 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000652 return true;
653 }
654 return false;
655}
656
657bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
658 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000659 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000660 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000661 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000662 return true;
663 }
664 return false;
665}
666
Tom Stellard75aadc22012-12-11 21:25:42 +0000667bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
Tom Stellard20287692017-08-08 04:57:55 +0000668 SDValue &Offset) {
669 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000670}
671
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000672bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
673 SDValue &Offset) {
674 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000675 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000676
677 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
678 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000679 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Jan Vesely06200bd2017-01-06 21:00:46 +0000680 } else if ((Addr.getOpcode() == AMDGPUISD::DWORDADDR) &&
681 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(0)))) {
682 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
683 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000684 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
685 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
686 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000687 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000688 } else {
689 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000690 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000691 }
692
693 return true;
694}
Christian Konigd910b7d2013-02-26 17:52:16 +0000695
Justin Bogner95927c02016-05-12 21:03:32 +0000696void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000697 SDLoc DL(N);
698 SDValue LHS = N->getOperand(0);
699 SDValue RHS = N->getOperand(1);
700
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000701 unsigned Opcode = N->getOpcode();
702 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
703 bool ProduceCarry =
704 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
705 bool IsAdd =
706 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000707
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000708 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
709 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000710
711 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
712 DL, MVT::i32, LHS, Sub0);
713 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
714 DL, MVT::i32, LHS, Sub1);
715
716 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
717 DL, MVT::i32, RHS, Sub0);
718 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
719 DL, MVT::i32, RHS, Sub1);
720
721 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000722
Tom Stellard80942a12014-09-05 14:07:59 +0000723 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000724 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
725
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000726 SDNode *AddLo;
727 if (!ConsumeCarry) {
728 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
729 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
730 } else {
731 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
732 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
733 }
734 SDValue AddHiArgs[] = {
735 SDValue(Hi0, 0),
736 SDValue(Hi1, 0),
737 SDValue(AddLo, 1)
738 };
739 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000740
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000741 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000742 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000743 SDValue(AddLo,0),
744 Sub0,
745 SDValue(AddHi,0),
746 Sub1,
747 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000748 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
749 MVT::i64, RegSequenceArgs);
750
751 if (ProduceCarry) {
752 // Replace the carry-use
753 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
754 }
755
756 // Replace the remaining uses.
757 CurDAG->ReplaceAllUsesWith(N, RegSequence);
758 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000759}
760
Matt Arsenaultee3f0ac2017-01-30 18:11:38 +0000761void AMDGPUDAGToDAGISel::SelectUADDO_USUBO(SDNode *N) {
762 // The name of the opcodes are misleading. v_add_i32/v_sub_i32 have unsigned
763 // carry out despite the _i32 name. These were renamed in VI to _U32.
764 // FIXME: We should probably rename the opcodes here.
765 unsigned Opc = N->getOpcode() == ISD::UADDO ?
766 AMDGPU::V_ADD_I32_e64 : AMDGPU::V_SUB_I32_e64;
767
768 CurDAG->SelectNodeTo(N, Opc, N->getVTList(),
769 { N->getOperand(0), N->getOperand(1) });
770}
771
Tom Stellard8485fa02016-12-07 02:42:15 +0000772void AMDGPUDAGToDAGISel::SelectFMA_W_CHAIN(SDNode *N) {
773 SDLoc SL(N);
774 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, omod
775 SDValue Ops[10];
776
777 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[6], Ops[7]);
778 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
779 SelectVOP3Mods(N->getOperand(3), Ops[5], Ops[4]);
780 Ops[8] = N->getOperand(0);
781 Ops[9] = N->getOperand(4);
782
783 CurDAG->SelectNodeTo(N, AMDGPU::V_FMA_F32, N->getVTList(), Ops);
784}
785
786void AMDGPUDAGToDAGISel::SelectFMUL_W_CHAIN(SDNode *N) {
787 SDLoc SL(N);
788 // src0_modifiers, src0, src1_modifiers, src1, clamp, omod
789 SDValue Ops[8];
790
791 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[4], Ops[5]);
792 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
793 Ops[6] = N->getOperand(0);
794 Ops[7] = N->getOperand(3);
795
796 CurDAG->SelectNodeTo(N, AMDGPU::V_MUL_F32_e64, N->getVTList(), Ops);
797}
798
Matt Arsenault044f1d12015-02-14 04:24:28 +0000799// We need to handle this here because tablegen doesn't support matching
800// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000801void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000802 SDLoc SL(N);
803 EVT VT = N->getValueType(0);
804
805 assert(VT == MVT::f32 || VT == MVT::f64);
806
807 unsigned Opc
808 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
809
Matt Arsenault3b99f122017-01-19 06:04:12 +0000810 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), N->getOperand(2) };
811 CurDAG->SelectNodeTo(N, Opc, N->getVTList(), Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000812}
813
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000814bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
815 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000816 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
817 (OffsetBits == 8 && !isUInt<8>(Offset)))
818 return false;
819
Matt Arsenault706f9302015-07-06 16:01:58 +0000820 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
821 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000822 return true;
823
824 // On Southern Islands instruction with a negative base value and an offset
825 // don't seem to work.
826 return CurDAG->SignBitIsZero(Base);
827}
828
829bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
830 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000831 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000832 if (CurDAG->isBaseWithConstantOffset(Addr)) {
833 SDValue N0 = Addr.getOperand(0);
834 SDValue N1 = Addr.getOperand(1);
835 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
836 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
837 // (add n0, c0)
838 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000839 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000840 return true;
841 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000842 } else if (Addr.getOpcode() == ISD::SUB) {
843 // sub C, x -> add (sub 0, x), C
844 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
845 int64_t ByteOffset = C->getSExtValue();
846 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000847 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000848
Matt Arsenault966a94f2015-09-08 19:34:22 +0000849 // XXX - This is kind of hacky. Create a dummy sub node so we can check
850 // the known bits in isDSOffsetLegal. We need to emit the selected node
851 // here, so this is thrown away.
852 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
853 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000854
Matt Arsenault966a94f2015-09-08 19:34:22 +0000855 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
856 MachineSDNode *MachineSub
857 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
858 Zero, Addr.getOperand(1));
859
860 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000861 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000862 return true;
863 }
864 }
865 }
866 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
867 // If we have a constant address, prefer to put the constant into the
868 // offset. This can save moves to load the constant address since multiple
869 // operations can share the zero base address register, and enables merging
870 // into read2 / write2 instructions.
871
872 SDLoc DL(Addr);
873
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000874 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000875 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000876 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000877 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000878 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000879 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000880 return true;
881 }
882 }
883
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000884 // default case
885 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000886 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000887 return true;
888}
889
Matt Arsenault966a94f2015-09-08 19:34:22 +0000890// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000891bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
892 SDValue &Offset0,
893 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000894 SDLoc DL(Addr);
895
Tom Stellardf3fc5552014-08-22 18:49:35 +0000896 if (CurDAG->isBaseWithConstantOffset(Addr)) {
897 SDValue N0 = Addr.getOperand(0);
898 SDValue N1 = Addr.getOperand(1);
899 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
900 unsigned DWordOffset0 = C1->getZExtValue() / 4;
901 unsigned DWordOffset1 = DWordOffset0 + 1;
902 // (add n0, c0)
903 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
904 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000905 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
906 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000907 return true;
908 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000909 } else if (Addr.getOpcode() == ISD::SUB) {
910 // sub C, x -> add (sub 0, x), C
911 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
912 unsigned DWordOffset0 = C->getZExtValue() / 4;
913 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000914
Matt Arsenault966a94f2015-09-08 19:34:22 +0000915 if (isUInt<8>(DWordOffset0)) {
916 SDLoc DL(Addr);
917 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
918
919 // XXX - This is kind of hacky. Create a dummy sub node so we can check
920 // the known bits in isDSOffsetLegal. We need to emit the selected node
921 // here, so this is thrown away.
922 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
923 Zero, Addr.getOperand(1));
924
925 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
926 MachineSDNode *MachineSub
927 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
928 Zero, Addr.getOperand(1));
929
930 Base = SDValue(MachineSub, 0);
931 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
932 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
933 return true;
934 }
935 }
936 }
937 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000938 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
939 unsigned DWordOffset1 = DWordOffset0 + 1;
940 assert(4 * DWordOffset0 == CAddr->getZExtValue());
941
942 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000943 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000944 MachineSDNode *MovZero
945 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000946 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000947 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000948 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
949 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000950 return true;
951 }
952 }
953
Tom Stellardf3fc5552014-08-22 18:49:35 +0000954 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000955
956 // FIXME: This is broken on SI where we still need to check if the base
957 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000958 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000959 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
960 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000961 return true;
962}
963
Matt Arsenault0774ea22017-04-24 19:40:59 +0000964static bool isLegalMUBUFImmOffset(unsigned Imm) {
965 return isUInt<12>(Imm);
966}
967
Tom Stellardb02094e2014-07-21 15:45:01 +0000968static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
Matt Arsenault0774ea22017-04-24 19:40:59 +0000969 return isLegalMUBUFImmOffset(Imm->getZExtValue());
Tom Stellardb02094e2014-07-21 15:45:01 +0000970}
971
Changpeng Fangb41574a2015-12-22 20:55:23 +0000972bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000973 SDValue &VAddr, SDValue &SOffset,
974 SDValue &Offset, SDValue &Offen,
975 SDValue &Idxen, SDValue &Addr64,
976 SDValue &GLC, SDValue &SLC,
977 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000978 // Subtarget prefers to use flat instruction
979 if (Subtarget->useFlatForGlobal())
980 return false;
981
Tom Stellardb02c2682014-06-24 23:33:07 +0000982 SDLoc DL(Addr);
983
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000984 if (!GLC.getNode())
985 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
986 if (!SLC.getNode())
987 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000988 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000989
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000990 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
991 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
992 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
993 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000994
Tom Stellardb02c2682014-06-24 23:33:07 +0000995 if (CurDAG->isBaseWithConstantOffset(Addr)) {
996 SDValue N0 = Addr.getOperand(0);
997 SDValue N1 = Addr.getOperand(1);
998 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
999
Tom Stellard94b72312015-02-11 00:34:35 +00001000 if (N0.getOpcode() == ISD::ADD) {
1001 // (add (add N2, N3), C1) -> addr64
1002 SDValue N2 = N0.getOperand(0);
1003 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001004 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +00001005 Ptr = N2;
1006 VAddr = N3;
1007 } else {
Tom Stellard155bbb72014-08-11 22:18:17 +00001008 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001009 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001010 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +00001011 }
1012
1013 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +00001014 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1015 return true;
1016 }
1017
1018 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +00001019 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001020 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +00001021 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001022 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
1023 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001024 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001025 }
1026 }
Tom Stellard94b72312015-02-11 00:34:35 +00001027
Tom Stellardb02c2682014-06-24 23:33:07 +00001028 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +00001029 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +00001030 SDValue N0 = Addr.getOperand(0);
1031 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001032 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +00001033 Ptr = N0;
1034 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001035 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001036 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +00001037 }
1038
Tom Stellard155bbb72014-08-11 22:18:17 +00001039 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001040 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +00001041 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001042 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +00001043
1044 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +00001045}
1046
1047bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001048 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +00001049 SDValue &Offset, SDValue &GLC,
1050 SDValue &SLC, SDValue &TFE) const {
1051 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +00001052
Tom Stellard70580f82015-07-20 14:28:41 +00001053 // addr64 bit was removed for volcanic islands.
1054 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
1055 return false;
1056
Changpeng Fangb41574a2015-12-22 20:55:23 +00001057 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1058 GLC, SLC, TFE))
1059 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +00001060
1061 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
1062 if (C->getSExtValue()) {
1063 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +00001064
1065 const SITargetLowering& Lowering =
1066 *static_cast<const SITargetLowering*>(getTargetLowering());
1067
1068 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001069 return true;
1070 }
Matt Arsenault485defe2014-11-05 19:01:17 +00001071
Tom Stellard155bbb72014-08-11 22:18:17 +00001072 return false;
1073}
1074
Tom Stellard7980fc82014-09-25 18:30:26 +00001075bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +00001076 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +00001077 SDValue &Offset,
1078 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001079 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +00001080 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001081
Tom Stellard1f9939f2015-02-27 14:59:41 +00001082 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +00001083}
1084
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001085static bool isStackPtrRelative(const MachinePointerInfo &PtrInfo) {
1086 auto PSV = PtrInfo.V.dyn_cast<const PseudoSourceValue *>();
1087 return PSV && PSV->isStack();
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001088}
1089
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001090std::pair<SDValue, SDValue> AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
1091 const MachineFunction &MF = CurDAG->getMachineFunction();
1092 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1093
1094 if (auto FI = dyn_cast<FrameIndexSDNode>(N)) {
1095 SDValue TFI = CurDAG->getTargetFrameIndex(FI->getIndex(),
1096 FI->getValueType(0));
1097
1098 // If we can resolve this to a frame index access, this is relative to the
1099 // frame pointer SGPR.
1100 return std::make_pair(TFI, CurDAG->getRegister(Info->getFrameOffsetReg(),
1101 MVT::i32));
1102 }
1103
1104 // If we don't know this private access is a local stack object, it needs to
1105 // be relative to the entry point's scratch wave offset register.
1106 return std::make_pair(N, CurDAG->getRegister(Info->getScratchWaveOffsetReg(),
1107 MVT::i32));
1108}
1109
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001110bool AMDGPUDAGToDAGISel::SelectMUBUFScratchOffen(SDNode *Parent,
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001111 SDValue Addr, SDValue &Rsrc,
Matt Arsenault0774ea22017-04-24 19:40:59 +00001112 SDValue &VAddr, SDValue &SOffset,
1113 SDValue &ImmOffset) const {
Tom Stellardb02094e2014-07-21 15:45:01 +00001114
1115 SDLoc DL(Addr);
1116 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001117 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +00001118
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001119 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Tom Stellardb02094e2014-07-21 15:45:01 +00001120
Matt Arsenault0774ea22017-04-24 19:40:59 +00001121 if (ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
1122 unsigned Imm = CAddr->getZExtValue();
1123 assert(!isLegalMUBUFImmOffset(Imm) &&
1124 "should have been selected by other pattern");
1125
1126 SDValue HighBits = CurDAG->getTargetConstant(Imm & ~4095, DL, MVT::i32);
1127 MachineSDNode *MovHighBits = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
1128 DL, MVT::i32, HighBits);
1129 VAddr = SDValue(MovHighBits, 0);
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001130
1131 // In a call sequence, stores to the argument stack area are relative to the
1132 // stack pointer.
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001133 const MachinePointerInfo &PtrInfo = cast<MemSDNode>(Parent)->getPointerInfo();
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001134 unsigned SOffsetReg = isStackPtrRelative(PtrInfo) ?
1135 Info->getStackPtrOffsetReg() : Info->getScratchWaveOffsetReg();
1136
1137 SOffset = CurDAG->getRegister(SOffsetReg, MVT::i32);
Matt Arsenault0774ea22017-04-24 19:40:59 +00001138 ImmOffset = CurDAG->getTargetConstant(Imm & 4095, DL, MVT::i16);
1139 return true;
1140 }
1141
Tom Stellardb02094e2014-07-21 15:45:01 +00001142 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Matt Arsenault0774ea22017-04-24 19:40:59 +00001143 // (add n0, c1)
1144
Tom Stellard78655fc2015-07-16 19:40:09 +00001145 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +00001146 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001147
Tom Stellard78655fc2015-07-16 19:40:09 +00001148 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +00001149 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +00001150 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001151 std::tie(VAddr, SOffset) = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001152 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1153 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +00001154 }
1155 }
1156
Tom Stellardb02094e2014-07-21 15:45:01 +00001157 // (node)
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001158 std::tie(VAddr, SOffset) = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001159 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +00001160 return true;
1161}
1162
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001163bool AMDGPUDAGToDAGISel::SelectMUBUFScratchOffset(SDNode *Parent,
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001164 SDValue Addr,
Matt Arsenault0774ea22017-04-24 19:40:59 +00001165 SDValue &SRsrc,
1166 SDValue &SOffset,
1167 SDValue &Offset) const {
1168 ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr);
1169 if (!CAddr || !isLegalMUBUFImmOffset(CAddr))
1170 return false;
1171
1172 SDLoc DL(Addr);
1173 MachineFunction &MF = CurDAG->getMachineFunction();
1174 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
1175
1176 SRsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001177
Matt Arsenaultb81495d2017-09-20 05:01:53 +00001178 const MachinePointerInfo &PtrInfo = cast<MemSDNode>(Parent)->getPointerInfo();
Matt Arsenault156d3ae2017-05-17 21:02:58 +00001179 unsigned SOffsetReg = isStackPtrRelative(PtrInfo) ?
1180 Info->getStackPtrOffsetReg() : Info->getScratchWaveOffsetReg();
1181
1182 // FIXME: Get from MachinePointerInfo? We should only be using the frame
1183 // offset if we know this is in a call sequence.
1184 SOffset = CurDAG->getRegister(SOffsetReg, MVT::i32);
1185
Matt Arsenault0774ea22017-04-24 19:40:59 +00001186 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
1187 return true;
1188}
1189
Tom Stellard155bbb72014-08-11 22:18:17 +00001190bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1191 SDValue &SOffset, SDValue &Offset,
1192 SDValue &GLC, SDValue &SLC,
1193 SDValue &TFE) const {
1194 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001195 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +00001196 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001197
Changpeng Fangb41574a2015-12-22 20:55:23 +00001198 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1199 GLC, SLC, TFE))
1200 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001201
Tom Stellard155bbb72014-08-11 22:18:17 +00001202 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1203 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1204 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001205 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001206 APInt::getAllOnesValue(32).getZExtValue(); // Size
1207 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001208
1209 const SITargetLowering& Lowering =
1210 *static_cast<const SITargetLowering*>(getTargetLowering());
1211
1212 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001213 return true;
1214 }
1215 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001216}
1217
Tom Stellard7980fc82014-09-25 18:30:26 +00001218bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001219 SDValue &Soffset, SDValue &Offset
1220 ) const {
1221 SDValue GLC, SLC, TFE;
1222
1223 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1224}
1225bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001226 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001227 SDValue &SLC) const {
1228 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001229
1230 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1231}
1232
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001233bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001234 SDValue &SOffset,
1235 SDValue &ImmOffset) const {
1236 SDLoc DL(Constant);
1237 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1238 uint32_t Overflow = 0;
1239
1240 if (Imm >= 4096) {
1241 if (Imm <= 4095 + 64) {
1242 // Use an SOffset inline constant for 1..64
1243 Overflow = Imm - 4095;
1244 Imm = 4095;
1245 } else {
1246 // Try to keep the same value in SOffset for adjacent loads, so that
1247 // the corresponding register contents can be re-used.
1248 //
1249 // Load values with all low-bits set into SOffset, so that a larger
1250 // range of values can be covered using s_movk_i32
1251 uint32_t High = (Imm + 1) & ~4095;
1252 uint32_t Low = (Imm + 1) & 4095;
1253 Imm = Low;
1254 Overflow = High - 1;
1255 }
1256 }
1257
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001258 // There is a hardware bug in SI and CI which prevents address clamping in
1259 // MUBUF instructions from working correctly with SOffsets. The immediate
1260 // offset is unaffected.
1261 if (Overflow > 0 &&
1262 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1263 return false;
1264
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001265 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1266
1267 if (Overflow <= 64)
1268 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1269 else
1270 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1271 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1272 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001273
1274 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001275}
1276
1277bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1278 SDValue &SOffset,
1279 SDValue &ImmOffset) const {
1280 SDLoc DL(Offset);
1281
1282 if (!isa<ConstantSDNode>(Offset))
1283 return false;
1284
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001285 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001286}
1287
1288bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1289 SDValue &SOffset,
1290 SDValue &ImmOffset,
1291 SDValue &VOffset) const {
1292 SDLoc DL(Offset);
1293
1294 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001295 if (isa<ConstantSDNode>(Offset)) {
1296 SDValue Tmp1, Tmp2;
1297
1298 // When necessary, use a voffset in <= CI anyway to work around a hardware
1299 // bug.
1300 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1301 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1302 return false;
1303 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001304
1305 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1306 SDValue N0 = Offset.getOperand(0);
1307 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001308 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1309 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1310 VOffset = N0;
1311 return true;
1312 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001313 }
1314
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001315 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1316 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1317 VOffset = Offset;
1318
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001319 return true;
1320}
1321
Matt Arsenault4e309b02017-07-29 01:03:53 +00001322template <bool IsSigned>
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001323bool AMDGPUDAGToDAGISel::SelectFlatOffset(SDValue Addr,
1324 SDValue &VAddr,
1325 SDValue &Offset,
1326 SDValue &SLC) const {
1327 int64_t OffsetVal = 0;
1328
1329 if (Subtarget->hasFlatInstOffsets() &&
1330 CurDAG->isBaseWithConstantOffset(Addr)) {
1331 SDValue N0 = Addr.getOperand(0);
1332 SDValue N1 = Addr.getOperand(1);
Matt Arsenault4e309b02017-07-29 01:03:53 +00001333 int64_t COffsetVal = cast<ConstantSDNode>(N1)->getSExtValue();
1334
1335 if ((IsSigned && isInt<13>(COffsetVal)) ||
1336 (!IsSigned && isUInt<12>(COffsetVal))) {
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001337 Addr = N0;
1338 OffsetVal = COffsetVal;
1339 }
1340 }
1341
Matt Arsenault7757c592016-06-09 23:42:54 +00001342 VAddr = Addr;
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001343 Offset = CurDAG->getTargetConstant(OffsetVal, SDLoc(), MVT::i16);
Matt Arsenault47ccafe2017-05-11 17:38:33 +00001344 SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001345
Matt Arsenault7757c592016-06-09 23:42:54 +00001346 return true;
1347}
1348
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001349bool AMDGPUDAGToDAGISel::SelectFlatAtomic(SDValue Addr,
1350 SDValue &VAddr,
1351 SDValue &Offset,
1352 SDValue &SLC) const {
Matt Arsenault4e309b02017-07-29 01:03:53 +00001353 return SelectFlatOffset<false>(Addr, VAddr, Offset, SLC);
1354}
1355
1356bool AMDGPUDAGToDAGISel::SelectFlatAtomicSigned(SDValue Addr,
1357 SDValue &VAddr,
1358 SDValue &Offset,
1359 SDValue &SLC) const {
1360 return SelectFlatOffset<true>(Addr, VAddr, Offset, SLC);
Matt Arsenaultdb7c6a82017-06-12 16:53:51 +00001361}
1362
Tom Stellarddee26a22015-08-06 19:28:30 +00001363bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1364 SDValue &Offset, bool &Imm) const {
1365
1366 // FIXME: Handle non-constant offsets.
1367 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1368 if (!C)
1369 return false;
1370
1371 SDLoc SL(ByteOffsetNode);
Marek Olsak8973a0a2017-05-24 14:53:50 +00001372 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
Tom Stellarddee26a22015-08-06 19:28:30 +00001373 int64_t ByteOffset = C->getSExtValue();
Tom Stellard08efb7e2017-01-27 18:41:14 +00001374 int64_t EncodedOffset = AMDGPU::getSMRDEncodedOffset(*Subtarget, ByteOffset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001375
Tom Stellard08efb7e2017-01-27 18:41:14 +00001376 if (AMDGPU::isLegalSMRDImmOffset(*Subtarget, ByteOffset)) {
Tom Stellarddee26a22015-08-06 19:28:30 +00001377 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1378 Imm = true;
1379 return true;
1380 }
1381
Tom Stellard217361c2015-08-06 19:28:38 +00001382 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1383 return false;
1384
Marek Olsak8973a0a2017-05-24 14:53:50 +00001385 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1386 // 32-bit Immediates are supported on Sea Islands.
Tom Stellard217361c2015-08-06 19:28:38 +00001387 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1388 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001389 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1390 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1391 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001392 }
Tom Stellard217361c2015-08-06 19:28:38 +00001393 Imm = false;
1394 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001395}
1396
1397bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1398 SDValue &Offset, bool &Imm) const {
Tom Stellarddee26a22015-08-06 19:28:30 +00001399 SDLoc SL(Addr);
1400 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1401 SDValue N0 = Addr.getOperand(0);
1402 SDValue N1 = Addr.getOperand(1);
1403
1404 if (SelectSMRDOffset(N1, Offset, Imm)) {
1405 SBase = N0;
1406 return true;
1407 }
1408 }
1409 SBase = Addr;
1410 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1411 Imm = true;
1412 return true;
1413}
1414
1415bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1416 SDValue &Offset) const {
1417 bool Imm;
Marek Olsak8973a0a2017-05-24 14:53:50 +00001418 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1419}
Tom Stellarddee26a22015-08-06 19:28:30 +00001420
Marek Olsak8973a0a2017-05-24 14:53:50 +00001421bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1422 SDValue &Offset) const {
1423
1424 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1425 return false;
1426
1427 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001428 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1429 return false;
1430
Marek Olsak8973a0a2017-05-24 14:53:50 +00001431 return !Imm && isa<ConstantSDNode>(Offset);
Tom Stellard217361c2015-08-06 19:28:38 +00001432}
1433
Tom Stellarddee26a22015-08-06 19:28:30 +00001434bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1435 SDValue &Offset) const {
1436 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001437 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1438 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001439}
1440
1441bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1442 SDValue &Offset) const {
1443 bool Imm;
Marek Olsak8973a0a2017-05-24 14:53:50 +00001444 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1445}
Tom Stellarddee26a22015-08-06 19:28:30 +00001446
Marek Olsak8973a0a2017-05-24 14:53:50 +00001447bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1448 SDValue &Offset) const {
1449 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1450 return false;
1451
1452 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001453 if (!SelectSMRDOffset(Addr, Offset, Imm))
1454 return false;
1455
Marek Olsak8973a0a2017-05-24 14:53:50 +00001456 return !Imm && isa<ConstantSDNode>(Offset);
Tom Stellard217361c2015-08-06 19:28:38 +00001457}
1458
Tom Stellarddee26a22015-08-06 19:28:30 +00001459bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1460 SDValue &Offset) const {
1461 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001462 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1463 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001464}
1465
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001466bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1467 SDValue &Base,
1468 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001469 SDLoc DL(Index);
1470
1471 if (CurDAG->isBaseWithConstantOffset(Index)) {
1472 SDValue N0 = Index.getOperand(0);
1473 SDValue N1 = Index.getOperand(1);
1474 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1475
1476 // (add n0, c0)
1477 Base = N0;
1478 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1479 return true;
1480 }
1481
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001482 if (isa<ConstantSDNode>(Index))
1483 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001484
1485 Base = Index;
1486 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1487 return true;
1488}
1489
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001490SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1491 SDValue Val, uint32_t Offset,
1492 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001493 // Transformation function, pack the offset and width of a BFE into
1494 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1495 // source, bits [5:0] contain the offset and bits [22:16] the width.
1496 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001497 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001498
1499 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1500}
1501
Justin Bogner95927c02016-05-12 21:03:32 +00001502void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001503 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1504 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1505 // Predicate: 0 < b <= c < 32
1506
1507 const SDValue &Shl = N->getOperand(0);
1508 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1509 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1510
1511 if (B && C) {
1512 uint32_t BVal = B->getZExtValue();
1513 uint32_t CVal = C->getZExtValue();
1514
1515 if (0 < BVal && BVal <= CVal && CVal < 32) {
1516 bool Signed = N->getOpcode() == ISD::SRA;
1517 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1518
Justin Bogner95927c02016-05-12 21:03:32 +00001519 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1520 32 - CVal));
1521 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001522 }
1523 }
Justin Bogner95927c02016-05-12 21:03:32 +00001524 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001525}
1526
Justin Bogner95927c02016-05-12 21:03:32 +00001527void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001528 switch (N->getOpcode()) {
1529 case ISD::AND:
1530 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1531 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1532 // Predicate: isMask(mask)
1533 const SDValue &Srl = N->getOperand(0);
1534 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1535 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1536
1537 if (Shift && Mask) {
1538 uint32_t ShiftVal = Shift->getZExtValue();
1539 uint32_t MaskVal = Mask->getZExtValue();
1540
1541 if (isMask_32(MaskVal)) {
1542 uint32_t WidthVal = countPopulation(MaskVal);
1543
Justin Bogner95927c02016-05-12 21:03:32 +00001544 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1545 Srl.getOperand(0), ShiftVal, WidthVal));
1546 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001547 }
1548 }
1549 }
1550 break;
1551 case ISD::SRL:
1552 if (N->getOperand(0).getOpcode() == ISD::AND) {
1553 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1554 // Predicate: isMask(mask >> b)
1555 const SDValue &And = N->getOperand(0);
1556 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1557 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1558
1559 if (Shift && Mask) {
1560 uint32_t ShiftVal = Shift->getZExtValue();
1561 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1562
1563 if (isMask_32(MaskVal)) {
1564 uint32_t WidthVal = countPopulation(MaskVal);
1565
Justin Bogner95927c02016-05-12 21:03:32 +00001566 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1567 And.getOperand(0), ShiftVal, WidthVal));
1568 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001569 }
1570 }
Justin Bogner95927c02016-05-12 21:03:32 +00001571 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1572 SelectS_BFEFromShifts(N);
1573 return;
1574 }
Marek Olsak9b728682015-03-24 13:40:27 +00001575 break;
1576 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001577 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1578 SelectS_BFEFromShifts(N);
1579 return;
1580 }
Marek Olsak9b728682015-03-24 13:40:27 +00001581 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001582
1583 case ISD::SIGN_EXTEND_INREG: {
1584 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1585 SDValue Src = N->getOperand(0);
1586 if (Src.getOpcode() != ISD::SRL)
1587 break;
1588
1589 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1590 if (!Amt)
1591 break;
1592
1593 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001594 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1595 Amt->getZExtValue(), Width));
1596 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001597 }
Marek Olsak9b728682015-03-24 13:40:27 +00001598 }
1599
Justin Bogner95927c02016-05-12 21:03:32 +00001600 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001601}
1602
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001603bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1604 assert(N->getOpcode() == ISD::BRCOND);
1605 if (!N->hasOneUse())
1606 return false;
1607
1608 SDValue Cond = N->getOperand(1);
1609 if (Cond.getOpcode() == ISD::CopyToReg)
1610 Cond = Cond.getOperand(2);
1611
1612 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1613 return false;
1614
1615 MVT VT = Cond.getOperand(0).getSimpleValueType();
1616 if (VT == MVT::i32)
1617 return true;
1618
1619 if (VT == MVT::i64) {
1620 auto ST = static_cast<const SISubtarget *>(Subtarget);
1621
1622 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1623 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1624 }
1625
1626 return false;
1627}
1628
Justin Bogner95927c02016-05-12 21:03:32 +00001629void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001630 SDValue Cond = N->getOperand(1);
1631
Matt Arsenault327188a2016-12-15 21:57:11 +00001632 if (Cond.isUndef()) {
1633 CurDAG->SelectNodeTo(N, AMDGPU::SI_BR_UNDEF, MVT::Other,
1634 N->getOperand(2), N->getOperand(0));
1635 return;
1636 }
1637
Tom Stellardbc4497b2016-02-12 23:45:29 +00001638 if (isCBranchSCC(N)) {
1639 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001640 SelectCode(N);
1641 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001642 }
1643
Tom Stellardbc4497b2016-02-12 23:45:29 +00001644 SDLoc SL(N);
1645
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001646 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond);
Justin Bogner95927c02016-05-12 21:03:32 +00001647 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1648 N->getOperand(2), // Basic Block
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001649 VCC.getValue(0));
Tom Stellardbc4497b2016-02-12 23:45:29 +00001650}
1651
Matt Arsenaultd7e23032017-09-07 18:05:07 +00001652void AMDGPUDAGToDAGISel::SelectFMAD(SDNode *N) {
1653 MVT VT = N->getSimpleValueType(0);
1654 if (VT != MVT::f32 || !Subtarget->hasMadMixInsts()) {
1655 SelectCode(N);
1656 return;
1657 }
1658
1659 SDValue Src0 = N->getOperand(0);
1660 SDValue Src1 = N->getOperand(1);
1661 SDValue Src2 = N->getOperand(2);
1662 unsigned Src0Mods, Src1Mods, Src2Mods;
1663
1664 // Avoid using v_mad_mix_f32 unless there is actually an operand using the
1665 // conversion from f16.
1666 bool Sel0 = SelectVOP3PMadMixModsImpl(Src0, Src0, Src0Mods);
1667 bool Sel1 = SelectVOP3PMadMixModsImpl(Src1, Src1, Src1Mods);
1668 bool Sel2 = SelectVOP3PMadMixModsImpl(Src2, Src2, Src2Mods);
1669
1670 assert(!Subtarget->hasFP32Denormals() &&
1671 "fmad selected with denormals enabled");
1672 // TODO: We can select this with f32 denormals enabled if all the sources are
1673 // converted from f16 (in which case fmad isn't legal).
1674
1675 if (Sel0 || Sel1 || Sel2) {
1676 // For dummy operands.
1677 SDValue Zero = CurDAG->getTargetConstant(0, SDLoc(), MVT::i32);
1678 SDValue Ops[] = {
1679 CurDAG->getTargetConstant(Src0Mods, SDLoc(), MVT::i32), Src0,
1680 CurDAG->getTargetConstant(Src1Mods, SDLoc(), MVT::i32), Src1,
1681 CurDAG->getTargetConstant(Src2Mods, SDLoc(), MVT::i32), Src2,
1682 CurDAG->getTargetConstant(0, SDLoc(), MVT::i1),
1683 Zero, Zero
1684 };
1685
1686 CurDAG->SelectNodeTo(N, AMDGPU::V_MAD_MIX_F32, MVT::f32, Ops);
1687 } else {
1688 SelectCode(N);
1689 }
1690}
1691
Matt Arsenault88701812016-06-09 23:42:48 +00001692// This is here because there isn't a way to use the generated sub0_sub1 as the
1693// subreg index to EXTRACT_SUBREG in tablegen.
1694void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1695 MemSDNode *Mem = cast<MemSDNode>(N);
1696 unsigned AS = Mem->getAddressSpace();
Yaxun Liu1a14bfa2017-03-27 14:04:01 +00001697 if (AS == AMDGPUASI.FLAT_ADDRESS) {
Matt Arsenault7757c592016-06-09 23:42:54 +00001698 SelectCode(N);
1699 return;
1700 }
Matt Arsenault88701812016-06-09 23:42:48 +00001701
1702 MVT VT = N->getSimpleValueType(0);
1703 bool Is32 = (VT == MVT::i32);
1704 SDLoc SL(N);
1705
1706 MachineSDNode *CmpSwap = nullptr;
1707 if (Subtarget->hasAddr64()) {
1708 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1709
1710 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001711 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_ADDR64_RTN :
1712 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_ADDR64_RTN;
Matt Arsenault88701812016-06-09 23:42:48 +00001713 SDValue CmpVal = Mem->getOperand(2);
1714
1715 // XXX - Do we care about glue operands?
1716
1717 SDValue Ops[] = {
1718 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1719 };
1720
1721 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1722 }
1723 }
1724
1725 if (!CmpSwap) {
1726 SDValue SRsrc, SOffset, Offset, SLC;
1727 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
Matt Arsenaulte5456ce2017-07-20 21:06:04 +00001728 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_OFFSET_RTN :
1729 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_OFFSET_RTN;
Matt Arsenault88701812016-06-09 23:42:48 +00001730
1731 SDValue CmpVal = Mem->getOperand(2);
1732 SDValue Ops[] = {
1733 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1734 };
1735
1736 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1737 }
1738 }
1739
1740 if (!CmpSwap) {
1741 SelectCode(N);
1742 return;
1743 }
1744
1745 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1746 *MMOs = Mem->getMemOperand();
1747 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1748
1749 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1750 SDValue Extract
1751 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1752
1753 ReplaceUses(SDValue(N, 0), Extract);
1754 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1755 CurDAG->RemoveDeadNode(N);
1756}
1757
Matt Arsenaultd7e23032017-09-07 18:05:07 +00001758bool AMDGPUDAGToDAGISel::SelectVOP3ModsImpl(SDValue In, SDValue &Src,
1759 unsigned &Mods) const {
1760 Mods = 0;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001761 Src = In;
1762
1763 if (Src.getOpcode() == ISD::FNEG) {
1764 Mods |= SISrcMods::NEG;
1765 Src = Src.getOperand(0);
1766 }
1767
1768 if (Src.getOpcode() == ISD::FABS) {
1769 Mods |= SISrcMods::ABS;
1770 Src = Src.getOperand(0);
1771 }
1772
Tom Stellardb4a313a2014-08-01 00:32:39 +00001773 return true;
1774}
1775
Matt Arsenaultd7e23032017-09-07 18:05:07 +00001776bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1777 SDValue &SrcMods) const {
1778 unsigned Mods;
1779 if (SelectVOP3ModsImpl(In, Src, Mods)) {
1780 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1781 return true;
1782 }
1783
1784 return false;
1785}
1786
Matt Arsenaultf84e5d92017-01-31 03:07:46 +00001787bool AMDGPUDAGToDAGISel::SelectVOP3Mods_NNaN(SDValue In, SDValue &Src,
1788 SDValue &SrcMods) const {
1789 SelectVOP3Mods(In, Src, SrcMods);
1790 return isNoNanSrc(Src);
1791}
1792
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001793bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src) const {
1794 if (In.getOpcode() == ISD::FABS || In.getOpcode() == ISD::FNEG)
1795 return false;
1796
1797 Src = In;
1798 return true;
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001799}
1800
Tom Stellardb4a313a2014-08-01 00:32:39 +00001801bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1802 SDValue &SrcMods, SDValue &Clamp,
1803 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001804 SDLoc DL(In);
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001805 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i1);
1806 Omod = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001807
1808 return SelectVOP3Mods(In, Src, SrcMods);
1809}
1810
Matt Arsenault4831ce52015-01-06 23:00:37 +00001811bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1812 SDValue &SrcMods,
1813 SDValue &Clamp,
1814 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001815 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001816 return SelectVOP3Mods(In, Src, SrcMods);
1817}
1818
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +00001819bool AMDGPUDAGToDAGISel::SelectVOP3OMods(SDValue In, SDValue &Src,
1820 SDValue &Clamp, SDValue &Omod) const {
1821 Src = In;
1822
1823 SDLoc DL(In);
Matt Arsenaultdf58e822017-04-25 21:17:38 +00001824 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i1);
1825 Omod = CurDAG->getTargetConstant(0, DL, MVT::i1);
Dmitry Preobrazhenskyc512d442017-03-27 15:57:17 +00001826
1827 return true;
1828}
1829
Matt Arsenault98f29462017-05-17 20:30:58 +00001830static SDValue stripBitcast(SDValue Val) {
1831 return Val.getOpcode() == ISD::BITCAST ? Val.getOperand(0) : Val;
1832}
1833
1834// Figure out if this is really an extract of the high 16-bits of a dword.
1835static bool isExtractHiElt(SDValue In, SDValue &Out) {
1836 In = stripBitcast(In);
1837 if (In.getOpcode() != ISD::TRUNCATE)
1838 return false;
1839
1840 SDValue Srl = In.getOperand(0);
1841 if (Srl.getOpcode() == ISD::SRL) {
1842 if (ConstantSDNode *ShiftAmt = dyn_cast<ConstantSDNode>(Srl.getOperand(1))) {
1843 if (ShiftAmt->getZExtValue() == 16) {
1844 Out = stripBitcast(Srl.getOperand(0));
1845 return true;
1846 }
1847 }
1848 }
1849
1850 return false;
1851}
1852
1853// Look through operations that obscure just looking at the low 16-bits of the
1854// same register.
1855static SDValue stripExtractLoElt(SDValue In) {
1856 if (In.getOpcode() == ISD::TRUNCATE) {
1857 SDValue Src = In.getOperand(0);
1858 if (Src.getValueType().getSizeInBits() == 32)
1859 return stripBitcast(Src);
1860 }
1861
1862 return In;
1863}
1864
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001865bool AMDGPUDAGToDAGISel::SelectVOP3PMods(SDValue In, SDValue &Src,
1866 SDValue &SrcMods) const {
1867 unsigned Mods = 0;
1868 Src = In;
1869
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001870 if (Src.getOpcode() == ISD::FNEG) {
Matt Arsenault786eeea2017-05-17 20:00:00 +00001871 Mods ^= (SISrcMods::NEG | SISrcMods::NEG_HI);
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001872 Src = Src.getOperand(0);
1873 }
1874
Matt Arsenault786eeea2017-05-17 20:00:00 +00001875 if (Src.getOpcode() == ISD::BUILD_VECTOR) {
1876 unsigned VecMods = Mods;
1877
Matt Arsenault98f29462017-05-17 20:30:58 +00001878 SDValue Lo = stripBitcast(Src.getOperand(0));
1879 SDValue Hi = stripBitcast(Src.getOperand(1));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001880
1881 if (Lo.getOpcode() == ISD::FNEG) {
Matt Arsenault98f29462017-05-17 20:30:58 +00001882 Lo = stripBitcast(Lo.getOperand(0));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001883 Mods ^= SISrcMods::NEG;
1884 }
1885
1886 if (Hi.getOpcode() == ISD::FNEG) {
Matt Arsenault98f29462017-05-17 20:30:58 +00001887 Hi = stripBitcast(Hi.getOperand(0));
Matt Arsenault786eeea2017-05-17 20:00:00 +00001888 Mods ^= SISrcMods::NEG_HI;
1889 }
1890
Matt Arsenault98f29462017-05-17 20:30:58 +00001891 if (isExtractHiElt(Lo, Lo))
1892 Mods |= SISrcMods::OP_SEL_0;
1893
1894 if (isExtractHiElt(Hi, Hi))
1895 Mods |= SISrcMods::OP_SEL_1;
1896
1897 Lo = stripExtractLoElt(Lo);
1898 Hi = stripExtractLoElt(Hi);
1899
Matt Arsenault786eeea2017-05-17 20:00:00 +00001900 if (Lo == Hi && !isInlineImmediate(Lo.getNode())) {
1901 // Really a scalar input. Just select from the low half of the register to
1902 // avoid packing.
1903
1904 Src = Lo;
1905 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1906 return true;
1907 }
1908
1909 Mods = VecMods;
1910 }
1911
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001912 // Packed instructions do not have abs modifiers.
Matt Arsenaulteb522e62017-02-27 22:15:25 +00001913 Mods |= SISrcMods::OP_SEL_1;
1914
1915 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
1916 return true;
1917}
1918
1919bool AMDGPUDAGToDAGISel::SelectVOP3PMods0(SDValue In, SDValue &Src,
1920 SDValue &SrcMods,
1921 SDValue &Clamp) const {
1922 SDLoc SL(In);
1923
1924 // FIXME: Handle clamp and op_sel
1925 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1926
1927 return SelectVOP3PMods(In, Src, SrcMods);
1928}
1929
Dmitry Preobrazhenskyabf28392017-07-21 13:54:11 +00001930bool AMDGPUDAGToDAGISel::SelectVOP3OpSel(SDValue In, SDValue &Src,
1931 SDValue &SrcMods) const {
1932 Src = In;
1933 // FIXME: Handle op_sel
1934 SrcMods = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
1935 return true;
1936}
1937
1938bool AMDGPUDAGToDAGISel::SelectVOP3OpSel0(SDValue In, SDValue &Src,
1939 SDValue &SrcMods,
1940 SDValue &Clamp) const {
1941 SDLoc SL(In);
1942
1943 // FIXME: Handle clamp
1944 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1945
1946 return SelectVOP3OpSel(In, Src, SrcMods);
1947}
1948
1949bool AMDGPUDAGToDAGISel::SelectVOP3OpSelMods(SDValue In, SDValue &Src,
1950 SDValue &SrcMods) const {
1951 // FIXME: Handle op_sel
1952 return SelectVOP3Mods(In, Src, SrcMods);
1953}
1954
1955bool AMDGPUDAGToDAGISel::SelectVOP3OpSelMods0(SDValue In, SDValue &Src,
1956 SDValue &SrcMods,
1957 SDValue &Clamp) const {
1958 SDLoc SL(In);
1959
1960 // FIXME: Handle clamp
1961 Clamp = CurDAG->getTargetConstant(0, SL, MVT::i32);
1962
1963 return SelectVOP3OpSelMods(In, Src, SrcMods);
1964}
1965
Matt Arsenaultd7e23032017-09-07 18:05:07 +00001966// The return value is not whether the match is possible (which it always is),
1967// but whether or not it a conversion is really used.
1968bool AMDGPUDAGToDAGISel::SelectVOP3PMadMixModsImpl(SDValue In, SDValue &Src,
1969 unsigned &Mods) const {
1970 Mods = 0;
1971 SelectVOP3ModsImpl(In, Src, Mods);
1972
1973 if (Src.getOpcode() == ISD::FP_EXTEND) {
1974 Src = Src.getOperand(0);
1975 assert(Src.getValueType() == MVT::f16);
1976 Src = stripBitcast(Src);
1977
1978 // op_sel/op_sel_hi decide the source type and source.
1979 // If the source's op_sel_hi is set, it indicates to do a conversion from fp16.
1980 // If the sources's op_sel is set, it picks the high half of the source
1981 // register.
1982
1983 Mods |= SISrcMods::OP_SEL_1;
1984 if (isExtractHiElt(Src, Src))
1985 Mods |= SISrcMods::OP_SEL_0;
1986
1987 return true;
1988 }
1989
1990 return false;
1991}
1992
Christian Konigd910b7d2013-02-26 17:52:16 +00001993void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001994 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001995 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001996 bool IsModified = false;
1997 do {
1998 IsModified = false;
1999 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00002000 for (SDNode &Node : CurDAG->allnodes()) {
2001 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00002002 if (!MachineNode)
2003 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00002004
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00002005 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00002006 if (ResNode != &Node) {
2007 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00002008 IsModified = true;
2009 }
Tom Stellard2183b702013-06-03 17:39:46 +00002010 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00002011 CurDAG->RemoveDeadNodes();
2012 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00002013}
Tom Stellard20287692017-08-08 04:57:55 +00002014
2015void R600DAGToDAGISel::Select(SDNode *N) {
2016 unsigned int Opc = N->getOpcode();
2017 if (N->isMachineOpcode()) {
2018 N->setNodeId(-1);
2019 return; // Already selected.
2020 }
2021
2022 switch (Opc) {
2023 default: break;
2024 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
2025 case ISD::SCALAR_TO_VECTOR:
2026 case ISD::BUILD_VECTOR: {
2027 EVT VT = N->getValueType(0);
2028 unsigned NumVectorElts = VT.getVectorNumElements();
2029 unsigned RegClassID;
2030 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
2031 // that adds a 128 bits reg copy when going through TwoAddressInstructions
2032 // pass. We want to avoid 128 bits copies as much as possible because they
2033 // can't be bundled by our scheduler.
2034 switch(NumVectorElts) {
2035 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
2036 case 4:
2037 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
2038 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
2039 else
2040 RegClassID = AMDGPU::R600_Reg128RegClassID;
2041 break;
2042 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
2043 }
2044 SelectBuildVector(N, RegClassID);
2045 return;
2046 }
2047 }
2048
2049 SelectCode(N);
2050}
2051
2052bool R600DAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
2053 SDValue &Offset) {
2054 ConstantSDNode *C;
2055 SDLoc DL(Addr);
2056
2057 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
2058 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
2059 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
2060 } else if ((Addr.getOpcode() == AMDGPUISD::DWORDADDR) &&
2061 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(0)))) {
2062 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
2063 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
2064 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
2065 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
2066 Base = Addr.getOperand(0);
2067 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
2068 } else {
2069 Base = Addr;
2070 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
2071 }
2072
2073 return true;
2074}
2075
2076bool R600DAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
2077 SDValue &Offset) {
2078 ConstantSDNode *IMMOffset;
2079
2080 if (Addr.getOpcode() == ISD::ADD
2081 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
2082 && isInt<16>(IMMOffset->getZExtValue())) {
2083
2084 Base = Addr.getOperand(0);
2085 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
2086 MVT::i32);
2087 return true;
2088 // If the pointer address is constant, we can move it to the offset field.
2089 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
2090 && isInt<16>(IMMOffset->getZExtValue())) {
2091 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
2092 SDLoc(CurDAG->getEntryNode()),
2093 AMDGPU::ZERO, MVT::i32);
2094 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
2095 MVT::i32);
2096 return true;
2097 }
2098
2099 // Default case, no offset
2100 Base = Addr;
2101 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
2102 return true;
2103}