blob: 96efcf7a373ac76251ae1d028d2d608a37ce396e [file] [log] [blame]
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00001//===- llvm/CodeGen/GlobalISel/IRTranslator.cpp - IRTranslator ---*- C++ -*-==//
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Quentin Colombet105cf2b2016-01-20 20:58:56 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the IRTranslator class.
10//===----------------------------------------------------------------------===//
11
12#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Amara Emerson6cdfe292018-08-01 02:17:42 +000013#include "llvm/ADT/PostOrderIterator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000014#include "llvm/ADT/STLExtras.h"
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +000015#include "llvm/ADT/ScopeExit.h"
Tim Northoverb6636fd2017-01-17 22:13:50 +000016#include "llvm/ADT/SmallSet.h"
Quentin Colombetfd9d0a02016-02-11 19:59:41 +000017#include "llvm/ADT/SmallVector.h"
Amara Emersonfe4625f2019-06-21 18:10:38 +000018#include "llvm/Analysis/BranchProbabilityInfo.h"
Adam Nemet0965da22017-10-09 23:19:02 +000019#include "llvm/Analysis/OptimizationRemarkEmitter.h"
Jessica Paquette2e35dc52019-01-28 19:22:29 +000020#include "llvm/Analysis/ValueTracking.h"
Tim Northovera9105be2016-11-09 22:39:54 +000021#include "llvm/CodeGen/Analysis.h"
Amara Emersonfe4625f2019-06-21 18:10:38 +000022#include "llvm/CodeGen/FunctionLoweringInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000024#include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000025#include "llvm/CodeGen/LowLevelType.h"
26#include "llvm/CodeGen/MachineBasicBlock.h"
Tim Northoverbd505462016-07-22 16:59:52 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000028#include "llvm/CodeGen/MachineFunction.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
30#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineOperand.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Matthias Braun90ad6832018-07-13 00:08:38 +000033#include "llvm/CodeGen/StackProtector.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000034#include "llvm/CodeGen/TargetFrameLowering.h"
35#include "llvm/CodeGen/TargetLowering.h"
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000036#include "llvm/CodeGen/TargetPassConfig.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000037#include "llvm/CodeGen/TargetRegisterInfo.h"
38#include "llvm/CodeGen/TargetSubtargetInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000039#include "llvm/IR/BasicBlock.h"
Amara Emerson6cdfe292018-08-01 02:17:42 +000040#include "llvm/IR/CFG.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000041#include "llvm/IR/Constant.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000042#include "llvm/IR/Constants.h"
43#include "llvm/IR/DataLayout.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000044#include "llvm/IR/DebugInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000045#include "llvm/IR/DerivedTypes.h"
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000046#include "llvm/IR/Function.h"
Tim Northovera7653b32016-09-12 11:20:22 +000047#include "llvm/IR/GetElementPtrTypeIterator.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000048#include "llvm/IR/InlineAsm.h"
49#include "llvm/IR/InstrTypes.h"
50#include "llvm/IR/Instructions.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000051#include "llvm/IR/IntrinsicInst.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000052#include "llvm/IR/Intrinsics.h"
53#include "llvm/IR/LLVMContext.h"
54#include "llvm/IR/Metadata.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000055#include "llvm/IR/Type.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000056#include "llvm/IR/User.h"
Quentin Colombet17c494b2016-02-11 17:51:31 +000057#include "llvm/IR/Value.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000058#include "llvm/MC/MCContext.h"
59#include "llvm/Pass.h"
60#include "llvm/Support/Casting.h"
61#include "llvm/Support/CodeGen.h"
62#include "llvm/Support/Debug.h"
63#include "llvm/Support/ErrorHandling.h"
64#include "llvm/Support/LowLevelTypeImpl.h"
65#include "llvm/Support/MathExtras.h"
66#include "llvm/Support/raw_ostream.h"
Tim Northover5fb414d2016-07-29 22:32:36 +000067#include "llvm/Target/TargetIntrinsicInfo.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000068#include "llvm/Target/TargetMachine.h"
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000069#include <algorithm>
70#include <cassert>
71#include <cstdint>
72#include <iterator>
73#include <string>
74#include <utility>
75#include <vector>
Quentin Colombet2ecff3b2016-02-10 22:59:27 +000076
77#define DEBUG_TYPE "irtranslator"
78
Quentin Colombet105cf2b2016-01-20 20:58:56 +000079using namespace llvm;
80
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000081static cl::opt<bool>
82 EnableCSEInIRTranslator("enable-cse-in-irtranslator",
83 cl::desc("Should enable CSE in irtranslator"),
84 cl::Optional, cl::init(false));
Quentin Colombet105cf2b2016-01-20 20:58:56 +000085char IRTranslator::ID = 0;
Eugene Zelenko76bf48d2017-06-26 22:44:03 +000086
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000087INITIALIZE_PASS_BEGIN(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
88 false, false)
89INITIALIZE_PASS_DEPENDENCY(TargetPassConfig)
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +000090INITIALIZE_PASS_DEPENDENCY(GISelCSEAnalysisWrapperPass)
Quentin Colombet3bb32cc2016-08-26 23:49:05 +000091INITIALIZE_PASS_END(IRTranslator, DEBUG_TYPE, "IRTranslator LLVM IR -> MI",
Tim Northover884b47e2016-07-26 03:29:18 +000092 false, false)
Quentin Colombet105cf2b2016-01-20 20:58:56 +000093
Ahmed Bougachaae9dade2017-02-23 21:05:42 +000094static void reportTranslationError(MachineFunction &MF,
95 const TargetPassConfig &TPC,
96 OptimizationRemarkEmitter &ORE,
97 OptimizationRemarkMissed &R) {
98 MF.getProperties().set(MachineFunctionProperties::Property::FailedISel);
99
100 // Print the function name explicitly if we don't have a debug location (which
101 // makes the diagnostic less useful) or if we're going to emit a raw error.
102 if (!R.getLocation().isValid() || TPC.isGlobalISelAbortEnabled())
103 R << (" (in function: " + MF.getName() + ")").str();
104
105 if (TPC.isGlobalISelAbortEnabled())
106 report_fatal_error(R.getMsg());
107 else
108 ORE.emit(R);
Tim Northover60f23492016-11-08 01:12:17 +0000109}
110
Tom Stellard1f7f6462019-06-18 02:05:06 +0000111IRTranslator::IRTranslator() : MachineFunctionPass(ID) { }
Quentin Colombeta7fae162016-02-11 17:53:23 +0000112
Daniel Sanders3b390402018-10-31 17:31:23 +0000113#ifndef NDEBUG
Benjamin Kramerb17d2132019-01-12 18:36:22 +0000114namespace {
Daniel Sanders3b390402018-10-31 17:31:23 +0000115/// Verify that every instruction created has the same DILocation as the
116/// instruction being translated.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000117class DILocationVerifier : public GISelChangeObserver {
Daniel Sanders3b390402018-10-31 17:31:23 +0000118 const Instruction *CurrInst = nullptr;
119
120public:
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000121 DILocationVerifier() = default;
122 ~DILocationVerifier() = default;
Daniel Sanders3b390402018-10-31 17:31:23 +0000123
124 const Instruction *getCurrentInst() const { return CurrInst; }
125 void setCurrentInst(const Instruction *Inst) { CurrInst = Inst; }
126
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000127 void erasingInstr(MachineInstr &MI) override {}
128 void changingInstr(MachineInstr &MI) override {}
129 void changedInstr(MachineInstr &MI) override {}
130
131 void createdInstr(MachineInstr &MI) override {
Daniel Sanders3b390402018-10-31 17:31:23 +0000132 assert(getCurrentInst() && "Inserted instruction without a current MI");
133
134 // Only print the check message if we're actually checking it.
135#ifndef NDEBUG
136 LLVM_DEBUG(dbgs() << "Checking DILocation from " << *CurrInst
137 << " was copied to " << MI);
138#endif
Amara Emersonfb0a40f2019-06-13 22:15:35 +0000139 // We allow insts in the entry block to have a debug loc line of 0 because
140 // they could have originated from constants, and we don't want a jumpy
141 // debug experience.
142 assert((CurrInst->getDebugLoc() == MI.getDebugLoc() ||
143 MI.getDebugLoc().getLine() == 0) &&
Daniel Sanders3b390402018-10-31 17:31:23 +0000144 "Line info was not transferred to all instructions");
145 }
Daniel Sanders3b390402018-10-31 17:31:23 +0000146};
Benjamin Kramerb17d2132019-01-12 18:36:22 +0000147} // namespace
Daniel Sanders3b390402018-10-31 17:31:23 +0000148#endif // ifndef NDEBUG
149
150
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000151void IRTranslator::getAnalysisUsage(AnalysisUsage &AU) const {
Matthias Braun90ad6832018-07-13 00:08:38 +0000152 AU.addRequired<StackProtector>();
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000153 AU.addRequired<TargetPassConfig>();
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +0000154 AU.addRequired<GISelCSEAnalysisWrapperPass>();
Matthias Braun90ad6832018-07-13 00:08:38 +0000155 getSelectionDAGFallbackAnalysisUsage(AU);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000156 MachineFunctionPass::getAnalysisUsage(AU);
157}
158
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000159IRTranslator::ValueToVRegInfo::VRegListT &
160IRTranslator::allocateVRegs(const Value &Val) {
161 assert(!VMap.contains(Val) && "Value already allocated in VMap");
162 auto *Regs = VMap.getVRegs(Val);
163 auto *Offsets = VMap.getOffsets(Val);
164 SmallVector<LLT, 4> SplitTys;
165 computeValueLLTs(*DL, *Val.getType(), SplitTys,
166 Offsets->empty() ? Offsets : nullptr);
167 for (unsigned i = 0; i < SplitTys.size(); ++i)
168 Regs->push_back(0);
169 return *Regs;
170}
Tim Northover9e35f1e2017-01-25 20:58:22 +0000171
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000172ArrayRef<Register> IRTranslator::getOrCreateVRegs(const Value &Val) {
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000173 auto VRegsIt = VMap.findVRegs(Val);
174 if (VRegsIt != VMap.vregs_end())
175 return *VRegsIt->second;
176
177 if (Val.getType()->isVoidTy())
178 return *VMap.getVRegs(Val);
179
180 // Create entry for this type.
181 auto *VRegs = VMap.getVRegs(Val);
182 auto *Offsets = VMap.getOffsets(Val);
183
Tim Northover9e35f1e2017-01-25 20:58:22 +0000184 assert(Val.getType()->isSized() &&
185 "Don't know how to create an empty vreg");
Tim Northover9e35f1e2017-01-25 20:58:22 +0000186
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000187 SmallVector<LLT, 4> SplitTys;
188 computeValueLLTs(*DL, *Val.getType(), SplitTys,
189 Offsets->empty() ? Offsets : nullptr);
190
191 if (!isa<Constant>(Val)) {
192 for (auto Ty : SplitTys)
193 VRegs->push_back(MRI->createGenericVirtualRegister(Ty));
194 return *VRegs;
195 }
196
197 if (Val.getType()->isAggregateType()) {
198 // UndefValue, ConstantAggregateZero
199 auto &C = cast<Constant>(Val);
200 unsigned Idx = 0;
201 while (auto Elt = C.getAggregateElement(Idx++)) {
202 auto EltRegs = getOrCreateVRegs(*Elt);
Fangrui Song75709322018-11-17 01:44:25 +0000203 llvm::copy(EltRegs, std::back_inserter(*VRegs));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000204 }
205 } else {
206 assert(SplitTys.size() == 1 && "unexpectedly split LLT");
207 VRegs->push_back(MRI->createGenericVirtualRegister(SplitTys[0]));
208 bool Success = translate(cast<Constant>(Val), VRegs->front());
Tim Northover9e35f1e2017-01-25 20:58:22 +0000209 if (!Success) {
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000210 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +0000211 MF->getFunction().getSubprogram(),
212 &MF->getFunction().getEntryBlock());
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000213 R << "unable to translate constant: " << ore::NV("Type", Val.getType());
214 reportTranslationError(*MF, *TPC, *ORE, R);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000215 return *VRegs;
Tim Northover5ed648e2016-08-09 21:28:04 +0000216 }
Quentin Colombet17c494b2016-02-11 17:51:31 +0000217 }
Tim Northover7f3ad2e2017-01-20 23:25:17 +0000218
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000219 return *VRegs;
Quentin Colombet17c494b2016-02-11 17:51:31 +0000220}
221
Tim Northovercdf23f12016-10-31 18:30:59 +0000222int IRTranslator::getOrCreateFrameIndex(const AllocaInst &AI) {
223 if (FrameIndices.find(&AI) != FrameIndices.end())
224 return FrameIndices[&AI];
225
Quentin Colombetc9256cc2019-05-03 01:23:56 +0000226 unsigned ElementSize = DL->getTypeAllocSize(AI.getAllocatedType());
Tim Northovercdf23f12016-10-31 18:30:59 +0000227 unsigned Size =
228 ElementSize * cast<ConstantInt>(AI.getArraySize())->getZExtValue();
229
230 // Always allocate at least one byte.
231 Size = std::max(Size, 1u);
232
233 unsigned Alignment = AI.getAlignment();
234 if (!Alignment)
235 Alignment = DL->getABITypeAlignment(AI.getAllocatedType());
236
237 int &FI = FrameIndices[&AI];
Tim Northover50db7f412016-12-07 21:17:47 +0000238 FI = MF->getFrameInfo().CreateStackObject(Size, Alignment, false, &AI);
Tim Northovercdf23f12016-10-31 18:30:59 +0000239 return FI;
240}
241
Tim Northoverad2b7172016-07-26 20:23:26 +0000242unsigned IRTranslator::getMemOpAlignment(const Instruction &I) {
243 unsigned Alignment = 0;
244 Type *ValTy = nullptr;
245 if (const StoreInst *SI = dyn_cast<StoreInst>(&I)) {
246 Alignment = SI->getAlignment();
247 ValTy = SI->getValueOperand()->getType();
248 } else if (const LoadInst *LI = dyn_cast<LoadInst>(&I)) {
249 Alignment = LI->getAlignment();
250 ValTy = LI->getType();
Daniel Sanders94813992018-07-09 19:33:40 +0000251 } else if (const AtomicCmpXchgInst *AI = dyn_cast<AtomicCmpXchgInst>(&I)) {
252 // TODO(PR27168): This instruction has no alignment attribute, but unlike
253 // the default alignment for load/store, the default here is to assume
254 // it has NATURAL alignment, not DataLayout-specified alignment.
255 const DataLayout &DL = AI->getModule()->getDataLayout();
256 Alignment = DL.getTypeStoreSize(AI->getCompareOperand()->getType());
257 ValTy = AI->getCompareOperand()->getType();
258 } else if (const AtomicRMWInst *AI = dyn_cast<AtomicRMWInst>(&I)) {
259 // TODO(PR27168): This instruction has no alignment attribute, but unlike
260 // the default alignment for load/store, the default here is to assume
261 // it has NATURAL alignment, not DataLayout-specified alignment.
262 const DataLayout &DL = AI->getModule()->getDataLayout();
263 Alignment = DL.getTypeStoreSize(AI->getValOperand()->getType());
264 ValTy = AI->getType();
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000265 } else {
266 OptimizationRemarkMissed R("gisel-irtranslator", "", &I);
267 R << "unable to translate memop: " << ore::NV("Opcode", &I);
268 reportTranslationError(*MF, *TPC, *ORE, R);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000269 return 1;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +0000270 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000271
272 return Alignment ? Alignment : DL->getABITypeAlignment(ValTy);
273}
274
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000275MachineBasicBlock &IRTranslator::getMBB(const BasicBlock &BB) {
Quentin Colombet53237a92016-03-11 17:27:43 +0000276 MachineBasicBlock *&MBB = BBToMBB[&BB];
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000277 assert(MBB && "BasicBlock was not encountered before");
Quentin Colombet17c494b2016-02-11 17:51:31 +0000278 return *MBB;
279}
280
Tim Northoverb6636fd2017-01-17 22:13:50 +0000281void IRTranslator::addMachineCFGPred(CFGEdge Edge, MachineBasicBlock *NewPred) {
282 assert(NewPred && "new predecessor must be a real MachineBasicBlock");
283 MachinePreds[Edge].push_back(NewPred);
284}
285
Tim Northoverc53606e2016-12-07 21:29:15 +0000286bool IRTranslator::translateBinaryOp(unsigned Opcode, const User &U,
287 MachineIRBuilder &MIRBuilder) {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +0000288 // Get or create a virtual register for each value.
289 // Unless the value is a Constant => loadimm cst?
290 // or inline constant each time?
291 // Creation of a virtual register needs to have a size.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000292 Register Op0 = getOrCreateVReg(*U.getOperand(0));
293 Register Op1 = getOrCreateVReg(*U.getOperand(1));
294 Register Res = getOrCreateVReg(U);
Michael Bergf0d81a32019-02-06 19:57:06 +0000295 uint16_t Flags = 0;
Michael Berg894c39f2018-09-19 18:52:08 +0000296 if (isa<Instruction>(U)) {
Michael Berg894c39f2018-09-19 18:52:08 +0000297 const Instruction &I = cast<Instruction>(U);
Michael Bergf0d81a32019-02-06 19:57:06 +0000298 Flags = MachineInstr::copyFlagsFromInstruction(I);
Michael Berg894c39f2018-09-19 18:52:08 +0000299 }
Michael Bergf0d81a32019-02-06 19:57:06 +0000300
301 MIRBuilder.buildInstr(Opcode, {Res}, {Op0, Op1}, Flags);
Quentin Colombet17c494b2016-02-11 17:51:31 +0000302 return true;
Quentin Colombet105cf2b2016-01-20 20:58:56 +0000303}
304
Volkan Keles20d3c422017-03-07 18:03:28 +0000305bool IRTranslator::translateFSub(const User &U, MachineIRBuilder &MIRBuilder) {
306 // -0.0 - X --> G_FNEG
307 if (isa<Constant>(U.getOperand(0)) &&
308 U.getOperand(0) == ConstantFP::getZeroValueForNegation(U.getType())) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000309 Register Op1 = getOrCreateVReg(*U.getOperand(1));
310 Register Res = getOrCreateVReg(U);
Michael Bergf9bff2a2019-06-17 23:19:40 +0000311 uint16_t Flags = 0;
312 if (isa<Instruction>(U)) {
313 const Instruction &I = cast<Instruction>(U);
314 Flags = MachineInstr::copyFlagsFromInstruction(I);
315 }
316 // Negate the last operand of the FSUB
317 MIRBuilder.buildInstr(TargetOpcode::G_FNEG, {Res}, {Op1}, Flags);
Volkan Keles20d3c422017-03-07 18:03:28 +0000318 return true;
319 }
320 return translateBinaryOp(TargetOpcode::G_FSUB, U, MIRBuilder);
321}
322
Cameron McInallycbde0d92018-11-13 18:15:47 +0000323bool IRTranslator::translateFNeg(const User &U, MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000324 Register Op0 = getOrCreateVReg(*U.getOperand(0));
325 Register Res = getOrCreateVReg(U);
Michael Bergf9bff2a2019-06-17 23:19:40 +0000326 uint16_t Flags = 0;
327 if (isa<Instruction>(U)) {
328 const Instruction &I = cast<Instruction>(U);
329 Flags = MachineInstr::copyFlagsFromInstruction(I);
330 }
331 MIRBuilder.buildInstr(TargetOpcode::G_FNEG, {Res}, {Op0}, Flags);
Cameron McInallycbde0d92018-11-13 18:15:47 +0000332 return true;
333}
334
Tim Northoverc53606e2016-12-07 21:29:15 +0000335bool IRTranslator::translateCompare(const User &U,
336 MachineIRBuilder &MIRBuilder) {
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000337 const CmpInst *CI = dyn_cast<CmpInst>(&U);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000338 Register Op0 = getOrCreateVReg(*U.getOperand(0));
339 Register Op1 = getOrCreateVReg(*U.getOperand(1));
340 Register Res = getOrCreateVReg(U);
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000341 CmpInst::Predicate Pred =
342 CI ? CI->getPredicate() : static_cast<CmpInst::Predicate>(
343 cast<ConstantExpr>(U).getPredicate());
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000344 if (CmpInst::isIntPredicate(Pred))
Tim Northover0f140c72016-09-09 11:46:34 +0000345 MIRBuilder.buildICmp(Pred, Res, Op0, Op1);
Tim Northover7596bd72017-03-08 18:49:54 +0000346 else if (Pred == CmpInst::FCMP_FALSE)
Ahmed Bougacha2fb80302017-03-15 19:21:11 +0000347 MIRBuilder.buildCopy(
348 Res, getOrCreateVReg(*Constant::getNullValue(CI->getType())));
349 else if (Pred == CmpInst::FCMP_TRUE)
350 MIRBuilder.buildCopy(
351 Res, getOrCreateVReg(*Constant::getAllOnesValue(CI->getType())));
Michael Bergc6a52452018-12-18 17:54:52 +0000352 else {
Michael Bergf0d81a32019-02-06 19:57:06 +0000353 MIRBuilder.buildInstr(TargetOpcode::G_FCMP, {Res}, {Pred, Op0, Op1},
354 MachineInstr::copyFlagsFromInstruction(*CI));
Michael Bergc6a52452018-12-18 17:54:52 +0000355 }
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000356
Tim Northoverde3aea0412016-08-17 20:25:25 +0000357 return true;
358}
359
Tim Northoverc53606e2016-12-07 21:29:15 +0000360bool IRTranslator::translateRet(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000361 const ReturnInst &RI = cast<ReturnInst>(U);
Tim Northover0d56e052016-07-29 18:11:21 +0000362 const Value *Ret = RI.getReturnValue();
Amara Emersond78d65c2017-11-30 20:06:02 +0000363 if (Ret && DL->getTypeStoreSize(Ret->getType()) == 0)
364 Ret = nullptr;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000365
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000366 ArrayRef<Register> VRegs;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000367 if (Ret)
368 VRegs = getOrCreateVRegs(*Ret);
369
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000370 Register SwiftErrorVReg = 0;
Tim Northover3b2157a2019-05-24 08:40:13 +0000371 if (CLI->supportSwiftError() && SwiftError.getFunctionArg()) {
372 SwiftErrorVReg = SwiftError.getOrCreateVRegUseAt(
373 &RI, &MIRBuilder.getMBB(), SwiftError.getFunctionArg());
374 }
375
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000376 // The target may mess up with the insertion point, but
377 // this is not important as a return is the last instruction
378 // of the block anyway.
Tim Northover3b2157a2019-05-24 08:40:13 +0000379 return CLI->lowerReturn(MIRBuilder, Ret, VRegs, SwiftErrorVReg);
Quentin Colombet74d7d2f2016-02-11 18:53:28 +0000380}
381
Tim Northoverc53606e2016-12-07 21:29:15 +0000382bool IRTranslator::translateBr(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000383 const BranchInst &BrInst = cast<BranchInst>(U);
Tim Northover69c2ba52016-07-29 17:58:00 +0000384 unsigned Succ = 0;
385 if (!BrInst.isUnconditional()) {
386 // We want a G_BRCOND to the true BB followed by an unconditional branch.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000387 Register Tst = getOrCreateVReg(*BrInst.getCondition());
Tim Northover69c2ba52016-07-29 17:58:00 +0000388 const BasicBlock &TrueTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ++));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000389 MachineBasicBlock &TrueBB = getMBB(TrueTgt);
Tim Northover0f140c72016-09-09 11:46:34 +0000390 MIRBuilder.buildBrCond(Tst, TrueBB);
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000391 }
Tim Northover69c2ba52016-07-29 17:58:00 +0000392
393 const BasicBlock &BrTgt = *cast<BasicBlock>(BrInst.getSuccessor(Succ));
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000394 MachineBasicBlock &TgtBB = getMBB(BrTgt);
Ahmed Bougachae8e1fa32017-03-21 23:42:50 +0000395 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
396
397 // If the unconditional target is the layout successor, fallthrough.
398 if (!CurBB.isLayoutSuccessor(&TgtBB))
399 MIRBuilder.buildBr(TgtBB);
Tim Northover69c2ba52016-07-29 17:58:00 +0000400
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000401 // Link successors.
Chandler Carruth96fc1de2018-08-26 08:41:15 +0000402 for (const BasicBlock *Succ : successors(&BrInst))
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000403 CurBB.addSuccessor(&getMBB(*Succ));
Quentin Colombetdd4b1372016-03-11 17:28:03 +0000404 return true;
405}
406
Amara Emersonfe4625f2019-06-21 18:10:38 +0000407void IRTranslator::addSuccessorWithProb(MachineBasicBlock *Src,
408 MachineBasicBlock *Dst,
409 BranchProbability Prob) {
410 if (!FuncInfo.BPI) {
411 Src->addSuccessorWithoutProb(Dst);
412 return;
Kristof Beylseced0712017-01-05 11:28:51 +0000413 }
Amara Emersonfe4625f2019-06-21 18:10:38 +0000414 if (Prob.isUnknown())
415 Prob = getEdgeProbability(Src, Dst);
416 Src->addSuccessor(Dst, Prob);
417}
418
419BranchProbability
420IRTranslator::getEdgeProbability(const MachineBasicBlock *Src,
421 const MachineBasicBlock *Dst) const {
422 const BasicBlock *SrcBB = Src->getBasicBlock();
423 const BasicBlock *DstBB = Dst->getBasicBlock();
424 if (!FuncInfo.BPI) {
425 // If BPI is not available, set the default probability as 1 / N, where N is
426 // the number of successors.
427 auto SuccSize = std::max<uint32_t>(succ_size(SrcBB), 1);
428 return BranchProbability(1, SuccSize);
429 }
430 return FuncInfo.BPI->getEdgeProbability(SrcBB, DstBB);
431}
432
433bool IRTranslator::translateSwitch(const User &U, MachineIRBuilder &MIB) {
434 using namespace SwitchCG;
435 // Extract cases from the switch.
436 const SwitchInst &SI = cast<SwitchInst>(U);
437 BranchProbabilityInfo *BPI = FuncInfo.BPI;
438 CaseClusterVector Clusters;
439 Clusters.reserve(SI.getNumCases());
440 for (auto &I : SI.cases()) {
441 MachineBasicBlock *Succ = &getMBB(*I.getCaseSuccessor());
442 assert(Succ && "Could not find successor mbb in mapping");
443 const ConstantInt *CaseVal = I.getCaseValue();
444 BranchProbability Prob =
445 BPI ? BPI->getEdgeProbability(SI.getParent(), I.getSuccessorIndex())
446 : BranchProbability(1, SI.getNumCases() + 1);
447 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Prob));
448 }
449
450 MachineBasicBlock *DefaultMBB = &getMBB(*SI.getDefaultDest());
451
452 // Cluster adjacent cases with the same destination. We do this at all
453 // optimization levels because it's cheap to do and will make codegen faster
454 // if there are many clusters.
455 sortAndRangeify(Clusters);
456
457 MachineBasicBlock *SwitchMBB = &getMBB(*SI.getParent());
458
459 // If there is only the default destination, jump there directly.
460 if (Clusters.empty()) {
461 SwitchMBB->addSuccessor(DefaultMBB);
462 if (DefaultMBB != SwitchMBB->getNextNode())
463 MIB.buildBr(*DefaultMBB);
464 return true;
465 }
466
467 SL->findJumpTables(Clusters, &SI, DefaultMBB);
468
469 LLVM_DEBUG({
470 dbgs() << "Case clusters: ";
471 for (const CaseCluster &C : Clusters) {
472 if (C.Kind == CC_JumpTable)
473 dbgs() << "JT:";
474 if (C.Kind == CC_BitTests)
475 dbgs() << "BT:";
476
477 C.Low->getValue().print(dbgs(), true);
478 if (C.Low != C.High) {
479 dbgs() << '-';
480 C.High->getValue().print(dbgs(), true);
481 }
482 dbgs() << ' ';
483 }
484 dbgs() << '\n';
485 });
486
487 assert(!Clusters.empty());
488 SwitchWorkList WorkList;
489 CaseClusterIt First = Clusters.begin();
490 CaseClusterIt Last = Clusters.end() - 1;
491 auto DefaultProb = getEdgeProbability(SwitchMBB, DefaultMBB);
492 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr, DefaultProb});
493
494 // FIXME: At the moment we don't do any splitting optimizations here like
495 // SelectionDAG does, so this worklist only has one entry.
496 while (!WorkList.empty()) {
497 SwitchWorkListItem W = WorkList.back();
498 WorkList.pop_back();
499 if (!lowerSwitchWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB, MIB))
500 return false;
501 }
502 return true;
503}
504
505void IRTranslator::emitJumpTable(SwitchCG::JumpTable &JT,
506 MachineBasicBlock *MBB) {
507 // Emit the code for the jump table
508 assert(JT.Reg != -1U && "Should lower JT Header first!");
509 MachineIRBuilder MIB(*MBB->getParent());
510 MIB.setMBB(*MBB);
511 MIB.setDebugLoc(CurBuilder->getDebugLoc());
512
513 Type *PtrIRTy = Type::getInt8PtrTy(MF->getFunction().getContext());
514 const LLT PtrTy = getLLTForType(*PtrIRTy, *DL);
515
516 auto Table = MIB.buildJumpTable(PtrTy, JT.JTI);
517 MIB.buildBrJT(Table.getReg(0), JT.JTI, JT.Reg);
518}
519
520bool IRTranslator::emitJumpTableHeader(SwitchCG::JumpTable &JT,
521 SwitchCG::JumpTableHeader &JTH,
Amara Emersonecb7ac32019-06-27 23:56:34 +0000522 MachineBasicBlock *HeaderBB) {
523 MachineIRBuilder MIB(*HeaderBB->getParent());
524 MIB.setMBB(*HeaderBB);
525 MIB.setDebugLoc(CurBuilder->getDebugLoc());
Amara Emersonfe4625f2019-06-21 18:10:38 +0000526
527 const Value &SValue = *JTH.SValue;
528 // Subtract the lowest switch case value from the value being switched on.
529 const LLT SwitchTy = getLLTForType(*SValue.getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000530 Register SwitchOpReg = getOrCreateVReg(SValue);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000531 auto FirstCst = MIB.buildConstant(SwitchTy, JTH.First);
532 auto Sub = MIB.buildSub({SwitchTy}, SwitchOpReg, FirstCst);
533
534 // This value may be smaller or larger than the target's pointer type, and
535 // therefore require extension or truncating.
536 Type *PtrIRTy = SValue.getType()->getPointerTo();
537 const LLT PtrScalarTy = LLT::scalar(DL->getTypeSizeInBits(PtrIRTy));
538 Sub = MIB.buildZExtOrTrunc(PtrScalarTy, Sub);
539
540 JT.Reg = Sub.getReg(0);
541
542 if (JTH.OmitRangeCheck) {
Amara Emersonecb7ac32019-06-27 23:56:34 +0000543 if (JT.MBB != HeaderBB->getNextNode())
Amara Emersonfe4625f2019-06-21 18:10:38 +0000544 MIB.buildBr(*JT.MBB);
545 return true;
546 }
547
548 // Emit the range check for the jump table, and branch to the default block
549 // for the switch statement if the value being switched on exceeds the
550 // largest case in the switch.
551 auto Cst = getOrCreateVReg(
552 *ConstantInt::get(SValue.getType(), JTH.Last - JTH.First));
553 Cst = MIB.buildZExtOrTrunc(PtrScalarTy, Cst).getReg(0);
554 auto Cmp = MIB.buildICmp(CmpInst::ICMP_UGT, LLT::scalar(1), Sub, Cst);
555
556 auto BrCond = MIB.buildBrCond(Cmp.getReg(0), *JT.Default);
557
558 // Avoid emitting unnecessary branches to the next block.
Amara Emersonecb7ac32019-06-27 23:56:34 +0000559 if (JT.MBB != HeaderBB->getNextNode())
Amara Emersonfe4625f2019-06-21 18:10:38 +0000560 BrCond = MIB.buildBr(*JT.MBB);
561 return true;
562}
563
564void IRTranslator::emitSwitchCase(SwitchCG::CaseBlock &CB,
565 MachineBasicBlock *SwitchBB,
566 MachineIRBuilder &MIB) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000567 Register CondLHS = getOrCreateVReg(*CB.CmpLHS);
568 Register Cond;
Amara Emersonfe4625f2019-06-21 18:10:38 +0000569 DebugLoc OldDbgLoc = MIB.getDebugLoc();
570 MIB.setDebugLoc(CB.DbgLoc);
571 MIB.setMBB(*CB.ThisBB);
572
573 if (CB.PredInfo.NoCmp) {
574 // Branch or fall through to TrueBB.
575 addSuccessorWithProb(CB.ThisBB, CB.TrueBB, CB.TrueProb);
576 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.TrueBB->getBasicBlock()},
577 CB.ThisBB);
578 CB.ThisBB->normalizeSuccProbs();
579 if (CB.TrueBB != CB.ThisBB->getNextNode())
580 MIB.buildBr(*CB.TrueBB);
581 MIB.setDebugLoc(OldDbgLoc);
582 return;
583 }
584
585 const LLT i1Ty = LLT::scalar(1);
586 // Build the compare.
587 if (!CB.CmpMHS) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000588 Register CondRHS = getOrCreateVReg(*CB.CmpRHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000589 Cond = MIB.buildICmp(CB.PredInfo.Pred, i1Ty, CondLHS, CondRHS).getReg(0);
590 } else {
591 assert(CB.PredInfo.Pred == CmpInst::ICMP_ULE &&
592 "Can only handle ULE ranges");
593
594 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
595 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
596
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000597 Register CmpOpReg = getOrCreateVReg(*CB.CmpMHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000598 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000599 Register CondRHS = getOrCreateVReg(*CB.CmpRHS);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000600 Cond =
601 MIB.buildICmp(CmpInst::ICMP_ULE, i1Ty, CmpOpReg, CondRHS).getReg(0);
602 } else {
603 const LLT &CmpTy = MRI->getType(CmpOpReg);
604 auto Sub = MIB.buildSub({CmpTy}, CmpOpReg, CondLHS);
605 auto Diff = MIB.buildConstant(CmpTy, High - Low);
606 Cond = MIB.buildICmp(CmpInst::ICMP_ULE, i1Ty, Sub, Diff).getReg(0);
607 }
608 }
609
610 // Update successor info
611 addSuccessorWithProb(CB.ThisBB, CB.TrueBB, CB.TrueProb);
612
613 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.TrueBB->getBasicBlock()},
614 CB.ThisBB);
615
616 // TrueBB and FalseBB are always different unless the incoming IR is
617 // degenerate. This only happens when running llc on weird IR.
618 if (CB.TrueBB != CB.FalseBB)
619 addSuccessorWithProb(CB.ThisBB, CB.FalseBB, CB.FalseProb);
620 CB.ThisBB->normalizeSuccProbs();
621
Amara Emersonecb7ac32019-06-27 23:56:34 +0000622 // if (SwitchBB->getBasicBlock() != CB.FalseBB->getBasicBlock())
623 addMachineCFGPred({SwitchBB->getBasicBlock(), CB.FalseBB->getBasicBlock()},
624 CB.ThisBB);
625
Amara Emersonfe4625f2019-06-21 18:10:38 +0000626 // If the lhs block is the next block, invert the condition so that we can
627 // fall through to the lhs instead of the rhs block.
628 if (CB.TrueBB == CB.ThisBB->getNextNode()) {
629 std::swap(CB.TrueBB, CB.FalseBB);
630 auto True = MIB.buildConstant(i1Ty, 1);
631 Cond = MIB.buildInstr(TargetOpcode::G_XOR, {i1Ty}, {Cond, True}, None)
632 .getReg(0);
633 }
634
635 MIB.buildBrCond(Cond, *CB.TrueBB);
636 MIB.buildBr(*CB.FalseBB);
637 MIB.setDebugLoc(OldDbgLoc);
638}
639
640bool IRTranslator::lowerJumpTableWorkItem(SwitchCG::SwitchWorkListItem W,
641 MachineBasicBlock *SwitchMBB,
Amara Emersonecb7ac32019-06-27 23:56:34 +0000642 MachineBasicBlock *CurMBB,
Amara Emersonfe4625f2019-06-21 18:10:38 +0000643 MachineBasicBlock *DefaultMBB,
644 MachineIRBuilder &MIB,
645 MachineFunction::iterator BBI,
646 BranchProbability UnhandledProbs,
647 SwitchCG::CaseClusterIt I,
648 MachineBasicBlock *Fallthrough,
649 bool FallthroughUnreachable) {
650 using namespace SwitchCG;
651 MachineFunction *CurMF = SwitchMBB->getParent();
652 // FIXME: Optimize away range check based on pivot comparisons.
653 JumpTableHeader *JTH = &SL->JTCases[I->JTCasesIndex].first;
654 SwitchCG::JumpTable *JT = &SL->JTCases[I->JTCasesIndex].second;
655 BranchProbability DefaultProb = W.DefaultProb;
Amara Emersonfe4625f2019-06-21 18:10:38 +0000656
657 // The jump block hasn't been inserted yet; insert it here.
658 MachineBasicBlock *JumpMBB = JT->MBB;
659 CurMF->insert(BBI, JumpMBB);
660
661 // Since the jump table block is separate from the switch block, we need
662 // to keep track of it as a machine predecessor to the default block,
663 // otherwise we lose the phi edges.
664 addMachineCFGPred({SwitchMBB->getBasicBlock(), DefaultMBB->getBasicBlock()},
Amara Emersonecb7ac32019-06-27 23:56:34 +0000665 CurMBB);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000666 addMachineCFGPred({SwitchMBB->getBasicBlock(), DefaultMBB->getBasicBlock()},
667 JumpMBB);
668
669 auto JumpProb = I->Prob;
670 auto FallthroughProb = UnhandledProbs;
671
672 // If the default statement is a target of the jump table, we evenly
673 // distribute the default probability to successors of CurMBB. Also
674 // update the probability on the edge from JumpMBB to Fallthrough.
675 for (MachineBasicBlock::succ_iterator SI = JumpMBB->succ_begin(),
676 SE = JumpMBB->succ_end();
677 SI != SE; ++SI) {
678 if (*SI == DefaultMBB) {
679 JumpProb += DefaultProb / 2;
680 FallthroughProb -= DefaultProb / 2;
681 JumpMBB->setSuccProbability(SI, DefaultProb / 2);
682 JumpMBB->normalizeSuccProbs();
Amara Emersonecb7ac32019-06-27 23:56:34 +0000683 } else {
684 // Also record edges from the jump table block to it's successors.
685 addMachineCFGPred({SwitchMBB->getBasicBlock(), (*SI)->getBasicBlock()},
686 JumpMBB);
Amara Emersonfe4625f2019-06-21 18:10:38 +0000687 }
688 }
689
690 // Skip the range check if the fallthrough block is unreachable.
691 if (FallthroughUnreachable)
692 JTH->OmitRangeCheck = true;
693
694 if (!JTH->OmitRangeCheck)
695 addSuccessorWithProb(CurMBB, Fallthrough, FallthroughProb);
696 addSuccessorWithProb(CurMBB, JumpMBB, JumpProb);
697 CurMBB->normalizeSuccProbs();
698
699 // The jump table header will be inserted in our current block, do the
700 // range check, and fall through to our fallthrough block.
701 JTH->HeaderBB = CurMBB;
702 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
703
704 // If we're in the right place, emit the jump table header right now.
705 if (CurMBB == SwitchMBB) {
Amara Emersonecb7ac32019-06-27 23:56:34 +0000706 if (!emitJumpTableHeader(*JT, *JTH, CurMBB))
Amara Emersonfe4625f2019-06-21 18:10:38 +0000707 return false;
708 JTH->Emitted = true;
709 }
710 return true;
711}
712bool IRTranslator::lowerSwitchRangeWorkItem(SwitchCG::CaseClusterIt I,
713 Value *Cond,
714 MachineBasicBlock *Fallthrough,
715 bool FallthroughUnreachable,
716 BranchProbability UnhandledProbs,
717 MachineBasicBlock *CurMBB,
718 MachineIRBuilder &MIB,
719 MachineBasicBlock *SwitchMBB) {
720 using namespace SwitchCG;
721 const Value *RHS, *LHS, *MHS;
722 CmpInst::Predicate Pred;
723 if (I->Low == I->High) {
724 // Check Cond == I->Low.
725 Pred = CmpInst::ICMP_EQ;
726 LHS = Cond;
727 RHS = I->Low;
728 MHS = nullptr;
729 } else {
730 // Check I->Low <= Cond <= I->High.
731 Pred = CmpInst::ICMP_ULE;
732 LHS = I->Low;
733 MHS = Cond;
734 RHS = I->High;
735 }
736
737 // If Fallthrough is unreachable, fold away the comparison.
738 // The false probability is the sum of all unhandled cases.
739 CaseBlock CB(Pred, FallthroughUnreachable, LHS, RHS, MHS, I->MBB, Fallthrough,
740 CurMBB, MIB.getDebugLoc(), I->Prob, UnhandledProbs);
741
742 emitSwitchCase(CB, SwitchMBB, MIB);
743 return true;
744}
745
746bool IRTranslator::lowerSwitchWorkItem(SwitchCG::SwitchWorkListItem W,
747 Value *Cond,
748 MachineBasicBlock *SwitchMBB,
749 MachineBasicBlock *DefaultMBB,
750 MachineIRBuilder &MIB) {
751 using namespace SwitchCG;
752 MachineFunction *CurMF = FuncInfo.MF;
753 MachineBasicBlock *NextMBB = nullptr;
754 MachineFunction::iterator BBI(W.MBB);
755 if (++BBI != FuncInfo.MF->end())
756 NextMBB = &*BBI;
757
758 if (EnableOpts) {
759 // Here, we order cases by probability so the most likely case will be
760 // checked first. However, two clusters can have the same probability in
761 // which case their relative ordering is non-deterministic. So we use Low
762 // as a tie-breaker as clusters are guaranteed to never overlap.
763 llvm::sort(W.FirstCluster, W.LastCluster + 1,
764 [](const CaseCluster &a, const CaseCluster &b) {
765 return a.Prob != b.Prob
766 ? a.Prob > b.Prob
767 : a.Low->getValue().slt(b.Low->getValue());
768 });
769
770 // Rearrange the case blocks so that the last one falls through if possible
771 // without changing the order of probabilities.
772 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster;) {
773 --I;
774 if (I->Prob > W.LastCluster->Prob)
775 break;
776 if (I->Kind == CC_Range && I->MBB == NextMBB) {
777 std::swap(*I, *W.LastCluster);
778 break;
779 }
780 }
781 }
782
783 // Compute total probability.
784 BranchProbability DefaultProb = W.DefaultProb;
785 BranchProbability UnhandledProbs = DefaultProb;
786 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I)
787 UnhandledProbs += I->Prob;
788
789 MachineBasicBlock *CurMBB = W.MBB;
790 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
791 bool FallthroughUnreachable = false;
792 MachineBasicBlock *Fallthrough;
793 if (I == W.LastCluster) {
794 // For the last cluster, fall through to the default destination.
795 Fallthrough = DefaultMBB;
796 FallthroughUnreachable = isa<UnreachableInst>(
797 DefaultMBB->getBasicBlock()->getFirstNonPHIOrDbg());
798 } else {
799 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
800 CurMF->insert(BBI, Fallthrough);
801 }
802 UnhandledProbs -= I->Prob;
803
804 switch (I->Kind) {
805 case CC_BitTests: {
806 LLVM_DEBUG(dbgs() << "Switch to bit test optimization unimplemented");
807 return false; // Bit tests currently unimplemented.
808 }
809 case CC_JumpTable: {
Amara Emersonecb7ac32019-06-27 23:56:34 +0000810 if (!lowerJumpTableWorkItem(W, SwitchMBB, CurMBB, DefaultMBB, MIB, BBI,
Amara Emersonfe4625f2019-06-21 18:10:38 +0000811 UnhandledProbs, I, Fallthrough,
812 FallthroughUnreachable)) {
813 LLVM_DEBUG(dbgs() << "Failed to lower jump table");
814 return false;
815 }
816 break;
817 }
818 case CC_Range: {
819 if (!lowerSwitchRangeWorkItem(I, Cond, Fallthrough,
820 FallthroughUnreachable, UnhandledProbs,
821 CurMBB, MIB, SwitchMBB)) {
822 LLVM_DEBUG(dbgs() << "Failed to lower switch range");
823 return false;
824 }
825 break;
826 }
827 }
828 CurMBB = Fallthrough;
829 }
Kristof Beylseced0712017-01-05 11:28:51 +0000830
831 return true;
832}
833
Kristof Beyls65a12c02017-01-30 09:13:18 +0000834bool IRTranslator::translateIndirectBr(const User &U,
835 MachineIRBuilder &MIRBuilder) {
836 const IndirectBrInst &BrInst = cast<IndirectBrInst>(U);
837
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000838 const Register Tgt = getOrCreateVReg(*BrInst.getAddress());
Kristof Beyls65a12c02017-01-30 09:13:18 +0000839 MIRBuilder.buildBrIndirect(Tgt);
840
841 // Link successors.
842 MachineBasicBlock &CurBB = MIRBuilder.getMBB();
Chandler Carruth96fc1de2018-08-26 08:41:15 +0000843 for (const BasicBlock *Succ : successors(&BrInst))
Ahmed Bougachaa61c2142017-03-15 18:22:33 +0000844 CurBB.addSuccessor(&getMBB(*Succ));
Kristof Beyls65a12c02017-01-30 09:13:18 +0000845
846 return true;
847}
848
Tim Northover3b2157a2019-05-24 08:40:13 +0000849static bool isSwiftError(const Value *V) {
850 if (auto Arg = dyn_cast<Argument>(V))
851 return Arg->hasSwiftErrorAttr();
852 if (auto AI = dyn_cast<AllocaInst>(V))
853 return AI->isSwiftError();
854 return false;
855}
856
Tim Northoverc53606e2016-12-07 21:29:15 +0000857bool IRTranslator::translateLoad(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000858 const LoadInst &LI = cast<LoadInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +0000859
Tim Northover7152dca2016-10-19 15:55:06 +0000860 auto Flags = LI.isVolatile() ? MachineMemOperand::MOVolatile
861 : MachineMemOperand::MONone;
862 Flags |= MachineMemOperand::MOLoad;
Tim Northoverad2b7172016-07-26 20:23:26 +0000863
Amara Emersond78d65c2017-11-30 20:06:02 +0000864 if (DL->getTypeStoreSize(LI.getType()) == 0)
865 return true;
866
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000867 ArrayRef<Register> Regs = getOrCreateVRegs(LI);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000868 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(LI);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000869 Register Base = getOrCreateVReg(*LI.getPointerOperand());
Daniel Sanders52b4ce72017-03-07 23:20:35 +0000870
Diana Picusa5682222019-05-14 09:25:17 +0000871 Type *OffsetIRTy = DL->getIntPtrType(LI.getPointerOperandType());
872 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
873
Tim Northover3b2157a2019-05-24 08:40:13 +0000874 if (CLI->supportSwiftError() && isSwiftError(LI.getPointerOperand())) {
875 assert(Regs.size() == 1 && "swifterror should be single pointer");
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000876 Register VReg = SwiftError.getOrCreateVRegUseAt(&LI, &MIRBuilder.getMBB(),
Tim Northover3b2157a2019-05-24 08:40:13 +0000877 LI.getPointerOperand());
878 MIRBuilder.buildCopy(Regs[0], VReg);
879 return true;
880 }
881
882
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000883 for (unsigned i = 0; i < Regs.size(); ++i) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000884 Register Addr;
Diana Picusa5682222019-05-14 09:25:17 +0000885 MIRBuilder.materializeGEP(Addr, Base, OffsetTy, Offsets[i] / 8);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000886
887 MachinePointerInfo Ptr(LI.getPointerOperand(), Offsets[i] / 8);
888 unsigned BaseAlign = getMemOpAlignment(LI);
889 auto MMO = MF->getMachineMemOperand(
890 Ptr, Flags, (MRI->getType(Regs[i]).getSizeInBits() + 7) / 8,
891 MinAlign(BaseAlign, Offsets[i] / 8), AAMDNodes(), nullptr,
892 LI.getSyncScopeID(), LI.getOrdering());
893 MIRBuilder.buildLoad(Regs[i], Addr, *MMO);
894 }
895
Tim Northoverad2b7172016-07-26 20:23:26 +0000896 return true;
897}
898
Tim Northoverc53606e2016-12-07 21:29:15 +0000899bool IRTranslator::translateStore(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +0000900 const StoreInst &SI = cast<StoreInst>(U);
Tim Northover7152dca2016-10-19 15:55:06 +0000901 auto Flags = SI.isVolatile() ? MachineMemOperand::MOVolatile
902 : MachineMemOperand::MONone;
903 Flags |= MachineMemOperand::MOStore;
Tim Northoverad2b7172016-07-26 20:23:26 +0000904
Amara Emersond78d65c2017-11-30 20:06:02 +0000905 if (DL->getTypeStoreSize(SI.getValueOperand()->getType()) == 0)
906 return true;
907
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000908 ArrayRef<Register> Vals = getOrCreateVRegs(*SI.getValueOperand());
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000909 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(*SI.getValueOperand());
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000910 Register Base = getOrCreateVReg(*SI.getPointerOperand());
Tim Northoverad2b7172016-07-26 20:23:26 +0000911
Diana Picusa5682222019-05-14 09:25:17 +0000912 Type *OffsetIRTy = DL->getIntPtrType(SI.getPointerOperandType());
913 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
914
Tim Northover3b2157a2019-05-24 08:40:13 +0000915 if (CLI->supportSwiftError() && isSwiftError(SI.getPointerOperand())) {
916 assert(Vals.size() == 1 && "swifterror should be single pointer");
917
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000918 Register VReg = SwiftError.getOrCreateVRegDefAt(&SI, &MIRBuilder.getMBB(),
Tim Northover3b2157a2019-05-24 08:40:13 +0000919 SI.getPointerOperand());
920 MIRBuilder.buildCopy(VReg, Vals[0]);
921 return true;
922 }
923
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000924 for (unsigned i = 0; i < Vals.size(); ++i) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000925 Register Addr;
Diana Picusa5682222019-05-14 09:25:17 +0000926 MIRBuilder.materializeGEP(Addr, Base, OffsetTy, Offsets[i] / 8);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000927
928 MachinePointerInfo Ptr(SI.getPointerOperand(), Offsets[i] / 8);
929 unsigned BaseAlign = getMemOpAlignment(SI);
930 auto MMO = MF->getMachineMemOperand(
931 Ptr, Flags, (MRI->getType(Vals[i]).getSizeInBits() + 7) / 8,
932 MinAlign(BaseAlign, Offsets[i] / 8), AAMDNodes(), nullptr,
933 SI.getSyncScopeID(), SI.getOrdering());
934 MIRBuilder.buildStore(Vals[i], Addr, *MMO);
935 }
Tim Northoverad2b7172016-07-26 20:23:26 +0000936 return true;
937}
938
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000939static uint64_t getOffsetFromIndices(const User &U, const DataLayout &DL) {
Tim Northoverb6046222016-08-19 20:09:03 +0000940 const Value *Src = U.getOperand(0);
941 Type *Int32Ty = Type::getInt32Ty(U.getContext());
Volkan Keles6a36c642017-05-19 09:47:02 +0000942
Tim Northover6f80b082016-08-19 17:47:05 +0000943 // getIndexedOffsetInType is designed for GEPs, so the first index is the
944 // usual array element rather than looking into the actual aggregate.
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000945 SmallVector<Value *, 1> Indices;
Tim Northover6f80b082016-08-19 17:47:05 +0000946 Indices.push_back(ConstantInt::get(Int32Ty, 0));
Tim Northoverb6046222016-08-19 20:09:03 +0000947
948 if (const ExtractValueInst *EVI = dyn_cast<ExtractValueInst>(&U)) {
949 for (auto Idx : EVI->indices())
950 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000951 } else if (const InsertValueInst *IVI = dyn_cast<InsertValueInst>(&U)) {
952 for (auto Idx : IVI->indices())
953 Indices.push_back(ConstantInt::get(Int32Ty, Idx));
Tim Northoverb6046222016-08-19 20:09:03 +0000954 } else {
955 for (unsigned i = 1; i < U.getNumOperands(); ++i)
956 Indices.push_back(U.getOperand(i));
957 }
Tim Northover6f80b082016-08-19 17:47:05 +0000958
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000959 return 8 * static_cast<uint64_t>(
960 DL.getIndexedOffsetInType(Src->getType(), Indices));
961}
Tim Northover6f80b082016-08-19 17:47:05 +0000962
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000963bool IRTranslator::translateExtractValue(const User &U,
964 MachineIRBuilder &MIRBuilder) {
965 const Value *Src = U.getOperand(0);
966 uint64_t Offset = getOffsetFromIndices(U, *DL);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000967 ArrayRef<Register> SrcRegs = getOrCreateVRegs(*Src);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000968 ArrayRef<uint64_t> Offsets = *VMap.getOffsets(*Src);
Fangrui Songcecc4352019-04-12 02:02:06 +0000969 unsigned Idx = llvm::lower_bound(Offsets, Offset) - Offsets.begin();
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000970 auto &DstRegs = allocateVRegs(U);
971
972 for (unsigned i = 0; i < DstRegs.size(); ++i)
973 DstRegs[i] = SrcRegs[Idx++];
Tim Northover6f80b082016-08-19 17:47:05 +0000974
975 return true;
976}
977
Tim Northoverc53606e2016-12-07 21:29:15 +0000978bool IRTranslator::translateInsertValue(const User &U,
979 MachineIRBuilder &MIRBuilder) {
Tim Northoverb6046222016-08-19 20:09:03 +0000980 const Value *Src = U.getOperand(0);
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000981 uint64_t Offset = getOffsetFromIndices(U, *DL);
982 auto &DstRegs = allocateVRegs(U);
983 ArrayRef<uint64_t> DstOffsets = *VMap.getOffsets(U);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000984 ArrayRef<Register> SrcRegs = getOrCreateVRegs(*Src);
985 ArrayRef<Register> InsertedRegs = getOrCreateVRegs(*U.getOperand(1));
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000986 auto InsertedIt = InsertedRegs.begin();
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000987
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000988 for (unsigned i = 0; i < DstRegs.size(); ++i) {
989 if (DstOffsets[i] >= Offset && InsertedIt != InsertedRegs.end())
990 DstRegs[i] = *InsertedIt++;
991 else
992 DstRegs[i] = SrcRegs[i];
Tim Northoverb6046222016-08-19 20:09:03 +0000993 }
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000994
Tim Northoverbbbfb1c2016-08-19 20:08:55 +0000995 return true;
996}
997
Tim Northoverc53606e2016-12-07 21:29:15 +0000998bool IRTranslator::translateSelect(const User &U,
999 MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001000 Register Tst = getOrCreateVReg(*U.getOperand(0));
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001001 ArrayRef<Register> ResRegs = getOrCreateVRegs(U);
1002 ArrayRef<Register> Op0Regs = getOrCreateVRegs(*U.getOperand(1));
1003 ArrayRef<Register> Op1Regs = getOrCreateVRegs(*U.getOperand(2));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001004
Michael Bergc6a52452018-12-18 17:54:52 +00001005 const SelectInst &SI = cast<SelectInst>(U);
Michael Bergf0d81a32019-02-06 19:57:06 +00001006 uint16_t Flags = 0;
1007 if (const CmpInst *Cmp = dyn_cast<CmpInst>(SI.getCondition()))
1008 Flags = MachineInstr::copyFlagsFromInstruction(*Cmp);
1009
Michael Bergc6a52452018-12-18 17:54:52 +00001010 for (unsigned i = 0; i < ResRegs.size(); ++i) {
Michael Bergf0d81a32019-02-06 19:57:06 +00001011 MIRBuilder.buildInstr(TargetOpcode::G_SELECT, {ResRegs[i]},
1012 {Tst, Op0Regs[i], Op1Regs[i]}, Flags);
Michael Bergc6a52452018-12-18 17:54:52 +00001013 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001014
Tim Northover5a28c362016-08-19 20:09:07 +00001015 return true;
1016}
1017
Tim Northoverc53606e2016-12-07 21:29:15 +00001018bool IRTranslator::translateBitCast(const User &U,
1019 MachineIRBuilder &MIRBuilder) {
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +00001020 // If we're bitcasting to the source type, we can reuse the source vreg.
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001021 if (getLLTForType(*U.getOperand(0)->getType(), *DL) ==
1022 getLLTForType(*U.getType(), *DL)) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001023 Register SrcReg = getOrCreateVReg(*U.getOperand(0));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001024 auto &Regs = *VMap.getVRegs(U);
Ahmed Bougacha5c7924f2017-03-07 20:53:06 +00001025 // If we already assigned a vreg for this bitcast, we can't change that.
1026 // Emit a copy to satisfy the users we already emitted.
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001027 if (!Regs.empty())
1028 MIRBuilder.buildCopy(Regs[0], SrcReg);
1029 else {
1030 Regs.push_back(SrcReg);
1031 VMap.getOffsets(U)->push_back(0);
1032 }
Tim Northover7c9eba92016-07-25 21:01:29 +00001033 return true;
1034 }
Tim Northoverc53606e2016-12-07 21:29:15 +00001035 return translateCast(TargetOpcode::G_BITCAST, U, MIRBuilder);
Tim Northover7c9eba92016-07-25 21:01:29 +00001036}
1037
Tim Northoverc53606e2016-12-07 21:29:15 +00001038bool IRTranslator::translateCast(unsigned Opcode, const User &U,
1039 MachineIRBuilder &MIRBuilder) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001040 Register Op = getOrCreateVReg(*U.getOperand(0));
1041 Register Res = getOrCreateVReg(U);
Aditya Nandakumar92663372019-04-18 02:19:29 +00001042 MIRBuilder.buildInstr(Opcode, {Res}, {Op});
Tim Northover7c9eba92016-07-25 21:01:29 +00001043 return true;
1044}
1045
Tim Northoverc53606e2016-12-07 21:29:15 +00001046bool IRTranslator::translateGetElementPtr(const User &U,
1047 MachineIRBuilder &MIRBuilder) {
Tim Northovera7653b32016-09-12 11:20:22 +00001048 // FIXME: support vector GEPs.
1049 if (U.getType()->isVectorTy())
1050 return false;
1051
1052 Value &Op0 = *U.getOperand(0);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001053 Register BaseReg = getOrCreateVReg(Op0);
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001054 Type *PtrIRTy = Op0.getType();
1055 LLT PtrTy = getLLTForType(*PtrIRTy, *DL);
1056 Type *OffsetIRTy = DL->getIntPtrType(PtrIRTy);
1057 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
Tim Northovera7653b32016-09-12 11:20:22 +00001058
1059 int64_t Offset = 0;
1060 for (gep_type_iterator GTI = gep_type_begin(&U), E = gep_type_end(&U);
1061 GTI != E; ++GTI) {
1062 const Value *Idx = GTI.getOperand();
Peter Collingbourne25a40752016-12-02 02:55:30 +00001063 if (StructType *StTy = GTI.getStructTypeOrNull()) {
Tim Northovera7653b32016-09-12 11:20:22 +00001064 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
1065 Offset += DL->getStructLayout(StTy)->getElementOffset(Field);
1066 continue;
1067 } else {
1068 uint64_t ElementSize = DL->getTypeAllocSize(GTI.getIndexedType());
1069
1070 // If this is a scalar constant or a splat vector of constants,
1071 // handle it quickly.
1072 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
1073 Offset += ElementSize * CI->getSExtValue();
1074 continue;
1075 }
1076
1077 if (Offset != 0) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001078 Register NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
Amara Emerson946b1242019-04-15 05:04:20 +00001079 LLT OffsetTy = getLLTForType(*OffsetIRTy, *DL);
1080 auto OffsetMIB = MIRBuilder.buildConstant({OffsetTy}, Offset);
1081 MIRBuilder.buildGEP(NewBaseReg, BaseReg, OffsetMIB.getReg(0));
Tim Northovera7653b32016-09-12 11:20:22 +00001082
1083 BaseReg = NewBaseReg;
1084 Offset = 0;
1085 }
1086
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001087 Register IdxReg = getOrCreateVReg(*Idx);
Tim Northovera7653b32016-09-12 11:20:22 +00001088 if (MRI->getType(IdxReg) != OffsetTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001089 Register NewIdxReg = MRI->createGenericVirtualRegister(OffsetTy);
Tim Northovera7653b32016-09-12 11:20:22 +00001090 MIRBuilder.buildSExtOrTrunc(NewIdxReg, IdxReg);
1091 IdxReg = NewIdxReg;
1092 }
1093
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001094 // N = N + Idx * ElementSize;
1095 // Avoid doing it for ElementSize of 1.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001096 Register GepOffsetReg;
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001097 if (ElementSize != 1) {
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001098 GepOffsetReg = MRI->createGenericVirtualRegister(OffsetTy);
Amara Emerson946b1242019-04-15 05:04:20 +00001099 auto ElementSizeMIB = MIRBuilder.buildConstant(
1100 getLLTForType(*OffsetIRTy, *DL), ElementSize);
1101 MIRBuilder.buildMul(GepOffsetReg, ElementSizeMIB.getReg(0), IdxReg);
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001102 } else
1103 GepOffsetReg = IdxReg;
Tim Northovera7653b32016-09-12 11:20:22 +00001104
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001105 Register NewBaseReg = MRI->createGenericVirtualRegister(PtrTy);
Aditya Nandakumar5710c442018-01-05 02:56:28 +00001106 MIRBuilder.buildGEP(NewBaseReg, BaseReg, GepOffsetReg);
Tim Northovera7653b32016-09-12 11:20:22 +00001107 BaseReg = NewBaseReg;
1108 }
1109 }
1110
1111 if (Offset != 0) {
Amara Emerson946b1242019-04-15 05:04:20 +00001112 auto OffsetMIB =
1113 MIRBuilder.buildConstant(getLLTForType(*OffsetIRTy, *DL), Offset);
1114 MIRBuilder.buildGEP(getOrCreateVReg(U), BaseReg, OffsetMIB.getReg(0));
Tim Northovera7653b32016-09-12 11:20:22 +00001115 return true;
1116 }
1117
1118 MIRBuilder.buildCopy(getOrCreateVReg(U), BaseReg);
1119 return true;
1120}
1121
Tim Northover79f43f12017-01-30 19:33:07 +00001122bool IRTranslator::translateMemfunc(const CallInst &CI,
1123 MachineIRBuilder &MIRBuilder,
1124 unsigned ID) {
Jessica Paquetteb2295432019-06-10 21:53:56 +00001125
1126 // If the source is undef, then just emit a nop.
1127 if (isa<UndefValue>(CI.getArgOperand(1))) {
1128 switch (ID) {
1129 case Intrinsic::memmove:
1130 case Intrinsic::memcpy:
1131 case Intrinsic::memset:
1132 return true;
1133 default:
1134 break;
1135 }
1136 }
1137
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001138 LLT SizeTy = getLLTForType(*CI.getArgOperand(2)->getType(), *DL);
Tim Northover79f43f12017-01-30 19:33:07 +00001139 Type *DstTy = CI.getArgOperand(0)->getType();
1140 if (cast<PointerType>(DstTy)->getAddressSpace() != 0 ||
Tim Northover3f186032016-10-18 20:03:45 +00001141 SizeTy.getSizeInBits() != DL->getPointerSizeInBits(0))
1142 return false;
1143
1144 SmallVector<CallLowering::ArgInfo, 8> Args;
1145 for (int i = 0; i < 3; ++i) {
1146 const auto &Arg = CI.getArgOperand(i);
1147 Args.emplace_back(getOrCreateVReg(*Arg), Arg->getType());
1148 }
1149
Tim Northover79f43f12017-01-30 19:33:07 +00001150 const char *Callee;
1151 switch (ID) {
1152 case Intrinsic::memmove:
1153 case Intrinsic::memcpy: {
1154 Type *SrcTy = CI.getArgOperand(1)->getType();
1155 if(cast<PointerType>(SrcTy)->getAddressSpace() != 0)
1156 return false;
1157 Callee = ID == Intrinsic::memcpy ? "memcpy" : "memmove";
1158 break;
1159 }
1160 case Intrinsic::memset:
1161 Callee = "memset";
1162 break;
1163 default:
1164 return false;
1165 }
Tim Northover3f186032016-10-18 20:03:45 +00001166
Diana Picusd79253a2017-03-20 14:40:18 +00001167 return CLI->lowerCall(MIRBuilder, CI.getCallingConv(),
1168 MachineOperand::CreateES(Callee),
Diana Picus69ce1c132019-06-27 08:50:53 +00001169 CallLowering::ArgInfo({0}, CI.getType()), Args);
Tim Northover3f186032016-10-18 20:03:45 +00001170}
Tim Northovera7653b32016-09-12 11:20:22 +00001171
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001172void IRTranslator::getStackGuard(Register DstReg,
Tim Northoverc53606e2016-12-07 21:29:15 +00001173 MachineIRBuilder &MIRBuilder) {
Tim Northoverd8b85582017-01-27 21:31:24 +00001174 const TargetRegisterInfo *TRI = MF->getSubtarget().getRegisterInfo();
1175 MRI->setRegClass(DstReg, TRI->getPointerRegClass(*MF));
Tim Northovercdf23f12016-10-31 18:30:59 +00001176 auto MIB = MIRBuilder.buildInstr(TargetOpcode::LOAD_STACK_GUARD);
1177 MIB.addDef(DstReg);
1178
Tim Northover50db7f412016-12-07 21:17:47 +00001179 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matthias Braunf1caa282017-12-15 22:22:58 +00001180 Value *Global = TLI.getSDagStackGuard(*MF->getFunction().getParent());
Tim Northovercdf23f12016-10-31 18:30:59 +00001181 if (!Global)
1182 return;
1183
1184 MachinePointerInfo MPInfo(Global);
Tim Northovercdf23f12016-10-31 18:30:59 +00001185 auto Flags = MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant |
1186 MachineMemOperand::MODereferenceable;
Chandler Carruthc73c0302018-08-16 21:30:05 +00001187 MachineMemOperand *MemRef =
Tim Northover50db7f412016-12-07 21:17:47 +00001188 MF->getMachineMemOperand(MPInfo, Flags, DL->getPointerSizeInBits() / 8,
Fangrui Songe73534462017-11-15 06:17:32 +00001189 DL->getPointerABIAlignment(0));
Chandler Carruthc73c0302018-08-16 21:30:05 +00001190 MIB.setMemRefs({MemRef});
Tim Northovercdf23f12016-10-31 18:30:59 +00001191}
1192
Tim Northover1e656ec2016-12-08 22:44:00 +00001193bool IRTranslator::translateOverflowIntrinsic(const CallInst &CI, unsigned Op,
1194 MachineIRBuilder &MIRBuilder) {
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001195 ArrayRef<Register> ResRegs = getOrCreateVRegs(CI);
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001196 MIRBuilder.buildInstr(Op)
1197 .addDef(ResRegs[0])
1198 .addDef(ResRegs[1])
1199 .addUse(getOrCreateVReg(*CI.getOperand(0)))
1200 .addUse(getOrCreateVReg(*CI.getOperand(1)));
Tim Northover1e656ec2016-12-08 22:44:00 +00001201
Tim Northover1e656ec2016-12-08 22:44:00 +00001202 return true;
1203}
1204
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001205unsigned IRTranslator::getSimpleIntrinsicOpcode(Intrinsic::ID ID) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001206 switch (ID) {
1207 default:
1208 break;
Jessica Paquette0e71e732019-02-12 17:28:17 +00001209 case Intrinsic::bswap:
1210 return TargetOpcode::G_BSWAP;
Jessica Paquettee288c522019-02-06 17:25:54 +00001211 case Intrinsic::ceil:
1212 return TargetOpcode::G_FCEIL;
1213 case Intrinsic::cos:
1214 return TargetOpcode::G_FCOS;
1215 case Intrinsic::ctpop:
1216 return TargetOpcode::G_CTPOP;
1217 case Intrinsic::exp:
1218 return TargetOpcode::G_FEXP;
1219 case Intrinsic::exp2:
1220 return TargetOpcode::G_FEXP2;
1221 case Intrinsic::fabs:
1222 return TargetOpcode::G_FABS;
Matt Arsenault55146d32019-05-16 04:08:39 +00001223 case Intrinsic::copysign:
1224 return TargetOpcode::G_FCOPYSIGN;
Matt Arsenault9dba67f2019-02-11 17:05:20 +00001225 case Intrinsic::canonicalize:
1226 return TargetOpcode::G_FCANONICALIZE;
Jessica Paquettef472f312019-02-11 17:16:32 +00001227 case Intrinsic::floor:
1228 return TargetOpcode::G_FFLOOR;
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001229 case Intrinsic::fma:
1230 return TargetOpcode::G_FMA;
Jessica Paquettee288c522019-02-06 17:25:54 +00001231 case Intrinsic::log:
1232 return TargetOpcode::G_FLOG;
1233 case Intrinsic::log2:
1234 return TargetOpcode::G_FLOG2;
1235 case Intrinsic::log10:
1236 return TargetOpcode::G_FLOG10;
Jessica Paquettebd7ac302019-04-25 16:39:28 +00001237 case Intrinsic::nearbyint:
1238 return TargetOpcode::G_FNEARBYINT;
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001239 case Intrinsic::pow:
1240 return TargetOpcode::G_FPOW;
Jessica Paquettead69af32019-04-19 21:46:12 +00001241 case Intrinsic::rint:
1242 return TargetOpcode::G_FRINT;
Jessica Paquettee288c522019-02-06 17:25:54 +00001243 case Intrinsic::round:
1244 return TargetOpcode::G_INTRINSIC_ROUND;
1245 case Intrinsic::sin:
1246 return TargetOpcode::G_FSIN;
1247 case Intrinsic::sqrt:
1248 return TargetOpcode::G_FSQRT;
1249 case Intrinsic::trunc:
1250 return TargetOpcode::G_INTRINSIC_TRUNC;
1251 }
1252 return Intrinsic::not_intrinsic;
1253}
1254
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001255bool IRTranslator::translateSimpleIntrinsic(const CallInst &CI,
1256 Intrinsic::ID ID,
1257 MachineIRBuilder &MIRBuilder) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001258
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001259 unsigned Op = getSimpleIntrinsicOpcode(ID);
Jessica Paquettee288c522019-02-06 17:25:54 +00001260
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001261 // Is this a simple intrinsic?
Jessica Paquettee288c522019-02-06 17:25:54 +00001262 if (Op == Intrinsic::not_intrinsic)
1263 return false;
1264
1265 // Yes. Let's translate it.
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001266 SmallVector<llvm::SrcOp, 4> VRegs;
1267 for (auto &Arg : CI.arg_operands())
1268 VRegs.push_back(getOrCreateVReg(*Arg));
1269
1270 MIRBuilder.buildInstr(Op, {getOrCreateVReg(CI)}, VRegs,
Michael Bergf0d81a32019-02-06 19:57:06 +00001271 MachineInstr::copyFlagsFromInstruction(CI));
Jessica Paquettee288c522019-02-06 17:25:54 +00001272 return true;
1273}
1274
Tim Northoverc53606e2016-12-07 21:29:15 +00001275bool IRTranslator::translateKnownIntrinsic(const CallInst &CI, Intrinsic::ID ID,
1276 MachineIRBuilder &MIRBuilder) {
Jessica Paquettee288c522019-02-06 17:25:54 +00001277
Jessica Paquetteacbb7ca2019-02-12 17:38:34 +00001278 // If this is a simple intrinsic (that is, we just need to add a def of
1279 // a vreg, and uses for each arg operand, then translate it.
1280 if (translateSimpleIntrinsic(CI, ID, MIRBuilder))
Jessica Paquettee288c522019-02-06 17:25:54 +00001281 return true;
1282
Tim Northover91c81732016-08-19 17:17:06 +00001283 switch (ID) {
Tim Northover1e656ec2016-12-08 22:44:00 +00001284 default:
1285 break;
Tim Northover0e011702017-02-10 19:10:38 +00001286 case Intrinsic::lifetime_start:
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001287 case Intrinsic::lifetime_end: {
1288 // No stack colouring in O0, discard region information.
1289 if (MF->getTarget().getOptLevel() == CodeGenOpt::None)
1290 return true;
1291
1292 unsigned Op = ID == Intrinsic::lifetime_start ? TargetOpcode::LIFETIME_START
1293 : TargetOpcode::LIFETIME_END;
1294
1295 // Get the underlying objects for the location passed on the lifetime
1296 // marker.
Bjorn Pettersson71e8c6f2019-04-24 06:55:50 +00001297 SmallVector<const Value *, 4> Allocas;
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001298 GetUnderlyingObjects(CI.getArgOperand(1), Allocas, *DL);
1299
1300 // Iterate over each underlying object, creating lifetime markers for each
1301 // static alloca. Quit if we find a non-static alloca.
Bjorn Pettersson71e8c6f2019-04-24 06:55:50 +00001302 for (const Value *V : Allocas) {
1303 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001304 if (!AI)
1305 continue;
1306
1307 if (!AI->isStaticAlloca())
1308 return true;
1309
1310 MIRBuilder.buildInstr(Op).addFrameIndex(getOrCreateFrameIndex(*AI));
1311 }
Tim Northover0e011702017-02-10 19:10:38 +00001312 return true;
Jessica Paquette2e35dc52019-01-28 19:22:29 +00001313 }
Tim Northover09aac4a2017-01-26 23:39:14 +00001314 case Intrinsic::dbg_declare: {
1315 const DbgDeclareInst &DI = cast<DbgDeclareInst>(CI);
1316 assert(DI.getVariable() && "Missing variable");
1317
1318 const Value *Address = DI.getAddress();
1319 if (!Address || isa<UndefValue>(Address)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001320 LLVM_DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Tim Northover09aac4a2017-01-26 23:39:14 +00001321 return true;
1322 }
1323
Tim Northover09aac4a2017-01-26 23:39:14 +00001324 assert(DI.getVariable()->isValidLocationForIntrinsic(
1325 MIRBuilder.getDebugLoc()) &&
1326 "Expected inlined-at fields to agree");
Tim Northover7a9ea8f2017-03-09 21:12:06 +00001327 auto AI = dyn_cast<AllocaInst>(Address);
1328 if (AI && AI->isStaticAlloca()) {
1329 // Static allocas are tracked at the MF level, no need for DBG_VALUE
1330 // instructions (in fact, they get ignored if they *do* exist).
1331 MF->setVariableDbgInfo(DI.getVariable(), DI.getExpression(),
1332 getOrCreateFrameIndex(*AI), DI.getDebugLoc());
Josh Stonef446fac2018-09-11 17:52:01 +00001333 } else {
1334 // A dbg.declare describes the address of a source variable, so lower it
1335 // into an indirect DBG_VALUE.
1336 MIRBuilder.buildIndirectDbgValue(getOrCreateVReg(*Address),
1337 DI.getVariable(), DI.getExpression());
1338 }
Tim Northoverb58346f2016-12-08 22:44:13 +00001339 return true;
Tim Northover09aac4a2017-01-26 23:39:14 +00001340 }
Hsiangkai Wang2532ac82018-08-17 15:22:04 +00001341 case Intrinsic::dbg_label: {
1342 const DbgLabelInst &DI = cast<DbgLabelInst>(CI);
1343 assert(DI.getLabel() && "Missing label");
1344
1345 assert(DI.getLabel()->isValidLocationForIntrinsic(
1346 MIRBuilder.getDebugLoc()) &&
1347 "Expected inlined-at fields to agree");
1348
1349 MIRBuilder.buildDbgLabel(DI.getLabel());
1350 return true;
1351 }
Tim Northoverd0d025a2017-02-07 20:08:59 +00001352 case Intrinsic::vaend:
1353 // No target I know of cares about va_end. Certainly no in-tree target
1354 // does. Simplest intrinsic ever!
1355 return true;
Tim Northoverf19d4672017-02-08 17:57:20 +00001356 case Intrinsic::vastart: {
1357 auto &TLI = *MF->getSubtarget().getTargetLowering();
1358 Value *Ptr = CI.getArgOperand(0);
1359 unsigned ListSize = TLI.getVaListSizeInBits(*DL) / 8;
1360
Matt Arsenault2a645982019-01-31 01:38:47 +00001361 // FIXME: Get alignment
Tim Northoverf19d4672017-02-08 17:57:20 +00001362 MIRBuilder.buildInstr(TargetOpcode::G_VASTART)
1363 .addUse(getOrCreateVReg(*Ptr))
1364 .addMemOperand(MF->getMachineMemOperand(
Matt Arsenault2a645982019-01-31 01:38:47 +00001365 MachinePointerInfo(Ptr), MachineMemOperand::MOStore, ListSize, 1));
Tim Northoverf19d4672017-02-08 17:57:20 +00001366 return true;
1367 }
Tim Northover09aac4a2017-01-26 23:39:14 +00001368 case Intrinsic::dbg_value: {
1369 // This form of DBG_VALUE is target-independent.
1370 const DbgValueInst &DI = cast<DbgValueInst>(CI);
1371 const Value *V = DI.getValue();
1372 assert(DI.getVariable()->isValidLocationForIntrinsic(
1373 MIRBuilder.getDebugLoc()) &&
1374 "Expected inlined-at fields to agree");
1375 if (!V) {
1376 // Currently the optimizer can produce this; insert an undef to
1377 // help debugging. Probably the optimizer should not do this.
Adrian Prantld92ac5a2017-07-28 22:46:20 +00001378 MIRBuilder.buildIndirectDbgValue(0, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001379 } else if (const auto *CI = dyn_cast<Constant>(V)) {
Adrian Prantld92ac5a2017-07-28 22:46:20 +00001380 MIRBuilder.buildConstDbgValue(*CI, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001381 } else {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001382 Register Reg = getOrCreateVReg(*V);
Tim Northover09aac4a2017-01-26 23:39:14 +00001383 // FIXME: This does not handle register-indirect values at offset 0. The
1384 // direct/indirect thing shouldn't really be handled by something as
1385 // implicit as reg+noreg vs reg+imm in the first palce, but it seems
1386 // pretty baked in right now.
Adrian Prantlabe04752017-07-28 20:21:02 +00001387 MIRBuilder.buildDirectDbgValue(Reg, DI.getVariable(), DI.getExpression());
Tim Northover09aac4a2017-01-26 23:39:14 +00001388 }
1389 return true;
1390 }
Tim Northover1e656ec2016-12-08 22:44:00 +00001391 case Intrinsic::uadd_with_overflow:
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001392 return translateOverflowIntrinsic(CI, TargetOpcode::G_UADDO, MIRBuilder);
Tim Northover1e656ec2016-12-08 22:44:00 +00001393 case Intrinsic::sadd_with_overflow:
1394 return translateOverflowIntrinsic(CI, TargetOpcode::G_SADDO, MIRBuilder);
1395 case Intrinsic::usub_with_overflow:
Aditya Nandakumar6b4d3432018-08-28 18:54:10 +00001396 return translateOverflowIntrinsic(CI, TargetOpcode::G_USUBO, MIRBuilder);
Tim Northover1e656ec2016-12-08 22:44:00 +00001397 case Intrinsic::ssub_with_overflow:
1398 return translateOverflowIntrinsic(CI, TargetOpcode::G_SSUBO, MIRBuilder);
1399 case Intrinsic::umul_with_overflow:
1400 return translateOverflowIntrinsic(CI, TargetOpcode::G_UMULO, MIRBuilder);
1401 case Intrinsic::smul_with_overflow:
1402 return translateOverflowIntrinsic(CI, TargetOpcode::G_SMULO, MIRBuilder);
Volkan Keles92837632018-02-13 00:47:46 +00001403 case Intrinsic::fmuladd: {
1404 const TargetMachine &TM = MF->getTarget();
1405 const TargetLowering &TLI = *MF->getSubtarget().getTargetLowering();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001406 Register Dst = getOrCreateVReg(CI);
1407 Register Op0 = getOrCreateVReg(*CI.getArgOperand(0));
1408 Register Op1 = getOrCreateVReg(*CI.getArgOperand(1));
1409 Register Op2 = getOrCreateVReg(*CI.getArgOperand(2));
Volkan Keles92837632018-02-13 00:47:46 +00001410 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
1411 TLI.isFMAFasterThanFMulAndFAdd(TLI.getValueType(*DL, CI.getType()))) {
1412 // TODO: Revisit this to see if we should move this part of the
1413 // lowering to the combiner.
Michael Bergf0d81a32019-02-06 19:57:06 +00001414 MIRBuilder.buildInstr(TargetOpcode::G_FMA, {Dst}, {Op0, Op1, Op2},
1415 MachineInstr::copyFlagsFromInstruction(CI));
Volkan Keles92837632018-02-13 00:47:46 +00001416 } else {
1417 LLT Ty = getLLTForType(*CI.getType(), *DL);
Michael Bergf0d81a32019-02-06 19:57:06 +00001418 auto FMul = MIRBuilder.buildInstr(TargetOpcode::G_FMUL, {Ty}, {Op0, Op1},
1419 MachineInstr::copyFlagsFromInstruction(CI));
1420 MIRBuilder.buildInstr(TargetOpcode::G_FADD, {Dst}, {FMul, Op2},
1421 MachineInstr::copyFlagsFromInstruction(CI));
Volkan Keles92837632018-02-13 00:47:46 +00001422 }
1423 return true;
1424 }
Tim Northover3f186032016-10-18 20:03:45 +00001425 case Intrinsic::memcpy:
Tim Northover79f43f12017-01-30 19:33:07 +00001426 case Intrinsic::memmove:
1427 case Intrinsic::memset:
1428 return translateMemfunc(CI, MIRBuilder, ID);
Tim Northovera9105be2016-11-09 22:39:54 +00001429 case Intrinsic::eh_typeid_for: {
1430 GlobalValue *GV = ExtractTypeInfo(CI.getArgOperand(0));
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001431 Register Reg = getOrCreateVReg(CI);
Tim Northover50db7f412016-12-07 21:17:47 +00001432 unsigned TypeID = MF->getTypeIDFor(GV);
Tim Northovera9105be2016-11-09 22:39:54 +00001433 MIRBuilder.buildConstant(Reg, TypeID);
1434 return true;
1435 }
Tim Northover6e904302016-10-18 20:03:51 +00001436 case Intrinsic::objectsize: {
1437 // If we don't know by now, we're never going to know.
1438 const ConstantInt *Min = cast<ConstantInt>(CI.getArgOperand(1));
1439
1440 MIRBuilder.buildConstant(getOrCreateVReg(CI), Min->isZero() ? -1ULL : 0);
1441 return true;
1442 }
James Y Knight72f76bf2018-11-07 15:24:12 +00001443 case Intrinsic::is_constant:
1444 // If this wasn't constant-folded away by now, then it's not a
1445 // constant.
1446 MIRBuilder.buildConstant(getOrCreateVReg(CI), 0);
1447 return true;
Tim Northovercdf23f12016-10-31 18:30:59 +00001448 case Intrinsic::stackguard:
Tim Northoverc53606e2016-12-07 21:29:15 +00001449 getStackGuard(getOrCreateVReg(CI), MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +00001450 return true;
1451 case Intrinsic::stackprotector: {
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001452 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001453 Register GuardVal = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc53606e2016-12-07 21:29:15 +00001454 getStackGuard(GuardVal, MIRBuilder);
Tim Northovercdf23f12016-10-31 18:30:59 +00001455
1456 AllocaInst *Slot = cast<AllocaInst>(CI.getArgOperand(1));
Petr Pavlu84e89ff2018-12-10 15:15:05 +00001457 int FI = getOrCreateFrameIndex(*Slot);
1458 MF->getFrameInfo().setStackProtectorIndex(FI);
1459
Tim Northovercdf23f12016-10-31 18:30:59 +00001460 MIRBuilder.buildStore(
1461 GuardVal, getOrCreateVReg(*Slot),
Petr Pavlu84e89ff2018-12-10 15:15:05 +00001462 *MF->getMachineMemOperand(MachinePointerInfo::getFixedStack(*MF, FI),
1463 MachineMemOperand::MOStore |
1464 MachineMemOperand::MOVolatile,
1465 PtrTy.getSizeInBits() / 8, 8));
Tim Northovercdf23f12016-10-31 18:30:59 +00001466 return true;
1467 }
Jessica Paquetteed233522019-04-02 22:46:31 +00001468 case Intrinsic::stacksave: {
1469 // Save the stack pointer to the location provided by the intrinsic.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001470 Register Reg = getOrCreateVReg(CI);
1471 Register StackPtr = MF->getSubtarget()
Jessica Paquetteed233522019-04-02 22:46:31 +00001472 .getTargetLowering()
1473 ->getStackPointerRegisterToSaveRestore();
1474
1475 // If the target doesn't specify a stack pointer, then fall back.
1476 if (!StackPtr)
1477 return false;
1478
1479 MIRBuilder.buildCopy(Reg, StackPtr);
1480 return true;
1481 }
1482 case Intrinsic::stackrestore: {
1483 // Restore the stack pointer from the location provided by the intrinsic.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001484 Register Reg = getOrCreateVReg(*CI.getArgOperand(0));
1485 Register StackPtr = MF->getSubtarget()
Jessica Paquetteed233522019-04-02 22:46:31 +00001486 .getTargetLowering()
1487 ->getStackPointerRegisterToSaveRestore();
1488
1489 // If the target doesn't specify a stack pointer, then fall back.
1490 if (!StackPtr)
1491 return false;
1492
1493 MIRBuilder.buildCopy(StackPtr, Reg);
1494 return true;
1495 }
Aditya Nandakumare07b3b72018-08-04 01:22:12 +00001496 case Intrinsic::cttz:
1497 case Intrinsic::ctlz: {
1498 ConstantInt *Cst = cast<ConstantInt>(CI.getArgOperand(1));
1499 bool isTrailing = ID == Intrinsic::cttz;
1500 unsigned Opcode = isTrailing
1501 ? Cst->isZero() ? TargetOpcode::G_CTTZ
1502 : TargetOpcode::G_CTTZ_ZERO_UNDEF
1503 : Cst->isZero() ? TargetOpcode::G_CTLZ
1504 : TargetOpcode::G_CTLZ_ZERO_UNDEF;
1505 MIRBuilder.buildInstr(Opcode)
1506 .addDef(getOrCreateVReg(CI))
1507 .addUse(getOrCreateVReg(*CI.getArgOperand(0)));
1508 return true;
1509 }
Jessica Paquetteb328d952018-10-05 21:02:46 +00001510 case Intrinsic::invariant_start: {
1511 LLT PtrTy = getLLTForType(*CI.getArgOperand(0)->getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001512 Register Undef = MRI->createGenericVirtualRegister(PtrTy);
Jessica Paquetteb328d952018-10-05 21:02:46 +00001513 MIRBuilder.buildUndef(Undef);
1514 return true;
1515 }
1516 case Intrinsic::invariant_end:
1517 return true;
Volkan Keles97204a62019-06-07 20:19:27 +00001518 case Intrinsic::assume:
1519 case Intrinsic::var_annotation:
1520 case Intrinsic::sideeffect:
1521 // Discard annotate attributes, assumptions, and artificial side-effects.
1522 return true;
Tim Northover91c81732016-08-19 17:17:06 +00001523 }
Tim Northover1e656ec2016-12-08 22:44:00 +00001524 return false;
Tim Northover91c81732016-08-19 17:17:06 +00001525}
1526
Tim Northoveraa995c92017-03-09 23:36:26 +00001527bool IRTranslator::translateInlineAsm(const CallInst &CI,
1528 MachineIRBuilder &MIRBuilder) {
1529 const InlineAsm &IA = cast<InlineAsm>(*CI.getCalledValue());
1530 if (!IA.getConstraintString().empty())
1531 return false;
1532
1533 unsigned ExtraInfo = 0;
1534 if (IA.hasSideEffects())
1535 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
1536 if (IA.getDialect() == InlineAsm::AD_Intel)
1537 ExtraInfo |= InlineAsm::Extra_AsmDialect;
1538
1539 MIRBuilder.buildInstr(TargetOpcode::INLINEASM)
1540 .addExternalSymbol(IA.getAsmString().c_str())
1541 .addImm(ExtraInfo);
1542
1543 return true;
1544}
1545
Tim Northoverc53606e2016-12-07 21:29:15 +00001546bool IRTranslator::translateCall(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001547 const CallInst &CI = cast<CallInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +00001548 auto TII = MF->getTarget().getIntrinsicInfo();
Tim Northover406024a2016-08-10 21:44:01 +00001549 const Function *F = CI.getCalledFunction();
Tim Northover5fb414d2016-07-29 22:32:36 +00001550
Martin Storsjocc981d22018-01-30 19:50:58 +00001551 // FIXME: support Windows dllimport function calls.
1552 if (F && F->hasDLLImportStorageClass())
1553 return false;
1554
Tim Northover3babfef2017-01-19 23:59:35 +00001555 if (CI.isInlineAsm())
Tim Northoveraa995c92017-03-09 23:36:26 +00001556 return translateInlineAsm(CI, MIRBuilder);
Tim Northover3babfef2017-01-19 23:59:35 +00001557
Amara Emerson913918c2018-01-02 18:56:39 +00001558 Intrinsic::ID ID = Intrinsic::not_intrinsic;
1559 if (F && F->isIntrinsic()) {
1560 ID = F->getIntrinsicID();
1561 if (TII && ID == Intrinsic::not_intrinsic)
1562 ID = static_cast<Intrinsic::ID>(TII->getIntrinsicID(F));
1563 }
1564
1565 if (!F || !F->isIntrinsic() || ID == Intrinsic::not_intrinsic) {
Diana Picus81389962019-06-27 09:15:53 +00001566 ArrayRef<Register> Res = getOrCreateVRegs(CI);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001567
Diana Picus43fb5ae2019-06-27 09:18:03 +00001568 SmallVector<ArrayRef<Register>, 8> Args;
Diana Picus2ba16012019-07-01 15:07:38 +00001569 Register SwiftInVReg = 0;
Diana Picus43fb5ae2019-06-27 09:18:03 +00001570 Register SwiftErrorVReg = 0;
Tim Northover3b2157a2019-05-24 08:40:13 +00001571 for (auto &Arg: CI.arg_operands()) {
1572 if (CLI->supportSwiftError() && isSwiftError(Arg)) {
Diana Picus2ba16012019-07-01 15:07:38 +00001573 assert(SwiftInVReg == 0 && "Expected only one swift error argument");
Tim Northover3b2157a2019-05-24 08:40:13 +00001574 LLT Ty = getLLTForType(*Arg->getType(), *DL);
Diana Picus2ba16012019-07-01 15:07:38 +00001575 SwiftInVReg = MRI->createGenericVirtualRegister(Ty);
1576 MIRBuilder.buildCopy(SwiftInVReg, SwiftError.getOrCreateVRegUseAt(
1577 &CI, &MIRBuilder.getMBB(), Arg));
1578 Args.emplace_back(makeArrayRef(SwiftInVReg));
Tim Northover3b2157a2019-05-24 08:40:13 +00001579 SwiftErrorVReg =
1580 SwiftError.getOrCreateVRegDefAt(&CI, &MIRBuilder.getMBB(), Arg);
1581 continue;
1582 }
Diana Picus43fb5ae2019-06-27 09:18:03 +00001583 Args.push_back(getOrCreateVRegs(*Arg));
Tim Northover3b2157a2019-05-24 08:40:13 +00001584 }
Tim Northover406024a2016-08-10 21:44:01 +00001585
Tim Northoverd1e951e2017-03-09 22:00:39 +00001586 MF->getFrameInfo().setHasCalls(true);
Tim Northover3b2157a2019-05-24 08:40:13 +00001587 bool Success =
1588 CLI->lowerCall(MIRBuilder, &CI, Res, Args, SwiftErrorVReg,
1589 [&]() { return getOrCreateVReg(*CI.getCalledValue()); });
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001590
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001591 return Success;
Tim Northover406024a2016-08-10 21:44:01 +00001592 }
1593
Tim Northover406024a2016-08-10 21:44:01 +00001594 assert(ID != Intrinsic::not_intrinsic && "unknown intrinsic");
Tim Northover5fb414d2016-07-29 22:32:36 +00001595
Tim Northoverc53606e2016-12-07 21:29:15 +00001596 if (translateKnownIntrinsic(CI, ID, MIRBuilder))
Tim Northover91c81732016-08-19 17:17:06 +00001597 return true;
1598
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001599 ArrayRef<Register> ResultRegs;
Matt Arsenault13371692019-03-14 14:18:56 +00001600 if (!CI.getType()->isVoidTy())
1601 ResultRegs = getOrCreateVRegs(CI);
1602
Matt Arsenault3e140062019-06-17 17:01:35 +00001603 // Ignore the callsite attributes. Backend code is most likely not expecting
1604 // an intrinsic to sometimes have side effects and sometimes not.
Tim Northover5fb414d2016-07-29 22:32:36 +00001605 MachineInstrBuilder MIB =
Matt Arsenault3e140062019-06-17 17:01:35 +00001606 MIRBuilder.buildIntrinsic(ID, ResultRegs, !F->doesNotAccessMemory());
Michael Bergd573aa02019-04-18 18:48:57 +00001607 if (isa<FPMathOperator>(CI))
1608 MIB->copyIRFlags(CI);
Tim Northover5fb414d2016-07-29 22:32:36 +00001609
1610 for (auto &Arg : CI.arg_operands()) {
Ahmed Bougacha55d10422017-03-07 20:53:09 +00001611 // Some intrinsics take metadata parameters. Reject them.
1612 if (isa<MetadataAsValue>(Arg))
1613 return false;
Diana Picus74a50a72019-06-27 09:49:07 +00001614 ArrayRef<Register> VRegs = getOrCreateVRegs(*Arg);
1615 if (VRegs.size() > 1)
1616 return false;
1617 MIB.addUse(VRegs[0]);
Tim Northover5fb414d2016-07-29 22:32:36 +00001618 }
Volkan Kelesebe6bb92017-06-05 22:17:17 +00001619
1620 // Add a MachineMemOperand if it is a target mem intrinsic.
1621 const TargetLowering &TLI = *MF->getSubtarget().getTargetLowering();
1622 TargetLowering::IntrinsicInfo Info;
1623 // TODO: Add a GlobalISel version of getTgtMemIntrinsic.
Matt Arsenault7d7adf42017-12-14 22:34:10 +00001624 if (TLI.getTgtMemIntrinsic(Info, CI, *MF, ID)) {
Matt Arsenault50d65792019-01-31 23:41:23 +00001625 unsigned Align = Info.align;
1626 if (Align == 0)
1627 Align = DL->getABITypeAlignment(Info.memVT.getTypeForEVT(F->getContext()));
Matt Arsenault2a645982019-01-31 01:38:47 +00001628
Matt Arsenault50d65792019-01-31 23:41:23 +00001629 uint64_t Size = Info.memVT.getStoreSize();
Volkan Kelesebe6bb92017-06-05 22:17:17 +00001630 MIB.addMemOperand(MF->getMachineMemOperand(MachinePointerInfo(Info.ptrVal),
Matt Arsenault50d65792019-01-31 23:41:23 +00001631 Info.flags, Size, Align));
Volkan Kelesebe6bb92017-06-05 22:17:17 +00001632 }
1633
Tim Northover5fb414d2016-07-29 22:32:36 +00001634 return true;
1635}
1636
Tim Northoverc53606e2016-12-07 21:29:15 +00001637bool IRTranslator::translateInvoke(const User &U,
1638 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +00001639 const InvokeInst &I = cast<InvokeInst>(U);
Tim Northover50db7f412016-12-07 21:17:47 +00001640 MCContext &Context = MF->getContext();
Tim Northovera9105be2016-11-09 22:39:54 +00001641
1642 const BasicBlock *ReturnBB = I.getSuccessor(0);
1643 const BasicBlock *EHPadBB = I.getSuccessor(1);
1644
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +00001645 const Value *Callee = I.getCalledValue();
Tim Northovera9105be2016-11-09 22:39:54 +00001646 const Function *Fn = dyn_cast<Function>(Callee);
1647 if (isa<InlineAsm>(Callee))
1648 return false;
1649
1650 // FIXME: support invoking patchpoint and statepoint intrinsics.
1651 if (Fn && Fn->isIntrinsic())
1652 return false;
1653
1654 // FIXME: support whatever these are.
1655 if (I.countOperandBundlesOfType(LLVMContext::OB_deopt))
1656 return false;
1657
1658 // FIXME: support Windows exception handling.
1659 if (!isa<LandingPadInst>(EHPadBB->front()))
1660 return false;
1661
Matthias Braund0ee66c2016-12-01 19:32:15 +00001662 // Emit the actual call, bracketed by EH_LABELs so that the MF knows about
Tim Northovera9105be2016-11-09 22:39:54 +00001663 // the region covered by the try.
Matthias Braund0ee66c2016-12-01 19:32:15 +00001664 MCSymbol *BeginSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +00001665 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(BeginSymbol);
1666
Diana Picus81389962019-06-27 09:15:53 +00001667 ArrayRef<Register> Res;
Matt Arsenault0aab9992019-04-10 17:27:55 +00001668 if (!I.getType()->isVoidTy())
Diana Picus81389962019-06-27 09:15:53 +00001669 Res = getOrCreateVRegs(I);
Diana Picus43fb5ae2019-06-27 09:18:03 +00001670 SmallVector<ArrayRef<Register>, 8> Args;
Diana Picus81389962019-06-27 09:15:53 +00001671 Register SwiftErrorVReg = 0;
Diana Picus2ba16012019-07-01 15:07:38 +00001672 Register SwiftInVReg = 0;
Tim Northover3b2157a2019-05-24 08:40:13 +00001673 for (auto &Arg : I.arg_operands()) {
1674 if (CLI->supportSwiftError() && isSwiftError(Arg)) {
Diana Picus2ba16012019-07-01 15:07:38 +00001675 assert(SwiftInVReg == 0 && "Expected only one swift error argument");
Tim Northover3b2157a2019-05-24 08:40:13 +00001676 LLT Ty = getLLTForType(*Arg->getType(), *DL);
Diana Picus2ba16012019-07-01 15:07:38 +00001677 SwiftInVReg = MRI->createGenericVirtualRegister(Ty);
1678 MIRBuilder.buildCopy(SwiftInVReg, SwiftError.getOrCreateVRegUseAt(
1679 &I, &MIRBuilder.getMBB(), Arg));
1680 Args.push_back(makeArrayRef(SwiftInVReg));
Tim Northover3b2157a2019-05-24 08:40:13 +00001681 SwiftErrorVReg =
1682 SwiftError.getOrCreateVRegDefAt(&I, &MIRBuilder.getMBB(), Arg);
1683 continue;
1684 }
Tim Northovera9105be2016-11-09 22:39:54 +00001685
Diana Picus43fb5ae2019-06-27 09:18:03 +00001686 Args.push_back(getOrCreateVRegs(*Arg));
Tim Northover3b2157a2019-05-24 08:40:13 +00001687 }
1688
1689 if (!CLI->lowerCall(MIRBuilder, &I, Res, Args, SwiftErrorVReg,
Ahmed Bougacha4ec6d5a2017-03-10 00:25:35 +00001690 [&]() { return getOrCreateVReg(*I.getCalledValue()); }))
1691 return false;
Tim Northovera9105be2016-11-09 22:39:54 +00001692
Matthias Braund0ee66c2016-12-01 19:32:15 +00001693 MCSymbol *EndSymbol = Context.createTempSymbol();
Tim Northovera9105be2016-11-09 22:39:54 +00001694 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL).addSym(EndSymbol);
1695
1696 // FIXME: track probabilities.
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00001697 MachineBasicBlock &EHPadMBB = getMBB(*EHPadBB),
1698 &ReturnMBB = getMBB(*ReturnBB);
Tim Northover50db7f412016-12-07 21:17:47 +00001699 MF->addInvoke(&EHPadMBB, BeginSymbol, EndSymbol);
Tim Northovera9105be2016-11-09 22:39:54 +00001700 MIRBuilder.getMBB().addSuccessor(&ReturnMBB);
1701 MIRBuilder.getMBB().addSuccessor(&EHPadMBB);
Tim Northoverc6bfa482017-01-31 20:12:18 +00001702 MIRBuilder.buildBr(ReturnMBB);
Tim Northovera9105be2016-11-09 22:39:54 +00001703
1704 return true;
1705}
1706
Craig Topper784929d2019-02-08 20:48:56 +00001707bool IRTranslator::translateCallBr(const User &U,
1708 MachineIRBuilder &MIRBuilder) {
1709 // FIXME: Implement this.
1710 return false;
1711}
1712
Tim Northoverc53606e2016-12-07 21:29:15 +00001713bool IRTranslator::translateLandingPad(const User &U,
1714 MachineIRBuilder &MIRBuilder) {
Tim Northovera9105be2016-11-09 22:39:54 +00001715 const LandingPadInst &LP = cast<LandingPadInst>(U);
1716
1717 MachineBasicBlock &MBB = MIRBuilder.getMBB();
Tim Northovera9105be2016-11-09 22:39:54 +00001718
1719 MBB.setIsEHPad();
1720
1721 // If there aren't registers to copy the values into (e.g., during SjLj
1722 // exceptions), then don't bother.
Tim Northover50db7f412016-12-07 21:17:47 +00001723 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matthias Braunf1caa282017-12-15 22:22:58 +00001724 const Constant *PersonalityFn = MF->getFunction().getPersonalityFn();
Tim Northovera9105be2016-11-09 22:39:54 +00001725 if (TLI.getExceptionPointerRegister(PersonalityFn) == 0 &&
1726 TLI.getExceptionSelectorRegister(PersonalityFn) == 0)
1727 return true;
1728
1729 // If landingpad's return type is token type, we don't create DAG nodes
1730 // for its exception pointer and selector value. The extraction of exception
1731 // pointer or selector value from token type landingpads is not currently
1732 // supported.
1733 if (LP.getType()->isTokenTy())
1734 return true;
1735
1736 // Add a label to mark the beginning of the landing pad. Deletion of the
1737 // landing pad can thus be detected via the MachineModuleInfo.
1738 MIRBuilder.buildInstr(TargetOpcode::EH_LABEL)
Tim Northover50db7f412016-12-07 21:17:47 +00001739 .addSym(MF->addLandingPad(&MBB));
Tim Northovera9105be2016-11-09 22:39:54 +00001740
Daniel Sanders1351db42017-03-07 23:32:10 +00001741 LLT Ty = getLLTForType(*LP.getType(), *DL);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001742 Register Undef = MRI->createGenericVirtualRegister(Ty);
Tim Northover542d1c12017-03-07 23:04:06 +00001743 MIRBuilder.buildUndef(Undef);
1744
Justin Bognera0295312017-01-25 00:16:53 +00001745 SmallVector<LLT, 2> Tys;
1746 for (Type *Ty : cast<StructType>(LP.getType())->elements())
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001747 Tys.push_back(getLLTForType(*Ty, *DL));
Justin Bognera0295312017-01-25 00:16:53 +00001748 assert(Tys.size() == 2 && "Only two-valued landingpads are supported");
1749
Tim Northovera9105be2016-11-09 22:39:54 +00001750 // Mark exception register as live in.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001751 Register ExceptionReg = TLI.getExceptionPointerRegister(PersonalityFn);
Tim Northover542d1c12017-03-07 23:04:06 +00001752 if (!ExceptionReg)
1753 return false;
Tim Northovera9105be2016-11-09 22:39:54 +00001754
Tim Northover542d1c12017-03-07 23:04:06 +00001755 MBB.addLiveIn(ExceptionReg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00001756 ArrayRef<Register> ResRegs = getOrCreateVRegs(LP);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001757 MIRBuilder.buildCopy(ResRegs[0], ExceptionReg);
Tim Northoverc9449702017-01-30 20:52:42 +00001758
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001759 Register SelectorReg = TLI.getExceptionSelectorRegister(PersonalityFn);
Tim Northover542d1c12017-03-07 23:04:06 +00001760 if (!SelectorReg)
1761 return false;
Tim Northoverc9449702017-01-30 20:52:42 +00001762
Tim Northover542d1c12017-03-07 23:04:06 +00001763 MBB.addLiveIn(SelectorReg);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001764 Register PtrVReg = MRI->createGenericVirtualRegister(Tys[0]);
Tim Northover542d1c12017-03-07 23:04:06 +00001765 MIRBuilder.buildCopy(PtrVReg, SelectorReg);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001766 MIRBuilder.buildCast(ResRegs[1], PtrVReg);
Tim Northover542d1c12017-03-07 23:04:06 +00001767
Tim Northovera9105be2016-11-09 22:39:54 +00001768 return true;
1769}
1770
Tim Northoverc3e3f592017-02-03 18:22:45 +00001771bool IRTranslator::translateAlloca(const User &U,
1772 MachineIRBuilder &MIRBuilder) {
1773 auto &AI = cast<AllocaInst>(U);
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00001774
Amara Emersonfdd089a2018-07-26 01:25:58 +00001775 if (AI.isSwiftError())
Tim Northover3b2157a2019-05-24 08:40:13 +00001776 return true;
Amara Emersonfdd089a2018-07-26 01:25:58 +00001777
Tim Northoverc3e3f592017-02-03 18:22:45 +00001778 if (AI.isStaticAlloca()) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001779 Register Res = getOrCreateVReg(AI);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001780 int FI = getOrCreateFrameIndex(AI);
1781 MIRBuilder.buildFrameIndex(Res, FI);
1782 return true;
1783 }
1784
Martin Storsjoa63a5b92018-02-17 14:26:32 +00001785 // FIXME: support stack probing for Windows.
1786 if (MF->getTarget().getTargetTriple().isOSWindows())
1787 return false;
1788
Tim Northoverc3e3f592017-02-03 18:22:45 +00001789 // Now we're in the harder dynamic case.
1790 Type *Ty = AI.getAllocatedType();
1791 unsigned Align =
1792 std::max((unsigned)DL->getPrefTypeAlignment(Ty), AI.getAlignment());
1793
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001794 Register NumElts = getOrCreateVReg(*AI.getArraySize());
Tim Northoverc3e3f592017-02-03 18:22:45 +00001795
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001796 Type *IntPtrIRTy = DL->getIntPtrType(AI.getType());
1797 LLT IntPtrTy = getLLTForType(*IntPtrIRTy, *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001798 if (MRI->getType(NumElts) != IntPtrTy) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001799 Register ExtElts = MRI->createGenericVirtualRegister(IntPtrTy);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001800 MIRBuilder.buildZExtOrTrunc(ExtElts, NumElts);
1801 NumElts = ExtElts;
1802 }
1803
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001804 Register AllocSize = MRI->createGenericVirtualRegister(IntPtrTy);
1805 Register TySize =
Ahmed Bougacha2fb80302017-03-15 19:21:11 +00001806 getOrCreateVReg(*ConstantInt::get(IntPtrIRTy, -DL->getTypeAllocSize(Ty)));
Tim Northoverc3e3f592017-02-03 18:22:45 +00001807 MIRBuilder.buildMul(AllocSize, NumElts, TySize);
1808
Daniel Sanders52b4ce72017-03-07 23:20:35 +00001809 LLT PtrTy = getLLTForType(*AI.getType(), *DL);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001810 auto &TLI = *MF->getSubtarget().getTargetLowering();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001811 Register SPReg = TLI.getStackPointerRegisterToSaveRestore();
Tim Northoverc3e3f592017-02-03 18:22:45 +00001812
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001813 Register SPTmp = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001814 MIRBuilder.buildCopy(SPTmp, SPReg);
1815
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001816 Register AllocTmp = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc2f89562017-02-14 20:56:18 +00001817 MIRBuilder.buildGEP(AllocTmp, SPTmp, AllocSize);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001818
1819 // Handle alignment. We have to realign if the allocation granule was smaller
1820 // than stack alignment, or the specific alloca requires more than stack
1821 // alignment.
1822 unsigned StackAlign =
1823 MF->getSubtarget().getFrameLowering()->getStackAlignment();
1824 Align = std::max(Align, StackAlign);
1825 if (Align > StackAlign || DL->getTypeAllocSize(Ty) % StackAlign != 0) {
1826 // Round the size of the allocation up to the stack alignment size
1827 // by add SA-1 to the size. This doesn't overflow because we're computing
1828 // an address inside an alloca.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001829 Register AlignedAlloc = MRI->createGenericVirtualRegister(PtrTy);
Tim Northoverc2f89562017-02-14 20:56:18 +00001830 MIRBuilder.buildPtrMask(AlignedAlloc, AllocTmp, Log2_32(Align));
1831 AllocTmp = AlignedAlloc;
Tim Northoverc3e3f592017-02-03 18:22:45 +00001832 }
1833
Tim Northoverc2f89562017-02-14 20:56:18 +00001834 MIRBuilder.buildCopy(SPReg, AllocTmp);
1835 MIRBuilder.buildCopy(getOrCreateVReg(AI), AllocTmp);
Tim Northoverc3e3f592017-02-03 18:22:45 +00001836
1837 MF->getFrameInfo().CreateVariableSizedObject(Align ? Align : 1, &AI);
1838 assert(MF->getFrameInfo().hasVarSizedObjects());
Tim Northoverbd505462016-07-22 16:59:52 +00001839 return true;
1840}
1841
Tim Northover4a652222017-02-15 23:22:33 +00001842bool IRTranslator::translateVAArg(const User &U, MachineIRBuilder &MIRBuilder) {
1843 // FIXME: We may need more info about the type. Because of how LLT works,
1844 // we're completely discarding the i64/double distinction here (amongst
1845 // others). Fortunately the ABIs I know of where that matters don't use va_arg
1846 // anyway but that's not guaranteed.
1847 MIRBuilder.buildInstr(TargetOpcode::G_VAARG)
1848 .addDef(getOrCreateVReg(U))
1849 .addUse(getOrCreateVReg(*U.getOperand(0)))
1850 .addImm(DL->getABITypeAlignment(U.getType()));
1851 return true;
1852}
1853
Volkan Keles04cb08c2017-03-10 19:08:28 +00001854bool IRTranslator::translateInsertElement(const User &U,
1855 MachineIRBuilder &MIRBuilder) {
1856 // If it is a <1 x Ty> vector, use the scalar as it is
1857 // not a legal vector type in LLT.
1858 if (U.getType()->getVectorNumElements() == 1) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001859 Register Elt = getOrCreateVReg(*U.getOperand(1));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001860 auto &Regs = *VMap.getVRegs(U);
1861 if (Regs.empty()) {
1862 Regs.push_back(Elt);
1863 VMap.getOffsets(U)->push_back(0);
1864 } else {
1865 MIRBuilder.buildCopy(Regs[0], Elt);
1866 }
Volkan Keles04cb08c2017-03-10 19:08:28 +00001867 return true;
1868 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001869
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001870 Register Res = getOrCreateVReg(U);
1871 Register Val = getOrCreateVReg(*U.getOperand(0));
1872 Register Elt = getOrCreateVReg(*U.getOperand(1));
1873 Register Idx = getOrCreateVReg(*U.getOperand(2));
Kristof Beyls7a713502017-04-19 06:38:37 +00001874 MIRBuilder.buildInsertVectorElement(Res, Val, Elt, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001875 return true;
1876}
1877
1878bool IRTranslator::translateExtractElement(const User &U,
1879 MachineIRBuilder &MIRBuilder) {
1880 // If it is a <1 x Ty> vector, use the scalar as it is
1881 // not a legal vector type in LLT.
1882 if (U.getOperand(0)->getType()->getVectorNumElements() == 1) {
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001883 Register Elt = getOrCreateVReg(*U.getOperand(0));
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001884 auto &Regs = *VMap.getVRegs(U);
1885 if (Regs.empty()) {
1886 Regs.push_back(Elt);
1887 VMap.getOffsets(U)->push_back(0);
1888 } else {
1889 MIRBuilder.buildCopy(Regs[0], Elt);
1890 }
Volkan Keles04cb08c2017-03-10 19:08:28 +00001891 return true;
1892 }
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001893 Register Res = getOrCreateVReg(U);
1894 Register Val = getOrCreateVReg(*U.getOperand(0));
Amara Emersoncbd86d82018-10-25 14:04:54 +00001895 const auto &TLI = *MF->getSubtarget().getTargetLowering();
1896 unsigned PreferredVecIdxWidth = TLI.getVectorIdxTy(*DL).getSizeInBits();
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001897 Register Idx;
Amara Emersoncbd86d82018-10-25 14:04:54 +00001898 if (auto *CI = dyn_cast<ConstantInt>(U.getOperand(1))) {
1899 if (CI->getBitWidth() != PreferredVecIdxWidth) {
1900 APInt NewIdx = CI->getValue().sextOrTrunc(PreferredVecIdxWidth);
1901 auto *NewIdxCI = ConstantInt::get(CI->getContext(), NewIdx);
1902 Idx = getOrCreateVReg(*NewIdxCI);
1903 }
1904 }
1905 if (!Idx)
1906 Idx = getOrCreateVReg(*U.getOperand(1));
1907 if (MRI->getType(Idx).getSizeInBits() != PreferredVecIdxWidth) {
1908 const LLT &VecIdxTy = LLT::scalar(PreferredVecIdxWidth);
1909 Idx = MIRBuilder.buildSExtOrTrunc(VecIdxTy, Idx)->getOperand(0).getReg();
1910 }
Kristof Beyls7a713502017-04-19 06:38:37 +00001911 MIRBuilder.buildExtractVectorElement(Res, Val, Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +00001912 return true;
1913}
1914
Volkan Keles75bdc762017-03-21 08:44:13 +00001915bool IRTranslator::translateShuffleVector(const User &U,
1916 MachineIRBuilder &MIRBuilder) {
1917 MIRBuilder.buildInstr(TargetOpcode::G_SHUFFLE_VECTOR)
1918 .addDef(getOrCreateVReg(U))
1919 .addUse(getOrCreateVReg(*U.getOperand(0)))
1920 .addUse(getOrCreateVReg(*U.getOperand(1)))
1921 .addUse(getOrCreateVReg(*U.getOperand(2)));
1922 return true;
1923}
1924
Tim Northoverc53606e2016-12-07 21:29:15 +00001925bool IRTranslator::translatePHI(const User &U, MachineIRBuilder &MIRBuilder) {
Tim Northover357f1be2016-08-10 23:02:41 +00001926 const PHINode &PI = cast<PHINode>(U);
Tim Northover97d0cb32016-08-05 17:16:40 +00001927
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001928 SmallVector<MachineInstr *, 4> Insts;
1929 for (auto Reg : getOrCreateVRegs(PI)) {
Aditya Nandakumarcef44a22018-12-11 00:48:50 +00001930 auto MIB = MIRBuilder.buildInstr(TargetOpcode::G_PHI, {Reg}, {});
Amara Emerson0d6a26d2018-05-16 10:32:02 +00001931 Insts.push_back(MIB.getInstr());
1932 }
1933
1934 PendingPHIs.emplace_back(&PI, std::move(Insts));
Tim Northover97d0cb32016-08-05 17:16:40 +00001935 return true;
1936}
1937
Daniel Sanders94813992018-07-09 19:33:40 +00001938bool IRTranslator::translateAtomicCmpXchg(const User &U,
1939 MachineIRBuilder &MIRBuilder) {
1940 const AtomicCmpXchgInst &I = cast<AtomicCmpXchgInst>(U);
1941
1942 if (I.isWeak())
1943 return false;
1944
1945 auto Flags = I.isVolatile() ? MachineMemOperand::MOVolatile
1946 : MachineMemOperand::MONone;
1947 Flags |= MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
1948
1949 Type *ResType = I.getType();
1950 Type *ValType = ResType->Type::getStructElementType(0);
1951
1952 auto Res = getOrCreateVRegs(I);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001953 Register OldValRes = Res[0];
1954 Register SuccessRes = Res[1];
1955 Register Addr = getOrCreateVReg(*I.getPointerOperand());
1956 Register Cmp = getOrCreateVReg(*I.getCompareOperand());
1957 Register NewVal = getOrCreateVReg(*I.getNewValOperand());
Daniel Sanders94813992018-07-09 19:33:40 +00001958
1959 MIRBuilder.buildAtomicCmpXchgWithSuccess(
1960 OldValRes, SuccessRes, Addr, Cmp, NewVal,
1961 *MF->getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
1962 Flags, DL->getTypeStoreSize(ValType),
1963 getMemOpAlignment(I), AAMDNodes(), nullptr,
1964 I.getSyncScopeID(), I.getSuccessOrdering(),
1965 I.getFailureOrdering()));
1966 return true;
1967}
1968
1969bool IRTranslator::translateAtomicRMW(const User &U,
1970 MachineIRBuilder &MIRBuilder) {
1971 const AtomicRMWInst &I = cast<AtomicRMWInst>(U);
1972
1973 auto Flags = I.isVolatile() ? MachineMemOperand::MOVolatile
1974 : MachineMemOperand::MONone;
1975 Flags |= MachineMemOperand::MOLoad | MachineMemOperand::MOStore;
1976
1977 Type *ResType = I.getType();
1978
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001979 Register Res = getOrCreateVReg(I);
1980 Register Addr = getOrCreateVReg(*I.getPointerOperand());
1981 Register Val = getOrCreateVReg(*I.getValOperand());
Daniel Sanders94813992018-07-09 19:33:40 +00001982
1983 unsigned Opcode = 0;
1984 switch (I.getOperation()) {
1985 default:
1986 llvm_unreachable("Unknown atomicrmw op");
1987 return false;
1988 case AtomicRMWInst::Xchg:
1989 Opcode = TargetOpcode::G_ATOMICRMW_XCHG;
1990 break;
1991 case AtomicRMWInst::Add:
1992 Opcode = TargetOpcode::G_ATOMICRMW_ADD;
1993 break;
1994 case AtomicRMWInst::Sub:
1995 Opcode = TargetOpcode::G_ATOMICRMW_SUB;
1996 break;
1997 case AtomicRMWInst::And:
1998 Opcode = TargetOpcode::G_ATOMICRMW_AND;
1999 break;
2000 case AtomicRMWInst::Nand:
2001 Opcode = TargetOpcode::G_ATOMICRMW_NAND;
2002 break;
2003 case AtomicRMWInst::Or:
2004 Opcode = TargetOpcode::G_ATOMICRMW_OR;
2005 break;
2006 case AtomicRMWInst::Xor:
2007 Opcode = TargetOpcode::G_ATOMICRMW_XOR;
2008 break;
2009 case AtomicRMWInst::Max:
2010 Opcode = TargetOpcode::G_ATOMICRMW_MAX;
2011 break;
2012 case AtomicRMWInst::Min:
2013 Opcode = TargetOpcode::G_ATOMICRMW_MIN;
2014 break;
2015 case AtomicRMWInst::UMax:
2016 Opcode = TargetOpcode::G_ATOMICRMW_UMAX;
2017 break;
2018 case AtomicRMWInst::UMin:
2019 Opcode = TargetOpcode::G_ATOMICRMW_UMIN;
2020 break;
2021 }
2022
2023 MIRBuilder.buildAtomicRMW(
2024 Opcode, Res, Addr, Val,
2025 *MF->getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
2026 Flags, DL->getTypeStoreSize(ResType),
2027 getMemOpAlignment(I), AAMDNodes(), nullptr,
2028 I.getSyncScopeID(), I.getOrdering()));
2029 return true;
2030}
2031
Matt Arsenaultce690542019-07-02 14:16:39 +00002032bool IRTranslator::translateFence(const User &U,
2033 MachineIRBuilder &MIRBuilder) {
2034 const FenceInst &Fence = cast<FenceInst>(U);
2035 MIRBuilder.buildFence(static_cast<unsigned>(Fence.getOrdering()),
2036 Fence.getSyncScopeID());
2037 return true;
2038}
2039
Tim Northover97d0cb32016-08-05 17:16:40 +00002040void IRTranslator::finishPendingPhis() {
Daniel Sanders3b390402018-10-31 17:31:23 +00002041#ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002042 DILocationVerifier Verifier;
2043 GISelObserverWrapper WrapperObserver(&Verifier);
2044 RAIIDelegateInstaller DelInstall(*MF, &WrapperObserver);
Daniel Sanders3b390402018-10-31 17:31:23 +00002045#endif // ifndef NDEBUG
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002046 for (auto &Phi : PendingPHIs) {
Tim Northover97d0cb32016-08-05 17:16:40 +00002047 const PHINode *PI = Phi.first;
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002048 ArrayRef<MachineInstr *> ComponentPHIs = Phi.second;
Amara Emersonecb7ac32019-06-27 23:56:34 +00002049 MachineBasicBlock *PhiMBB = ComponentPHIs[0]->getParent();
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002050 EntryBuilder->setDebugLoc(PI->getDebugLoc());
Daniel Sanders3b390402018-10-31 17:31:23 +00002051#ifndef NDEBUG
2052 Verifier.setCurrentInst(PI);
2053#endif // ifndef NDEBUG
Tim Northover97d0cb32016-08-05 17:16:40 +00002054
Amara Emersonfe4625f2019-06-21 18:10:38 +00002055 SmallSet<const MachineBasicBlock *, 16> SeenPreds;
Tim Northover97d0cb32016-08-05 17:16:40 +00002056 for (unsigned i = 0; i < PI->getNumIncomingValues(); ++i) {
Tim Northoverb6636fd2017-01-17 22:13:50 +00002057 auto IRPred = PI->getIncomingBlock(i);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002058 ArrayRef<Register> ValRegs = getOrCreateVRegs(*PI->getIncomingValue(i));
Tim Northoverb6636fd2017-01-17 22:13:50 +00002059 for (auto Pred : getMachinePredBBs({IRPred, PI->getParent()})) {
Amara Emersonecb7ac32019-06-27 23:56:34 +00002060 if (SeenPreds.count(Pred) || !PhiMBB->isPredecessor(Pred))
Amara Emersonfe4625f2019-06-21 18:10:38 +00002061 continue;
2062 SeenPreds.insert(Pred);
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002063 for (unsigned j = 0; j < ValRegs.size(); ++j) {
2064 MachineInstrBuilder MIB(*MF, ComponentPHIs[j]);
2065 MIB.addUse(ValRegs[j]);
2066 MIB.addMBB(Pred);
2067 }
Tim Northoverb6636fd2017-01-17 22:13:50 +00002068 }
Tim Northover97d0cb32016-08-05 17:16:40 +00002069 }
2070 }
2071}
2072
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002073bool IRTranslator::valueIsSplit(const Value &V,
2074 SmallVectorImpl<uint64_t> *Offsets) {
2075 SmallVector<LLT, 4> SplitTys;
Amara Emerson30e61402018-08-14 12:04:25 +00002076 if (Offsets && !Offsets->empty())
2077 Offsets->clear();
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002078 computeValueLLTs(*DL, *V.getType(), SplitTys, Offsets);
2079 return SplitTys.size() > 1;
2080}
2081
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002082bool IRTranslator::translate(const Instruction &Inst) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002083 CurBuilder->setDebugLoc(Inst.getDebugLoc());
Amara Emersonfb0a40f2019-06-13 22:15:35 +00002084 // We only emit constants into the entry block from here. To prevent jumpy
2085 // debug behaviour set the line to 0.
2086 if (const DebugLoc &DL = Inst.getDebugLoc())
2087 EntryBuilder->setDebugLoc(
2088 DebugLoc::get(0, 0, DL.getScope(), DL.getInlinedAt()));
2089 else
2090 EntryBuilder->setDebugLoc(DebugLoc());
2091
2092 switch (Inst.getOpcode()) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002093#define HANDLE_INST(NUM, OPCODE, CLASS) \
2094 case Instruction::OPCODE: \
2095 return translate##OPCODE(Inst, *CurBuilder.get());
Tim Northover357f1be2016-08-10 23:02:41 +00002096#include "llvm/IR/Instruction.def"
Quentin Colombet74d7d2f2016-02-11 18:53:28 +00002097 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002098 return false;
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002099 }
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002100}
2101
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002102bool IRTranslator::translate(const Constant &C, Register Reg) {
Tim Northoverd403a3d2016-08-09 23:01:30 +00002103 if (auto CI = dyn_cast<ConstantInt>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002104 EntryBuilder->buildConstant(Reg, *CI);
Tim Northoverb16734f2016-08-19 20:09:15 +00002105 else if (auto CF = dyn_cast<ConstantFP>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002106 EntryBuilder->buildFConstant(Reg, *CF);
Tim Northoverd403a3d2016-08-09 23:01:30 +00002107 else if (isa<UndefValue>(C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002108 EntryBuilder->buildUndef(Reg);
Aditya Nandakumarb3297ef2018-03-22 17:31:38 +00002109 else if (isa<ConstantPointerNull>(C)) {
2110 // As we are trying to build a constant val of 0 into a pointer,
2111 // insert a cast to make them correct with respect to types.
2112 unsigned NullSize = DL->getTypeSizeInBits(C.getType());
2113 auto *ZeroTy = Type::getIntNTy(C.getContext(), NullSize);
2114 auto *ZeroVal = ConstantInt::get(ZeroTy, 0);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00002115 Register ZeroReg = getOrCreateVReg(*ZeroVal);
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002116 EntryBuilder->buildCast(Reg, ZeroReg);
Aditya Nandakumarb3297ef2018-03-22 17:31:38 +00002117 } else if (auto GV = dyn_cast<GlobalValue>(&C))
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002118 EntryBuilder->buildGlobalValue(Reg, GV);
Volkan Keles970fee42017-03-10 21:23:13 +00002119 else if (auto CAZ = dyn_cast<ConstantAggregateZero>(&C)) {
2120 if (!CAZ->getType()->isVectorTy())
2121 return false;
Volkan Keles4862c632017-03-14 23:45:06 +00002122 // Return the scalar if it is a <1 x Ty> vector.
2123 if (CAZ->getNumElements() == 1)
2124 return translate(*CAZ->getElementValue(0u), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002125 SmallVector<Register, 4> Ops;
Volkan Keles970fee42017-03-10 21:23:13 +00002126 for (unsigned i = 0; i < CAZ->getNumElements(); ++i) {
2127 Constant &Elt = *CAZ->getElementValue(i);
2128 Ops.push_back(getOrCreateVReg(Elt));
2129 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002130 EntryBuilder->buildBuildVector(Reg, Ops);
Volkan Keles38a91a02017-03-13 21:36:19 +00002131 } else if (auto CV = dyn_cast<ConstantDataVector>(&C)) {
Volkan Keles4862c632017-03-14 23:45:06 +00002132 // Return the scalar if it is a <1 x Ty> vector.
2133 if (CV->getNumElements() == 1)
2134 return translate(*CV->getElementAsConstant(0), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002135 SmallVector<Register, 4> Ops;
Volkan Keles38a91a02017-03-13 21:36:19 +00002136 for (unsigned i = 0; i < CV->getNumElements(); ++i) {
2137 Constant &Elt = *CV->getElementAsConstant(i);
2138 Ops.push_back(getOrCreateVReg(Elt));
2139 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002140 EntryBuilder->buildBuildVector(Reg, Ops);
Volkan Keles970fee42017-03-10 21:23:13 +00002141 } else if (auto CE = dyn_cast<ConstantExpr>(&C)) {
Tim Northover357f1be2016-08-10 23:02:41 +00002142 switch(CE->getOpcode()) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002143#define HANDLE_INST(NUM, OPCODE, CLASS) \
2144 case Instruction::OPCODE: \
2145 return translate##OPCODE(*CE, *EntryBuilder.get());
Tim Northover357f1be2016-08-10 23:02:41 +00002146#include "llvm/IR/Instruction.def"
2147 default:
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002148 return false;
Tim Northover357f1be2016-08-10 23:02:41 +00002149 }
Aditya Nandakumar117b6672017-05-04 21:43:12 +00002150 } else if (auto CV = dyn_cast<ConstantVector>(&C)) {
2151 if (CV->getNumOperands() == 1)
2152 return translate(*CV->getOperand(0), Reg);
Matt Arsenaulte3a676e2019-06-24 15:50:29 +00002153 SmallVector<Register, 4> Ops;
Aditya Nandakumar117b6672017-05-04 21:43:12 +00002154 for (unsigned i = 0; i < CV->getNumOperands(); ++i) {
2155 Ops.push_back(getOrCreateVReg(*CV->getOperand(i)));
2156 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002157 EntryBuilder->buildBuildVector(Reg, Ops);
Amara Emerson6aff5a72018-07-31 00:08:50 +00002158 } else if (auto *BA = dyn_cast<BlockAddress>(&C)) {
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002159 EntryBuilder->buildBlockAddress(Reg, BA);
Quentin Colombetee8a4f52017-03-11 00:28:33 +00002160 } else
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00002161 return false;
Tim Northover5ed648e2016-08-09 21:28:04 +00002162
Tim Northoverd403a3d2016-08-09 23:01:30 +00002163 return true;
Tim Northover5ed648e2016-08-09 21:28:04 +00002164}
2165
Amara Emersonfe4625f2019-06-21 18:10:38 +00002166void IRTranslator::finalizeBasicBlock() {
Amara Emersonecb7ac32019-06-27 23:56:34 +00002167 for (auto &JTCase : SL->JTCases) {
2168 // Emit header first, if it wasn't already emitted.
2169 if (!JTCase.first.Emitted)
2170 emitJumpTableHeader(JTCase.second, JTCase.first, JTCase.first.HeaderBB);
2171
Amara Emersonfe4625f2019-06-21 18:10:38 +00002172 emitJumpTable(JTCase.second, JTCase.second.MBB);
Amara Emersonecb7ac32019-06-27 23:56:34 +00002173 }
Amara Emersonfe4625f2019-06-21 18:10:38 +00002174 SL->JTCases.clear();
2175}
2176
Tim Northover0d510442016-08-11 16:21:29 +00002177void IRTranslator::finalizeFunction() {
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002178 // Release the memory used by the different maps we
2179 // needed during the translation.
Tim Northover800638f2016-12-05 23:10:19 +00002180 PendingPHIs.clear();
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002181 VMap.reset();
Tim Northovercdf23f12016-10-31 18:30:59 +00002182 FrameIndices.clear();
Tim Northoverb6636fd2017-01-17 22:13:50 +00002183 MachinePreds.clear();
Aditya Nandakumarbe929932017-05-17 17:41:55 +00002184 // MachineIRBuilder::DebugLoc can outlive the DILocation it holds. Clear it
2185 // to avoid accessing free’d memory (in runOnMachineFunction) and to avoid
2186 // destroying it twice (in ~IRTranslator() and ~LLVMContext())
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002187 EntryBuilder.reset();
2188 CurBuilder.reset();
Amara Emersonfe4625f2019-06-21 18:10:38 +00002189 FuncInfo.clear();
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002190}
2191
Tim Northover50db7f412016-12-07 21:17:47 +00002192bool IRTranslator::runOnMachineFunction(MachineFunction &CurMF) {
2193 MF = &CurMF;
Matthias Braunf1caa282017-12-15 22:22:58 +00002194 const Function &F = MF->getFunction();
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00002195 if (F.empty())
2196 return false;
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002197 GISelCSEAnalysisWrapper &Wrapper =
2198 getAnalysis<GISelCSEAnalysisWrapperPass>().getCSEWrapper();
2199 // Set the CSEConfig and run the analysis.
2200 GISelCSEInfo *CSEInfo = nullptr;
2201 TPC = &getAnalysis<TargetPassConfig>();
Aditya Nandakumar3ba0d942019-01-24 23:11:25 +00002202 bool EnableCSE = EnableCSEInIRTranslator.getNumOccurrences()
2203 ? EnableCSEInIRTranslator
2204 : TPC->isGISelCSEEnabled();
2205
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002206 if (EnableCSE) {
2207 EntryBuilder = make_unique<CSEMIRBuilder>(CurMF);
Amara Emersond1896802019-04-15 04:53:46 +00002208 CSEInfo = &Wrapper.get(TPC->getCSEConfig());
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002209 EntryBuilder->setCSEInfo(CSEInfo);
2210 CurBuilder = make_unique<CSEMIRBuilder>(CurMF);
2211 CurBuilder->setCSEInfo(CSEInfo);
2212 } else {
2213 EntryBuilder = make_unique<MachineIRBuilder>();
2214 CurBuilder = make_unique<MachineIRBuilder>();
2215 }
Tim Northover50db7f412016-12-07 21:17:47 +00002216 CLI = MF->getSubtarget().getCallLowering();
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002217 CurBuilder->setMF(*MF);
2218 EntryBuilder->setMF(*MF);
Tim Northover50db7f412016-12-07 21:17:47 +00002219 MRI = &MF->getRegInfo();
Tim Northoverbd505462016-07-22 16:59:52 +00002220 DL = &F.getParent()->getDataLayout();
Eugene Zelenko76bf48d2017-06-26 22:44:03 +00002221 ORE = llvm::make_unique<OptimizationRemarkEmitter>(&F);
Amara Emersonfe4625f2019-06-21 18:10:38 +00002222 FuncInfo.MF = MF;
2223 FuncInfo.BPI = nullptr;
2224 const auto &TLI = *MF->getSubtarget().getTargetLowering();
2225 const TargetMachine &TM = MF->getTarget();
2226 SL = make_unique<GISelSwitchLowering>(this, FuncInfo);
2227 SL->init(TLI, TM, *DL);
2228
2229 EnableOpts = TM.getOptLevel() != CodeGenOpt::None && !skipFunction(F);
Tim Northoverbd505462016-07-22 16:59:52 +00002230
Tim Northover14e7f732016-08-05 17:50:36 +00002231 assert(PendingPHIs.empty() && "stale PHIs");
2232
Amara Emersondf9b5292017-12-11 16:58:29 +00002233 if (!DL->isLittleEndian()) {
2234 // Currently we don't properly handle big endian code.
2235 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +00002236 F.getSubprogram(), &F.getEntryBlock());
Amara Emersondf9b5292017-12-11 16:58:29 +00002237 R << "unable to translate in big endian mode";
2238 reportTranslationError(*MF, *TPC, *ORE, R);
2239 }
2240
Ahmed Bougachaeceabdd2017-02-23 23:57:28 +00002241 // Release the per-function state when we return, whether we succeeded or not.
2242 auto FinalizeOnReturn = make_scope_exit([this]() { finalizeFunction(); });
2243
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00002244 // Setup a separate basic-block for the arguments and constants
Tim Northover50db7f412016-12-07 21:17:47 +00002245 MachineBasicBlock *EntryBB = MF->CreateMachineBasicBlock();
2246 MF->push_back(EntryBB);
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002247 EntryBuilder->setMBB(*EntryBB);
Tim Northover05cc4852016-12-07 21:05:38 +00002248
Tim Northover3b2157a2019-05-24 08:40:13 +00002249 DebugLoc DbgLoc = F.getEntryBlock().getFirstNonPHI()->getDebugLoc();
2250 SwiftError.setFunction(CurMF);
2251 SwiftError.createEntriesInEntryBlock(DbgLoc);
2252
Ahmed Bougachaa61c2142017-03-15 18:22:33 +00002253 // Create all blocks, in IR order, to preserve the layout.
2254 for (const BasicBlock &BB: F) {
2255 auto *&MBB = BBToMBB[&BB];
2256
2257 MBB = MF->CreateMachineBasicBlock(&BB);
2258 MF->push_back(MBB);
2259
2260 if (BB.hasAddressTaken())
2261 MBB->setHasAddressTaken();
2262 }
2263
2264 // Make our arguments/constants entry block fallthrough to the IR entry block.
2265 EntryBB->addSuccessor(&getMBB(F.front()));
2266
Tim Northover05cc4852016-12-07 21:05:38 +00002267 // Lower the actual args into this basic block.
Diana Picusc3dbe232019-06-27 08:54:17 +00002268 SmallVector<ArrayRef<Register>, 8> VRegArgs;
Amara Emersond78d65c2017-11-30 20:06:02 +00002269 for (const Argument &Arg: F.args()) {
2270 if (DL->getTypeStoreSize(Arg.getType()) == 0)
2271 continue; // Don't handle zero sized types.
Diana Picusc3dbe232019-06-27 08:54:17 +00002272 ArrayRef<Register> VRegs = getOrCreateVRegs(Arg);
2273 VRegArgs.push_back(VRegs);
Tim Northover3b2157a2019-05-24 08:40:13 +00002274
Diana Picusc3dbe232019-06-27 08:54:17 +00002275 if (Arg.hasSwiftErrorAttr()) {
2276 assert(VRegs.size() == 1 && "Too many vregs for Swift error");
2277 SwiftError.setCurrentVReg(EntryBB, SwiftError.getFunctionArg(), VRegs[0]);
2278 }
Amara Emersond78d65c2017-11-30 20:06:02 +00002279 }
Amara Emerson0d6a26d2018-05-16 10:32:02 +00002280
Amara Emersonfdd089a2018-07-26 01:25:58 +00002281 // We don't currently support translating swifterror or swiftself functions.
2282 for (auto &Arg : F.args()) {
Tim Northover3b2157a2019-05-24 08:40:13 +00002283 if (Arg.hasSwiftSelfAttr()) {
Amara Emersonfdd089a2018-07-26 01:25:58 +00002284 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
2285 F.getSubprogram(), &F.getEntryBlock());
Tim Northover3b2157a2019-05-24 08:40:13 +00002286 R << "unable to lower arguments due to swiftself: "
Amara Emersonfdd089a2018-07-26 01:25:58 +00002287 << ore::NV("Prototype", F.getType());
2288 reportTranslationError(*MF, *TPC, *ORE, R);
2289 return false;
2290 }
2291 }
2292
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002293 if (!CLI->lowerFormalArguments(*EntryBuilder.get(), F, VRegArgs)) {
Ahmed Bougacha7c88a4e2017-02-24 00:34:44 +00002294 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
Matthias Braunf1caa282017-12-15 22:22:58 +00002295 F.getSubprogram(), &F.getEntryBlock());
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002296 R << "unable to lower arguments: " << ore::NV("Prototype", F.getType());
2297 reportTranslationError(*MF, *TPC, *ORE, R);
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002298 return false;
Quentin Colombet3bb32cc2016-08-26 23:49:05 +00002299 }
Quentin Colombetfd9d0a02016-02-11 19:59:41 +00002300
Amara Emerson6cdfe292018-08-01 02:17:42 +00002301 // Need to visit defs before uses when translating instructions.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002302 GISelObserverWrapper WrapperObserver;
2303 if (EnableCSE && CSEInfo)
2304 WrapperObserver.addObserver(CSEInfo);
Daniel Sanders3b390402018-10-31 17:31:23 +00002305 {
2306 ReversePostOrderTraversal<const Function *> RPOT(&F);
2307#ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002308 DILocationVerifier Verifier;
2309 WrapperObserver.addObserver(&Verifier);
Daniel Sanders3b390402018-10-31 17:31:23 +00002310#endif // ifndef NDEBUG
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002311 RAIIDelegateInstaller DelInstall(*MF, &WrapperObserver);
Daniel Sanders3b390402018-10-31 17:31:23 +00002312 for (const BasicBlock *BB : RPOT) {
2313 MachineBasicBlock &MBB = getMBB(*BB);
2314 // Set the insertion point of all the following translations to
2315 // the end of this basic block.
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002316 CurBuilder->setMBB(MBB);
Tim Northovera9105be2016-11-09 22:39:54 +00002317
Daniel Sanders3b390402018-10-31 17:31:23 +00002318 for (const Instruction &Inst : *BB) {
2319#ifndef NDEBUG
2320 Verifier.setCurrentInst(&Inst);
2321#endif // ifndef NDEBUG
2322 if (translate(Inst))
2323 continue;
Ahmed Bougachaae9dade2017-02-23 21:05:42 +00002324
Daniel Sanders3b390402018-10-31 17:31:23 +00002325 OptimizationRemarkMissed R("gisel-irtranslator", "GISelFailure",
2326 Inst.getDebugLoc(), BB);
2327 R << "unable to translate instruction: " << ore::NV("Opcode", &Inst);
Ahmed Bougachad630a922017-09-18 18:50:09 +00002328
Daniel Sanders3b390402018-10-31 17:31:23 +00002329 if (ORE->allowExtraAnalysis("gisel-irtranslator")) {
2330 std::string InstStrStorage;
2331 raw_string_ostream InstStr(InstStrStorage);
2332 InstStr << Inst;
Ahmed Bougachad630a922017-09-18 18:50:09 +00002333
Daniel Sanders3b390402018-10-31 17:31:23 +00002334 R << ": '" << InstStr.str() << "'";
2335 }
2336
2337 reportTranslationError(*MF, *TPC, *ORE, R);
2338 return false;
Ahmed Bougachad630a922017-09-18 18:50:09 +00002339 }
Amara Emersonfe4625f2019-06-21 18:10:38 +00002340
2341 finalizeBasicBlock();
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002342 }
Aditya Nandakumar500e3ea2019-01-16 00:40:37 +00002343#ifndef NDEBUG
2344 WrapperObserver.removeObserver(&Verifier);
2345#endif
Quentin Colombet2ecff3b2016-02-10 22:59:27 +00002346 }
Tim Northover72eebfa2016-07-12 22:23:42 +00002347
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002348 finishPendingPhis();
Tim Northover97d0cb32016-08-05 17:16:40 +00002349
Tim Northover3b2157a2019-05-24 08:40:13 +00002350 SwiftError.propagateVRegs();
2351
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002352 // Merge the argument lowering and constants block with its single
2353 // successor, the LLVM-IR entry block. We want the basic block to
2354 // be maximal.
2355 assert(EntryBB->succ_size() == 1 &&
2356 "Custom BB used for lowering should have only one successor");
2357 // Get the successor of the current entry block.
2358 MachineBasicBlock &NewEntryBB = **EntryBB->succ_begin();
2359 assert(NewEntryBB.pred_size() == 1 &&
2360 "LLVM-IR entry block has a predecessor!?");
2361 // Move all the instruction from the current entry block to the
2362 // new entry block.
2363 NewEntryBB.splice(NewEntryBB.begin(), EntryBB, EntryBB->begin(),
2364 EntryBB->end());
Quentin Colombet327f9422016-12-15 23:32:25 +00002365
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002366 // Update the live-in information for the new entry block.
2367 for (const MachineBasicBlock::RegisterMaskPair &LiveIn : EntryBB->liveins())
2368 NewEntryBB.addLiveIn(LiveIn);
2369 NewEntryBB.sortUniqueLiveIns();
Quentin Colombet327f9422016-12-15 23:32:25 +00002370
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002371 // Get rid of the now empty basic block.
2372 EntryBB->removeSuccessor(&NewEntryBB);
2373 MF->remove(EntryBB);
2374 MF->DeleteMachineBasicBlock(EntryBB);
Quentin Colombet327f9422016-12-15 23:32:25 +00002375
Ahmed Bougacha4f8dd022017-02-23 23:57:36 +00002376 assert(&MF->front() == &NewEntryBB &&
2377 "New entry wasn't next in the list of basic block!");
Tim Northover800638f2016-12-05 23:10:19 +00002378
Matthias Braun90ad6832018-07-13 00:08:38 +00002379 // Initialize stack protector information.
2380 StackProtector &SP = getAnalysis<StackProtector>();
2381 SP.copyToMachineFrameInfo(MF->getFrameInfo());
2382
Quentin Colombet105cf2b2016-01-20 20:58:56 +00002383 return false;
2384}