Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 1 | //===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==// |
| 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | /// \file |
| 9 | /// This file implements the targeting of the Machinelegalizer class for X86. |
| 10 | /// \todo This should be generated by TableGen. |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "X86LegalizerInfo.h" |
| 14 | #include "X86Subtarget.h" |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 15 | #include "X86TargetMachine.h" |
David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/TargetOpcodes.h" |
Craig Topper | 2fa1436 | 2018-03-29 17:21:10 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/ValueTypes.h" |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 18 | #include "llvm/IR/DerivedTypes.h" |
| 19 | #include "llvm/IR/Type.h" |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 20 | |
| 21 | using namespace llvm; |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 22 | using namespace TargetOpcode; |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 23 | using namespace LegalizeActions; |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 24 | |
Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 25 | /// FIXME: The following static functions are SizeChangeStrategy functions |
| 26 | /// that are meant to temporarily mimic the behaviour of the old legalization |
| 27 | /// based on doubling/halving non-legal types as closely as possible. This is |
| 28 | /// not entirly possible as only legalizing the types that are exactly a power |
| 29 | /// of 2 times the size of the legal types would require specifying all those |
| 30 | /// sizes explicitly. |
| 31 | /// In practice, not specifying those isn't a problem, and the below functions |
| 32 | /// should disappear quickly as we add support for legalizing non-power-of-2 |
| 33 | /// sized types further. |
| 34 | static void |
| 35 | addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result, |
| 36 | const LegalizerInfo::SizeAndActionsVec &v) { |
| 37 | for (unsigned i = 0; i < v.size(); ++i) { |
| 38 | result.push_back(v[i]); |
| 39 | if (i + 1 < v[i].first && i + 1 < v.size() && |
| 40 | v[i + 1].first != v[i].first + 1) |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 41 | result.push_back({v[i].first + 1, Unsupported}); |
Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 42 | } |
| 43 | } |
| 44 | |
| 45 | static LegalizerInfo::SizeAndActionsVec |
| 46 | widen_1(const LegalizerInfo::SizeAndActionsVec &v) { |
| 47 | assert(v.size() >= 1); |
| 48 | assert(v[0].first > 1); |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 49 | LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar}, |
| 50 | {2, Unsupported}}; |
Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 51 | addAndInterleaveWithUnsupported(result, v); |
| 52 | auto Largest = result.back().first; |
Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 53 | result.push_back({Largest + 1, Unsupported}); |
Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 54 | return result; |
| 55 | } |
| 56 | |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 57 | X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI, |
| 58 | const X86TargetMachine &TM) |
| 59 | : Subtarget(STI), TM(TM) { |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 60 | |
| 61 | setLegalizerInfo32bit(); |
| 62 | setLegalizerInfo64bit(); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 63 | setLegalizerInfoSSE1(); |
| 64 | setLegalizerInfoSSE2(); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 65 | setLegalizerInfoSSE41(); |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 66 | setLegalizerInfoAVX(); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 67 | setLegalizerInfoAVX2(); |
| 68 | setLegalizerInfoAVX512(); |
| 69 | setLegalizerInfoAVX512DQ(); |
| 70 | setLegalizerInfoAVX512BW(); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 71 | |
Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 72 | setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1); |
| 73 | for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR}) |
| 74 | setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1); |
| 75 | for (unsigned MemOp : {G_LOAD, G_STORE}) |
| 76 | setLegalizeScalarToDifferentSizeStrategy(MemOp, 0, |
| 77 | narrowToSmallerAndWidenToSmallest); |
| 78 | setLegalizeScalarToDifferentSizeStrategy( |
| 79 | G_GEP, 1, widenToLargerTypesUnsupportedOtherwise); |
| 80 | setLegalizeScalarToDifferentSizeStrategy( |
| 81 | G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest); |
| 82 | |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 83 | computeTables(); |
Roman Tereshin | cc1a16f | 2018-05-31 16:16:47 +0000 | [diff] [blame] | 84 | verify(*STI.getInstrInfo()); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | void X86LegalizerInfo::setLegalizerInfo32bit() { |
| 88 | |
Matt Arsenault | 41e5ac4 | 2018-03-14 00:36:23 +0000 | [diff] [blame] | 89 | const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0)); |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 90 | const LLT s1 = LLT::scalar(1); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 91 | const LLT s8 = LLT::scalar(8); |
| 92 | const LLT s16 = LLT::scalar(16); |
| 93 | const LLT s32 = LLT::scalar(32); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 94 | const LLT s64 = LLT::scalar(64); |
Alexander Ivchenko | da9e81c | 2018-02-08 22:41:47 +0000 | [diff] [blame] | 95 | const LLT s128 = LLT::scalar(128); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 96 | |
Igor Breger | 47be5fb | 2017-08-24 07:06:27 +0000 | [diff] [blame] | 97 | for (auto Ty : {p0, s1, s8, s16, s32}) |
| 98 | setAction({G_IMPLICIT_DEF, Ty}, Legal); |
| 99 | |
Igor Breger | 2661ae4 | 2017-09-04 09:06:45 +0000 | [diff] [blame] | 100 | for (auto Ty : {s8, s16, s32, p0}) |
| 101 | setAction({G_PHI, Ty}, Legal); |
| 102 | |
Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 103 | for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR}) |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 104 | for (auto Ty : {s8, s16, s32}) |
| 105 | setAction({BinOp, Ty}, Legal); |
| 106 | |
Igor Breger | 28f290f | 2017-05-17 12:48:08 +0000 | [diff] [blame] | 107 | for (unsigned Op : {G_UADDE}) { |
| 108 | setAction({Op, s32}, Legal); |
| 109 | setAction({Op, 1, s1}, Legal); |
| 110 | } |
| 111 | |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 112 | for (unsigned MemOp : {G_LOAD, G_STORE}) { |
| 113 | for (auto Ty : {s8, s16, s32, p0}) |
| 114 | setAction({MemOp, Ty}, Legal); |
| 115 | |
| 116 | // And everything's fine in addrspace 0. |
| 117 | setAction({MemOp, 1, p0}, Legal); |
Igor Breger | f7359d8 | 2017-02-22 12:25:09 +0000 | [diff] [blame] | 118 | } |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 119 | |
| 120 | // Pointer-handling |
| 121 | setAction({G_FRAME_INDEX, p0}, Legal); |
Igor Breger | 717bd36 | 2017-07-02 08:58:29 +0000 | [diff] [blame] | 122 | setAction({G_GLOBAL_VALUE, p0}, Legal); |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 123 | |
Igor Breger | 810c625 | 2017-05-08 09:40:43 +0000 | [diff] [blame] | 124 | setAction({G_GEP, p0}, Legal); |
| 125 | setAction({G_GEP, 1, s32}, Legal); |
| 126 | |
Alexander Ivchenko | c01f750 | 2018-02-28 12:11:53 +0000 | [diff] [blame] | 127 | if (!Subtarget.is64Bit()) { |
Alexander Ivchenko | 46e07e3 | 2018-02-28 09:18:47 +0000 | [diff] [blame] | 128 | getActionDefinitionsBuilder(G_PTRTOINT) |
| 129 | .legalForCartesianProduct({s1, s8, s16, s32}, {p0}) |
| 130 | .maxScalar(0, s32) |
| 131 | .widenScalarToNextPow2(0, /*Min*/ 8); |
Roman Tereshin | cc1a16f | 2018-05-31 16:16:47 +0000 | [diff] [blame] | 132 | getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s32}}); |
Alexander Ivchenko | 0bd4d8c | 2018-03-14 11:23:57 +0000 | [diff] [blame] | 133 | |
Alexander Ivchenko | 86ef9ab | 2018-03-14 15:41:11 +0000 | [diff] [blame] | 134 | // Shifts and SDIV |
Alexander Ivchenko | 1aedf20 | 2018-10-08 13:40:34 +0000 | [diff] [blame] | 135 | getActionDefinitionsBuilder( |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 136 | {G_SDIV, G_SREM, G_UDIV, G_UREM}) |
| 137 | .legalFor({s8, s16, s32}) |
| 138 | .clampScalar(0, s8, s32); |
| 139 | |
| 140 | getActionDefinitionsBuilder( |
| 141 | {G_SHL, G_LSHR, G_ASHR}) |
| 142 | .legalFor({{s8, s8}, {s16, s8}, {s32, s8}}) |
| 143 | .clampScalar(0, s8, s32) |
| 144 | .clampScalar(1, s8, s8); |
Alexander Ivchenko | c01f750 | 2018-02-28 12:11:53 +0000 | [diff] [blame] | 145 | } |
Alexander Ivchenko | 46e07e3 | 2018-02-28 09:18:47 +0000 | [diff] [blame] | 146 | |
Igor Breger | 685889c | 2017-08-21 10:51:54 +0000 | [diff] [blame] | 147 | // Control-flow |
| 148 | setAction({G_BRCOND, s1}, Legal); |
| 149 | |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 150 | // Constants |
| 151 | for (auto Ty : {s8, s16, s32, p0}) |
| 152 | setAction({TargetOpcode::G_CONSTANT, Ty}, Legal); |
| 153 | |
Igor Breger | c08a783 | 2017-05-01 06:30:16 +0000 | [diff] [blame] | 154 | // Extensions |
Igor Breger | d48c5e4 | 2017-07-10 09:07:34 +0000 | [diff] [blame] | 155 | for (auto Ty : {s8, s16, s32}) { |
| 156 | setAction({G_ZEXT, Ty}, Legal); |
| 157 | setAction({G_SEXT, Ty}, Legal); |
Igor Breger | 1f14364 | 2017-09-11 09:41:13 +0000 | [diff] [blame] | 158 | setAction({G_ANYEXT, Ty}, Legal); |
Igor Breger | d48c5e4 | 2017-07-10 09:07:34 +0000 | [diff] [blame] | 159 | } |
Alexander Ivchenko | da9e81c | 2018-02-08 22:41:47 +0000 | [diff] [blame] | 160 | setAction({G_ANYEXT, s128}, Legal); |
Igor Breger | c08a783 | 2017-05-01 06:30:16 +0000 | [diff] [blame] | 161 | |
Igor Breger | c7b5977 | 2017-05-11 07:17:40 +0000 | [diff] [blame] | 162 | // Comparison |
| 163 | setAction({G_ICMP, s1}, Legal); |
| 164 | |
| 165 | for (auto Ty : {s8, s16, s32, p0}) |
| 166 | setAction({G_ICMP, 1, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 167 | |
| 168 | // Merge/Unmerge |
| 169 | for (const auto &Ty : {s16, s32, s64}) { |
| 170 | setAction({G_MERGE_VALUES, Ty}, Legal); |
| 171 | setAction({G_UNMERGE_VALUES, 1, Ty}, Legal); |
| 172 | } |
| 173 | for (const auto &Ty : {s8, s16, s32}) { |
| 174 | setAction({G_MERGE_VALUES, 1, Ty}, Legal); |
| 175 | setAction({G_UNMERGE_VALUES, Ty}, Legal); |
| 176 | } |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 177 | } |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 178 | |
Igor Breger | f7359d8 | 2017-02-22 12:25:09 +0000 | [diff] [blame] | 179 | void X86LegalizerInfo::setLegalizerInfo64bit() { |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 180 | |
| 181 | if (!Subtarget.is64Bit()) |
| 182 | return; |
| 183 | |
Matt Arsenault | 41e5ac4 | 2018-03-14 00:36:23 +0000 | [diff] [blame] | 184 | const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0)); |
Alexander Ivchenko | 46e07e3 | 2018-02-28 09:18:47 +0000 | [diff] [blame] | 185 | const LLT s1 = LLT::scalar(1); |
| 186 | const LLT s8 = LLT::scalar(8); |
| 187 | const LLT s16 = LLT::scalar(16); |
| 188 | const LLT s32 = LLT::scalar(32); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 189 | const LLT s64 = LLT::scalar(64); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 190 | const LLT s128 = LLT::scalar(128); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 191 | |
Igor Breger | 42f8bfc | 2017-08-31 11:40:03 +0000 | [diff] [blame] | 192 | setAction({G_IMPLICIT_DEF, s64}, Legal); |
Alexander Ivchenko | a85c4fc | 2018-02-08 22:40:31 +0000 | [diff] [blame] | 193 | // Need to have that, as tryFoldImplicitDef will create this pattern: |
| 194 | // s128 = EXTEND (G_IMPLICIT_DEF s32/s64) -> s128 = G_IMPLICIT_DEF |
| 195 | setAction({G_IMPLICIT_DEF, s128}, Legal); |
Igor Breger | 47be5fb | 2017-08-24 07:06:27 +0000 | [diff] [blame] | 196 | |
Igor Breger | 2661ae4 | 2017-09-04 09:06:45 +0000 | [diff] [blame] | 197 | setAction({G_PHI, s64}, Legal); |
| 198 | |
Igor Breger | d5b59cf | 2017-06-28 11:39:04 +0000 | [diff] [blame] | 199 | for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR}) |
Igor Breger | 42f8bfc | 2017-08-31 11:40:03 +0000 | [diff] [blame] | 200 | setAction({BinOp, s64}, Legal); |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 201 | |
Igor Breger | 1f14364 | 2017-09-11 09:41:13 +0000 | [diff] [blame] | 202 | for (unsigned MemOp : {G_LOAD, G_STORE}) |
Igor Breger | 42f8bfc | 2017-08-31 11:40:03 +0000 | [diff] [blame] | 203 | setAction({MemOp, s64}, Legal); |
Igor Breger | 531a203 | 2017-03-26 08:11:12 +0000 | [diff] [blame] | 204 | |
| 205 | // Pointer-handling |
Igor Breger | 810c625 | 2017-05-08 09:40:43 +0000 | [diff] [blame] | 206 | setAction({G_GEP, 1, s64}, Legal); |
Alexander Ivchenko | 46e07e3 | 2018-02-28 09:18:47 +0000 | [diff] [blame] | 207 | getActionDefinitionsBuilder(G_PTRTOINT) |
| 208 | .legalForCartesianProduct({s1, s8, s16, s32, s64}, {p0}) |
| 209 | .maxScalar(0, s64) |
| 210 | .widenScalarToNextPow2(0, /*Min*/ 8); |
Roman Tereshin | cc1a16f | 2018-05-31 16:16:47 +0000 | [diff] [blame] | 211 | getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s64}}); |
Igor Breger | 810c625 | 2017-05-08 09:40:43 +0000 | [diff] [blame] | 212 | |
Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 213 | // Constants |
Igor Breger | 42f8bfc | 2017-08-31 11:40:03 +0000 | [diff] [blame] | 214 | setAction({TargetOpcode::G_CONSTANT, s64}, Legal); |
Igor Breger | c08a783 | 2017-05-01 06:30:16 +0000 | [diff] [blame] | 215 | |
| 216 | // Extensions |
Igor Breger | 1f14364 | 2017-09-11 09:41:13 +0000 | [diff] [blame] | 217 | for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) { |
| 218 | setAction({extOp, s64}, Legal); |
Igor Breger | 1f14364 | 2017-09-11 09:41:13 +0000 | [diff] [blame] | 219 | } |
Igor Breger | c7b5977 | 2017-05-11 07:17:40 +0000 | [diff] [blame] | 220 | |
Alexander Ivchenko | 48ca055 | 2018-07-10 16:38:35 +0000 | [diff] [blame] | 221 | getActionDefinitionsBuilder(G_SITOFP) |
| 222 | .legalForCartesianProduct({s32, s64}) |
| 223 | .clampScalar(1, s32, s64) |
| 224 | .widenScalarToNextPow2(1) |
| 225 | .clampScalar(0, s32, s64) |
| 226 | .widenScalarToNextPow2(0); |
| 227 | |
Alexander Ivchenko | 9b0b492 | 2018-08-31 11:16:58 +0000 | [diff] [blame] | 228 | getActionDefinitionsBuilder(G_FPTOSI) |
| 229 | .legalForCartesianProduct({s32, s64}) |
| 230 | .clampScalar(1, s32, s64) |
| 231 | .widenScalarToNextPow2(0) |
| 232 | .clampScalar(0, s32, s64) |
| 233 | .widenScalarToNextPow2(1); |
| 234 | |
Igor Breger | c7b5977 | 2017-05-11 07:17:40 +0000 | [diff] [blame] | 235 | // Comparison |
Igor Breger | 42f8bfc | 2017-08-31 11:40:03 +0000 | [diff] [blame] | 236 | setAction({G_ICMP, 1, s64}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 237 | |
Alexander Ivchenko | a26a364 | 2018-08-31 09:38:27 +0000 | [diff] [blame] | 238 | getActionDefinitionsBuilder(G_FCMP) |
| 239 | .legalForCartesianProduct({s8}, {s32, s64}) |
| 240 | .clampScalar(0, s8, s8) |
| 241 | .clampScalar(1, s32, s64) |
| 242 | .widenScalarToNextPow2(1); |
| 243 | |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 244 | // Divisions |
Alexander Ivchenko | 1aedf20 | 2018-10-08 13:40:34 +0000 | [diff] [blame] | 245 | getActionDefinitionsBuilder( |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 246 | {G_SDIV, G_SREM, G_UDIV, G_UREM}) |
Alexander Ivchenko | 1aedf20 | 2018-10-08 13:40:34 +0000 | [diff] [blame] | 247 | .legalFor({s8, s16, s32, s64}) |
| 248 | .clampScalar(0, s8, s64); |
Alexander Ivchenko | 0bd4d8c | 2018-03-14 11:23:57 +0000 | [diff] [blame] | 249 | |
Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame] | 250 | // Shifts |
| 251 | getActionDefinitionsBuilder( |
| 252 | {G_SHL, G_LSHR, G_ASHR}) |
| 253 | .legalFor({{s8, s8}, {s16, s8}, {s32, s8}, {s64, s8}}) |
| 254 | .clampScalar(0, s8, s64) |
| 255 | .clampScalar(1, s8, s8); |
| 256 | |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 257 | // Merge/Unmerge |
| 258 | setAction({G_MERGE_VALUES, s128}, Legal); |
| 259 | setAction({G_UNMERGE_VALUES, 1, s128}, Legal); |
| 260 | setAction({G_MERGE_VALUES, 1, s128}, Legal); |
| 261 | setAction({G_UNMERGE_VALUES, s128}, Legal); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 262 | } |
| 263 | |
| 264 | void X86LegalizerInfo::setLegalizerInfoSSE1() { |
| 265 | if (!Subtarget.hasSSE1()) |
| 266 | return; |
| 267 | |
| 268 | const LLT s32 = LLT::scalar(32); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 269 | const LLT s64 = LLT::scalar(64); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 270 | const LLT v4s32 = LLT::vector(4, 32); |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 271 | const LLT v2s64 = LLT::vector(2, 64); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 272 | |
| 273 | for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV}) |
| 274 | for (auto Ty : {s32, v4s32}) |
| 275 | setAction({BinOp, Ty}, Legal); |
Igor Breger | a8ba572 | 2017-03-23 15:25:57 +0000 | [diff] [blame] | 276 | |
| 277 | for (unsigned MemOp : {G_LOAD, G_STORE}) |
| 278 | for (auto Ty : {v4s32, v2s64}) |
| 279 | setAction({MemOp, Ty}, Legal); |
Igor Breger | 21200ed | 2017-09-17 08:08:13 +0000 | [diff] [blame] | 280 | |
| 281 | // Constants |
| 282 | setAction({TargetOpcode::G_FCONSTANT, s32}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 283 | |
| 284 | // Merge/Unmerge |
| 285 | for (const auto &Ty : {v4s32, v2s64}) { |
Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 286 | setAction({G_CONCAT_VECTORS, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 287 | setAction({G_UNMERGE_VALUES, 1, Ty}, Legal); |
| 288 | } |
| 289 | setAction({G_MERGE_VALUES, 1, s64}, Legal); |
| 290 | setAction({G_UNMERGE_VALUES, s64}, Legal); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 291 | } |
| 292 | |
| 293 | void X86LegalizerInfo::setLegalizerInfoSSE2() { |
| 294 | if (!Subtarget.hasSSE2()) |
| 295 | return; |
| 296 | |
Igor Breger | 5c721199 | 2017-09-13 09:05:23 +0000 | [diff] [blame] | 297 | const LLT s32 = LLT::scalar(32); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 298 | const LLT s64 = LLT::scalar(64); |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 299 | const LLT v16s8 = LLT::vector(16, 8); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 300 | const LLT v8s16 = LLT::vector(8, 16); |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 301 | const LLT v4s32 = LLT::vector(4, 32); |
| 302 | const LLT v2s64 = LLT::vector(2, 64); |
| 303 | |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 304 | const LLT v32s8 = LLT::vector(32, 8); |
| 305 | const LLT v16s16 = LLT::vector(16, 16); |
| 306 | const LLT v8s32 = LLT::vector(8, 32); |
| 307 | const LLT v4s64 = LLT::vector(4, 64); |
| 308 | |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 309 | for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV}) |
| 310 | for (auto Ty : {s64, v2s64}) |
| 311 | setAction({BinOp, Ty}, Legal); |
| 312 | |
| 313 | for (unsigned BinOp : {G_ADD, G_SUB}) |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 314 | for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) |
Igor Breger | 321cf3c | 2017-03-03 08:06:46 +0000 | [diff] [blame] | 315 | setAction({BinOp, Ty}, Legal); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 316 | |
| 317 | setAction({G_MUL, v8s16}, Legal); |
Igor Breger | 5c721199 | 2017-09-13 09:05:23 +0000 | [diff] [blame] | 318 | |
| 319 | setAction({G_FPEXT, s64}, Legal); |
| 320 | setAction({G_FPEXT, 1, s32}, Legal); |
Igor Breger | 21200ed | 2017-09-17 08:08:13 +0000 | [diff] [blame] | 321 | |
Alexander Ivchenko | 9d05307 | 2018-08-31 11:26:51 +0000 | [diff] [blame] | 322 | setAction({G_FPTRUNC, s32}, Legal); |
| 323 | setAction({G_FPTRUNC, 1, s64}, Legal); |
| 324 | |
Igor Breger | 21200ed | 2017-09-17 08:08:13 +0000 | [diff] [blame] | 325 | // Constants |
| 326 | setAction({TargetOpcode::G_FCONSTANT, s64}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 327 | |
| 328 | // Merge/Unmerge |
| 329 | for (const auto &Ty : |
| 330 | {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) { |
Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 331 | setAction({G_CONCAT_VECTORS, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 332 | setAction({G_UNMERGE_VALUES, 1, Ty}, Legal); |
| 333 | } |
| 334 | for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) { |
Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 335 | setAction({G_CONCAT_VECTORS, 1, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 336 | setAction({G_UNMERGE_VALUES, Ty}, Legal); |
| 337 | } |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 338 | } |
| 339 | |
| 340 | void X86LegalizerInfo::setLegalizerInfoSSE41() { |
| 341 | if (!Subtarget.hasSSE41()) |
| 342 | return; |
| 343 | |
| 344 | const LLT v4s32 = LLT::vector(4, 32); |
| 345 | |
| 346 | setAction({G_MUL, v4s32}, Legal); |
| 347 | } |
| 348 | |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 349 | void X86LegalizerInfo::setLegalizerInfoAVX() { |
| 350 | if (!Subtarget.hasAVX()) |
| 351 | return; |
| 352 | |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 353 | const LLT v16s8 = LLT::vector(16, 8); |
| 354 | const LLT v8s16 = LLT::vector(8, 16); |
| 355 | const LLT v4s32 = LLT::vector(4, 32); |
| 356 | const LLT v2s64 = LLT::vector(2, 64); |
| 357 | |
| 358 | const LLT v32s8 = LLT::vector(32, 8); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 359 | const LLT v64s8 = LLT::vector(64, 8); |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 360 | const LLT v16s16 = LLT::vector(16, 16); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 361 | const LLT v32s16 = LLT::vector(32, 16); |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 362 | const LLT v8s32 = LLT::vector(8, 32); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 363 | const LLT v16s32 = LLT::vector(16, 32); |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 364 | const LLT v4s64 = LLT::vector(4, 64); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 365 | const LLT v8s64 = LLT::vector(8, 64); |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 366 | |
| 367 | for (unsigned MemOp : {G_LOAD, G_STORE}) |
| 368 | for (auto Ty : {v8s32, v4s64}) |
| 369 | setAction({MemOp, Ty}, Legal); |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 370 | |
Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 371 | for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) { |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 372 | setAction({G_INSERT, Ty}, Legal); |
Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 373 | setAction({G_EXTRACT, 1, Ty}, Legal); |
| 374 | } |
| 375 | for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) { |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 376 | setAction({G_INSERT, 1, Ty}, Legal); |
Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 377 | setAction({G_EXTRACT, Ty}, Legal); |
| 378 | } |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 379 | // Merge/Unmerge |
| 380 | for (const auto &Ty : |
| 381 | {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) { |
Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 382 | setAction({G_CONCAT_VECTORS, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 383 | setAction({G_UNMERGE_VALUES, 1, Ty}, Legal); |
| 384 | } |
| 385 | for (const auto &Ty : |
| 386 | {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) { |
Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 387 | setAction({G_CONCAT_VECTORS, 1, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 388 | setAction({G_UNMERGE_VALUES, Ty}, Legal); |
| 389 | } |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 390 | } |
| 391 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 392 | void X86LegalizerInfo::setLegalizerInfoAVX2() { |
| 393 | if (!Subtarget.hasAVX2()) |
| 394 | return; |
| 395 | |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 396 | const LLT v32s8 = LLT::vector(32, 8); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 397 | const LLT v16s16 = LLT::vector(16, 16); |
| 398 | const LLT v8s32 = LLT::vector(8, 32); |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 399 | const LLT v4s64 = LLT::vector(4, 64); |
| 400 | |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 401 | const LLT v64s8 = LLT::vector(64, 8); |
| 402 | const LLT v32s16 = LLT::vector(32, 16); |
| 403 | const LLT v16s32 = LLT::vector(16, 32); |
| 404 | const LLT v8s64 = LLT::vector(8, 64); |
| 405 | |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 406 | for (unsigned BinOp : {G_ADD, G_SUB}) |
| 407 | for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) |
| 408 | setAction({BinOp, Ty}, Legal); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 409 | |
| 410 | for (auto Ty : {v16s16, v8s32}) |
| 411 | setAction({G_MUL, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 412 | |
| 413 | // Merge/Unmerge |
| 414 | for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) { |
Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 415 | setAction({G_CONCAT_VECTORS, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 416 | setAction({G_UNMERGE_VALUES, 1, Ty}, Legal); |
| 417 | } |
| 418 | for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) { |
Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 419 | setAction({G_CONCAT_VECTORS, 1, Ty}, Legal); |
Volkan Keles | a32ff00 | 2017-12-01 08:19:10 +0000 | [diff] [blame] | 420 | setAction({G_UNMERGE_VALUES, Ty}, Legal); |
| 421 | } |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 422 | } |
| 423 | |
| 424 | void X86LegalizerInfo::setLegalizerInfoAVX512() { |
| 425 | if (!Subtarget.hasAVX512()) |
| 426 | return; |
| 427 | |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 428 | const LLT v16s8 = LLT::vector(16, 8); |
| 429 | const LLT v8s16 = LLT::vector(8, 16); |
| 430 | const LLT v4s32 = LLT::vector(4, 32); |
| 431 | const LLT v2s64 = LLT::vector(2, 64); |
| 432 | |
| 433 | const LLT v32s8 = LLT::vector(32, 8); |
| 434 | const LLT v16s16 = LLT::vector(16, 16); |
| 435 | const LLT v8s32 = LLT::vector(8, 32); |
| 436 | const LLT v4s64 = LLT::vector(4, 64); |
| 437 | |
| 438 | const LLT v64s8 = LLT::vector(64, 8); |
| 439 | const LLT v32s16 = LLT::vector(32, 16); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 440 | const LLT v16s32 = LLT::vector(16, 32); |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 441 | const LLT v8s64 = LLT::vector(8, 64); |
| 442 | |
| 443 | for (unsigned BinOp : {G_ADD, G_SUB}) |
| 444 | for (auto Ty : {v16s32, v8s64}) |
| 445 | setAction({BinOp, Ty}, Legal); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 446 | |
| 447 | setAction({G_MUL, v16s32}, Legal); |
| 448 | |
Igor Breger | 617be6e | 2017-05-23 08:23:51 +0000 | [diff] [blame] | 449 | for (unsigned MemOp : {G_LOAD, G_STORE}) |
| 450 | for (auto Ty : {v16s32, v8s64}) |
| 451 | setAction({MemOp, Ty}, Legal); |
| 452 | |
Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 453 | for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) { |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 454 | setAction({G_INSERT, Ty}, Legal); |
Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 455 | setAction({G_EXTRACT, 1, Ty}, Legal); |
| 456 | } |
| 457 | for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) { |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 458 | setAction({G_INSERT, 1, Ty}, Legal); |
Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 459 | setAction({G_EXTRACT, Ty}, Legal); |
| 460 | } |
Igor Breger | 1c29be7 | 2017-06-22 09:43:35 +0000 | [diff] [blame] | 461 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 462 | /************ VLX *******************/ |
| 463 | if (!Subtarget.hasVLX()) |
| 464 | return; |
| 465 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 466 | for (auto Ty : {v4s32, v8s32}) |
| 467 | setAction({G_MUL, Ty}, Legal); |
| 468 | } |
| 469 | |
| 470 | void X86LegalizerInfo::setLegalizerInfoAVX512DQ() { |
| 471 | if (!(Subtarget.hasAVX512() && Subtarget.hasDQI())) |
| 472 | return; |
| 473 | |
| 474 | const LLT v8s64 = LLT::vector(8, 64); |
| 475 | |
| 476 | setAction({G_MUL, v8s64}, Legal); |
| 477 | |
| 478 | /************ VLX *******************/ |
| 479 | if (!Subtarget.hasVLX()) |
| 480 | return; |
| 481 | |
| 482 | const LLT v2s64 = LLT::vector(2, 64); |
| 483 | const LLT v4s64 = LLT::vector(4, 64); |
| 484 | |
| 485 | for (auto Ty : {v2s64, v4s64}) |
| 486 | setAction({G_MUL, Ty}, Legal); |
| 487 | } |
| 488 | |
| 489 | void X86LegalizerInfo::setLegalizerInfoAVX512BW() { |
| 490 | if (!(Subtarget.hasAVX512() && Subtarget.hasBWI())) |
| 491 | return; |
| 492 | |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 493 | const LLT v64s8 = LLT::vector(64, 8); |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 494 | const LLT v32s16 = LLT::vector(32, 16); |
| 495 | |
Igor Breger | 842b5b3 | 2017-05-18 11:10:56 +0000 | [diff] [blame] | 496 | for (unsigned BinOp : {G_ADD, G_SUB}) |
| 497 | for (auto Ty : {v64s8, v32s16}) |
| 498 | setAction({BinOp, Ty}, Legal); |
| 499 | |
Igor Breger | 605b965 | 2017-05-08 09:03:37 +0000 | [diff] [blame] | 500 | setAction({G_MUL, v32s16}, Legal); |
| 501 | |
| 502 | /************ VLX *******************/ |
| 503 | if (!Subtarget.hasVLX()) |
| 504 | return; |
| 505 | |
| 506 | const LLT v8s16 = LLT::vector(8, 16); |
| 507 | const LLT v16s16 = LLT::vector(16, 16); |
| 508 | |
| 509 | for (auto Ty : {v8s16, v16s16}) |
| 510 | setAction({G_MUL, Ty}, Legal); |
Igor Breger | b4442f3 | 2017-02-10 07:05:56 +0000 | [diff] [blame] | 511 | } |