blob: 00fb1b573858037393c38e5d09514b73fe3ab16f [file] [log] [blame]
Igor Bregerb4442f32017-02-10 07:05:56 +00001//===- X86LegalizerInfo.cpp --------------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Igor Bregerb4442f32017-02-10 07:05:56 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for X86.
10/// \todo This should be generated by TableGen.
11//===----------------------------------------------------------------------===//
12
13#include "X86LegalizerInfo.h"
14#include "X86Subtarget.h"
Igor Breger531a2032017-03-26 08:11:12 +000015#include "X86TargetMachine.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000016#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000017#include "llvm/CodeGen/ValueTypes.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000018#include "llvm/IR/DerivedTypes.h"
19#include "llvm/IR/Type.h"
Igor Bregerb4442f32017-02-10 07:05:56 +000020
21using namespace llvm;
Igor Breger321cf3c2017-03-03 08:06:46 +000022using namespace TargetOpcode;
Daniel Sanders9ade5592018-01-29 17:37:29 +000023using namespace LegalizeActions;
Igor Bregerb4442f32017-02-10 07:05:56 +000024
Kristof Beylsaf9814a2017-11-07 10:34:34 +000025/// FIXME: The following static functions are SizeChangeStrategy functions
26/// that are meant to temporarily mimic the behaviour of the old legalization
27/// based on doubling/halving non-legal types as closely as possible. This is
28/// not entirly possible as only legalizing the types that are exactly a power
29/// of 2 times the size of the legal types would require specifying all those
30/// sizes explicitly.
31/// In practice, not specifying those isn't a problem, and the below functions
32/// should disappear quickly as we add support for legalizing non-power-of-2
33/// sized types further.
34static void
35addAndInterleaveWithUnsupported(LegalizerInfo::SizeAndActionsVec &result,
36 const LegalizerInfo::SizeAndActionsVec &v) {
37 for (unsigned i = 0; i < v.size(); ++i) {
38 result.push_back(v[i]);
39 if (i + 1 < v[i].first && i + 1 < v.size() &&
40 v[i + 1].first != v[i].first + 1)
Daniel Sanders9ade5592018-01-29 17:37:29 +000041 result.push_back({v[i].first + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000042 }
43}
44
45static LegalizerInfo::SizeAndActionsVec
46widen_1(const LegalizerInfo::SizeAndActionsVec &v) {
47 assert(v.size() >= 1);
48 assert(v[0].first > 1);
Daniel Sanders9ade5592018-01-29 17:37:29 +000049 LegalizerInfo::SizeAndActionsVec result = {{1, WidenScalar},
50 {2, Unsupported}};
Kristof Beylsaf9814a2017-11-07 10:34:34 +000051 addAndInterleaveWithUnsupported(result, v);
52 auto Largest = result.back().first;
Daniel Sanders9ade5592018-01-29 17:37:29 +000053 result.push_back({Largest + 1, Unsupported});
Kristof Beylsaf9814a2017-11-07 10:34:34 +000054 return result;
55}
56
Igor Breger531a2032017-03-26 08:11:12 +000057X86LegalizerInfo::X86LegalizerInfo(const X86Subtarget &STI,
58 const X86TargetMachine &TM)
59 : Subtarget(STI), TM(TM) {
Igor Bregerb4442f32017-02-10 07:05:56 +000060
61 setLegalizerInfo32bit();
62 setLegalizerInfo64bit();
Igor Breger321cf3c2017-03-03 08:06:46 +000063 setLegalizerInfoSSE1();
64 setLegalizerInfoSSE2();
Igor Breger605b9652017-05-08 09:03:37 +000065 setLegalizerInfoSSE41();
Igor Breger617be6e2017-05-23 08:23:51 +000066 setLegalizerInfoAVX();
Igor Breger605b9652017-05-08 09:03:37 +000067 setLegalizerInfoAVX2();
68 setLegalizerInfoAVX512();
69 setLegalizerInfoAVX512DQ();
70 setLegalizerInfoAVX512BW();
Igor Bregerb4442f32017-02-10 07:05:56 +000071
Kristof Beylsaf9814a2017-11-07 10:34:34 +000072 setLegalizeScalarToDifferentSizeStrategy(G_PHI, 0, widen_1);
73 for (unsigned BinOp : {G_SUB, G_MUL, G_AND, G_OR, G_XOR})
74 setLegalizeScalarToDifferentSizeStrategy(BinOp, 0, widen_1);
75 for (unsigned MemOp : {G_LOAD, G_STORE})
76 setLegalizeScalarToDifferentSizeStrategy(MemOp, 0,
77 narrowToSmallerAndWidenToSmallest);
78 setLegalizeScalarToDifferentSizeStrategy(
79 G_GEP, 1, widenToLargerTypesUnsupportedOtherwise);
80 setLegalizeScalarToDifferentSizeStrategy(
81 G_CONSTANT, 0, widenToLargerTypesAndNarrowToLargest);
82
Igor Bregerb4442f32017-02-10 07:05:56 +000083 computeTables();
Roman Tereshincc1a16f2018-05-31 16:16:47 +000084 verify(*STI.getInstrInfo());
Igor Bregerb4442f32017-02-10 07:05:56 +000085}
86
87void X86LegalizerInfo::setLegalizerInfo32bit() {
88
Matt Arsenault41e5ac42018-03-14 00:36:23 +000089 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Igor Breger29537882017-04-07 14:41:59 +000090 const LLT s1 = LLT::scalar(1);
Igor Bregerb4442f32017-02-10 07:05:56 +000091 const LLT s8 = LLT::scalar(8);
92 const LLT s16 = LLT::scalar(16);
93 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +000094 const LLT s64 = LLT::scalar(64);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +000095 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +000096
Igor Breger47be5fb2017-08-24 07:06:27 +000097 for (auto Ty : {p0, s1, s8, s16, s32})
98 setAction({G_IMPLICIT_DEF, Ty}, Legal);
99
Igor Breger2661ae42017-09-04 09:06:45 +0000100 for (auto Ty : {s8, s16, s32, p0})
101 setAction({G_PHI, Ty}, Legal);
102
Kristof Beylsaf9814a2017-11-07 10:34:34 +0000103 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Bregera8ba5722017-03-23 15:25:57 +0000104 for (auto Ty : {s8, s16, s32})
105 setAction({BinOp, Ty}, Legal);
106
Igor Breger28f290f2017-05-17 12:48:08 +0000107 for (unsigned Op : {G_UADDE}) {
108 setAction({Op, s32}, Legal);
109 setAction({Op, 1, s1}, Legal);
110 }
111
Igor Bregera8ba5722017-03-23 15:25:57 +0000112 for (unsigned MemOp : {G_LOAD, G_STORE}) {
113 for (auto Ty : {s8, s16, s32, p0})
114 setAction({MemOp, Ty}, Legal);
115
116 // And everything's fine in addrspace 0.
117 setAction({MemOp, 1, p0}, Legal);
Igor Bregerf7359d82017-02-22 12:25:09 +0000118 }
Igor Breger531a2032017-03-26 08:11:12 +0000119
120 // Pointer-handling
121 setAction({G_FRAME_INDEX, p0}, Legal);
Igor Breger717bd362017-07-02 08:58:29 +0000122 setAction({G_GLOBAL_VALUE, p0}, Legal);
Igor Breger29537882017-04-07 14:41:59 +0000123
Igor Breger810c6252017-05-08 09:40:43 +0000124 setAction({G_GEP, p0}, Legal);
125 setAction({G_GEP, 1, s32}, Legal);
126
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000127 if (!Subtarget.is64Bit()) {
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000128 getActionDefinitionsBuilder(G_PTRTOINT)
129 .legalForCartesianProduct({s1, s8, s16, s32}, {p0})
130 .maxScalar(0, s32)
131 .widenScalarToNextPow2(0, /*Min*/ 8);
Roman Tereshincc1a16f2018-05-31 16:16:47 +0000132 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s32}});
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000133
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +0000134 // Shifts and SDIV
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000135 getActionDefinitionsBuilder(
Matt Arsenault30989e42019-01-22 21:42:11 +0000136 {G_SDIV, G_SREM, G_UDIV, G_UREM})
137 .legalFor({s8, s16, s32})
138 .clampScalar(0, s8, s32);
139
140 getActionDefinitionsBuilder(
141 {G_SHL, G_LSHR, G_ASHR})
142 .legalFor({{s8, s8}, {s16, s8}, {s32, s8}})
143 .clampScalar(0, s8, s32)
144 .clampScalar(1, s8, s8);
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000145 }
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000146
Igor Breger685889c2017-08-21 10:51:54 +0000147 // Control-flow
148 setAction({G_BRCOND, s1}, Legal);
149
Igor Breger29537882017-04-07 14:41:59 +0000150 // Constants
151 for (auto Ty : {s8, s16, s32, p0})
152 setAction({TargetOpcode::G_CONSTANT, Ty}, Legal);
153
Igor Bregerc08a7832017-05-01 06:30:16 +0000154 // Extensions
Igor Bregerd48c5e42017-07-10 09:07:34 +0000155 for (auto Ty : {s8, s16, s32}) {
156 setAction({G_ZEXT, Ty}, Legal);
157 setAction({G_SEXT, Ty}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000158 setAction({G_ANYEXT, Ty}, Legal);
Igor Bregerd48c5e42017-07-10 09:07:34 +0000159 }
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000160 setAction({G_ANYEXT, s128}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000161
Igor Bregerc7b59772017-05-11 07:17:40 +0000162 // Comparison
163 setAction({G_ICMP, s1}, Legal);
164
165 for (auto Ty : {s8, s16, s32, p0})
166 setAction({G_ICMP, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000167
168 // Merge/Unmerge
169 for (const auto &Ty : {s16, s32, s64}) {
170 setAction({G_MERGE_VALUES, Ty}, Legal);
171 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
172 }
173 for (const auto &Ty : {s8, s16, s32}) {
174 setAction({G_MERGE_VALUES, 1, Ty}, Legal);
175 setAction({G_UNMERGE_VALUES, Ty}, Legal);
176 }
Igor Bregerb4442f32017-02-10 07:05:56 +0000177}
Igor Bregerb4442f32017-02-10 07:05:56 +0000178
Igor Bregerf7359d82017-02-22 12:25:09 +0000179void X86LegalizerInfo::setLegalizerInfo64bit() {
Igor Bregerb4442f32017-02-10 07:05:56 +0000180
181 if (!Subtarget.is64Bit())
182 return;
183
Matt Arsenault41e5ac42018-03-14 00:36:23 +0000184 const LLT p0 = LLT::pointer(0, TM.getPointerSizeInBits(0));
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000185 const LLT s1 = LLT::scalar(1);
186 const LLT s8 = LLT::scalar(8);
187 const LLT s16 = LLT::scalar(16);
188 const LLT s32 = LLT::scalar(32);
Igor Bregerb4442f32017-02-10 07:05:56 +0000189 const LLT s64 = LLT::scalar(64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000190 const LLT s128 = LLT::scalar(128);
Igor Bregerb4442f32017-02-10 07:05:56 +0000191
Igor Breger42f8bfc2017-08-31 11:40:03 +0000192 setAction({G_IMPLICIT_DEF, s64}, Legal);
Alexander Ivchenkoa85c4fc2018-02-08 22:40:31 +0000193 // Need to have that, as tryFoldImplicitDef will create this pattern:
194 // s128 = EXTEND (G_IMPLICIT_DEF s32/s64) -> s128 = G_IMPLICIT_DEF
195 setAction({G_IMPLICIT_DEF, s128}, Legal);
Igor Breger47be5fb2017-08-24 07:06:27 +0000196
Igor Breger2661ae42017-09-04 09:06:45 +0000197 setAction({G_PHI, s64}, Legal);
198
Igor Bregerd5b59cf2017-06-28 11:39:04 +0000199 for (unsigned BinOp : {G_ADD, G_SUB, G_MUL, G_AND, G_OR, G_XOR})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000200 setAction({BinOp, s64}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000201
Igor Breger1f143642017-09-11 09:41:13 +0000202 for (unsigned MemOp : {G_LOAD, G_STORE})
Igor Breger42f8bfc2017-08-31 11:40:03 +0000203 setAction({MemOp, s64}, Legal);
Igor Breger531a2032017-03-26 08:11:12 +0000204
205 // Pointer-handling
Igor Breger810c6252017-05-08 09:40:43 +0000206 setAction({G_GEP, 1, s64}, Legal);
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000207 getActionDefinitionsBuilder(G_PTRTOINT)
208 .legalForCartesianProduct({s1, s8, s16, s32, s64}, {p0})
209 .maxScalar(0, s64)
210 .widenScalarToNextPow2(0, /*Min*/ 8);
Roman Tereshincc1a16f2018-05-31 16:16:47 +0000211 getActionDefinitionsBuilder(G_INTTOPTR).legalFor({{p0, s64}});
Igor Breger810c6252017-05-08 09:40:43 +0000212
Igor Breger29537882017-04-07 14:41:59 +0000213 // Constants
Igor Breger42f8bfc2017-08-31 11:40:03 +0000214 setAction({TargetOpcode::G_CONSTANT, s64}, Legal);
Igor Bregerc08a7832017-05-01 06:30:16 +0000215
216 // Extensions
Igor Breger1f143642017-09-11 09:41:13 +0000217 for (unsigned extOp : {G_ZEXT, G_SEXT, G_ANYEXT}) {
218 setAction({extOp, s64}, Legal);
Igor Breger1f143642017-09-11 09:41:13 +0000219 }
Igor Bregerc7b59772017-05-11 07:17:40 +0000220
Alexander Ivchenko48ca0552018-07-10 16:38:35 +0000221 getActionDefinitionsBuilder(G_SITOFP)
222 .legalForCartesianProduct({s32, s64})
223 .clampScalar(1, s32, s64)
224 .widenScalarToNextPow2(1)
225 .clampScalar(0, s32, s64)
226 .widenScalarToNextPow2(0);
227
Alexander Ivchenko9b0b4922018-08-31 11:16:58 +0000228 getActionDefinitionsBuilder(G_FPTOSI)
229 .legalForCartesianProduct({s32, s64})
230 .clampScalar(1, s32, s64)
231 .widenScalarToNextPow2(0)
232 .clampScalar(0, s32, s64)
233 .widenScalarToNextPow2(1);
234
Igor Bregerc7b59772017-05-11 07:17:40 +0000235 // Comparison
Igor Breger42f8bfc2017-08-31 11:40:03 +0000236 setAction({G_ICMP, 1, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000237
Alexander Ivchenkoa26a3642018-08-31 09:38:27 +0000238 getActionDefinitionsBuilder(G_FCMP)
239 .legalForCartesianProduct({s8}, {s32, s64})
240 .clampScalar(0, s8, s8)
241 .clampScalar(1, s32, s64)
242 .widenScalarToNextPow2(1);
243
Matt Arsenault30989e42019-01-22 21:42:11 +0000244 // Divisions
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000245 getActionDefinitionsBuilder(
Matt Arsenault30989e42019-01-22 21:42:11 +0000246 {G_SDIV, G_SREM, G_UDIV, G_UREM})
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000247 .legalFor({s8, s16, s32, s64})
248 .clampScalar(0, s8, s64);
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000249
Matt Arsenault30989e42019-01-22 21:42:11 +0000250 // Shifts
251 getActionDefinitionsBuilder(
252 {G_SHL, G_LSHR, G_ASHR})
253 .legalFor({{s8, s8}, {s16, s8}, {s32, s8}, {s64, s8}})
254 .clampScalar(0, s8, s64)
255 .clampScalar(1, s8, s8);
256
Volkan Kelesa32ff002017-12-01 08:19:10 +0000257 // Merge/Unmerge
258 setAction({G_MERGE_VALUES, s128}, Legal);
259 setAction({G_UNMERGE_VALUES, 1, s128}, Legal);
260 setAction({G_MERGE_VALUES, 1, s128}, Legal);
261 setAction({G_UNMERGE_VALUES, s128}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000262}
263
264void X86LegalizerInfo::setLegalizerInfoSSE1() {
265 if (!Subtarget.hasSSE1())
266 return;
267
268 const LLT s32 = LLT::scalar(32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000269 const LLT s64 = LLT::scalar(64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000270 const LLT v4s32 = LLT::vector(4, 32);
Igor Bregera8ba5722017-03-23 15:25:57 +0000271 const LLT v2s64 = LLT::vector(2, 64);
Igor Breger321cf3c2017-03-03 08:06:46 +0000272
273 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
274 for (auto Ty : {s32, v4s32})
275 setAction({BinOp, Ty}, Legal);
Igor Bregera8ba5722017-03-23 15:25:57 +0000276
277 for (unsigned MemOp : {G_LOAD, G_STORE})
278 for (auto Ty : {v4s32, v2s64})
279 setAction({MemOp, Ty}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000280
281 // Constants
282 setAction({TargetOpcode::G_FCONSTANT, s32}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000283
284 // Merge/Unmerge
285 for (const auto &Ty : {v4s32, v2s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000286 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000287 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
288 }
289 setAction({G_MERGE_VALUES, 1, s64}, Legal);
290 setAction({G_UNMERGE_VALUES, s64}, Legal);
Igor Breger321cf3c2017-03-03 08:06:46 +0000291}
292
293void X86LegalizerInfo::setLegalizerInfoSSE2() {
294 if (!Subtarget.hasSSE2())
295 return;
296
Igor Breger5c7211992017-09-13 09:05:23 +0000297 const LLT s32 = LLT::scalar(32);
Igor Breger321cf3c2017-03-03 08:06:46 +0000298 const LLT s64 = LLT::scalar(64);
Igor Breger842b5b32017-05-18 11:10:56 +0000299 const LLT v16s8 = LLT::vector(16, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000300 const LLT v8s16 = LLT::vector(8, 16);
Igor Breger321cf3c2017-03-03 08:06:46 +0000301 const LLT v4s32 = LLT::vector(4, 32);
302 const LLT v2s64 = LLT::vector(2, 64);
303
Volkan Kelesa32ff002017-12-01 08:19:10 +0000304 const LLT v32s8 = LLT::vector(32, 8);
305 const LLT v16s16 = LLT::vector(16, 16);
306 const LLT v8s32 = LLT::vector(8, 32);
307 const LLT v4s64 = LLT::vector(4, 64);
308
Igor Breger321cf3c2017-03-03 08:06:46 +0000309 for (unsigned BinOp : {G_FADD, G_FSUB, G_FMUL, G_FDIV})
310 for (auto Ty : {s64, v2s64})
311 setAction({BinOp, Ty}, Legal);
312
313 for (unsigned BinOp : {G_ADD, G_SUB})
Igor Breger842b5b32017-05-18 11:10:56 +0000314 for (auto Ty : {v16s8, v8s16, v4s32, v2s64})
Igor Breger321cf3c2017-03-03 08:06:46 +0000315 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000316
317 setAction({G_MUL, v8s16}, Legal);
Igor Breger5c7211992017-09-13 09:05:23 +0000318
319 setAction({G_FPEXT, s64}, Legal);
320 setAction({G_FPEXT, 1, s32}, Legal);
Igor Breger21200ed2017-09-17 08:08:13 +0000321
Alexander Ivchenko9d053072018-08-31 11:26:51 +0000322 setAction({G_FPTRUNC, s32}, Legal);
323 setAction({G_FPTRUNC, 1, s64}, Legal);
324
Igor Breger21200ed2017-09-17 08:08:13 +0000325 // Constants
326 setAction({TargetOpcode::G_FCONSTANT, s64}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000327
328 // Merge/Unmerge
329 for (const auto &Ty :
330 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000331 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000332 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
333 }
334 for (const auto &Ty : {v16s8, v8s16, v4s32, v2s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000335 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000336 setAction({G_UNMERGE_VALUES, Ty}, Legal);
337 }
Igor Breger605b9652017-05-08 09:03:37 +0000338}
339
340void X86LegalizerInfo::setLegalizerInfoSSE41() {
341 if (!Subtarget.hasSSE41())
342 return;
343
344 const LLT v4s32 = LLT::vector(4, 32);
345
346 setAction({G_MUL, v4s32}, Legal);
347}
348
Igor Breger617be6e2017-05-23 08:23:51 +0000349void X86LegalizerInfo::setLegalizerInfoAVX() {
350 if (!Subtarget.hasAVX())
351 return;
352
Igor Breger1c29be72017-06-22 09:43:35 +0000353 const LLT v16s8 = LLT::vector(16, 8);
354 const LLT v8s16 = LLT::vector(8, 16);
355 const LLT v4s32 = LLT::vector(4, 32);
356 const LLT v2s64 = LLT::vector(2, 64);
357
358 const LLT v32s8 = LLT::vector(32, 8);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000359 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger1c29be72017-06-22 09:43:35 +0000360 const LLT v16s16 = LLT::vector(16, 16);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000361 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger617be6e2017-05-23 08:23:51 +0000362 const LLT v8s32 = LLT::vector(8, 32);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000363 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger617be6e2017-05-23 08:23:51 +0000364 const LLT v4s64 = LLT::vector(4, 64);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000365 const LLT v8s64 = LLT::vector(8, 64);
Igor Breger617be6e2017-05-23 08:23:51 +0000366
367 for (unsigned MemOp : {G_LOAD, G_STORE})
368 for (auto Ty : {v8s32, v4s64})
369 setAction({MemOp, Ty}, Legal);
Igor Breger1c29be72017-06-22 09:43:35 +0000370
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000371 for (auto Ty : {v32s8, v16s16, v8s32, v4s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000372 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000373 setAction({G_EXTRACT, 1, Ty}, Legal);
374 }
375 for (auto Ty : {v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000376 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000377 setAction({G_EXTRACT, Ty}, Legal);
378 }
Volkan Kelesa32ff002017-12-01 08:19:10 +0000379 // Merge/Unmerge
380 for (const auto &Ty :
381 {v32s8, v64s8, v16s16, v32s16, v8s32, v16s32, v4s64, v8s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000382 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000383 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
384 }
385 for (const auto &Ty :
386 {v16s8, v32s8, v8s16, v16s16, v4s32, v8s32, v2s64, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000387 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000388 setAction({G_UNMERGE_VALUES, Ty}, Legal);
389 }
Igor Breger617be6e2017-05-23 08:23:51 +0000390}
391
Igor Breger605b9652017-05-08 09:03:37 +0000392void X86LegalizerInfo::setLegalizerInfoAVX2() {
393 if (!Subtarget.hasAVX2())
394 return;
395
Igor Breger842b5b32017-05-18 11:10:56 +0000396 const LLT v32s8 = LLT::vector(32, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000397 const LLT v16s16 = LLT::vector(16, 16);
398 const LLT v8s32 = LLT::vector(8, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000399 const LLT v4s64 = LLT::vector(4, 64);
400
Volkan Kelesa32ff002017-12-01 08:19:10 +0000401 const LLT v64s8 = LLT::vector(64, 8);
402 const LLT v32s16 = LLT::vector(32, 16);
403 const LLT v16s32 = LLT::vector(16, 32);
404 const LLT v8s64 = LLT::vector(8, 64);
405
Igor Breger842b5b32017-05-18 11:10:56 +0000406 for (unsigned BinOp : {G_ADD, G_SUB})
407 for (auto Ty : {v32s8, v16s16, v8s32, v4s64})
408 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000409
410 for (auto Ty : {v16s16, v8s32})
411 setAction({G_MUL, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000412
413 // Merge/Unmerge
414 for (const auto &Ty : {v64s8, v32s16, v16s32, v8s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000415 setAction({G_CONCAT_VECTORS, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000416 setAction({G_UNMERGE_VALUES, 1, Ty}, Legal);
417 }
418 for (const auto &Ty : {v32s8, v16s16, v8s32, v4s64}) {
Amara Emerson5ec14602018-12-10 18:44:58 +0000419 setAction({G_CONCAT_VECTORS, 1, Ty}, Legal);
Volkan Kelesa32ff002017-12-01 08:19:10 +0000420 setAction({G_UNMERGE_VALUES, Ty}, Legal);
421 }
Igor Breger605b9652017-05-08 09:03:37 +0000422}
423
424void X86LegalizerInfo::setLegalizerInfoAVX512() {
425 if (!Subtarget.hasAVX512())
426 return;
427
Igor Breger1c29be72017-06-22 09:43:35 +0000428 const LLT v16s8 = LLT::vector(16, 8);
429 const LLT v8s16 = LLT::vector(8, 16);
430 const LLT v4s32 = LLT::vector(4, 32);
431 const LLT v2s64 = LLT::vector(2, 64);
432
433 const LLT v32s8 = LLT::vector(32, 8);
434 const LLT v16s16 = LLT::vector(16, 16);
435 const LLT v8s32 = LLT::vector(8, 32);
436 const LLT v4s64 = LLT::vector(4, 64);
437
438 const LLT v64s8 = LLT::vector(64, 8);
439 const LLT v32s16 = LLT::vector(32, 16);
Igor Breger605b9652017-05-08 09:03:37 +0000440 const LLT v16s32 = LLT::vector(16, 32);
Igor Breger842b5b32017-05-18 11:10:56 +0000441 const LLT v8s64 = LLT::vector(8, 64);
442
443 for (unsigned BinOp : {G_ADD, G_SUB})
444 for (auto Ty : {v16s32, v8s64})
445 setAction({BinOp, Ty}, Legal);
Igor Breger605b9652017-05-08 09:03:37 +0000446
447 setAction({G_MUL, v16s32}, Legal);
448
Igor Breger617be6e2017-05-23 08:23:51 +0000449 for (unsigned MemOp : {G_LOAD, G_STORE})
450 for (auto Ty : {v16s32, v8s64})
451 setAction({MemOp, Ty}, Legal);
452
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000453 for (auto Ty : {v64s8, v32s16, v16s32, v8s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000454 setAction({G_INSERT, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000455 setAction({G_EXTRACT, 1, Ty}, Legal);
456 }
457 for (auto Ty : {v32s8, v16s16, v8s32, v4s64, v16s8, v8s16, v4s32, v2s64}) {
Igor Breger1c29be72017-06-22 09:43:35 +0000458 setAction({G_INSERT, 1, Ty}, Legal);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000459 setAction({G_EXTRACT, Ty}, Legal);
460 }
Igor Breger1c29be72017-06-22 09:43:35 +0000461
Igor Breger605b9652017-05-08 09:03:37 +0000462 /************ VLX *******************/
463 if (!Subtarget.hasVLX())
464 return;
465
Igor Breger605b9652017-05-08 09:03:37 +0000466 for (auto Ty : {v4s32, v8s32})
467 setAction({G_MUL, Ty}, Legal);
468}
469
470void X86LegalizerInfo::setLegalizerInfoAVX512DQ() {
471 if (!(Subtarget.hasAVX512() && Subtarget.hasDQI()))
472 return;
473
474 const LLT v8s64 = LLT::vector(8, 64);
475
476 setAction({G_MUL, v8s64}, Legal);
477
478 /************ VLX *******************/
479 if (!Subtarget.hasVLX())
480 return;
481
482 const LLT v2s64 = LLT::vector(2, 64);
483 const LLT v4s64 = LLT::vector(4, 64);
484
485 for (auto Ty : {v2s64, v4s64})
486 setAction({G_MUL, Ty}, Legal);
487}
488
489void X86LegalizerInfo::setLegalizerInfoAVX512BW() {
490 if (!(Subtarget.hasAVX512() && Subtarget.hasBWI()))
491 return;
492
Igor Breger842b5b32017-05-18 11:10:56 +0000493 const LLT v64s8 = LLT::vector(64, 8);
Igor Breger605b9652017-05-08 09:03:37 +0000494 const LLT v32s16 = LLT::vector(32, 16);
495
Igor Breger842b5b32017-05-18 11:10:56 +0000496 for (unsigned BinOp : {G_ADD, G_SUB})
497 for (auto Ty : {v64s8, v32s16})
498 setAction({BinOp, Ty}, Legal);
499
Igor Breger605b9652017-05-08 09:03:37 +0000500 setAction({G_MUL, v32s16}, Legal);
501
502 /************ VLX *******************/
503 if (!Subtarget.hasVLX())
504 return;
505
506 const LLT v8s16 = LLT::vector(8, 16);
507 const LLT v16s16 = LLT::vector(16, 16);
508
509 for (auto Ty : {v8s16, v16s16})
510 setAction({G_MUL, Ty}, Legal);
Igor Bregerb4442f32017-02-10 07:05:56 +0000511}