blob: 38e151711289fc53485977c9b406cc87280a46ec [file] [log] [blame]
Tom Stellardca166212017-01-30 21:56:46 +00001//===- AMDGPULegalizerInfo.cpp -----------------------------------*- C++ -*-==//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellardca166212017-01-30 21:56:46 +00006//
7//===----------------------------------------------------------------------===//
8/// \file
9/// This file implements the targeting of the Machinelegalizer class for
10/// AMDGPU.
11/// \todo This should be generated by TableGen.
12//===----------------------------------------------------------------------===//
13
David Blaikie36a0f222018-03-23 23:58:31 +000014#include "AMDGPU.h"
Craig Topper2fa14362018-03-29 17:21:10 +000015#include "AMDGPULegalizerInfo.h"
Matt Arsenault85803362018-03-17 15:17:41 +000016#include "AMDGPUTargetMachine.h"
Matt Arsenaulta8b43392019-02-08 02:40:47 +000017#include "SIMachineFunctionInfo.h"
18
19#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000020#include "llvm/CodeGen/TargetOpcodes.h"
Craig Topper2fa14362018-03-29 17:21:10 +000021#include "llvm/CodeGen/ValueTypes.h"
Tom Stellardca166212017-01-30 21:56:46 +000022#include "llvm/IR/DerivedTypes.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/IR/Type.h"
Tom Stellardca166212017-01-30 21:56:46 +000024#include "llvm/Support/Debug.h"
25
Matt Arsenaulte2c86cc2019-07-01 18:45:36 +000026#define DEBUG_TYPE "amdgpu-legalinfo"
27
Tom Stellardca166212017-01-30 21:56:46 +000028using namespace llvm;
Daniel Sanders9ade5592018-01-29 17:37:29 +000029using namespace LegalizeActions;
Matt Arsenault990f5072019-01-25 00:51:00 +000030using namespace LegalizeMutations;
Matt Arsenault7ac79ed2019-01-20 19:45:18 +000031using namespace LegalityPredicates;
Tom Stellardca166212017-01-30 21:56:46 +000032
Matt Arsenaultd9141892019-02-07 19:10:15 +000033
34static LegalityPredicate isMultiple32(unsigned TypeIdx,
35 unsigned MaxSize = 512) {
36 return [=](const LegalityQuery &Query) {
37 const LLT Ty = Query.Types[TypeIdx];
38 const LLT EltTy = Ty.getScalarType();
39 return Ty.getSizeInBits() <= MaxSize && EltTy.getSizeInBits() % 32 == 0;
40 };
41}
42
Matt Arsenault18ec3822019-02-11 22:00:39 +000043static LegalityPredicate isSmallOddVector(unsigned TypeIdx) {
44 return [=](const LegalityQuery &Query) {
45 const LLT Ty = Query.Types[TypeIdx];
46 return Ty.isVector() &&
47 Ty.getNumElements() % 2 != 0 &&
48 Ty.getElementType().getSizeInBits() < 32;
49 };
50}
51
52static LegalizeMutation oneMoreElement(unsigned TypeIdx) {
53 return [=](const LegalityQuery &Query) {
54 const LLT Ty = Query.Types[TypeIdx];
55 const LLT EltTy = Ty.getElementType();
56 return std::make_pair(TypeIdx, LLT::vector(Ty.getNumElements() + 1, EltTy));
57 };
58}
59
Matt Arsenault26b7e852019-02-19 16:30:19 +000060static LegalizeMutation fewerEltsToSize64Vector(unsigned TypeIdx) {
61 return [=](const LegalityQuery &Query) {
62 const LLT Ty = Query.Types[TypeIdx];
63 const LLT EltTy = Ty.getElementType();
64 unsigned Size = Ty.getSizeInBits();
65 unsigned Pieces = (Size + 63) / 64;
66 unsigned NewNumElts = (Ty.getNumElements() + 1) / Pieces;
67 return std::make_pair(TypeIdx, LLT::scalarOrVector(NewNumElts, EltTy));
68 };
69}
70
71static LegalityPredicate vectorWiderThan(unsigned TypeIdx, unsigned Size) {
72 return [=](const LegalityQuery &Query) {
73 const LLT QueryTy = Query.Types[TypeIdx];
74 return QueryTy.isVector() && QueryTy.getSizeInBits() > Size;
75 };
76}
77
Matt Arsenaultb4c95b32019-02-19 17:03:09 +000078static LegalityPredicate numElementsNotEven(unsigned TypeIdx) {
79 return [=](const LegalityQuery &Query) {
80 const LLT QueryTy = Query.Types[TypeIdx];
81 return QueryTy.isVector() && QueryTy.getNumElements() % 2 != 0;
82 };
83}
Matt Arsenault18ec3822019-02-11 22:00:39 +000084
Matt Arsenault4dd57552019-07-09 14:17:31 +000085// Any combination of 32 or 64-bit elements up to 512 bits, and multiples of
86// v2s16.
87static LegalityPredicate isRegisterType(unsigned TypeIdx) {
88 return [=](const LegalityQuery &Query) {
89 const LLT Ty = Query.Types[TypeIdx];
90 if (Ty.isVector()) {
91 const int EltSize = Ty.getElementType().getSizeInBits();
92 return EltSize == 32 || EltSize == 64 ||
Matt Arsenault3f1a3452019-07-09 22:48:04 +000093 (EltSize == 16 && Ty.getNumElements() % 2 == 0) ||
94 EltSize == 128 || EltSize == 256;
Matt Arsenault4dd57552019-07-09 14:17:31 +000095 }
96
97 return Ty.getSizeInBits() % 32 == 0 && Ty.getSizeInBits() <= 512;
98 };
99}
100
Matt Arsenault9e8e8c62019-07-01 18:49:01 +0000101AMDGPULegalizerInfo::AMDGPULegalizerInfo(const GCNSubtarget &ST_,
102 const GCNTargetMachine &TM)
103 : ST(ST_) {
Tom Stellardca166212017-01-30 21:56:46 +0000104 using namespace TargetOpcode;
105
Matt Arsenault85803362018-03-17 15:17:41 +0000106 auto GetAddrSpacePtr = [&TM](unsigned AS) {
107 return LLT::pointer(AS, TM.getPointerSizeInBits(AS));
108 };
109
110 const LLT S1 = LLT::scalar(1);
Matt Arsenault888aa5d2019-02-03 00:07:33 +0000111 const LLT S8 = LLT::scalar(8);
Matt Arsenault45991592019-01-18 21:33:50 +0000112 const LLT S16 = LLT::scalar(16);
Tom Stellardca166212017-01-30 21:56:46 +0000113 const LLT S32 = LLT::scalar(32);
114 const LLT S64 = LLT::scalar(64);
Matt Arsenaultca676342019-01-25 02:36:32 +0000115 const LLT S128 = LLT::scalar(128);
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000116 const LLT S256 = LLT::scalar(256);
Tom Stellardeebbfc22018-06-30 04:09:44 +0000117 const LLT S512 = LLT::scalar(512);
Matt Arsenault85803362018-03-17 15:17:41 +0000118
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000119 const LLT V2S16 = LLT::vector(2, 16);
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000120 const LLT V4S16 = LLT::vector(4, 16);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000121
122 const LLT V2S32 = LLT::vector(2, 32);
123 const LLT V3S32 = LLT::vector(3, 32);
124 const LLT V4S32 = LLT::vector(4, 32);
125 const LLT V5S32 = LLT::vector(5, 32);
126 const LLT V6S32 = LLT::vector(6, 32);
127 const LLT V7S32 = LLT::vector(7, 32);
128 const LLT V8S32 = LLT::vector(8, 32);
129 const LLT V9S32 = LLT::vector(9, 32);
130 const LLT V10S32 = LLT::vector(10, 32);
131 const LLT V11S32 = LLT::vector(11, 32);
132 const LLT V12S32 = LLT::vector(12, 32);
133 const LLT V13S32 = LLT::vector(13, 32);
134 const LLT V14S32 = LLT::vector(14, 32);
135 const LLT V15S32 = LLT::vector(15, 32);
136 const LLT V16S32 = LLT::vector(16, 32);
137
138 const LLT V2S64 = LLT::vector(2, 64);
139 const LLT V3S64 = LLT::vector(3, 64);
140 const LLT V4S64 = LLT::vector(4, 64);
141 const LLT V5S64 = LLT::vector(5, 64);
142 const LLT V6S64 = LLT::vector(6, 64);
143 const LLT V7S64 = LLT::vector(7, 64);
144 const LLT V8S64 = LLT::vector(8, 64);
145
146 std::initializer_list<LLT> AllS32Vectors =
147 {V2S32, V3S32, V4S32, V5S32, V6S32, V7S32, V8S32,
148 V9S32, V10S32, V11S32, V12S32, V13S32, V14S32, V15S32, V16S32};
149 std::initializer_list<LLT> AllS64Vectors =
150 {V2S64, V3S64, V4S64, V5S64, V6S64, V7S64, V8S64};
151
Matt Arsenault85803362018-03-17 15:17:41 +0000152 const LLT GlobalPtr = GetAddrSpacePtr(AMDGPUAS::GLOBAL_ADDRESS);
153 const LLT ConstantPtr = GetAddrSpacePtr(AMDGPUAS::CONSTANT_ADDRESS);
Matt Arsenault685d1e82018-03-17 15:17:45 +0000154 const LLT LocalPtr = GetAddrSpacePtr(AMDGPUAS::LOCAL_ADDRESS);
Matt Arsenault0da63502018-08-31 05:49:54 +0000155 const LLT FlatPtr = GetAddrSpacePtr(AMDGPUAS::FLAT_ADDRESS);
156 const LLT PrivatePtr = GetAddrSpacePtr(AMDGPUAS::PRIVATE_ADDRESS);
Matt Arsenault85803362018-03-17 15:17:41 +0000157
Matt Arsenault934e5342018-12-13 20:34:15 +0000158 const LLT CodePtr = FlatPtr;
159
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000160 const std::initializer_list<LLT> AddrSpaces64 = {
161 GlobalPtr, ConstantPtr, FlatPtr
162 };
163
164 const std::initializer_list<LLT> AddrSpaces32 = {
165 LocalPtr, PrivatePtr
Matt Arsenault685d1e82018-03-17 15:17:45 +0000166 };
Tom Stellardca166212017-01-30 21:56:46 +0000167
Matt Arsenault40d1faf2019-07-01 17:35:53 +0000168 const std::initializer_list<LLT> FPTypesBase = {
169 S32, S64
170 };
171
172 const std::initializer_list<LLT> FPTypes16 = {
173 S32, S64, S16
174 };
175
Matt Arsenaultadc40ba2019-01-08 01:22:47 +0000176 setAction({G_BRCOND, S1}, Legal);
177
Matt Arsenault2e0ee472019-02-21 15:48:13 +0000178 // TODO: All multiples of 32, vectors of pointers, all v2s16 pairs, more
179 // elements for v3s16
180 getActionDefinitionsBuilder(G_PHI)
181 .legalFor({S32, S64, V2S16, V4S16, S1, S128, S256})
182 .legalFor(AllS32Vectors)
183 .legalFor(AllS64Vectors)
184 .legalFor(AddrSpaces64)
185 .legalFor(AddrSpaces32)
186 .clampScalar(0, S32, S256)
187 .widenScalarToNextPow2(0, 32)
Matt Arsenaultd3093c22019-02-28 00:16:32 +0000188 .clampMaxNumElements(0, S32, 16)
Matt Arsenault72bcf152019-02-28 00:01:05 +0000189 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenault2e0ee472019-02-21 15:48:13 +0000190 .legalIf(isPointer(0));
191
Matt Arsenaultef59cb62019-07-01 18:18:55 +0000192 if (ST.has16BitInsts()) {
193 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL})
194 .legalFor({S32, S16})
195 .clampScalar(0, S16, S32)
196 .scalarize(0);
197 } else {
198 getActionDefinitionsBuilder({G_ADD, G_SUB, G_MUL})
199 .legalFor({S32})
200 .clampScalar(0, S32, S32)
201 .scalarize(0);
202 }
Matt Arsenault2e0ee472019-02-21 15:48:13 +0000203
Matt Arsenaultef59cb62019-07-01 18:18:55 +0000204 getActionDefinitionsBuilder({G_UMULH, G_SMULH})
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000205 .legalFor({S32})
Matt Arsenault211e89d2019-01-27 00:52:51 +0000206 .clampScalar(0, S32, S32)
Matt Arsenault5d622fb2019-01-25 03:23:04 +0000207 .scalarize(0);
Matt Arsenault43398832018-12-20 01:35:49 +0000208
Matt Arsenault26a6c742019-01-26 23:47:07 +0000209 // Report legal for any types we can handle anywhere. For the cases only legal
210 // on the SALU, RegBankSelect will be able to re-legalize.
Matt Arsenault43398832018-12-20 01:35:49 +0000211 getActionDefinitionsBuilder({G_AND, G_OR, G_XOR})
Matt Arsenault26a6c742019-01-26 23:47:07 +0000212 .legalFor({S32, S1, S64, V2S32, V2S16, V4S16})
213 .clampScalar(0, S32, S64)
Matt Arsenault26b7e852019-02-19 16:30:19 +0000214 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
215 .fewerElementsIf(vectorWiderThan(0, 32), fewerEltsToSize64Vector(0))
Matt Arsenaultf4bfe4c2019-02-25 21:32:48 +0000216 .widenScalarToNextPow2(0)
Matt Arsenault26a6c742019-01-26 23:47:07 +0000217 .scalarize(0);
Tom Stellardee6e6452017-06-12 20:54:56 +0000218
Matt Arsenault68c668a2019-01-08 01:09:09 +0000219 getActionDefinitionsBuilder({G_UADDO, G_SADDO, G_USUBO, G_SSUBO,
220 G_UADDE, G_SADDE, G_USUBE, G_SSUBE})
Matt Arsenault4d475942019-01-26 23:44:51 +0000221 .legalFor({{S32, S1}})
222 .clampScalar(0, S32, S32);
Matt Arsenault2cc15b62019-01-08 01:03:58 +0000223
Matt Arsenault7ac79ed2019-01-20 19:45:18 +0000224 getActionDefinitionsBuilder(G_BITCAST)
225 .legalForCartesianProduct({S32, V2S16})
226 .legalForCartesianProduct({S64, V2S32, V4S16})
227 .legalForCartesianProduct({V2S64, V4S32})
228 // Don't worry about the size constraint.
229 .legalIf(all(isPointer(0), isPointer(1)));
Tom Stellardff63ee02017-06-19 13:15:45 +0000230
Matt Arsenault00ccd132019-02-12 14:54:55 +0000231 if (ST.has16BitInsts()) {
232 getActionDefinitionsBuilder(G_FCONSTANT)
233 .legalFor({S32, S64, S16})
234 .clampScalar(0, S16, S64);
235 } else {
236 getActionDefinitionsBuilder(G_FCONSTANT)
237 .legalFor({S32, S64})
238 .clampScalar(0, S32, S64);
239 }
Tom Stellardeebbfc22018-06-30 04:09:44 +0000240
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000241 getActionDefinitionsBuilder(G_IMPLICIT_DEF)
Matt Arsenaultd9141892019-02-07 19:10:15 +0000242 .legalFor({S1, S32, S64, V2S32, V4S32, V2S16, V4S16, GlobalPtr,
243 ConstantPtr, LocalPtr, FlatPtr, PrivatePtr})
Matt Arsenault18ec3822019-02-11 22:00:39 +0000244 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
Matt Arsenaultd9141892019-02-07 19:10:15 +0000245 .clampScalarOrElt(0, S32, S512)
Matt Arsenault0f2debb2019-02-08 14:46:27 +0000246 .legalIf(isMultiple32(0))
Matt Arsenault82b10392019-02-25 20:46:06 +0000247 .widenScalarToNextPow2(0, 32)
248 .clampMaxNumElements(0, S32, 16);
Matt Arsenaultb3feccd2018-06-25 15:42:12 +0000249
Matt Arsenaultabdc4f22018-03-17 15:17:48 +0000250
Tom Stellarde0424122017-06-03 01:13:33 +0000251 // FIXME: i1 operands to intrinsics should always be legal, but other i1
252 // values may not be legal. We need to figure out how to distinguish
253 // between these two scenarios.
Matt Arsenault45991592019-01-18 21:33:50 +0000254 getActionDefinitionsBuilder(G_CONSTANT)
Matt Arsenault2065c942019-02-02 23:33:49 +0000255 .legalFor({S1, S32, S64, GlobalPtr,
256 LocalPtr, ConstantPtr, PrivatePtr, FlatPtr })
Matt Arsenault45991592019-01-18 21:33:50 +0000257 .clampScalar(0, S32, S64)
Matt Arsenault2065c942019-02-02 23:33:49 +0000258 .widenScalarToNextPow2(0)
259 .legalIf(isPointer(0));
Matt Arsenault06cbb272018-03-01 19:16:52 +0000260
Matt Arsenaultc94e26c2018-12-18 09:46:13 +0000261 setAction({G_FRAME_INDEX, PrivatePtr}, Legal);
262
Matt Arsenault93fdec72019-02-07 18:03:11 +0000263 auto &FPOpActions = getActionDefinitionsBuilder(
Matt Arsenault9dba67f2019-02-11 17:05:20 +0000264 { G_FADD, G_FMUL, G_FNEG, G_FABS, G_FMA, G_FCANONICALIZE})
Matt Arsenault93fdec72019-02-07 18:03:11 +0000265 .legalFor({S32, S64});
266
267 if (ST.has16BitInsts()) {
268 if (ST.hasVOP3PInsts())
269 FPOpActions.legalFor({S16, V2S16});
270 else
271 FPOpActions.legalFor({S16});
272 }
273
274 if (ST.hasVOP3PInsts())
275 FPOpActions.clampMaxNumElements(0, S16, 2);
276 FPOpActions
277 .scalarize(0)
278 .clampScalar(0, ST.has16BitInsts() ? S16 : S32, S64);
Tom Stellardd0c6cf22017-10-27 23:57:41 +0000279
Matt Arsenaultc0f75692019-02-07 18:14:39 +0000280 if (ST.has16BitInsts()) {
281 getActionDefinitionsBuilder(G_FSQRT)
282 .legalFor({S32, S64, S16})
283 .scalarize(0)
284 .clampScalar(0, S16, S64);
285 } else {
286 getActionDefinitionsBuilder(G_FSQRT)
287 .legalFor({S32, S64})
288 .scalarize(0)
289 .clampScalar(0, S32, S64);
290 }
291
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000292 getActionDefinitionsBuilder(G_FPTRUNC)
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000293 .legalFor({{S32, S64}, {S16, S32}})
294 .scalarize(0);
Matt Arsenaultdff33c32018-12-20 00:37:02 +0000295
Matt Arsenault24563ef2019-01-20 18:34:24 +0000296 getActionDefinitionsBuilder(G_FPEXT)
297 .legalFor({{S64, S32}, {S32, S16}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000298 .lowerFor({{S64, S16}}) // FIXME: Implement
299 .scalarize(0);
Matt Arsenault24563ef2019-01-20 18:34:24 +0000300
Matt Arsenaultb1843e12019-07-09 23:34:29 +0000301 // TODO: Verify V_BFI_B32 is generated from expanded bit ops.
302 getActionDefinitionsBuilder(G_FCOPYSIGN).lower();
Matt Arsenault1448f562019-05-17 12:19:52 +0000303
Matt Arsenault745fd9f2019-01-20 19:10:31 +0000304 getActionDefinitionsBuilder(G_FSUB)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000305 // Use actual fsub instruction
306 .legalFor({S32})
307 // Must use fadd + fneg
308 .lowerFor({S64, S16, V2S16})
Matt Arsenault990f5072019-01-25 00:51:00 +0000309 .scalarize(0)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000310 .clampScalar(0, S32, S64);
Matt Arsenaulte01e7c82018-12-18 09:19:03 +0000311
Matt Arsenault24563ef2019-01-20 18:34:24 +0000312 getActionDefinitionsBuilder({G_SEXT, G_ZEXT, G_ANYEXT})
Matt Arsenault46ffe682019-01-20 19:28:20 +0000313 .legalFor({{S64, S32}, {S32, S16}, {S64, S16},
Matt Arsenaultca676342019-01-25 02:36:32 +0000314 {S32, S1}, {S64, S1}, {S16, S1},
315 // FIXME: Hack
Matt Arsenaultf4bfe4c2019-02-25 21:32:48 +0000316 {S64, LLT::scalar(33)},
Matt Arsenault888aa5d2019-02-03 00:07:33 +0000317 {S32, S8}, {S128, S32}, {S128, S64}, {S32, LLT::scalar(24)}})
Matt Arsenaultca676342019-01-25 02:36:32 +0000318 .scalarize(0);
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000319
Matt Arsenaultfb671642019-01-22 00:20:17 +0000320 getActionDefinitionsBuilder({G_SITOFP, G_UITOFP})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000321 .legalFor({{S32, S32}, {S64, S32}})
Matt Arsenault02b5ca82019-05-17 23:05:13 +0000322 .lowerFor({{S32, S64}})
Matt Arsenault2f292202019-05-17 23:05:18 +0000323 .customFor({{S64, S64}})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000324 .scalarize(0);
Matt Arsenaultdd022ce2018-03-01 19:04:25 +0000325
Matt Arsenaultfb671642019-01-22 00:20:17 +0000326 getActionDefinitionsBuilder({G_FPTOSI, G_FPTOUI})
Matt Arsenaulte6cebd02019-01-25 04:37:33 +0000327 .legalFor({{S32, S32}, {S32, S64}})
328 .scalarize(0);
Tom Stellard33445762018-02-07 04:47:59 +0000329
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000330 getActionDefinitionsBuilder(G_INTRINSIC_ROUND)
Matt Arsenault2e5f9002019-01-27 00:12:21 +0000331 .legalFor({S32, S64})
332 .scalarize(0);
Matt Arsenaultf4c21c52018-12-21 03:14:45 +0000333
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000334 if (ST.getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS) {
Matt Arsenaulta510b572019-05-17 12:20:05 +0000335 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_FCEIL, G_FRINT})
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000336 .legalFor({S32, S64})
337 .clampScalar(0, S32, S64)
338 .scalarize(0);
339 } else {
Matt Arsenaulta510b572019-05-17 12:20:05 +0000340 getActionDefinitionsBuilder({G_INTRINSIC_TRUNC, G_FCEIL, G_FRINT})
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000341 .legalFor({S32})
342 .customFor({S64})
343 .clampScalar(0, S32, S64)
344 .scalarize(0);
345 }
Tom Stellardca166212017-01-30 21:56:46 +0000346
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000347 getActionDefinitionsBuilder(G_GEP)
348 .legalForCartesianProduct(AddrSpaces64, {S64})
349 .legalForCartesianProduct(AddrSpaces32, {S32})
350 .scalarize(0);
Matt Arsenault3b9a82f2019-01-25 04:54:00 +0000351
Matt Arsenault934e5342018-12-13 20:34:15 +0000352 setAction({G_BLOCK_ADDR, CodePtr}, Legal);
353
Matt Arsenault8b8eee52019-07-09 14:10:43 +0000354 auto &CmpBuilder =
355 getActionDefinitionsBuilder(G_ICMP)
Matt Arsenault58f9d3d2019-02-02 23:35:15 +0000356 .legalForCartesianProduct(
357 {S1}, {S32, S64, GlobalPtr, LocalPtr, ConstantPtr, PrivatePtr, FlatPtr})
Matt Arsenault8b8eee52019-07-09 14:10:43 +0000358 .legalFor({{S1, S32}, {S1, S64}});
359 if (ST.has16BitInsts()) {
360 CmpBuilder.legalFor({{S1, S16}});
361 }
362
363 CmpBuilder
Matt Arsenault58f9d3d2019-02-02 23:35:15 +0000364 .widenScalarToNextPow2(1)
365 .clampScalar(1, S32, S64)
366 .scalarize(0)
367 .legalIf(all(typeIs(0, S1), isPointer(1)));
368
369 getActionDefinitionsBuilder(G_FCMP)
Matt Arsenault40d1faf2019-07-01 17:35:53 +0000370 .legalForCartesianProduct({S1}, ST.has16BitInsts() ? FPTypes16 : FPTypesBase)
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000371 .widenScalarToNextPow2(1)
372 .clampScalar(1, S32, S64)
Matt Arsenaultded2f822019-01-26 23:54:53 +0000373 .scalarize(0);
Matt Arsenault1b1e6852019-01-25 02:59:34 +0000374
Matt Arsenault95fd95c2019-01-25 04:03:38 +0000375 // FIXME: fexp, flog2, flog10 needs to be custom lowered.
376 getActionDefinitionsBuilder({G_FPOW, G_FEXP, G_FEXP2,
377 G_FLOG, G_FLOG2, G_FLOG10})
378 .legalFor({S32})
379 .scalarize(0);
Tom Stellard8cd60a52017-06-06 14:16:50 +0000380
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000381 // The 64-bit versions produce 32-bit results, but only on the SALU.
382 getActionDefinitionsBuilder({G_CTLZ, G_CTLZ_ZERO_UNDEF,
383 G_CTTZ, G_CTTZ_ZERO_UNDEF,
384 G_CTPOP})
385 .legalFor({{S32, S32}, {S32, S64}})
386 .clampScalar(0, S32, S32)
Matt Arsenault75e30c42019-02-20 16:42:52 +0000387 .clampScalar(1, S32, S64)
Matt Arsenaultb10fa8d2019-02-21 15:22:20 +0000388 .scalarize(0)
389 .widenScalarToNextPow2(0, 32)
390 .widenScalarToNextPow2(1, 32);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000391
Matt Arsenaultd1bfc8d2019-01-31 02:34:03 +0000392 // TODO: Expand for > s32
393 getActionDefinitionsBuilder(G_BSWAP)
394 .legalFor({S32})
395 .clampScalar(0, S32, S32)
396 .scalarize(0);
Matt Arsenaultd5684f72019-01-31 02:09:57 +0000397
Matt Arsenault0f3ba442019-05-23 17:58:48 +0000398 if (ST.has16BitInsts()) {
399 if (ST.hasVOP3PInsts()) {
400 getActionDefinitionsBuilder({G_SMIN, G_SMAX, G_UMIN, G_UMAX})
401 .legalFor({S32, S16, V2S16})
402 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
403 .clampMaxNumElements(0, S16, 2)
404 .clampScalar(0, S16, S32)
405 .widenScalarToNextPow2(0)
406 .scalarize(0);
407 } else {
408 getActionDefinitionsBuilder({G_SMIN, G_SMAX, G_UMIN, G_UMAX})
409 .legalFor({S32, S16})
410 .widenScalarToNextPow2(0)
411 .clampScalar(0, S16, S32)
412 .scalarize(0);
413 }
414 } else {
415 getActionDefinitionsBuilder({G_SMIN, G_SMAX, G_UMIN, G_UMAX})
416 .legalFor({S32})
417 .clampScalar(0, S32, S32)
418 .widenScalarToNextPow2(0)
419 .scalarize(0);
420 }
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000421
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000422 auto smallerThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
423 return [=](const LegalityQuery &Query) {
424 return Query.Types[TypeIdx0].getSizeInBits() <
425 Query.Types[TypeIdx1].getSizeInBits();
426 };
427 };
428
429 auto greaterThan = [](unsigned TypeIdx0, unsigned TypeIdx1) {
430 return [=](const LegalityQuery &Query) {
431 return Query.Types[TypeIdx0].getSizeInBits() >
432 Query.Types[TypeIdx1].getSizeInBits();
433 };
434 };
435
Tom Stellard7c650782018-10-05 04:34:09 +0000436 getActionDefinitionsBuilder(G_INTTOPTR)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000437 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000438 .legalForCartesianProduct(AddrSpaces64, {S64})
439 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000440 .scalarize(0)
441 // Accept any address space as long as the size matches
442 .legalIf(sameSize(0, 1))
443 .widenScalarIf(smallerThan(1, 0),
444 [](const LegalityQuery &Query) {
445 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
446 })
447 .narrowScalarIf(greaterThan(1, 0),
448 [](const LegalityQuery &Query) {
449 return std::make_pair(1, LLT::scalar(Query.Types[0].getSizeInBits()));
450 });
Matt Arsenault85803362018-03-17 15:17:41 +0000451
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000452 getActionDefinitionsBuilder(G_PTRTOINT)
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000453 // List the common cases
Matt Arsenault9e5e8682019-02-14 22:24:28 +0000454 .legalForCartesianProduct(AddrSpaces64, {S64})
455 .legalForCartesianProduct(AddrSpaces32, {S32})
Matt Arsenaultcbaada62019-02-02 23:29:55 +0000456 .scalarize(0)
457 // Accept any address space as long as the size matches
458 .legalIf(sameSize(0, 1))
459 .widenScalarIf(smallerThan(0, 1),
460 [](const LegalityQuery &Query) {
461 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
462 })
463 .narrowScalarIf(
464 greaterThan(0, 1),
465 [](const LegalityQuery &Query) {
466 return std::make_pair(0, LLT::scalar(Query.Types[1].getSizeInBits()));
467 });
Matt Arsenaultf38f4832018-12-13 08:23:51 +0000468
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000469 if (ST.hasFlatAddressSpace()) {
470 getActionDefinitionsBuilder(G_ADDRSPACE_CAST)
471 .scalarize(0)
472 .custom();
473 }
474
Matt Arsenault85803362018-03-17 15:17:41 +0000475 getActionDefinitionsBuilder({G_LOAD, G_STORE})
Matt Arsenault18619af2019-01-29 18:13:02 +0000476 .narrowScalarIf([](const LegalityQuery &Query) {
477 unsigned Size = Query.Types[0].getSizeInBits();
478 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
479 return (Size > 32 && MemSize < Size);
480 },
481 [](const LegalityQuery &Query) {
482 return std::make_pair(0, LLT::scalar(32));
483 })
Matt Arsenault9e8e8c62019-07-01 18:49:01 +0000484 .fewerElementsIf([=](const LegalityQuery &Query) {
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000485 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaultc7bce732019-01-31 02:46:05 +0000486 return (MemSize == 96) &&
487 Query.Types[0].isVector() &&
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000488 !ST.hasDwordx3LoadStores();
Matt Arsenault045bc9a2019-01-30 02:35:38 +0000489 },
490 [=](const LegalityQuery &Query) {
491 return std::make_pair(0, V2S32);
492 })
Matt Arsenault9e8e8c62019-07-01 18:49:01 +0000493 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault85803362018-03-17 15:17:41 +0000494 const LLT &Ty0 = Query.Types[0];
495
Matt Arsenault18619af2019-01-29 18:13:02 +0000496 unsigned Size = Ty0.getSizeInBits();
497 unsigned MemSize = Query.MMODescrs[0].SizeInBits;
Matt Arsenaulteb2603c2019-02-02 23:39:13 +0000498 if (Size < 32 || (Size > 32 && MemSize < Size))
Matt Arsenault18619af2019-01-29 18:13:02 +0000499 return false;
500
501 if (Ty0.isVector() && Size != MemSize)
502 return false;
503
Matt Arsenault85803362018-03-17 15:17:41 +0000504 // TODO: Decompose private loads into 4-byte components.
505 // TODO: Illegal flat loads on SI
Matt Arsenault18619af2019-01-29 18:13:02 +0000506 switch (MemSize) {
507 case 8:
508 case 16:
509 return Size == 32;
Matt Arsenault85803362018-03-17 15:17:41 +0000510 case 32:
511 case 64:
512 case 128:
513 return true;
514
515 case 96:
Matt Arsenaulte4c2e9b2019-06-19 23:54:58 +0000516 return ST.hasDwordx3LoadStores();
Matt Arsenault85803362018-03-17 15:17:41 +0000517
518 case 256:
519 case 512:
Tom Stellardd0ba79f2019-07-10 00:22:41 +0000520 // TODO: Possibly support loads of i256 and i512 . This will require
521 // adding i256 and i512 types to MVT in order for to be able to use
522 // TableGen.
523 // TODO: Add support for other vector types, this will require
524 // defining more value mappings for the new types.
525 return Ty0.isVector() && (Ty0.getScalarType().getSizeInBits() == 32 ||
526 Ty0.getScalarType().getSizeInBits() == 64);
527
Matt Arsenault85803362018-03-17 15:17:41 +0000528 default:
529 return false;
530 }
Matt Arsenault18619af2019-01-29 18:13:02 +0000531 })
532 .clampScalar(0, S32, S64);
Matt Arsenault85803362018-03-17 15:17:41 +0000533
534
Matt Arsenault530d05e2019-02-14 22:41:09 +0000535 // FIXME: Handle alignment requirements.
Matt Arsenault6614f852019-01-22 19:02:10 +0000536 auto &ExtLoads = getActionDefinitionsBuilder({G_SEXTLOAD, G_ZEXTLOAD})
Matt Arsenault530d05e2019-02-14 22:41:09 +0000537 .legalForTypesWithMemDesc({
538 {S32, GlobalPtr, 8, 8},
539 {S32, GlobalPtr, 16, 8},
540 {S32, LocalPtr, 8, 8},
541 {S32, LocalPtr, 16, 8},
542 {S32, PrivatePtr, 8, 8},
543 {S32, PrivatePtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000544 if (ST.hasFlatAddressSpace()) {
Matt Arsenault530d05e2019-02-14 22:41:09 +0000545 ExtLoads.legalForTypesWithMemDesc({{S32, FlatPtr, 8, 8},
546 {S32, FlatPtr, 16, 8}});
Matt Arsenault6614f852019-01-22 19:02:10 +0000547 }
548
549 ExtLoads.clampScalar(0, S32, S32)
550 .widenScalarToNextPow2(0)
551 .unsupportedIfMemSizeNotPow2()
552 .lower();
553
Matt Arsenault36d40922018-12-20 00:33:49 +0000554 auto &Atomics = getActionDefinitionsBuilder(
555 {G_ATOMICRMW_XCHG, G_ATOMICRMW_ADD, G_ATOMICRMW_SUB,
556 G_ATOMICRMW_AND, G_ATOMICRMW_OR, G_ATOMICRMW_XOR,
557 G_ATOMICRMW_MAX, G_ATOMICRMW_MIN, G_ATOMICRMW_UMAX,
558 G_ATOMICRMW_UMIN, G_ATOMIC_CMPXCHG})
559 .legalFor({{S32, GlobalPtr}, {S32, LocalPtr},
560 {S64, GlobalPtr}, {S64, LocalPtr}});
561 if (ST.hasFlatAddressSpace()) {
562 Atomics.legalFor({{S32, FlatPtr}, {S64, FlatPtr}});
563 }
Tom Stellardca166212017-01-30 21:56:46 +0000564
Matt Arsenault96e47012019-01-18 21:42:55 +0000565 // TODO: Pointer types, any 32-bit or 64-bit vector
566 getActionDefinitionsBuilder(G_SELECT)
Matt Arsenaultfdf36722019-07-01 15:42:47 +0000567 .legalForCartesianProduct({S32, S64, S16, V2S32, V2S16, V4S16,
Matt Arsenault10547232019-02-04 14:04:52 +0000568 GlobalPtr, LocalPtr, FlatPtr, PrivatePtr,
569 LLT::vector(2, LocalPtr), LLT::vector(2, PrivatePtr)}, {S1})
Matt Arsenaultfdf36722019-07-01 15:42:47 +0000570 .clampScalar(0, S16, S64)
Matt Arsenaultb4c95b32019-02-19 17:03:09 +0000571 .moreElementsIf(isSmallOddVector(0), oneMoreElement(0))
572 .fewerElementsIf(numElementsNotEven(0), scalarize(0))
Matt Arsenaultdc6c7852019-01-30 04:19:31 +0000573 .scalarize(1)
Matt Arsenault2491f822019-02-02 23:31:50 +0000574 .clampMaxNumElements(0, S32, 2)
575 .clampMaxNumElements(0, LocalPtr, 2)
576 .clampMaxNumElements(0, PrivatePtr, 2)
Matt Arsenaultb4c95b32019-02-19 17:03:09 +0000577 .scalarize(0)
Matt Arsenault4ed6cca2019-04-05 14:03:04 +0000578 .widenScalarToNextPow2(0)
Matt Arsenault2491f822019-02-02 23:31:50 +0000579 .legalIf(all(isPointer(0), typeIs(1, S1)));
Tom Stellard2860a422017-06-07 13:54:51 +0000580
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000581 // TODO: Only the low 4/5/6 bits of the shift amount are observed, so we can
582 // be more flexible with the shift amount type.
583 auto &Shifts = getActionDefinitionsBuilder({G_SHL, G_LSHR, G_ASHR})
584 .legalFor({{S32, S32}, {S64, S32}});
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000585 if (ST.has16BitInsts()) {
Matt Arsenaultc83b8232019-02-07 17:38:00 +0000586 if (ST.hasVOP3PInsts()) {
587 Shifts.legalFor({{S16, S32}, {S16, S16}, {V2S16, V2S16}})
588 .clampMaxNumElements(0, S16, 2);
589 } else
590 Shifts.legalFor({{S16, S32}, {S16, S16}});
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000591
592 Shifts.clampScalar(1, S16, S32);
Matt Arsenaultf6cab162019-01-30 03:36:25 +0000593 Shifts.clampScalar(0, S16, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000594 Shifts.widenScalarToNextPow2(0, 16);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000595 } else {
596 // Make sure we legalize the shift amount type first, as the general
597 // expansion for the shifted type will produce much worse code if it hasn't
598 // been truncated already.
599 Shifts.clampScalar(1, S32, S32);
Matt Arsenault4c5e8f512019-01-22 22:00:19 +0000600 Shifts.clampScalar(0, S32, S64);
Matt Arsenaultb0a22702019-02-08 15:06:24 +0000601 Shifts.widenScalarToNextPow2(0, 32);
Matt Arsenaultfbec8fe2019-02-07 19:37:44 +0000602 }
603 Shifts.scalarize(0);
Tom Stellardca166212017-01-30 21:56:46 +0000604
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000605 for (unsigned Op : {G_EXTRACT_VECTOR_ELT, G_INSERT_VECTOR_ELT}) {
Matt Arsenault63786292019-01-22 20:38:15 +0000606 unsigned VecTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 1 : 0;
607 unsigned EltTypeIdx = Op == G_EXTRACT_VECTOR_ELT ? 0 : 1;
608 unsigned IdxTypeIdx = 2;
609
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000610 getActionDefinitionsBuilder(Op)
611 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenault63786292019-01-22 20:38:15 +0000612 const LLT &VecTy = Query.Types[VecTypeIdx];
613 const LLT &IdxTy = Query.Types[IdxTypeIdx];
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000614 return VecTy.getSizeInBits() % 32 == 0 &&
615 VecTy.getSizeInBits() <= 512 &&
616 IdxTy.getSizeInBits() == 32;
Matt Arsenault63786292019-01-22 20:38:15 +0000617 })
618 .clampScalar(EltTypeIdx, S32, S64)
619 .clampScalar(VecTypeIdx, S32, S64)
620 .clampScalar(IdxTypeIdx, S32, S32);
Matt Arsenault7b9ed892018-03-12 13:35:53 +0000621 }
622
Matt Arsenault63786292019-01-22 20:38:15 +0000623 getActionDefinitionsBuilder(G_EXTRACT_VECTOR_ELT)
624 .unsupportedIf([=](const LegalityQuery &Query) {
625 const LLT &EltTy = Query.Types[1].getElementType();
626 return Query.Types[0] != EltTy;
627 });
628
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000629 for (unsigned Op : {G_EXTRACT, G_INSERT}) {
630 unsigned BigTyIdx = Op == G_EXTRACT ? 1 : 0;
631 unsigned LitTyIdx = Op == G_EXTRACT ? 0 : 1;
632
633 // FIXME: Doesn't handle extract of illegal sizes.
634 getActionDefinitionsBuilder(Op)
Matt Arsenault91be65b2019-02-07 17:25:51 +0000635 .legalIf([=](const LegalityQuery &Query) {
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000636 const LLT BigTy = Query.Types[BigTyIdx];
637 const LLT LitTy = Query.Types[LitTyIdx];
638 return (BigTy.getSizeInBits() % 32 == 0) &&
639 (LitTy.getSizeInBits() % 16 == 0);
640 })
Matt Arsenault91be65b2019-02-07 17:25:51 +0000641 .widenScalarIf(
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000642 [=](const LegalityQuery &Query) {
643 const LLT BigTy = Query.Types[BigTyIdx];
644 return (BigTy.getScalarSizeInBits() < 16);
645 },
646 LegalizeMutations::widenScalarOrEltToNextPow2(BigTyIdx, 16))
647 .widenScalarIf(
648 [=](const LegalityQuery &Query) {
649 const LLT LitTy = Query.Types[LitTyIdx];
650 return (LitTy.getScalarSizeInBits() < 16);
651 },
652 LegalizeMutations::widenScalarOrEltToNextPow2(LitTyIdx, 16))
Matt Arsenault2b6f76f2019-04-22 15:22:46 +0000653 .moreElementsIf(isSmallOddVector(BigTyIdx), oneMoreElement(BigTyIdx))
654 .widenScalarToNextPow2(BigTyIdx, 32);
655
Matt Arsenaultc4d07552019-02-20 16:11:22 +0000656 }
Matt Arsenault71272e62018-03-05 16:25:15 +0000657
Amara Emerson5ec14602018-12-10 18:44:58 +0000658 getActionDefinitionsBuilder(G_BUILD_VECTOR)
Matt Arsenaultaebb2ee2019-01-22 20:14:29 +0000659 .legalForCartesianProduct(AllS32Vectors, {S32})
660 .legalForCartesianProduct(AllS64Vectors, {S64})
661 .clampNumElements(0, V16S32, V16S32)
662 .clampNumElements(0, V2S64, V8S64)
663 .minScalarSameAs(1, 0)
Matt Arsenault3f1a3452019-07-09 22:48:04 +0000664 .legalIf(isRegisterType(0))
665 .minScalarOrElt(0, S32);
Matt Arsenaultbee2ad72018-12-21 03:03:11 +0000666
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000667 getActionDefinitionsBuilder(G_CONCAT_VECTORS)
Matt Arsenault4dd57552019-07-09 14:17:31 +0000668 .legalIf(isRegisterType(0));
Matt Arsenaulta1515d22019-01-08 01:30:02 +0000669
Matt Arsenault503afda2018-03-12 13:35:43 +0000670 // Merge/Unmerge
671 for (unsigned Op : {G_MERGE_VALUES, G_UNMERGE_VALUES}) {
672 unsigned BigTyIdx = Op == G_MERGE_VALUES ? 0 : 1;
673 unsigned LitTyIdx = Op == G_MERGE_VALUES ? 1 : 0;
674
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000675 auto notValidElt = [=](const LegalityQuery &Query, unsigned TypeIdx) {
676 const LLT &Ty = Query.Types[TypeIdx];
677 if (Ty.isVector()) {
678 const LLT &EltTy = Ty.getElementType();
679 if (EltTy.getSizeInBits() < 8 || EltTy.getSizeInBits() > 64)
680 return true;
681 if (!isPowerOf2_32(EltTy.getSizeInBits()))
682 return true;
683 }
684 return false;
685 };
686
Matt Arsenault503afda2018-03-12 13:35:43 +0000687 getActionDefinitionsBuilder(Op)
Matt Arsenaultd8d193d2019-01-29 23:17:35 +0000688 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 16)
689 // Clamp the little scalar to s8-s256 and make it a power of 2. It's not
690 // worth considering the multiples of 64 since 2*192 and 2*384 are not
691 // valid.
692 .clampScalar(LitTyIdx, S16, S256)
693 .widenScalarToNextPow2(LitTyIdx, /*Min*/ 32)
694
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000695 // Break up vectors with weird elements into scalars
696 .fewerElementsIf(
697 [=](const LegalityQuery &Query) { return notValidElt(Query, 0); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000698 scalarize(0))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000699 .fewerElementsIf(
700 [=](const LegalityQuery &Query) { return notValidElt(Query, 1); },
Matt Arsenault990f5072019-01-25 00:51:00 +0000701 scalarize(1))
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000702 .clampScalar(BigTyIdx, S32, S512)
703 .widenScalarIf(
704 [=](const LegalityQuery &Query) {
705 const LLT &Ty = Query.Types[BigTyIdx];
706 return !isPowerOf2_32(Ty.getSizeInBits()) &&
707 Ty.getSizeInBits() % 16 != 0;
708 },
709 [=](const LegalityQuery &Query) {
710 // Pick the next power of 2, or a multiple of 64 over 128.
711 // Whichever is smaller.
712 const LLT &Ty = Query.Types[BigTyIdx];
713 unsigned NewSizeInBits = 1 << Log2_32_Ceil(Ty.getSizeInBits() + 1);
714 if (NewSizeInBits >= 256) {
715 unsigned RoundedTo = alignTo<64>(Ty.getSizeInBits() + 1);
716 if (RoundedTo < NewSizeInBits)
717 NewSizeInBits = RoundedTo;
718 }
719 return std::make_pair(BigTyIdx, LLT::scalar(NewSizeInBits));
720 })
Matt Arsenault503afda2018-03-12 13:35:43 +0000721 .legalIf([=](const LegalityQuery &Query) {
722 const LLT &BigTy = Query.Types[BigTyIdx];
723 const LLT &LitTy = Query.Types[LitTyIdx];
Matt Arsenaultff6a9a22019-01-20 18:40:36 +0000724
725 if (BigTy.isVector() && BigTy.getSizeInBits() < 32)
726 return false;
727 if (LitTy.isVector() && LitTy.getSizeInBits() < 32)
728 return false;
729
730 return BigTy.getSizeInBits() % 16 == 0 &&
731 LitTy.getSizeInBits() % 16 == 0 &&
Matt Arsenault503afda2018-03-12 13:35:43 +0000732 BigTy.getSizeInBits() <= 512;
733 })
734 // Any vectors left are the wrong size. Scalarize them.
Matt Arsenault990f5072019-01-25 00:51:00 +0000735 .scalarize(0)
736 .scalarize(1);
Matt Arsenault503afda2018-03-12 13:35:43 +0000737 }
738
Tom Stellardca166212017-01-30 21:56:46 +0000739 computeTables();
Roman Tereshin76c29c62018-05-31 16:16:48 +0000740 verify(*ST.getInstrInfo());
Tom Stellardca166212017-01-30 21:56:46 +0000741}
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000742
743bool AMDGPULegalizerInfo::legalizeCustom(MachineInstr &MI,
744 MachineRegisterInfo &MRI,
745 MachineIRBuilder &MIRBuilder,
746 GISelChangeObserver &Observer) const {
747 switch (MI.getOpcode()) {
748 case TargetOpcode::G_ADDRSPACE_CAST:
749 return legalizeAddrSpaceCast(MI, MRI, MIRBuilder);
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000750 case TargetOpcode::G_FRINT:
751 return legalizeFrint(MI, MRI, MIRBuilder);
Matt Arsenaulta510b572019-05-17 12:20:05 +0000752 case TargetOpcode::G_FCEIL:
753 return legalizeFceil(MI, MRI, MIRBuilder);
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000754 case TargetOpcode::G_INTRINSIC_TRUNC:
755 return legalizeIntrinsicTrunc(MI, MRI, MIRBuilder);
Matt Arsenault2f292202019-05-17 23:05:18 +0000756 case TargetOpcode::G_SITOFP:
757 return legalizeITOFP(MI, MRI, MIRBuilder, true);
758 case TargetOpcode::G_UITOFP:
759 return legalizeITOFP(MI, MRI, MIRBuilder, false);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000760 default:
761 return false;
762 }
763
764 llvm_unreachable("expected switch to return");
765}
766
Matt Arsenault1178dc32019-06-28 01:16:46 +0000767Register AMDGPULegalizerInfo::getSegmentAperture(
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000768 unsigned AS,
769 MachineRegisterInfo &MRI,
770 MachineIRBuilder &MIRBuilder) const {
771 MachineFunction &MF = MIRBuilder.getMF();
772 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
773 const LLT S32 = LLT::scalar(32);
774
775 if (ST.hasApertureRegs()) {
776 // FIXME: Use inline constants (src_{shared, private}_base) instead of
777 // getreg.
778 unsigned Offset = AS == AMDGPUAS::LOCAL_ADDRESS ?
779 AMDGPU::Hwreg::OFFSET_SRC_SHARED_BASE :
780 AMDGPU::Hwreg::OFFSET_SRC_PRIVATE_BASE;
781 unsigned WidthM1 = AS == AMDGPUAS::LOCAL_ADDRESS ?
782 AMDGPU::Hwreg::WIDTH_M1_SRC_SHARED_BASE :
783 AMDGPU::Hwreg::WIDTH_M1_SRC_PRIVATE_BASE;
784 unsigned Encoding =
785 AMDGPU::Hwreg::ID_MEM_BASES << AMDGPU::Hwreg::ID_SHIFT_ |
786 Offset << AMDGPU::Hwreg::OFFSET_SHIFT_ |
787 WidthM1 << AMDGPU::Hwreg::WIDTH_M1_SHIFT_;
788
Matt Arsenault1178dc32019-06-28 01:16:46 +0000789 Register ApertureReg = MRI.createGenericVirtualRegister(S32);
790 Register GetReg = MRI.createVirtualRegister(&AMDGPU::SReg_32RegClass);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000791
792 MIRBuilder.buildInstr(AMDGPU::S_GETREG_B32)
793 .addDef(GetReg)
794 .addImm(Encoding);
795 MRI.setType(GetReg, S32);
796
Amara Emerson946b1242019-04-15 05:04:20 +0000797 auto ShiftAmt = MIRBuilder.buildConstant(S32, WidthM1 + 1);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000798 MIRBuilder.buildInstr(TargetOpcode::G_SHL)
799 .addDef(ApertureReg)
800 .addUse(GetReg)
Amara Emerson946b1242019-04-15 05:04:20 +0000801 .addUse(ShiftAmt.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000802
803 return ApertureReg;
804 }
805
Matt Arsenault1178dc32019-06-28 01:16:46 +0000806 Register QueuePtr = MRI.createGenericVirtualRegister(
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000807 LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64));
808
809 // FIXME: Placeholder until we can track the input registers.
810 MIRBuilder.buildConstant(QueuePtr, 0xdeadbeef);
811
812 // Offset into amd_queue_t for group_segment_aperture_base_hi /
813 // private_segment_aperture_base_hi.
814 uint32_t StructOffset = (AS == AMDGPUAS::LOCAL_ADDRESS) ? 0x40 : 0x44;
815
816 // FIXME: Don't use undef
817 Value *V = UndefValue::get(PointerType::get(
818 Type::getInt8Ty(MF.getFunction().getContext()),
819 AMDGPUAS::CONSTANT_ADDRESS));
820
821 MachinePointerInfo PtrInfo(V, StructOffset);
822 MachineMemOperand *MMO = MF.getMachineMemOperand(
823 PtrInfo,
824 MachineMemOperand::MOLoad |
825 MachineMemOperand::MODereferenceable |
826 MachineMemOperand::MOInvariant,
827 4,
828 MinAlign(64, StructOffset));
829
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000830 Register LoadResult = MRI.createGenericVirtualRegister(S32);
831 Register LoadAddr;
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000832
833 MIRBuilder.materializeGEP(LoadAddr, QueuePtr, LLT::scalar(64), StructOffset);
834 MIRBuilder.buildLoad(LoadResult, LoadAddr, *MMO);
835 return LoadResult;
836}
837
838bool AMDGPULegalizerInfo::legalizeAddrSpaceCast(
839 MachineInstr &MI, MachineRegisterInfo &MRI,
840 MachineIRBuilder &MIRBuilder) const {
841 MachineFunction &MF = MIRBuilder.getMF();
842
843 MIRBuilder.setInstr(MI);
844
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000845 Register Dst = MI.getOperand(0).getReg();
846 Register Src = MI.getOperand(1).getReg();
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000847
848 LLT DstTy = MRI.getType(Dst);
849 LLT SrcTy = MRI.getType(Src);
850 unsigned DestAS = DstTy.getAddressSpace();
851 unsigned SrcAS = SrcTy.getAddressSpace();
852
853 // TODO: Avoid reloading from the queue ptr for each cast, or at least each
854 // vector element.
855 assert(!DstTy.isVector());
856
857 const AMDGPUTargetMachine &TM
858 = static_cast<const AMDGPUTargetMachine &>(MF.getTarget());
859
860 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
861 if (ST.getTargetLowering()->isNoopAddrSpaceCast(SrcAS, DestAS)) {
Matt Arsenaultdc88a2c2019-02-08 14:16:11 +0000862 MI.setDesc(MIRBuilder.getTII().get(TargetOpcode::G_BITCAST));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000863 return true;
864 }
865
866 if (SrcAS == AMDGPUAS::FLAT_ADDRESS) {
867 assert(DestAS == AMDGPUAS::LOCAL_ADDRESS ||
868 DestAS == AMDGPUAS::PRIVATE_ADDRESS);
869 unsigned NullVal = TM.getNullPointerValue(DestAS);
870
Amara Emerson946b1242019-04-15 05:04:20 +0000871 auto SegmentNull = MIRBuilder.buildConstant(DstTy, NullVal);
872 auto FlatNull = MIRBuilder.buildConstant(SrcTy, 0);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000873
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000874 Register PtrLo32 = MRI.createGenericVirtualRegister(DstTy);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000875
876 // Extract low 32-bits of the pointer.
877 MIRBuilder.buildExtract(PtrLo32, Src, 0);
878
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000879 Register CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
Amara Emerson946b1242019-04-15 05:04:20 +0000880 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, FlatNull.getReg(0));
881 MIRBuilder.buildSelect(Dst, CmpRes, PtrLo32, SegmentNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000882
883 MI.eraseFromParent();
884 return true;
885 }
886
887 assert(SrcAS == AMDGPUAS::LOCAL_ADDRESS ||
888 SrcAS == AMDGPUAS::PRIVATE_ADDRESS);
889
Amara Emerson946b1242019-04-15 05:04:20 +0000890 auto SegmentNull =
891 MIRBuilder.buildConstant(SrcTy, TM.getNullPointerValue(SrcAS));
892 auto FlatNull =
893 MIRBuilder.buildConstant(DstTy, TM.getNullPointerValue(DestAS));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000894
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000895 Register ApertureReg = getSegmentAperture(DestAS, MRI, MIRBuilder);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000896
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000897 Register CmpRes = MRI.createGenericVirtualRegister(LLT::scalar(1));
Amara Emerson946b1242019-04-15 05:04:20 +0000898 MIRBuilder.buildICmp(CmpInst::ICMP_NE, CmpRes, Src, SegmentNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000899
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000900 Register BuildPtr = MRI.createGenericVirtualRegister(DstTy);
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000901
902 // Coerce the type of the low half of the result so we can use merge_values.
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000903 Register SrcAsInt = MRI.createGenericVirtualRegister(LLT::scalar(32));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000904 MIRBuilder.buildInstr(TargetOpcode::G_PTRTOINT)
905 .addDef(SrcAsInt)
906 .addUse(Src);
907
908 // TODO: Should we allow mismatched types but matching sizes in merges to
909 // avoid the ptrtoint?
910 MIRBuilder.buildMerge(BuildPtr, {SrcAsInt, ApertureReg});
Amara Emerson946b1242019-04-15 05:04:20 +0000911 MIRBuilder.buildSelect(Dst, CmpRes, BuildPtr, FlatNull.getReg(0));
Matt Arsenaulta8b43392019-02-08 02:40:47 +0000912
913 MI.eraseFromParent();
914 return true;
915}
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000916
917bool AMDGPULegalizerInfo::legalizeFrint(
918 MachineInstr &MI, MachineRegisterInfo &MRI,
919 MachineIRBuilder &MIRBuilder) const {
920 MIRBuilder.setInstr(MI);
921
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000922 Register Src = MI.getOperand(1).getReg();
Matt Arsenault6aafc5e2019-05-17 12:19:57 +0000923 LLT Ty = MRI.getType(Src);
924 assert(Ty.isScalar() && Ty.getSizeInBits() == 64);
925
926 APFloat C1Val(APFloat::IEEEdouble(), "0x1.0p+52");
927 APFloat C2Val(APFloat::IEEEdouble(), "0x1.fffffffffffffp+51");
928
929 auto C1 = MIRBuilder.buildFConstant(Ty, C1Val);
930 auto CopySign = MIRBuilder.buildFCopysign(Ty, C1, Src);
931
932 // TODO: Should this propagate fast-math-flags?
933 auto Tmp1 = MIRBuilder.buildFAdd(Ty, Src, CopySign);
934 auto Tmp2 = MIRBuilder.buildFSub(Ty, Tmp1, CopySign);
935
936 auto C2 = MIRBuilder.buildFConstant(Ty, C2Val);
937 auto Fabs = MIRBuilder.buildFAbs(Ty, Src);
938
939 auto Cond = MIRBuilder.buildFCmp(CmpInst::FCMP_OGT, LLT::scalar(1), Fabs, C2);
940 MIRBuilder.buildSelect(MI.getOperand(0).getReg(), Cond, Src, Tmp2);
941 return true;
942}
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000943
Matt Arsenaulta510b572019-05-17 12:20:05 +0000944bool AMDGPULegalizerInfo::legalizeFceil(
945 MachineInstr &MI, MachineRegisterInfo &MRI,
946 MachineIRBuilder &B) const {
947 B.setInstr(MI);
948
Matt Arsenault1a02d302019-05-17 12:59:27 +0000949 const LLT S1 = LLT::scalar(1);
950 const LLT S64 = LLT::scalar(64);
951
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000952 Register Src = MI.getOperand(1).getReg();
Matt Arsenault1a02d302019-05-17 12:59:27 +0000953 assert(MRI.getType(Src) == S64);
Matt Arsenaulta510b572019-05-17 12:20:05 +0000954
955 // result = trunc(src)
956 // if (src > 0.0 && src != result)
957 // result += 1.0
958
Matt Arsenaulta510b572019-05-17 12:20:05 +0000959 auto Trunc = B.buildInstr(TargetOpcode::G_INTRINSIC_TRUNC, {S64}, {Src});
960
Matt Arsenaulta510b572019-05-17 12:20:05 +0000961 const auto Zero = B.buildFConstant(S64, 0.0);
962 const auto One = B.buildFConstant(S64, 1.0);
963 auto Lt0 = B.buildFCmp(CmpInst::FCMP_OGT, S1, Src, Zero);
964 auto NeTrunc = B.buildFCmp(CmpInst::FCMP_ONE, S1, Src, Trunc);
965 auto And = B.buildAnd(S1, Lt0, NeTrunc);
966 auto Add = B.buildSelect(S64, And, One, Zero);
967
968 // TODO: Should this propagate fast-math-flags?
969 B.buildFAdd(MI.getOperand(0).getReg(), Trunc, Add);
970 return true;
971}
972
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000973static MachineInstrBuilder extractF64Exponent(unsigned Hi,
974 MachineIRBuilder &B) {
975 const unsigned FractBits = 52;
976 const unsigned ExpBits = 11;
977 LLT S32 = LLT::scalar(32);
978
979 auto Const0 = B.buildConstant(S32, FractBits - 32);
980 auto Const1 = B.buildConstant(S32, ExpBits);
981
982 auto ExpPart = B.buildIntrinsic(Intrinsic::amdgcn_ubfe, {S32}, false)
983 .addUse(Const0.getReg(0))
984 .addUse(Const1.getReg(0));
985
986 return B.buildSub(S32, ExpPart, B.buildConstant(S32, 1023));
987}
988
989bool AMDGPULegalizerInfo::legalizeIntrinsicTrunc(
990 MachineInstr &MI, MachineRegisterInfo &MRI,
991 MachineIRBuilder &B) const {
992 B.setInstr(MI);
993
Matt Arsenault1a02d302019-05-17 12:59:27 +0000994 const LLT S1 = LLT::scalar(1);
995 const LLT S32 = LLT::scalar(32);
996 const LLT S64 = LLT::scalar(64);
Matt Arsenault6aebcd52019-05-17 12:20:01 +0000997
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000998 Register Src = MI.getOperand(1).getReg();
Matt Arsenault1a02d302019-05-17 12:59:27 +0000999 assert(MRI.getType(Src) == S64);
Matt Arsenault6aebcd52019-05-17 12:20:01 +00001000
1001 // TODO: Should this use extract since the low half is unused?
1002 auto Unmerge = B.buildUnmerge({S32, S32}, Src);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001003 Register Hi = Unmerge.getReg(1);
Matt Arsenault6aebcd52019-05-17 12:20:01 +00001004
1005 // Extract the upper half, since this is where we will find the sign and
1006 // exponent.
1007 auto Exp = extractF64Exponent(Hi, B);
1008
1009 const unsigned FractBits = 52;
1010
1011 // Extract the sign bit.
1012 const auto SignBitMask = B.buildConstant(S32, UINT32_C(1) << 31);
1013 auto SignBit = B.buildAnd(S32, Hi, SignBitMask);
1014
1015 const auto FractMask = B.buildConstant(S64, (UINT64_C(1) << FractBits) - 1);
1016
1017 const auto Zero32 = B.buildConstant(S32, 0);
1018
1019 // Extend back to 64-bits.
1020 auto SignBit64 = B.buildMerge(S64, {Zero32.getReg(0), SignBit.getReg(0)});
1021
1022 auto Shr = B.buildAShr(S64, FractMask, Exp);
1023 auto Not = B.buildNot(S64, Shr);
1024 auto Tmp0 = B.buildAnd(S64, Src, Not);
1025 auto FiftyOne = B.buildConstant(S32, FractBits - 1);
1026
1027 auto ExpLt0 = B.buildICmp(CmpInst::ICMP_SLT, S1, Exp, Zero32);
1028 auto ExpGt51 = B.buildICmp(CmpInst::ICMP_SGT, S1, Exp, FiftyOne);
1029
1030 auto Tmp1 = B.buildSelect(S64, ExpLt0, SignBit64, Tmp0);
1031 B.buildSelect(MI.getOperand(0).getReg(), ExpGt51, Src, Tmp1);
1032 return true;
1033}
Matt Arsenault2f292202019-05-17 23:05:18 +00001034
1035bool AMDGPULegalizerInfo::legalizeITOFP(
1036 MachineInstr &MI, MachineRegisterInfo &MRI,
1037 MachineIRBuilder &B, bool Signed) const {
1038 B.setInstr(MI);
1039
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +00001040 Register Dst = MI.getOperand(0).getReg();
1041 Register Src = MI.getOperand(1).getReg();
Matt Arsenault2f292202019-05-17 23:05:18 +00001042
1043 const LLT S64 = LLT::scalar(64);
1044 const LLT S32 = LLT::scalar(32);
1045
1046 assert(MRI.getType(Src) == S64 && MRI.getType(Dst) == S64);
1047
1048 auto Unmerge = B.buildUnmerge({S32, S32}, Src);
1049
1050 auto CvtHi = Signed ?
1051 B.buildSITOFP(S64, Unmerge.getReg(1)) :
1052 B.buildUITOFP(S64, Unmerge.getReg(1));
1053
1054 auto CvtLo = B.buildUITOFP(S64, Unmerge.getReg(0));
1055
1056 auto ThirtyTwo = B.buildConstant(S32, 32);
1057 auto LdExp = B.buildIntrinsic(Intrinsic::amdgcn_ldexp, {S64}, false)
1058 .addUse(CvtHi.getReg(0))
1059 .addUse(ThirtyTwo.getReg(0));
1060
1061 // TODO: Should this propagate fast-math-flags?
1062 B.buildFAdd(Dst, LdExp, CvtLo);
1063 MI.eraseFromParent();
1064 return true;
1065}
Matt Arsenaulte15770a2019-07-01 18:40:23 +00001066
1067// Return the use branch instruction, otherwise null if the usage is invalid.
1068static MachineInstr *verifyCFIntrinsic(MachineInstr &MI,
1069 MachineRegisterInfo &MRI) {
1070 Register CondDef = MI.getOperand(0).getReg();
1071 if (!MRI.hasOneNonDBGUse(CondDef))
1072 return nullptr;
1073
1074 MachineInstr &UseMI = *MRI.use_instr_nodbg_begin(CondDef);
1075 return UseMI.getParent() == MI.getParent() &&
1076 UseMI.getOpcode() == AMDGPU::G_BRCOND ? &UseMI : nullptr;
1077}
1078
Matt Arsenaulte2c86cc2019-07-01 18:45:36 +00001079Register AMDGPULegalizerInfo::getLiveInRegister(MachineRegisterInfo &MRI,
1080 Register Reg, LLT Ty) const {
1081 Register LiveIn = MRI.getLiveInVirtReg(Reg);
1082 if (LiveIn)
1083 return LiveIn;
1084
1085 Register NewReg = MRI.createGenericVirtualRegister(Ty);
1086 MRI.addLiveIn(Reg, NewReg);
1087 return NewReg;
1088}
1089
1090bool AMDGPULegalizerInfo::loadInputValue(Register DstReg, MachineIRBuilder &B,
1091 const ArgDescriptor *Arg) const {
1092 if (!Arg->isRegister())
1093 return false; // TODO: Handle these
1094
1095 assert(Arg->getRegister() != 0);
1096 assert(Arg->getRegister().isPhysical());
1097
1098 MachineRegisterInfo &MRI = *B.getMRI();
1099
1100 LLT Ty = MRI.getType(DstReg);
1101 Register LiveIn = getLiveInRegister(MRI, Arg->getRegister(), Ty);
1102
1103 if (Arg->isMasked()) {
1104 // TODO: Should we try to emit this once in the entry block?
1105 const LLT S32 = LLT::scalar(32);
1106 const unsigned Mask = Arg->getMask();
1107 const unsigned Shift = countTrailingZeros<unsigned>(Mask);
1108
1109 auto ShiftAmt = B.buildConstant(S32, Shift);
1110 auto LShr = B.buildLShr(S32, LiveIn, ShiftAmt);
1111 B.buildAnd(DstReg, LShr, B.buildConstant(S32, Mask >> Shift));
1112 } else
1113 B.buildCopy(DstReg, LiveIn);
1114
1115 // Insert the argument copy if it doens't already exist.
1116 // FIXME: It seems EmitLiveInCopies isn't called anywhere?
1117 if (!MRI.getVRegDef(LiveIn)) {
1118 MachineBasicBlock &EntryMBB = B.getMF().front();
1119 EntryMBB.addLiveIn(Arg->getRegister());
1120 B.setInsertPt(EntryMBB, EntryMBB.begin());
1121 B.buildCopy(LiveIn, Arg->getRegister());
1122 }
1123
1124 return true;
1125}
1126
1127bool AMDGPULegalizerInfo::legalizePreloadedArgIntrin(
1128 MachineInstr &MI,
1129 MachineRegisterInfo &MRI,
1130 MachineIRBuilder &B,
1131 AMDGPUFunctionArgInfo::PreloadedValue ArgType) const {
1132 B.setInstr(MI);
1133
1134 const SIMachineFunctionInfo *MFI = B.getMF().getInfo<SIMachineFunctionInfo>();
1135
1136 const ArgDescriptor *Arg;
1137 const TargetRegisterClass *RC;
1138 std::tie(Arg, RC) = MFI->getPreloadedValue(ArgType);
1139 if (!Arg) {
1140 LLVM_DEBUG(dbgs() << "Required arg register missing\n");
1141 return false;
1142 }
1143
1144 if (loadInputValue(MI.getOperand(0).getReg(), B, Arg)) {
1145 MI.eraseFromParent();
1146 return true;
1147 }
1148
1149 return false;
1150}
1151
Matt Arsenault9e8e8c62019-07-01 18:49:01 +00001152bool AMDGPULegalizerInfo::legalizeImplicitArgPtr(MachineInstr &MI,
1153 MachineRegisterInfo &MRI,
1154 MachineIRBuilder &B) const {
1155 const SIMachineFunctionInfo *MFI = B.getMF().getInfo<SIMachineFunctionInfo>();
1156 if (!MFI->isEntryFunction()) {
1157 return legalizePreloadedArgIntrin(MI, MRI, B,
1158 AMDGPUFunctionArgInfo::IMPLICIT_ARG_PTR);
1159 }
1160
1161 B.setInstr(MI);
1162
1163 uint64_t Offset =
1164 ST.getTargetLowering()->getImplicitParameterOffset(
1165 B.getMF(), AMDGPUTargetLowering::FIRST_IMPLICIT);
1166 Register DstReg = MI.getOperand(0).getReg();
1167 LLT DstTy = MRI.getType(DstReg);
1168 LLT IdxTy = LLT::scalar(DstTy.getSizeInBits());
1169
1170 const ArgDescriptor *Arg;
1171 const TargetRegisterClass *RC;
1172 std::tie(Arg, RC)
1173 = MFI->getPreloadedValue(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
1174 if (!Arg)
1175 return false;
1176
1177 Register KernargPtrReg = MRI.createGenericVirtualRegister(DstTy);
1178 if (!loadInputValue(KernargPtrReg, B, Arg))
1179 return false;
1180
1181 B.buildGEP(DstReg, KernargPtrReg, B.buildConstant(IdxTy, Offset).getReg(0));
1182 MI.eraseFromParent();
1183 return true;
1184}
1185
Matt Arsenaulte15770a2019-07-01 18:40:23 +00001186bool AMDGPULegalizerInfo::legalizeIntrinsic(MachineInstr &MI,
1187 MachineRegisterInfo &MRI,
1188 MachineIRBuilder &B) const {
1189 // Replace the use G_BRCOND with the exec manipulate and branch pseudos.
1190 switch (MI.getOperand(MI.getNumExplicitDefs()).getIntrinsicID()) {
1191 case Intrinsic::amdgcn_if: {
1192 if (MachineInstr *BrCond = verifyCFIntrinsic(MI, MRI)) {
1193 const SIRegisterInfo *TRI
1194 = static_cast<const SIRegisterInfo *>(MRI.getTargetRegisterInfo());
1195
1196 B.setInstr(*BrCond);
1197 Register Def = MI.getOperand(1).getReg();
1198 Register Use = MI.getOperand(3).getReg();
1199 B.buildInstr(AMDGPU::SI_IF)
1200 .addDef(Def)
1201 .addUse(Use)
1202 .addMBB(BrCond->getOperand(1).getMBB());
1203
1204 MRI.setRegClass(Def, TRI->getWaveMaskRegClass());
1205 MRI.setRegClass(Use, TRI->getWaveMaskRegClass());
1206 MI.eraseFromParent();
1207 BrCond->eraseFromParent();
1208 return true;
1209 }
1210
1211 return false;
1212 }
1213 case Intrinsic::amdgcn_loop: {
1214 if (MachineInstr *BrCond = verifyCFIntrinsic(MI, MRI)) {
1215 const SIRegisterInfo *TRI
1216 = static_cast<const SIRegisterInfo *>(MRI.getTargetRegisterInfo());
1217
1218 B.setInstr(*BrCond);
1219 Register Reg = MI.getOperand(2).getReg();
1220 B.buildInstr(AMDGPU::SI_LOOP)
1221 .addUse(Reg)
1222 .addMBB(BrCond->getOperand(1).getMBB());
1223 MI.eraseFromParent();
1224 BrCond->eraseFromParent();
1225 MRI.setRegClass(Reg, TRI->getWaveMaskRegClass());
1226 return true;
1227 }
1228
1229 return false;
1230 }
Matt Arsenault9e8e8c62019-07-01 18:49:01 +00001231 case Intrinsic::amdgcn_kernarg_segment_ptr:
1232 return legalizePreloadedArgIntrin(
1233 MI, MRI, B, AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR);
1234 case Intrinsic::amdgcn_implicitarg_ptr:
1235 return legalizeImplicitArgPtr(MI, MRI, B);
Matt Arsenaulte2c86cc2019-07-01 18:45:36 +00001236 case Intrinsic::amdgcn_workitem_id_x:
1237 return legalizePreloadedArgIntrin(MI, MRI, B,
1238 AMDGPUFunctionArgInfo::WORKITEM_ID_X);
1239 case Intrinsic::amdgcn_workitem_id_y:
1240 return legalizePreloadedArgIntrin(MI, MRI, B,
1241 AMDGPUFunctionArgInfo::WORKITEM_ID_Y);
1242 case Intrinsic::amdgcn_workitem_id_z:
1243 return legalizePreloadedArgIntrin(MI, MRI, B,
1244 AMDGPUFunctionArgInfo::WORKITEM_ID_Z);
Matt Arsenault756d8192019-07-01 18:47:22 +00001245 case Intrinsic::amdgcn_workgroup_id_x:
1246 return legalizePreloadedArgIntrin(MI, MRI, B,
1247 AMDGPUFunctionArgInfo::WORKGROUP_ID_X);
1248 case Intrinsic::amdgcn_workgroup_id_y:
1249 return legalizePreloadedArgIntrin(MI, MRI, B,
1250 AMDGPUFunctionArgInfo::WORKGROUP_ID_Y);
1251 case Intrinsic::amdgcn_workgroup_id_z:
1252 return legalizePreloadedArgIntrin(MI, MRI, B,
1253 AMDGPUFunctionArgInfo::WORKGROUP_ID_Z);
Matt Arsenaultbae36362019-07-01 18:50:50 +00001254 case Intrinsic::amdgcn_dispatch_ptr:
1255 return legalizePreloadedArgIntrin(MI, MRI, B,
1256 AMDGPUFunctionArgInfo::DISPATCH_PTR);
1257 case Intrinsic::amdgcn_queue_ptr:
1258 return legalizePreloadedArgIntrin(MI, MRI, B,
1259 AMDGPUFunctionArgInfo::QUEUE_PTR);
1260 case Intrinsic::amdgcn_implicit_buffer_ptr:
1261 return legalizePreloadedArgIntrin(
1262 MI, MRI, B, AMDGPUFunctionArgInfo::IMPLICIT_BUFFER_PTR);
1263 case Intrinsic::amdgcn_dispatch_id:
1264 return legalizePreloadedArgIntrin(MI, MRI, B,
1265 AMDGPUFunctionArgInfo::DISPATCH_ID);
Matt Arsenaulte15770a2019-07-01 18:40:23 +00001266 default:
1267 return true;
1268 }
1269
1270 return true;
1271}