blob: d597cdcbd644a30244c908337fa02fe53db8b067 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Hal Finkel3ee2af72014-07-18 23:29:49 +000060def tocentry32 : Operand<iPTR> {
61 let MIOperandInfo = (ops i32imm:$imm);
62}
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000063
Chris Lattner27f53452006-03-01 05:50:56 +000064//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000065// PowerPC specific DAG Nodes.
66//
67
Hal Finkel2e103312013-04-03 04:01:11 +000068def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
69def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
70
Hal Finkelf6d45f22013-04-01 17:52:07 +000071def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
72def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
73def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
74def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000075def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
76def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000077def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
78def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000079def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
80 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000081def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
82 [SDNPHasChain, SDNPMayLoad]>;
83def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000084 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000085
Ulrich Weigand874fc622013-03-26 10:56:22 +000086// Extract FPSCR (not modeled at the DAG level).
87def PPCmffs : SDNode<"PPCISD::MFFS",
88 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
89
90// Perform FADD in round-to-zero mode.
91def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
92
Dale Johannesen666323e2007-10-10 01:01:31 +000093
Chris Lattner261009a2005-10-25 20:55:47 +000094def PPCfsel : SDNode<"PPCISD::FSEL",
95 // Type constraint for fsel.
96 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
97 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000098
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
100def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +0000101def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +0000102def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
103def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000104
Roman Divacky32143e22013-12-20 18:08:54 +0000105def PPCppc32GOT : SDNode<"PPCISD::PPC32_GOT", SDTIntLeaf, []>;
106
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000107def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
108def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
109 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000110def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000111def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
112def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000113def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
114def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000115def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
116 [SDNPHasChain]>;
117def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000118
Chris Lattnera8713b12006-03-20 01:53:53 +0000119def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000120
Hal Finkel4edc66b2015-01-03 01:16:37 +0000121def PPCcmpb : SDNode<"PPCISD::CMPB", SDTIntBinOp, []>;
122
Chris Lattnerfea33f72005-12-06 02:10:38 +0000123// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
124// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000125def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
126def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
127def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000128
Chris Lattnerf9797942005-12-04 19:01:59 +0000129// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000130def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000131 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000132def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000133 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000134
Chris Lattner3b587342006-06-27 18:36:44 +0000135def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000136def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
137 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
138 SDNPVariadic]>;
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000139def PPCcall_tls : SDNode<"PPCISD::CALL_TLS", SDT_PPCCall,
140 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
141 SDNPVariadic]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000142def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
143 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
144 SDNPVariadic]>;
Bill Schmidt3d9674c2014-11-11 20:44:09 +0000145def PPCcall_nop_tls : SDNode<"PPCISD::CALL_NOP_TLS", SDT_PPCCall,
146 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
147 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000148def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000149 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000150def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000151 [SDNPHasChain, SDNPSideEffect,
152 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000153def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000154 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000155def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
156 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
157 SDNPVariadic]>;
Hal Finkelfc096c92014-12-23 22:29:40 +0000158def PPCbctrl_load_toc : SDNode<"PPCISD::BCTRL_LOAD_TOC",
159 SDTypeProfile<0, 1, []>,
160 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
161 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000162
Chris Lattner9a249b02008-01-15 22:02:54 +0000163def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000164 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000165
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000166def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000167 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000168
Hal Finkel756810f2013-03-21 21:37:52 +0000169def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
170 SDTypeProfile<1, 1, [SDTCisInt<0>,
171 SDTCisPtrTy<1>]>,
172 [SDNPHasChain, SDNPSideEffect]>;
173def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
174 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
175 [SDNPHasChain, SDNPSideEffect]>;
176
Bill Schmidta87a7e22013-05-14 19:35:45 +0000177def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
178def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
179 [SDNPHasChain, SDNPSideEffect]>;
180
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000181def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000182def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000183
Chris Lattner9754d142006-04-18 17:59:36 +0000184def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000185 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000186
Chris Lattner94de7bc2008-01-10 05:12:37 +0000187def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
188 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000189def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
190 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000191
Hal Finkel5ab37802012-08-28 02:10:27 +0000192// Instructions to set/unset CR bit 6 for SVR4 vararg calls
193def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
194 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
195def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
196 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
197
Evan Cheng32e376f2008-07-12 02:23:19 +0000198// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000199def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
200 [SDNPHasChain, SDNPMayLoad]>;
201def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
202 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000203
Bill Schmidt27917782013-02-21 17:12:27 +0000204// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000205def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
206def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
207def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
208
209
Jim Laskey48850c12006-11-16 22:43:37 +0000210// Instructions to support dynamic alloca.
211def SDTDynOp : SDTypeProfile<1, 2, []>;
212def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
213
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000214//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000215// PowerPC specific transformation functions and pattern fragments.
216//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000217
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000218def SHL32 : SDNodeXForm<imm, [{
219 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000220 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000221}]>;
222
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000223def SRL32 : SDNodeXForm<imm, [{
224 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000225 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000226}]>;
227
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000228def LO16 : SDNodeXForm<imm, [{
229 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000230 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000231}]>;
232
233def HI16 : SDNodeXForm<imm, [{
234 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000235 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000236}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000237
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000238def HA16 : SDNodeXForm<imm, [{
239 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000240 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000241 return getI32Imm((Val - (signed short)Val) >> 16);
242}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000243def MB : SDNodeXForm<imm, [{
244 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000245 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000246 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000247 return getI32Imm(mb);
248}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000249
Nate Begemand31efd12006-09-22 05:01:56 +0000250def ME : SDNodeXForm<imm, [{
251 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000252 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000253 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000254 return getI32Imm(me);
255}]>;
256def maskimm32 : PatLeaf<(imm), [{
257 // maskImm predicate - True if immediate is a run of ones.
258 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000259 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000260 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000261 else
262 return false;
263}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000264
Bill Schmidtf88571e2013-05-22 20:09:24 +0000265def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
266 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
267 // sign extended field. Used by instructions like 'addi'.
268 return (int32_t)Imm == (short)Imm;
269}]>;
270def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
271 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
272 // sign extended field. Used by instructions like 'addi'.
273 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000274}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000275def immZExt16 : PatLeaf<(imm), [{
276 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
277 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000278 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000279}], LO16>;
280
Chris Lattner7e742e42006-06-20 22:34:10 +0000281// imm16Shifted* - These match immediates where the low 16-bits are zero. There
282// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
283// identical in 32-bit mode, but in 64-bit mode, they return true if the
284// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
285// clear).
286def imm16ShiftedZExt : PatLeaf<(imm), [{
287 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
288 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000289 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000290}], HI16>;
291
292def imm16ShiftedSExt : PatLeaf<(imm), [{
293 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
294 // immediate are set. Used by instructions like 'addis'. Identical to
295 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000296 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000297 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000298 return true;
299 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000300 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000301}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000302
Hal Finkel940ab932014-02-28 00:27:01 +0000303def imm64ZExt32 : Operand<i64>, ImmLeaf<i64, [{
304 // imm64ZExt32 predicate - True if the i64 immediate fits in a 32-bit
305 // zero extended field.
306 return isUInt<32>(Imm);
307}]>;
308
Hal Finkelb09680b2013-03-18 23:00:58 +0000309// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000310// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000311// offsets are hidden behind TOC entries than the values of the lower-order
312// bits cannot be checked directly. As a result, we need to also incorporate
313// an alignment check into the relevant patterns.
314
315def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
316 return cast<LoadSDNode>(N)->getAlignment() >= 4;
317}]>;
318def aligned4store : PatFrag<(ops node:$val, node:$ptr),
319 (store node:$val, node:$ptr), [{
320 return cast<StoreSDNode>(N)->getAlignment() >= 4;
321}]>;
322def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
323 return cast<LoadSDNode>(N)->getAlignment() >= 4;
324}]>;
325def aligned4pre_store : PatFrag<
326 (ops node:$val, node:$base, node:$offset),
327 (pre_store node:$val, node:$base, node:$offset), [{
328 return cast<StoreSDNode>(N)->getAlignment() >= 4;
329}]>;
330
331def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
332 return cast<LoadSDNode>(N)->getAlignment() < 4;
333}]>;
334def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
335 (store node:$val, node:$ptr), [{
336 return cast<StoreSDNode>(N)->getAlignment() < 4;
337}]>;
338def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
339 return cast<LoadSDNode>(N)->getAlignment() < 4;
340}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000341
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000342//===----------------------------------------------------------------------===//
343// PowerPC Flag Definitions.
344
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000345class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000346class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000347
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000348class RegConstraint<string C> {
349 string Constraints = C;
350}
Chris Lattner57711562006-11-15 23:24:18 +0000351class NoEncode<string E> {
352 string DisableEncoding = E;
353}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000354
355
356//===----------------------------------------------------------------------===//
357// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000358
Ulrich Weigand136ac222013-04-26 16:53:15 +0000359// In the default PowerPC assembler syntax, registers are specified simply
360// by number, so they cannot be distinguished from immediate values (without
361// looking at the opcode). This means that the default operand matching logic
362// for the asm parser does not work, and we need to specify custom matchers.
363// Since those can only be specified with RegisterOperand classes and not
364// directly on the RegisterClass, all instructions patterns used by the asm
365// parser need to use a RegisterOperand (instead of a RegisterClass) for
366// all their register operands.
367// For this purpose, we define one RegisterOperand for each RegisterClass,
368// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000369
Ulrich Weigand640192d2013-05-03 19:49:39 +0000370def PPCRegGPRCAsmOperand : AsmOperandClass {
371 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
372}
373def gprc : RegisterOperand<GPRC> {
374 let ParserMatchClass = PPCRegGPRCAsmOperand;
375}
376def PPCRegG8RCAsmOperand : AsmOperandClass {
377 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
378}
379def g8rc : RegisterOperand<G8RC> {
380 let ParserMatchClass = PPCRegG8RCAsmOperand;
381}
382def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
383 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
384}
385def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
386 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
387}
388def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
389 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
390}
391def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
392 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
393}
394def PPCRegF8RCAsmOperand : AsmOperandClass {
395 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
396}
397def f8rc : RegisterOperand<F8RC> {
398 let ParserMatchClass = PPCRegF8RCAsmOperand;
399}
400def PPCRegF4RCAsmOperand : AsmOperandClass {
401 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
402}
403def f4rc : RegisterOperand<F4RC> {
404 let ParserMatchClass = PPCRegF4RCAsmOperand;
405}
406def PPCRegVRRCAsmOperand : AsmOperandClass {
407 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
408}
409def vrrc : RegisterOperand<VRRC> {
410 let ParserMatchClass = PPCRegVRRCAsmOperand;
411}
412def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000413 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000414}
415def crbitrc : RegisterOperand<CRBITRC> {
416 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
417}
418def PPCRegCRRCAsmOperand : AsmOperandClass {
419 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
420}
421def crrc : RegisterOperand<CRRC> {
422 let ParserMatchClass = PPCRegCRRCAsmOperand;
423}
424
Hal Finkel27774d92014-03-13 07:58:58 +0000425def PPCU2ImmAsmOperand : AsmOperandClass {
426 let Name = "U2Imm"; let PredicateMethod = "isU2Imm";
427 let RenderMethod = "addImmOperands";
428}
429def u2imm : Operand<i32> {
430 let PrintMethod = "printU2ImmOperand";
431 let ParserMatchClass = PPCU2ImmAsmOperand;
432}
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000433
434def PPCU4ImmAsmOperand : AsmOperandClass {
435 let Name = "U4Imm"; let PredicateMethod = "isU4Imm";
436 let RenderMethod = "addImmOperands";
437}
438def u4imm : Operand<i32> {
439 let PrintMethod = "printU4ImmOperand";
440 let ParserMatchClass = PPCU4ImmAsmOperand;
441}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000442def PPCS5ImmAsmOperand : AsmOperandClass {
443 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
444 let RenderMethod = "addImmOperands";
445}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000446def s5imm : Operand<i32> {
447 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000448 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000449 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000450}
451def PPCU5ImmAsmOperand : AsmOperandClass {
452 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
453 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000454}
Chris Lattnerf006d152005-09-14 20:53:05 +0000455def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000456 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000457 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000458 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000459}
460def PPCU6ImmAsmOperand : AsmOperandClass {
461 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
462 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000463}
Chris Lattnerf006d152005-09-14 20:53:05 +0000464def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000465 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000466 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000467 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000468}
469def PPCS16ImmAsmOperand : AsmOperandClass {
470 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000471 let RenderMethod = "addS16ImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000472}
Chris Lattnerf006d152005-09-14 20:53:05 +0000473def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000474 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000475 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000476 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000477 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000478}
479def PPCU16ImmAsmOperand : AsmOperandClass {
480 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000481 let RenderMethod = "addU16ImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000482}
Chris Lattnerf006d152005-09-14 20:53:05 +0000483def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000484 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000485 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000486 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000487 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000488}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000489def PPCS17ImmAsmOperand : AsmOperandClass {
490 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000491 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000492}
493def s17imm : Operand<i32> {
494 // This operand type is used for addis/lis to allow the assembler parser
495 // to accept immediates in the range -65536..65535 for compatibility with
496 // the GNU assembler. The operand is treated as 16-bit otherwise.
497 let PrintMethod = "printS16ImmOperand";
498 let EncoderMethod = "getImm16Encoding";
499 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000500 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000501}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000502def PPCDirectBrAsmOperand : AsmOperandClass {
503 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
504 let RenderMethod = "addBranchTargetOperands";
505}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000506def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000507 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000508 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000509 let ParserMatchClass = PPCDirectBrAsmOperand;
510}
511def absdirectbrtarget : Operand<OtherVT> {
512 let PrintMethod = "printAbsBranchOperand";
513 let EncoderMethod = "getAbsDirectBrEncoding";
514 let ParserMatchClass = PPCDirectBrAsmOperand;
515}
516def PPCCondBrAsmOperand : AsmOperandClass {
517 let Name = "CondBr"; let PredicateMethod = "isCondBr";
518 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000519}
520def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000521 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000522 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000523 let ParserMatchClass = PPCCondBrAsmOperand;
524}
525def abscondbrtarget : Operand<OtherVT> {
526 let PrintMethod = "printAbsBranchOperand";
527 let EncoderMethod = "getAbsCondBrEncoding";
528 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000529}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000530def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000531 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000532 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000533 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000534}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000535def abscalltarget : Operand<iPTR> {
536 let PrintMethod = "printAbsBranchOperand";
537 let EncoderMethod = "getAbsDirectBrEncoding";
538 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000539}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000540def PPCCRBitMaskOperand : AsmOperandClass {
541 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000542}
Nate Begeman8465fe82005-07-20 22:42:00 +0000543def crbitm: Operand<i8> {
544 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000545 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000546 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000547 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000548}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000549// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000550// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000551def PPCRegGxRCNoR0Operand : AsmOperandClass {
552 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
553}
554def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
555 let ParserMatchClass = PPCRegGxRCNoR0Operand;
556}
557// A version of ptr_rc usable with the asm parser.
558def PPCRegGxRCOperand : AsmOperandClass {
559 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
560}
561def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
562 let ParserMatchClass = PPCRegGxRCOperand;
563}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000564
Ulrich Weigand640192d2013-05-03 19:49:39 +0000565def PPCDispRIOperand : AsmOperandClass {
566 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Joerg Sonnenbergerbfef1dd2014-08-10 12:41:50 +0000567 let RenderMethod = "addS16ImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000568}
569def dispRI : Operand<iPTR> {
570 let ParserMatchClass = PPCDispRIOperand;
571}
572def PPCDispRIXOperand : AsmOperandClass {
573 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000574 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000575}
576def dispRIX : Operand<iPTR> {
577 let ParserMatchClass = PPCDispRIXOperand;
578}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000579def PPCDispSPE8Operand : AsmOperandClass {
580 let Name = "DispSPE8"; let PredicateMethod = "isU8ImmX8";
581 let RenderMethod = "addImmOperands";
582}
583def dispSPE8 : Operand<iPTR> {
584 let ParserMatchClass = PPCDispSPE8Operand;
585}
586def PPCDispSPE4Operand : AsmOperandClass {
587 let Name = "DispSPE4"; let PredicateMethod = "isU7ImmX4";
588 let RenderMethod = "addImmOperands";
589}
590def dispSPE4 : Operand<iPTR> {
591 let ParserMatchClass = PPCDispSPE4Operand;
592}
593def PPCDispSPE2Operand : AsmOperandClass {
594 let Name = "DispSPE2"; let PredicateMethod = "isU6ImmX2";
595 let RenderMethod = "addImmOperands";
596}
597def dispSPE2 : Operand<iPTR> {
598 let ParserMatchClass = PPCDispSPE2Operand;
599}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000600
Chris Lattnera5190ae2006-06-16 21:01:35 +0000601def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000602 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000603 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000604 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000605 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000606}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000607def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000608 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000609 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000610}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000611def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
612 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000613 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000614 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000615 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000616}
Joerg Sonnenberger0013b922014-08-08 16:43:49 +0000617def spe8dis : Operand<iPTR> { // SPE displacement where the imm is 8-aligned.
618 let PrintMethod = "printMemRegImm";
619 let MIOperandInfo = (ops dispSPE8:$imm, ptr_rc_nor0:$reg);
620 let EncoderMethod = "getSPE8DisEncoding";
621}
622def spe4dis : Operand<iPTR> { // SPE displacement where the imm is 4-aligned.
623 let PrintMethod = "printMemRegImm";
624 let MIOperandInfo = (ops dispSPE4:$imm, ptr_rc_nor0:$reg);
625 let EncoderMethod = "getSPE4DisEncoding";
626}
627def spe2dis : Operand<iPTR> { // SPE displacement where the imm is 2-aligned.
628 let PrintMethod = "printMemRegImm";
629 let MIOperandInfo = (ops dispSPE2:$imm, ptr_rc_nor0:$reg);
630 let EncoderMethod = "getSPE2DisEncoding";
631}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000632
Hal Finkel756810f2013-03-21 21:37:52 +0000633// A single-register address. This is used with the SjLj
634// pseudo-instructions.
635def memr : Operand<iPTR> {
636 let MIOperandInfo = (ops ptr_rc:$ptrreg);
637}
Roman Divacky32143e22013-12-20 18:08:54 +0000638def PPCTLSRegOperand : AsmOperandClass {
639 let Name = "TLSReg"; let PredicateMethod = "isTLSReg";
640 let RenderMethod = "addTLSRegOperands";
641}
642def tlsreg32 : Operand<i32> {
643 let EncoderMethod = "getTLSRegEncoding";
644 let ParserMatchClass = PPCTLSRegOperand;
645}
Hal Finkel7c8ae532014-07-25 17:47:22 +0000646def tlsgd32 : Operand<i32> {}
647def tlscall32 : Operand<i32> {
648 let PrintMethod = "printTLSCall";
649 let MIOperandInfo = (ops calltarget:$func, tlsgd32:$sym);
650 let EncoderMethod = "getTLSCallEncoding";
651}
Hal Finkel756810f2013-03-21 21:37:52 +0000652
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000653// PowerPC Predicate operand.
654def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000655 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000656 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000657}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000658
Chris Lattner268d3582006-01-12 02:05:36 +0000659// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000660def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
661def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
662def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000663def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000664
Hal Finkel756810f2013-03-21 21:37:52 +0000665// The address in a single register. This is used with the SjLj
666// pseudo-instructions.
667def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
668
Chris Lattner6f5840c2006-11-16 00:41:37 +0000669/// This is just the offset part of iaddr, used for preinc.
670def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000671
Evan Cheng3db275d2005-12-14 22:07:12 +0000672//===----------------------------------------------------------------------===//
673// PowerPC Instruction Predicate Definitions.
Eric Christopher1b8e7632014-05-22 01:07:24 +0000674def In32BitMode : Predicate<"!PPCSubTarget->isPPC64()">;
675def In64BitMode : Predicate<"PPCSubTarget->isPPC64()">;
676def IsBookE : Predicate<"PPCSubTarget->isBookE()">;
677def IsNotBookE : Predicate<"!PPCSubTarget->isBookE()">;
Hal Finkelfe3368c2014-10-02 22:34:22 +0000678def HasOnlyMSYNC : Predicate<"PPCSubTarget->hasOnlyMSYNC()">;
679def HasSYNC : Predicate<"!PPCSubTarget->hasOnlyMSYNC()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000680def IsPPC4xx : Predicate<"PPCSubTarget->isPPC4xx()">;
Joerg Sonnenberger74052102014-08-04 17:07:41 +0000681def IsPPC6xx : Predicate<"PPCSubTarget->isPPC6xx()">;
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +0000682def IsE500 : Predicate<"PPCSubTarget->isE500()">;
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +0000683def HasSPE : Predicate<"PPCSubTarget->HasSPE()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000684
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000685//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000686// PowerPC Multiclass Definitions.
687
688multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
689 string asmbase, string asmstr, InstrItinClass itin,
690 list<dag> pattern> {
691 let BaseName = asmbase in {
692 def NAME : XForm_6<opcode, xo, OOL, IOL,
693 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
694 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000695 let Defs = [CR0] in
696 def o : XForm_6<opcode, xo, OOL, IOL,
697 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
698 []>, isDOT, RecFormRel;
699 }
700}
701
702multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
703 string asmbase, string asmstr, InstrItinClass itin,
704 list<dag> pattern> {
705 let BaseName = asmbase in {
706 let Defs = [CARRY] in
707 def NAME : XForm_6<opcode, xo, OOL, IOL,
708 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
709 pattern>, RecFormRel;
710 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000711 def o : XForm_6<opcode, xo, OOL, IOL,
712 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
713 []>, isDOT, RecFormRel;
714 }
715}
716
Hal Finkel1b58f332013-04-12 18:17:57 +0000717multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
718 string asmbase, string asmstr, InstrItinClass itin,
719 list<dag> pattern> {
720 let BaseName = asmbase in {
721 let Defs = [CARRY] in
722 def NAME : XForm_10<opcode, xo, OOL, IOL,
723 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
724 pattern>, RecFormRel;
725 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000726 def o : XForm_10<opcode, xo, OOL, IOL,
727 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
728 []>, isDOT, RecFormRel;
729 }
730}
731
732multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
733 string asmbase, string asmstr, InstrItinClass itin,
734 list<dag> pattern> {
735 let BaseName = asmbase in {
736 def NAME : XForm_11<opcode, xo, OOL, IOL,
737 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
738 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000739 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000740 def o : XForm_11<opcode, xo, OOL, IOL,
741 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
742 []>, isDOT, RecFormRel;
743 }
744}
745
746multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
747 string asmbase, string asmstr, InstrItinClass itin,
748 list<dag> pattern> {
749 let BaseName = asmbase in {
750 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
751 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
752 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000753 let Defs = [CR0] in
754 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
755 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
756 []>, isDOT, RecFormRel;
757 }
758}
759
760multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
761 string asmbase, string asmstr, InstrItinClass itin,
762 list<dag> pattern> {
763 let BaseName = asmbase in {
764 let Defs = [CARRY] in
765 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
766 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
767 pattern>, RecFormRel;
768 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000769 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
770 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
771 []>, isDOT, RecFormRel;
772 }
773}
774
775multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
776 string asmbase, string asmstr, InstrItinClass itin,
777 list<dag> pattern> {
778 let BaseName = asmbase in {
779 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
780 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
781 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000782 let Defs = [CR0] in
783 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
784 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
785 []>, isDOT, RecFormRel;
786 }
787}
788
789multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
790 string asmbase, string asmstr, InstrItinClass itin,
791 list<dag> pattern> {
792 let BaseName = asmbase in {
793 let Defs = [CARRY] in
794 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
795 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
796 pattern>, RecFormRel;
797 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000798 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
799 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
800 []>, isDOT, RecFormRel;
801 }
802}
803
804multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
805 string asmbase, string asmstr, InstrItinClass itin,
806 list<dag> pattern> {
807 let BaseName = asmbase in {
808 def NAME : MForm_2<opcode, OOL, IOL,
809 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
810 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000811 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000812 def o : MForm_2<opcode, OOL, IOL,
813 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
814 []>, isDOT, RecFormRel;
815 }
816}
817
818multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
819 string asmbase, string asmstr, InstrItinClass itin,
820 list<dag> pattern> {
821 let BaseName = asmbase in {
822 def NAME : MDForm_1<opcode, xo, OOL, IOL,
823 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
824 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000825 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000826 def o : MDForm_1<opcode, xo, OOL, IOL,
827 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
828 []>, isDOT, RecFormRel;
829 }
830}
831
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000832multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
833 string asmbase, string asmstr, InstrItinClass itin,
834 list<dag> pattern> {
835 let BaseName = asmbase in {
836 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
837 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
838 pattern>, RecFormRel;
839 let Defs = [CR0] in
840 def o : MDSForm_1<opcode, xo, OOL, IOL,
841 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
842 []>, isDOT, RecFormRel;
843 }
844}
845
Hal Finkel1b58f332013-04-12 18:17:57 +0000846multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
847 string asmbase, string asmstr, InstrItinClass itin,
848 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000849 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000850 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000851 def NAME : XSForm_1<opcode, xo, OOL, IOL,
852 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
853 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000854 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000855 def o : XSForm_1<opcode, xo, OOL, IOL,
856 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
857 []>, isDOT, RecFormRel;
858 }
859}
860
861multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
862 string asmbase, string asmstr, InstrItinClass itin,
863 list<dag> pattern> {
864 let BaseName = asmbase in {
865 def NAME : XForm_26<opcode, xo, OOL, IOL,
866 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
867 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000868 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000869 def o : XForm_26<opcode, xo, OOL, IOL,
870 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000871 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000872 }
873}
874
Hal Finkeldbc78e12013-08-19 05:01:02 +0000875multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
876 string asmbase, string asmstr, InstrItinClass itin,
877 list<dag> pattern> {
878 let BaseName = asmbase in {
879 def NAME : XForm_28<opcode, xo, OOL, IOL,
880 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
881 pattern>, RecFormRel;
882 let Defs = [CR1] in
883 def o : XForm_28<opcode, xo, OOL, IOL,
884 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
885 []>, isDOT, RecFormRel;
886 }
887}
888
Hal Finkel654d43b2013-04-12 02:18:09 +0000889multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
890 string asmbase, string asmstr, InstrItinClass itin,
891 list<dag> pattern> {
892 let BaseName = asmbase in {
893 def NAME : AForm_1<opcode, xo, OOL, IOL,
894 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
895 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000896 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000897 def o : AForm_1<opcode, xo, OOL, IOL,
898 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000899 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000900 }
901}
902
903multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
904 string asmbase, string asmstr, InstrItinClass itin,
905 list<dag> pattern> {
906 let BaseName = asmbase in {
907 def NAME : AForm_2<opcode, xo, OOL, IOL,
908 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
909 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000910 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000911 def o : AForm_2<opcode, xo, OOL, IOL,
912 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000913 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000914 }
915}
916
917multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
918 string asmbase, string asmstr, InstrItinClass itin,
919 list<dag> pattern> {
920 let BaseName = asmbase in {
921 def NAME : AForm_3<opcode, xo, OOL, IOL,
922 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
923 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000924 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000925 def o : AForm_3<opcode, xo, OOL, IOL,
926 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000927 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000928 }
929}
930
931//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000932// PowerPC Instruction Definitions.
933
Misha Brukmane05203f2004-06-21 16:55:25 +0000934// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000935
Chris Lattner51348c52006-03-12 09:13:49 +0000936let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000937let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000938def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000939 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000940def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000941 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000942}
Chris Lattner02e2c182006-03-13 21:52:10 +0000943
Ulrich Weigand136ac222013-04-26 16:53:15 +0000944def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000945 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000946}
Jim Laskey48850c12006-11-16 22:43:37 +0000947
Evan Cheng3e18e502007-09-11 19:55:27 +0000948let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000949def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000950 [(set i32:$result,
951 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000952
Dan Gohman453d64c2009-10-29 18:10:34 +0000953// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
954// instruction selection into a branch sequence.
955let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000956 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000957 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
958 // because either operand might become the first operand in an isel, and
959 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000960 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
961 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000962 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000963 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000964 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
965 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000966 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000967 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000968 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000969 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000970 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000971 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000972 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000973 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000974 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000975 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000976 []>;
Hal Finkel940ab932014-02-28 00:27:01 +0000977
978 // SELECT_* pseudo instructions, like SELECT_CC_* but taking condition
979 // register bit directly.
980 def SELECT_I4 : Pseudo<(outs gprc:$dst), (ins crbitrc:$cond,
981 gprc_nor0:$T, gprc_nor0:$F), "#SELECT_I4",
982 [(set i32:$dst, (select i1:$cond, i32:$T, i32:$F))]>;
983 def SELECT_I8 : Pseudo<(outs g8rc:$dst), (ins crbitrc:$cond,
984 g8rc_nox0:$T, g8rc_nox0:$F), "#SELECT_I8",
985 [(set i64:$dst, (select i1:$cond, i64:$T, i64:$F))]>;
986 def SELECT_F4 : Pseudo<(outs f4rc:$dst), (ins crbitrc:$cond,
987 f4rc:$T, f4rc:$F), "#SELECT_F4",
988 [(set f32:$dst, (select i1:$cond, f32:$T, f32:$F))]>;
989 def SELECT_F8 : Pseudo<(outs f8rc:$dst), (ins crbitrc:$cond,
990 f8rc:$T, f8rc:$F), "#SELECT_F8",
991 [(set f64:$dst, (select i1:$cond, f64:$T, f64:$F))]>;
992 def SELECT_VRRC: Pseudo<(outs vrrc:$dst), (ins crbitrc:$cond,
993 vrrc:$T, vrrc:$F), "#SELECT_VRRC",
994 [(set v4i32:$dst,
995 (select i1:$cond, v4i32:$T, v4i32:$F))]>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000996}
997
Bill Wendling632ea652008-03-03 22:19:16 +0000998// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
999// scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001000let mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001001def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001002 "#SPILL_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001003def SPILL_CRBIT : Pseudo<(outs), (ins crbitrc:$cond, memri:$F),
1004 "#SPILL_CRBIT", []>;
1005}
Bill Wendling632ea652008-03-03 22:19:16 +00001006
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001007// RESTORE_CR - Indicate that we're restoring the CR register (previously
1008// spilled), so we'll need to scavenge a register for it.
Hal Finkel940ab932014-02-28 00:27:01 +00001009let mayLoad = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001010def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001011 "#RESTORE_CR", []>;
Hal Finkel940ab932014-02-28 00:27:01 +00001012def RESTORE_CRBIT : Pseudo<(outs crbitrc:$cond), (ins memri:$F),
1013 "#RESTORE_CRBIT", []>;
1014}
Hal Finkelbde7f8f2011-12-06 20:55:36 +00001015
Evan Chengac1591b2007-07-21 00:34:19 +00001016let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +00001017 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001018 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Hal Finkelf4a22c02015-01-13 17:47:54 +00001019 [(retflag)]>, Requires<[In32BitMode]>;
Hal Finkel500b0042013-04-10 06:42:34 +00001020 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +00001021 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1022 []>;
Hal Finkel500b0042013-04-10 06:42:34 +00001023
Hal Finkel940ab932014-02-28 00:27:01 +00001024 let isCodeGenOnly = 1 in {
1025 def BCCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
1026 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
1027 []>;
1028
1029 def BCCTR : XLForm_2_br2<19, 528, 12, 0, (outs), (ins crbitrc:$bi),
1030 "bcctr 12, $bi, 0", IIC_BrB, []>;
1031 def BCCTRn : XLForm_2_br2<19, 528, 4, 0, (outs), (ins crbitrc:$bi),
1032 "bcctr 4, $bi, 0", IIC_BrB, []>;
1033 }
Hal Finkel500b0042013-04-10 06:42:34 +00001034 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +00001035}
1036
Chris Lattner915fd0d2005-02-15 20:26:49 +00001037let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +00001038 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +00001039 PPC970_Unit_BRU;
Justin Hibbitsa88b6052014-11-12 15:16:30 +00001040let Defs = [LR] in
1041 def MoveGOTtoLR : Pseudo<(outs), (ins), "#MoveGOTtoLR", []>,
1042 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +00001043
Evan Chengac1591b2007-07-21 00:34:19 +00001044let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +00001045 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +00001046 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001047 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +00001048 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001049 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001050 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +00001051 }
Chris Lattner40565d72004-11-22 23:07:01 +00001052
Chris Lattnerbe9377a2006-11-17 22:37:34 +00001053 // BCC represents an arbitrary conditional branch on a predicate.
1054 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +00001055 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001056 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +00001057 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001058 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +00001059 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001060 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001061 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001062
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001063 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel940ab932014-02-28 00:27:01 +00001064 def BCCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001065 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001066 }
Hal Finkel5711eca2013-04-09 22:58:37 +00001067
Hal Finkel940ab932014-02-28 00:27:01 +00001068 let isCodeGenOnly = 1 in {
1069 let Pattern = [(brcond i1:$bi, bb:$dst)] in
1070 def BC : BForm_4<16, 12, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1071 "bc 12, $bi, $dst">;
1072
1073 let Pattern = [(brcond (not i1:$bi), bb:$dst)] in
1074 def BCn : BForm_4<16, 4, 0, 0, (outs), (ins crbitrc:$bi, condbrtarget:$dst),
1075 "bc 4, $bi, $dst">;
1076
1077 let isReturn = 1, Uses = [LR, RM] in
1078 def BCLR : XLForm_2_br2<19, 16, 12, 0, (outs), (ins crbitrc:$bi),
1079 "bclr 12, $bi, 0", IIC_BrB, []>;
1080 def BCLRn : XLForm_2_br2<19, 16, 4, 0, (outs), (ins crbitrc:$bi),
1081 "bclr 4, $bi, 0", IIC_BrB, []>;
1082 }
1083
Ulrich Weigand86247b62013-06-24 16:52:04 +00001084 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
1085 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001086 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001087 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001088 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001089 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001090 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001091 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001092 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001093 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001094 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001095 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001096 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001097 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001098
1099 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +00001100 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
1101 "bdz $dst">;
1102 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
1103 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001104 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
1105 "bdza $dst">;
1106 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
1107 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001108 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
1109 "bdz+ $dst">;
1110 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
1111 "bdnz+ $dst">;
1112 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
1113 "bdza+ $dst">;
1114 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
1115 "bdnza+ $dst">;
1116 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
1117 "bdz- $dst">;
1118 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
1119 "bdnz- $dst">;
1120 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
1121 "bdza- $dst">;
1122 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
1123 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +00001124 }
Misha Brukman767fa112004-06-28 18:23:35 +00001125}
1126
Hal Finkele5680b32013-04-04 22:55:54 +00001127// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001128let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001129 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +00001130 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
1131 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +00001132 }
1133}
1134
Roman Divackyef21be22012-03-06 16:41:49 +00001135let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +00001136 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001137 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001138 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001139 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001140 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001141 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001142
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001143 let isCodeGenOnly = 1 in {
Hal Finkel7c8ae532014-07-25 17:47:22 +00001144 def BL_TLS : IForm<18, 0, 1, (outs), (ins tlscall32:$func),
1145 "bl $func", IIC_BrB, []>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001146 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001147 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001148 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001149 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Hal Finkel940ab932014-02-28 00:27:01 +00001150
1151 def BCL : BForm_4<16, 12, 0, 1, (outs),
1152 (ins crbitrc:$bi, condbrtarget:$dst),
1153 "bcl 12, $bi, $dst">;
1154 def BCLn : BForm_4<16, 4, 0, 1, (outs),
1155 (ins crbitrc:$bi, condbrtarget:$dst),
1156 "bcl 4, $bi, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001157 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001158 }
1159 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001160 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001161 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001162 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001163
Hal Finkel940ab932014-02-28 00:27:01 +00001164 let isCodeGenOnly = 1 in {
1165 def BCCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
1166 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1167 []>;
1168
1169 def BCCTRL : XLForm_2_br2<19, 528, 12, 1, (outs), (ins crbitrc:$bi),
1170 "bcctrl 12, $bi, 0", IIC_BrB, []>;
1171 def BCCTRLn : XLForm_2_br2<19, 528, 4, 1, (outs), (ins crbitrc:$bi),
1172 "bcctrl 4, $bi, 0", IIC_BrB, []>;
1173 }
Dale Johannesene395d782008-10-23 20:41:28 +00001174 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001175 let Uses = [LR, RM] in {
1176 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001177 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001178
Hal Finkel940ab932014-02-28 00:27:01 +00001179 let isCodeGenOnly = 1 in {
1180 def BCCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
1181 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1182 []>;
1183
1184 def BCLRL : XLForm_2_br2<19, 16, 12, 1, (outs), (ins crbitrc:$bi),
1185 "bclrl 12, $bi, 0", IIC_BrB, []>;
1186 def BCLRLn : XLForm_2_br2<19, 16, 4, 1, (outs), (ins crbitrc:$bi),
1187 "bclrl 4, $bi, 0", IIC_BrB, []>;
1188 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001189 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001190 let Defs = [CTR], Uses = [CTR, RM] in {
1191 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1192 "bdzl $dst">;
1193 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1194 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001195 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1196 "bdzla $dst">;
1197 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1198 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001199 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1200 "bdzl+ $dst">;
1201 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1202 "bdnzl+ $dst">;
1203 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1204 "bdzla+ $dst">;
1205 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1206 "bdnzla+ $dst">;
1207 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1208 "bdzl- $dst">;
1209 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1210 "bdnzl- $dst">;
1211 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1212 "bdzla- $dst">;
1213 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1214 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001215 }
1216 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1217 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001218 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001219 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001220 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001221 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001222 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001223 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001224 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001225 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001226 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001227 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001228 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001229 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001230}
1231
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001232let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001233def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001234 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001235 "#TC_RETURNd $dst $offset",
1236 []>;
1237
1238
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001239let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001240def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001241 "#TC_RETURNa $func $offset",
1242 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1243
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001244let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001245def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001246 "#TC_RETURNr $dst $offset",
1247 []>;
1248
1249
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001250let isCodeGenOnly = 1 in {
1251
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001252let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001253 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001254def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1255 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001256
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001257let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001258 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001259def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001260 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001261 []>;
1262
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001263let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001264 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001265def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001266 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001267 []>;
1268
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001269}
1270
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001271let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001272 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001273 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001274 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001275 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001276 Requires<[In32BitMode]>;
1277 let isTerminator = 1 in
1278 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1279 "#EH_SJLJ_LONGJMP32",
1280 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1281 Requires<[In32BitMode]>;
1282}
1283
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001284let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001285 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1286 "#EH_SjLj_Setup\t$dst", []>;
1287}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001288
Bill Schmidta87a7e22013-05-14 19:35:45 +00001289// System call.
1290let PPC970_Unit = 7 in {
1291 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001292 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001293}
1294
Chris Lattnerc8587d42006-06-06 21:29:23 +00001295// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001296def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1297 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001298 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001299def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1300 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001301 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001302def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1303 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001304 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001305def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1306 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001307 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001308def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1309 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001310 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001311def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1312 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001313 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001314def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1315 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001316 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001317def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1318 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001319 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001320
Hal Finkel584a70c2014-08-23 23:21:04 +00001321def ICBT : XForm_icbt<31, 22, (outs), (ins u4imm:$CT, memrr:$src),
1322 "icbt $CT, $src", IIC_LdStLoad>, Requires<[IsBookE]>;
1323
Hal Finkel322e41a2012-04-01 20:08:17 +00001324def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
Hal Finkel584a70c2014-08-23 23:21:04 +00001325 (DCBT xoaddr:$dst)>; // data prefetch for loads
1326def : Pat<(prefetch xoaddr:$dst, (i32 1), imm, (i32 1)),
1327 (DCBTST xoaddr:$dst)>; // data prefetch for stores
1328def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 0)),
1329 (ICBT 0, xoaddr:$dst)>; // inst prefetch (for read)
Hal Finkel322e41a2012-04-01 20:08:17 +00001330
Evan Cheng32e376f2008-07-12 02:23:19 +00001331// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001332let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001333 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001334 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001335 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001336 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001337 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001338 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001339 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001340 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001341 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001342 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001343 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001344 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001345 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001346 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001347 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001348 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001349 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001350 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001351 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001352 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001353 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001354 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001355 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001356 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001357 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001358 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001359 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001360 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001361 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001362 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001363 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001364 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001365 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001366 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001367 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001368 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001369 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001370 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001371 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001372 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001373 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001374 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001375 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001376 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001377 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001378 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001379 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001380 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001381 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001382 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001383 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001384 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001385 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001386 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001387 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001388
Dale Johannesena32affb2008-08-28 17:53:09 +00001389 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001390 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001391 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001392 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001393 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001394 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001395 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001396 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001397 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001398
Dale Johannesena32affb2008-08-28 17:53:09 +00001399 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001400 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001401 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001402 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001403 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001404 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001405 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001406 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001407 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001408 }
Evan Cheng51096af2008-04-19 01:30:48 +00001409}
1410
Evan Cheng32e376f2008-07-12 02:23:19 +00001411// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001412def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001413 "lwarx $rD, $src", IIC_LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001414 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001415
1416let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001417def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001418 "stwcx. $rS, $dst", IIC_LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001419 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001420 isDOT;
1421
Dan Gohman30e3db22010-05-14 16:46:02 +00001422let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001423def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001424
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001425def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001426 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001427def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001428 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001429def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001430 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001431def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001432 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001433
Chris Lattnere79a4512006-11-14 19:19:53 +00001434//===----------------------------------------------------------------------===//
1435// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001436//
Chris Lattnere79a4512006-11-14 19:19:53 +00001437
Chris Lattner13969612006-11-15 02:43:19 +00001438// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001439let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001440def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001441 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001442 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001443def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001444 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001445 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001446 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001447def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001448 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001449 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001450def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001451 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001452 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001453
Ulrich Weigand136ac222013-04-26 16:53:15 +00001454def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001455 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001456 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001457def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001458 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001459 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001460
Chris Lattnerce645542006-11-10 02:08:47 +00001461
Chris Lattner13969612006-11-15 02:43:19 +00001462// Unindexed (r+i) Loads with Update (preinc).
Craig Topperc50d64b2014-11-26 00:46:26 +00001463let mayLoad = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001464def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001465 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001466 []>, RegConstraint<"$addr.reg = $ea_result">,
1467 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001468
Ulrich Weigand136ac222013-04-26 16:53:15 +00001469def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001470 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001471 []>, RegConstraint<"$addr.reg = $ea_result">,
1472 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001473
Ulrich Weigand136ac222013-04-26 16:53:15 +00001474def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001475 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001476 []>, RegConstraint<"$addr.reg = $ea_result">,
1477 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001478
Ulrich Weigand136ac222013-04-26 16:53:15 +00001479def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001480 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001481 []>, RegConstraint<"$addr.reg = $ea_result">,
1482 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001483
Ulrich Weigand136ac222013-04-26 16:53:15 +00001484def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001485 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001486 []>, RegConstraint<"$addr.reg = $ea_result">,
1487 NoEncode<"$ea_result">;
1488
Ulrich Weigand136ac222013-04-26 16:53:15 +00001489def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001490 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001491 []>, RegConstraint<"$addr.reg = $ea_result">,
1492 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001493
1494
1495// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001496def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001497 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001498 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001499 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001500 NoEncode<"$ea_result">;
1501
Ulrich Weigand136ac222013-04-26 16:53:15 +00001502def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001503 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001504 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001505 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001506 NoEncode<"$ea_result">;
1507
Ulrich Weigand136ac222013-04-26 16:53:15 +00001508def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001509 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001510 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001511 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001512 NoEncode<"$ea_result">;
1513
Ulrich Weigand136ac222013-04-26 16:53:15 +00001514def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001515 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001516 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001517 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001518 NoEncode<"$ea_result">;
1519
Ulrich Weigand136ac222013-04-26 16:53:15 +00001520def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001521 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001522 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001523 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001524 NoEncode<"$ea_result">;
1525
Ulrich Weigand136ac222013-04-26 16:53:15 +00001526def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001527 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001528 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001529 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001530 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001531}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001532}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001533
Chris Lattner13969612006-11-15 02:43:19 +00001534// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001535//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001536let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001537def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001538 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001539 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001540def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001541 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001542 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001543 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001544def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001545 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001546 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001547def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001548 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001549 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001550
1551
Ulrich Weigand136ac222013-04-26 16:53:15 +00001552def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001553 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001554 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001555def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001556 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001557 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001558
Ulrich Weigand136ac222013-04-26 16:53:15 +00001559def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001560 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001561 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001562def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001563 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001564 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001565
Ulrich Weigand136ac222013-04-26 16:53:15 +00001566def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001567 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001568 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001569def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001570 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001571 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001572}
1573
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001574// Load Multiple
1575def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001576 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001577
Chris Lattnere79a4512006-11-14 19:19:53 +00001578//===----------------------------------------------------------------------===//
1579// PPC32 Store Instructions.
1580//
1581
Chris Lattner13969612006-11-15 02:43:19 +00001582// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001583let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001584def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001585 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001586 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001587def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001588 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001589 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001590def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001591 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001592 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001593def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001594 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001595 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001596def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001597 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001598 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001599}
1600
Chris Lattner13969612006-11-15 02:43:19 +00001601// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001602let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001603def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001604 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001605 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001606def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001607 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001608 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001609def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001610 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001611 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001612def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001613 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001614 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001615def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001616 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001617 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001618}
1619
Ulrich Weigandd8501672013-03-19 19:52:04 +00001620// Patterns to match the pre-inc stores. We can't put the patterns on
1621// the instruction definitions directly as ISel wants the address base
1622// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001623def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1624 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1625def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1626 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1627def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1628 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1629def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1630 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1631def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1632 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001633
Chris Lattnere79a4512006-11-14 19:19:53 +00001634// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001635let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001636def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001637 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001638 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001639 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001640def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001641 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001642 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001643 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001644def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001645 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001646 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001647 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001648
Ulrich Weigand136ac222013-04-26 16:53:15 +00001649def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001650 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001651 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001652 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001653def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001654 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001655 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001656 PPC970_DGroup_Cracked;
1657
Ulrich Weigand136ac222013-04-26 16:53:15 +00001658def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001659 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001660 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001661
Ulrich Weigand136ac222013-04-26 16:53:15 +00001662def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001663 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001664 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001665def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001666 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001667 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001668}
1669
Ulrich Weigandd8501672013-03-19 19:52:04 +00001670// Indexed (r+r) Stores with Update (preinc).
1671let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001672def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001673 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001674 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001675 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001676def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001677 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001678 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001679 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001680def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001681 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001682 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001683 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001684def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001685 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001686 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001687 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001688def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001689 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001690 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001691 PPC970_DGroup_Cracked;
1692}
1693
1694// Patterns to match the pre-inc stores. We can't put the patterns on
1695// the instruction definitions directly as ISel wants the address base
1696// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001697def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1698 (STBUX $rS, $ptrreg, $ptroff)>;
1699def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1700 (STHUX $rS, $ptrreg, $ptroff)>;
1701def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1702 (STWUX $rS, $ptrreg, $ptroff)>;
1703def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1704 (STFSUX $rS, $ptrreg, $ptroff)>;
1705def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1706 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001707
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001708// Store Multiple
1709def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001710 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001711
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001712def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001713 "sync $L", IIC_LdStSync, []>;
Rafael Espindola28a85a82014-01-22 20:20:52 +00001714
1715let isCodeGenOnly = 1 in {
1716 def MSYNC : XForm_24_sync<31, 598, (outs), (ins),
Hal Finkelfe3368c2014-10-02 22:34:22 +00001717 "msync", IIC_LdStSync, []> {
Rafael Espindola28a85a82014-01-22 20:20:52 +00001718 let L = 0;
1719 }
1720}
1721
Hal Finkelfe3368c2014-10-02 22:34:22 +00001722def : Pat<(int_ppc_sync), (SYNC 0)>, Requires<[HasSYNC]>;
1723def : Pat<(int_ppc_lwsync), (SYNC 1)>, Requires<[HasSYNC]>;
1724def : Pat<(int_ppc_sync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
1725def : Pat<(int_ppc_lwsync), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001726
1727//===----------------------------------------------------------------------===//
1728// PPC32 Arithmetic Instructions.
1729//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001730
Chris Lattner51348c52006-03-12 09:13:49 +00001731let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001732def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001733 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001734 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001735let BaseName = "addic" in {
1736let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001737def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001738 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001739 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001740 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001741let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001742def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001743 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001744 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001745}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001746def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001747 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001748 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001749let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001750def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001751 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001752 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001753 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001754def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001755 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001756 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001757let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001758def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001759 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001760 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001761
Hal Finkel686f2ee2012-08-28 02:10:33 +00001762let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001763 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001764 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001765 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001766 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001767 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001768 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001769}
Chris Lattner51348c52006-03-12 09:13:49 +00001770}
Chris Lattnere79a4512006-11-14 19:19:53 +00001771
Chris Lattner51348c52006-03-12 09:13:49 +00001772let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001773let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001774def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001775 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001776 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001777 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001778def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001779 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001780 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001781 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001782}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001783def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001784 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001785 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001786def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001787 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001788 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001789def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001790 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001791 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001792def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001793 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001794 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001795
Hal Finkel3e5a3602013-11-27 23:26:09 +00001796def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001797 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001798let isCodeGenOnly = 1 in {
1799// The POWER6 and POWER7 have special group-terminating nops.
1800def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1801 "ori 1, 1, 0", IIC_IntSimple, []>;
1802def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1803 "ori 2, 2, 0", IIC_IntSimple, []>;
1804}
1805
Craig Topperc50d64b2014-11-26 00:46:26 +00001806let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001807 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001808 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001809 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001810 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001811}
Chris Lattner51348c52006-03-12 09:13:49 +00001812}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001813
Craig Topperc50d64b2014-11-26 00:46:26 +00001814let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Hal Finkele01d3212014-03-24 15:07:28 +00001815let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001816defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001817 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001818 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001819defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001820 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001821 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001822} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001823defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001824 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001825 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001826let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001827defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001828 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001829 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001830defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001831 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001832 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001833} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001834defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001835 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001836 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001837let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001838defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001839 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001840 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001841defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001842 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001843 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00001844} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00001845defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001846 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001847 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001848defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001849 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001850 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001851defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001852 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001853 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001854}
Chris Lattnere79a4512006-11-14 19:19:53 +00001855
Chris Lattner51348c52006-03-12 09:13:49 +00001856let PPC970_Unit = 1 in { // FXU Operations.
Craig Topperc50d64b2014-11-26 00:46:26 +00001857let hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001858defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001859 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001860 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001861defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001862 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001863 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001864defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001865 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001866 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001867defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001868 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001869 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
Hal Finkel4edc66b2015-01-03 01:16:37 +00001870
1871let isCommutable = 1 in
1872def CMPB : XForm_6<31, 508, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
1873 "cmpb $rA, $rS, $rB", IIC_IntGeneral,
1874 [(set i32:$rA, (PPCcmpb i32:$rS, i32:$rB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00001875}
Craig Topperc50d64b2014-11-26 00:46:26 +00001876let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001877 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001878 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001879 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001880 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001881}
Chris Lattner51348c52006-03-12 09:13:49 +00001882}
1883let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001884//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001885// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Craig Topperc50d64b2014-11-26 00:46:26 +00001886let isCompare = 1, hasSideEffects = 0 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001887 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001888 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001889 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001890 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001891 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001892}
Chris Lattnere79a4512006-11-14 19:19:53 +00001893
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001894let Uses = [RM] in {
Craig Topperc50d64b2014-11-26 00:46:26 +00001895 let hasSideEffects = 0 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001896 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001897 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001898 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001899 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001900 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001901 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001902
Ulrich Weigand136ac222013-04-26 16:53:15 +00001903 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001904 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001905 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001906
Hal Finkelb4b99e52013-12-17 23:05:18 +00001907 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001908 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001909 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001910 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001911 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001912 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001913 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001914 }
1915
Craig Topperc50d64b2014-11-26 00:46:26 +00001916 let hasSideEffects = 0 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001917 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001918 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001919 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001920 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001921 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001922 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001923 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001924 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001925 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001926 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001927 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001928 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001929 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001930 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001931 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001932 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001933 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001934 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001935 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001936 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001937 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001938
Ulrich Weigand136ac222013-04-26 16:53:15 +00001939 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001940 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00001941 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001942 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001943 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00001944 [(set f32:$frD, (fsqrt f32:$frB))]>;
1945 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001946 }
Chris Lattner51348c52006-03-12 09:13:49 +00001947}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001948
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001949/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001950/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001951/// that they will fill slots (which could cause the load of a LSU reject to
1952/// sneak into a d-group with a store).
Craig Topperc50d64b2014-11-26 00:46:26 +00001953let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001954defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001955 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001956 []>, // (set f32:$frD, f32:$frB)
1957 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001958
Craig Topperc50d64b2014-11-26 00:46:26 +00001959let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001960// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001961defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001962 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001963 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001964let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001965defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001966 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001967 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001968defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001969 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001970 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001971let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001972defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001973 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001974 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001975defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001976 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001977 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001978let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001979defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001980 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001981 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001982
Hal Finkeldbc78e12013-08-19 05:01:02 +00001983defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001984 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001985 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001986let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00001987defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001988 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001989 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
1990
Hal Finkel2e103312013-04-03 04:01:11 +00001991// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001992defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001993 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001994 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001995defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001996 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001997 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001998defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001999 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002000 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002001defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002002 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002003 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002004}
Nate Begeman6cdbd222004-08-29 22:45:13 +00002005
Nate Begeman143cf942004-08-30 02:28:06 +00002006// XL-Form instructions. condition register logical ops.
2007//
Craig Topperc50d64b2014-11-26 00:46:26 +00002008let hasSideEffects = 0 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002009def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002010 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002011 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00002012
Hal Finkelb0e9b352015-01-07 00:15:29 +00002013// FIXME: According to the ISA (section 2.5.1 of version 2.06), the
2014// condition-register logical instructions have preferred forms. Specifically,
2015// it is preferred that the bit specified by the BT field be in the same
2016// condition register as that specified by the bit BB. We might want to account
2017// for this via hinting the register allocator and anti-dep breakers, or we
2018// could constrain the register class to force this constraint and then loosen
2019// it during register allocation via convertToThreeAddress or some similar
2020// mechanism.
2021
Hal Finkele01d3212014-03-24 15:07:28 +00002022let isCommutable = 1 in {
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002023def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
2024 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002025 "crand $CRD, $CRA, $CRB", IIC_BrCR,
2026 [(set i1:$CRD, (and i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002027
2028def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
2029 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002030 "crnand $CRD, $CRA, $CRB", IIC_BrCR,
2031 [(set i1:$CRD, (not (and i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002032
2033def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
2034 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002035 "cror $CRD, $CRA, $CRB", IIC_BrCR,
2036 [(set i1:$CRD, (or i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002037
2038def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
2039 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002040 "crxor $CRD, $CRA, $CRB", IIC_BrCR,
2041 [(set i1:$CRD, (xor i1:$CRA, i1:$CRB))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002042
2043def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
2044 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002045 "crnor $CRD, $CRA, $CRB", IIC_BrCR,
2046 [(set i1:$CRD, (not (or i1:$CRA, i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002047
Ulrich Weigand136ac222013-04-26 16:53:15 +00002048def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
2049 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002050 "creqv $CRD, $CRA, $CRB", IIC_BrCR,
2051 [(set i1:$CRD, (not (xor i1:$CRA, i1:$CRB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002052} // isCommutable
Chris Lattner43df5b32007-02-25 05:34:32 +00002053
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002054def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00002055 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002056 "crandc $CRD, $CRA, $CRB", IIC_BrCR,
2057 [(set i1:$CRD, (and i1:$CRA, (not i1:$CRB)))]>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002058
2059def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
2060 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel940ab932014-02-28 00:27:01 +00002061 "crorc $CRD, $CRA, $CRB", IIC_BrCR,
2062 [(set i1:$CRD, (or i1:$CRA, (not i1:$CRB)))]>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00002063
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002064let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002065def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002066 "creqv $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002067 [(set i1:$dst, 1)]>;
Chris Lattner43df5b32007-02-25 05:34:32 +00002068
Ulrich Weigand136ac222013-04-26 16:53:15 +00002069def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002070 "crxor $dst, $dst, $dst", IIC_BrCR,
Hal Finkel940ab932014-02-28 00:27:01 +00002071 [(set i1:$dst, 0)]>;
Roman Divacky71038e72011-08-30 17:04:16 +00002072
Hal Finkel5ab37802012-08-28 02:10:27 +00002073let Defs = [CR1EQ], CRD = 6 in {
2074def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002075 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002076 [(PPCcr6set)]>;
2077
2078def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002079 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00002080 [(PPCcr6unset)]>;
2081}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00002082}
Hal Finkel5ab37802012-08-28 02:10:27 +00002083
Chris Lattner51348c52006-03-12 09:13:49 +00002084// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00002085//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002086
2087def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002088 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002089def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002090 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002091
Ulrich Weigande840ee22013-07-08 15:20:38 +00002092def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002093 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00002094
Hal Finkelbbdee932014-12-02 22:01:00 +00002095// A pseudo-instruction used to implement the read of the 64-bit cycle counter
2096// on a 32-bit target.
2097let hasSideEffects = 1, usesCustomInserter = 1 in
2098def ReadTB : Pseudo<(outs gprc:$lo, gprc:$hi), (ins),
2099 "#ReadTB", []>;
2100
Dale Johannesene395d782008-10-23 20:41:28 +00002101let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002102def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002103 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002104 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002105}
Ulrich Weigandc8868102013-03-25 19:05:30 +00002106let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002107def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002108 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002109 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002110}
Hal Finkel25c19922013-05-15 21:37:41 +00002111let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
2112let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00002113def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002114 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00002115 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00002116}
Chris Lattner02e2c182006-03-13 21:52:10 +00002117
Dale Johannesene395d782008-10-23 20:41:28 +00002118let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002119def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002120 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00002121 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002122}
2123let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002124def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002125 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00002126 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00002127}
Chris Lattner02e2c182006-03-13 21:52:10 +00002128
Hal Finkela1431df2013-03-21 19:03:21 +00002129let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002130 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
2131 // like a GPR on the PPC970. As such, copies in and out have the same
2132 // performance characteristics as an OR instruction.
2133 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002134 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002135 PPC970_DGroup_Single, PPC970_Unit_FXU;
2136 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002137 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002138 PPC970_DGroup_First, PPC970_Unit_FXU;
2139
Hal Finkela1431df2013-03-21 19:03:21 +00002140 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002141 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002142 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002143 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002144 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00002145 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002146 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00002147 PPC970_DGroup_First, PPC970_Unit_FXU;
2148}
2149
2150// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
2151// so we'll need to scavenge a register for it.
2152let mayStore = 1 in
2153def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
2154 "#SPILL_VRSAVE", []>;
2155
2156// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
2157// spilled), so we'll need to scavenge a register for it.
2158let mayLoad = 1 in
2159def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
2160 "#RESTORE_VRSAVE", []>;
2161
Craig Topperc50d64b2014-11-26 00:46:26 +00002162let hasSideEffects = 0 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002163def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002164 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002165 PPC970_DGroup_First, PPC970_Unit_CRU;
2166
2167def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002168 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00002169 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00002170
Hal Finkel7fe6a532013-09-12 05:24:49 +00002171let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002172def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00002173 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00002174 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00002175
Ulrich Weigand136ac222013-04-26 16:53:15 +00002176def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002177 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00002178 PPC970_MicroCode, PPC970_Unit_CRU;
Craig Topperc50d64b2014-11-26 00:46:26 +00002179} // hasSideEffects = 0
Nate Begeman143cf942004-08-30 02:28:06 +00002180
Ulrich Weigand874fc622013-03-26 10:56:22 +00002181// Pseudo instruction to perform FADD in round-to-zero mode.
2182let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002183 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00002184 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
2185}
Dale Johannesen666323e2007-10-10 01:01:31 +00002186
Ulrich Weigand874fc622013-03-26 10:56:22 +00002187// The above pseudo gets expanded to make use of the following instructions
2188// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002189let Uses = [RM], Defs = [RM] in {
2190 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002191 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002192 PPC970_DGroup_Single, PPC970_Unit_FPU;
2193 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002194 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002195 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002196 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002197 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002198 PPC970_DGroup_Single, PPC970_Unit_FPU;
2199}
2200let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002201 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002202 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002203 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002204 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002205}
2206
Dale Johannesen666323e2007-10-10 01:01:31 +00002207
Craig Topperc50d64b2014-11-26 00:46:26 +00002208let PPC970_Unit = 1, hasSideEffects = 0 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00002209// XO-Form instructions. Arithmetic instructions that can set overflow bit
Hal Finkele01d3212014-03-24 15:07:28 +00002210let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002211defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002212 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002213 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002214let isCodeGenOnly = 1 in
2215def ADD4TLS : XOForm_1<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, tlsreg32:$rB),
2216 "add $rT, $rA, $rB", IIC_IntSimple,
2217 [(set i32:$rT, (add i32:$rA, tglobaltlsaddr:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002218let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002219defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002220 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002221 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2222 PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002223
Ulrich Weigand136ac222013-04-26 16:53:15 +00002224defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002225 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002226 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2227 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002228defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002229 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002230 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2231 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Hal Finkele01d3212014-03-24 15:07:28 +00002232let isCommutable = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002233defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002234 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002235 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002236defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002237 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002238 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002239defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002240 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002241 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002242} // isCommutable
Ulrich Weigand136ac222013-04-26 16:53:15 +00002243defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002244 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002245 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002246defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002247 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002248 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2249 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002250defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002251 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002252 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002253let Uses = [CARRY] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002254let isCommutable = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00002255defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002256 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002257 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002258defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002259 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002260 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002261defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002262 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002263 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002264defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002265 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002266 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002267defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002268 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002269 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002270defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002271 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002272 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002273}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002274}
Nate Begeman143cf942004-08-30 02:28:06 +00002275
2276// A-Form instructions. Most of the instructions executed in the FPU are of
2277// this type.
2278//
Craig Topperc50d64b2014-11-26 00:46:26 +00002279let PPC970_Unit = 3, hasSideEffects = 0 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002280let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002281let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002282 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002283 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002284 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002285 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002286 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002287 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002288 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002289 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002290 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002291 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002292 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002293 [(set f64:$FRT,
2294 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002295 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002296 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002297 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002298 [(set f32:$FRT,
2299 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002300 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002301 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002302 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002303 [(set f64:$FRT,
2304 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002305 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002306 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002307 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002308 [(set f32:$FRT,
2309 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002310 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002311 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002312 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002313 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2314 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002315 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002316 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002317 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002318 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2319 (fneg f32:$FRB))))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002320} // isCommutable
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002321}
Chris Lattner3734d202005-10-02 07:07:49 +00002322// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2323// having 4 of these, force the comparison to always be an 8-byte double (code
2324// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002325// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002326let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002327defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002328 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002329 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002330 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2331defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002332 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002333 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002334 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002335let Uses = [RM] in {
Hal Finkele01d3212014-03-24 15:07:28 +00002336 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002337 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002338 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002339 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002340 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2341 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002342 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002343 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002344 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002345 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002346 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002347 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002348 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002349 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2350 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002351 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002352 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002353 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002354 let isCommutable = 1 in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002355 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002356 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002357 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002358 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2359 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002360 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002361 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002362 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
Hal Finkele01d3212014-03-24 15:07:28 +00002363 } // isCommutable
Hal Finkel654d43b2013-04-12 02:18:09 +00002364 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002365 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002366 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002367 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2368 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002369 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002370 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002371 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002372 }
Chris Lattner51348c52006-03-12 09:13:49 +00002373}
Nate Begeman143cf942004-08-30 02:28:06 +00002374
Craig Topperc50d64b2014-11-26 00:46:26 +00002375let hasSideEffects = 0 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002376let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002377 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002378 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002379 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002380 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +00002381 []>;
2382}
2383
2384let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002385// M-Form instructions. rotate and mask instructions.
2386//
Chris Lattner57711562006-11-15 23:24:18 +00002387let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002388// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002389defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2390 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002391 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2392 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2393 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002394}
Hal Finkel654d43b2013-04-12 02:18:09 +00002395let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002396def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002397 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002398 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002399 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002400let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002401def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002402 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002403 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002404 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2405}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002406defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2407 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002408 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002409 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002410}
Craig Topperc50d64b2014-11-26 00:46:26 +00002411} // hasSideEffects = 0
Chris Lattner382f3562006-03-20 06:15:45 +00002412
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002413//===----------------------------------------------------------------------===//
2414// PowerPC Instruction Patterns
2415//
2416
Chris Lattner4435b142005-09-26 22:20:16 +00002417// Arbitrary immediate support. Implement in terms of LIS/ORI.
2418def : Pat<(i32 imm:$imm),
2419 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002420
2421// Implement the 'not' operation with the NOR instruction.
Hal Finkel940ab932014-02-28 00:27:01 +00002422def i32not : OutPatFrag<(ops node:$in),
2423 (NOR $in, $in)>;
2424def : Pat<(not i32:$in),
2425 (i32not $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002426
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002427// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002428def : Pat<(add i32:$in, imm:$imm),
2429 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002430// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002431def : Pat<(or i32:$in, imm:$imm),
2432 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002433// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002434def : Pat<(xor i32:$in, imm:$imm),
2435 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002436// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002437def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002438 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002439
Chris Lattnerb4299832006-06-16 20:22:01 +00002440// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002441def : Pat<(shl i32:$in, (i32 imm:$imm)),
2442 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2443def : Pat<(srl i32:$in, (i32 imm:$imm)),
2444 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002445
Nate Begeman1b8121b2006-01-11 21:21:00 +00002446// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002447def : Pat<(rotl i32:$in, i32:$sh),
2448 (RLWNM $in, $sh, 0, 31)>;
2449def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2450 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002451
Nate Begemand31efd12006-09-22 05:01:56 +00002452// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002453def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2454 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002455
Chris Lattnereb755fc2006-05-17 19:00:46 +00002456// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002457def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2458 (BL tglobaladdr:$dst)>;
2459def : Pat<(PPCcall (i32 texternalsym:$dst)),
2460 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002461
Bill Schmidt3d9674c2014-11-11 20:44:09 +00002462def : Pat<(PPCcall_tls texternalsym:$func, tglobaltlsaddr:$sym),
2463 (BL_TLS texternalsym:$func, tglobaltlsaddr:$sym)>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002464
2465def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2466 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2467
2468def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2469 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2470
2471def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2472 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2473
2474
2475
Chris Lattner595088a2005-11-17 07:30:41 +00002476// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002477def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2478def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2479def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2480def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002481def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2482def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002483def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2484def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002485def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2486 (ADDIS $in, tglobaltlsaddr:$g)>;
2487def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002488 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002489def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2490 (ADDIS $in, tglobaladdr:$g)>;
2491def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2492 (ADDIS $in, tconstpool:$g)>;
2493def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2494 (ADDIS $in, tjumptable:$g)>;
2495def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2496 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002497
Roman Divacky32143e22013-12-20 18:08:54 +00002498// Support for thread-local storage.
2499def PPC32GOT: Pseudo<(outs gprc:$rD), (ins), "#PPC32GOT",
2500 [(set i32:$rD, (PPCppc32GOT))]>;
2501
Hal Finkel7c8ae532014-07-25 17:47:22 +00002502// Get the _GLOBAL_OFFSET_TABLE_ in PIC mode.
2503// This uses two output registers, the first as the real output, the second as a
2504// temporary register, used internally in code generation.
2505def PPC32PICGOT: Pseudo<(outs gprc:$rD, gprc:$rT), (ins), "#PPC32PICGOT",
2506 []>, NoEncode<"$rT">;
2507
Roman Divacky32143e22013-12-20 18:08:54 +00002508def LDgotTprelL32: Pseudo<(outs gprc:$rD), (ins s16imm:$disp, gprc_nor0:$reg),
Hal Finkel7c8ae532014-07-25 17:47:22 +00002509 "#LDgotTprelL32",
2510 [(set i32:$rD,
2511 (PPCldGotTprelL tglobaltlsaddr:$disp, i32:$reg))]>;
Roman Divacky32143e22013-12-20 18:08:54 +00002512def : Pat<(PPCaddTls i32:$in, tglobaltlsaddr:$g),
2513 (ADD4TLS $in, tglobaltlsaddr:$g)>;
2514
Hal Finkel7c8ae532014-07-25 17:47:22 +00002515def ADDItlsgdL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2516 "#ADDItlsgdL32",
2517 [(set i32:$rD,
2518 (PPCaddiTlsgdL i32:$reg, tglobaltlsaddr:$disp))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002519def ADDItlsldL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2520 "#ADDItlsldL32",
2521 [(set i32:$rD,
2522 (PPCaddiTlsldL i32:$reg, tglobaltlsaddr:$disp))]>;
Hal Finkel7c8ae532014-07-25 17:47:22 +00002523def ADDIdtprelL32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2524 "#ADDIdtprelL32",
2525 [(set i32:$rD,
2526 (PPCaddiDtprelL i32:$reg, tglobaltlsaddr:$disp))]>;
2527def ADDISdtprelHA32 : Pseudo<(outs gprc:$rD), (ins gprc_nor0:$reg, s16imm:$disp),
2528 "#ADDISdtprelHA32",
2529 [(set i32:$rD,
2530 (PPCaddisDtprelHA i32:$reg,
2531 tglobaltlsaddr:$disp))]>;
2532
Hal Finkel3ee2af72014-07-18 23:29:49 +00002533// Support for Position-independent code
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002534def LWZtoc : Pseudo<(outs gprc:$rD), (ins tocentry32:$disp, gprc:$reg),
2535 "#LWZtoc",
2536 [(set i32:$rD,
2537 (PPCtoc_entry tglobaladdr:$disp, i32:$reg))]>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002538// Get Global (GOT) Base Register offset, from the word immediately preceding
2539// the function label.
Justin Hibbitsa88b6052014-11-12 15:16:30 +00002540def UpdateGBR : Pseudo<(outs gprc:$rD, gprc:$rT), (ins gprc:$rI), "#UpdateGBR", []>;
Hal Finkel3ee2af72014-07-18 23:29:49 +00002541
2542
Chris Lattnerfea33f72005-12-06 02:10:38 +00002543// Standard shifts. These are represented separately from the real shifts above
2544// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2545// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002546def : Pat<(sra i32:$rS, i32:$rB),
2547 (SRAW $rS, $rB)>;
2548def : Pat<(srl i32:$rS, i32:$rB),
2549 (SRW $rS, $rB)>;
2550def : Pat<(shl i32:$rS, i32:$rB),
2551 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002552
Evan Chenge71fe34d2006-10-09 20:57:25 +00002553def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002554 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002555def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002556 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002557def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002558 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002559def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002560 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002561def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002562 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002563def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002564 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002565def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002566 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002567def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002568 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002569def : Pat<(f64 (extloadf32 iaddr:$src)),
2570 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2571def : Pat<(f64 (extloadf32 xaddr:$src)),
2572 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2573
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002574def : Pat<(f64 (fextend f32:$src)),
2575 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002576
Robin Morisset9098fee2014-10-03 18:04:36 +00002577// Only seq_cst fences require the heavyweight sync (SYNC 0).
2578// All others can use the lightweight sync (SYNC 1).
2579// source: http://www.cl.cam.ac.uk/~pes20/cpp/cpp0xmappings.html
2580// The rule for seq_cst is duplicated to work with both 64 bits and 32 bits
2581// versions of Power.
2582def : Pat<(atomic_fence (i64 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2583def : Pat<(atomic_fence (i32 7), (imm)), (SYNC 0)>, Requires<[HasSYNC]>;
2584def : Pat<(atomic_fence (imm), (imm)), (SYNC 1)>, Requires<[HasSYNC]>;
Hal Finkelfe3368c2014-10-02 22:34:22 +00002585def : Pat<(atomic_fence (imm), (imm)), (MSYNC)>, Requires<[HasOnlyMSYNC]>;
Eli Friedman26a48482011-07-27 22:21:52 +00002586
Hal Finkel2e103312013-04-03 04:01:11 +00002587// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2588def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2589 (FNMSUB $A, $C, $B)>;
2590def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2591 (FNMSUB $A, $C, $B)>;
2592def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2593 (FNMSUBS $A, $C, $B)>;
2594def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2595 (FNMSUBS $A, $C, $B)>;
2596
Hal Finkeldbc78e12013-08-19 05:01:02 +00002597// FCOPYSIGN's operand types need not agree.
2598def : Pat<(fcopysign f64:$frB, f32:$frA),
2599 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2600def : Pat<(fcopysign f32:$frB, f64:$frA),
2601 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2602
Chris Lattner2a85fa12006-03-25 07:51:43 +00002603include "PPCInstrAltivec.td"
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00002604include "PPCInstrSPE.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002605include "PPCInstr64Bit.td"
Hal Finkel27774d92014-03-13 07:58:58 +00002606include "PPCInstrVSX.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002607
Hal Finkel940ab932014-02-28 00:27:01 +00002608def crnot : OutPatFrag<(ops node:$in),
2609 (CRNOR $in, $in)>;
2610def : Pat<(not i1:$in),
2611 (crnot $in)>;
2612
2613// Patterns for arithmetic i1 operations.
2614def : Pat<(add i1:$a, i1:$b),
2615 (CRXOR $a, $b)>;
2616def : Pat<(sub i1:$a, i1:$b),
2617 (CRXOR $a, $b)>;
2618def : Pat<(mul i1:$a, i1:$b),
2619 (CRAND $a, $b)>;
2620
2621// We're sometimes asked to materialize i1 -1, which is just 1 in this case
2622// (-1 is used to mean all bits set).
2623def : Pat<(i1 -1), (CRSET)>;
2624
2625// i1 extensions, implemented in terms of isel.
2626def : Pat<(i32 (zext i1:$in)),
2627 (SELECT_I4 $in, (LI 1), (LI 0))>;
2628def : Pat<(i32 (sext i1:$in)),
2629 (SELECT_I4 $in, (LI -1), (LI 0))>;
2630
2631def : Pat<(i64 (zext i1:$in)),
2632 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2633def : Pat<(i64 (sext i1:$in)),
2634 (SELECT_I8 $in, (LI8 -1), (LI8 0))>;
2635
2636// FIXME: We should choose either a zext or a sext based on other constants
2637// already around.
2638def : Pat<(i32 (anyext i1:$in)),
2639 (SELECT_I4 $in, (LI 1), (LI 0))>;
2640def : Pat<(i64 (anyext i1:$in)),
2641 (SELECT_I8 $in, (LI8 1), (LI8 0))>;
2642
2643// match setcc on i1 variables.
2644def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLT)),
2645 (CRANDC $s2, $s1)>;
2646def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULT)),
2647 (CRANDC $s2, $s1)>;
2648def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETLE)),
2649 (CRORC $s2, $s1)>;
2650def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETULE)),
2651 (CRORC $s2, $s1)>;
2652def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETEQ)),
2653 (CREQV $s1, $s2)>;
2654def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGE)),
2655 (CRORC $s1, $s2)>;
2656def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGE)),
2657 (CRORC $s1, $s2)>;
2658def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETGT)),
2659 (CRANDC $s1, $s2)>;
2660def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETUGT)),
2661 (CRANDC $s1, $s2)>;
2662def : Pat<(i1 (setcc i1:$s1, i1:$s2, SETNE)),
2663 (CRXOR $s1, $s2)>;
2664
2665// match setcc on non-i1 (non-vector) variables. Note that SETUEQ, SETOGE,
2666// SETOLE, SETONE, SETULT and SETUGT should be expanded by legalize for
2667// floating-point types.
2668
2669multiclass CRNotPat<dag pattern, dag result> {
2670 def : Pat<pattern, (crnot result)>;
2671 def : Pat<(not pattern), result>;
2672
2673 // We can also fold the crnot into an extension:
2674 def : Pat<(i32 (zext pattern)),
2675 (SELECT_I4 result, (LI 0), (LI 1))>;
2676 def : Pat<(i32 (sext pattern)),
2677 (SELECT_I4 result, (LI 0), (LI -1))>;
2678
2679 // We can also fold the crnot into an extension:
2680 def : Pat<(i64 (zext pattern)),
2681 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2682 def : Pat<(i64 (sext pattern)),
2683 (SELECT_I8 result, (LI8 0), (LI8 -1))>;
2684
2685 // FIXME: We should choose either a zext or a sext based on other constants
2686 // already around.
2687 def : Pat<(i32 (anyext pattern)),
2688 (SELECT_I4 result, (LI 0), (LI 1))>;
2689
2690 def : Pat<(i64 (anyext pattern)),
2691 (SELECT_I8 result, (LI8 0), (LI8 1))>;
2692}
2693
2694// FIXME: Because of what seems like a bug in TableGen's type-inference code,
2695// we need to write imm:$imm in the output patterns below, not just $imm, or
2696// else the resulting matcher will not correctly add the immediate operand
2697// (making it a register operand instead).
2698
2699// extended SETCC.
2700multiclass ExtSetCCPat<CondCode cc, PatFrag pfrag,
2701 OutPatFrag rfrag, OutPatFrag rfrag8> {
2702 def : Pat<(i32 (zext (i1 (pfrag i32:$s1, cc)))),
2703 (rfrag $s1)>;
2704 def : Pat<(i64 (zext (i1 (pfrag i64:$s1, cc)))),
2705 (rfrag8 $s1)>;
2706 def : Pat<(i64 (zext (i1 (pfrag i32:$s1, cc)))),
2707 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2708 def : Pat<(i32 (zext (i1 (pfrag i64:$s1, cc)))),
2709 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2710
2711 def : Pat<(i32 (anyext (i1 (pfrag i32:$s1, cc)))),
2712 (rfrag $s1)>;
2713 def : Pat<(i64 (anyext (i1 (pfrag i64:$s1, cc)))),
2714 (rfrag8 $s1)>;
2715 def : Pat<(i64 (anyext (i1 (pfrag i32:$s1, cc)))),
2716 (INSERT_SUBREG (i64 (IMPLICIT_DEF)), (rfrag $s1), sub_32)>;
2717 def : Pat<(i32 (anyext (i1 (pfrag i64:$s1, cc)))),
2718 (EXTRACT_SUBREG (rfrag8 $s1), sub_32)>;
2719}
2720
2721// Note that we do all inversions below with i(32|64)not, instead of using
2722// (xori x, 1) because on the A2 nor has single-cycle latency while xori
2723// has 2-cycle latency.
2724
2725defm : ExtSetCCPat<SETEQ,
2726 PatFrag<(ops node:$in, node:$cc),
2727 (setcc $in, 0, $cc)>,
2728 OutPatFrag<(ops node:$in),
2729 (RLWINM (CNTLZW $in), 27, 31, 31)>,
2730 OutPatFrag<(ops node:$in),
2731 (RLDICL (CNTLZD $in), 58, 63)> >;
2732
2733defm : ExtSetCCPat<SETNE,
2734 PatFrag<(ops node:$in, node:$cc),
2735 (setcc $in, 0, $cc)>,
2736 OutPatFrag<(ops node:$in),
2737 (RLWINM (i32not (CNTLZW $in)), 27, 31, 31)>,
2738 OutPatFrag<(ops node:$in),
2739 (RLDICL (i64not (CNTLZD $in)), 58, 63)> >;
2740
2741defm : ExtSetCCPat<SETLT,
2742 PatFrag<(ops node:$in, node:$cc),
2743 (setcc $in, 0, $cc)>,
2744 OutPatFrag<(ops node:$in),
2745 (RLWINM $in, 1, 31, 31)>,
2746 OutPatFrag<(ops node:$in),
2747 (RLDICL $in, 1, 63)> >;
2748
2749defm : ExtSetCCPat<SETGE,
2750 PatFrag<(ops node:$in, node:$cc),
2751 (setcc $in, 0, $cc)>,
2752 OutPatFrag<(ops node:$in),
2753 (RLWINM (i32not $in), 1, 31, 31)>,
2754 OutPatFrag<(ops node:$in),
2755 (RLDICL (i64not $in), 1, 63)> >;
2756
2757defm : ExtSetCCPat<SETGT,
2758 PatFrag<(ops node:$in, node:$cc),
2759 (setcc $in, 0, $cc)>,
2760 OutPatFrag<(ops node:$in),
2761 (RLWINM (ANDC (NEG $in), $in), 1, 31, 31)>,
2762 OutPatFrag<(ops node:$in),
2763 (RLDICL (ANDC8 (NEG8 $in), $in), 1, 63)> >;
2764
2765defm : ExtSetCCPat<SETLE,
2766 PatFrag<(ops node:$in, node:$cc),
2767 (setcc $in, 0, $cc)>,
2768 OutPatFrag<(ops node:$in),
2769 (RLWINM (ORC $in, (NEG $in)), 1, 31, 31)>,
2770 OutPatFrag<(ops node:$in),
2771 (RLDICL (ORC8 $in, (NEG8 $in)), 1, 63)> >;
2772
2773defm : ExtSetCCPat<SETLT,
2774 PatFrag<(ops node:$in, node:$cc),
2775 (setcc $in, -1, $cc)>,
2776 OutPatFrag<(ops node:$in),
2777 (RLWINM (AND $in, (ADDI $in, 1)), 1, 31, 31)>,
2778 OutPatFrag<(ops node:$in),
2779 (RLDICL (AND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2780
2781defm : ExtSetCCPat<SETGE,
2782 PatFrag<(ops node:$in, node:$cc),
2783 (setcc $in, -1, $cc)>,
2784 OutPatFrag<(ops node:$in),
2785 (RLWINM (NAND $in, (ADDI $in, 1)), 1, 31, 31)>,
2786 OutPatFrag<(ops node:$in),
2787 (RLDICL (NAND8 $in, (ADDI8 $in, 1)), 1, 63)> >;
2788
2789defm : ExtSetCCPat<SETGT,
2790 PatFrag<(ops node:$in, node:$cc),
2791 (setcc $in, -1, $cc)>,
2792 OutPatFrag<(ops node:$in),
2793 (RLWINM (i32not $in), 1, 31, 31)>,
2794 OutPatFrag<(ops node:$in),
2795 (RLDICL (i64not $in), 1, 63)> >;
2796
2797defm : ExtSetCCPat<SETLE,
2798 PatFrag<(ops node:$in, node:$cc),
2799 (setcc $in, -1, $cc)>,
2800 OutPatFrag<(ops node:$in),
2801 (RLWINM $in, 1, 31, 31)>,
2802 OutPatFrag<(ops node:$in),
2803 (RLDICL $in, 1, 63)> >;
2804
2805// SETCC for i32.
2806def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULT)),
2807 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2808def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLT)),
2809 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2810def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGT)),
2811 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2812def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGT)),
2813 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2814def : Pat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETEQ)),
2815 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2816def : Pat<(i1 (setcc i32:$s1, immZExt16:$imm, SETEQ)),
2817 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2818
2819// For non-equality comparisons, the default code would materialize the
2820// constant, then compare against it, like this:
2821// lis r2, 4660
2822// ori r2, r2, 22136
2823// cmpw cr0, r3, r2
2824// beq cr0,L6
2825// Since we are just comparing for equality, we can emit this instead:
2826// xoris r0,r3,0x1234
2827// cmplwi cr0,r0,0x5678
2828// beq cr0,L6
2829
2830def : Pat<(i1 (setcc i32:$s1, imm:$imm, SETEQ)),
2831 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2832 (LO16 imm:$imm)), sub_eq)>;
2833
2834defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETUGE)),
2835 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_lt)>;
2836defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETGE)),
2837 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_lt)>;
2838defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETULE)),
2839 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_gt)>;
2840defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETLE)),
2841 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_gt)>;
2842defm : CRNotPat<(i1 (setcc i32:$s1, imm32SExt16:$imm, SETNE)),
2843 (EXTRACT_SUBREG (CMPWI $s1, imm:$imm), sub_eq)>;
2844defm : CRNotPat<(i1 (setcc i32:$s1, immZExt16:$imm, SETNE)),
2845 (EXTRACT_SUBREG (CMPLWI $s1, imm:$imm), sub_eq)>;
2846
2847defm : CRNotPat<(i1 (setcc i32:$s1, imm:$imm, SETNE)),
2848 (EXTRACT_SUBREG (CMPLWI (XORIS $s1, (HI16 imm:$imm)),
2849 (LO16 imm:$imm)), sub_eq)>;
2850
2851def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETULT)),
2852 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2853def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETLT)),
2854 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2855def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETUGT)),
2856 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2857def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETGT)),
2858 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2859def : Pat<(i1 (setcc i32:$s1, i32:$s2, SETEQ)),
2860 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2861
2862defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETUGE)),
2863 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_lt)>;
2864defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETGE)),
2865 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_lt)>;
2866defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETULE)),
2867 (EXTRACT_SUBREG (CMPLW $s1, $s2), sub_gt)>;
2868defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETLE)),
2869 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_gt)>;
2870defm : CRNotPat<(i1 (setcc i32:$s1, i32:$s2, SETNE)),
2871 (EXTRACT_SUBREG (CMPW $s1, $s2), sub_eq)>;
2872
2873// SETCC for i64.
2874def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULT)),
2875 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2876def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLT)),
2877 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2878def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGT)),
2879 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2880def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGT)),
2881 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2882def : Pat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETEQ)),
2883 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2884def : Pat<(i1 (setcc i64:$s1, immZExt16:$imm, SETEQ)),
2885 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2886
2887// For non-equality comparisons, the default code would materialize the
2888// constant, then compare against it, like this:
2889// lis r2, 4660
2890// ori r2, r2, 22136
2891// cmpd cr0, r3, r2
2892// beq cr0,L6
2893// Since we are just comparing for equality, we can emit this instead:
2894// xoris r0,r3,0x1234
2895// cmpldi cr0,r0,0x5678
2896// beq cr0,L6
2897
2898def : Pat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETEQ)),
2899 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2900 (LO16 imm:$imm)), sub_eq)>;
2901
2902defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETUGE)),
2903 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_lt)>;
2904defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETGE)),
2905 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_lt)>;
2906defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETULE)),
2907 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_gt)>;
2908defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETLE)),
2909 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_gt)>;
2910defm : CRNotPat<(i1 (setcc i64:$s1, imm64SExt16:$imm, SETNE)),
2911 (EXTRACT_SUBREG (CMPDI $s1, imm:$imm), sub_eq)>;
2912defm : CRNotPat<(i1 (setcc i64:$s1, immZExt16:$imm, SETNE)),
2913 (EXTRACT_SUBREG (CMPLDI $s1, imm:$imm), sub_eq)>;
2914
2915defm : CRNotPat<(i1 (setcc i64:$s1, imm64ZExt32:$imm, SETNE)),
2916 (EXTRACT_SUBREG (CMPLDI (XORIS8 $s1, (HI16 imm:$imm)),
2917 (LO16 imm:$imm)), sub_eq)>;
2918
2919def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETULT)),
2920 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2921def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETLT)),
2922 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2923def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETUGT)),
2924 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2925def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETGT)),
2926 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2927def : Pat<(i1 (setcc i64:$s1, i64:$s2, SETEQ)),
2928 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2929
2930defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETUGE)),
2931 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_lt)>;
2932defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETGE)),
2933 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_lt)>;
2934defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETULE)),
2935 (EXTRACT_SUBREG (CMPLD $s1, $s2), sub_gt)>;
2936defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETLE)),
2937 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_gt)>;
2938defm : CRNotPat<(i1 (setcc i64:$s1, i64:$s2, SETNE)),
2939 (EXTRACT_SUBREG (CMPD $s1, $s2), sub_eq)>;
2940
2941// SETCC for f32.
2942def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOLT)),
2943 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2944def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETLT)),
2945 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2946def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOGT)),
2947 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2948def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETGT)),
2949 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2950def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETOEQ)),
2951 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2952def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETEQ)),
2953 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2954def : Pat<(i1 (setcc f32:$s1, f32:$s2, SETUO)),
2955 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2956
2957defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUGE)),
2958 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2959defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETGE)),
2960 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_lt)>;
2961defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETULE)),
2962 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2963defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETLE)),
2964 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_gt)>;
2965defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETUNE)),
2966 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2967defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETNE)),
2968 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_eq)>;
2969defm : CRNotPat<(i1 (setcc f32:$s1, f32:$s2, SETO)),
2970 (EXTRACT_SUBREG (FCMPUS $s1, $s2), sub_un)>;
2971
2972// SETCC for f64.
2973def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOLT)),
2974 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2975def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETLT)),
2976 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2977def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOGT)),
2978 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2979def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETGT)),
2980 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2981def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETOEQ)),
2982 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2983def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETEQ)),
2984 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2985def : Pat<(i1 (setcc f64:$s1, f64:$s2, SETUO)),
2986 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
2987
2988defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUGE)),
2989 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2990defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETGE)),
2991 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_lt)>;
2992defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETULE)),
2993 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2994defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETLE)),
2995 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_gt)>;
2996defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETUNE)),
2997 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
2998defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETNE)),
2999 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_eq)>;
3000defm : CRNotPat<(i1 (setcc f64:$s1, f64:$s2, SETO)),
3001 (EXTRACT_SUBREG (FCMPUD $s1, $s2), sub_un)>;
3002
3003// match select on i1 variables:
3004def : Pat<(i1 (select i1:$cond, i1:$tval, i1:$fval)),
3005 (CROR (CRAND $cond , $tval),
3006 (CRAND (crnot $cond), $fval))>;
3007
3008// match selectcc on i1 variables:
3009// select (lhs == rhs), tval, fval is:
3010// ((lhs == rhs) & tval) | (!(lhs == rhs) & fval)
3011def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLT)),
3012 (CROR (CRAND (CRANDC $rhs, $lhs), $tval),
3013 (CRAND (CRORC $lhs, $rhs), $fval))>;
3014def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETLE)),
3015 (CROR (CRAND (CRORC $rhs, $lhs), $tval),
3016 (CRAND (CRANDC $lhs, $rhs), $fval))>;
3017def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETEQ)),
3018 (CROR (CRAND (CREQV $lhs, $rhs), $tval),
3019 (CRAND (CRXOR $lhs, $rhs), $fval))>;
3020def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGE)),
3021 (CROR (CRAND (CRORC $lhs, $rhs), $tval),
3022 (CRAND (CRANDC $rhs, $lhs), $fval))>;
3023def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETGT)),
3024 (CROR (CRAND (CRANDC $lhs, $rhs), $tval),
3025 (CRAND (CRORC $rhs, $lhs), $fval))>;
3026def : Pat <(i1 (selectcc i1:$lhs, i1:$rhs, i1:$tval, i1:$fval, SETNE)),
3027 (CROR (CRAND (CREQV $lhs, $rhs), $fval),
3028 (CRAND (CRXOR $lhs, $rhs), $tval))>;
3029
3030// match selectcc on i1 variables with non-i1 output.
3031def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLT)),
3032 (SELECT_I4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3033def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETLE)),
3034 (SELECT_I4 (CRORC $rhs, $lhs), $tval, $fval)>;
3035def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETEQ)),
3036 (SELECT_I4 (CREQV $lhs, $rhs), $tval, $fval)>;
3037def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGE)),
3038 (SELECT_I4 (CRORC $lhs, $rhs), $tval, $fval)>;
3039def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETGT)),
3040 (SELECT_I4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3041def : Pat<(i32 (selectcc i1:$lhs, i1:$rhs, i32:$tval, i32:$fval, SETNE)),
3042 (SELECT_I4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3043
3044def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLT)),
3045 (SELECT_I8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3046def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETLE)),
3047 (SELECT_I8 (CRORC $rhs, $lhs), $tval, $fval)>;
3048def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETEQ)),
3049 (SELECT_I8 (CREQV $lhs, $rhs), $tval, $fval)>;
3050def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGE)),
3051 (SELECT_I8 (CRORC $lhs, $rhs), $tval, $fval)>;
3052def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETGT)),
3053 (SELECT_I8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3054def : Pat<(i64 (selectcc i1:$lhs, i1:$rhs, i64:$tval, i64:$fval, SETNE)),
3055 (SELECT_I8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3056
3057def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
3058 (SELECT_F4 (CRANDC $rhs, $lhs), $tval, $fval)>;
3059def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
3060 (SELECT_F4 (CRORC $rhs, $lhs), $tval, $fval)>;
3061def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
3062 (SELECT_F4 (CREQV $lhs, $rhs), $tval, $fval)>;
3063def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
3064 (SELECT_F4 (CRORC $lhs, $rhs), $tval, $fval)>;
3065def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
3066 (SELECT_F4 (CRANDC $lhs, $rhs), $tval, $fval)>;
3067def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
3068 (SELECT_F4 (CRXOR $lhs, $rhs), $tval, $fval)>;
3069
3070def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
3071 (SELECT_F8 (CRANDC $rhs, $lhs), $tval, $fval)>;
3072def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
3073 (SELECT_F8 (CRORC $rhs, $lhs), $tval, $fval)>;
3074def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
3075 (SELECT_F8 (CREQV $lhs, $rhs), $tval, $fval)>;
3076def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
3077 (SELECT_F8 (CRORC $lhs, $rhs), $tval, $fval)>;
3078def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
3079 (SELECT_F8 (CRANDC $lhs, $rhs), $tval, $fval)>;
3080def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
3081 (SELECT_F8 (CRXOR $lhs, $rhs), $tval, $fval)>;
3082
3083def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLT)),
3084 (SELECT_VRRC (CRANDC $rhs, $lhs), $tval, $fval)>;
3085def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETLE)),
3086 (SELECT_VRRC (CRORC $rhs, $lhs), $tval, $fval)>;
3087def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETEQ)),
3088 (SELECT_VRRC (CREQV $lhs, $rhs), $tval, $fval)>;
3089def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGE)),
3090 (SELECT_VRRC (CRORC $lhs, $rhs), $tval, $fval)>;
3091def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETGT)),
3092 (SELECT_VRRC (CRANDC $lhs, $rhs), $tval, $fval)>;
3093def : Pat<(v4i32 (selectcc i1:$lhs, i1:$rhs, v4i32:$tval, v4i32:$fval, SETNE)),
3094 (SELECT_VRRC (CRXOR $lhs, $rhs), $tval, $fval)>;
3095
3096let usesCustomInserter = 1 in {
3097def ANDIo_1_EQ_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3098 "#ANDIo_1_EQ_BIT",
3099 [(set i1:$dst, (trunc (not i32:$in)))]>;
3100def ANDIo_1_GT_BIT : Pseudo<(outs crbitrc:$dst), (ins gprc:$in),
3101 "#ANDIo_1_GT_BIT",
3102 [(set i1:$dst, (trunc i32:$in))]>;
3103
3104def ANDIo_1_EQ_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3105 "#ANDIo_1_EQ_BIT8",
3106 [(set i1:$dst, (trunc (not i64:$in)))]>;
3107def ANDIo_1_GT_BIT8 : Pseudo<(outs crbitrc:$dst), (ins g8rc:$in),
3108 "#ANDIo_1_GT_BIT8",
3109 [(set i1:$dst, (trunc i64:$in))]>;
3110}
3111
3112def : Pat<(i1 (not (trunc i32:$in))),
3113 (ANDIo_1_EQ_BIT $in)>;
3114def : Pat<(i1 (not (trunc i64:$in))),
3115 (ANDIo_1_EQ_BIT8 $in)>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003116
3117//===----------------------------------------------------------------------===//
3118// PowerPC Instructions used for assembler/disassembler only
3119//
3120
Joerg Sonnenberger9dedceb2014-08-05 13:34:01 +00003121// FIXME: For B=0 or B > 8, the registers following RT are used.
3122// WARNING: Do not add patterns for this instruction without fixing this.
3123def LSWI : XForm_base_r3xo<31, 597, (outs gprc:$RT), (ins gprc:$A, u5imm:$B),
3124 "lswi $RT, $A, $B", IIC_LdStLoad, []>;
3125
3126// FIXME: For B=0 or B > 8, the registers following RT are used.
3127// WARNING: Do not add patterns for this instruction without fixing this.
3128def STSWI : XForm_base_r3xo<31, 725, (outs), (ins gprc:$RT, gprc:$A, u5imm:$B),
3129 "stswi $RT, $A, $B", IIC_LdStLoad, []>;
3130
Ulrich Weigand300b6872013-05-03 19:51:09 +00003131def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003132 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003133
3134def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003135 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00003136
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003137def EIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003138 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00003139
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003140def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003141 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003142
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +00003143def MBAR : XForm_mbar<31, 854, (outs), (ins u5imm:$MO),
3144 "mbar $MO", IIC_LdStLoad>, Requires<[IsBookE]>;
3145
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +00003146def MTSR: XForm_sr<31, 210, (outs), (ins gprc:$RS, u4imm:$SR),
3147 "mtsr $SR, $RS", IIC_SprMTSR>;
3148
3149def MFSR: XForm_sr<31, 595, (outs gprc:$RS), (ins u4imm:$SR),
3150 "mfsr $RS, $SR", IIC_SprMFSR>;
3151
3152def MTSRIN: XForm_srin<31, 242, (outs), (ins gprc:$RS, gprc:$RB),
3153 "mtsrin $RS, $RB", IIC_SprMTSR>;
3154
3155def MFSRIN: XForm_srin<31, 659, (outs gprc:$RS), (ins gprc:$RB),
3156 "mfsrin $RS, $RB", IIC_SprMFSR>;
3157
Roman Divacky62cb6352013-09-12 17:50:54 +00003158def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003159 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003160
Joerg Sonnenbergerb97f3192014-07-30 10:32:51 +00003161def WRTEE: XForm_mtmsr<31, 131, (outs), (ins gprc:$RS),
3162 "wrtee $RS", IIC_SprMTMSR>, Requires<[IsBookE]> {
3163 let L = 0;
3164}
3165
3166def WRTEEI: I<31, (outs), (ins i1imm:$E), "wrteei $E", IIC_SprMTMSR>,
3167 Requires<[IsBookE]> {
3168 bits<1> E;
3169
3170 let Inst{16} = E;
3171 let Inst{21-30} = 163;
3172}
3173
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003174def DCCCI : XForm_tlb<454, (outs), (ins gprc:$A, gprc:$B),
3175 "dccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
3176def ICCCI : XForm_tlb<966, (outs), (ins gprc:$A, gprc:$B),
3177 "iccci $A, $B", IIC_LdStLoad>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003178
Joerg Sonnenberger0d5e0682014-08-09 13:58:31 +00003179def : InstAlias<"dci 0", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3180def : InstAlias<"dccci", (DCCCI R0, R0)>, Requires<[IsPPC4xx]>;
3181def : InstAlias<"ici 0", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
3182def : InstAlias<"iccci", (ICCCI R0, R0)>, Requires<[IsPPC4xx]>;
Joerg Sonnenberger41247122014-08-05 14:40:32 +00003183
Roman Divacky62cb6352013-09-12 17:50:54 +00003184def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003185 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003186
3187def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003188 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003189
3190def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003191 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003192
3193def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003194 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003195
3196def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003197 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003198
Hal Finkel3e5a3602013-11-27 23:26:09 +00003199def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003200
Joerg Sonnenbergerc03105b2014-08-02 20:16:29 +00003201def TLBIA : XForm_0<31, 370, (outs), (ins),
3202 "tlbia", IIC_SprTLBIA, []>;
3203
Roman Divacky62cb6352013-09-12 17:50:54 +00003204def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003205 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003206
3207def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003208 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003209
Joerg Sonnenberger5995e002014-08-04 23:49:45 +00003210def TLBLD : XForm_16b<31, 978, (outs), (ins gprc:$RB),
3211 "tlbld $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3212def TLBLI : XForm_16b<31, 1010, (outs), (ins gprc:$RB),
3213 "tlbli $RB", IIC_LdStLoad, []>, Requires<[IsPPC6xx]>;
3214
Roman Divacky62cb6352013-09-12 17:50:54 +00003215def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003216 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00003217
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +00003218def TLBSX : XForm_tlb<914, (outs), (ins gprc:$A, gprc:$B), "tlbsx $A, $B",
3219 IIC_LdStLoad>, Requires<[IsBookE]>;
3220
3221def TLBIVAX : XForm_tlb<786, (outs), (ins gprc:$A, gprc:$B), "tlbivax $A, $B",
3222 IIC_LdStLoad>, Requires<[IsBookE]>;
Joerg Sonnenbergerfee94b42014-07-30 20:44:04 +00003223
3224def TLBRE : XForm_24_eieio<31, 946, (outs), (ins),
3225 "tlbre", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3226
3227def TLBWE : XForm_24_eieio<31, 978, (outs), (ins),
3228 "tlbwe", IIC_LdStLoad, []>, Requires<[IsBookE]>;
3229
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003230def TLBRE2 : XForm_tlbws<31, 946, (outs gprc:$RS), (ins gprc:$A, i1imm:$WS),
3231 "tlbre $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3232
3233def TLBWE2 : XForm_tlbws<31, 978, (outs), (ins gprc:$RS, gprc:$A, i1imm:$WS),
3234 "tlbwe $RS, $A, $WS", IIC_LdStLoad, []>, Requires<[IsPPC4xx]>;
3235
3236def TLBSX2 : XForm_base_r3xo<31, 914, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3237 "tlbsx $RST, $A, $B", IIC_LdStLoad, []>,
3238 Requires<[IsPPC4xx]>;
3239def TLBSX2D : XForm_base_r3xo<31, 914, (outs),
3240 (ins gprc:$RST, gprc:$A, gprc:$B),
3241 "tlbsx. $RST, $A, $B", IIC_LdStLoad, []>,
3242 Requires<[IsPPC4xx]>, isDOT;
3243
Joerg Sonnenbergera3d4dc92014-08-07 12:39:59 +00003244def RFID : XForm_0<19, 18, (outs), (ins), "rfid", IIC_IntRFID, []>;
3245
Joerg Sonnenberger83ef5c72014-08-07 12:35:16 +00003246def RFI : XForm_0<19, 50, (outs), (ins), "rfi", IIC_SprRFI, []>,
Joerg Sonnenberger13076552014-07-29 23:45:20 +00003247 Requires<[IsBookE]>;
3248def RFCI : XForm_0<19, 51, (outs), (ins), "rfci", IIC_BrB, []>,
3249 Requires<[IsBookE]>;
Joerg Sonnenbergeraccbc942014-07-29 15:49:09 +00003250
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003251def RFDI : XForm_0<19, 39, (outs), (ins), "rfdi", IIC_BrB, []>,
3252 Requires<[IsE500]>;
3253def RFMCI : XForm_0<19, 38, (outs), (ins), "rfmci", IIC_BrB, []>,
3254 Requires<[IsE500]>;
Joerg Sonnenberger68092872014-07-30 21:09:03 +00003255
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003256def MFDCR : XFXForm_1<31, 323, (outs gprc:$RT), (ins i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003257 "mfdcr $RT, $SPR", IIC_SprMFSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003258def MTDCR : XFXForm_1<31, 451, (outs), (ins gprc:$RT, i32imm:$SPR),
Joerg Sonnenberger0b2ebcb2014-08-04 15:47:38 +00003259 "mtdcr $SPR, $RT", IIC_SprMTSPR>, Requires<[IsPPC4xx]>;
Joerg Sonnenbergere8a167c2014-08-02 20:00:26 +00003260
Hal Finkel59016762014-11-25 00:30:11 +00003261def ATTN : XForm_attn<0, 256, (outs), (ins), "attn", IIC_BrB>;
3262
Hal Finkel378107d2014-11-30 10:15:56 +00003263def LBZCIX : XForm_base_r3xo<31, 853, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3264 "lbzcix $RST, $A, $B", IIC_LdStLoad, []>;
3265def LHZCIX : XForm_base_r3xo<31, 821, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3266 "lhzcix $RST, $A, $B", IIC_LdStLoad, []>;
3267def LWZCIX : XForm_base_r3xo<31, 789, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3268 "lwzcix $RST, $A, $B", IIC_LdStLoad, []>;
3269def LDCIX : XForm_base_r3xo<31, 885, (outs gprc:$RST), (ins gprc:$A, gprc:$B),
3270 "ldcix $RST, $A, $B", IIC_LdStLoad, []>;
3271
3272def STBCIX : XForm_base_r3xo<31, 981, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3273 "stbcix $RST, $A, $B", IIC_LdStLoad, []>;
3274def STHCIX : XForm_base_r3xo<31, 949, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3275 "sthcix $RST, $A, $B", IIC_LdStLoad, []>;
3276def STWCIX : XForm_base_r3xo<31, 917, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3277 "stwcix $RST, $A, $B", IIC_LdStLoad, []>;
3278def STDCIX : XForm_base_r3xo<31, 1013, (outs), (ins gprc:$RST, gprc:$A, gprc:$B),
3279 "stdcix $RST, $A, $B", IIC_LdStLoad, []>;
3280
Ulrich Weigandd8394902013-05-03 19:50:27 +00003281//===----------------------------------------------------------------------===//
3282// PowerPC Assembler Instruction Aliases
3283//
3284
3285// Pseudo-instructions for alternate assembly syntax (never used by codegen).
3286// These are aliases that require C++ handling to convert to the target
3287// instruction, while InstAliases can be handled directly by tblgen.
3288class PPCAsmPseudo<string asm, dag iops>
3289 : Instruction {
3290 let Namespace = "PPC";
3291 bit PPC64 = 0; // Default value, override with isPPC64
3292
3293 let OutOperandList = (outs);
3294 let InOperandList = iops;
3295 let Pattern = [];
3296 let AsmString = asm;
3297 let isAsmParserOnly = 1;
3298 let isPseudo = 1;
3299}
3300
Ulrich Weigand4c440322013-06-10 17:19:43 +00003301def : InstAlias<"sc", (SC 0)>;
3302
Hal Finkelfe3368c2014-10-02 22:34:22 +00003303def : InstAlias<"sync", (SYNC 0)>, Requires<[HasSYNC]>;
3304def : InstAlias<"msync", (SYNC 0)>, Requires<[HasSYNC]>;
3305def : InstAlias<"lwsync", (SYNC 1)>, Requires<[HasSYNC]>;
3306def : InstAlias<"ptesync", (SYNC 2)>, Requires<[HasSYNC]>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00003307
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00003308def : InstAlias<"wait", (WAIT 0)>;
3309def : InstAlias<"waitrsv", (WAIT 1)>;
3310def : InstAlias<"waitimpl", (WAIT 2)>;
3311
Joerg Sonnenberger24507682014-07-29 23:31:27 +00003312def : InstAlias<"mbar", (MBAR 0)>, Requires<[IsBookE]>;
3313
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00003314def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3315def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
3316def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3317def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
3318
Ulrich Weigandae9cf582013-07-03 12:32:41 +00003319def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
3320def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
3321
Joerg Sonnenberger853feaa2014-08-07 13:16:58 +00003322def : InstAlias<"mfrtcu $Rx", (MFSPR gprc:$Rx, 4)>;
3323def : InstAlias<"mfrtcl $Rx", (MFSPR gprc:$Rx, 5)>;
3324
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003325def : InstAlias<"mtdscr $Rx", (MTSPR 17, gprc:$Rx)>;
3326def : InstAlias<"mfdscr $Rx", (MFSPR gprc:$Rx, 17)>;
3327
Joerg Sonnenberger053566a2014-07-29 22:42:44 +00003328def : InstAlias<"mtdsisr $Rx", (MTSPR 18, gprc:$Rx)>;
3329def : InstAlias<"mfdsisr $Rx", (MFSPR gprc:$Rx, 18)>;
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003330
3331def : InstAlias<"mtdar $Rx", (MTSPR 19, gprc:$Rx)>;
3332def : InstAlias<"mfdar $Rx", (MFSPR gprc:$Rx, 19)>;
3333
3334def : InstAlias<"mtdec $Rx", (MTSPR 22, gprc:$Rx)>;
3335def : InstAlias<"mfdec $Rx", (MFSPR gprc:$Rx, 22)>;
3336
3337def : InstAlias<"mtsdr1 $Rx", (MTSPR 25, gprc:$Rx)>;
3338def : InstAlias<"mfsdr1 $Rx", (MFSPR gprc:$Rx, 25)>;
3339
3340def : InstAlias<"mtsrr0 $Rx", (MTSPR 26, gprc:$Rx)>;
3341def : InstAlias<"mfsrr0 $Rx", (MFSPR gprc:$Rx, 26)>;
3342
3343def : InstAlias<"mtsrr1 $Rx", (MTSPR 27, gprc:$Rx)>;
3344def : InstAlias<"mfsrr1 $Rx", (MFSPR gprc:$Rx, 27)>;
3345
Joerg Sonnenberger936a4c82014-08-05 14:53:05 +00003346def : InstAlias<"mtsrr2 $Rx", (MTSPR 990, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3347def : InstAlias<"mfsrr2 $Rx", (MFSPR gprc:$Rx, 990)>, Requires<[IsPPC4xx]>;
3348
3349def : InstAlias<"mtsrr3 $Rx", (MTSPR 991, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3350def : InstAlias<"mfsrr3 $Rx", (MFSPR gprc:$Rx, 991)>, Requires<[IsPPC4xx]>;
3351
Joerg Sonnenbergerb1ccf562014-07-29 18:55:43 +00003352def : InstAlias<"mtcfar $Rx", (MTSPR 28, gprc:$Rx)>;
3353def : InstAlias<"mfcfar $Rx", (MFSPR gprc:$Rx, 28)>;
3354
3355def : InstAlias<"mtamr $Rx", (MTSPR 29, gprc:$Rx)>;
3356def : InstAlias<"mfamr $Rx", (MFSPR gprc:$Rx, 29)>;
3357
Joerg Sonnenberger9e281bf2014-07-30 23:59:11 +00003358def : InstAlias<"mtpid $Rx", (MTSPR 48, gprc:$Rx)>, Requires<[IsBookE]>;
3359def : InstAlias<"mfpid $Rx", (MFSPR gprc:$Rx, 48)>, Requires<[IsBookE]>;
3360
Ulrich Weigande840ee22013-07-08 15:20:38 +00003361def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
Joerg Sonnenberger6e842b32014-08-04 20:28:34 +00003362def : InstAlias<"mftbl $Rx", (MFTB gprc:$Rx, 268)>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00003363def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
3364
Joerg Sonnenberger1837a7b2014-08-07 13:06:23 +00003365def : InstAlias<"mttbl $Rx", (MTSPR 284, gprc:$Rx)>;
3366def : InstAlias<"mttbu $Rx", (MTSPR 285, gprc:$Rx)>;
3367
Joerg Sonnenberger048284e2014-08-05 14:18:16 +00003368def : InstAlias<"mftblo $Rx", (MFSPR gprc:$Rx, 989)>, Requires<[IsPPC4xx]>;
3369def : InstAlias<"mttblo $Rx", (MTSPR 989, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3370def : InstAlias<"mftbhi $Rx", (MFSPR gprc:$Rx, 988)>, Requires<[IsPPC4xx]>;
3371def : InstAlias<"mttbhi $Rx", (MTSPR 988, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3372
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003373def : InstAlias<"xnop", (XORI R0, R0, 0)>;
3374
Ulrich Weigandd8394902013-05-03 19:50:27 +00003375def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003376def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3377
3378def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3379def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
3380
Ulrich Weigand49f487e2013-07-03 17:59:07 +00003381def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
3382
Joerg Sonnenberger74052102014-08-04 17:07:41 +00003383foreach BATR = 0-3 in {
3384 def : InstAlias<"mtdbatu "#BATR#", $Rx",
3385 (MTSPR !add(BATR, !add(BATR, 536)), gprc:$Rx)>,
3386 Requires<[IsPPC6xx]>;
3387 def : InstAlias<"mfdbatu $Rx, "#BATR,
3388 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 536)))>,
3389 Requires<[IsPPC6xx]>;
3390 def : InstAlias<"mtdbatl "#BATR#", $Rx",
3391 (MTSPR !add(BATR, !add(BATR, 537)), gprc:$Rx)>,
3392 Requires<[IsPPC6xx]>;
3393 def : InstAlias<"mfdbatl $Rx, "#BATR,
3394 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 537)))>,
3395 Requires<[IsPPC6xx]>;
3396 def : InstAlias<"mtibatu "#BATR#", $Rx",
3397 (MTSPR !add(BATR, !add(BATR, 528)), gprc:$Rx)>,
3398 Requires<[IsPPC6xx]>;
3399 def : InstAlias<"mfibatu $Rx, "#BATR,
3400 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 528)))>,
3401 Requires<[IsPPC6xx]>;
3402 def : InstAlias<"mtibatl "#BATR#", $Rx",
3403 (MTSPR !add(BATR, !add(BATR, 529)), gprc:$Rx)>,
3404 Requires<[IsPPC6xx]>;
3405 def : InstAlias<"mfibatl $Rx, "#BATR,
3406 (MFSPR gprc:$Rx, !add(BATR, !add(BATR, 529)))>,
3407 Requires<[IsPPC6xx]>;
3408}
3409
Joerg Sonnenbergerc4ce4292014-08-05 15:45:15 +00003410foreach BR = 0-7 in {
3411 def : InstAlias<"mfbr"#BR#" $Rx",
3412 (MFDCR gprc:$Rx, !add(BR, 0x80))>,
3413 Requires<[IsPPC4xx]>;
3414 def : InstAlias<"mtbr"#BR#" $Rx",
3415 (MTDCR gprc:$Rx, !add(BR, 0x80))>,
3416 Requires<[IsPPC4xx]>;
3417}
3418
Joerg Sonnenberger51cf7332014-08-04 22:56:42 +00003419def : InstAlias<"mtdccr $Rx", (MTSPR 1018, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3420def : InstAlias<"mfdccr $Rx", (MFSPR gprc:$Rx, 1018)>, Requires<[IsPPC4xx]>;
3421
3422def : InstAlias<"mticcr $Rx", (MTSPR 1019, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3423def : InstAlias<"mficcr $Rx", (MFSPR gprc:$Rx, 1019)>, Requires<[IsPPC4xx]>;
3424
3425def : InstAlias<"mtdear $Rx", (MTSPR 981, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3426def : InstAlias<"mfdear $Rx", (MFSPR gprc:$Rx, 981)>, Requires<[IsPPC4xx]>;
3427
3428def : InstAlias<"mtesr $Rx", (MTSPR 980, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3429def : InstAlias<"mfesr $Rx", (MFSPR gprc:$Rx, 980)>, Requires<[IsPPC4xx]>;
3430
Joerg Sonnenberger39f095a2014-08-07 12:18:21 +00003431def : InstAlias<"mfspefscr $Rx", (MFSPR gprc:$Rx, 512)>;
3432def : InstAlias<"mtspefscr $Rx", (MTSPR 512, gprc:$Rx)>;
3433
Joerg Sonnenberger755ffa92014-08-04 23:53:42 +00003434def : InstAlias<"mttcr $Rx", (MTSPR 986, gprc:$Rx)>, Requires<[IsPPC4xx]>;
3435def : InstAlias<"mftcr $Rx", (MFSPR gprc:$Rx, 986)>, Requires<[IsPPC4xx]>;
3436
Ulrich Weigand6ca71572013-06-24 18:08:03 +00003437def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003438
Ulrich Weigand4069e242013-06-25 13:16:48 +00003439def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
3440 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3441def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
3442 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3443def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
3444 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3445def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
3446 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
3447
3448def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3449def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3450def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3451def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
3452
Roman Divacky62cb6352013-09-12 17:50:54 +00003453def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
3454def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
3455
Joerg Sonnenberger84d35df2014-08-07 13:35:34 +00003456def : InstAlias<"mfasr $RT", (MFSPR gprc:$RT, 280)>;
3457def : InstAlias<"mtasr $RT", (MTSPR 280, gprc:$RT)>;
3458
Joerg Sonnenberger5002fb52014-08-04 17:26:15 +00003459foreach SPRG = 0-3 in {
3460 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 272))>;
3461 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 272))>;
3462 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3463 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 272), gprc:$RT)>;
3464}
3465foreach SPRG = 4-7 in {
3466 def : InstAlias<"mfsprg $RT, "#SPRG, (MFSPR gprc:$RT, !add(SPRG, 256))>,
3467 Requires<[IsBookE]>;
3468 def : InstAlias<"mfsprg"#SPRG#" $RT", (MFSPR gprc:$RT, !add(SPRG, 256))>,
3469 Requires<[IsBookE]>;
3470 def : InstAlias<"mtsprg "#SPRG#", $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3471 Requires<[IsBookE]>;
3472 def : InstAlias<"mtsprg"#SPRG#" $RT", (MTSPR !add(SPRG, 256), gprc:$RT)>,
3473 Requires<[IsBookE]>;
3474}
Roman Divacky62cb6352013-09-12 17:50:54 +00003475
3476def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
3477
3478def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
3479def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
3480
3481def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
3482
3483def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
3484def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
3485
3486def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
3487def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
3488def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
3489def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
3490
3491def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
3492
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +00003493def : InstAlias<"tlbrehi $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 0)>,
3494 Requires<[IsPPC4xx]>;
3495def : InstAlias<"tlbrelo $RS, $A", (TLBRE2 gprc:$RS, gprc:$A, 1)>,
3496 Requires<[IsPPC4xx]>;
3497def : InstAlias<"tlbwehi $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 0)>,
3498 Requires<[IsPPC4xx]>;
3499def : InstAlias<"tlbwelo $RS, $A", (TLBWE2 gprc:$RS, gprc:$A, 1)>,
3500 Requires<[IsPPC4xx]>;
3501
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003502def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
3503 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3504def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
3505 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3506def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
3507 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3508def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
3509 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3510def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
3511 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3512def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
3513 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3514def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
3515 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3516def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
3517 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
3518def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
3519 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3520def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
3521 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003522def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
3523 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003524def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
3525 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003526def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
3527 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003528def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
3529 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3530def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
3531 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3532def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
3533 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
3534def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
3535 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3536def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
3537 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
3538
3539def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3540def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
3541def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3542def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
3543def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3544def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
3545
3546def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
3547 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3548def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
3549 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3550def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
3551 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3552def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
3553 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3554def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
3555 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3556def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
3557 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
3558def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
3559 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3560def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
3561 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003562def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
3563 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003564def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
3565 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003566def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
3567 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00003568def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
3569 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3570def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
3571 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3572def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
3573 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
3574def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
3575 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3576def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
3577 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
3578
3579def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3580def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
3581def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3582def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
3583def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
3584def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003585
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003586// These generic branch instruction forms are used for the assembler parser only.
3587// Defs and Uses are conservative, since we don't know the BO value.
3588let PPC970_Unit = 7 in {
3589 let Defs = [CTR], Uses = [CTR, RM] in {
3590 def gBC : BForm_3<16, 0, 0, (outs),
3591 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3592 "bc $bo, $bi, $dst">;
3593 def gBCA : BForm_3<16, 1, 0, (outs),
3594 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3595 "bca $bo, $bi, $dst">;
3596 }
3597 let Defs = [LR, CTR], Uses = [CTR, RM] in {
3598 def gBCL : BForm_3<16, 0, 1, (outs),
3599 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
3600 "bcl $bo, $bi, $dst">;
3601 def gBCLA : BForm_3<16, 1, 1, (outs),
3602 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
3603 "bcla $bo, $bi, $dst">;
3604 }
3605 let Defs = [CTR], Uses = [CTR, LR, RM] in
3606 def gBCLR : XLForm_2<19, 16, 0, (outs),
3607 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003608 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003609 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3610 def gBCLRL : XLForm_2<19, 16, 1, (outs),
3611 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003612 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003613 let Defs = [CTR], Uses = [CTR, LR, RM] in
3614 def gBCCTR : XLForm_2<19, 528, 0, (outs),
3615 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003616 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003617 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
3618 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
3619 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00003620 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00003621}
3622def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
3623def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
3624def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
3625def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
3626
Ulrich Weigand86247b62013-06-24 16:52:04 +00003627multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
3628 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
3629 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3630 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
3631 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
3632 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
3633 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003634}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003635multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
3636 : BranchSimpleMnemonic1<name, pm, bo> {
3637 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
3638 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003639}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003640defm : BranchSimpleMnemonic2<"t", "", 12>;
3641defm : BranchSimpleMnemonic2<"f", "", 4>;
3642defm : BranchSimpleMnemonic2<"t", "-", 14>;
3643defm : BranchSimpleMnemonic2<"f", "-", 6>;
3644defm : BranchSimpleMnemonic2<"t", "+", 15>;
3645defm : BranchSimpleMnemonic2<"f", "+", 7>;
3646defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
3647defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
3648defm : BranchSimpleMnemonic1<"dzt", "", 10>;
3649defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00003650
Ulrich Weigand86247b62013-06-24 16:52:04 +00003651multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
3652 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00003653 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003654 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003655 (BCC bibo, CR0, condbrtarget:$dst)>;
3656
Ulrich Weigand86247b62013-06-24 16:52:04 +00003657 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003658 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003659 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003660 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
3661
Ulrich Weigand86247b62013-06-24 16:52:04 +00003662 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003663 (BCCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003664 def : InstAlias<"b"#name#"lr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003665 (BCCLR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003666
Ulrich Weigand86247b62013-06-24 16:52:04 +00003667 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003668 (BCCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003669 def : InstAlias<"b"#name#"ctr"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003670 (BCCCTR bibo, CR0)>;
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00003671
Ulrich Weigand86247b62013-06-24 16:52:04 +00003672 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003673 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003674 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00003675 (BCCL bibo, CR0, condbrtarget:$dst)>;
3676
Ulrich Weigand86247b62013-06-24 16:52:04 +00003677 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003678 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003679 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00003680 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
3681
Ulrich Weigand86247b62013-06-24 16:52:04 +00003682 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003683 (BCCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003684 def : InstAlias<"b"#name#"lrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003685 (BCCLRL bibo, CR0)>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00003686
Ulrich Weigand86247b62013-06-24 16:52:04 +00003687 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Hal Finkel940ab932014-02-28 00:27:01 +00003688 (BCCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00003689 def : InstAlias<"b"#name#"ctrl"#pm,
Hal Finkel940ab932014-02-28 00:27:01 +00003690 (BCCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00003691}
Ulrich Weigand86247b62013-06-24 16:52:04 +00003692multiclass BranchExtendedMnemonic<string name, int bibo> {
3693 defm : BranchExtendedMnemonicPM<name, "", bibo>;
3694 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
3695 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
3696}
Ulrich Weigand39740622013-06-10 17:18:29 +00003697defm : BranchExtendedMnemonic<"lt", 12>;
3698defm : BranchExtendedMnemonic<"gt", 44>;
3699defm : BranchExtendedMnemonic<"eq", 76>;
3700defm : BranchExtendedMnemonic<"un", 108>;
3701defm : BranchExtendedMnemonic<"so", 108>;
3702defm : BranchExtendedMnemonic<"ge", 4>;
3703defm : BranchExtendedMnemonic<"nl", 4>;
3704defm : BranchExtendedMnemonic<"le", 36>;
3705defm : BranchExtendedMnemonic<"ng", 36>;
3706defm : BranchExtendedMnemonic<"ne", 68>;
3707defm : BranchExtendedMnemonic<"nu", 100>;
3708defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00003709
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003710def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
3711def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
3712def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
3713def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003714def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003715def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003716def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00003717def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
3718
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003719def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
3720def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
3721def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
3722def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003723def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003724def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
Hal Finkel77c8dc12014-01-02 21:26:59 +00003725def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm64:$imm)>;
Ulrich Weigandc0944b52013-07-08 14:49:37 +00003726def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
3727
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00003728multiclass TrapExtendedMnemonic<string name, int to> {
3729 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
3730 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
3731 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
3732 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
3733}
3734defm : TrapExtendedMnemonic<"lt", 16>;
3735defm : TrapExtendedMnemonic<"le", 20>;
3736defm : TrapExtendedMnemonic<"eq", 4>;
3737defm : TrapExtendedMnemonic<"ge", 12>;
3738defm : TrapExtendedMnemonic<"gt", 8>;
3739defm : TrapExtendedMnemonic<"nl", 12>;
3740defm : TrapExtendedMnemonic<"ne", 24>;
3741defm : TrapExtendedMnemonic<"ng", 20>;
3742defm : TrapExtendedMnemonic<"llt", 2>;
3743defm : TrapExtendedMnemonic<"lle", 6>;
3744defm : TrapExtendedMnemonic<"lge", 5>;
3745defm : TrapExtendedMnemonic<"lgt", 1>;
3746defm : TrapExtendedMnemonic<"lnl", 5>;
3747defm : TrapExtendedMnemonic<"lng", 6>;
3748defm : TrapExtendedMnemonic<"u", 31>;
Robin Morissete1ca44b2014-10-02 22:27:07 +00003749
3750// Atomic loads
3751def : Pat<(atomic_load_8 iaddr:$src), (LBZ memri:$src)>;
3752def : Pat<(atomic_load_16 iaddr:$src), (LHZ memri:$src)>;
3753def : Pat<(atomic_load_32 iaddr:$src), (LWZ memri:$src)>;
3754def : Pat<(atomic_load_8 xaddr:$src), (LBZX memrr:$src)>;
3755def : Pat<(atomic_load_16 xaddr:$src), (LHZX memrr:$src)>;
3756def : Pat<(atomic_load_32 xaddr:$src), (LWZX memrr:$src)>;
3757
3758// Atomic stores
3759def : Pat<(atomic_store_8 iaddr:$ptr, i32:$val), (STB gprc:$val, memri:$ptr)>;
3760def : Pat<(atomic_store_16 iaddr:$ptr, i32:$val), (STH gprc:$val, memri:$ptr)>;
3761def : Pat<(atomic_store_32 iaddr:$ptr, i32:$val), (STW gprc:$val, memri:$ptr)>;
3762def : Pat<(atomic_store_8 xaddr:$ptr, i32:$val), (STBX gprc:$val, memrr:$ptr)>;
3763def : Pat<(atomic_store_16 xaddr:$ptr, i32:$val), (STHX gprc:$val, memrr:$ptr)>;
3764def : Pat<(atomic_store_32 xaddr:$ptr, i32:$val), (STWX gprc:$val, memrr:$ptr)>;