blob: 911d12c4821629862783a0ddef52d5cf3cfe5905 [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===- SparcInstrInfo.td - Target Description for Sparc Target ------------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Brian Gaekee785e532004-02-25 19:28:19 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file describes the Sparc instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Chris Lattner7c90f732006-02-05 05:50:24 +000018include "SparcInstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
Chris Lattnerb34d3fd2006-01-30 05:48:37 +000028// HasNoV9 - This predicate is true when the target doesn't have V9
29// instructions. Use of this is just a hack for the isel not having proper
30// costs for V8 instructions that are more expensive than their V9 ones.
31def HasNoV9 : Predicate<"!Subtarget.isV9()">;
32
Chris Lattner76afdc92006-01-30 05:35:57 +000033// HasVIS - This is true when the target processor has VIS extensions.
34def HasVIS : Predicate<"Subtarget.isVIS()">;
35
36// UseDeprecatedInsts - This predicate is true when the target processor is a
37// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
38// to use when appropriate. In either of these cases, the instruction selector
39// will pick deprecated instructions.
40def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
41
42//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000043// Instruction Pattern Stuff
44//===----------------------------------------------------------------------===//
45
Jakob Stoklund Olesen4bb862d2010-08-17 18:17:12 +000046def simm11 : PatLeaf<(imm), [{ return isInt<11>(N->getSExtValue()); }]>;
Chris Lattner749d6fa2006-01-31 06:18:16 +000047
Jakob Stoklund Olesen4bb862d2010-08-17 18:17:12 +000048def simm13 : PatLeaf<(imm), [{ return isInt<13>(N->getSExtValue()); }]>;
Chris Lattner7b0902d2005-12-17 08:26:38 +000049
Chris Lattnerb71f9f82005-12-17 19:41:43 +000050def LO10 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000051 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() & 1023,
Owen Anderson825b72b2009-08-11 20:47:22 +000052 MVT::i32);
Chris Lattnerb71f9f82005-12-17 19:41:43 +000053}]>;
54
Chris Lattner57dd3bc2005-12-17 19:37:00 +000055def HI22 : SDNodeXForm<imm, [{
56 // Transformation function: shift the immediate value down into the low bits.
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant((unsigned)N->getZExtValue() >> 10, MVT::i32);
Chris Lattner57dd3bc2005-12-17 19:37:00 +000058}]>;
59
60def SETHIimm : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 return (((unsigned)N->getZExtValue() >> 10) << 10) ==
62 (unsigned)N->getZExtValue();
Chris Lattner57dd3bc2005-12-17 19:37:00 +000063}], HI22>;
64
Chris Lattnerbc83fd92005-12-17 20:04:49 +000065// Addressing modes.
Evan Chengaf9db752006-10-11 21:03:53 +000066def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", [], []>;
67def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", [frameindex], []>;
Chris Lattnerbc83fd92005-12-17 20:04:49 +000068
69// Address operands
70def MEMrr : Operand<i32> {
71 let PrintMethod = "printMemOperand";
Chris Lattnerbc83fd92005-12-17 20:04:49 +000072 let MIOperandInfo = (ops IntRegs, IntRegs);
73}
74def MEMri : Operand<i32> {
75 let PrintMethod = "printMemOperand";
Chris Lattnerbc83fd92005-12-17 20:04:49 +000076 let MIOperandInfo = (ops IntRegs, i32imm);
77}
78
Chris Lattner04dd6732005-12-18 01:46:58 +000079// Branch targets have OtherVT type.
80def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000081def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000082
Chris Lattner6788faa2006-01-31 06:49:09 +000083// Operand for printing out a condition code.
Chris Lattner7c90f732006-02-05 05:50:24 +000084let PrintMethod = "printCCOperand" in
85 def CCOp : Operand<i32>;
Chris Lattner6788faa2006-01-31 06:49:09 +000086
Chris Lattner7c90f732006-02-05 05:50:24 +000087def SDTSPcmpfcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000088SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000089def SDTSPbrcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000090SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000091def SDTSPselectcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000092SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000093def SDTSPFTOI :
Chris Lattner3cb71872005-12-23 05:00:16 +000094SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000095def SDTSPITOF :
Chris Lattner3cb71872005-12-23 05:00:16 +000096SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000097
Chris Lattner036609b2010-12-23 18:28:41 +000098def SPcmpicc : SDNode<"SPISD::CMPICC", SDTIntBinOp, [SDNPOutGlue]>;
99def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutGlue]>;
100def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
101def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInGlue]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000102
Chris Lattner7c90f732006-02-05 05:50:24 +0000103def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>;
104def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000105
Chris Lattner7c90f732006-02-05 05:50:24 +0000106def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>;
107def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000108
Chris Lattner036609b2010-12-23 18:28:41 +0000109def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInGlue]>;
110def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInGlue]>;
Chris Lattner33084492005-12-18 08:13:54 +0000111
Venkatraman Govindaraju765e08d2009-08-26 04:50:17 +0000112// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000113def SDT_SPCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
114def SDT_SPCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
115 SDTCisVT<1, i32> ]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000116
Bill Wendlingc69107c2007-11-13 09:19:02 +0000117def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +0000118 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000119def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +0000120 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000121
Chris Lattner7c90f732006-02-05 05:50:24 +0000122def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
123def call : SDNode<"SPISD::CALL", SDT_SPCall,
Chris Lattner036609b2010-12-23 18:28:41 +0000124 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000125
Dan Gohman704df9f2008-03-13 23:07:40 +0000126def retflag : SDNode<"SPISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +0000127 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000128
Chris Lattnerdb486a62009-09-15 17:46:24 +0000129def getPCX : Operand<i32> {
130 let PrintMethod = "printGetPCX";
131}
132
Chris Lattner7b0902d2005-12-17 08:26:38 +0000133//===----------------------------------------------------------------------===//
Chris Lattner3772bcb2006-01-30 07:43:04 +0000134// SPARC Flag Conditions
135//===----------------------------------------------------------------------===//
136
Chris Lattner7c90f732006-02-05 05:50:24 +0000137// Note that these values must be kept in sync with the CCOp::CondCode enum
Chris Lattner3772bcb2006-01-30 07:43:04 +0000138// values.
Chris Lattner7a4d2912006-01-31 06:56:30 +0000139class ICC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000140def ICC_NE : ICC_VAL< 9>; // Not Equal
141def ICC_E : ICC_VAL< 1>; // Equal
142def ICC_G : ICC_VAL<10>; // Greater
143def ICC_LE : ICC_VAL< 2>; // Less or Equal
144def ICC_GE : ICC_VAL<11>; // Greater or Equal
145def ICC_L : ICC_VAL< 3>; // Less
146def ICC_GU : ICC_VAL<12>; // Greater Unsigned
147def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
148def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
149def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
150def ICC_POS : ICC_VAL<14>; // Positive
151def ICC_NEG : ICC_VAL< 6>; // Negative
152def ICC_VC : ICC_VAL<15>; // Overflow Clear
153def ICC_VS : ICC_VAL< 7>; // Overflow Set
Chris Lattner3772bcb2006-01-30 07:43:04 +0000154
Chris Lattner7a4d2912006-01-31 06:56:30 +0000155class FCC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000156def FCC_U : FCC_VAL<23>; // Unordered
157def FCC_G : FCC_VAL<22>; // Greater
158def FCC_UG : FCC_VAL<21>; // Unordered or Greater
159def FCC_L : FCC_VAL<20>; // Less
160def FCC_UL : FCC_VAL<19>; // Unordered or Less
161def FCC_LG : FCC_VAL<18>; // Less or Greater
162def FCC_NE : FCC_VAL<17>; // Not Equal
163def FCC_E : FCC_VAL<25>; // Equal
164def FCC_UE : FCC_VAL<24>; // Unordered or Equal
165def FCC_GE : FCC_VAL<25>; // Greater or Equal
166def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
167def FCC_LE : FCC_VAL<27>; // Less or Equal
168def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
169def FCC_O : FCC_VAL<29>; // Ordered
Chris Lattner3772bcb2006-01-30 07:43:04 +0000170
Chris Lattneraca36b92006-09-01 22:28:02 +0000171//===----------------------------------------------------------------------===//
172// Instruction Class Templates
173//===----------------------------------------------------------------------===//
174
175/// F3_12 multiclass - Define a normal F3_1/F3_2 pattern in one shot.
176multiclass F3_12<string OpcStr, bits<6> Op3Val, SDNode OpNode> {
177 def rr : F3_1<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000178 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000179 !strconcat(OpcStr, " $b, $c, $dst"),
180 [(set IntRegs:$dst, (OpNode IntRegs:$b, IntRegs:$c))]>;
181 def ri : F3_2<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000182 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000183 !strconcat(OpcStr, " $b, $c, $dst"),
184 [(set IntRegs:$dst, (OpNode IntRegs:$b, simm13:$c))]>;
185}
186
187/// F3_12np multiclass - Define a normal F3_1/F3_2 pattern in one shot, with no
188/// pattern.
189multiclass F3_12np<string OpcStr, bits<6> Op3Val> {
190 def rr : F3_1<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000191 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000192 !strconcat(OpcStr, " $b, $c, $dst"), []>;
193 def ri : F3_2<2, Op3Val,
Evan Cheng64d80e32007-07-19 01:14:50 +0000194 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattneraca36b92006-09-01 22:28:02 +0000195 !strconcat(OpcStr, " $b, $c, $dst"), []>;
196}
Chris Lattner3772bcb2006-01-30 07:43:04 +0000197
198//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000199// Instructions
200//===----------------------------------------------------------------------===//
201
Chris Lattner275f6452004-02-28 19:37:18 +0000202// Pseudo instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000203class Pseudo<dag outs, dag ins, string asmstr, list<dag> pattern>
204 : InstSP<outs, ins, asmstr, pattern>;
Chris Lattnereee99bd2005-12-18 08:21:00 +0000205
Chris Lattnerdb486a62009-09-15 17:46:24 +0000206// GETPCX for PIC
207let Defs = [O7], Uses = [O7] in {
208 def GETPCX : Pseudo<(outs getPCX:$getpcseq), (ins), "$getpcseq", [] >;
209}
210
Evan Cheng071a2792007-09-11 19:55:27 +0000211let Defs = [O6], Uses = [O6] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000212def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i32imm:$amt),
Chris Lattner2db3ff62005-12-18 15:55:15 +0000213 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000214 [(callseq_start timm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000215def ADJCALLSTACKUP : Pseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
216 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000217 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000218}
Evan Cheng6e141fd2007-12-12 23:12:09 +0000219
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000220// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
221// fpmover pass.
Chris Lattner2deb87f2006-02-21 18:04:32 +0000222let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
Evan Cheng64d80e32007-07-19 01:14:50 +0000223 def FpMOVD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000224 "!FpMOVD $src, $dst", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000225 def FpNEGD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000226 "!FpNEGD $src, $dst",
227 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000228 def FpABSD : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000229 "!FpABSD $src, $dst",
230 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
231}
Chris Lattner33084492005-12-18 08:13:54 +0000232
Dan Gohman533297b2009-10-29 18:10:34 +0000233// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
234// instruction selection into a branch sequence. This has to handle all
235// permutations of selection between i32/f32/f64 on ICC and FCC.
236let usesCustomInserter = 1 in { // Expanded after instruction selection.
Chris Lattner33084492005-12-18 08:13:54 +0000237 def SELECT_CC_Int_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000238 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000239 "; SELECT_CC_Int_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000240 [(set IntRegs:$dst, (SPselecticc IntRegs:$T, IntRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000241 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000242 def SELECT_CC_Int_FCC
Evan Cheng64d80e32007-07-19 01:14:50 +0000243 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000244 "; SELECT_CC_Int_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000245 [(set IntRegs:$dst, (SPselectfcc IntRegs:$T, IntRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000246 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000247 def SELECT_CC_FP_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000248 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000249 "; SELECT_CC_FP_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000250 [(set FPRegs:$dst, (SPselecticc FPRegs:$T, FPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000251 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000252 def SELECT_CC_FP_FCC
Evan Cheng64d80e32007-07-19 01:14:50 +0000253 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000254 "; SELECT_CC_FP_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000255 [(set FPRegs:$dst, (SPselectfcc FPRegs:$T, FPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000256 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000257 def SELECT_CC_DFP_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000258 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000259 "; SELECT_CC_DFP_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000260 [(set DFPRegs:$dst, (SPselecticc DFPRegs:$T, DFPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000261 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000262 def SELECT_CC_DFP_FCC
Evan Cheng64d80e32007-07-19 01:14:50 +0000263 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
Chris Lattner33084492005-12-18 08:13:54 +0000264 "; SELECT_CC_DFP_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000265 [(set DFPRegs:$dst, (SPselectfcc DFPRegs:$T, DFPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000266 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000267}
Chris Lattner275f6452004-02-28 19:37:18 +0000268
Chris Lattner76afdc92006-01-30 05:35:57 +0000269
Brian Gaekea8056fa2004-03-06 05:32:13 +0000270// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000271// special cases of JMPL:
Dan Gohmanadaace82009-11-11 18:11:07 +0000272let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, isBarrier = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000273 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000274 def RETL: F3_2<2, 0b111000, (outs), (ins), "retl", [(retflag)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000275}
Brian Gaeke8542e082004-04-02 20:53:37 +0000276
277// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000278def LDSBrr : F3_1<3, 0b001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000279 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000280 "ldsb [$addr], $dst",
Evan Cheng466685d2006-10-09 20:57:25 +0000281 [(set IntRegs:$dst, (sextloadi8 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000282def LDSBri : F3_2<3, 0b001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000283 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000284 "ldsb [$addr], $dst",
Evan Cheng466685d2006-10-09 20:57:25 +0000285 [(set IntRegs:$dst, (sextloadi8 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000286def LDSHrr : F3_1<3, 0b001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000287 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000288 "ldsh [$addr], $dst",
Evan Cheng466685d2006-10-09 20:57:25 +0000289 [(set IntRegs:$dst, (sextloadi16 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000290def LDSHri : F3_2<3, 0b001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000291 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000292 "ldsh [$addr], $dst",
Evan Cheng466685d2006-10-09 20:57:25 +0000293 [(set IntRegs:$dst, (sextloadi16 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000294def LDUBrr : F3_1<3, 0b000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000295 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000296 "ldub [$addr], $dst",
Evan Cheng466685d2006-10-09 20:57:25 +0000297 [(set IntRegs:$dst, (zextloadi8 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000298def LDUBri : F3_2<3, 0b000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000299 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000300 "ldub [$addr], $dst",
Evan Cheng466685d2006-10-09 20:57:25 +0000301 [(set IntRegs:$dst, (zextloadi8 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000302def LDUHrr : F3_1<3, 0b000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000303 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000304 "lduh [$addr], $dst",
Evan Cheng466685d2006-10-09 20:57:25 +0000305 [(set IntRegs:$dst, (zextloadi16 ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000306def LDUHri : F3_2<3, 0b000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000307 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000308 "lduh [$addr], $dst",
Evan Cheng466685d2006-10-09 20:57:25 +0000309 [(set IntRegs:$dst, (zextloadi16 ADDRri:$addr))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000310def LDrr : F3_1<3, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000311 (outs IntRegs:$dst), (ins MEMrr:$addr),
Chris Lattner19637832005-12-17 20:26:45 +0000312 "ld [$addr], $dst",
313 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000314def LDri : F3_2<3, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000315 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattner84e2abf2005-12-17 20:18:24 +0000316 "ld [$addr], $dst",
317 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000318
Brian Gaeke562d5b02004-06-18 05:19:27 +0000319// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000320def LDFrr : F3_1<3, 0b100000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000321 (outs FPRegs:$dst), (ins MEMrr:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000322 "ld [$addr], $dst",
323 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000324def LDFri : F3_2<3, 0b100000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000325 (outs FPRegs:$dst), (ins MEMri:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000326 "ld [$addr], $dst",
327 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000328def LDDFrr : F3_1<3, 0b100011,
Evan Cheng64d80e32007-07-19 01:14:50 +0000329 (outs DFPRegs:$dst), (ins MEMrr:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000330 "ldd [$addr], $dst",
331 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000332def LDDFri : F3_2<3, 0b100011,
Evan Cheng64d80e32007-07-19 01:14:50 +0000333 (outs DFPRegs:$dst), (ins MEMri:$addr),
Chris Lattnerb575baf2005-12-17 20:32:47 +0000334 "ldd [$addr], $dst",
335 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000336
Brian Gaeke8542e082004-04-02 20:53:37 +0000337// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000338def STBrr : F3_1<3, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000339 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000340 "stb $src, [$addr]",
Evan Cheng8b2794a2006-10-13 21:14:26 +0000341 [(truncstorei8 IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000342def STBri : F3_2<3, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000343 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000344 "stb $src, [$addr]",
Evan Cheng8b2794a2006-10-13 21:14:26 +0000345 [(truncstorei8 IntRegs:$src, ADDRri:$addr)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000346def STHrr : F3_1<3, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000347 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000348 "sth $src, [$addr]",
Evan Cheng8b2794a2006-10-13 21:14:26 +0000349 [(truncstorei16 IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000350def STHri : F3_2<3, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000352 "sth $src, [$addr]",
Evan Cheng8b2794a2006-10-13 21:14:26 +0000353 [(truncstorei16 IntRegs:$src, ADDRri:$addr)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000354def STrr : F3_1<3, 0b000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000355 (outs), (ins MEMrr:$addr, IntRegs:$src),
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000356 "st $src, [$addr]",
357 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000358def STri : F3_2<3, 0b000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000359 (outs), (ins MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000360 "st $src, [$addr]",
361 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000362
363// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000364def STFrr : F3_1<3, 0b100100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000365 (outs), (ins MEMrr:$addr, FPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000366 "st $src, [$addr]",
367 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000368def STFri : F3_2<3, 0b100100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000369 (outs), (ins MEMri:$addr, FPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000370 "st $src, [$addr]",
371 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000372def STDFrr : F3_1<3, 0b100111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000373 (outs), (ins MEMrr:$addr, DFPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000374 "std $src, [$addr]",
375 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000376def STDFri : F3_2<3, 0b100111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000377 (outs), (ins MEMri:$addr, DFPRegs:$src),
Chris Lattner53ec2032005-12-17 20:47:16 +0000378 "std $src, [$addr]",
379 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000380
Brian Gaeke775158d2004-03-04 04:37:45 +0000381// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000382def SETHIi: F2_1<0b100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000383 (outs IntRegs:$dst), (ins i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000384 "sethi $src, $dst",
385 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000386
Brian Gaeke8542e082004-04-02 20:53:37 +0000387// Section B.10 - NOP Instruction, p. 105
388// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000389let rd = 0, imm22 = 0 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000390 def NOP : F2_1<0b100, (outs), (ins), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000391
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000392// Section B.11 - Logical Instructions, p. 106
Chris Lattneraca36b92006-09-01 22:28:02 +0000393defm AND : F3_12<"and", 0b000001, and>;
394
Chris Lattner96b84be2005-12-16 06:25:42 +0000395def ANDNrr : F3_1<2, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000396 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000397 "andn $b, $c, $dst",
398 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000399def ANDNri : F3_2<2, 0b000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000400 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000401 "andn $b, $c, $dst", []>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000402
403defm OR : F3_12<"or", 0b000010, or>;
404
Chris Lattner96b84be2005-12-16 06:25:42 +0000405def ORNrr : F3_1<2, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000406 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000407 "orn $b, $c, $dst",
408 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000409def ORNri : F3_2<2, 0b000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000410 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000411 "orn $b, $c, $dst", []>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000412defm XOR : F3_12<"xor", 0b000011, xor>;
413
Chris Lattner96b84be2005-12-16 06:25:42 +0000414def XNORrr : F3_1<2, 0b000111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000415 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000416 "xnor $b, $c, $dst",
Chris Lattnerbda559e2006-01-11 07:14:01 +0000417 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000418def XNORri : F3_2<2, 0b000111,
Evan Cheng64d80e32007-07-19 01:14:50 +0000419 (outs IntRegs:$dst), (ins IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000420 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000421
422// Section B.12 - Shift Instructions, p. 107
Chris Lattneraca36b92006-09-01 22:28:02 +0000423defm SLL : F3_12<"sll", 0b100101, shl>;
424defm SRL : F3_12<"srl", 0b100110, srl>;
425defm SRA : F3_12<"sra", 0b100111, sra>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000426
427// Section B.13 - Add Instructions, p. 108
Chris Lattneraca36b92006-09-01 22:28:02 +0000428defm ADD : F3_12<"add", 0b000000, add>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000429
430// "LEA" forms of add (patterns to make tblgen happy)
431def LEA_ADDri : F3_2<2, 0b000000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000432 (outs IntRegs:$dst), (ins MEMri:$addr),
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000433 "add ${addr:arith}, $dst",
434 [(set IntRegs:$dst, ADDRri:$addr)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000435
436let Defs = [ICC] in
437 defm ADDCC : F3_12<"addcc", 0b010000, addc>;
438
Chris Lattneraca36b92006-09-01 22:28:02 +0000439defm ADDX : F3_12<"addx", 0b001000, adde>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000440
Brian Gaeke775158d2004-03-04 04:37:45 +0000441// Section B.15 - Subtract Instructions, p. 110
Chris Lattneraca36b92006-09-01 22:28:02 +0000442defm SUB : F3_12 <"sub" , 0b000100, sub>;
443defm SUBX : F3_12 <"subx" , 0b001100, sube>;
Chris Lattneraca36b92006-09-01 22:28:02 +0000444
Chris Lattnerdb486a62009-09-15 17:46:24 +0000445let Defs = [ICC] in {
446 defm SUBCC : F3_12 <"subcc", 0b010100, SPcmpicc>;
447
448 def SUBXCCrr: F3_1<2, 0b011100,
449 (outs IntRegs:$dst), (ins IntRegs:$b, IntRegs:$c),
450 "subxcc $b, $c, $dst", []>;
451}
Brian Gaeke775158d2004-03-04 04:37:45 +0000452
Brian Gaeke032f80f2004-03-16 22:37:13 +0000453// Section B.18 - Multiply Instructions, p. 113
Chris Lattneraca36b92006-09-01 22:28:02 +0000454defm UMUL : F3_12np<"umul", 0b001010>;
455defm SMUL : F3_12 <"smul", 0b001011, mul>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000456
Chris Lattner94136782006-02-09 05:06:36 +0000457
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000458// Section B.19 - Divide Instructions, p. 115
Chris Lattneraca36b92006-09-01 22:28:02 +0000459defm UDIV : F3_12np<"udiv", 0b001110>;
460defm SDIV : F3_12np<"sdiv", 0b001111>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000461
Brian Gaekea8056fa2004-03-06 05:32:13 +0000462// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattneraca36b92006-09-01 22:28:02 +0000463defm SAVE : F3_12np<"save" , 0b111100>;
464defm RESTORE : F3_12np<"restore", 0b111101>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000465
Brian Gaekec3e97012004-05-08 04:21:32 +0000466// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000467
468// conditional branch class:
Evan Cheng64d80e32007-07-19 01:14:50 +0000469class BranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
470 : F2_2<cc, 0b010, (outs), ins, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000471 let isBranch = 1;
472 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000473 let hasDelaySlot = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000474}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000475
476let isBarrier = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000477 def BA : BranchSP<0b1000, (ins brtarget:$dst),
Chris Lattner04dd6732005-12-18 01:46:58 +0000478 "ba $dst",
479 [(br bb:$dst)]>;
Chris Lattnerdb486a62009-09-15 17:46:24 +0000480
Chris Lattner7a4d2912006-01-31 06:56:30 +0000481// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000482let Uses = [ICC] in
483 def BCOND : BranchSP<0, (ins brtarget:$dst, CCOp:$cc),
484 "b$cc $dst",
485 [(SPbricc bb:$dst, imm:$cc)]>;
Chris Lattner3772bcb2006-01-30 07:43:04 +0000486
Brian Gaekec3e97012004-05-08 04:21:32 +0000487
Brian Gaeke4185d032004-07-08 09:08:22 +0000488// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
489
490// floating-point conditional branch class:
Evan Cheng64d80e32007-07-19 01:14:50 +0000491class FPBranchSP<bits<4> cc, dag ins, string asmstr, list<dag> pattern>
492 : F2_2<cc, 0b110, (outs), ins, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000493 let isBranch = 1;
494 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000495 let hasDelaySlot = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000496}
497
Chris Lattner7a4d2912006-01-31 06:56:30 +0000498// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000499let Uses = [FCC] in
500 def FBCOND : FPBranchSP<0, (ins brtarget:$dst, CCOp:$cc),
501 "fb$cc $dst",
502 [(SPbrfcc bb:$dst, imm:$cc)]>;
Brian Gaekeb354b712004-11-16 07:32:09 +0000503
504
Brian Gaeke8542e082004-04-02 20:53:37 +0000505// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000506// This is the only Format 1 instruction
Evan Cheng171049d2005-12-23 22:14:32 +0000507let Uses = [O0, O1, O2, O3, O4, O5],
Evan Chengffbacca2007-07-21 00:34:19 +0000508 hasDelaySlot = 1, isCall = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000509 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
510 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000511 def CALL : InstSP<(outs), (ins calltarget:$dst),
Evan Cheng171049d2005-12-23 22:14:32 +0000512 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000513 bits<30> disp;
514 let op = 1;
515 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000516 }
Evan Cheng171049d2005-12-23 22:14:32 +0000517
Chris Lattner2db3ff62005-12-18 15:55:15 +0000518 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000519 def JMPLrr : F3_1<2, 0b111000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000520 (outs), (ins MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000521 "call $ptr",
Chris Lattnerde3e05f2010-03-18 23:57:57 +0000522 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000523 def JMPLri : F3_2<2, 0b111000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000524 (outs), (ins MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000525 "call $ptr",
Chris Lattnerde3e05f2010-03-18 23:57:57 +0000526 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000527}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000528
Chris Lattner37949f52005-12-17 22:22:53 +0000529// Section B.28 - Read State Register Instructions
530def RDY : F3_1<2, 0b101000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000531 (outs IntRegs:$dst), (ins),
Chris Lattner97561fc2005-12-19 00:53:02 +0000532 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000533
Chris Lattner22ede702004-04-07 04:06:46 +0000534// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000535def WRYrr : F3_1<2, 0b110000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000536 (outs), (ins IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000537 "wr $b, $c, %y", []>;
538def WRYri : F3_2<2, 0b110000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000539 (outs), (ins IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000540 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000541
Brian Gaekec53105c2004-06-27 22:53:56 +0000542// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000543def FITOS : F3_3<2, 0b110100, 0b011000100,
Evan Cheng64d80e32007-07-19 01:14:50 +0000544 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000545 "fitos $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000546 [(set FPRegs:$dst, (SPitof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000547def FITOD : F3_3<2, 0b110100, 0b011001000,
Evan Cheng64d80e32007-07-19 01:14:50 +0000548 (outs DFPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000549 "fitod $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000550 [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000551
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000552// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000553def FSTOI : F3_3<2, 0b110100, 0b011010001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000554 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000555 "fstoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000556 [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000557def FDTOI : F3_3<2, 0b110100, 0b011010010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000558 (outs FPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000559 "fdtoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000560 [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000561
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000562// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000563def FSTOD : F3_3<2, 0b110100, 0b011001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000564 (outs DFPRegs:$dst), (ins FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000565 "fstod $src, $dst",
566 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000567def FDTOS : F3_3<2, 0b110100, 0b011000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000568 (outs FPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000569 "fdtos $src, $dst",
570 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000571
Brian Gaekef89cc652004-06-18 06:28:10 +0000572// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000573def FMOVS : F3_3<2, 0b110100, 0b000000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000574 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000575 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000576def FNEGS : F3_3<2, 0b110100, 0b000000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000577 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000578 "fnegs $src, $dst",
579 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000580def FABSS : F3_3<2, 0b110100, 0b000001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000581 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000582 "fabss $src, $dst",
583 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000584
Chris Lattner294974b2005-12-17 23:20:27 +0000585
586// Floating-point Square Root Instructions, p.145
587def FSQRTS : F3_3<2, 0b110100, 0b000101001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000588 (outs FPRegs:$dst), (ins FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000589 "fsqrts $src, $dst",
590 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
591def FSQRTD : F3_3<2, 0b110100, 0b000101010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000592 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000593 "fsqrtd $src, $dst",
594 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
595
596
Brian Gaekef89cc652004-06-18 06:28:10 +0000597
Brian Gaekec53105c2004-06-27 22:53:56 +0000598// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000599def FADDS : F3_3<2, 0b110100, 0b001000001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000600 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000601 "fadds $src1, $src2, $dst",
602 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000603def FADDD : F3_3<2, 0b110100, 0b001000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000604 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000605 "faddd $src1, $src2, $dst",
606 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000607def FSUBS : F3_3<2, 0b110100, 0b001000101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000608 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000609 "fsubs $src1, $src2, $dst",
610 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000611def FSUBD : F3_3<2, 0b110100, 0b001000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000612 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000613 "fsubd $src1, $src2, $dst",
614 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000615
616// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000617def FMULS : F3_3<2, 0b110100, 0b001001001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000618 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000619 "fmuls $src1, $src2, $dst",
620 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000621def FMULD : F3_3<2, 0b110100, 0b001001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000622 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000623 "fmuld $src1, $src2, $dst",
624 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000625def FSMULD : F3_3<2, 0b110100, 0b001101001,
Evan Cheng64d80e32007-07-19 01:14:50 +0000626 (outs DFPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000627 "fsmuld $src1, $src2, $dst",
628 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
629 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000630def FDIVS : F3_3<2, 0b110100, 0b001001101,
Evan Cheng64d80e32007-07-19 01:14:50 +0000631 (outs FPRegs:$dst), (ins FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000632 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000633 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000634def FDIVD : F3_3<2, 0b110100, 0b001001110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000635 (outs DFPRegs:$dst), (ins DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000636 "fdivd $src1, $src2, $dst",
637 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000638
Brian Gaeke4185d032004-07-08 09:08:22 +0000639// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000640// Note: the 2nd template arg is different for these guys.
641// Note 2: the result of a FCMP is not available until the 2nd cycle
642// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000643// is modelled with a forced noop after the instruction.
Chris Lattnerdb486a62009-09-15 17:46:24 +0000644let Defs = [FCC] in {
645 def FCMPS : F3_3<2, 0b110101, 0b001010001,
646 (outs), (ins FPRegs:$src1, FPRegs:$src2),
647 "fcmps $src1, $src2\n\tnop",
648 [(SPcmpfcc FPRegs:$src1, FPRegs:$src2)]>;
649 def FCMPD : F3_3<2, 0b110101, 0b001010010,
650 (outs), (ins DFPRegs:$src1, DFPRegs:$src2),
651 "fcmpd $src1, $src2\n\tnop",
652 [(SPcmpfcc DFPRegs:$src1, DFPRegs:$src2)]>;
653}
Chris Lattner76afdc92006-01-30 05:35:57 +0000654
655//===----------------------------------------------------------------------===//
656// V9 Instructions
657//===----------------------------------------------------------------------===//
658
659// V9 Conditional Moves.
Eric Christopherc63a4042010-06-21 20:22:35 +0000660let Predicates = [HasV9], Constraints = "$T = $dst" in {
Chris Lattner97f91022006-01-31 06:24:29 +0000661 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
Chris Lattner76afdc92006-01-30 05:35:57 +0000662 // FIXME: Add instruction encodings for the JIT some day.
Chris Lattner6788faa2006-01-31 06:49:09 +0000663 def MOVICCrr
Evan Cheng64d80e32007-07-19 01:14:50 +0000664 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
Chris Lattner6788faa2006-01-31 06:49:09 +0000665 "mov$cc %icc, $F, $dst",
Chris Lattner749d6fa2006-01-31 06:18:16 +0000666 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000667 (SPselecticc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6788faa2006-01-31 06:49:09 +0000668 def MOVICCri
Evan Cheng64d80e32007-07-19 01:14:50 +0000669 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
Chris Lattner6788faa2006-01-31 06:49:09 +0000670 "mov$cc %icc, $F, $dst",
Chris Lattner97f91022006-01-31 06:24:29 +0000671 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000672 (SPselecticc simm11:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6dc83c72006-01-31 05:26:36 +0000673
Chris Lattner6788faa2006-01-31 06:49:09 +0000674 def MOVFCCrr
Evan Cheng64d80e32007-07-19 01:14:50 +0000675 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, IntRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000676 "mov$cc %fcc0, $F, $dst",
Chris Lattner749d6fa2006-01-31 06:18:16 +0000677 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000678 (SPselectfcc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6788faa2006-01-31 06:49:09 +0000679 def MOVFCCri
Evan Cheng64d80e32007-07-19 01:14:50 +0000680 : Pseudo<(outs IntRegs:$dst), (ins IntRegs:$T, i32imm:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000681 "mov$cc %fcc0, $F, $dst",
Chris Lattner97f91022006-01-31 06:24:29 +0000682 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000683 (SPselectfcc simm11:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000684
685 def FMOVS_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000686 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
Chris Lattneraf370f72006-01-31 07:26:55 +0000687 "fmovs$cc %icc, $F, $dst",
688 [(set FPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000689 (SPselecticc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000690 def FMOVD_ICC
Evan Cheng64d80e32007-07-19 01:14:50 +0000691 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
Chris Lattneraf370f72006-01-31 07:26:55 +0000692 "fmovd$cc %icc, $F, $dst",
693 [(set DFPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000694 (SPselecticc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000695 def FMOVS_FCC
Evan Cheng64d80e32007-07-19 01:14:50 +0000696 : Pseudo<(outs FPRegs:$dst), (ins FPRegs:$T, FPRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000697 "fmovs$cc %fcc0, $F, $dst",
Chris Lattneraf370f72006-01-31 07:26:55 +0000698 [(set FPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000699 (SPselectfcc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000700 def FMOVD_FCC
Evan Cheng64d80e32007-07-19 01:14:50 +0000701 : Pseudo<(outs DFPRegs:$dst), (ins DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000702 "fmovd$cc %fcc0, $F, $dst",
Chris Lattneraf370f72006-01-31 07:26:55 +0000703 [(set DFPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000704 (SPselectfcc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000705
Chris Lattner76afdc92006-01-30 05:35:57 +0000706}
707
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000708// Floating-Point Move Instructions, p. 164 of the V9 manual.
709let Predicates = [HasV9] in {
710 def FMOVD : F3_3<2, 0b110100, 0b000000010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000711 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000712 "fmovd $src, $dst", []>;
713 def FNEGD : F3_3<2, 0b110100, 0b000000110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000714 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000715 "fnegd $src, $dst",
716 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
717 def FABSD : F3_3<2, 0b110100, 0b000001010,
Evan Cheng64d80e32007-07-19 01:14:50 +0000718 (outs DFPRegs:$dst), (ins DFPRegs:$src),
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000719 "fabsd $src, $dst",
720 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
721}
722
Chris Lattner9072c052006-01-30 06:14:02 +0000723// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
724// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
725def POPCrr : F3_1<2, 0b101110,
Evan Cheng64d80e32007-07-19 01:14:50 +0000726 (outs IntRegs:$dst), (ins IntRegs:$src),
Chris Lattner9072c052006-01-30 06:14:02 +0000727 "popc $src, $dst", []>, Requires<[HasV9]>;
728def : Pat<(ctpop IntRegs:$src),
729 (POPCrr (SLLri IntRegs:$src, 0))>;
730
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000731//===----------------------------------------------------------------------===//
732// Non-Instruction Patterns
733//===----------------------------------------------------------------------===//
734
735// Small immediates.
736def : Pat<(i32 simm13:$val),
737 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000738// Arbitrary immediates.
739def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000740 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000741
Nate Begeman551bf3f2006-02-17 05:43:56 +0000742// subc
743def : Pat<(subc IntRegs:$b, IntRegs:$c),
744 (SUBCCrr IntRegs:$b, IntRegs:$c)>;
745def : Pat<(subc IntRegs:$b, simm13:$val),
746 (SUBCCri IntRegs:$b, imm:$val)>;
747
Chris Lattner76acc872005-12-18 02:37:35 +0000748// Global addresses, constant pool entries
Chris Lattner7c90f732006-02-05 05:50:24 +0000749def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
750def : Pat<(SPlo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
751def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
752def : Pat<(SPlo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000753
Chris Lattner4fca0172006-01-15 09:26:27 +0000754// Add reg, lo. This is used when taking the addr of a global/constpool entry.
Chris Lattner7c90f732006-02-05 05:50:24 +0000755def : Pat<(add IntRegs:$r, (SPlo tglobaladdr:$in)),
Chris Lattner4fca0172006-01-15 09:26:27 +0000756 (ADDri IntRegs:$r, tglobaladdr:$in)>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000757def : Pat<(add IntRegs:$r, (SPlo tconstpool:$in)),
Chris Lattner4fca0172006-01-15 09:26:27 +0000758 (ADDri IntRegs:$r, tconstpool:$in)>;
759
Evan Cheng171049d2005-12-23 22:14:32 +0000760// Calls:
761def : Pat<(call tglobaladdr:$dst),
762 (CALL tglobaladdr:$dst)>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000763def : Pat<(call texternalsym:$dst),
764 (CALL texternalsym:$dst)>;
Evan Cheng171049d2005-12-23 22:14:32 +0000765
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000766// Map integer extload's to zextloads.
Evan Cheng466685d2006-10-09 20:57:25 +0000767def : Pat<(i32 (extloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
768def : Pat<(i32 (extloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;
769def : Pat<(i32 (extloadi8 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
770def : Pat<(i32 (extloadi8 ADDRri:$src)), (LDUBri ADDRri:$src)>;
771def : Pat<(i32 (extloadi16 ADDRrr:$src)), (LDUHrr ADDRrr:$src)>;
772def : Pat<(i32 (extloadi16 ADDRri:$src)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000773
Chris Lattnera1251f22005-12-19 01:43:04 +0000774// zextload bool -> zextload byte
Evan Cheng466685d2006-10-09 20:57:25 +0000775def : Pat<(i32 (zextloadi1 ADDRrr:$src)), (LDUBrr ADDRrr:$src)>;
776def : Pat<(i32 (zextloadi1 ADDRri:$src)), (LDUBri ADDRri:$src)>;