blob: bf8d6f4ec09da8d272c91e568b3f1628f8de1c9f [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
Chris Lattnerb34d3fd2006-01-30 05:48:37 +000028// HasNoV9 - This predicate is true when the target doesn't have V9
29// instructions. Use of this is just a hack for the isel not having proper
30// costs for V8 instructions that are more expensive than their V9 ones.
31def HasNoV9 : Predicate<"!Subtarget.isV9()">;
32
Chris Lattner76afdc92006-01-30 05:35:57 +000033// HasVIS - This is true when the target processor has VIS extensions.
34def HasVIS : Predicate<"Subtarget.isVIS()">;
35
36// UseDeprecatedInsts - This predicate is true when the target processor is a
37// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
38// to use when appropriate. In either of these cases, the instruction selector
39// will pick deprecated instructions.
40def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
41
42//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000043// Instruction Pattern Stuff
44//===----------------------------------------------------------------------===//
45
46def simm13 : PatLeaf<(imm), [{
47 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
48 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
49}]>;
50
Chris Lattnerb71f9f82005-12-17 19:41:43 +000051def LO10 : SDNodeXForm<imm, [{
52 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
53}]>;
54
Chris Lattner57dd3bc2005-12-17 19:37:00 +000055def HI22 : SDNodeXForm<imm, [{
56 // Transformation function: shift the immediate value down into the low bits.
57 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
58}]>;
59
60def SETHIimm : PatLeaf<(imm), [{
61 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
62}], HI22>;
63
Chris Lattnerbc83fd92005-12-17 20:04:49 +000064// Addressing modes.
65def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
66def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
67
68// Address operands
69def MEMrr : Operand<i32> {
70 let PrintMethod = "printMemOperand";
71 let NumMIOperands = 2;
72 let MIOperandInfo = (ops IntRegs, IntRegs);
73}
74def MEMri : Operand<i32> {
75 let PrintMethod = "printMemOperand";
76 let NumMIOperands = 2;
77 let MIOperandInfo = (ops IntRegs, i32imm);
78}
79
Chris Lattner04dd6732005-12-18 01:46:58 +000080// Branch targets have OtherVT type.
81def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000082def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000083
Chris Lattner4d55aca2005-12-18 01:20:35 +000084def SDTV8cmpfcc :
85SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
86def SDTV8brcc :
Chris Lattner04dd6732005-12-18 01:46:58 +000087SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>,
Chris Lattner33084492005-12-18 08:13:54 +000088 SDTCisVT<2, FlagVT>]>;
89def SDTV8selectcc :
90SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
91 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner3cb71872005-12-23 05:00:16 +000092def SDTV8FTOI :
93SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
94def SDTV8ITOF :
95SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000096
Chris Lattner4bb91022006-01-12 17:05:32 +000097def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>;
98def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc, [SDNPOutFlag]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +000099def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
100def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
101
Chris Lattnere3572462005-12-18 02:10:39 +0000102def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
103def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000104
Chris Lattner3cb71872005-12-23 05:00:16 +0000105def V8ftoi : SDNode<"V8ISD::FTOI", SDTV8FTOI>;
106def V8itof : SDNode<"V8ISD::ITOF", SDTV8ITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000107
Chris Lattner33084492005-12-18 08:13:54 +0000108def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
109def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
110
Chris Lattner2db3ff62005-12-18 15:55:15 +0000111// These are target-independent nodes, but have target-specific formats.
112def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
113def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>;
114def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>;
115
Evan Cheng171049d2005-12-23 22:14:32 +0000116def SDT_V8Call : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Chris Lattner44ea7b12006-01-27 23:30:03 +0000117def call : SDNode<"V8ISD::CALL", SDT_V8Call,
Evan Cheng6da8d992006-01-09 18:28:21 +0000118 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000119
Evan Cheng171049d2005-12-23 22:14:32 +0000120def SDT_V8RetFlag : SDTypeProfile<0, 0, []>;
Evan Cheng6da8d992006-01-09 18:28:21 +0000121def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag,
122 [SDNPHasChain, SDNPOptInFlag]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000123
Chris Lattner7b0902d2005-12-17 08:26:38 +0000124//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000125// Instructions
126//===----------------------------------------------------------------------===//
127
Chris Lattner275f6452004-02-28 19:37:18 +0000128// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000129class Pseudo<dag ops, string asmstr, list<dag> pattern>
130 : InstV8<ops, asmstr, pattern>;
131
Chris Lattner2db3ff62005-12-18 15:55:15 +0000132def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
133 "!ADJCALLSTACKDOWN $amt",
134 [(callseq_start imm:$amt)]>;
135def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
136 "!ADJCALLSTACKUP $amt",
137 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000138def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
139 "!IMPLICIT_DEF $dst",
140 [(set IntRegs:$dst, (undef))]>;
141def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
142 [(set FPRegs:$dst, (undef))]>;
143def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
144 [(set DFPRegs:$dst, (undef))]>;
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000145
146// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
147// fpmover pass.
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000148let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
149 def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
150 "!FpMOVD $src, $dst", []>;
151 def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
152 "!FpNEGD $src, $dst",
153 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
154 def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
155 "!FpABSD $src, $dst",
156 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
157}
Chris Lattner33084492005-12-18 08:13:54 +0000158
159// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
160// scheduler into a branch sequence. This has to handle all permutations of
161// selection between i32/f32/f64 on ICC and FCC.
162let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
163 def SELECT_CC_Int_ICC
164 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
165 "; SELECT_CC_Int_ICC PSEUDO!",
166 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
167 imm:$Cond, ICC))]>;
168 def SELECT_CC_Int_FCC
169 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
170 "; SELECT_CC_Int_FCC PSEUDO!",
171 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
172 imm:$Cond, FCC))]>;
173 def SELECT_CC_FP_ICC
174 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
175 "; SELECT_CC_FP_ICC PSEUDO!",
176 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
177 imm:$Cond, ICC))]>;
178 def SELECT_CC_FP_FCC
179 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
180 "; SELECT_CC_FP_FCC PSEUDO!",
181 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
182 imm:$Cond, FCC))]>;
183 def SELECT_CC_DFP_ICC
184 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
185 "; SELECT_CC_DFP_ICC PSEUDO!",
186 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
187 imm:$Cond, ICC))]>;
188 def SELECT_CC_DFP_FCC
189 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
190 "; SELECT_CC_DFP_FCC PSEUDO!",
191 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
192 imm:$Cond, FCC))]>;
193}
Chris Lattner275f6452004-02-28 19:37:18 +0000194
Chris Lattner76afdc92006-01-30 05:35:57 +0000195
Brian Gaekea8056fa2004-03-06 05:32:13 +0000196// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000197// special cases of JMPL:
Evan Cheng2b4ea792005-12-26 09:11:45 +0000198let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000199 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng6da8d992006-01-09 18:28:21 +0000200 def RETL: F3_2<2, 0b111000, (ops), "retl", [(retflag)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000201}
Brian Gaeke8542e082004-04-02 20:53:37 +0000202
203// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000204def LDSBrr : F3_1<3, 0b001001,
205 (ops IntRegs:$dst, MEMrr:$addr),
206 "ldsb [$addr], $dst",
207 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000208def LDSBri : F3_2<3, 0b001001,
209 (ops IntRegs:$dst, MEMri:$addr),
210 "ldsb [$addr], $dst",
211 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000212def LDSHrr : F3_1<3, 0b001010,
213 (ops IntRegs:$dst, MEMrr:$addr),
214 "ldsh [$addr], $dst",
215 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000216def LDSHri : F3_2<3, 0b001010,
217 (ops IntRegs:$dst, MEMri:$addr),
218 "ldsh [$addr], $dst",
219 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000220def LDUBrr : F3_1<3, 0b000001,
221 (ops IntRegs:$dst, MEMrr:$addr),
222 "ldub [$addr], $dst",
223 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000224def LDUBri : F3_2<3, 0b000001,
225 (ops IntRegs:$dst, MEMri:$addr),
226 "ldub [$addr], $dst",
227 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000228def LDUHrr : F3_1<3, 0b000010,
229 (ops IntRegs:$dst, MEMrr:$addr),
230 "lduh [$addr], $dst",
231 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000232def LDUHri : F3_2<3, 0b000010,
233 (ops IntRegs:$dst, MEMri:$addr),
234 "lduh [$addr], $dst",
235 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000236def LDrr : F3_1<3, 0b000000,
237 (ops IntRegs:$dst, MEMrr:$addr),
238 "ld [$addr], $dst",
239 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000240def LDri : F3_2<3, 0b000000,
241 (ops IntRegs:$dst, MEMri:$addr),
242 "ld [$addr], $dst",
243 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000244
Brian Gaeke562d5b02004-06-18 05:19:27 +0000245// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000246def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000247 (ops FPRegs:$dst, MEMrr:$addr),
248 "ld [$addr], $dst",
249 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000250def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000251 (ops FPRegs:$dst, MEMri:$addr),
252 "ld [$addr], $dst",
253 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000254def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000255 (ops DFPRegs:$dst, MEMrr:$addr),
256 "ldd [$addr], $dst",
257 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000258def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000259 (ops DFPRegs:$dst, MEMri:$addr),
260 "ldd [$addr], $dst",
261 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000262
Brian Gaeke8542e082004-04-02 20:53:37 +0000263// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000264def STBrr : F3_1<3, 0b000101,
265 (ops MEMrr:$addr, IntRegs:$src),
266 "stb $src, [$addr]",
267 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000268def STBri : F3_2<3, 0b000101,
269 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000270 "stb $src, [$addr]",
271 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000272def STHrr : F3_1<3, 0b000110,
273 (ops MEMrr:$addr, IntRegs:$src),
274 "sth $src, [$addr]",
275 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000276def STHri : F3_2<3, 0b000110,
277 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000278 "sth $src, [$addr]",
279 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000280def STrr : F3_1<3, 0b000100,
281 (ops MEMrr:$addr, IntRegs:$src),
282 "st $src, [$addr]",
283 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000284def STri : F3_2<3, 0b000100,
285 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000286 "st $src, [$addr]",
287 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000288
289// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000290def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000291 (ops MEMrr:$addr, FPRegs:$src),
292 "st $src, [$addr]",
293 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000294def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000295 (ops MEMri:$addr, FPRegs:$src),
296 "st $src, [$addr]",
297 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000298def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000299 (ops MEMrr:$addr, DFPRegs:$src),
300 "std $src, [$addr]",
301 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000302def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000303 (ops MEMri:$addr, DFPRegs:$src),
304 "std $src, [$addr]",
305 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000306
Brian Gaeke775158d2004-03-04 04:37:45 +0000307// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000308def SETHIi: F2_1<0b100,
309 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000310 "sethi $src, $dst",
311 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000312
Brian Gaeke8542e082004-04-02 20:53:37 +0000313// Section B.10 - NOP Instruction, p. 105
314// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000315let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000316 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000317
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000318// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000319def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000320 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000321 "and $b, $c, $dst",
322 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000323def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000324 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000325 "and $b, $c, $dst",
326 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000327def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000328 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000329 "andn $b, $c, $dst",
330 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000331def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000332 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000333 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000334def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000335 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000336 "or $b, $c, $dst",
337 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000338def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000339 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000340 "or $b, $c, $dst",
341 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000342def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000343 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000344 "orn $b, $c, $dst",
345 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000346def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000347 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000348 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000349def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000350 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000351 "xor $b, $c, $dst",
352 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000353def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000354 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000355 "xor $b, $c, $dst",
356 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000357def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000358 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000359 "xnor $b, $c, $dst",
Chris Lattnerbda559e2006-01-11 07:14:01 +0000360 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000361def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000362 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000363 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000364
365// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000366def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000367 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000368 "sll $b, $c, $dst",
369 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000370def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000371 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000372 "sll $b, $c, $dst",
373 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000374def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000375 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000376 "srl $b, $c, $dst",
377 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000378def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000379 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000380 "srl $b, $c, $dst",
381 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000382def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000383 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000384 "sra $b, $c, $dst",
385 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000386def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000387 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000388 "sra $b, $c, $dst",
389 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000390
391// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000392def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000393 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000394 "add $b, $c, $dst",
395 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000396def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000397 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000398 "add $b, $c, $dst",
399 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000400def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000401 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000402 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000403def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000404 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000405 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000406def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000407 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000408 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000409def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000410 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000411 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000412
Brian Gaeke775158d2004-03-04 04:37:45 +0000413// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000414def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000415 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000416 "sub $b, $c, $dst",
417 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000418def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000419 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000420 "sub $b, $c, $dst",
421 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000422def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000423 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000424 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000425def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000426 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000427 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000428def SUBCCrr : F3_1<2, 0b010100,
429 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000430 "subcc $b, $c, $dst",
431 [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, IntRegs:$c))]>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000432def SUBCCri : F3_2<2, 0b010100,
433 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000434 "subcc $b, $c, $dst",
435 [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000436def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000437 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000438 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000439
Brian Gaeke032f80f2004-03-16 22:37:13 +0000440// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000441def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000442 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000443 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000444def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000445 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000446 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000447def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000448 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000449 "smul $b, $c, $dst",
450 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000451def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000452 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000453 "smul $b, $c, $dst",
454 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000455
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000456// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000457def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000458 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000459 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000460def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000461 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000462 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000463def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000464 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000465 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000466def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000467 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000468 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000469
Brian Gaekea8056fa2004-03-06 05:32:13 +0000470// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000471def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000472 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000473 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000474def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000475 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000476 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000477def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000478 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000479 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000480def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000481 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000482 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000483
Brian Gaekec3e97012004-05-08 04:21:32 +0000484// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000485
486// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000487class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
488 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000489 let isBranch = 1;
490 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000491 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000492 let noResults = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000493}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000494
495let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000496 def BA : BranchV8<0b1000, (ops brtarget:$dst),
497 "ba $dst",
498 [(br bb:$dst)]>;
499def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000500 "bne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000501 [(V8bricc bb:$dst, SETNE, ICC)]>;
502def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000503 "be $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000504 [(V8bricc bb:$dst, SETEQ, ICC)]>;
505def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000506 "bg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000507 [(V8bricc bb:$dst, SETGT, ICC)]>;
508def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000509 "ble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000510 [(V8bricc bb:$dst, SETLE, ICC)]>;
511def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000512 "bge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000513 [(V8bricc bb:$dst, SETGE, ICC)]>;
514def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000515 "bl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000516 [(V8bricc bb:$dst, SETLT, ICC)]>;
517def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000518 "bgu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000519 [(V8bricc bb:$dst, SETUGT, ICC)]>;
520def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000521 "bleu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000522 [(V8bricc bb:$dst, SETULE, ICC)]>;
523def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000524 "bcc $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000525 [(V8bricc bb:$dst, SETUGE, ICC)]>;
526def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000527 "bcs $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000528 [(V8bricc bb:$dst, SETULT, ICC)]>;
Brian Gaekec3e97012004-05-08 04:21:32 +0000529
Brian Gaeke4185d032004-07-08 09:08:22 +0000530// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
531
532// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000533class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
534 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000535 let isBranch = 1;
536 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000537 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000538 let noResults = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000539}
540
Chris Lattner04dd6732005-12-18 01:46:58 +0000541def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000542 "fbu $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000543 [(V8brfcc bb:$dst, SETUO, FCC)]>;
544def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000545 "fbg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000546 [(V8brfcc bb:$dst, SETGT, FCC)]>;
547def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000548 "fbug $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000549 [(V8brfcc bb:$dst, SETUGT, FCC)]>;
550def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000551 "fbl $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000552 [(V8brfcc bb:$dst, SETLT, FCC)]>;
553def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000554 "fbul $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000555 [(V8brfcc bb:$dst, SETULT, FCC)]>;
556def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000557 "fblg $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000558 [(V8brfcc bb:$dst, SETONE, FCC)]>;
559def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000560 "fbne $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000561 [(V8brfcc bb:$dst, SETNE, FCC)]>;
562def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000563 "fbe $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000564 [(V8brfcc bb:$dst, SETEQ, FCC)]>;
565def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000566 "fbue $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000567 [(V8brfcc bb:$dst, SETUEQ, FCC)]>;
568def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000569 "fbge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000570 [(V8brfcc bb:$dst, SETGE, FCC)]>;
571def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000572 "fbuge $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000573 [(V8brfcc bb:$dst, SETUGE, FCC)]>;
574def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000575 "fble $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000576 [(V8brfcc bb:$dst, SETLE, FCC)]>;
577def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000578 "fbule $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000579 [(V8brfcc bb:$dst, SETULE, FCC)]>;
580def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000581 "fbo $dst",
Chris Lattner04dd6732005-12-18 01:46:58 +0000582 [(V8brfcc bb:$dst, SETO, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000583
Brian Gaekeb354b712004-11-16 07:32:09 +0000584
585
Brian Gaeke8542e082004-04-02 20:53:37 +0000586// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000587// This is the only Format 1 instruction
Evan Cheng171049d2005-12-23 22:14:32 +0000588let Uses = [O0, O1, O2, O3, O4, O5],
Evan Cheng6da8d992006-01-09 18:28:21 +0000589 hasDelaySlot = 1, isCall = 1, noResults = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000590 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
591 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000592 def CALL : InstV8<(ops calltarget:$dst),
Evan Cheng171049d2005-12-23 22:14:32 +0000593 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000594 bits<30> disp;
595 let op = 1;
596 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000597 }
Evan Cheng171049d2005-12-23 22:14:32 +0000598
Chris Lattner2db3ff62005-12-18 15:55:15 +0000599 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000600 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000601 (ops MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000602 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000603 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000604 def JMPLri : F3_2<2, 0b111000,
605 (ops MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000606 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000607 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000608}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000609
Chris Lattner37949f52005-12-17 22:22:53 +0000610// Section B.28 - Read State Register Instructions
611def RDY : F3_1<2, 0b101000,
612 (ops IntRegs:$dst),
Chris Lattner97561fc2005-12-19 00:53:02 +0000613 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000614
Chris Lattner22ede702004-04-07 04:06:46 +0000615// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000616def WRYrr : F3_1<2, 0b110000,
617 (ops IntRegs:$b, IntRegs:$c),
618 "wr $b, $c, %y", []>;
619def WRYri : F3_2<2, 0b110000,
620 (ops IntRegs:$b, i32imm:$c),
621 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000622
Brian Gaekec53105c2004-06-27 22:53:56 +0000623// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000624def FITOS : F3_3<2, 0b110100, 0b011000100,
625 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000626 "fitos $src, $dst",
627 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000628def FITOD : F3_3<2, 0b110100, 0b011001000,
Chris Lattner3cb71872005-12-23 05:00:16 +0000629 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000630 "fitod $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000631 [(set DFPRegs:$dst, (V8itof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000632
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000633// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000634def FSTOI : F3_3<2, 0b110100, 0b011010001,
635 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000636 "fstoi $src, $dst",
637 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000638def FDTOI : F3_3<2, 0b110100, 0b011010010,
Chris Lattner3cb71872005-12-23 05:00:16 +0000639 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000640 "fdtoi $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000641 [(set FPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000642
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000643// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000644def FSTOD : F3_3<2, 0b110100, 0b011001001,
645 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000646 "fstod $src, $dst",
647 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000648def FDTOS : F3_3<2, 0b110100, 0b011000110,
649 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000650 "fdtos $src, $dst",
651 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000652
Brian Gaekef89cc652004-06-18 06:28:10 +0000653// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000654def FMOVS : F3_3<2, 0b110100, 0b000000001,
655 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000656 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000657def FNEGS : F3_3<2, 0b110100, 0b000000101,
658 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000659 "fnegs $src, $dst",
660 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000661def FABSS : F3_3<2, 0b110100, 0b000001001,
662 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000663 "fabss $src, $dst",
664 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000665
Chris Lattner294974b2005-12-17 23:20:27 +0000666
667// Floating-point Square Root Instructions, p.145
668def FSQRTS : F3_3<2, 0b110100, 0b000101001,
669 (ops FPRegs:$dst, FPRegs:$src),
670 "fsqrts $src, $dst",
671 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
672def FSQRTD : F3_3<2, 0b110100, 0b000101010,
673 (ops DFPRegs:$dst, DFPRegs:$src),
674 "fsqrtd $src, $dst",
675 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
676
677
Brian Gaekef89cc652004-06-18 06:28:10 +0000678
Brian Gaekec53105c2004-06-27 22:53:56 +0000679// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000680def FADDS : F3_3<2, 0b110100, 0b001000001,
681 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000682 "fadds $src1, $src2, $dst",
683 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000684def FADDD : F3_3<2, 0b110100, 0b001000010,
685 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000686 "faddd $src1, $src2, $dst",
687 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000688def FSUBS : F3_3<2, 0b110100, 0b001000101,
689 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000690 "fsubs $src1, $src2, $dst",
691 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000692def FSUBD : F3_3<2, 0b110100, 0b001000110,
693 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000694 "fsubd $src1, $src2, $dst",
695 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000696
697// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000698def FMULS : F3_3<2, 0b110100, 0b001001001,
699 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000700 "fmuls $src1, $src2, $dst",
701 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000702def FMULD : F3_3<2, 0b110100, 0b001001010,
703 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000704 "fmuld $src1, $src2, $dst",
705 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000706def FSMULD : F3_3<2, 0b110100, 0b001101001,
707 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000708 "fsmuld $src1, $src2, $dst",
709 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
710 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000711def FDIVS : F3_3<2, 0b110100, 0b001001101,
712 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000713 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000714 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000715def FDIVD : F3_3<2, 0b110100, 0b001001110,
716 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000717 "fdivd $src1, $src2, $dst",
718 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000719
Brian Gaeke4185d032004-07-08 09:08:22 +0000720// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000721// Note: the 2nd template arg is different for these guys.
722// Note 2: the result of a FCMP is not available until the 2nd cycle
723// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000724// is modelled with a forced noop after the instruction.
725def FCMPS : F3_3<2, 0b110101, 0b001010001,
726 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000727 "fcmps $src1, $src2\n\tnop",
728 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000729def FCMPD : F3_3<2, 0b110101, 0b001010010,
730 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000731 "fcmpd $src1, $src2\n\tnop",
732 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000733
Chris Lattner76afdc92006-01-30 05:35:57 +0000734
735//===----------------------------------------------------------------------===//
736// V9 Instructions
737//===----------------------------------------------------------------------===//
738
739// V9 Conditional Moves.
740let Predicates = [HasV9], isTwoAddress = 1 in {
741 // FIXME: Add instruction encodings for the JIT some day.
742 def MOVNE : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F),
743 "movne %icc, $F, $dst",
744 [(set IntRegs:$dst,
745 (V8selecticc IntRegs:$F, IntRegs:$T, 22, ICC))]>;
746 def MOVEQ : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F),
747 "move %icc, $F, $dst",
748 [(set IntRegs:$dst,
749 (V8selecticc IntRegs:$F, IntRegs:$T, 17, ICC))]>;
750}
751
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000752// Floating-Point Move Instructions, p. 164 of the V9 manual.
753let Predicates = [HasV9] in {
754 def FMOVD : F3_3<2, 0b110100, 0b000000010,
755 (ops DFPRegs:$dst, DFPRegs:$src),
756 "fmovd $src, $dst", []>;
757 def FNEGD : F3_3<2, 0b110100, 0b000000110,
758 (ops DFPRegs:$dst, DFPRegs:$src),
759 "fnegd $src, $dst",
760 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
761 def FABSD : F3_3<2, 0b110100, 0b000001010,
762 (ops DFPRegs:$dst, DFPRegs:$src),
763 "fabsd $src, $dst",
764 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
765}
766
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000767//===----------------------------------------------------------------------===//
768// Non-Instruction Patterns
769//===----------------------------------------------------------------------===//
770
771// Small immediates.
772def : Pat<(i32 simm13:$val),
773 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000774// Arbitrary immediates.
775def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000776 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000777
Chris Lattner76acc872005-12-18 02:37:35 +0000778// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000779def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
780def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000781def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
782def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000783
Chris Lattner4fca0172006-01-15 09:26:27 +0000784// Add reg, lo. This is used when taking the addr of a global/constpool entry.
785def : Pat<(add IntRegs:$r, (V8lo tglobaladdr:$in)),
786 (ADDri IntRegs:$r, tglobaladdr:$in)>;
787def : Pat<(add IntRegs:$r, (V8lo tconstpool:$in)),
788 (ADDri IntRegs:$r, tconstpool:$in)>;
789
790
Evan Cheng171049d2005-12-23 22:14:32 +0000791// Calls:
792def : Pat<(call tglobaladdr:$dst),
793 (CALL tglobaladdr:$dst)>;
794def : Pat<(call externalsym:$dst),
795 (CALL externalsym:$dst)>;
796
Chris Lattner1b8af842006-01-11 07:15:43 +0000797def : Pat<(ret), (RETL)>;
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000798
799// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000800def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
801def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
802def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
803def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
804def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
805def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000806
Chris Lattnera1251f22005-12-19 01:43:04 +0000807// zextload bool -> zextload byte
808def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
Chris Lattnere2d97f82005-12-19 01:44:58 +0000809def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
Chris Lattnera1251f22005-12-19 01:43:04 +0000810
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000811// truncstore bool -> truncstore byte.
812def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000813 (STBrr ADDRrr:$addr, IntRegs:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000814def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000815 (STBri ADDRri:$addr, IntRegs:$src)>;