Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 1 | //===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===// |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 10 | // This file describes the SparcV8 instructions in TableGen format. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Misha Brukman | c42077d | 2004-09-22 21:38:42 +0000 | [diff] [blame] | 18 | include "SparcV8InstrFormats.td" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 19 | |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 20 | //===----------------------------------------------------------------------===// |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 21 | // Feature predicates. |
| 22 | //===----------------------------------------------------------------------===// |
| 23 | |
| 24 | // HasV9 - This predicate is true when the target processor supports V9 |
| 25 | // instructions. Note that the machine may be running in 32-bit mode. |
| 26 | def HasV9 : Predicate<"Subtarget.isV9()">; |
| 27 | |
Chris Lattner | b34d3fd | 2006-01-30 05:48:37 +0000 | [diff] [blame] | 28 | // HasNoV9 - This predicate is true when the target doesn't have V9 |
| 29 | // instructions. Use of this is just a hack for the isel not having proper |
| 30 | // costs for V8 instructions that are more expensive than their V9 ones. |
| 31 | def HasNoV9 : Predicate<"!Subtarget.isV9()">; |
| 32 | |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 33 | // HasVIS - This is true when the target processor has VIS extensions. |
| 34 | def HasVIS : Predicate<"Subtarget.isVIS()">; |
| 35 | |
| 36 | // UseDeprecatedInsts - This predicate is true when the target processor is a |
| 37 | // V8, or when it is V9 but the V8 deprecated instructions are efficient enough |
| 38 | // to use when appropriate. In either of these cases, the instruction selector |
| 39 | // will pick deprecated instructions. |
| 40 | def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">; |
| 41 | |
| 42 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 43 | // Instruction Pattern Stuff |
| 44 | //===----------------------------------------------------------------------===// |
| 45 | |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 46 | def simm11 : PatLeaf<(imm), [{ |
| 47 | // simm11 predicate - True if the imm fits in a 11-bit sign extended field. |
| 48 | return (((int)N->getValue() << (32-11)) >> (32-11)) == (int)N->getValue(); |
| 49 | }]>; |
| 50 | |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 51 | def simm13 : PatLeaf<(imm), [{ |
| 52 | // simm13 predicate - True if the imm fits in a 13-bit sign extended field. |
| 53 | return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue(); |
| 54 | }]>; |
| 55 | |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 56 | def LO10 : SDNodeXForm<imm, [{ |
| 57 | return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32); |
| 58 | }]>; |
| 59 | |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 60 | def HI22 : SDNodeXForm<imm, [{ |
| 61 | // Transformation function: shift the immediate value down into the low bits. |
| 62 | return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32); |
| 63 | }]>; |
| 64 | |
| 65 | def SETHIimm : PatLeaf<(imm), [{ |
| 66 | return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue(); |
| 67 | }], HI22>; |
| 68 | |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 69 | // Addressing modes. |
| 70 | def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>; |
| 71 | def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>; |
| 72 | |
| 73 | // Address operands |
| 74 | def MEMrr : Operand<i32> { |
| 75 | let PrintMethod = "printMemOperand"; |
| 76 | let NumMIOperands = 2; |
| 77 | let MIOperandInfo = (ops IntRegs, IntRegs); |
| 78 | } |
| 79 | def MEMri : Operand<i32> { |
| 80 | let PrintMethod = "printMemOperand"; |
| 81 | let NumMIOperands = 2; |
| 82 | let MIOperandInfo = (ops IntRegs, i32imm); |
| 83 | } |
| 84 | |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 85 | // Branch targets have OtherVT type. |
| 86 | def brtarget : Operand<OtherVT>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 87 | def calltarget : Operand<i32>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 88 | |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 89 | def SDTV8cmpfcc : |
| 90 | SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>; |
| 91 | def SDTV8brcc : |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 92 | SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>, |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 93 | SDTCisVT<2, FlagVT>]>; |
| 94 | def SDTV8selectcc : |
| 95 | SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, |
| 96 | SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>; |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 97 | def SDTV8FTOI : |
| 98 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 99 | def SDTV8ITOF : |
| 100 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 101 | |
Chris Lattner | 4bb9102 | 2006-01-12 17:05:32 +0000 | [diff] [blame] | 102 | def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>; |
| 103 | def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc, [SDNPOutFlag]>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 104 | def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>; |
| 105 | def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>; |
| 106 | |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 107 | def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>; |
| 108 | def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 109 | |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 110 | def V8ftoi : SDNode<"V8ISD::FTOI", SDTV8FTOI>; |
| 111 | def V8itof : SDNode<"V8ISD::ITOF", SDTV8ITOF>; |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 112 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 113 | def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>; |
| 114 | def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>; |
| 115 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 116 | // These are target-independent nodes, but have target-specific formats. |
| 117 | def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
| 118 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>; |
| 119 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>; |
| 120 | |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 121 | def SDT_V8Call : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
Chris Lattner | 44ea7b1 | 2006-01-27 23:30:03 +0000 | [diff] [blame] | 122 | def call : SDNode<"V8ISD::CALL", SDT_V8Call, |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 123 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 124 | |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 125 | def SDT_V8RetFlag : SDTypeProfile<0, 0, []>; |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 126 | def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag, |
| 127 | [SDNPHasChain, SDNPOptInFlag]>; |
Chris Lattner | dab05f0 | 2005-12-18 21:03:04 +0000 | [diff] [blame] | 128 | |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 129 | //===----------------------------------------------------------------------===// |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 130 | // SPARC Flag Conditions |
| 131 | //===----------------------------------------------------------------------===// |
| 132 | |
| 133 | // Note that these values must be kept in sync with the V8CC::CondCode enum |
| 134 | // values. |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 135 | class ICC_VAL<int N> : PatLeaf<(i32 N)> { |
| 136 | int ICCVal = N; |
| 137 | } |
| 138 | def ICC_NE : ICC_VAL< 9>; // Not Equal |
| 139 | def ICC_E : ICC_VAL< 1>; // Equal |
| 140 | def ICC_G : ICC_VAL<10>; // Greater |
| 141 | def ICC_LE : ICC_VAL< 2>; // Less or Equal |
| 142 | def ICC_GE : ICC_VAL<11>; // Greater or Equal |
| 143 | def ICC_L : ICC_VAL< 3>; // Less |
| 144 | def ICC_GU : ICC_VAL<12>; // Greater Unsigned |
| 145 | def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned |
| 146 | def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned |
| 147 | def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned |
| 148 | def ICC_POS : ICC_VAL<14>; // Positive |
| 149 | def ICC_NEG : ICC_VAL< 6>; // Negative |
| 150 | def ICC_VC : ICC_VAL<15>; // Overflow Clear |
| 151 | def ICC_VS : ICC_VAL< 7>; // Overflow Set |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 152 | |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 153 | class FCC_VAL<int N> : PatLeaf<(i32 N)> { |
| 154 | int FCCVal = N; |
| 155 | } |
| 156 | def FCC_U : FCC_VAL<23>; // Unordered |
| 157 | def FCC_G : FCC_VAL<22>; // Greater |
| 158 | def FCC_UG : FCC_VAL<21>; // Unordered or Greater |
| 159 | def FCC_L : FCC_VAL<20>; // Less |
| 160 | def FCC_UL : FCC_VAL<19>; // Unordered or Less |
| 161 | def FCC_LG : FCC_VAL<18>; // Less or Greater |
| 162 | def FCC_NE : FCC_VAL<17>; // Not Equal |
| 163 | def FCC_E : FCC_VAL<25>; // Equal |
| 164 | def FCC_UE : FCC_VAL<24>; // Unordered or Equal |
| 165 | def FCC_GE : FCC_VAL<25>; // Greater or Equal |
| 166 | def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal |
| 167 | def FCC_LE : FCC_VAL<27>; // Less or Equal |
| 168 | def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal |
| 169 | def FCC_O : FCC_VAL<29>; // Ordered |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 170 | |
| 171 | |
| 172 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 173 | // Instructions |
| 174 | //===----------------------------------------------------------------------===// |
| 175 | |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 176 | // Pseudo instructions. |
Chris Lattner | eee99bd | 2005-12-18 08:21:00 +0000 | [diff] [blame] | 177 | class Pseudo<dag ops, string asmstr, list<dag> pattern> |
| 178 | : InstV8<ops, asmstr, pattern>; |
| 179 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 180 | def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt), |
| 181 | "!ADJCALLSTACKDOWN $amt", |
| 182 | [(callseq_start imm:$amt)]>; |
| 183 | def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt), |
| 184 | "!ADJCALLSTACKUP $amt", |
| 185 | [(callseq_end imm:$amt)]>; |
Chris Lattner | 20ad53f | 2005-12-18 23:10:57 +0000 | [diff] [blame] | 186 | def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst), |
| 187 | "!IMPLICIT_DEF $dst", |
| 188 | [(set IntRegs:$dst, (undef))]>; |
| 189 | def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst", |
| 190 | [(set FPRegs:$dst, (undef))]>; |
| 191 | def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst", |
| 192 | [(set DFPRegs:$dst, (undef))]>; |
Chris Lattner | beecfd2 | 2005-12-19 00:50:12 +0000 | [diff] [blame] | 193 | |
| 194 | // FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the |
| 195 | // fpmover pass. |
Chris Lattner | b34d3fd | 2006-01-30 05:48:37 +0000 | [diff] [blame] | 196 | let Predicates = [HasNoV9] in { // Only emit these in V8 mode. |
| 197 | def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 198 | "!FpMOVD $src, $dst", []>; |
| 199 | def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 200 | "!FpNEGD $src, $dst", |
| 201 | [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>; |
| 202 | def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 203 | "!FpABSD $src, $dst", |
| 204 | [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>; |
| 205 | } |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 206 | |
| 207 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 208 | // scheduler into a branch sequence. This has to handle all permutations of |
| 209 | // selection between i32/f32/f64 on ICC and FCC. |
| 210 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 211 | def SELECT_CC_Int_ICC |
| 212 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond), |
| 213 | "; SELECT_CC_Int_ICC PSEUDO!", |
| 214 | [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F, |
| 215 | imm:$Cond, ICC))]>; |
| 216 | def SELECT_CC_Int_FCC |
| 217 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond), |
| 218 | "; SELECT_CC_Int_FCC PSEUDO!", |
| 219 | [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F, |
| 220 | imm:$Cond, FCC))]>; |
| 221 | def SELECT_CC_FP_ICC |
| 222 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond), |
| 223 | "; SELECT_CC_FP_ICC PSEUDO!", |
| 224 | [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F, |
| 225 | imm:$Cond, ICC))]>; |
| 226 | def SELECT_CC_FP_FCC |
| 227 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond), |
| 228 | "; SELECT_CC_FP_FCC PSEUDO!", |
| 229 | [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F, |
| 230 | imm:$Cond, FCC))]>; |
| 231 | def SELECT_CC_DFP_ICC |
| 232 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), |
| 233 | "; SELECT_CC_DFP_ICC PSEUDO!", |
| 234 | [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F, |
| 235 | imm:$Cond, ICC))]>; |
| 236 | def SELECT_CC_DFP_FCC |
| 237 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), |
| 238 | "; SELECT_CC_DFP_FCC PSEUDO!", |
| 239 | [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F, |
| 240 | imm:$Cond, FCC))]>; |
| 241 | } |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 242 | |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 243 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 244 | // Section A.3 - Synthetic Instructions, p. 85 |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 245 | // special cases of JMPL: |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame] | 246 | let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in { |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 247 | let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 248 | def RETL: F3_2<2, 0b111000, (ops), "retl", [(retflag)]>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 249 | } |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 250 | |
| 251 | // Section B.1 - Load Integer Instructions, p. 90 |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 252 | def LDSBrr : F3_1<3, 0b001001, |
| 253 | (ops IntRegs:$dst, MEMrr:$addr), |
| 254 | "ldsb [$addr], $dst", |
| 255 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 256 | def LDSBri : F3_2<3, 0b001001, |
| 257 | (ops IntRegs:$dst, MEMri:$addr), |
| 258 | "ldsb [$addr], $dst", |
| 259 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 260 | def LDSHrr : F3_1<3, 0b001010, |
| 261 | (ops IntRegs:$dst, MEMrr:$addr), |
| 262 | "ldsh [$addr], $dst", |
| 263 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 264 | def LDSHri : F3_2<3, 0b001010, |
| 265 | (ops IntRegs:$dst, MEMri:$addr), |
| 266 | "ldsh [$addr], $dst", |
| 267 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 268 | def LDUBrr : F3_1<3, 0b000001, |
| 269 | (ops IntRegs:$dst, MEMrr:$addr), |
| 270 | "ldub [$addr], $dst", |
| 271 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 272 | def LDUBri : F3_2<3, 0b000001, |
| 273 | (ops IntRegs:$dst, MEMri:$addr), |
| 274 | "ldub [$addr], $dst", |
| 275 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 276 | def LDUHrr : F3_1<3, 0b000010, |
| 277 | (ops IntRegs:$dst, MEMrr:$addr), |
| 278 | "lduh [$addr], $dst", |
| 279 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 280 | def LDUHri : F3_2<3, 0b000010, |
| 281 | (ops IntRegs:$dst, MEMri:$addr), |
| 282 | "lduh [$addr], $dst", |
| 283 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 284 | def LDrr : F3_1<3, 0b000000, |
| 285 | (ops IntRegs:$dst, MEMrr:$addr), |
| 286 | "ld [$addr], $dst", |
| 287 | [(set IntRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 288 | def LDri : F3_2<3, 0b000000, |
| 289 | (ops IntRegs:$dst, MEMri:$addr), |
| 290 | "ld [$addr], $dst", |
| 291 | [(set IntRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 292 | |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 293 | // Section B.2 - Load Floating-point Instructions, p. 92 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 294 | def LDFrr : F3_1<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 295 | (ops FPRegs:$dst, MEMrr:$addr), |
| 296 | "ld [$addr], $dst", |
| 297 | [(set FPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 298 | def LDFri : F3_2<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 299 | (ops FPRegs:$dst, MEMri:$addr), |
| 300 | "ld [$addr], $dst", |
| 301 | [(set FPRegs:$dst, (load ADDRri:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 302 | def LDDFrr : F3_1<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 303 | (ops DFPRegs:$dst, MEMrr:$addr), |
| 304 | "ldd [$addr], $dst", |
| 305 | [(set DFPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 306 | def LDDFri : F3_2<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 307 | (ops DFPRegs:$dst, MEMri:$addr), |
| 308 | "ldd [$addr], $dst", |
| 309 | [(set DFPRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 310 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 311 | // Section B.4 - Store Integer Instructions, p. 95 |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 312 | def STBrr : F3_1<3, 0b000101, |
| 313 | (ops MEMrr:$addr, IntRegs:$src), |
| 314 | "stb $src, [$addr]", |
| 315 | [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 316 | def STBri : F3_2<3, 0b000101, |
| 317 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 318 | "stb $src, [$addr]", |
| 319 | [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 320 | def STHrr : F3_1<3, 0b000110, |
| 321 | (ops MEMrr:$addr, IntRegs:$src), |
| 322 | "sth $src, [$addr]", |
| 323 | [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 324 | def STHri : F3_2<3, 0b000110, |
| 325 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 326 | "sth $src, [$addr]", |
| 327 | [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 328 | def STrr : F3_1<3, 0b000100, |
| 329 | (ops MEMrr:$addr, IntRegs:$src), |
| 330 | "st $src, [$addr]", |
| 331 | [(store IntRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 332 | def STri : F3_2<3, 0b000100, |
| 333 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 334 | "st $src, [$addr]", |
| 335 | [(store IntRegs:$src, ADDRri:$addr)]>; |
Brian Gaeke | e7f9e0b | 2004-06-24 07:36:59 +0000 | [diff] [blame] | 336 | |
| 337 | // Section B.5 - Store Floating-point Instructions, p. 97 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 338 | def STFrr : F3_1<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 339 | (ops MEMrr:$addr, FPRegs:$src), |
| 340 | "st $src, [$addr]", |
| 341 | [(store FPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 342 | def STFri : F3_2<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 343 | (ops MEMri:$addr, FPRegs:$src), |
| 344 | "st $src, [$addr]", |
| 345 | [(store FPRegs:$src, ADDRri:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 346 | def STDFrr : F3_1<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 347 | (ops MEMrr:$addr, DFPRegs:$src), |
| 348 | "std $src, [$addr]", |
| 349 | [(store DFPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 350 | def STDFri : F3_2<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 351 | (ops MEMri:$addr, DFPRegs:$src), |
| 352 | "std $src, [$addr]", |
| 353 | [(store DFPRegs:$src, ADDRri:$addr)]>; |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 354 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 355 | // Section B.9 - SETHI Instruction, p. 104 |
Chris Lattner | 13e1501 | 2005-12-16 07:18:48 +0000 | [diff] [blame] | 356 | def SETHIi: F2_1<0b100, |
| 357 | (ops IntRegs:$dst, i32imm:$src), |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 358 | "sethi $src, $dst", |
| 359 | [(set IntRegs:$dst, SETHIimm:$src)]>; |
Brian Gaeke | e806173 | 2004-03-04 00:56:25 +0000 | [diff] [blame] | 360 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 361 | // Section B.10 - NOP Instruction, p. 105 |
| 362 | // (It's a special case of SETHI) |
Misha Brukman | d36047d | 2004-10-14 22:33:32 +0000 | [diff] [blame] | 363 | let rd = 0, imm22 = 0 in |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 364 | def NOP : F2_1<0b100, (ops), "nop", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 365 | |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 366 | // Section B.11 - Logical Instructions, p. 106 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 367 | def ANDrr : F3_1<2, 0b000001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 368 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 369 | "and $b, $c, $dst", |
| 370 | [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 371 | def ANDri : F3_2<2, 0b000001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 372 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 373 | "and $b, $c, $dst", |
| 374 | [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 375 | def ANDNrr : F3_1<2, 0b000101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 376 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 377 | "andn $b, $c, $dst", |
| 378 | [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 379 | def ANDNri : F3_2<2, 0b000101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 380 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 381 | "andn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 382 | def ORrr : F3_1<2, 0b000010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 383 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 384 | "or $b, $c, $dst", |
| 385 | [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 386 | def ORri : F3_2<2, 0b000010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 387 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 388 | "or $b, $c, $dst", |
| 389 | [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 390 | def ORNrr : F3_1<2, 0b000110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 391 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 392 | "orn $b, $c, $dst", |
| 393 | [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 394 | def ORNri : F3_2<2, 0b000110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 395 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 396 | "orn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 397 | def XORrr : F3_1<2, 0b000011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 398 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 399 | "xor $b, $c, $dst", |
| 400 | [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 401 | def XORri : F3_2<2, 0b000011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 402 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 403 | "xor $b, $c, $dst", |
| 404 | [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 405 | def XNORrr : F3_1<2, 0b000111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 406 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 407 | "xnor $b, $c, $dst", |
Chris Lattner | bda559e | 2006-01-11 07:14:01 +0000 | [diff] [blame] | 408 | [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 409 | def XNORri : F3_2<2, 0b000111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 410 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 411 | "xnor $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 412 | |
| 413 | // Section B.12 - Shift Instructions, p. 107 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 414 | def SLLrr : F3_1<2, 0b100101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 415 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 416 | "sll $b, $c, $dst", |
| 417 | [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 418 | def SLLri : F3_2<2, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 419 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 420 | "sll $b, $c, $dst", |
| 421 | [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 422 | def SRLrr : F3_1<2, 0b100110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 423 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 424 | "srl $b, $c, $dst", |
| 425 | [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 426 | def SRLri : F3_2<2, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 427 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 428 | "srl $b, $c, $dst", |
| 429 | [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 430 | def SRArr : F3_1<2, 0b100111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 431 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 432 | "sra $b, $c, $dst", |
| 433 | [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 434 | def SRAri : F3_2<2, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 435 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 436 | "sra $b, $c, $dst", |
| 437 | [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 438 | |
| 439 | // Section B.13 - Add Instructions, p. 108 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 440 | def ADDrr : F3_1<2, 0b000000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 441 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 442 | "add $b, $c, $dst", |
| 443 | [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 444 | def ADDri : F3_2<2, 0b000000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 445 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 446 | "add $b, $c, $dst", |
| 447 | [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 448 | def ADDCCrr : F3_1<2, 0b010000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 449 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 450 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 451 | def ADDCCri : F3_2<2, 0b010000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 452 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 453 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 454 | def ADDXrr : F3_1<2, 0b001000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 455 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 456 | "addx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 457 | def ADDXri : F3_2<2, 0b001000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 458 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 459 | "addx $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 460 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 461 | // Section B.15 - Subtract Instructions, p. 110 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 462 | def SUBrr : F3_1<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 463 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 464 | "sub $b, $c, $dst", |
| 465 | [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 466 | def SUBri : F3_2<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 467 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 468 | "sub $b, $c, $dst", |
| 469 | [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 470 | def SUBXrr : F3_1<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 471 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 472 | "subx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 473 | def SUBXri : F3_2<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 474 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 475 | "subx $b, $c, $dst", []>; |
Chris Lattner | 87a63f8 | 2005-12-17 21:13:50 +0000 | [diff] [blame] | 476 | def SUBCCrr : F3_1<2, 0b010100, |
| 477 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | b9169ce | 2006-01-11 07:49:38 +0000 | [diff] [blame] | 478 | "subcc $b, $c, $dst", |
| 479 | [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 87a63f8 | 2005-12-17 21:13:50 +0000 | [diff] [blame] | 480 | def SUBCCri : F3_2<2, 0b010100, |
| 481 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | b9169ce | 2006-01-11 07:49:38 +0000 | [diff] [blame] | 482 | "subcc $b, $c, $dst", |
| 483 | [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 484 | def SUBXCCrr: F3_1<2, 0b011100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 485 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 486 | "subxcc $b, $c, $dst", []>; |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 487 | |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 488 | // Section B.18 - Multiply Instructions, p. 113 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 489 | def UMULrr : F3_1<2, 0b001010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 490 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 491 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 492 | def UMULri : F3_2<2, 0b001010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 493 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 494 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 495 | def SMULrr : F3_1<2, 0b001011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 496 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 497 | "smul $b, $c, $dst", |
| 498 | [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 499 | def SMULri : F3_2<2, 0b001011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 500 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 501 | "smul $b, $c, $dst", |
| 502 | [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 503 | |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 504 | // Section B.19 - Divide Instructions, p. 115 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 505 | def UDIVrr : F3_1<2, 0b001110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 506 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 507 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 508 | def UDIVri : F3_2<2, 0b001110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 509 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 510 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 511 | def SDIVrr : F3_1<2, 0b001111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 512 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 513 | "sdiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 514 | def SDIVri : F3_2<2, 0b001111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 515 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 516 | "sdiv $b, $c, $dst", []>; |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 517 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 518 | // Section B.20 - SAVE and RESTORE, p. 117 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 519 | def SAVErr : F3_1<2, 0b111100, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 520 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 521 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 522 | def SAVEri : F3_2<2, 0b111100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 523 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 524 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 525 | def RESTORErr : F3_1<2, 0b111101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 526 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 527 | "restore $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 528 | def RESTOREri : F3_2<2, 0b111101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 529 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 530 | "restore $b, $c, $dst", []>; |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 531 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 532 | // Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 533 | |
| 534 | // conditional branch class: |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 535 | class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern> |
| 536 | : F2_2<cc, 0b010, ops, asmstr, pattern> { |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 537 | let isBranch = 1; |
| 538 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 539 | let hasDelaySlot = 1; |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame] | 540 | let noResults = 1; |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 541 | } |
Chris Lattner | 0f6eab3 | 2004-07-31 02:24:37 +0000 | [diff] [blame] | 542 | |
| 543 | let isBarrier = 1 in |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 544 | def BA : BranchV8<0b1000, (ops brtarget:$dst), |
| 545 | "ba $dst", |
| 546 | [(br bb:$dst)]>; |
| 547 | def BNE : BranchV8<0b1001, (ops brtarget:$dst), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 548 | "bne $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 549 | [(V8bricc bb:$dst, ICC_NE, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 550 | def BE : BranchV8<0b0001, (ops brtarget:$dst), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 551 | "be $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 552 | [(V8bricc bb:$dst, ICC_E, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 553 | def BG : BranchV8<0b1010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 554 | "bg $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 555 | [(V8bricc bb:$dst, ICC_G, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 556 | def BLE : BranchV8<0b0010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 557 | "ble $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 558 | [(V8bricc bb:$dst, ICC_LE, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 559 | def BGE : BranchV8<0b1011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 560 | "bge $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 561 | [(V8bricc bb:$dst, ICC_GE, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 562 | def BL : BranchV8<0b0011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 563 | "bl $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 564 | [(V8bricc bb:$dst, ICC_L, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 565 | def BGU : BranchV8<0b1100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 566 | "bgu $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 567 | [(V8bricc bb:$dst, ICC_GU, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 568 | def BLEU : BranchV8<0b0100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 569 | "bleu $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 570 | [(V8bricc bb:$dst, ICC_LEU, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 571 | def BCC : BranchV8<0b1101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 572 | "bcc $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 573 | [(V8bricc bb:$dst, ICC_CC, ICC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 574 | def BCS : BranchV8<0b0101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 575 | "bcs $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 576 | [(V8bricc bb:$dst, ICC_CS, ICC)]>; |
| 577 | def BPOS : BranchV8<0b1110, (ops brtarget:$dst), |
| 578 | "bpos $dst", |
| 579 | [(V8bricc bb:$dst, ICC_POS, ICC)]>; |
| 580 | def BNEG : BranchV8<0b0110, (ops brtarget:$dst), |
| 581 | "bneg $dst", |
| 582 | [(V8bricc bb:$dst, ICC_NEG, ICC)]>; |
| 583 | def BVC : BranchV8<0b1111, (ops brtarget:$dst), |
| 584 | "bvc $dst", |
| 585 | [(V8bricc bb:$dst, ICC_VC, ICC)]>; |
| 586 | def BVS : BranchV8<0b0111, (ops brtarget:$dst), |
| 587 | "bvs $dst", |
| 588 | [(V8bricc bb:$dst, ICC_VS, ICC)]>; |
| 589 | |
| 590 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 591 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 592 | // Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121 |
| 593 | |
| 594 | // floating-point conditional branch class: |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 595 | class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern> |
| 596 | : F2_2<cc, 0b110, ops, asmstr, pattern> { |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 597 | let isBranch = 1; |
| 598 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 599 | let hasDelaySlot = 1; |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame] | 600 | let noResults = 1; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 601 | } |
| 602 | |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 603 | def FBU : FPBranchV8<0b0111, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 604 | "fbu $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 605 | [(V8brfcc bb:$dst, FCC_U, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 606 | def FBG : FPBranchV8<0b0110, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 607 | "fbg $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 608 | [(V8brfcc bb:$dst, FCC_G, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 609 | def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 610 | "fbug $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 611 | [(V8brfcc bb:$dst, FCC_UG, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 612 | def FBL : FPBranchV8<0b0100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 613 | "fbl $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 614 | [(V8brfcc bb:$dst, FCC_L, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 615 | def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 616 | "fbul $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 617 | [(V8brfcc bb:$dst, FCC_UL, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 618 | def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 619 | "fblg $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 620 | [(V8brfcc bb:$dst, FCC_LG, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 621 | def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 622 | "fbne $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 623 | [(V8brfcc bb:$dst, FCC_NE, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 624 | def FBE : FPBranchV8<0b1001, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 625 | "fbe $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 626 | [(V8brfcc bb:$dst, FCC_E, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 627 | def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 628 | "fbue $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 629 | [(V8brfcc bb:$dst, FCC_UE, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 630 | def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 631 | "fbge $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 632 | [(V8brfcc bb:$dst, FCC_GE, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 633 | def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 634 | "fbuge $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 635 | [(V8brfcc bb:$dst, FCC_UGE, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 636 | def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 637 | "fble $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 638 | [(V8brfcc bb:$dst, FCC_LE, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 639 | def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 640 | "fbule $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 641 | [(V8brfcc bb:$dst, FCC_ULE, FCC)]>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 642 | def FBO : FPBranchV8<0b1111, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 643 | "fbo $dst", |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 644 | [(V8brfcc bb:$dst, FCC_O, FCC)]>; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 645 | |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 646 | |
| 647 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 648 | // Section B.24 - Call and Link Instruction, p. 125 |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 649 | // This is the only Format 1 instruction |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 650 | let Uses = [O0, O1, O2, O3, O4, O5], |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 651 | hasDelaySlot = 1, isCall = 1, noResults = 1, |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 652 | Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7, |
| 653 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 654 | def CALL : InstV8<(ops calltarget:$dst), |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 655 | "call $dst", []> { |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 656 | bits<30> disp; |
| 657 | let op = 1; |
| 658 | let Inst{29-0} = disp; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 659 | } |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 660 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 661 | // indirect calls |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 662 | def JMPLrr : F3_1<2, 0b111000, |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 663 | (ops MEMrr:$ptr), |
Chris Lattner | 96d5bb7 | 2005-12-19 01:22:53 +0000 | [diff] [blame] | 664 | "call $ptr", |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 665 | [(call ADDRrr:$ptr)]>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 666 | def JMPLri : F3_2<2, 0b111000, |
| 667 | (ops MEMri:$ptr), |
Chris Lattner | 96d5bb7 | 2005-12-19 01:22:53 +0000 | [diff] [blame] | 668 | "call $ptr", |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 669 | [(call ADDRri:$ptr)]>; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 670 | } |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 671 | |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 672 | // Section B.28 - Read State Register Instructions |
| 673 | def RDY : F3_1<2, 0b101000, |
| 674 | (ops IntRegs:$dst), |
Chris Lattner | 97561fc | 2005-12-19 00:53:02 +0000 | [diff] [blame] | 675 | "rd %y, $dst", []>; |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 676 | |
Chris Lattner | 22ede70 | 2004-04-07 04:06:46 +0000 | [diff] [blame] | 677 | // Section B.29 - Write State Register Instructions |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 678 | def WRYrr : F3_1<2, 0b110000, |
| 679 | (ops IntRegs:$b, IntRegs:$c), |
| 680 | "wr $b, $c, %y", []>; |
| 681 | def WRYri : F3_2<2, 0b110000, |
| 682 | (ops IntRegs:$b, i32imm:$c), |
| 683 | "wr $b, $c, %y", []>; |
Chris Lattner | 6179047 | 2004-04-07 05:04:01 +0000 | [diff] [blame] | 684 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 685 | // Convert Integer to Floating-point Instructions, p. 141 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 686 | def FITOS : F3_3<2, 0b110100, 0b011000100, |
| 687 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 688 | "fitos $src, $dst", |
| 689 | [(set FPRegs:$dst, (V8itof FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 690 | def FITOD : F3_3<2, 0b110100, 0b011001000, |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 691 | (ops DFPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 692 | "fitod $src, $dst", |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 693 | [(set DFPRegs:$dst, (V8itof FPRegs:$src))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 694 | |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 695 | // Convert Floating-point to Integer Instructions, p. 142 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 696 | def FSTOI : F3_3<2, 0b110100, 0b011010001, |
| 697 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 698 | "fstoi $src, $dst", |
| 699 | [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 700 | def FDTOI : F3_3<2, 0b110100, 0b011010010, |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 701 | (ops FPRegs:$dst, DFPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 702 | "fdtoi $src, $dst", |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 703 | [(set FPRegs:$dst, (V8ftoi DFPRegs:$src))]>; |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 704 | |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 705 | // Convert between Floating-point Formats Instructions, p. 143 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 706 | def FSTOD : F3_3<2, 0b110100, 0b011001001, |
| 707 | (ops DFPRegs:$dst, FPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 708 | "fstod $src, $dst", |
| 709 | [(set DFPRegs:$dst, (fextend FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 710 | def FDTOS : F3_3<2, 0b110100, 0b011000110, |
| 711 | (ops FPRegs:$dst, DFPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 712 | "fdtos $src, $dst", |
| 713 | [(set FPRegs:$dst, (fround DFPRegs:$src))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 714 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 715 | // Floating-point Move Instructions, p. 144 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 716 | def FMOVS : F3_3<2, 0b110100, 0b000000001, |
| 717 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 718 | "fmovs $src, $dst", []>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 719 | def FNEGS : F3_3<2, 0b110100, 0b000000101, |
| 720 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 721 | "fnegs $src, $dst", |
| 722 | [(set FPRegs:$dst, (fneg FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 723 | def FABSS : F3_3<2, 0b110100, 0b000001001, |
| 724 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 725 | "fabss $src, $dst", |
| 726 | [(set FPRegs:$dst, (fabs FPRegs:$src))]>; |
Chris Lattner | 38abcb5 | 2005-12-17 23:52:08 +0000 | [diff] [blame] | 727 | |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 728 | |
| 729 | // Floating-point Square Root Instructions, p.145 |
| 730 | def FSQRTS : F3_3<2, 0b110100, 0b000101001, |
| 731 | (ops FPRegs:$dst, FPRegs:$src), |
| 732 | "fsqrts $src, $dst", |
| 733 | [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>; |
| 734 | def FSQRTD : F3_3<2, 0b110100, 0b000101010, |
| 735 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 736 | "fsqrtd $src, $dst", |
| 737 | [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>; |
| 738 | |
| 739 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 740 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 741 | // Floating-point Add and Subtract Instructions, p. 146 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 742 | def FADDS : F3_3<2, 0b110100, 0b001000001, |
| 743 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 744 | "fadds $src1, $src2, $dst", |
| 745 | [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 746 | def FADDD : F3_3<2, 0b110100, 0b001000010, |
| 747 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 748 | "faddd $src1, $src2, $dst", |
| 749 | [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 750 | def FSUBS : F3_3<2, 0b110100, 0b001000101, |
| 751 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 752 | "fsubs $src1, $src2, $dst", |
| 753 | [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 754 | def FSUBD : F3_3<2, 0b110100, 0b001000110, |
| 755 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 756 | "fsubd $src1, $src2, $dst", |
| 757 | [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 758 | |
| 759 | // Floating-point Multiply and Divide Instructions, p. 147 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 760 | def FMULS : F3_3<2, 0b110100, 0b001001001, |
| 761 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 762 | "fmuls $src1, $src2, $dst", |
| 763 | [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 764 | def FMULD : F3_3<2, 0b110100, 0b001001010, |
| 765 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 766 | "fmuld $src1, $src2, $dst", |
| 767 | [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 768 | def FSMULD : F3_3<2, 0b110100, 0b001101001, |
| 769 | (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 770 | "fsmuld $src1, $src2, $dst", |
| 771 | [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1), |
| 772 | (fextend FPRegs:$src2)))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 773 | def FDIVS : F3_3<2, 0b110100, 0b001001101, |
| 774 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 775 | "fdivs $src1, $src2, $dst", |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 776 | [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 777 | def FDIVD : F3_3<2, 0b110100, 0b001001110, |
| 778 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 779 | "fdivd $src1, $src2, $dst", |
| 780 | [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 781 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 782 | // Floating-point Compare Instructions, p. 148 |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 783 | // Note: the 2nd template arg is different for these guys. |
| 784 | // Note 2: the result of a FCMP is not available until the 2nd cycle |
| 785 | // after the instr is retired, but there is no interlock. This behavior |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 786 | // is modelled with a forced noop after the instruction. |
| 787 | def FCMPS : F3_3<2, 0b110101, 0b001010001, |
| 788 | (ops FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 789 | "fcmps $src1, $src2\n\tnop", |
| 790 | [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 791 | def FCMPD : F3_3<2, 0b110101, 0b001010010, |
| 792 | (ops DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 793 | "fcmpd $src1, $src2\n\tnop", |
| 794 | [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 795 | |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 796 | |
| 797 | //===----------------------------------------------------------------------===// |
| 798 | // V9 Instructions |
| 799 | //===----------------------------------------------------------------------===// |
| 800 | |
| 801 | // V9 Conditional Moves. |
| 802 | let Predicates = [HasV9], isTwoAddress = 1 in { |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 803 | // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual. |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 804 | // FIXME: Add instruction encodings for the JIT some day. |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 805 | class IntCMOVICCrr<string asmstr, ICC_VAL CC> |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 806 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F), asmstr, |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 807 | [(set IntRegs:$dst, |
| 808 | (V8selecticc IntRegs:$F, IntRegs:$T, CC, ICC))]> { |
| 809 | int CondBits = CC.ICCVal; |
| 810 | } |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 811 | class IntCMOVICCri<string asmstr, ICC_VAL CC> |
| 812 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F), asmstr, |
| 813 | [(set IntRegs:$dst, |
| 814 | (V8selecticc simm11:$F, IntRegs:$T, CC, ICC))]> { |
| 815 | int CondBits = CC.ICCVal; |
| 816 | } |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 817 | |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 818 | // MOV*rr instructions. |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 819 | def MOVNErr : IntCMOVICCrr< "movne %icc, $F, $dst", ICC_NE>; |
| 820 | def MOVErr : IntCMOVICCrr< "move %icc, $F, $dst", ICC_E>; |
| 821 | def MOVGrr : IntCMOVICCrr< "movg %icc, $F, $dst", ICC_G>; |
| 822 | def MOVLErr : IntCMOVICCrr< "movle %icc, $F, $dst", ICC_LE>; |
| 823 | def MOVGErr : IntCMOVICCrr< "movge %icc, $F, $dst", ICC_GE>; |
| 824 | def MOVLrr : IntCMOVICCrr< "movl %icc, $F, $dst", ICC_L>; |
| 825 | def MOVGUrr : IntCMOVICCrr< "movgu %icc, $F, $dst", ICC_GU>; |
| 826 | def MOVLEUrr : IntCMOVICCrr<"movleu %icc, $F, $dst", ICC_LEU>; |
| 827 | def MOVCCrr : IntCMOVICCrr< "movcc %icc, $F, $dst", ICC_CC>; |
| 828 | def MOVCSrr : IntCMOVICCrr< "movcs %icc, $F, $dst", ICC_CS>; |
| 829 | def MOVPOSrr : IntCMOVICCrr<"movpos %icc, $F, $dst", ICC_POS>; |
| 830 | def MOVNEGrr : IntCMOVICCrr<"movneg %icc, $F, $dst", ICC_NEG>; |
| 831 | def MOVVCrr : IntCMOVICCrr< "movvc %icc, $F, $dst", ICC_VC>; |
| 832 | def MOVVSrr : IntCMOVICCrr< "movvs %icc, $F, $dst", ICC_VS>; |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 833 | |
| 834 | // MOV*ri instructions. |
| 835 | def MOVNEri : IntCMOVICCri< "movne %icc, $F, $dst", ICC_NE>; |
| 836 | def MOVEri : IntCMOVICCri< "move %icc, $F, $dst", ICC_E>; |
| 837 | def MOVGri : IntCMOVICCri< "movg %icc, $F, $dst", ICC_G>; |
| 838 | def MOVLEri : IntCMOVICCri< "movle %icc, $F, $dst", ICC_LE>; |
| 839 | def MOVGEri : IntCMOVICCri< "movge %icc, $F, $dst", ICC_GE>; |
| 840 | def MOVLri : IntCMOVICCri< "movl %icc, $F, $dst", ICC_L>; |
| 841 | def MOVGUri : IntCMOVICCri< "movgu %icc, $F, $dst", ICC_GU>; |
| 842 | def MOVLEUri : IntCMOVICCri<"movleu %icc, $F, $dst", ICC_LEU>; |
| 843 | def MOVCCri : IntCMOVICCri< "movcc %icc, $F, $dst", ICC_CC>; |
| 844 | def MOVCSri : IntCMOVICCri< "movcs %icc, $F, $dst", ICC_CS>; |
| 845 | def MOVPOSri : IntCMOVICCri<"movpos %icc, $F, $dst", ICC_POS>; |
| 846 | def MOVNEGri : IntCMOVICCri<"movneg %icc, $F, $dst", ICC_NEG>; |
| 847 | def MOVVCri : IntCMOVICCri< "movvc %icc, $F, $dst", ICC_VC>; |
| 848 | def MOVVSri : IntCMOVICCri< "movvs %icc, $F, $dst", ICC_VS>; |
Chris Lattner | 6dc83c7 | 2006-01-31 05:26:36 +0000 | [diff] [blame] | 849 | |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 850 | // FIXME: Allow regalloc of the fcc condition code some day. |
| 851 | class IntCMOVFCCrr<string asmstr, FCC_VAL CC> |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 852 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F), asmstr, |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 853 | [(set IntRegs:$dst, |
| 854 | (V8selectfcc IntRegs:$F, IntRegs:$T, CC, FCC))]> { |
| 855 | int CondBits = CC.FCCVal; |
| 856 | } |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 857 | class IntCMOVFCCri<string asmstr, FCC_VAL CC> |
| 858 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F), asmstr, |
| 859 | [(set IntRegs:$dst, |
| 860 | (V8selectfcc simm11:$F, IntRegs:$T, CC, FCC))]> { |
| 861 | int CondBits = CC.FCCVal; |
| 862 | } |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 863 | |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 864 | // MOVF*rr instructions. |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 865 | def MOVFUrr : IntCMOVFCCrr< "movfu %fcc, $F, $dst", FCC_U>; |
| 866 | def MOVFGrr : IntCMOVFCCrr< "movfg %fcc, $F, $dst", FCC_G>; |
| 867 | def MOVFUGrr : IntCMOVFCCrr< "movfug %fcc, $F, $dst", FCC_UG>; |
| 868 | def MOVFLrr : IntCMOVFCCrr< "movfl %fcc, $F, $dst", FCC_L>; |
| 869 | def MOVFULrr : IntCMOVFCCrr< "movful %fcc, $F, $dst", FCC_UL>; |
| 870 | def MOVFLGrr : IntCMOVFCCrr< "movflg %fcc, $F, $dst", FCC_LG>; |
| 871 | def MOVFNErr : IntCMOVFCCrr< "movfne %fcc, $F, $dst", FCC_NE>; |
| 872 | def MOVFErr : IntCMOVFCCrr< "movfe %fcc, $F, $dst", FCC_E>; |
| 873 | def MOVFUErr : IntCMOVFCCrr< "movfue %fcc, $F, $dst", FCC_UE>; |
| 874 | def MOVFGErr : IntCMOVFCCrr< "movfge %fcc, $F, $dst", FCC_GE>; |
| 875 | def MOVFUGErr : IntCMOVFCCrr<"movfuge %fcc, $F, $dst", FCC_UGE>; |
| 876 | def MOVFLErr : IntCMOVFCCrr< "movfle %fcc, $F, $dst", FCC_LE>; |
| 877 | def MOVFULErr : IntCMOVFCCrr<"movfule %fcc, $F, $dst", FCC_ULE>; |
| 878 | def MOVFOrr : IntCMOVFCCrr< "movfo %fcc, $F, $dst", FCC_O>; |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame^] | 879 | |
| 880 | // MOVF*ri instructions. |
| 881 | def MOVFUri : IntCMOVFCCri< "movfu %fcc, $F, $dst", FCC_U>; |
| 882 | def MOVFGri : IntCMOVFCCri< "movfg %fcc, $F, $dst", FCC_G>; |
| 883 | def MOVFUGri : IntCMOVFCCri< "movfug %fcc, $F, $dst", FCC_UG>; |
| 884 | def MOVFLri : IntCMOVFCCri< "movfl %fcc, $F, $dst", FCC_L>; |
| 885 | def MOVFULri : IntCMOVFCCri< "movful %fcc, $F, $dst", FCC_UL>; |
| 886 | def MOVFLGri : IntCMOVFCCri< "movflg %fcc, $F, $dst", FCC_LG>; |
| 887 | def MOVFNEri : IntCMOVFCCri< "movfne %fcc, $F, $dst", FCC_NE>; |
| 888 | def MOVFEri : IntCMOVFCCri< "movfe %fcc, $F, $dst", FCC_E>; |
| 889 | def MOVFUEri : IntCMOVFCCri< "movfue %fcc, $F, $dst", FCC_UE>; |
| 890 | def MOVFGEri : IntCMOVFCCri< "movfge %fcc, $F, $dst", FCC_GE>; |
| 891 | def MOVFUGEri : IntCMOVFCCri<"movfuge %fcc, $F, $dst", FCC_UGE>; |
| 892 | def MOVFLEri : IntCMOVFCCri< "movfle %fcc, $F, $dst", FCC_LE>; |
| 893 | def MOVFULEri : IntCMOVFCCri<"movfule %fcc, $F, $dst", FCC_ULE>; |
| 894 | def MOVFOri : IntCMOVFCCri< "movfo %fcc, $F, $dst", FCC_O>; |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 895 | } |
| 896 | |
Chris Lattner | b34d3fd | 2006-01-30 05:48:37 +0000 | [diff] [blame] | 897 | // Floating-Point Move Instructions, p. 164 of the V9 manual. |
| 898 | let Predicates = [HasV9] in { |
| 899 | def FMOVD : F3_3<2, 0b110100, 0b000000010, |
| 900 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 901 | "fmovd $src, $dst", []>; |
| 902 | def FNEGD : F3_3<2, 0b110100, 0b000000110, |
| 903 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 904 | "fnegd $src, $dst", |
| 905 | [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>; |
| 906 | def FABSD : F3_3<2, 0b110100, 0b000001010, |
| 907 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 908 | "fabsd $src, $dst", |
| 909 | [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>; |
| 910 | } |
| 911 | |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 912 | // POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear |
| 913 | // the top 32-bits before using it. To do this clearing, we use a SLLri X,0. |
| 914 | def POPCrr : F3_1<2, 0b101110, |
| 915 | (ops IntRegs:$dst, IntRegs:$src), |
| 916 | "popc $src, $dst", []>, Requires<[HasV9]>; |
| 917 | def : Pat<(ctpop IntRegs:$src), |
| 918 | (POPCrr (SLLri IntRegs:$src, 0))>; |
| 919 | |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 920 | //===----------------------------------------------------------------------===// |
| 921 | // Non-Instruction Patterns |
| 922 | //===----------------------------------------------------------------------===// |
| 923 | |
| 924 | // Small immediates. |
| 925 | def : Pat<(i32 simm13:$val), |
| 926 | (ORri G0, imm:$val)>; |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 927 | // Arbitrary immediates. |
| 928 | def : Pat<(i32 imm:$val), |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 929 | (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>; |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 930 | |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 931 | // Global addresses, constant pool entries |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 932 | def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>; |
| 933 | def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>; |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 934 | def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>; |
| 935 | def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>; |
Chris Lattner | dab05f0 | 2005-12-18 21:03:04 +0000 | [diff] [blame] | 936 | |
Chris Lattner | 4fca017 | 2006-01-15 09:26:27 +0000 | [diff] [blame] | 937 | // Add reg, lo. This is used when taking the addr of a global/constpool entry. |
| 938 | def : Pat<(add IntRegs:$r, (V8lo tglobaladdr:$in)), |
| 939 | (ADDri IntRegs:$r, tglobaladdr:$in)>; |
| 940 | def : Pat<(add IntRegs:$r, (V8lo tconstpool:$in)), |
| 941 | (ADDri IntRegs:$r, tconstpool:$in)>; |
| 942 | |
| 943 | |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 944 | // Calls: |
| 945 | def : Pat<(call tglobaladdr:$dst), |
| 946 | (CALL tglobaladdr:$dst)>; |
| 947 | def : Pat<(call externalsym:$dst), |
| 948 | (CALL externalsym:$dst)>; |
| 949 | |
Chris Lattner | 1b8af84 | 2006-01-11 07:15:43 +0000 | [diff] [blame] | 950 | def : Pat<(ret), (RETL)>; |
Chris Lattner | b04c5c8 | 2005-12-18 23:18:37 +0000 | [diff] [blame] | 951 | |
| 952 | // Map integer extload's to zextloads. |
Chris Lattner | b04c5c8 | 2005-12-18 23:18:37 +0000 | [diff] [blame] | 953 | def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>; |
| 954 | def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>; |
| 955 | def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>; |
| 956 | def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>; |
| 957 | def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>; |
| 958 | def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>; |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 959 | |
Chris Lattner | a1251f2 | 2005-12-19 01:43:04 +0000 | [diff] [blame] | 960 | // zextload bool -> zextload byte |
| 961 | def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>; |
Chris Lattner | e2d97f8 | 2005-12-19 01:44:58 +0000 | [diff] [blame] | 962 | def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>; |
Chris Lattner | a1251f2 | 2005-12-19 01:43:04 +0000 | [diff] [blame] | 963 | |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 964 | // truncstore bool -> truncstore byte. |
| 965 | def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1), |
Chris Lattner | bcfdec7 | 2005-12-19 02:06:50 +0000 | [diff] [blame] | 966 | (STBrr ADDRrr:$addr, IntRegs:$src)>; |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 967 | def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1), |
Chris Lattner | bcfdec7 | 2005-12-19 02:06:50 +0000 | [diff] [blame] | 968 | (STBri ADDRri:$addr, IntRegs:$src)>; |