blob: 8a39d8175a96af69cb8355f8b4805f3a441ac556 [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
Chris Lattnerb34d3fd2006-01-30 05:48:37 +000028// HasNoV9 - This predicate is true when the target doesn't have V9
29// instructions. Use of this is just a hack for the isel not having proper
30// costs for V8 instructions that are more expensive than their V9 ones.
31def HasNoV9 : Predicate<"!Subtarget.isV9()">;
32
Chris Lattner76afdc92006-01-30 05:35:57 +000033// HasVIS - This is true when the target processor has VIS extensions.
34def HasVIS : Predicate<"Subtarget.isVIS()">;
35
36// UseDeprecatedInsts - This predicate is true when the target processor is a
37// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
38// to use when appropriate. In either of these cases, the instruction selector
39// will pick deprecated instructions.
40def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
41
42//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000043// Instruction Pattern Stuff
44//===----------------------------------------------------------------------===//
45
Chris Lattner749d6fa2006-01-31 06:18:16 +000046def simm11 : PatLeaf<(imm), [{
47 // simm11 predicate - True if the imm fits in a 11-bit sign extended field.
48 return (((int)N->getValue() << (32-11)) >> (32-11)) == (int)N->getValue();
49}]>;
50
Chris Lattner7b0902d2005-12-17 08:26:38 +000051def simm13 : PatLeaf<(imm), [{
52 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
53 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
54}]>;
55
Chris Lattnerb71f9f82005-12-17 19:41:43 +000056def LO10 : SDNodeXForm<imm, [{
57 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
58}]>;
59
Chris Lattner57dd3bc2005-12-17 19:37:00 +000060def HI22 : SDNodeXForm<imm, [{
61 // Transformation function: shift the immediate value down into the low bits.
62 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
63}]>;
64
65def SETHIimm : PatLeaf<(imm), [{
66 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
67}], HI22>;
68
Chris Lattnerbc83fd92005-12-17 20:04:49 +000069// Addressing modes.
70def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
71def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
72
73// Address operands
74def MEMrr : Operand<i32> {
75 let PrintMethod = "printMemOperand";
76 let NumMIOperands = 2;
77 let MIOperandInfo = (ops IntRegs, IntRegs);
78}
79def MEMri : Operand<i32> {
80 let PrintMethod = "printMemOperand";
81 let NumMIOperands = 2;
82 let MIOperandInfo = (ops IntRegs, i32imm);
83}
84
Chris Lattner04dd6732005-12-18 01:46:58 +000085// Branch targets have OtherVT type.
86def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000087def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000088
Chris Lattner4d55aca2005-12-18 01:20:35 +000089def SDTV8cmpfcc :
90SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
91def SDTV8brcc :
Chris Lattner3772bcb2006-01-30 07:43:04 +000092SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>,
Chris Lattner33084492005-12-18 08:13:54 +000093 SDTCisVT<2, FlagVT>]>;
94def SDTV8selectcc :
95SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
96 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner3cb71872005-12-23 05:00:16 +000097def SDTV8FTOI :
98SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
99def SDTV8ITOF :
100SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000101
Chris Lattner4bb91022006-01-12 17:05:32 +0000102def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>;
103def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc, [SDNPOutFlag]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000104def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
105def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
106
Chris Lattnere3572462005-12-18 02:10:39 +0000107def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
108def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000109
Chris Lattner3cb71872005-12-23 05:00:16 +0000110def V8ftoi : SDNode<"V8ISD::FTOI", SDTV8FTOI>;
111def V8itof : SDNode<"V8ISD::ITOF", SDTV8ITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000112
Chris Lattner33084492005-12-18 08:13:54 +0000113def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
114def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
115
Chris Lattner2db3ff62005-12-18 15:55:15 +0000116// These are target-independent nodes, but have target-specific formats.
117def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
118def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>;
119def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>;
120
Evan Cheng171049d2005-12-23 22:14:32 +0000121def SDT_V8Call : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Chris Lattner44ea7b12006-01-27 23:30:03 +0000122def call : SDNode<"V8ISD::CALL", SDT_V8Call,
Evan Cheng6da8d992006-01-09 18:28:21 +0000123 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000124
Evan Cheng171049d2005-12-23 22:14:32 +0000125def SDT_V8RetFlag : SDTypeProfile<0, 0, []>;
Evan Cheng6da8d992006-01-09 18:28:21 +0000126def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag,
127 [SDNPHasChain, SDNPOptInFlag]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000128
Chris Lattner7b0902d2005-12-17 08:26:38 +0000129//===----------------------------------------------------------------------===//
Chris Lattner3772bcb2006-01-30 07:43:04 +0000130// SPARC Flag Conditions
131//===----------------------------------------------------------------------===//
132
133// Note that these values must be kept in sync with the V8CC::CondCode enum
134// values.
Chris Lattner749d6fa2006-01-31 06:18:16 +0000135class ICC_VAL<int N> : PatLeaf<(i32 N)> {
136 int ICCVal = N;
137}
138def ICC_NE : ICC_VAL< 9>; // Not Equal
139def ICC_E : ICC_VAL< 1>; // Equal
140def ICC_G : ICC_VAL<10>; // Greater
141def ICC_LE : ICC_VAL< 2>; // Less or Equal
142def ICC_GE : ICC_VAL<11>; // Greater or Equal
143def ICC_L : ICC_VAL< 3>; // Less
144def ICC_GU : ICC_VAL<12>; // Greater Unsigned
145def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
146def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
147def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
148def ICC_POS : ICC_VAL<14>; // Positive
149def ICC_NEG : ICC_VAL< 6>; // Negative
150def ICC_VC : ICC_VAL<15>; // Overflow Clear
151def ICC_VS : ICC_VAL< 7>; // Overflow Set
Chris Lattner3772bcb2006-01-30 07:43:04 +0000152
Chris Lattner749d6fa2006-01-31 06:18:16 +0000153class FCC_VAL<int N> : PatLeaf<(i32 N)> {
154 int FCCVal = N;
155}
156def FCC_U : FCC_VAL<23>; // Unordered
157def FCC_G : FCC_VAL<22>; // Greater
158def FCC_UG : FCC_VAL<21>; // Unordered or Greater
159def FCC_L : FCC_VAL<20>; // Less
160def FCC_UL : FCC_VAL<19>; // Unordered or Less
161def FCC_LG : FCC_VAL<18>; // Less or Greater
162def FCC_NE : FCC_VAL<17>; // Not Equal
163def FCC_E : FCC_VAL<25>; // Equal
164def FCC_UE : FCC_VAL<24>; // Unordered or Equal
165def FCC_GE : FCC_VAL<25>; // Greater or Equal
166def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
167def FCC_LE : FCC_VAL<27>; // Less or Equal
168def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
169def FCC_O : FCC_VAL<29>; // Ordered
Chris Lattner3772bcb2006-01-30 07:43:04 +0000170
171
172//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000173// Instructions
174//===----------------------------------------------------------------------===//
175
Chris Lattner275f6452004-02-28 19:37:18 +0000176// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000177class Pseudo<dag ops, string asmstr, list<dag> pattern>
178 : InstV8<ops, asmstr, pattern>;
179
Chris Lattner2db3ff62005-12-18 15:55:15 +0000180def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
181 "!ADJCALLSTACKDOWN $amt",
182 [(callseq_start imm:$amt)]>;
183def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
184 "!ADJCALLSTACKUP $amt",
185 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000186def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
187 "!IMPLICIT_DEF $dst",
188 [(set IntRegs:$dst, (undef))]>;
189def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
190 [(set FPRegs:$dst, (undef))]>;
191def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
192 [(set DFPRegs:$dst, (undef))]>;
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000193
194// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
195// fpmover pass.
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000196let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
197 def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
198 "!FpMOVD $src, $dst", []>;
199 def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
200 "!FpNEGD $src, $dst",
201 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
202 def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
203 "!FpABSD $src, $dst",
204 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
205}
Chris Lattner33084492005-12-18 08:13:54 +0000206
207// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
208// scheduler into a branch sequence. This has to handle all permutations of
209// selection between i32/f32/f64 on ICC and FCC.
210let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
211 def SELECT_CC_Int_ICC
212 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
213 "; SELECT_CC_Int_ICC PSEUDO!",
214 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
215 imm:$Cond, ICC))]>;
216 def SELECT_CC_Int_FCC
217 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
218 "; SELECT_CC_Int_FCC PSEUDO!",
219 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
220 imm:$Cond, FCC))]>;
221 def SELECT_CC_FP_ICC
222 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
223 "; SELECT_CC_FP_ICC PSEUDO!",
224 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
225 imm:$Cond, ICC))]>;
226 def SELECT_CC_FP_FCC
227 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
228 "; SELECT_CC_FP_FCC PSEUDO!",
229 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
230 imm:$Cond, FCC))]>;
231 def SELECT_CC_DFP_ICC
232 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
233 "; SELECT_CC_DFP_ICC PSEUDO!",
234 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
235 imm:$Cond, ICC))]>;
236 def SELECT_CC_DFP_FCC
237 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
238 "; SELECT_CC_DFP_FCC PSEUDO!",
239 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
240 imm:$Cond, FCC))]>;
241}
Chris Lattner275f6452004-02-28 19:37:18 +0000242
Chris Lattner76afdc92006-01-30 05:35:57 +0000243
Brian Gaekea8056fa2004-03-06 05:32:13 +0000244// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000245// special cases of JMPL:
Evan Cheng2b4ea792005-12-26 09:11:45 +0000246let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000247 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng6da8d992006-01-09 18:28:21 +0000248 def RETL: F3_2<2, 0b111000, (ops), "retl", [(retflag)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000249}
Brian Gaeke8542e082004-04-02 20:53:37 +0000250
251// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000252def LDSBrr : F3_1<3, 0b001001,
253 (ops IntRegs:$dst, MEMrr:$addr),
254 "ldsb [$addr], $dst",
255 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000256def LDSBri : F3_2<3, 0b001001,
257 (ops IntRegs:$dst, MEMri:$addr),
258 "ldsb [$addr], $dst",
259 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000260def LDSHrr : F3_1<3, 0b001010,
261 (ops IntRegs:$dst, MEMrr:$addr),
262 "ldsh [$addr], $dst",
263 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000264def LDSHri : F3_2<3, 0b001010,
265 (ops IntRegs:$dst, MEMri:$addr),
266 "ldsh [$addr], $dst",
267 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000268def LDUBrr : F3_1<3, 0b000001,
269 (ops IntRegs:$dst, MEMrr:$addr),
270 "ldub [$addr], $dst",
271 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000272def LDUBri : F3_2<3, 0b000001,
273 (ops IntRegs:$dst, MEMri:$addr),
274 "ldub [$addr], $dst",
275 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000276def LDUHrr : F3_1<3, 0b000010,
277 (ops IntRegs:$dst, MEMrr:$addr),
278 "lduh [$addr], $dst",
279 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000280def LDUHri : F3_2<3, 0b000010,
281 (ops IntRegs:$dst, MEMri:$addr),
282 "lduh [$addr], $dst",
283 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000284def LDrr : F3_1<3, 0b000000,
285 (ops IntRegs:$dst, MEMrr:$addr),
286 "ld [$addr], $dst",
287 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000288def LDri : F3_2<3, 0b000000,
289 (ops IntRegs:$dst, MEMri:$addr),
290 "ld [$addr], $dst",
291 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000292
Brian Gaeke562d5b02004-06-18 05:19:27 +0000293// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000294def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000295 (ops FPRegs:$dst, MEMrr:$addr),
296 "ld [$addr], $dst",
297 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000298def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000299 (ops FPRegs:$dst, MEMri:$addr),
300 "ld [$addr], $dst",
301 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000302def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000303 (ops DFPRegs:$dst, MEMrr:$addr),
304 "ldd [$addr], $dst",
305 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000306def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000307 (ops DFPRegs:$dst, MEMri:$addr),
308 "ldd [$addr], $dst",
309 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000310
Brian Gaeke8542e082004-04-02 20:53:37 +0000311// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000312def STBrr : F3_1<3, 0b000101,
313 (ops MEMrr:$addr, IntRegs:$src),
314 "stb $src, [$addr]",
315 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000316def STBri : F3_2<3, 0b000101,
317 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000318 "stb $src, [$addr]",
319 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000320def STHrr : F3_1<3, 0b000110,
321 (ops MEMrr:$addr, IntRegs:$src),
322 "sth $src, [$addr]",
323 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000324def STHri : F3_2<3, 0b000110,
325 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000326 "sth $src, [$addr]",
327 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000328def STrr : F3_1<3, 0b000100,
329 (ops MEMrr:$addr, IntRegs:$src),
330 "st $src, [$addr]",
331 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000332def STri : F3_2<3, 0b000100,
333 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000334 "st $src, [$addr]",
335 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000336
337// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000338def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000339 (ops MEMrr:$addr, FPRegs:$src),
340 "st $src, [$addr]",
341 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000342def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000343 (ops MEMri:$addr, FPRegs:$src),
344 "st $src, [$addr]",
345 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000346def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000347 (ops MEMrr:$addr, DFPRegs:$src),
348 "std $src, [$addr]",
349 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000350def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000351 (ops MEMri:$addr, DFPRegs:$src),
352 "std $src, [$addr]",
353 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000354
Brian Gaeke775158d2004-03-04 04:37:45 +0000355// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000356def SETHIi: F2_1<0b100,
357 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000358 "sethi $src, $dst",
359 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000360
Brian Gaeke8542e082004-04-02 20:53:37 +0000361// Section B.10 - NOP Instruction, p. 105
362// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000363let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000364 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000365
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000366// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000367def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000368 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000369 "and $b, $c, $dst",
370 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000371def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000372 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000373 "and $b, $c, $dst",
374 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000375def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000376 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000377 "andn $b, $c, $dst",
378 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000379def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000380 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000381 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000382def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000383 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000384 "or $b, $c, $dst",
385 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000386def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000387 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000388 "or $b, $c, $dst",
389 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000390def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000391 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000392 "orn $b, $c, $dst",
393 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000394def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000395 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000396 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000397def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000398 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000399 "xor $b, $c, $dst",
400 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000401def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000402 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000403 "xor $b, $c, $dst",
404 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000405def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000406 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000407 "xnor $b, $c, $dst",
Chris Lattnerbda559e2006-01-11 07:14:01 +0000408 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000409def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000410 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000411 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000412
413// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000414def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000415 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000416 "sll $b, $c, $dst",
417 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000418def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000419 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000420 "sll $b, $c, $dst",
421 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000422def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000423 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000424 "srl $b, $c, $dst",
425 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000426def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000427 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000428 "srl $b, $c, $dst",
429 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000430def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000431 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000432 "sra $b, $c, $dst",
433 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000434def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000435 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000436 "sra $b, $c, $dst",
437 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000438
439// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000440def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000441 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000442 "add $b, $c, $dst",
443 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000444def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000445 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000446 "add $b, $c, $dst",
447 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000448def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000449 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000450 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000451def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000452 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000453 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000454def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000455 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000456 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000457def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000458 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000459 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000460
Brian Gaeke775158d2004-03-04 04:37:45 +0000461// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000462def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000463 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000464 "sub $b, $c, $dst",
465 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000466def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000467 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000468 "sub $b, $c, $dst",
469 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000470def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000471 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000472 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000473def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000474 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000475 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000476def SUBCCrr : F3_1<2, 0b010100,
477 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000478 "subcc $b, $c, $dst",
479 [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, IntRegs:$c))]>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000480def SUBCCri : F3_2<2, 0b010100,
481 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000482 "subcc $b, $c, $dst",
483 [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000484def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000485 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000486 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000487
Brian Gaeke032f80f2004-03-16 22:37:13 +0000488// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000489def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000490 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000491 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000492def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000493 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000494 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000495def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000496 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000497 "smul $b, $c, $dst",
498 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000499def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000500 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000501 "smul $b, $c, $dst",
502 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000503
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000504// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000505def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000506 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000507 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000508def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000509 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000510 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000511def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000512 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000513 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000514def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000515 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000516 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000517
Brian Gaekea8056fa2004-03-06 05:32:13 +0000518// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000519def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000520 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000521 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000522def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000523 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000524 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000525def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000526 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000527 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000528def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000529 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000530 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000531
Brian Gaekec3e97012004-05-08 04:21:32 +0000532// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000533
534// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000535class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
536 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000537 let isBranch = 1;
538 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000539 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000540 let noResults = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000541}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000542
543let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000544 def BA : BranchV8<0b1000, (ops brtarget:$dst),
545 "ba $dst",
546 [(br bb:$dst)]>;
547def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000548 "bne $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000549 [(V8bricc bb:$dst, ICC_NE, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000550def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000551 "be $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000552 [(V8bricc bb:$dst, ICC_E, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000553def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000554 "bg $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000555 [(V8bricc bb:$dst, ICC_G, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000556def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000557 "ble $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000558 [(V8bricc bb:$dst, ICC_LE, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000559def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000560 "bge $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000561 [(V8bricc bb:$dst, ICC_GE, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000562def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000563 "bl $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000564 [(V8bricc bb:$dst, ICC_L, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000565def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000566 "bgu $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000567 [(V8bricc bb:$dst, ICC_GU, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000568def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000569 "bleu $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000570 [(V8bricc bb:$dst, ICC_LEU, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000571def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000572 "bcc $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000573 [(V8bricc bb:$dst, ICC_CC, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000574def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000575 "bcs $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000576 [(V8bricc bb:$dst, ICC_CS, ICC)]>;
577def BPOS : BranchV8<0b1110, (ops brtarget:$dst),
578 "bpos $dst",
579 [(V8bricc bb:$dst, ICC_POS, ICC)]>;
580def BNEG : BranchV8<0b0110, (ops brtarget:$dst),
581 "bneg $dst",
582 [(V8bricc bb:$dst, ICC_NEG, ICC)]>;
583def BVC : BranchV8<0b1111, (ops brtarget:$dst),
584 "bvc $dst",
585 [(V8bricc bb:$dst, ICC_VC, ICC)]>;
586def BVS : BranchV8<0b0111, (ops brtarget:$dst),
587 "bvs $dst",
588 [(V8bricc bb:$dst, ICC_VS, ICC)]>;
589
590
Brian Gaekec3e97012004-05-08 04:21:32 +0000591
Brian Gaeke4185d032004-07-08 09:08:22 +0000592// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
593
594// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000595class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
596 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000597 let isBranch = 1;
598 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000599 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000600 let noResults = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000601}
602
Chris Lattner04dd6732005-12-18 01:46:58 +0000603def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000604 "fbu $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000605 [(V8brfcc bb:$dst, FCC_U, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000606def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000607 "fbg $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000608 [(V8brfcc bb:$dst, FCC_G, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000609def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000610 "fbug $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000611 [(V8brfcc bb:$dst, FCC_UG, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000612def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000613 "fbl $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000614 [(V8brfcc bb:$dst, FCC_L, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000615def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000616 "fbul $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000617 [(V8brfcc bb:$dst, FCC_UL, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000618def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000619 "fblg $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000620 [(V8brfcc bb:$dst, FCC_LG, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000621def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000622 "fbne $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000623 [(V8brfcc bb:$dst, FCC_NE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000624def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000625 "fbe $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000626 [(V8brfcc bb:$dst, FCC_E, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000627def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000628 "fbue $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000629 [(V8brfcc bb:$dst, FCC_UE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000630def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000631 "fbge $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000632 [(V8brfcc bb:$dst, FCC_GE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000633def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000634 "fbuge $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000635 [(V8brfcc bb:$dst, FCC_UGE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000636def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000637 "fble $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000638 [(V8brfcc bb:$dst, FCC_LE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000639def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000640 "fbule $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000641 [(V8brfcc bb:$dst, FCC_ULE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000642def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000643 "fbo $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000644 [(V8brfcc bb:$dst, FCC_O, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000645
Brian Gaekeb354b712004-11-16 07:32:09 +0000646
647
Brian Gaeke8542e082004-04-02 20:53:37 +0000648// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000649// This is the only Format 1 instruction
Evan Cheng171049d2005-12-23 22:14:32 +0000650let Uses = [O0, O1, O2, O3, O4, O5],
Evan Cheng6da8d992006-01-09 18:28:21 +0000651 hasDelaySlot = 1, isCall = 1, noResults = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000652 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
653 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000654 def CALL : InstV8<(ops calltarget:$dst),
Evan Cheng171049d2005-12-23 22:14:32 +0000655 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000656 bits<30> disp;
657 let op = 1;
658 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000659 }
Evan Cheng171049d2005-12-23 22:14:32 +0000660
Chris Lattner2db3ff62005-12-18 15:55:15 +0000661 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000662 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000663 (ops MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000664 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000665 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000666 def JMPLri : F3_2<2, 0b111000,
667 (ops MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000668 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000669 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000670}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000671
Chris Lattner37949f52005-12-17 22:22:53 +0000672// Section B.28 - Read State Register Instructions
673def RDY : F3_1<2, 0b101000,
674 (ops IntRegs:$dst),
Chris Lattner97561fc2005-12-19 00:53:02 +0000675 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000676
Chris Lattner22ede702004-04-07 04:06:46 +0000677// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000678def WRYrr : F3_1<2, 0b110000,
679 (ops IntRegs:$b, IntRegs:$c),
680 "wr $b, $c, %y", []>;
681def WRYri : F3_2<2, 0b110000,
682 (ops IntRegs:$b, i32imm:$c),
683 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000684
Brian Gaekec53105c2004-06-27 22:53:56 +0000685// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000686def FITOS : F3_3<2, 0b110100, 0b011000100,
687 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000688 "fitos $src, $dst",
689 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000690def FITOD : F3_3<2, 0b110100, 0b011001000,
Chris Lattner3cb71872005-12-23 05:00:16 +0000691 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000692 "fitod $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000693 [(set DFPRegs:$dst, (V8itof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000694
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000695// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000696def FSTOI : F3_3<2, 0b110100, 0b011010001,
697 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000698 "fstoi $src, $dst",
699 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000700def FDTOI : F3_3<2, 0b110100, 0b011010010,
Chris Lattner3cb71872005-12-23 05:00:16 +0000701 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000702 "fdtoi $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000703 [(set FPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000704
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000705// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000706def FSTOD : F3_3<2, 0b110100, 0b011001001,
707 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000708 "fstod $src, $dst",
709 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000710def FDTOS : F3_3<2, 0b110100, 0b011000110,
711 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000712 "fdtos $src, $dst",
713 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000714
Brian Gaekef89cc652004-06-18 06:28:10 +0000715// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000716def FMOVS : F3_3<2, 0b110100, 0b000000001,
717 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000718 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000719def FNEGS : F3_3<2, 0b110100, 0b000000101,
720 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000721 "fnegs $src, $dst",
722 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000723def FABSS : F3_3<2, 0b110100, 0b000001001,
724 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000725 "fabss $src, $dst",
726 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000727
Chris Lattner294974b2005-12-17 23:20:27 +0000728
729// Floating-point Square Root Instructions, p.145
730def FSQRTS : F3_3<2, 0b110100, 0b000101001,
731 (ops FPRegs:$dst, FPRegs:$src),
732 "fsqrts $src, $dst",
733 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
734def FSQRTD : F3_3<2, 0b110100, 0b000101010,
735 (ops DFPRegs:$dst, DFPRegs:$src),
736 "fsqrtd $src, $dst",
737 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
738
739
Brian Gaekef89cc652004-06-18 06:28:10 +0000740
Brian Gaekec53105c2004-06-27 22:53:56 +0000741// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000742def FADDS : F3_3<2, 0b110100, 0b001000001,
743 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000744 "fadds $src1, $src2, $dst",
745 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000746def FADDD : F3_3<2, 0b110100, 0b001000010,
747 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000748 "faddd $src1, $src2, $dst",
749 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000750def FSUBS : F3_3<2, 0b110100, 0b001000101,
751 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000752 "fsubs $src1, $src2, $dst",
753 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000754def FSUBD : F3_3<2, 0b110100, 0b001000110,
755 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000756 "fsubd $src1, $src2, $dst",
757 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000758
759// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000760def FMULS : F3_3<2, 0b110100, 0b001001001,
761 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000762 "fmuls $src1, $src2, $dst",
763 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000764def FMULD : F3_3<2, 0b110100, 0b001001010,
765 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000766 "fmuld $src1, $src2, $dst",
767 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000768def FSMULD : F3_3<2, 0b110100, 0b001101001,
769 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000770 "fsmuld $src1, $src2, $dst",
771 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
772 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000773def FDIVS : F3_3<2, 0b110100, 0b001001101,
774 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000775 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000776 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000777def FDIVD : F3_3<2, 0b110100, 0b001001110,
778 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000779 "fdivd $src1, $src2, $dst",
780 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000781
Brian Gaeke4185d032004-07-08 09:08:22 +0000782// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000783// Note: the 2nd template arg is different for these guys.
784// Note 2: the result of a FCMP is not available until the 2nd cycle
785// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000786// is modelled with a forced noop after the instruction.
787def FCMPS : F3_3<2, 0b110101, 0b001010001,
788 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000789 "fcmps $src1, $src2\n\tnop",
790 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000791def FCMPD : F3_3<2, 0b110101, 0b001010010,
792 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000793 "fcmpd $src1, $src2\n\tnop",
794 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000795
Chris Lattner76afdc92006-01-30 05:35:57 +0000796
797//===----------------------------------------------------------------------===//
798// V9 Instructions
799//===----------------------------------------------------------------------===//
800
801// V9 Conditional Moves.
802let Predicates = [HasV9], isTwoAddress = 1 in {
Chris Lattner97f91022006-01-31 06:24:29 +0000803 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
Chris Lattner76afdc92006-01-30 05:35:57 +0000804 // FIXME: Add instruction encodings for the JIT some day.
Chris Lattner749d6fa2006-01-31 06:18:16 +0000805 class IntCMOVICCrr<string asmstr, ICC_VAL CC>
Chris Lattner97f91022006-01-31 06:24:29 +0000806 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F), asmstr,
Chris Lattner749d6fa2006-01-31 06:18:16 +0000807 [(set IntRegs:$dst,
808 (V8selecticc IntRegs:$F, IntRegs:$T, CC, ICC))]> {
809 int CondBits = CC.ICCVal;
810 }
Chris Lattner97f91022006-01-31 06:24:29 +0000811 class IntCMOVICCri<string asmstr, ICC_VAL CC>
812 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F), asmstr,
813 [(set IntRegs:$dst,
814 (V8selecticc simm11:$F, IntRegs:$T, CC, ICC))]> {
815 int CondBits = CC.ICCVal;
816 }
Chris Lattner749d6fa2006-01-31 06:18:16 +0000817
Chris Lattner97f91022006-01-31 06:24:29 +0000818 // MOV*rr instructions.
Chris Lattner749d6fa2006-01-31 06:18:16 +0000819 def MOVNErr : IntCMOVICCrr< "movne %icc, $F, $dst", ICC_NE>;
820 def MOVErr : IntCMOVICCrr< "move %icc, $F, $dst", ICC_E>;
821 def MOVGrr : IntCMOVICCrr< "movg %icc, $F, $dst", ICC_G>;
822 def MOVLErr : IntCMOVICCrr< "movle %icc, $F, $dst", ICC_LE>;
823 def MOVGErr : IntCMOVICCrr< "movge %icc, $F, $dst", ICC_GE>;
824 def MOVLrr : IntCMOVICCrr< "movl %icc, $F, $dst", ICC_L>;
825 def MOVGUrr : IntCMOVICCrr< "movgu %icc, $F, $dst", ICC_GU>;
826 def MOVLEUrr : IntCMOVICCrr<"movleu %icc, $F, $dst", ICC_LEU>;
827 def MOVCCrr : IntCMOVICCrr< "movcc %icc, $F, $dst", ICC_CC>;
828 def MOVCSrr : IntCMOVICCrr< "movcs %icc, $F, $dst", ICC_CS>;
829 def MOVPOSrr : IntCMOVICCrr<"movpos %icc, $F, $dst", ICC_POS>;
830 def MOVNEGrr : IntCMOVICCrr<"movneg %icc, $F, $dst", ICC_NEG>;
831 def MOVVCrr : IntCMOVICCrr< "movvc %icc, $F, $dst", ICC_VC>;
832 def MOVVSrr : IntCMOVICCrr< "movvs %icc, $F, $dst", ICC_VS>;
Chris Lattner97f91022006-01-31 06:24:29 +0000833
834 // MOV*ri instructions.
835 def MOVNEri : IntCMOVICCri< "movne %icc, $F, $dst", ICC_NE>;
836 def MOVEri : IntCMOVICCri< "move %icc, $F, $dst", ICC_E>;
837 def MOVGri : IntCMOVICCri< "movg %icc, $F, $dst", ICC_G>;
838 def MOVLEri : IntCMOVICCri< "movle %icc, $F, $dst", ICC_LE>;
839 def MOVGEri : IntCMOVICCri< "movge %icc, $F, $dst", ICC_GE>;
840 def MOVLri : IntCMOVICCri< "movl %icc, $F, $dst", ICC_L>;
841 def MOVGUri : IntCMOVICCri< "movgu %icc, $F, $dst", ICC_GU>;
842 def MOVLEUri : IntCMOVICCri<"movleu %icc, $F, $dst", ICC_LEU>;
843 def MOVCCri : IntCMOVICCri< "movcc %icc, $F, $dst", ICC_CC>;
844 def MOVCSri : IntCMOVICCri< "movcs %icc, $F, $dst", ICC_CS>;
845 def MOVPOSri : IntCMOVICCri<"movpos %icc, $F, $dst", ICC_POS>;
846 def MOVNEGri : IntCMOVICCri<"movneg %icc, $F, $dst", ICC_NEG>;
847 def MOVVCri : IntCMOVICCri< "movvc %icc, $F, $dst", ICC_VC>;
848 def MOVVSri : IntCMOVICCri< "movvs %icc, $F, $dst", ICC_VS>;
Chris Lattner6dc83c72006-01-31 05:26:36 +0000849
Chris Lattner749d6fa2006-01-31 06:18:16 +0000850 // FIXME: Allow regalloc of the fcc condition code some day.
851 class IntCMOVFCCrr<string asmstr, FCC_VAL CC>
Chris Lattner97f91022006-01-31 06:24:29 +0000852 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F), asmstr,
Chris Lattner749d6fa2006-01-31 06:18:16 +0000853 [(set IntRegs:$dst,
854 (V8selectfcc IntRegs:$F, IntRegs:$T, CC, FCC))]> {
855 int CondBits = CC.FCCVal;
856 }
Chris Lattner97f91022006-01-31 06:24:29 +0000857 class IntCMOVFCCri<string asmstr, FCC_VAL CC>
858 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F), asmstr,
859 [(set IntRegs:$dst,
860 (V8selectfcc simm11:$F, IntRegs:$T, CC, FCC))]> {
861 int CondBits = CC.FCCVal;
862 }
Chris Lattner749d6fa2006-01-31 06:18:16 +0000863
Chris Lattner97f91022006-01-31 06:24:29 +0000864 // MOVF*rr instructions.
Chris Lattner749d6fa2006-01-31 06:18:16 +0000865 def MOVFUrr : IntCMOVFCCrr< "movfu %fcc, $F, $dst", FCC_U>;
866 def MOVFGrr : IntCMOVFCCrr< "movfg %fcc, $F, $dst", FCC_G>;
867 def MOVFUGrr : IntCMOVFCCrr< "movfug %fcc, $F, $dst", FCC_UG>;
868 def MOVFLrr : IntCMOVFCCrr< "movfl %fcc, $F, $dst", FCC_L>;
869 def MOVFULrr : IntCMOVFCCrr< "movful %fcc, $F, $dst", FCC_UL>;
870 def MOVFLGrr : IntCMOVFCCrr< "movflg %fcc, $F, $dst", FCC_LG>;
871 def MOVFNErr : IntCMOVFCCrr< "movfne %fcc, $F, $dst", FCC_NE>;
872 def MOVFErr : IntCMOVFCCrr< "movfe %fcc, $F, $dst", FCC_E>;
873 def MOVFUErr : IntCMOVFCCrr< "movfue %fcc, $F, $dst", FCC_UE>;
874 def MOVFGErr : IntCMOVFCCrr< "movfge %fcc, $F, $dst", FCC_GE>;
875 def MOVFUGErr : IntCMOVFCCrr<"movfuge %fcc, $F, $dst", FCC_UGE>;
876 def MOVFLErr : IntCMOVFCCrr< "movfle %fcc, $F, $dst", FCC_LE>;
877 def MOVFULErr : IntCMOVFCCrr<"movfule %fcc, $F, $dst", FCC_ULE>;
878 def MOVFOrr : IntCMOVFCCrr< "movfo %fcc, $F, $dst", FCC_O>;
Chris Lattner97f91022006-01-31 06:24:29 +0000879
880 // MOVF*ri instructions.
881 def MOVFUri : IntCMOVFCCri< "movfu %fcc, $F, $dst", FCC_U>;
882 def MOVFGri : IntCMOVFCCri< "movfg %fcc, $F, $dst", FCC_G>;
883 def MOVFUGri : IntCMOVFCCri< "movfug %fcc, $F, $dst", FCC_UG>;
884 def MOVFLri : IntCMOVFCCri< "movfl %fcc, $F, $dst", FCC_L>;
885 def MOVFULri : IntCMOVFCCri< "movful %fcc, $F, $dst", FCC_UL>;
886 def MOVFLGri : IntCMOVFCCri< "movflg %fcc, $F, $dst", FCC_LG>;
887 def MOVFNEri : IntCMOVFCCri< "movfne %fcc, $F, $dst", FCC_NE>;
888 def MOVFEri : IntCMOVFCCri< "movfe %fcc, $F, $dst", FCC_E>;
889 def MOVFUEri : IntCMOVFCCri< "movfue %fcc, $F, $dst", FCC_UE>;
890 def MOVFGEri : IntCMOVFCCri< "movfge %fcc, $F, $dst", FCC_GE>;
891 def MOVFUGEri : IntCMOVFCCri<"movfuge %fcc, $F, $dst", FCC_UGE>;
892 def MOVFLEri : IntCMOVFCCri< "movfle %fcc, $F, $dst", FCC_LE>;
893 def MOVFULEri : IntCMOVFCCri<"movfule %fcc, $F, $dst", FCC_ULE>;
894 def MOVFOri : IntCMOVFCCri< "movfo %fcc, $F, $dst", FCC_O>;
Chris Lattner76afdc92006-01-30 05:35:57 +0000895}
896
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000897// Floating-Point Move Instructions, p. 164 of the V9 manual.
898let Predicates = [HasV9] in {
899 def FMOVD : F3_3<2, 0b110100, 0b000000010,
900 (ops DFPRegs:$dst, DFPRegs:$src),
901 "fmovd $src, $dst", []>;
902 def FNEGD : F3_3<2, 0b110100, 0b000000110,
903 (ops DFPRegs:$dst, DFPRegs:$src),
904 "fnegd $src, $dst",
905 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
906 def FABSD : F3_3<2, 0b110100, 0b000001010,
907 (ops DFPRegs:$dst, DFPRegs:$src),
908 "fabsd $src, $dst",
909 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
910}
911
Chris Lattner9072c052006-01-30 06:14:02 +0000912// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
913// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
914def POPCrr : F3_1<2, 0b101110,
915 (ops IntRegs:$dst, IntRegs:$src),
916 "popc $src, $dst", []>, Requires<[HasV9]>;
917def : Pat<(ctpop IntRegs:$src),
918 (POPCrr (SLLri IntRegs:$src, 0))>;
919
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000920//===----------------------------------------------------------------------===//
921// Non-Instruction Patterns
922//===----------------------------------------------------------------------===//
923
924// Small immediates.
925def : Pat<(i32 simm13:$val),
926 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000927// Arbitrary immediates.
928def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000929 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000930
Chris Lattner76acc872005-12-18 02:37:35 +0000931// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000932def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
933def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000934def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
935def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000936
Chris Lattner4fca0172006-01-15 09:26:27 +0000937// Add reg, lo. This is used when taking the addr of a global/constpool entry.
938def : Pat<(add IntRegs:$r, (V8lo tglobaladdr:$in)),
939 (ADDri IntRegs:$r, tglobaladdr:$in)>;
940def : Pat<(add IntRegs:$r, (V8lo tconstpool:$in)),
941 (ADDri IntRegs:$r, tconstpool:$in)>;
942
943
Evan Cheng171049d2005-12-23 22:14:32 +0000944// Calls:
945def : Pat<(call tglobaladdr:$dst),
946 (CALL tglobaladdr:$dst)>;
947def : Pat<(call externalsym:$dst),
948 (CALL externalsym:$dst)>;
949
Chris Lattner1b8af842006-01-11 07:15:43 +0000950def : Pat<(ret), (RETL)>;
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000951
952// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000953def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
954def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
955def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
956def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
957def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
958def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000959
Chris Lattnera1251f22005-12-19 01:43:04 +0000960// zextload bool -> zextload byte
961def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
Chris Lattnere2d97f82005-12-19 01:44:58 +0000962def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
Chris Lattnera1251f22005-12-19 01:43:04 +0000963
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000964// truncstore bool -> truncstore byte.
965def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000966 (STBrr ADDRrr:$addr, IntRegs:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000967def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000968 (STBri ADDRri:$addr, IntRegs:$src)>;