blob: 72f6e3335e735664020f274f8ec9380bd4b745c3 [file] [log] [blame]
Misha Brukmane07c2aa2004-02-25 21:02:21 +00001//===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukmane07c2aa2004-02-25 21:02:21 +000010// This file describes the SparcV8 instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Misha Brukmanc42077d2004-09-22 21:38:42 +000018include "SparcV8InstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
Chris Lattnerb34d3fd2006-01-30 05:48:37 +000028// HasNoV9 - This predicate is true when the target doesn't have V9
29// instructions. Use of this is just a hack for the isel not having proper
30// costs for V8 instructions that are more expensive than their V9 ones.
31def HasNoV9 : Predicate<"!Subtarget.isV9()">;
32
Chris Lattner76afdc92006-01-30 05:35:57 +000033// HasVIS - This is true when the target processor has VIS extensions.
34def HasVIS : Predicate<"Subtarget.isVIS()">;
35
36// UseDeprecatedInsts - This predicate is true when the target processor is a
37// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
38// to use when appropriate. In either of these cases, the instruction selector
39// will pick deprecated instructions.
40def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
41
42//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000043// Instruction Pattern Stuff
44//===----------------------------------------------------------------------===//
45
Chris Lattner749d6fa2006-01-31 06:18:16 +000046def simm11 : PatLeaf<(imm), [{
47 // simm11 predicate - True if the imm fits in a 11-bit sign extended field.
48 return (((int)N->getValue() << (32-11)) >> (32-11)) == (int)N->getValue();
49}]>;
50
Chris Lattner7b0902d2005-12-17 08:26:38 +000051def simm13 : PatLeaf<(imm), [{
52 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
53 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
54}]>;
55
Chris Lattnerb71f9f82005-12-17 19:41:43 +000056def LO10 : SDNodeXForm<imm, [{
57 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
58}]>;
59
Chris Lattner57dd3bc2005-12-17 19:37:00 +000060def HI22 : SDNodeXForm<imm, [{
61 // Transformation function: shift the immediate value down into the low bits.
62 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
63}]>;
64
65def SETHIimm : PatLeaf<(imm), [{
66 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
67}], HI22>;
68
Chris Lattnerbc83fd92005-12-17 20:04:49 +000069// Addressing modes.
70def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
71def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>;
72
73// Address operands
74def MEMrr : Operand<i32> {
75 let PrintMethod = "printMemOperand";
76 let NumMIOperands = 2;
77 let MIOperandInfo = (ops IntRegs, IntRegs);
78}
79def MEMri : Operand<i32> {
80 let PrintMethod = "printMemOperand";
81 let NumMIOperands = 2;
82 let MIOperandInfo = (ops IntRegs, i32imm);
83}
84
Chris Lattner04dd6732005-12-18 01:46:58 +000085// Branch targets have OtherVT type.
86def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000087def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000088
Chris Lattner6788faa2006-01-31 06:49:09 +000089// Operand for printing out a condition code.
90let PrintMethod = "printV8CCOperand" in
91 def V8CC : Operand<i32>;
92
Chris Lattner4d55aca2005-12-18 01:20:35 +000093def SDTV8cmpfcc :
94SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>;
95def SDTV8brcc :
Chris Lattner3772bcb2006-01-30 07:43:04 +000096SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>,
Chris Lattner33084492005-12-18 08:13:54 +000097 SDTCisVT<2, FlagVT>]>;
98def SDTV8selectcc :
99SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
100 SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>;
Chris Lattner3cb71872005-12-23 05:00:16 +0000101def SDTV8FTOI :
102SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
103def SDTV8ITOF :
104SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000105
Chris Lattner4bb91022006-01-12 17:05:32 +0000106def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>;
107def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc, [SDNPOutFlag]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000108def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>;
109def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>;
110
Chris Lattnere3572462005-12-18 02:10:39 +0000111def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>;
112def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000113
Chris Lattner3cb71872005-12-23 05:00:16 +0000114def V8ftoi : SDNode<"V8ISD::FTOI", SDTV8FTOI>;
115def V8itof : SDNode<"V8ISD::ITOF", SDTV8ITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000116
Chris Lattner33084492005-12-18 08:13:54 +0000117def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>;
118def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>;
119
Chris Lattner2db3ff62005-12-18 15:55:15 +0000120// These are target-independent nodes, but have target-specific formats.
121def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
122def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>;
123def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>;
124
Evan Cheng171049d2005-12-23 22:14:32 +0000125def SDT_V8Call : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Chris Lattner44ea7b12006-01-27 23:30:03 +0000126def call : SDNode<"V8ISD::CALL", SDT_V8Call,
Evan Cheng6da8d992006-01-09 18:28:21 +0000127 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000128
Evan Cheng171049d2005-12-23 22:14:32 +0000129def SDT_V8RetFlag : SDTypeProfile<0, 0, []>;
Evan Cheng6da8d992006-01-09 18:28:21 +0000130def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag,
131 [SDNPHasChain, SDNPOptInFlag]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000132
Chris Lattner7b0902d2005-12-17 08:26:38 +0000133//===----------------------------------------------------------------------===//
Chris Lattner3772bcb2006-01-30 07:43:04 +0000134// SPARC Flag Conditions
135//===----------------------------------------------------------------------===//
136
137// Note that these values must be kept in sync with the V8CC::CondCode enum
138// values.
Chris Lattner749d6fa2006-01-31 06:18:16 +0000139class ICC_VAL<int N> : PatLeaf<(i32 N)> {
140 int ICCVal = N;
141}
142def ICC_NE : ICC_VAL< 9>; // Not Equal
143def ICC_E : ICC_VAL< 1>; // Equal
144def ICC_G : ICC_VAL<10>; // Greater
145def ICC_LE : ICC_VAL< 2>; // Less or Equal
146def ICC_GE : ICC_VAL<11>; // Greater or Equal
147def ICC_L : ICC_VAL< 3>; // Less
148def ICC_GU : ICC_VAL<12>; // Greater Unsigned
149def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
150def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
151def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
152def ICC_POS : ICC_VAL<14>; // Positive
153def ICC_NEG : ICC_VAL< 6>; // Negative
154def ICC_VC : ICC_VAL<15>; // Overflow Clear
155def ICC_VS : ICC_VAL< 7>; // Overflow Set
Chris Lattner3772bcb2006-01-30 07:43:04 +0000156
Chris Lattner749d6fa2006-01-31 06:18:16 +0000157class FCC_VAL<int N> : PatLeaf<(i32 N)> {
158 int FCCVal = N;
159}
160def FCC_U : FCC_VAL<23>; // Unordered
161def FCC_G : FCC_VAL<22>; // Greater
162def FCC_UG : FCC_VAL<21>; // Unordered or Greater
163def FCC_L : FCC_VAL<20>; // Less
164def FCC_UL : FCC_VAL<19>; // Unordered or Less
165def FCC_LG : FCC_VAL<18>; // Less or Greater
166def FCC_NE : FCC_VAL<17>; // Not Equal
167def FCC_E : FCC_VAL<25>; // Equal
168def FCC_UE : FCC_VAL<24>; // Unordered or Equal
169def FCC_GE : FCC_VAL<25>; // Greater or Equal
170def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
171def FCC_LE : FCC_VAL<27>; // Less or Equal
172def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
173def FCC_O : FCC_VAL<29>; // Ordered
Chris Lattner3772bcb2006-01-30 07:43:04 +0000174
175
176//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000177// Instructions
178//===----------------------------------------------------------------------===//
179
Chris Lattner275f6452004-02-28 19:37:18 +0000180// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000181class Pseudo<dag ops, string asmstr, list<dag> pattern>
182 : InstV8<ops, asmstr, pattern>;
183
Chris Lattner2db3ff62005-12-18 15:55:15 +0000184def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
185 "!ADJCALLSTACKDOWN $amt",
186 [(callseq_start imm:$amt)]>;
187def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
188 "!ADJCALLSTACKUP $amt",
189 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000190def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
191 "!IMPLICIT_DEF $dst",
192 [(set IntRegs:$dst, (undef))]>;
193def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
194 [(set FPRegs:$dst, (undef))]>;
195def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
196 [(set DFPRegs:$dst, (undef))]>;
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000197
198// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
199// fpmover pass.
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000200let Predicates = [HasNoV9] in { // Only emit these in V8 mode.
201 def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
202 "!FpMOVD $src, $dst", []>;
203 def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
204 "!FpNEGD $src, $dst",
205 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
206 def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
207 "!FpABSD $src, $dst",
208 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
209}
Chris Lattner33084492005-12-18 08:13:54 +0000210
211// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
212// scheduler into a branch sequence. This has to handle all permutations of
213// selection between i32/f32/f64 on ICC and FCC.
214let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
215 def SELECT_CC_Int_ICC
216 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
217 "; SELECT_CC_Int_ICC PSEUDO!",
218 [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F,
Chris Lattner6788faa2006-01-31 06:49:09 +0000219 imm:$Cond, ICC))]>,
220 Requires<[HasNoV9]>;
Chris Lattner33084492005-12-18 08:13:54 +0000221 def SELECT_CC_Int_FCC
222 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
223 "; SELECT_CC_Int_FCC PSEUDO!",
224 [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F,
Chris Lattner6788faa2006-01-31 06:49:09 +0000225 imm:$Cond, FCC))]>,
226 Requires<[HasNoV9]>;
Chris Lattner33084492005-12-18 08:13:54 +0000227 def SELECT_CC_FP_ICC
228 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
229 "; SELECT_CC_FP_ICC PSEUDO!",
230 [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F,
231 imm:$Cond, ICC))]>;
232 def SELECT_CC_FP_FCC
233 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
234 "; SELECT_CC_FP_FCC PSEUDO!",
235 [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F,
236 imm:$Cond, FCC))]>;
237 def SELECT_CC_DFP_ICC
238 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
239 "; SELECT_CC_DFP_ICC PSEUDO!",
240 [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F,
241 imm:$Cond, ICC))]>;
242 def SELECT_CC_DFP_FCC
243 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
244 "; SELECT_CC_DFP_FCC PSEUDO!",
245 [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F,
246 imm:$Cond, FCC))]>;
247}
Chris Lattner275f6452004-02-28 19:37:18 +0000248
Chris Lattner76afdc92006-01-30 05:35:57 +0000249
Brian Gaekea8056fa2004-03-06 05:32:13 +0000250// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000251// special cases of JMPL:
Evan Cheng2b4ea792005-12-26 09:11:45 +0000252let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000253 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng6da8d992006-01-09 18:28:21 +0000254 def RETL: F3_2<2, 0b111000, (ops), "retl", [(retflag)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000255}
Brian Gaeke8542e082004-04-02 20:53:37 +0000256
257// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000258def LDSBrr : F3_1<3, 0b001001,
259 (ops IntRegs:$dst, MEMrr:$addr),
260 "ldsb [$addr], $dst",
261 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000262def LDSBri : F3_2<3, 0b001001,
263 (ops IntRegs:$dst, MEMri:$addr),
264 "ldsb [$addr], $dst",
265 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000266def LDSHrr : F3_1<3, 0b001010,
267 (ops IntRegs:$dst, MEMrr:$addr),
268 "ldsh [$addr], $dst",
269 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000270def LDSHri : F3_2<3, 0b001010,
271 (ops IntRegs:$dst, MEMri:$addr),
272 "ldsh [$addr], $dst",
273 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000274def LDUBrr : F3_1<3, 0b000001,
275 (ops IntRegs:$dst, MEMrr:$addr),
276 "ldub [$addr], $dst",
277 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000278def LDUBri : F3_2<3, 0b000001,
279 (ops IntRegs:$dst, MEMri:$addr),
280 "ldub [$addr], $dst",
281 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000282def LDUHrr : F3_1<3, 0b000010,
283 (ops IntRegs:$dst, MEMrr:$addr),
284 "lduh [$addr], $dst",
285 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000286def LDUHri : F3_2<3, 0b000010,
287 (ops IntRegs:$dst, MEMri:$addr),
288 "lduh [$addr], $dst",
289 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000290def LDrr : F3_1<3, 0b000000,
291 (ops IntRegs:$dst, MEMrr:$addr),
292 "ld [$addr], $dst",
293 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000294def LDri : F3_2<3, 0b000000,
295 (ops IntRegs:$dst, MEMri:$addr),
296 "ld [$addr], $dst",
297 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000298
Brian Gaeke562d5b02004-06-18 05:19:27 +0000299// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000300def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000301 (ops FPRegs:$dst, MEMrr:$addr),
302 "ld [$addr], $dst",
303 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000304def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000305 (ops FPRegs:$dst, MEMri:$addr),
306 "ld [$addr], $dst",
307 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000308def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000309 (ops DFPRegs:$dst, MEMrr:$addr),
310 "ldd [$addr], $dst",
311 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000312def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000313 (ops DFPRegs:$dst, MEMri:$addr),
314 "ldd [$addr], $dst",
315 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000316
Brian Gaeke8542e082004-04-02 20:53:37 +0000317// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000318def STBrr : F3_1<3, 0b000101,
319 (ops MEMrr:$addr, IntRegs:$src),
320 "stb $src, [$addr]",
321 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000322def STBri : F3_2<3, 0b000101,
323 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000324 "stb $src, [$addr]",
325 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000326def STHrr : F3_1<3, 0b000110,
327 (ops MEMrr:$addr, IntRegs:$src),
328 "sth $src, [$addr]",
329 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000330def STHri : F3_2<3, 0b000110,
331 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000332 "sth $src, [$addr]",
333 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000334def STrr : F3_1<3, 0b000100,
335 (ops MEMrr:$addr, IntRegs:$src),
336 "st $src, [$addr]",
337 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000338def STri : F3_2<3, 0b000100,
339 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000340 "st $src, [$addr]",
341 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000342
343// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000344def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000345 (ops MEMrr:$addr, FPRegs:$src),
346 "st $src, [$addr]",
347 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000348def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000349 (ops MEMri:$addr, FPRegs:$src),
350 "st $src, [$addr]",
351 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000352def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000353 (ops MEMrr:$addr, DFPRegs:$src),
354 "std $src, [$addr]",
355 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000356def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000357 (ops MEMri:$addr, DFPRegs:$src),
358 "std $src, [$addr]",
359 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000360
Brian Gaeke775158d2004-03-04 04:37:45 +0000361// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000362def SETHIi: F2_1<0b100,
363 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000364 "sethi $src, $dst",
365 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000366
Brian Gaeke8542e082004-04-02 20:53:37 +0000367// Section B.10 - NOP Instruction, p. 105
368// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000369let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000370 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000371
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000372// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000373def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000374 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000375 "and $b, $c, $dst",
376 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000377def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000378 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000379 "and $b, $c, $dst",
380 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000381def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000382 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000383 "andn $b, $c, $dst",
384 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000385def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000386 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000387 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000388def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000389 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000390 "or $b, $c, $dst",
391 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000392def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000393 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000394 "or $b, $c, $dst",
395 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000396def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000397 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000398 "orn $b, $c, $dst",
399 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000400def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000401 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000402 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000403def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000404 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000405 "xor $b, $c, $dst",
406 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000407def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000408 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000409 "xor $b, $c, $dst",
410 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000411def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000412 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000413 "xnor $b, $c, $dst",
Chris Lattnerbda559e2006-01-11 07:14:01 +0000414 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000415def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000416 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000417 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000418
419// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000420def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000421 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000422 "sll $b, $c, $dst",
423 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000424def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000425 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000426 "sll $b, $c, $dst",
427 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000428def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000429 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000430 "srl $b, $c, $dst",
431 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000432def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000433 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000434 "srl $b, $c, $dst",
435 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000436def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000437 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000438 "sra $b, $c, $dst",
439 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000440def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000441 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000442 "sra $b, $c, $dst",
443 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000444
445// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000446def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000447 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000448 "add $b, $c, $dst",
449 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000450def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000451 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000452 "add $b, $c, $dst",
453 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000454def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000455 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000456 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000457def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000458 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000459 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000460def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000461 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000462 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000463def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000464 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000465 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000466
Brian Gaeke775158d2004-03-04 04:37:45 +0000467// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000468def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000469 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000470 "sub $b, $c, $dst",
471 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000472def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000473 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000474 "sub $b, $c, $dst",
475 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000476def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000477 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000478 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000479def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000480 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000481 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000482def SUBCCrr : F3_1<2, 0b010100,
483 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000484 "subcc $b, $c, $dst",
485 [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, IntRegs:$c))]>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000486def SUBCCri : F3_2<2, 0b010100,
487 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000488 "subcc $b, $c, $dst",
489 [(set IntRegs:$dst, (V8cmpicc IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000490def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000491 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000492 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000493
Brian Gaeke032f80f2004-03-16 22:37:13 +0000494// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000495def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000496 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000497 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000498def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000499 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000500 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000501def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000502 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000503 "smul $b, $c, $dst",
504 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000505def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000506 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000507 "smul $b, $c, $dst",
508 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000509
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000510// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000511def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000512 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000513 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000514def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000515 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000516 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000517def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000518 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000519 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000520def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000521 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000522 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000523
Brian Gaekea8056fa2004-03-06 05:32:13 +0000524// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000525def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000526 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000527 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000528def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000529 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000530 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000531def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000532 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000533 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000534def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000535 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000536 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000537
Brian Gaekec3e97012004-05-08 04:21:32 +0000538// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000539
540// conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000541class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
542 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000543 let isBranch = 1;
544 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000545 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000546 let noResults = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000547}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000548
549let isBarrier = 1 in
Chris Lattner04dd6732005-12-18 01:46:58 +0000550 def BA : BranchV8<0b1000, (ops brtarget:$dst),
551 "ba $dst",
552 [(br bb:$dst)]>;
553def BNE : BranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000554 "bne $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000555 [(V8bricc bb:$dst, ICC_NE, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000556def BE : BranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000557 "be $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000558 [(V8bricc bb:$dst, ICC_E, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000559def BG : BranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000560 "bg $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000561 [(V8bricc bb:$dst, ICC_G, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000562def BLE : BranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000563 "ble $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000564 [(V8bricc bb:$dst, ICC_LE, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000565def BGE : BranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000566 "bge $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000567 [(V8bricc bb:$dst, ICC_GE, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000568def BL : BranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000569 "bl $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000570 [(V8bricc bb:$dst, ICC_L, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000571def BGU : BranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000572 "bgu $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000573 [(V8bricc bb:$dst, ICC_GU, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000574def BLEU : BranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000575 "bleu $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000576 [(V8bricc bb:$dst, ICC_LEU, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000577def BCC : BranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000578 "bcc $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000579 [(V8bricc bb:$dst, ICC_CC, ICC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000580def BCS : BranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000581 "bcs $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000582 [(V8bricc bb:$dst, ICC_CS, ICC)]>;
583def BPOS : BranchV8<0b1110, (ops brtarget:$dst),
584 "bpos $dst",
585 [(V8bricc bb:$dst, ICC_POS, ICC)]>;
586def BNEG : BranchV8<0b0110, (ops brtarget:$dst),
587 "bneg $dst",
588 [(V8bricc bb:$dst, ICC_NEG, ICC)]>;
589def BVC : BranchV8<0b1111, (ops brtarget:$dst),
590 "bvc $dst",
591 [(V8bricc bb:$dst, ICC_VC, ICC)]>;
592def BVS : BranchV8<0b0111, (ops brtarget:$dst),
593 "bvs $dst",
594 [(V8bricc bb:$dst, ICC_VS, ICC)]>;
595
596
Brian Gaekec3e97012004-05-08 04:21:32 +0000597
Brian Gaeke4185d032004-07-08 09:08:22 +0000598// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
599
600// floating-point conditional branch class:
Chris Lattner4d55aca2005-12-18 01:20:35 +0000601class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
602 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000603 let isBranch = 1;
604 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000605 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000606 let noResults = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000607}
608
Chris Lattner04dd6732005-12-18 01:46:58 +0000609def FBU : FPBranchV8<0b0111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000610 "fbu $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000611 [(V8brfcc bb:$dst, FCC_U, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000612def FBG : FPBranchV8<0b0110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000613 "fbg $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000614 [(V8brfcc bb:$dst, FCC_G, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000615def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000616 "fbug $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000617 [(V8brfcc bb:$dst, FCC_UG, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000618def FBL : FPBranchV8<0b0100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000619 "fbl $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000620 [(V8brfcc bb:$dst, FCC_L, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000621def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000622 "fbul $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000623 [(V8brfcc bb:$dst, FCC_UL, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000624def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000625 "fblg $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000626 [(V8brfcc bb:$dst, FCC_LG, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000627def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000628 "fbne $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000629 [(V8brfcc bb:$dst, FCC_NE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000630def FBE : FPBranchV8<0b1001, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000631 "fbe $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000632 [(V8brfcc bb:$dst, FCC_E, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000633def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000634 "fbue $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000635 [(V8brfcc bb:$dst, FCC_UE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000636def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000637 "fbge $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000638 [(V8brfcc bb:$dst, FCC_GE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000639def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000640 "fbuge $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000641 [(V8brfcc bb:$dst, FCC_UGE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000642def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000643 "fble $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000644 [(V8brfcc bb:$dst, FCC_LE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000645def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000646 "fbule $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000647 [(V8brfcc bb:$dst, FCC_ULE, FCC)]>;
Chris Lattner04dd6732005-12-18 01:46:58 +0000648def FBO : FPBranchV8<0b1111, (ops brtarget:$dst),
Chris Lattner5b2dfc72005-12-18 01:38:19 +0000649 "fbo $dst",
Chris Lattner3772bcb2006-01-30 07:43:04 +0000650 [(V8brfcc bb:$dst, FCC_O, FCC)]>;
Brian Gaeke4185d032004-07-08 09:08:22 +0000651
Brian Gaekeb354b712004-11-16 07:32:09 +0000652
653
Brian Gaeke8542e082004-04-02 20:53:37 +0000654// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000655// This is the only Format 1 instruction
Evan Cheng171049d2005-12-23 22:14:32 +0000656let Uses = [O0, O1, O2, O3, O4, O5],
Evan Cheng6da8d992006-01-09 18:28:21 +0000657 hasDelaySlot = 1, isCall = 1, noResults = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000658 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
659 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Chris Lattner2db3ff62005-12-18 15:55:15 +0000660 def CALL : InstV8<(ops calltarget:$dst),
Evan Cheng171049d2005-12-23 22:14:32 +0000661 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000662 bits<30> disp;
663 let op = 1;
664 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000665 }
Evan Cheng171049d2005-12-23 22:14:32 +0000666
Chris Lattner2db3ff62005-12-18 15:55:15 +0000667 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000668 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000669 (ops MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000670 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000671 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000672 def JMPLri : F3_2<2, 0b111000,
673 (ops MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000674 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000675 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000676}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000677
Chris Lattner37949f52005-12-17 22:22:53 +0000678// Section B.28 - Read State Register Instructions
679def RDY : F3_1<2, 0b101000,
680 (ops IntRegs:$dst),
Chris Lattner97561fc2005-12-19 00:53:02 +0000681 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000682
Chris Lattner22ede702004-04-07 04:06:46 +0000683// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000684def WRYrr : F3_1<2, 0b110000,
685 (ops IntRegs:$b, IntRegs:$c),
686 "wr $b, $c, %y", []>;
687def WRYri : F3_2<2, 0b110000,
688 (ops IntRegs:$b, i32imm:$c),
689 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000690
Brian Gaekec53105c2004-06-27 22:53:56 +0000691// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000692def FITOS : F3_3<2, 0b110100, 0b011000100,
693 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000694 "fitos $src, $dst",
695 [(set FPRegs:$dst, (V8itof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000696def FITOD : F3_3<2, 0b110100, 0b011001000,
Chris Lattner3cb71872005-12-23 05:00:16 +0000697 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000698 "fitod $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000699 [(set DFPRegs:$dst, (V8itof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000700
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000701// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000702def FSTOI : F3_3<2, 0b110100, 0b011010001,
703 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000704 "fstoi $src, $dst",
705 [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000706def FDTOI : F3_3<2, 0b110100, 0b011010010,
Chris Lattner3cb71872005-12-23 05:00:16 +0000707 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000708 "fdtoi $src, $dst",
Chris Lattner3cb71872005-12-23 05:00:16 +0000709 [(set FPRegs:$dst, (V8ftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000710
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000711// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000712def FSTOD : F3_3<2, 0b110100, 0b011001001,
713 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000714 "fstod $src, $dst",
715 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000716def FDTOS : F3_3<2, 0b110100, 0b011000110,
717 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000718 "fdtos $src, $dst",
719 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000720
Brian Gaekef89cc652004-06-18 06:28:10 +0000721// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000722def FMOVS : F3_3<2, 0b110100, 0b000000001,
723 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000724 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000725def FNEGS : F3_3<2, 0b110100, 0b000000101,
726 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000727 "fnegs $src, $dst",
728 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000729def FABSS : F3_3<2, 0b110100, 0b000001001,
730 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000731 "fabss $src, $dst",
732 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000733
Chris Lattner294974b2005-12-17 23:20:27 +0000734
735// Floating-point Square Root Instructions, p.145
736def FSQRTS : F3_3<2, 0b110100, 0b000101001,
737 (ops FPRegs:$dst, FPRegs:$src),
738 "fsqrts $src, $dst",
739 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
740def FSQRTD : F3_3<2, 0b110100, 0b000101010,
741 (ops DFPRegs:$dst, DFPRegs:$src),
742 "fsqrtd $src, $dst",
743 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
744
745
Brian Gaekef89cc652004-06-18 06:28:10 +0000746
Brian Gaekec53105c2004-06-27 22:53:56 +0000747// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000748def FADDS : F3_3<2, 0b110100, 0b001000001,
749 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000750 "fadds $src1, $src2, $dst",
751 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000752def FADDD : F3_3<2, 0b110100, 0b001000010,
753 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000754 "faddd $src1, $src2, $dst",
755 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000756def FSUBS : F3_3<2, 0b110100, 0b001000101,
757 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000758 "fsubs $src1, $src2, $dst",
759 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000760def FSUBD : F3_3<2, 0b110100, 0b001000110,
761 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000762 "fsubd $src1, $src2, $dst",
763 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000764
765// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000766def FMULS : F3_3<2, 0b110100, 0b001001001,
767 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000768 "fmuls $src1, $src2, $dst",
769 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000770def FMULD : F3_3<2, 0b110100, 0b001001010,
771 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000772 "fmuld $src1, $src2, $dst",
773 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000774def FSMULD : F3_3<2, 0b110100, 0b001101001,
775 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000776 "fsmuld $src1, $src2, $dst",
777 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
778 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000779def FDIVS : F3_3<2, 0b110100, 0b001001101,
780 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000781 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000782 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000783def FDIVD : F3_3<2, 0b110100, 0b001001110,
784 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000785 "fdivd $src1, $src2, $dst",
786 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000787
Brian Gaeke4185d032004-07-08 09:08:22 +0000788// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000789// Note: the 2nd template arg is different for these guys.
790// Note 2: the result of a FCMP is not available until the 2nd cycle
791// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000792// is modelled with a forced noop after the instruction.
793def FCMPS : F3_3<2, 0b110101, 0b001010001,
794 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000795 "fcmps $src1, $src2\n\tnop",
796 [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000797def FCMPD : F3_3<2, 0b110101, 0b001010010,
798 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000799 "fcmpd $src1, $src2\n\tnop",
800 [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000801
Chris Lattner76afdc92006-01-30 05:35:57 +0000802
803//===----------------------------------------------------------------------===//
804// V9 Instructions
805//===----------------------------------------------------------------------===//
806
807// V9 Conditional Moves.
808let Predicates = [HasV9], isTwoAddress = 1 in {
Chris Lattner97f91022006-01-31 06:24:29 +0000809 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
Chris Lattner76afdc92006-01-30 05:35:57 +0000810 // FIXME: Add instruction encodings for the JIT some day.
Chris Lattner6788faa2006-01-31 06:49:09 +0000811 def MOVICCrr
812 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, V8CC:$cc),
813 "mov$cc %icc, $F, $dst",
Chris Lattner749d6fa2006-01-31 06:18:16 +0000814 [(set IntRegs:$dst,
Chris Lattner6788faa2006-01-31 06:49:09 +0000815 (V8selecticc IntRegs:$F, IntRegs:$T, imm:$cc, ICC))]>;
816 def MOVICCri
817 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F, V8CC:$cc),
818 "mov$cc %icc, $F, $dst",
Chris Lattner97f91022006-01-31 06:24:29 +0000819 [(set IntRegs:$dst,
Chris Lattner6788faa2006-01-31 06:49:09 +0000820 (V8selecticc simm11:$F, IntRegs:$T, imm:$cc, ICC))]>;
Chris Lattner6dc83c72006-01-31 05:26:36 +0000821
Chris Lattner6788faa2006-01-31 06:49:09 +0000822 def MOVFCCrr
823 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, V8CC:$cc),
824 "movf$cc %fcc, $F, $dst",
Chris Lattner749d6fa2006-01-31 06:18:16 +0000825 [(set IntRegs:$dst,
Chris Lattner6788faa2006-01-31 06:49:09 +0000826 (V8selectfcc IntRegs:$F, IntRegs:$T, imm:$cc, FCC))]>;
827 def MOVFCCri
828 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F, V8CC:$cc),
829 "movf$cc %fcc, $F, $dst",
Chris Lattner97f91022006-01-31 06:24:29 +0000830 [(set IntRegs:$dst,
Chris Lattner6788faa2006-01-31 06:49:09 +0000831 (V8selectfcc simm11:$F, IntRegs:$T, imm:$cc, FCC))]>;
Chris Lattner76afdc92006-01-30 05:35:57 +0000832}
833
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000834// Floating-Point Move Instructions, p. 164 of the V9 manual.
835let Predicates = [HasV9] in {
836 def FMOVD : F3_3<2, 0b110100, 0b000000010,
837 (ops DFPRegs:$dst, DFPRegs:$src),
838 "fmovd $src, $dst", []>;
839 def FNEGD : F3_3<2, 0b110100, 0b000000110,
840 (ops DFPRegs:$dst, DFPRegs:$src),
841 "fnegd $src, $dst",
842 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
843 def FABSD : F3_3<2, 0b110100, 0b000001010,
844 (ops DFPRegs:$dst, DFPRegs:$src),
845 "fabsd $src, $dst",
846 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
847}
848
Chris Lattner9072c052006-01-30 06:14:02 +0000849// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
850// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
851def POPCrr : F3_1<2, 0b101110,
852 (ops IntRegs:$dst, IntRegs:$src),
853 "popc $src, $dst", []>, Requires<[HasV9]>;
854def : Pat<(ctpop IntRegs:$src),
855 (POPCrr (SLLri IntRegs:$src, 0))>;
856
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000857//===----------------------------------------------------------------------===//
858// Non-Instruction Patterns
859//===----------------------------------------------------------------------===//
860
861// Small immediates.
862def : Pat<(i32 simm13:$val),
863 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000864// Arbitrary immediates.
865def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000866 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000867
Chris Lattner76acc872005-12-18 02:37:35 +0000868// Global addresses, constant pool entries
Chris Lattnere3572462005-12-18 02:10:39 +0000869def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
870def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
Chris Lattner76acc872005-12-18 02:37:35 +0000871def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>;
872def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000873
Chris Lattner4fca0172006-01-15 09:26:27 +0000874// Add reg, lo. This is used when taking the addr of a global/constpool entry.
875def : Pat<(add IntRegs:$r, (V8lo tglobaladdr:$in)),
876 (ADDri IntRegs:$r, tglobaladdr:$in)>;
877def : Pat<(add IntRegs:$r, (V8lo tconstpool:$in)),
878 (ADDri IntRegs:$r, tconstpool:$in)>;
879
880
Evan Cheng171049d2005-12-23 22:14:32 +0000881// Calls:
882def : Pat<(call tglobaladdr:$dst),
883 (CALL tglobaladdr:$dst)>;
884def : Pat<(call externalsym:$dst),
885 (CALL externalsym:$dst)>;
886
Chris Lattner1b8af842006-01-11 07:15:43 +0000887def : Pat<(ret), (RETL)>;
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000888
889// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000890def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
891def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
892def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
893def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
894def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
895def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000896
Chris Lattnera1251f22005-12-19 01:43:04 +0000897// zextload bool -> zextload byte
898def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
Chris Lattnere2d97f82005-12-19 01:44:58 +0000899def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
Chris Lattnera1251f22005-12-19 01:43:04 +0000900
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000901// truncstore bool -> truncstore byte.
902def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000903 (STBrr ADDRrr:$addr, IntRegs:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000904def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000905 (STBri ADDRri:$addr, IntRegs:$src)>;