blob: 6a1b01255a8307f1f4d68a6856c68ffe3c01e16f [file] [log] [blame]
Chris Lattner7c90f732006-02-05 05:50:24 +00001//===- SparcInstrInfo.td - Target Description for Sparc Target ------------===//
Brian Gaekee785e532004-02-25 19:28:19 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner7c90f732006-02-05 05:50:24 +000010// This file describes the Sparc instructions in TableGen format.
Brian Gaekee785e532004-02-25 19:28:19 +000011//
12//===----------------------------------------------------------------------===//
13
Misha Brukmane07c2aa2004-02-25 21:02:21 +000014//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +000015// Instruction format superclass
Misha Brukmane07c2aa2004-02-25 21:02:21 +000016//===----------------------------------------------------------------------===//
17
Chris Lattner7c90f732006-02-05 05:50:24 +000018include "SparcInstrFormats.td"
Brian Gaekee785e532004-02-25 19:28:19 +000019
Misha Brukman23e6c1f2004-02-26 00:37:12 +000020//===----------------------------------------------------------------------===//
Chris Lattner76afdc92006-01-30 05:35:57 +000021// Feature predicates.
22//===----------------------------------------------------------------------===//
23
24// HasV9 - This predicate is true when the target processor supports V9
25// instructions. Note that the machine may be running in 32-bit mode.
26def HasV9 : Predicate<"Subtarget.isV9()">;
27
Chris Lattnerb34d3fd2006-01-30 05:48:37 +000028// HasNoV9 - This predicate is true when the target doesn't have V9
29// instructions. Use of this is just a hack for the isel not having proper
30// costs for V8 instructions that are more expensive than their V9 ones.
31def HasNoV9 : Predicate<"!Subtarget.isV9()">;
32
Chris Lattner76afdc92006-01-30 05:35:57 +000033// HasVIS - This is true when the target processor has VIS extensions.
34def HasVIS : Predicate<"Subtarget.isVIS()">;
35
36// UseDeprecatedInsts - This predicate is true when the target processor is a
37// V8, or when it is V9 but the V8 deprecated instructions are efficient enough
38// to use when appropriate. In either of these cases, the instruction selector
39// will pick deprecated instructions.
40def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">;
41
42//===----------------------------------------------------------------------===//
Chris Lattner7b0902d2005-12-17 08:26:38 +000043// Instruction Pattern Stuff
44//===----------------------------------------------------------------------===//
45
Chris Lattner749d6fa2006-01-31 06:18:16 +000046def simm11 : PatLeaf<(imm), [{
47 // simm11 predicate - True if the imm fits in a 11-bit sign extended field.
48 return (((int)N->getValue() << (32-11)) >> (32-11)) == (int)N->getValue();
49}]>;
50
Chris Lattner7b0902d2005-12-17 08:26:38 +000051def simm13 : PatLeaf<(imm), [{
52 // simm13 predicate - True if the imm fits in a 13-bit sign extended field.
53 return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue();
54}]>;
55
Chris Lattnerb71f9f82005-12-17 19:41:43 +000056def LO10 : SDNodeXForm<imm, [{
57 return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32);
58}]>;
59
Chris Lattner57dd3bc2005-12-17 19:37:00 +000060def HI22 : SDNodeXForm<imm, [{
61 // Transformation function: shift the immediate value down into the low bits.
62 return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32);
63}]>;
64
65def SETHIimm : PatLeaf<(imm), [{
66 return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue();
67}], HI22>;
68
Chris Lattnerbc83fd92005-12-17 20:04:49 +000069// Addressing modes.
70def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +000071def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", [frameindex]>;
Chris Lattnerbc83fd92005-12-17 20:04:49 +000072
73// Address operands
74def MEMrr : Operand<i32> {
75 let PrintMethod = "printMemOperand";
76 let NumMIOperands = 2;
77 let MIOperandInfo = (ops IntRegs, IntRegs);
78}
79def MEMri : Operand<i32> {
80 let PrintMethod = "printMemOperand";
81 let NumMIOperands = 2;
82 let MIOperandInfo = (ops IntRegs, i32imm);
83}
84
Chris Lattner04dd6732005-12-18 01:46:58 +000085// Branch targets have OtherVT type.
86def brtarget : Operand<OtherVT>;
Chris Lattner2db3ff62005-12-18 15:55:15 +000087def calltarget : Operand<i32>;
Chris Lattner04dd6732005-12-18 01:46:58 +000088
Chris Lattner6788faa2006-01-31 06:49:09 +000089// Operand for printing out a condition code.
Chris Lattner7c90f732006-02-05 05:50:24 +000090let PrintMethod = "printCCOperand" in
91 def CCOp : Operand<i32>;
Chris Lattner6788faa2006-01-31 06:49:09 +000092
Chris Lattner7c90f732006-02-05 05:50:24 +000093def SDTSPcmpfcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000094SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000095def SDTSPbrcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000096SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000097def SDTSPselectcc :
Chris Lattnerf613fcb2006-02-10 06:58:25 +000098SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +000099def SDTSPFTOI :
Chris Lattner3cb71872005-12-23 05:00:16 +0000100SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000101def SDTSPITOF :
Chris Lattner3cb71872005-12-23 05:00:16 +0000102SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000103
Chris Lattner7c90f732006-02-05 05:50:24 +0000104def SPcmpicc : SDNode<"SPISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>;
105def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutFlag]>;
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000106def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInFlag]>;
107def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInFlag]>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000108
Chris Lattner7c90f732006-02-05 05:50:24 +0000109def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>;
110def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>;
Chris Lattner4d55aca2005-12-18 01:20:35 +0000111
Chris Lattner7c90f732006-02-05 05:50:24 +0000112def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>;
113def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>;
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000114
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000115def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInFlag]>;
116def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInFlag]>;
Chris Lattner33084492005-12-18 08:13:54 +0000117
Chris Lattner2db3ff62005-12-18 15:55:15 +0000118// These are target-independent nodes, but have target-specific formats.
Chris Lattner7c90f732006-02-05 05:50:24 +0000119def SDT_SPCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
120def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeq, [SDNPHasChain]>;
121def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeq, [SDNPHasChain]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000122
Chris Lattner7c90f732006-02-05 05:50:24 +0000123def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
124def call : SDNode<"SPISD::CALL", SDT_SPCall,
Evan Cheng6da8d992006-01-09 18:28:21 +0000125 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000126
Chris Lattner7c90f732006-02-05 05:50:24 +0000127def SDT_SPRetFlag : SDTypeProfile<0, 0, []>;
128def retflag : SDNode<"SPISD::RET_FLAG", SDT_SPRetFlag,
Evan Cheng6da8d992006-01-09 18:28:21 +0000129 [SDNPHasChain, SDNPOptInFlag]>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000130
Chris Lattner7b0902d2005-12-17 08:26:38 +0000131//===----------------------------------------------------------------------===//
Chris Lattner3772bcb2006-01-30 07:43:04 +0000132// SPARC Flag Conditions
133//===----------------------------------------------------------------------===//
134
Chris Lattner7c90f732006-02-05 05:50:24 +0000135// Note that these values must be kept in sync with the CCOp::CondCode enum
Chris Lattner3772bcb2006-01-30 07:43:04 +0000136// values.
Chris Lattner7a4d2912006-01-31 06:56:30 +0000137class ICC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000138def ICC_NE : ICC_VAL< 9>; // Not Equal
139def ICC_E : ICC_VAL< 1>; // Equal
140def ICC_G : ICC_VAL<10>; // Greater
141def ICC_LE : ICC_VAL< 2>; // Less or Equal
142def ICC_GE : ICC_VAL<11>; // Greater or Equal
143def ICC_L : ICC_VAL< 3>; // Less
144def ICC_GU : ICC_VAL<12>; // Greater Unsigned
145def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned
146def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned
147def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned
148def ICC_POS : ICC_VAL<14>; // Positive
149def ICC_NEG : ICC_VAL< 6>; // Negative
150def ICC_VC : ICC_VAL<15>; // Overflow Clear
151def ICC_VS : ICC_VAL< 7>; // Overflow Set
Chris Lattner3772bcb2006-01-30 07:43:04 +0000152
Chris Lattner7a4d2912006-01-31 06:56:30 +0000153class FCC_VAL<int N> : PatLeaf<(i32 N)>;
Chris Lattner749d6fa2006-01-31 06:18:16 +0000154def FCC_U : FCC_VAL<23>; // Unordered
155def FCC_G : FCC_VAL<22>; // Greater
156def FCC_UG : FCC_VAL<21>; // Unordered or Greater
157def FCC_L : FCC_VAL<20>; // Less
158def FCC_UL : FCC_VAL<19>; // Unordered or Less
159def FCC_LG : FCC_VAL<18>; // Less or Greater
160def FCC_NE : FCC_VAL<17>; // Not Equal
161def FCC_E : FCC_VAL<25>; // Equal
162def FCC_UE : FCC_VAL<24>; // Unordered or Equal
163def FCC_GE : FCC_VAL<25>; // Greater or Equal
164def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal
165def FCC_LE : FCC_VAL<27>; // Less or Equal
166def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal
167def FCC_O : FCC_VAL<29>; // Ordered
Chris Lattner3772bcb2006-01-30 07:43:04 +0000168
169
170//===----------------------------------------------------------------------===//
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000171// Instructions
172//===----------------------------------------------------------------------===//
173
Chris Lattner275f6452004-02-28 19:37:18 +0000174// Pseudo instructions.
Chris Lattnereee99bd2005-12-18 08:21:00 +0000175class Pseudo<dag ops, string asmstr, list<dag> pattern>
Chris Lattner7c90f732006-02-05 05:50:24 +0000176 : InstSP<ops, asmstr, pattern>;
Chris Lattnereee99bd2005-12-18 08:21:00 +0000177
Chris Lattner2db3ff62005-12-18 15:55:15 +0000178def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt),
179 "!ADJCALLSTACKDOWN $amt",
180 [(callseq_start imm:$amt)]>;
181def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt),
182 "!ADJCALLSTACKUP $amt",
183 [(callseq_end imm:$amt)]>;
Chris Lattner20ad53f2005-12-18 23:10:57 +0000184def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst),
185 "!IMPLICIT_DEF $dst",
186 [(set IntRegs:$dst, (undef))]>;
187def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst",
188 [(set FPRegs:$dst, (undef))]>;
189def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst",
190 [(set DFPRegs:$dst, (undef))]>;
Chris Lattnerbeecfd22005-12-19 00:50:12 +0000191
192// FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the
193// fpmover pass.
Chris Lattner7c90f732006-02-05 05:50:24 +0000194let Predicates = [HasNoV9] in { // Only emit these in SP mode.
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000195 def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
196 "!FpMOVD $src, $dst", []>;
197 def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
198 "!FpNEGD $src, $dst",
199 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
200 def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src),
201 "!FpABSD $src, $dst",
202 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
203}
Chris Lattner33084492005-12-18 08:13:54 +0000204
205// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
206// scheduler into a branch sequence. This has to handle all permutations of
207// selection between i32/f32/f64 on ICC and FCC.
Chris Lattneraf370f72006-01-31 07:26:55 +0000208let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
209 Predicates = [HasNoV9] in { // V9 has conditional moves
Chris Lattner33084492005-12-18 08:13:54 +0000210 def SELECT_CC_Int_ICC
211 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
212 "; SELECT_CC_Int_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000213 [(set IntRegs:$dst, (SPselecticc IntRegs:$T, IntRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000214 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000215 def SELECT_CC_Int_FCC
216 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond),
217 "; SELECT_CC_Int_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000218 [(set IntRegs:$dst, (SPselectfcc IntRegs:$T, IntRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000219 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000220 def SELECT_CC_FP_ICC
221 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
222 "; SELECT_CC_FP_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000223 [(set FPRegs:$dst, (SPselecticc FPRegs:$T, FPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000224 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000225 def SELECT_CC_FP_FCC
226 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond),
227 "; SELECT_CC_FP_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000228 [(set FPRegs:$dst, (SPselectfcc FPRegs:$T, FPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000229 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000230 def SELECT_CC_DFP_ICC
231 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
232 "; SELECT_CC_DFP_ICC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000233 [(set DFPRegs:$dst, (SPselecticc DFPRegs:$T, DFPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000234 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000235 def SELECT_CC_DFP_FCC
236 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond),
237 "; SELECT_CC_DFP_FCC PSEUDO!",
Chris Lattner7c90f732006-02-05 05:50:24 +0000238 [(set DFPRegs:$dst, (SPselectfcc DFPRegs:$T, DFPRegs:$F,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000239 imm:$Cond))]>;
Chris Lattner33084492005-12-18 08:13:54 +0000240}
Chris Lattner275f6452004-02-28 19:37:18 +0000241
Chris Lattner76afdc92006-01-30 05:35:57 +0000242
Brian Gaekea8056fa2004-03-06 05:32:13 +0000243// Section A.3 - Synthetic Instructions, p. 85
Brian Gaekec3e97012004-05-08 04:21:32 +0000244// special cases of JMPL:
Evan Cheng2b4ea792005-12-26 09:11:45 +0000245let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in {
Misha Brukman3df04c52004-10-14 22:32:49 +0000246 let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in
Evan Cheng6da8d992006-01-09 18:28:21 +0000247 def RETL: F3_2<2, 0b111000, (ops), "retl", [(retflag)]>;
Misha Brukman3df04c52004-10-14 22:32:49 +0000248}
Brian Gaeke8542e082004-04-02 20:53:37 +0000249
250// Section B.1 - Load Integer Instructions, p. 90
Chris Lattner19637832005-12-17 20:26:45 +0000251def LDSBrr : F3_1<3, 0b001001,
252 (ops IntRegs:$dst, MEMrr:$addr),
253 "ldsb [$addr], $dst",
254 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000255def LDSBri : F3_2<3, 0b001001,
256 (ops IntRegs:$dst, MEMri:$addr),
257 "ldsb [$addr], $dst",
258 [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000259def LDSHrr : F3_1<3, 0b001010,
260 (ops IntRegs:$dst, MEMrr:$addr),
261 "ldsh [$addr], $dst",
262 [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000263def LDSHri : F3_2<3, 0b001010,
264 (ops IntRegs:$dst, MEMri:$addr),
265 "ldsh [$addr], $dst",
266 [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000267def LDUBrr : F3_1<3, 0b000001,
268 (ops IntRegs:$dst, MEMrr:$addr),
269 "ldub [$addr], $dst",
270 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000271def LDUBri : F3_2<3, 0b000001,
272 (ops IntRegs:$dst, MEMri:$addr),
273 "ldub [$addr], $dst",
274 [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000275def LDUHrr : F3_1<3, 0b000010,
276 (ops IntRegs:$dst, MEMrr:$addr),
277 "lduh [$addr], $dst",
278 [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000279def LDUHri : F3_2<3, 0b000010,
280 (ops IntRegs:$dst, MEMri:$addr),
281 "lduh [$addr], $dst",
282 [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>;
Chris Lattner19637832005-12-17 20:26:45 +0000283def LDrr : F3_1<3, 0b000000,
284 (ops IntRegs:$dst, MEMrr:$addr),
285 "ld [$addr], $dst",
286 [(set IntRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000287def LDri : F3_2<3, 0b000000,
288 (ops IntRegs:$dst, MEMri:$addr),
289 "ld [$addr], $dst",
290 [(set IntRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000291
Brian Gaeke562d5b02004-06-18 05:19:27 +0000292// Section B.2 - Load Floating-point Instructions, p. 92
Chris Lattner96b84be2005-12-16 06:25:42 +0000293def LDFrr : F3_1<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000294 (ops FPRegs:$dst, MEMrr:$addr),
295 "ld [$addr], $dst",
296 [(set FPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000297def LDFri : F3_2<3, 0b100000,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000298 (ops FPRegs:$dst, MEMri:$addr),
299 "ld [$addr], $dst",
300 [(set FPRegs:$dst, (load ADDRri:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000301def LDDFrr : F3_1<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000302 (ops DFPRegs:$dst, MEMrr:$addr),
303 "ldd [$addr], $dst",
304 [(set DFPRegs:$dst, (load ADDRrr:$addr))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000305def LDDFri : F3_2<3, 0b100011,
Chris Lattnerb575baf2005-12-17 20:32:47 +0000306 (ops DFPRegs:$dst, MEMri:$addr),
307 "ldd [$addr], $dst",
308 [(set DFPRegs:$dst, (load ADDRri:$addr))]>;
Brian Gaeke562d5b02004-06-18 05:19:27 +0000309
Brian Gaeke8542e082004-04-02 20:53:37 +0000310// Section B.4 - Store Integer Instructions, p. 95
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000311def STBrr : F3_1<3, 0b000101,
312 (ops MEMrr:$addr, IntRegs:$src),
313 "stb $src, [$addr]",
314 [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000315def STBri : F3_2<3, 0b000101,
316 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000317 "stb $src, [$addr]",
318 [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000319def STHrr : F3_1<3, 0b000110,
320 (ops MEMrr:$addr, IntRegs:$src),
321 "sth $src, [$addr]",
322 [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000323def STHri : F3_2<3, 0b000110,
324 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000325 "sth $src, [$addr]",
326 [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>;
Chris Lattnerd55e1ca2005-12-17 20:44:36 +0000327def STrr : F3_1<3, 0b000100,
328 (ops MEMrr:$addr, IntRegs:$src),
329 "st $src, [$addr]",
330 [(store IntRegs:$src, ADDRrr:$addr)]>;
Chris Lattner84e2abf2005-12-17 20:18:24 +0000331def STri : F3_2<3, 0b000100,
332 (ops MEMri:$addr, IntRegs:$src),
Chris Lattnerd30a6302005-12-17 20:42:55 +0000333 "st $src, [$addr]",
334 [(store IntRegs:$src, ADDRri:$addr)]>;
Brian Gaekee7f9e0b2004-06-24 07:36:59 +0000335
336// Section B.5 - Store Floating-point Instructions, p. 97
Chris Lattner96b84be2005-12-16 06:25:42 +0000337def STFrr : F3_1<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000338 (ops MEMrr:$addr, FPRegs:$src),
339 "st $src, [$addr]",
340 [(store FPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000341def STFri : F3_2<3, 0b100100,
Chris Lattner53ec2032005-12-17 20:47:16 +0000342 (ops MEMri:$addr, FPRegs:$src),
343 "st $src, [$addr]",
344 [(store FPRegs:$src, ADDRri:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000345def STDFrr : F3_1<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000346 (ops MEMrr:$addr, DFPRegs:$src),
347 "std $src, [$addr]",
348 [(store DFPRegs:$src, ADDRrr:$addr)]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000349def STDFri : F3_2<3, 0b100111,
Chris Lattner53ec2032005-12-17 20:47:16 +0000350 (ops MEMri:$addr, DFPRegs:$src),
351 "std $src, [$addr]",
352 [(store DFPRegs:$src, ADDRri:$addr)]>;
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000353
Brian Gaeke775158d2004-03-04 04:37:45 +0000354// Section B.9 - SETHI Instruction, p. 104
Chris Lattner13e15012005-12-16 07:18:48 +0000355def SETHIi: F2_1<0b100,
356 (ops IntRegs:$dst, i32imm:$src),
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000357 "sethi $src, $dst",
358 [(set IntRegs:$dst, SETHIimm:$src)]>;
Brian Gaekee8061732004-03-04 00:56:25 +0000359
Brian Gaeke8542e082004-04-02 20:53:37 +0000360// Section B.10 - NOP Instruction, p. 105
361// (It's a special case of SETHI)
Misha Brukmand36047d2004-10-14 22:33:32 +0000362let rd = 0, imm22 = 0 in
Chris Lattner57dd3bc2005-12-17 19:37:00 +0000363 def NOP : F2_1<0b100, (ops), "nop", []>;
Brian Gaeke8542e082004-04-02 20:53:37 +0000364
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000365// Section B.11 - Logical Instructions, p. 106
Chris Lattner96b84be2005-12-16 06:25:42 +0000366def ANDrr : F3_1<2, 0b000001,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000367 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000368 "and $b, $c, $dst",
369 [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000370def ANDri : F3_2<2, 0b000001,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000371 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000372 "and $b, $c, $dst",
373 [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000374def ANDNrr : F3_1<2, 0b000101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000375 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000376 "andn $b, $c, $dst",
377 [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000378def ANDNri : F3_2<2, 0b000101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000379 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000380 "andn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000381def ORrr : F3_1<2, 0b000010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000382 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000383 "or $b, $c, $dst",
384 [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000385def ORri : F3_2<2, 0b000010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000386 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000387 "or $b, $c, $dst",
388 [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000389def ORNrr : F3_1<2, 0b000110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000390 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000391 "orn $b, $c, $dst",
392 [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000393def ORNri : F3_2<2, 0b000110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000394 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000395 "orn $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000396def XORrr : F3_1<2, 0b000011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000397 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000398 "xor $b, $c, $dst",
399 [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000400def XORri : F3_2<2, 0b000011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000401 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000402 "xor $b, $c, $dst",
403 [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000404def XNORrr : F3_1<2, 0b000111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000405 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner2cfdbb22005-12-17 21:05:49 +0000406 "xnor $b, $c, $dst",
Chris Lattnerbda559e2006-01-11 07:14:01 +0000407 [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000408def XNORri : F3_2<2, 0b000111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000409 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000410 "xnor $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000411
412// Section B.12 - Shift Instructions, p. 107
Chris Lattner96b84be2005-12-16 06:25:42 +0000413def SLLrr : F3_1<2, 0b100101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000414 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000415 "sll $b, $c, $dst",
416 [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000417def SLLri : F3_2<2, 0b100101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000418 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000419 "sll $b, $c, $dst",
420 [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000421def SRLrr : F3_1<2, 0b100110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000422 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000423 "srl $b, $c, $dst",
424 [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000425def SRLri : F3_2<2, 0b100110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000426 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000427 "srl $b, $c, $dst",
428 [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000429def SRArr : F3_1<2, 0b100111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000430 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000431 "sra $b, $c, $dst",
432 [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000433def SRAri : F3_2<2, 0b100111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000434 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000435 "sra $b, $c, $dst",
436 [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000437
438// Section B.13 - Add Instructions, p. 108
Chris Lattner96b84be2005-12-16 06:25:42 +0000439def ADDrr : F3_1<2, 0b000000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000440 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000441 "add $b, $c, $dst",
442 [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000443def ADDri : F3_2<2, 0b000000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000444 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000445 "add $b, $c, $dst",
446 [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000447
448// "LEA" forms of add (patterns to make tblgen happy)
449def LEA_ADDri : F3_2<2, 0b000000,
450 (ops IntRegs:$dst, MEMri:$addr),
451 "add ${addr:arith}, $dst",
452 [(set IntRegs:$dst, ADDRri:$addr)]>;
453
Chris Lattner96b84be2005-12-16 06:25:42 +0000454def ADDCCrr : F3_1<2, 0b010000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000455 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000456 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000457def ADDCCri : F3_2<2, 0b010000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000458 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000459 "addcc $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000460def ADDXrr : F3_1<2, 0b001000,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000461 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000462 "addx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000463def ADDXri : F3_2<2, 0b001000,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000464 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000465 "addx $b, $c, $dst", []>;
Brian Gaekebc1d27a2004-03-03 23:03:14 +0000466
Brian Gaeke775158d2004-03-04 04:37:45 +0000467// Section B.15 - Subtract Instructions, p. 110
Chris Lattner96b84be2005-12-16 06:25:42 +0000468def SUBrr : F3_1<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000469 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerf83cee62005-12-17 18:53:33 +0000470 "sub $b, $c, $dst",
471 [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000472def SUBri : F3_2<2, 0b000100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000473 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner7b0902d2005-12-17 08:26:38 +0000474 "sub $b, $c, $dst",
475 [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000476def SUBXrr : F3_1<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000477 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000478 "subx $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000479def SUBXri : F3_2<2, 0b001100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000480 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000481 "subx $b, $c, $dst", []>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000482def SUBCCrr : F3_1<2, 0b010100,
483 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000484 "subcc $b, $c, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000485 [(set IntRegs:$dst, (SPcmpicc IntRegs:$b, IntRegs:$c))]>;
Chris Lattner87a63f82005-12-17 21:13:50 +0000486def SUBCCri : F3_2<2, 0b010100,
487 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerb9169ce2006-01-11 07:49:38 +0000488 "subcc $b, $c, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000489 [(set IntRegs:$dst, (SPcmpicc IntRegs:$b, simm13:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000490def SUBXCCrr: F3_1<2, 0b011100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000491 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000492 "subxcc $b, $c, $dst", []>;
Brian Gaeke775158d2004-03-04 04:37:45 +0000493
Brian Gaeke032f80f2004-03-16 22:37:13 +0000494// Section B.18 - Multiply Instructions, p. 113
Chris Lattner96b84be2005-12-16 06:25:42 +0000495def UMULrr : F3_1<2, 0b001010,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000496 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000497 "umul $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000498def UMULri : F3_2<2, 0b001010,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000499 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000500 "umul $b, $c, $dst", []>;
Chris Lattner94136782006-02-09 05:06:36 +0000501
Chris Lattner96b84be2005-12-16 06:25:42 +0000502def SMULrr : F3_1<2, 0b001011,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000503 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000504 "smul $b, $c, $dst",
505 [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000506def SMULri : F3_2<2, 0b001011,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000507 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattner37949f52005-12-17 22:22:53 +0000508 "smul $b, $c, $dst",
509 [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>;
Brian Gaeke032f80f2004-03-16 22:37:13 +0000510
Chris Lattner94136782006-02-09 05:06:36 +0000511/*
512//===-------------------------
513// Sparc Example
514defm intinst<id OPC1, id OPC2, bits Opc, string asmstr, SDNode code> {
515 def OPC1 : F3_1<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
516 [(set IntRegs:$dst, (code IntRegs:$b, IntRegs:$c))]>;
517 def OPC2 : F3_2<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
518 [(set IntRegs:$dst, (code IntRegs:$b, simm13:$c))]>;
519}
520defm intinst_np<id OPC1, id OPC2, bits Opc, string asmstr> {
521 def OPC1 : F3_1<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
522 []>;
523 def OPC2 : F3_2<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
524 []>;
525}
526
527def intinstnp< ADDXrr, ADDXri, 0b001000, "addx $b, $c, $dst">;
528def intinst < SUBrr, SUBri, 0b000100, "sub $b, $c, $dst", sub>;
529def intinstnp< SUBXrr, SUBXri, 0b001100, "subx $b, $c, $dst">;
530def intinst <SUBCCrr, SUBCCri, 0b010100, "subcc $b, $c, $dst", SPcmpicc>;
531def intinst < SMULrr, SMULri, 0b001011, "smul $b, $c, $dst", mul>;
532
533//===-------------------------
534// X86 Example
535defm cmov32<id OPC1, id OPC2, int opc, string asmstr, PatLeaf cond> {
536 def OPC1 : I<opc, MRMSrcReg, (ops R32:$dst, R32:$src1, R32:$src2),
537 asmstr+" {$src2, $dst|$dst, $src2}",
538 [(set R32:$dst, (X86cmov R32:$src1, R32:$src2, cond))]>, TB;
539 def OPC2 : I<opc, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2),
540 asmstr+" {$src2, $dst|$dst, $src2}",
541 [(set R32:$dst, (X86cmov R32:$src1,
542 (loadi32 addr:$src2), cond))]>, TB;
543}
544
545def cmov<CMOVL32rr, CMOVL32rm, 0x4C, "cmovl", X86_COND_L>;
546def cmov<CMOVB32rr, CMOVB32rm, 0x4C, "cmovb", X86_COND_B>;
547
548//===-------------------------
549// PPC Example
550
551def fpunop<id OPC1, id OPC2, id FORM, int op1, int op2, int op3, string asmstr,
552 SDNode code> {
553 def OPC1 : FORM<op1, op3, (ops F4RC:$frD, F4RC:$frB),
554 asmstr+" $frD, $frB", FPGeneral,
555 [(set F4RC:$frD, (code F4RC:$frB))]>;
556 def OPC2 : FORM<op2, op3, (ops F8RC:$frD, F8RC:$frB),
557 asmstr+" $frD, $frB", FPGeneral,
558 [(set F8RC:$frD, (code F8RC:$frB))]>;
559}
560
561def fpunop< FABSS, FABSD, XForm_26, 63, 63, 264, "fabs", fabs>;
562def fpunop<FNABSS, FNABSD, XForm_26, 63, 63, 136, "fnabs", fnabs>;
563def fpunop< FNEGS, FNEGD, XForm_26, 63, 63, 40, "fneg", fneg>;
564*/
565
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000566// Section B.19 - Divide Instructions, p. 115
Chris Lattner96b84be2005-12-16 06:25:42 +0000567def UDIVrr : F3_1<2, 0b001110,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000568 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000569 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000570def UDIVri : F3_2<2, 0b001110,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000571 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000572 "udiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000573def SDIVrr : F3_1<2, 0b001111,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000574 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000575 "sdiv $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000576def SDIVri : F3_2<2, 0b001111,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000577 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000578 "sdiv $b, $c, $dst", []>;
Brian Gaekee88c9dc2004-04-07 04:01:00 +0000579
Brian Gaekea8056fa2004-03-06 05:32:13 +0000580// Section B.20 - SAVE and RESTORE, p. 117
Chris Lattner96b84be2005-12-16 06:25:42 +0000581def SAVErr : F3_1<2, 0b111100,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000582 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000583 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000584def SAVEri : F3_2<2, 0b111100,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000585 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000586 "save $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000587def RESTORErr : F3_1<2, 0b111101,
Chris Lattner1c4f4352005-12-16 06:52:00 +0000588 (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c),
Chris Lattnere33a3ff2005-12-17 18:49:14 +0000589 "restore $b, $c, $dst", []>;
Chris Lattner96b84be2005-12-16 06:25:42 +0000590def RESTOREri : F3_2<2, 0b111101,
Chris Lattnerd4f2ab52005-12-16 07:10:02 +0000591 (ops IntRegs:$dst, IntRegs:$b, i32imm:$c),
Chris Lattnerf3bf50d2005-12-17 08:06:43 +0000592 "restore $b, $c, $dst", []>;
Brian Gaekea8056fa2004-03-06 05:32:13 +0000593
Brian Gaekec3e97012004-05-08 04:21:32 +0000594// Section B.21 - Branch on Integer Condition Codes Instructions, p. 119
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000595
596// conditional branch class:
Chris Lattner7c90f732006-02-05 05:50:24 +0000597class BranchSP<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
Chris Lattner4d55aca2005-12-18 01:20:35 +0000598 : F2_2<cc, 0b010, ops, asmstr, pattern> {
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000599 let isBranch = 1;
600 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000601 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000602 let noResults = 1;
Brian Gaeke070bb4a2004-06-17 22:34:29 +0000603}
Chris Lattner0f6eab32004-07-31 02:24:37 +0000604
605let isBarrier = 1 in
Chris Lattner7c90f732006-02-05 05:50:24 +0000606 def BA : BranchSP<0b1000, (ops brtarget:$dst),
Chris Lattner04dd6732005-12-18 01:46:58 +0000607 "ba $dst",
608 [(br bb:$dst)]>;
Chris Lattner7a4d2912006-01-31 06:56:30 +0000609
610// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattner7c90f732006-02-05 05:50:24 +0000611def BCOND : BranchSP<0, (ops brtarget:$dst, CCOp:$cc),
Chris Lattner7a4d2912006-01-31 06:56:30 +0000612 "b$cc $dst",
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000613 [(SPbricc bb:$dst, imm:$cc)]>;
Chris Lattner3772bcb2006-01-30 07:43:04 +0000614
Brian Gaekec3e97012004-05-08 04:21:32 +0000615
Brian Gaeke4185d032004-07-08 09:08:22 +0000616// Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121
617
618// floating-point conditional branch class:
Chris Lattner7c90f732006-02-05 05:50:24 +0000619class FPBranchSP<bits<4> cc, dag ops, string asmstr, list<dag> pattern>
Chris Lattner4d55aca2005-12-18 01:20:35 +0000620 : F2_2<cc, 0b110, ops, asmstr, pattern> {
Brian Gaeke4185d032004-07-08 09:08:22 +0000621 let isBranch = 1;
622 let isTerminator = 1;
Brian Gaeked7bf5012004-09-30 04:04:48 +0000623 let hasDelaySlot = 1;
Evan Cheng2b4ea792005-12-26 09:11:45 +0000624 let noResults = 1;
Brian Gaeke4185d032004-07-08 09:08:22 +0000625}
626
Chris Lattner7a4d2912006-01-31 06:56:30 +0000627// FIXME: the encoding for the JIT should look at the condition field.
Chris Lattner7c90f732006-02-05 05:50:24 +0000628def FBCOND : FPBranchSP<0, (ops brtarget:$dst, CCOp:$cc),
Chris Lattneraf370f72006-01-31 07:26:55 +0000629 "fb$cc $dst",
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000630 [(SPbrfcc bb:$dst, imm:$cc)]>;
Brian Gaekeb354b712004-11-16 07:32:09 +0000631
632
Brian Gaeke8542e082004-04-02 20:53:37 +0000633// Section B.24 - Call and Link Instruction, p. 125
Brian Gaekea8056fa2004-03-06 05:32:13 +0000634// This is the only Format 1 instruction
Evan Cheng171049d2005-12-23 22:14:32 +0000635let Uses = [O0, O1, O2, O3, O4, O5],
Evan Cheng6da8d992006-01-09 18:28:21 +0000636 hasDelaySlot = 1, isCall = 1, noResults = 1,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000637 Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7,
638 D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in {
Chris Lattner7c90f732006-02-05 05:50:24 +0000639 def CALL : InstSP<(ops calltarget:$dst),
Evan Cheng171049d2005-12-23 22:14:32 +0000640 "call $dst", []> {
Brian Gaeke374b36d2004-09-29 20:45:05 +0000641 bits<30> disp;
642 let op = 1;
643 let Inst{29-0} = disp;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000644 }
Evan Cheng171049d2005-12-23 22:14:32 +0000645
Chris Lattner2db3ff62005-12-18 15:55:15 +0000646 // indirect calls
Chris Lattner1c4f4352005-12-16 06:52:00 +0000647 def JMPLrr : F3_1<2, 0b111000,
Chris Lattner2db3ff62005-12-18 15:55:15 +0000648 (ops MEMrr:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000649 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000650 [(call ADDRrr:$ptr)]>;
Chris Lattner2db3ff62005-12-18 15:55:15 +0000651 def JMPLri : F3_2<2, 0b111000,
652 (ops MEMri:$ptr),
Chris Lattner96d5bb72005-12-19 01:22:53 +0000653 "call $ptr",
Evan Cheng171049d2005-12-23 22:14:32 +0000654 [(call ADDRri:$ptr)]>;
Brian Gaeke374b36d2004-09-29 20:45:05 +0000655}
Misha Brukman23e6c1f2004-02-26 00:37:12 +0000656
Chris Lattner37949f52005-12-17 22:22:53 +0000657// Section B.28 - Read State Register Instructions
658def RDY : F3_1<2, 0b101000,
659 (ops IntRegs:$dst),
Chris Lattner97561fc2005-12-19 00:53:02 +0000660 "rd %y, $dst", []>;
Chris Lattner37949f52005-12-17 22:22:53 +0000661
Chris Lattner22ede702004-04-07 04:06:46 +0000662// Section B.29 - Write State Register Instructions
Chris Lattner37949f52005-12-17 22:22:53 +0000663def WRYrr : F3_1<2, 0b110000,
664 (ops IntRegs:$b, IntRegs:$c),
665 "wr $b, $c, %y", []>;
666def WRYri : F3_2<2, 0b110000,
667 (ops IntRegs:$b, i32imm:$c),
668 "wr $b, $c, %y", []>;
Chris Lattner61790472004-04-07 05:04:01 +0000669
Brian Gaekec53105c2004-06-27 22:53:56 +0000670// Convert Integer to Floating-point Instructions, p. 141
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000671def FITOS : F3_3<2, 0b110100, 0b011000100,
672 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000673 "fitos $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000674 [(set FPRegs:$dst, (SPitof FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000675def FITOD : F3_3<2, 0b110100, 0b011001000,
Chris Lattner3cb71872005-12-23 05:00:16 +0000676 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000677 "fitod $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000678 [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000679
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000680// Convert Floating-point to Integer Instructions, p. 142
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000681def FSTOI : F3_3<2, 0b110100, 0b011010001,
682 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000683 "fstoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000684 [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000685def FDTOI : F3_3<2, 0b110100, 0b011010010,
Chris Lattner3cb71872005-12-23 05:00:16 +0000686 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattner8fa54dc2005-12-18 06:59:57 +0000687 "fdtoi $src, $dst",
Chris Lattner7c90f732006-02-05 05:50:24 +0000688 [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>;
Brian Gaeke59e12ed2004-10-14 19:39:35 +0000689
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000690// Convert between Floating-point Formats Instructions, p. 143
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000691def FSTOD : F3_3<2, 0b110100, 0b011001001,
692 (ops DFPRegs:$dst, FPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000693 "fstod $src, $dst",
694 [(set DFPRegs:$dst, (fextend FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000695def FDTOS : F3_3<2, 0b110100, 0b011000110,
696 (ops FPRegs:$dst, DFPRegs:$src),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000697 "fdtos $src, $dst",
698 [(set FPRegs:$dst, (fround DFPRegs:$src))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000699
Brian Gaekef89cc652004-06-18 06:28:10 +0000700// Floating-point Move Instructions, p. 144
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000701def FMOVS : F3_3<2, 0b110100, 0b000000001,
702 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner558bfe02005-12-17 23:05:35 +0000703 "fmovs $src, $dst", []>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000704def FNEGS : F3_3<2, 0b110100, 0b000000101,
705 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000706 "fnegs $src, $dst",
707 [(set FPRegs:$dst, (fneg FPRegs:$src))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000708def FABSS : F3_3<2, 0b110100, 0b000001001,
709 (ops FPRegs:$dst, FPRegs:$src),
Chris Lattner294974b2005-12-17 23:20:27 +0000710 "fabss $src, $dst",
711 [(set FPRegs:$dst, (fabs FPRegs:$src))]>;
Chris Lattner38abcb52005-12-17 23:52:08 +0000712
Chris Lattner294974b2005-12-17 23:20:27 +0000713
714// Floating-point Square Root Instructions, p.145
715def FSQRTS : F3_3<2, 0b110100, 0b000101001,
716 (ops FPRegs:$dst, FPRegs:$src),
717 "fsqrts $src, $dst",
718 [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>;
719def FSQRTD : F3_3<2, 0b110100, 0b000101010,
720 (ops DFPRegs:$dst, DFPRegs:$src),
721 "fsqrtd $src, $dst",
722 [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>;
723
724
Brian Gaekef89cc652004-06-18 06:28:10 +0000725
Brian Gaekec53105c2004-06-27 22:53:56 +0000726// Floating-point Add and Subtract Instructions, p. 146
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000727def FADDS : F3_3<2, 0b110100, 0b001000001,
728 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000729 "fadds $src1, $src2, $dst",
730 [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000731def FADDD : F3_3<2, 0b110100, 0b001000010,
732 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000733 "faddd $src1, $src2, $dst",
734 [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000735def FSUBS : F3_3<2, 0b110100, 0b001000101,
736 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000737 "fsubs $src1, $src2, $dst",
738 [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000739def FSUBD : F3_3<2, 0b110100, 0b001000110,
740 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000741 "fsubd $src1, $src2, $dst",
742 [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaekec53105c2004-06-27 22:53:56 +0000743
744// Floating-point Multiply and Divide Instructions, p. 147
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000745def FMULS : F3_3<2, 0b110100, 0b001001001,
746 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000747 "fmuls $src1, $src2, $dst",
748 [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000749def FMULD : F3_3<2, 0b110100, 0b001001010,
750 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000751 "fmuld $src1, $src2, $dst",
752 [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000753def FSMULD : F3_3<2, 0b110100, 0b001101001,
754 (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattnerb4d51722005-12-17 23:14:30 +0000755 "fsmuld $src1, $src2, $dst",
756 [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1),
757 (fextend FPRegs:$src2)))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000758def FDIVS : F3_3<2, 0b110100, 0b001001101,
759 (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000760 "fdivs $src1, $src2, $dst",
Chris Lattnerb4d51722005-12-17 23:14:30 +0000761 [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000762def FDIVD : F3_3<2, 0b110100, 0b001001110,
763 (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner10c6aed2005-12-17 23:10:46 +0000764 "fdivd $src1, $src2, $dst",
765 [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>;
Brian Gaeke57ff2e32004-06-24 21:22:09 +0000766
Brian Gaeke4185d032004-07-08 09:08:22 +0000767// Floating-point Compare Instructions, p. 148
Brian Gaeked7bf5012004-09-30 04:04:48 +0000768// Note: the 2nd template arg is different for these guys.
769// Note 2: the result of a FCMP is not available until the 2nd cycle
770// after the instr is retired, but there is no interlock. This behavior
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000771// is modelled with a forced noop after the instruction.
772def FCMPS : F3_3<2, 0b110101, 0b001010001,
773 (ops FPRegs:$src1, FPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000774 "fcmps $src1, $src2\n\tnop",
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000775 [(SPcmpfcc FPRegs:$src1, FPRegs:$src2)]>;
Chris Lattnerdc6938a2005-12-17 06:32:52 +0000776def FCMPD : F3_3<2, 0b110101, 0b001010010,
777 (ops DFPRegs:$src1, DFPRegs:$src2),
Chris Lattner4d55aca2005-12-18 01:20:35 +0000778 "fcmpd $src1, $src2\n\tnop",
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000779 [(SPcmpfcc DFPRegs:$src1, DFPRegs:$src2)]>;
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000780
Chris Lattner76afdc92006-01-30 05:35:57 +0000781
782//===----------------------------------------------------------------------===//
783// V9 Instructions
784//===----------------------------------------------------------------------===//
785
786// V9 Conditional Moves.
787let Predicates = [HasV9], isTwoAddress = 1 in {
Chris Lattner97f91022006-01-31 06:24:29 +0000788 // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual.
Chris Lattner76afdc92006-01-30 05:35:57 +0000789 // FIXME: Add instruction encodings for the JIT some day.
Chris Lattner6788faa2006-01-31 06:49:09 +0000790 def MOVICCrr
Chris Lattner7c90f732006-02-05 05:50:24 +0000791 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, CCOp:$cc),
Chris Lattner6788faa2006-01-31 06:49:09 +0000792 "mov$cc %icc, $F, $dst",
Chris Lattner749d6fa2006-01-31 06:18:16 +0000793 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000794 (SPselecticc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6788faa2006-01-31 06:49:09 +0000795 def MOVICCri
Chris Lattner7c90f732006-02-05 05:50:24 +0000796 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F, CCOp:$cc),
Chris Lattner6788faa2006-01-31 06:49:09 +0000797 "mov$cc %icc, $F, $dst",
Chris Lattner97f91022006-01-31 06:24:29 +0000798 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000799 (SPselecticc simm11:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6dc83c72006-01-31 05:26:36 +0000800
Chris Lattner6788faa2006-01-31 06:49:09 +0000801 def MOVFCCrr
Chris Lattner7c90f732006-02-05 05:50:24 +0000802 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000803 "mov$cc %fcc0, $F, $dst",
Chris Lattner749d6fa2006-01-31 06:18:16 +0000804 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000805 (SPselectfcc IntRegs:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattner6788faa2006-01-31 06:49:09 +0000806 def MOVFCCri
Chris Lattner7c90f732006-02-05 05:50:24 +0000807 : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000808 "mov$cc %fcc0, $F, $dst",
Chris Lattner97f91022006-01-31 06:24:29 +0000809 [(set IntRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000810 (SPselectfcc simm11:$F, IntRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000811
812 def FMOVS_ICC
Chris Lattner7c90f732006-02-05 05:50:24 +0000813 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, CCOp:$cc),
Chris Lattneraf370f72006-01-31 07:26:55 +0000814 "fmovs$cc %icc, $F, $dst",
815 [(set FPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000816 (SPselecticc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000817 def FMOVD_ICC
Chris Lattner7c90f732006-02-05 05:50:24 +0000818 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
Chris Lattneraf370f72006-01-31 07:26:55 +0000819 "fmovd$cc %icc, $F, $dst",
820 [(set DFPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000821 (SPselecticc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000822 def FMOVS_FCC
Chris Lattner7c90f732006-02-05 05:50:24 +0000823 : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000824 "fmovs$cc %fcc0, $F, $dst",
Chris Lattneraf370f72006-01-31 07:26:55 +0000825 [(set FPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000826 (SPselectfcc FPRegs:$F, FPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000827 def FMOVD_FCC
Chris Lattner7c90f732006-02-05 05:50:24 +0000828 : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, CCOp:$cc),
Chris Lattnerc8c0bb02006-02-02 08:02:20 +0000829 "fmovd$cc %fcc0, $F, $dst",
Chris Lattneraf370f72006-01-31 07:26:55 +0000830 [(set DFPRegs:$dst,
Chris Lattnerf613fcb2006-02-10 06:58:25 +0000831 (SPselectfcc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>;
Chris Lattneraf370f72006-01-31 07:26:55 +0000832
Chris Lattner76afdc92006-01-30 05:35:57 +0000833}
834
Chris Lattnerb34d3fd2006-01-30 05:48:37 +0000835// Floating-Point Move Instructions, p. 164 of the V9 manual.
836let Predicates = [HasV9] in {
837 def FMOVD : F3_3<2, 0b110100, 0b000000010,
838 (ops DFPRegs:$dst, DFPRegs:$src),
839 "fmovd $src, $dst", []>;
840 def FNEGD : F3_3<2, 0b110100, 0b000000110,
841 (ops DFPRegs:$dst, DFPRegs:$src),
842 "fnegd $src, $dst",
843 [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>;
844 def FABSD : F3_3<2, 0b110100, 0b000001010,
845 (ops DFPRegs:$dst, DFPRegs:$src),
846 "fabsd $src, $dst",
847 [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>;
848}
849
Chris Lattner9072c052006-01-30 06:14:02 +0000850// POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear
851// the top 32-bits before using it. To do this clearing, we use a SLLri X,0.
852def POPCrr : F3_1<2, 0b101110,
853 (ops IntRegs:$dst, IntRegs:$src),
854 "popc $src, $dst", []>, Requires<[HasV9]>;
855def : Pat<(ctpop IntRegs:$src),
856 (POPCrr (SLLri IntRegs:$src, 0))>;
857
Chris Lattnerd2cd4662005-12-17 19:07:57 +0000858//===----------------------------------------------------------------------===//
859// Non-Instruction Patterns
860//===----------------------------------------------------------------------===//
861
862// Small immediates.
863def : Pat<(i32 simm13:$val),
864 (ORri G0, imm:$val)>;
Chris Lattnerb71f9f82005-12-17 19:41:43 +0000865// Arbitrary immediates.
866def : Pat<(i32 imm:$val),
Chris Lattnerbc83fd92005-12-17 20:04:49 +0000867 (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>;
Chris Lattnere3572462005-12-18 02:10:39 +0000868
Chris Lattner76acc872005-12-18 02:37:35 +0000869// Global addresses, constant pool entries
Chris Lattner7c90f732006-02-05 05:50:24 +0000870def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>;
871def : Pat<(SPlo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>;
872def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>;
873def : Pat<(SPlo tconstpool:$in), (ORri G0, tconstpool:$in)>;
Chris Lattnerdab05f02005-12-18 21:03:04 +0000874
Chris Lattner4fca0172006-01-15 09:26:27 +0000875// Add reg, lo. This is used when taking the addr of a global/constpool entry.
Chris Lattner7c90f732006-02-05 05:50:24 +0000876def : Pat<(add IntRegs:$r, (SPlo tglobaladdr:$in)),
Chris Lattner4fca0172006-01-15 09:26:27 +0000877 (ADDri IntRegs:$r, tglobaladdr:$in)>;
Chris Lattner7c90f732006-02-05 05:50:24 +0000878def : Pat<(add IntRegs:$r, (SPlo tconstpool:$in)),
Chris Lattner4fca0172006-01-15 09:26:27 +0000879 (ADDri IntRegs:$r, tconstpool:$in)>;
880
Evan Cheng171049d2005-12-23 22:14:32 +0000881// Calls:
882def : Pat<(call tglobaladdr:$dst),
883 (CALL tglobaladdr:$dst)>;
Chris Lattnerad7a3e62006-02-10 07:35:42 +0000884def : Pat<(call texternalsym:$dst),
885 (CALL texternalsym:$dst)>;
Evan Cheng171049d2005-12-23 22:14:32 +0000886
Chris Lattner1b8af842006-01-11 07:15:43 +0000887def : Pat<(ret), (RETL)>;
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000888
889// Map integer extload's to zextloads.
Chris Lattnerb04c5c82005-12-18 23:18:37 +0000890def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
891def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
892def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>;
893def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>;
894def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>;
895def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000896
Chris Lattnera1251f22005-12-19 01:43:04 +0000897// zextload bool -> zextload byte
898def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>;
Chris Lattnere2d97f82005-12-19 01:44:58 +0000899def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>;
Chris Lattnera1251f22005-12-19 01:43:04 +0000900
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000901// truncstore bool -> truncstore byte.
902def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000903 (STBrr ADDRrr:$addr, IntRegs:$src)>;
Chris Lattnerf53d0bf2005-12-19 00:19:21 +0000904def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1),
Chris Lattnerbcfdec72005-12-19 02:06:50 +0000905 (STBri ADDRri:$addr, IntRegs:$src)>;