Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1 | //===- SparcInstrInfo.td - Target Description for Sparc Target ------------===// |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 10 | // This file describes the Sparc instructions in TableGen format. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 18 | include "SparcInstrFormats.td" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 19 | |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 20 | //===----------------------------------------------------------------------===// |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 21 | // Feature predicates. |
| 22 | //===----------------------------------------------------------------------===// |
| 23 | |
| 24 | // HasV9 - This predicate is true when the target processor supports V9 |
| 25 | // instructions. Note that the machine may be running in 32-bit mode. |
| 26 | def HasV9 : Predicate<"Subtarget.isV9()">; |
| 27 | |
Chris Lattner | b34d3fd | 2006-01-30 05:48:37 +0000 | [diff] [blame] | 28 | // HasNoV9 - This predicate is true when the target doesn't have V9 |
| 29 | // instructions. Use of this is just a hack for the isel not having proper |
| 30 | // costs for V8 instructions that are more expensive than their V9 ones. |
| 31 | def HasNoV9 : Predicate<"!Subtarget.isV9()">; |
| 32 | |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 33 | // HasVIS - This is true when the target processor has VIS extensions. |
| 34 | def HasVIS : Predicate<"Subtarget.isVIS()">; |
| 35 | |
| 36 | // UseDeprecatedInsts - This predicate is true when the target processor is a |
| 37 | // V8, or when it is V9 but the V8 deprecated instructions are efficient enough |
| 38 | // to use when appropriate. In either of these cases, the instruction selector |
| 39 | // will pick deprecated instructions. |
| 40 | def UseDeprecatedInsts : Predicate<"Subtarget.useDeprecatedV8Instructions()">; |
| 41 | |
| 42 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 43 | // Instruction Pattern Stuff |
| 44 | //===----------------------------------------------------------------------===// |
| 45 | |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 46 | def simm11 : PatLeaf<(imm), [{ |
| 47 | // simm11 predicate - True if the imm fits in a 11-bit sign extended field. |
| 48 | return (((int)N->getValue() << (32-11)) >> (32-11)) == (int)N->getValue(); |
| 49 | }]>; |
| 50 | |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 51 | def simm13 : PatLeaf<(imm), [{ |
| 52 | // simm13 predicate - True if the imm fits in a 13-bit sign extended field. |
| 53 | return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue(); |
| 54 | }]>; |
| 55 | |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 56 | def LO10 : SDNodeXForm<imm, [{ |
| 57 | return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32); |
| 58 | }]>; |
| 59 | |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 60 | def HI22 : SDNodeXForm<imm, [{ |
| 61 | // Transformation function: shift the immediate value down into the low bits. |
| 62 | return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32); |
| 63 | }]>; |
| 64 | |
| 65 | def SETHIimm : PatLeaf<(imm), [{ |
| 66 | return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue(); |
| 67 | }], HI22>; |
| 68 | |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 69 | // Addressing modes. |
| 70 | def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>; |
Chris Lattner | ad7a3e6 | 2006-02-10 07:35:42 +0000 | [diff] [blame^] | 71 | def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", [frameindex]>; |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 72 | |
| 73 | // Address operands |
| 74 | def MEMrr : Operand<i32> { |
| 75 | let PrintMethod = "printMemOperand"; |
| 76 | let NumMIOperands = 2; |
| 77 | let MIOperandInfo = (ops IntRegs, IntRegs); |
| 78 | } |
| 79 | def MEMri : Operand<i32> { |
| 80 | let PrintMethod = "printMemOperand"; |
| 81 | let NumMIOperands = 2; |
| 82 | let MIOperandInfo = (ops IntRegs, i32imm); |
| 83 | } |
| 84 | |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 85 | // Branch targets have OtherVT type. |
| 86 | def brtarget : Operand<OtherVT>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 87 | def calltarget : Operand<i32>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 88 | |
Chris Lattner | 6788faa | 2006-01-31 06:49:09 +0000 | [diff] [blame] | 89 | // Operand for printing out a condition code. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 90 | let PrintMethod = "printCCOperand" in |
| 91 | def CCOp : Operand<i32>; |
Chris Lattner | 6788faa | 2006-01-31 06:49:09 +0000 | [diff] [blame] | 92 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 93 | def SDTSPcmpfcc : |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 94 | SDTypeProfile<0, 2, [SDTCisFP<0>, SDTCisSameAs<0, 1>]>; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 95 | def SDTSPbrcc : |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 96 | SDTypeProfile<0, 2, [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 97 | def SDTSPselectcc : |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 98 | SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>]>; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 99 | def SDTSPFTOI : |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 100 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 101 | def SDTSPITOF : |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 102 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 103 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 104 | def SPcmpicc : SDNode<"SPISD::CMPICC", SDTIntBinOp, [SDNPOutFlag]>; |
| 105 | def SPcmpfcc : SDNode<"SPISD::CMPFCC", SDTSPcmpfcc, [SDNPOutFlag]>; |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 106 | def SPbricc : SDNode<"SPISD::BRICC", SDTSPbrcc, [SDNPHasChain, SDNPInFlag]>; |
| 107 | def SPbrfcc : SDNode<"SPISD::BRFCC", SDTSPbrcc, [SDNPHasChain, SDNPInFlag]>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 108 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 109 | def SPhi : SDNode<"SPISD::Hi", SDTIntUnaryOp>; |
| 110 | def SPlo : SDNode<"SPISD::Lo", SDTIntUnaryOp>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 111 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 112 | def SPftoi : SDNode<"SPISD::FTOI", SDTSPFTOI>; |
| 113 | def SPitof : SDNode<"SPISD::ITOF", SDTSPITOF>; |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 114 | |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 115 | def SPselecticc : SDNode<"SPISD::SELECT_ICC", SDTSPselectcc, [SDNPInFlag]>; |
| 116 | def SPselectfcc : SDNode<"SPISD::SELECT_FCC", SDTSPselectcc, [SDNPInFlag]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 117 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 118 | // These are target-independent nodes, but have target-specific formats. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 119 | def SDT_SPCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
| 120 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeq, [SDNPHasChain]>; |
| 121 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeq, [SDNPHasChain]>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 122 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 123 | def SDT_SPCall : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
| 124 | def call : SDNode<"SPISD::CALL", SDT_SPCall, |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 125 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 126 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 127 | def SDT_SPRetFlag : SDTypeProfile<0, 0, []>; |
| 128 | def retflag : SDNode<"SPISD::RET_FLAG", SDT_SPRetFlag, |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 129 | [SDNPHasChain, SDNPOptInFlag]>; |
Chris Lattner | dab05f0 | 2005-12-18 21:03:04 +0000 | [diff] [blame] | 130 | |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 131 | //===----------------------------------------------------------------------===// |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 132 | // SPARC Flag Conditions |
| 133 | //===----------------------------------------------------------------------===// |
| 134 | |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 135 | // Note that these values must be kept in sync with the CCOp::CondCode enum |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 136 | // values. |
Chris Lattner | 7a4d291 | 2006-01-31 06:56:30 +0000 | [diff] [blame] | 137 | class ICC_VAL<int N> : PatLeaf<(i32 N)>; |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 138 | def ICC_NE : ICC_VAL< 9>; // Not Equal |
| 139 | def ICC_E : ICC_VAL< 1>; // Equal |
| 140 | def ICC_G : ICC_VAL<10>; // Greater |
| 141 | def ICC_LE : ICC_VAL< 2>; // Less or Equal |
| 142 | def ICC_GE : ICC_VAL<11>; // Greater or Equal |
| 143 | def ICC_L : ICC_VAL< 3>; // Less |
| 144 | def ICC_GU : ICC_VAL<12>; // Greater Unsigned |
| 145 | def ICC_LEU : ICC_VAL< 4>; // Less or Equal Unsigned |
| 146 | def ICC_CC : ICC_VAL<13>; // Carry Clear/Great or Equal Unsigned |
| 147 | def ICC_CS : ICC_VAL< 5>; // Carry Set/Less Unsigned |
| 148 | def ICC_POS : ICC_VAL<14>; // Positive |
| 149 | def ICC_NEG : ICC_VAL< 6>; // Negative |
| 150 | def ICC_VC : ICC_VAL<15>; // Overflow Clear |
| 151 | def ICC_VS : ICC_VAL< 7>; // Overflow Set |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 152 | |
Chris Lattner | 7a4d291 | 2006-01-31 06:56:30 +0000 | [diff] [blame] | 153 | class FCC_VAL<int N> : PatLeaf<(i32 N)>; |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 154 | def FCC_U : FCC_VAL<23>; // Unordered |
| 155 | def FCC_G : FCC_VAL<22>; // Greater |
| 156 | def FCC_UG : FCC_VAL<21>; // Unordered or Greater |
| 157 | def FCC_L : FCC_VAL<20>; // Less |
| 158 | def FCC_UL : FCC_VAL<19>; // Unordered or Less |
| 159 | def FCC_LG : FCC_VAL<18>; // Less or Greater |
| 160 | def FCC_NE : FCC_VAL<17>; // Not Equal |
| 161 | def FCC_E : FCC_VAL<25>; // Equal |
| 162 | def FCC_UE : FCC_VAL<24>; // Unordered or Equal |
| 163 | def FCC_GE : FCC_VAL<25>; // Greater or Equal |
| 164 | def FCC_UGE : FCC_VAL<26>; // Unordered or Greater or Equal |
| 165 | def FCC_LE : FCC_VAL<27>; // Less or Equal |
| 166 | def FCC_ULE : FCC_VAL<28>; // Unordered or Less or Equal |
| 167 | def FCC_O : FCC_VAL<29>; // Ordered |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 168 | |
| 169 | |
| 170 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 171 | // Instructions |
| 172 | //===----------------------------------------------------------------------===// |
| 173 | |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 174 | // Pseudo instructions. |
Chris Lattner | eee99bd | 2005-12-18 08:21:00 +0000 | [diff] [blame] | 175 | class Pseudo<dag ops, string asmstr, list<dag> pattern> |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 176 | : InstSP<ops, asmstr, pattern>; |
Chris Lattner | eee99bd | 2005-12-18 08:21:00 +0000 | [diff] [blame] | 177 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 178 | def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt), |
| 179 | "!ADJCALLSTACKDOWN $amt", |
| 180 | [(callseq_start imm:$amt)]>; |
| 181 | def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt), |
| 182 | "!ADJCALLSTACKUP $amt", |
| 183 | [(callseq_end imm:$amt)]>; |
Chris Lattner | 20ad53f | 2005-12-18 23:10:57 +0000 | [diff] [blame] | 184 | def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst), |
| 185 | "!IMPLICIT_DEF $dst", |
| 186 | [(set IntRegs:$dst, (undef))]>; |
| 187 | def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst", |
| 188 | [(set FPRegs:$dst, (undef))]>; |
| 189 | def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst", |
| 190 | [(set DFPRegs:$dst, (undef))]>; |
Chris Lattner | beecfd2 | 2005-12-19 00:50:12 +0000 | [diff] [blame] | 191 | |
| 192 | // FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the |
| 193 | // fpmover pass. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 194 | let Predicates = [HasNoV9] in { // Only emit these in SP mode. |
Chris Lattner | b34d3fd | 2006-01-30 05:48:37 +0000 | [diff] [blame] | 195 | def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 196 | "!FpMOVD $src, $dst", []>; |
| 197 | def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 198 | "!FpNEGD $src, $dst", |
| 199 | [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>; |
| 200 | def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 201 | "!FpABSD $src, $dst", |
| 202 | [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>; |
| 203 | } |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 204 | |
| 205 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 206 | // scheduler into a branch sequence. This has to handle all permutations of |
| 207 | // selection between i32/f32/f64 on ICC and FCC. |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 208 | let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler. |
| 209 | Predicates = [HasNoV9] in { // V9 has conditional moves |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 210 | def SELECT_CC_Int_ICC |
| 211 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond), |
| 212 | "; SELECT_CC_Int_ICC PSEUDO!", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 213 | [(set IntRegs:$dst, (SPselecticc IntRegs:$T, IntRegs:$F, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 214 | imm:$Cond))]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 215 | def SELECT_CC_Int_FCC |
| 216 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond), |
| 217 | "; SELECT_CC_Int_FCC PSEUDO!", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 218 | [(set IntRegs:$dst, (SPselectfcc IntRegs:$T, IntRegs:$F, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 219 | imm:$Cond))]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 220 | def SELECT_CC_FP_ICC |
| 221 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond), |
| 222 | "; SELECT_CC_FP_ICC PSEUDO!", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 223 | [(set FPRegs:$dst, (SPselecticc FPRegs:$T, FPRegs:$F, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 224 | imm:$Cond))]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 225 | def SELECT_CC_FP_FCC |
| 226 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond), |
| 227 | "; SELECT_CC_FP_FCC PSEUDO!", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 228 | [(set FPRegs:$dst, (SPselectfcc FPRegs:$T, FPRegs:$F, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 229 | imm:$Cond))]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 230 | def SELECT_CC_DFP_ICC |
| 231 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), |
| 232 | "; SELECT_CC_DFP_ICC PSEUDO!", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 233 | [(set DFPRegs:$dst, (SPselecticc DFPRegs:$T, DFPRegs:$F, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 234 | imm:$Cond))]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 235 | def SELECT_CC_DFP_FCC |
| 236 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), |
| 237 | "; SELECT_CC_DFP_FCC PSEUDO!", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 238 | [(set DFPRegs:$dst, (SPselectfcc DFPRegs:$T, DFPRegs:$F, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 239 | imm:$Cond))]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 240 | } |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 241 | |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 242 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 243 | // Section A.3 - Synthetic Instructions, p. 85 |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 244 | // special cases of JMPL: |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame] | 245 | let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in { |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 246 | let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 247 | def RETL: F3_2<2, 0b111000, (ops), "retl", [(retflag)]>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 248 | } |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 249 | |
| 250 | // Section B.1 - Load Integer Instructions, p. 90 |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 251 | def LDSBrr : F3_1<3, 0b001001, |
| 252 | (ops IntRegs:$dst, MEMrr:$addr), |
| 253 | "ldsb [$addr], $dst", |
| 254 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 255 | def LDSBri : F3_2<3, 0b001001, |
| 256 | (ops IntRegs:$dst, MEMri:$addr), |
| 257 | "ldsb [$addr], $dst", |
| 258 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 259 | def LDSHrr : F3_1<3, 0b001010, |
| 260 | (ops IntRegs:$dst, MEMrr:$addr), |
| 261 | "ldsh [$addr], $dst", |
| 262 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 263 | def LDSHri : F3_2<3, 0b001010, |
| 264 | (ops IntRegs:$dst, MEMri:$addr), |
| 265 | "ldsh [$addr], $dst", |
| 266 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 267 | def LDUBrr : F3_1<3, 0b000001, |
| 268 | (ops IntRegs:$dst, MEMrr:$addr), |
| 269 | "ldub [$addr], $dst", |
| 270 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 271 | def LDUBri : F3_2<3, 0b000001, |
| 272 | (ops IntRegs:$dst, MEMri:$addr), |
| 273 | "ldub [$addr], $dst", |
| 274 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 275 | def LDUHrr : F3_1<3, 0b000010, |
| 276 | (ops IntRegs:$dst, MEMrr:$addr), |
| 277 | "lduh [$addr], $dst", |
| 278 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 279 | def LDUHri : F3_2<3, 0b000010, |
| 280 | (ops IntRegs:$dst, MEMri:$addr), |
| 281 | "lduh [$addr], $dst", |
| 282 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 283 | def LDrr : F3_1<3, 0b000000, |
| 284 | (ops IntRegs:$dst, MEMrr:$addr), |
| 285 | "ld [$addr], $dst", |
| 286 | [(set IntRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 287 | def LDri : F3_2<3, 0b000000, |
| 288 | (ops IntRegs:$dst, MEMri:$addr), |
| 289 | "ld [$addr], $dst", |
| 290 | [(set IntRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 291 | |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 292 | // Section B.2 - Load Floating-point Instructions, p. 92 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 293 | def LDFrr : F3_1<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 294 | (ops FPRegs:$dst, MEMrr:$addr), |
| 295 | "ld [$addr], $dst", |
| 296 | [(set FPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 297 | def LDFri : F3_2<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 298 | (ops FPRegs:$dst, MEMri:$addr), |
| 299 | "ld [$addr], $dst", |
| 300 | [(set FPRegs:$dst, (load ADDRri:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 301 | def LDDFrr : F3_1<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 302 | (ops DFPRegs:$dst, MEMrr:$addr), |
| 303 | "ldd [$addr], $dst", |
| 304 | [(set DFPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 305 | def LDDFri : F3_2<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 306 | (ops DFPRegs:$dst, MEMri:$addr), |
| 307 | "ldd [$addr], $dst", |
| 308 | [(set DFPRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 309 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 310 | // Section B.4 - Store Integer Instructions, p. 95 |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 311 | def STBrr : F3_1<3, 0b000101, |
| 312 | (ops MEMrr:$addr, IntRegs:$src), |
| 313 | "stb $src, [$addr]", |
| 314 | [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 315 | def STBri : F3_2<3, 0b000101, |
| 316 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 317 | "stb $src, [$addr]", |
| 318 | [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 319 | def STHrr : F3_1<3, 0b000110, |
| 320 | (ops MEMrr:$addr, IntRegs:$src), |
| 321 | "sth $src, [$addr]", |
| 322 | [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 323 | def STHri : F3_2<3, 0b000110, |
| 324 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 325 | "sth $src, [$addr]", |
| 326 | [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 327 | def STrr : F3_1<3, 0b000100, |
| 328 | (ops MEMrr:$addr, IntRegs:$src), |
| 329 | "st $src, [$addr]", |
| 330 | [(store IntRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 331 | def STri : F3_2<3, 0b000100, |
| 332 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 333 | "st $src, [$addr]", |
| 334 | [(store IntRegs:$src, ADDRri:$addr)]>; |
Brian Gaeke | e7f9e0b | 2004-06-24 07:36:59 +0000 | [diff] [blame] | 335 | |
| 336 | // Section B.5 - Store Floating-point Instructions, p. 97 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 337 | def STFrr : F3_1<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 338 | (ops MEMrr:$addr, FPRegs:$src), |
| 339 | "st $src, [$addr]", |
| 340 | [(store FPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 341 | def STFri : F3_2<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 342 | (ops MEMri:$addr, FPRegs:$src), |
| 343 | "st $src, [$addr]", |
| 344 | [(store FPRegs:$src, ADDRri:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 345 | def STDFrr : F3_1<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 346 | (ops MEMrr:$addr, DFPRegs:$src), |
| 347 | "std $src, [$addr]", |
| 348 | [(store DFPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 349 | def STDFri : F3_2<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 350 | (ops MEMri:$addr, DFPRegs:$src), |
| 351 | "std $src, [$addr]", |
| 352 | [(store DFPRegs:$src, ADDRri:$addr)]>; |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 353 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 354 | // Section B.9 - SETHI Instruction, p. 104 |
Chris Lattner | 13e1501 | 2005-12-16 07:18:48 +0000 | [diff] [blame] | 355 | def SETHIi: F2_1<0b100, |
| 356 | (ops IntRegs:$dst, i32imm:$src), |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 357 | "sethi $src, $dst", |
| 358 | [(set IntRegs:$dst, SETHIimm:$src)]>; |
Brian Gaeke | e806173 | 2004-03-04 00:56:25 +0000 | [diff] [blame] | 359 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 360 | // Section B.10 - NOP Instruction, p. 105 |
| 361 | // (It's a special case of SETHI) |
Misha Brukman | d36047d | 2004-10-14 22:33:32 +0000 | [diff] [blame] | 362 | let rd = 0, imm22 = 0 in |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 363 | def NOP : F2_1<0b100, (ops), "nop", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 364 | |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 365 | // Section B.11 - Logical Instructions, p. 106 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 366 | def ANDrr : F3_1<2, 0b000001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 367 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 368 | "and $b, $c, $dst", |
| 369 | [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 370 | def ANDri : F3_2<2, 0b000001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 371 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 372 | "and $b, $c, $dst", |
| 373 | [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 374 | def ANDNrr : F3_1<2, 0b000101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 375 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 376 | "andn $b, $c, $dst", |
| 377 | [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 378 | def ANDNri : F3_2<2, 0b000101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 379 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 380 | "andn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 381 | def ORrr : F3_1<2, 0b000010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 382 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 383 | "or $b, $c, $dst", |
| 384 | [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 385 | def ORri : F3_2<2, 0b000010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 386 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 387 | "or $b, $c, $dst", |
| 388 | [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 389 | def ORNrr : F3_1<2, 0b000110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 390 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 391 | "orn $b, $c, $dst", |
| 392 | [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 393 | def ORNri : F3_2<2, 0b000110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 394 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 395 | "orn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 396 | def XORrr : F3_1<2, 0b000011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 397 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 398 | "xor $b, $c, $dst", |
| 399 | [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 400 | def XORri : F3_2<2, 0b000011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 401 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 402 | "xor $b, $c, $dst", |
| 403 | [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 404 | def XNORrr : F3_1<2, 0b000111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 405 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 406 | "xnor $b, $c, $dst", |
Chris Lattner | bda559e | 2006-01-11 07:14:01 +0000 | [diff] [blame] | 407 | [(set IntRegs:$dst, (not (xor IntRegs:$b, IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 408 | def XNORri : F3_2<2, 0b000111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 409 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 410 | "xnor $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 411 | |
| 412 | // Section B.12 - Shift Instructions, p. 107 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 413 | def SLLrr : F3_1<2, 0b100101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 414 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 415 | "sll $b, $c, $dst", |
| 416 | [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 417 | def SLLri : F3_2<2, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 418 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 419 | "sll $b, $c, $dst", |
| 420 | [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 421 | def SRLrr : F3_1<2, 0b100110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 422 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 423 | "srl $b, $c, $dst", |
| 424 | [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 425 | def SRLri : F3_2<2, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 426 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 427 | "srl $b, $c, $dst", |
| 428 | [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 429 | def SRArr : F3_1<2, 0b100111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 430 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 431 | "sra $b, $c, $dst", |
| 432 | [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 433 | def SRAri : F3_2<2, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 434 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 435 | "sra $b, $c, $dst", |
| 436 | [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 437 | |
| 438 | // Section B.13 - Add Instructions, p. 108 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 439 | def ADDrr : F3_1<2, 0b000000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 440 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 441 | "add $b, $c, $dst", |
| 442 | [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 443 | def ADDri : F3_2<2, 0b000000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 444 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 445 | "add $b, $c, $dst", |
| 446 | [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>; |
Chris Lattner | ad7a3e6 | 2006-02-10 07:35:42 +0000 | [diff] [blame^] | 447 | |
| 448 | // "LEA" forms of add (patterns to make tblgen happy) |
| 449 | def LEA_ADDri : F3_2<2, 0b000000, |
| 450 | (ops IntRegs:$dst, MEMri:$addr), |
| 451 | "add ${addr:arith}, $dst", |
| 452 | [(set IntRegs:$dst, ADDRri:$addr)]>; |
| 453 | |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 454 | def ADDCCrr : F3_1<2, 0b010000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 455 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 456 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 457 | def ADDCCri : F3_2<2, 0b010000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 458 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 459 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 460 | def ADDXrr : F3_1<2, 0b001000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 461 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 462 | "addx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 463 | def ADDXri : F3_2<2, 0b001000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 464 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 465 | "addx $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 466 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 467 | // Section B.15 - Subtract Instructions, p. 110 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 468 | def SUBrr : F3_1<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 469 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 470 | "sub $b, $c, $dst", |
| 471 | [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 472 | def SUBri : F3_2<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 473 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 474 | "sub $b, $c, $dst", |
| 475 | [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 476 | def SUBXrr : F3_1<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 477 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 478 | "subx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 479 | def SUBXri : F3_2<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 480 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 481 | "subx $b, $c, $dst", []>; |
Chris Lattner | 87a63f8 | 2005-12-17 21:13:50 +0000 | [diff] [blame] | 482 | def SUBCCrr : F3_1<2, 0b010100, |
| 483 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | b9169ce | 2006-01-11 07:49:38 +0000 | [diff] [blame] | 484 | "subcc $b, $c, $dst", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 485 | [(set IntRegs:$dst, (SPcmpicc IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 87a63f8 | 2005-12-17 21:13:50 +0000 | [diff] [blame] | 486 | def SUBCCri : F3_2<2, 0b010100, |
| 487 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | b9169ce | 2006-01-11 07:49:38 +0000 | [diff] [blame] | 488 | "subcc $b, $c, $dst", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 489 | [(set IntRegs:$dst, (SPcmpicc IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 490 | def SUBXCCrr: F3_1<2, 0b011100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 491 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 492 | "subxcc $b, $c, $dst", []>; |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 493 | |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 494 | // Section B.18 - Multiply Instructions, p. 113 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 495 | def UMULrr : F3_1<2, 0b001010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 496 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 497 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 498 | def UMULri : F3_2<2, 0b001010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 499 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 500 | "umul $b, $c, $dst", []>; |
Chris Lattner | 9413678 | 2006-02-09 05:06:36 +0000 | [diff] [blame] | 501 | |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 502 | def SMULrr : F3_1<2, 0b001011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 503 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 504 | "smul $b, $c, $dst", |
| 505 | [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 506 | def SMULri : F3_2<2, 0b001011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 507 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 508 | "smul $b, $c, $dst", |
| 509 | [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 510 | |
Chris Lattner | 9413678 | 2006-02-09 05:06:36 +0000 | [diff] [blame] | 511 | /* |
| 512 | //===------------------------- |
| 513 | // Sparc Example |
| 514 | defm intinst<id OPC1, id OPC2, bits Opc, string asmstr, SDNode code> { |
| 515 | def OPC1 : F3_1<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
| 516 | [(set IntRegs:$dst, (code IntRegs:$b, IntRegs:$c))]>; |
| 517 | def OPC2 : F3_2<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
| 518 | [(set IntRegs:$dst, (code IntRegs:$b, simm13:$c))]>; |
| 519 | } |
| 520 | defm intinst_np<id OPC1, id OPC2, bits Opc, string asmstr> { |
| 521 | def OPC1 : F3_1<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
| 522 | []>; |
| 523 | def OPC2 : F3_2<2, Opc, asmstr, (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
| 524 | []>; |
| 525 | } |
| 526 | |
| 527 | def intinstnp< ADDXrr, ADDXri, 0b001000, "addx $b, $c, $dst">; |
| 528 | def intinst < SUBrr, SUBri, 0b000100, "sub $b, $c, $dst", sub>; |
| 529 | def intinstnp< SUBXrr, SUBXri, 0b001100, "subx $b, $c, $dst">; |
| 530 | def intinst <SUBCCrr, SUBCCri, 0b010100, "subcc $b, $c, $dst", SPcmpicc>; |
| 531 | def intinst < SMULrr, SMULri, 0b001011, "smul $b, $c, $dst", mul>; |
| 532 | |
| 533 | //===------------------------- |
| 534 | // X86 Example |
| 535 | defm cmov32<id OPC1, id OPC2, int opc, string asmstr, PatLeaf cond> { |
| 536 | def OPC1 : I<opc, MRMSrcReg, (ops R32:$dst, R32:$src1, R32:$src2), |
| 537 | asmstr+" {$src2, $dst|$dst, $src2}", |
| 538 | [(set R32:$dst, (X86cmov R32:$src1, R32:$src2, cond))]>, TB; |
| 539 | def OPC2 : I<opc, MRMSrcMem, (ops R32:$dst, R32:$src1, i32mem:$src2), |
| 540 | asmstr+" {$src2, $dst|$dst, $src2}", |
| 541 | [(set R32:$dst, (X86cmov R32:$src1, |
| 542 | (loadi32 addr:$src2), cond))]>, TB; |
| 543 | } |
| 544 | |
| 545 | def cmov<CMOVL32rr, CMOVL32rm, 0x4C, "cmovl", X86_COND_L>; |
| 546 | def cmov<CMOVB32rr, CMOVB32rm, 0x4C, "cmovb", X86_COND_B>; |
| 547 | |
| 548 | //===------------------------- |
| 549 | // PPC Example |
| 550 | |
| 551 | def fpunop<id OPC1, id OPC2, id FORM, int op1, int op2, int op3, string asmstr, |
| 552 | SDNode code> { |
| 553 | def OPC1 : FORM<op1, op3, (ops F4RC:$frD, F4RC:$frB), |
| 554 | asmstr+" $frD, $frB", FPGeneral, |
| 555 | [(set F4RC:$frD, (code F4RC:$frB))]>; |
| 556 | def OPC2 : FORM<op2, op3, (ops F8RC:$frD, F8RC:$frB), |
| 557 | asmstr+" $frD, $frB", FPGeneral, |
| 558 | [(set F8RC:$frD, (code F8RC:$frB))]>; |
| 559 | } |
| 560 | |
| 561 | def fpunop< FABSS, FABSD, XForm_26, 63, 63, 264, "fabs", fabs>; |
| 562 | def fpunop<FNABSS, FNABSD, XForm_26, 63, 63, 136, "fnabs", fnabs>; |
| 563 | def fpunop< FNEGS, FNEGD, XForm_26, 63, 63, 40, "fneg", fneg>; |
| 564 | */ |
| 565 | |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 566 | // Section B.19 - Divide Instructions, p. 115 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 567 | def UDIVrr : F3_1<2, 0b001110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 568 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 569 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 570 | def UDIVri : F3_2<2, 0b001110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 571 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 572 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 573 | def SDIVrr : F3_1<2, 0b001111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 574 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 575 | "sdiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 576 | def SDIVri : F3_2<2, 0b001111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 577 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 578 | "sdiv $b, $c, $dst", []>; |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 579 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 580 | // Section B.20 - SAVE and RESTORE, p. 117 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 581 | def SAVErr : F3_1<2, 0b111100, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 582 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 583 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 584 | def SAVEri : F3_2<2, 0b111100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 585 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 586 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 587 | def RESTORErr : F3_1<2, 0b111101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 588 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 589 | "restore $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 590 | def RESTOREri : F3_2<2, 0b111101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 591 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 592 | "restore $b, $c, $dst", []>; |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 593 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 594 | // Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 595 | |
| 596 | // conditional branch class: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 597 | class BranchSP<bits<4> cc, dag ops, string asmstr, list<dag> pattern> |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 598 | : F2_2<cc, 0b010, ops, asmstr, pattern> { |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 599 | let isBranch = 1; |
| 600 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 601 | let hasDelaySlot = 1; |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame] | 602 | let noResults = 1; |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 603 | } |
Chris Lattner | 0f6eab3 | 2004-07-31 02:24:37 +0000 | [diff] [blame] | 604 | |
| 605 | let isBarrier = 1 in |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 606 | def BA : BranchSP<0b1000, (ops brtarget:$dst), |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 607 | "ba $dst", |
| 608 | [(br bb:$dst)]>; |
Chris Lattner | 7a4d291 | 2006-01-31 06:56:30 +0000 | [diff] [blame] | 609 | |
| 610 | // FIXME: the encoding for the JIT should look at the condition field. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 611 | def BCOND : BranchSP<0, (ops brtarget:$dst, CCOp:$cc), |
Chris Lattner | 7a4d291 | 2006-01-31 06:56:30 +0000 | [diff] [blame] | 612 | "b$cc $dst", |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 613 | [(SPbricc bb:$dst, imm:$cc)]>; |
Chris Lattner | 3772bcb | 2006-01-30 07:43:04 +0000 | [diff] [blame] | 614 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 615 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 616 | // Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121 |
| 617 | |
| 618 | // floating-point conditional branch class: |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 619 | class FPBranchSP<bits<4> cc, dag ops, string asmstr, list<dag> pattern> |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 620 | : F2_2<cc, 0b110, ops, asmstr, pattern> { |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 621 | let isBranch = 1; |
| 622 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 623 | let hasDelaySlot = 1; |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame] | 624 | let noResults = 1; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 625 | } |
| 626 | |
Chris Lattner | 7a4d291 | 2006-01-31 06:56:30 +0000 | [diff] [blame] | 627 | // FIXME: the encoding for the JIT should look at the condition field. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 628 | def FBCOND : FPBranchSP<0, (ops brtarget:$dst, CCOp:$cc), |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 629 | "fb$cc $dst", |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 630 | [(SPbrfcc bb:$dst, imm:$cc)]>; |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 631 | |
| 632 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 633 | // Section B.24 - Call and Link Instruction, p. 125 |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 634 | // This is the only Format 1 instruction |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 635 | let Uses = [O0, O1, O2, O3, O4, O5], |
Evan Cheng | 6da8d99 | 2006-01-09 18:28:21 +0000 | [diff] [blame] | 636 | hasDelaySlot = 1, isCall = 1, noResults = 1, |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 637 | Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7, |
| 638 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in { |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 639 | def CALL : InstSP<(ops calltarget:$dst), |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 640 | "call $dst", []> { |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 641 | bits<30> disp; |
| 642 | let op = 1; |
| 643 | let Inst{29-0} = disp; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 644 | } |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 645 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 646 | // indirect calls |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 647 | def JMPLrr : F3_1<2, 0b111000, |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 648 | (ops MEMrr:$ptr), |
Chris Lattner | 96d5bb7 | 2005-12-19 01:22:53 +0000 | [diff] [blame] | 649 | "call $ptr", |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 650 | [(call ADDRrr:$ptr)]>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 651 | def JMPLri : F3_2<2, 0b111000, |
| 652 | (ops MEMri:$ptr), |
Chris Lattner | 96d5bb7 | 2005-12-19 01:22:53 +0000 | [diff] [blame] | 653 | "call $ptr", |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 654 | [(call ADDRri:$ptr)]>; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 655 | } |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 656 | |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 657 | // Section B.28 - Read State Register Instructions |
| 658 | def RDY : F3_1<2, 0b101000, |
| 659 | (ops IntRegs:$dst), |
Chris Lattner | 97561fc | 2005-12-19 00:53:02 +0000 | [diff] [blame] | 660 | "rd %y, $dst", []>; |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 661 | |
Chris Lattner | 22ede70 | 2004-04-07 04:06:46 +0000 | [diff] [blame] | 662 | // Section B.29 - Write State Register Instructions |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 663 | def WRYrr : F3_1<2, 0b110000, |
| 664 | (ops IntRegs:$b, IntRegs:$c), |
| 665 | "wr $b, $c, %y", []>; |
| 666 | def WRYri : F3_2<2, 0b110000, |
| 667 | (ops IntRegs:$b, i32imm:$c), |
| 668 | "wr $b, $c, %y", []>; |
Chris Lattner | 6179047 | 2004-04-07 05:04:01 +0000 | [diff] [blame] | 669 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 670 | // Convert Integer to Floating-point Instructions, p. 141 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 671 | def FITOS : F3_3<2, 0b110100, 0b011000100, |
| 672 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 673 | "fitos $src, $dst", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 674 | [(set FPRegs:$dst, (SPitof FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 675 | def FITOD : F3_3<2, 0b110100, 0b011001000, |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 676 | (ops DFPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 677 | "fitod $src, $dst", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 678 | [(set DFPRegs:$dst, (SPitof FPRegs:$src))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 679 | |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 680 | // Convert Floating-point to Integer Instructions, p. 142 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 681 | def FSTOI : F3_3<2, 0b110100, 0b011010001, |
| 682 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 683 | "fstoi $src, $dst", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 684 | [(set FPRegs:$dst, (SPftoi FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 685 | def FDTOI : F3_3<2, 0b110100, 0b011010010, |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 686 | (ops FPRegs:$dst, DFPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 687 | "fdtoi $src, $dst", |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 688 | [(set FPRegs:$dst, (SPftoi DFPRegs:$src))]>; |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 689 | |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 690 | // Convert between Floating-point Formats Instructions, p. 143 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 691 | def FSTOD : F3_3<2, 0b110100, 0b011001001, |
| 692 | (ops DFPRegs:$dst, FPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 693 | "fstod $src, $dst", |
| 694 | [(set DFPRegs:$dst, (fextend FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 695 | def FDTOS : F3_3<2, 0b110100, 0b011000110, |
| 696 | (ops FPRegs:$dst, DFPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 697 | "fdtos $src, $dst", |
| 698 | [(set FPRegs:$dst, (fround DFPRegs:$src))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 699 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 700 | // Floating-point Move Instructions, p. 144 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 701 | def FMOVS : F3_3<2, 0b110100, 0b000000001, |
| 702 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 703 | "fmovs $src, $dst", []>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 704 | def FNEGS : F3_3<2, 0b110100, 0b000000101, |
| 705 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 706 | "fnegs $src, $dst", |
| 707 | [(set FPRegs:$dst, (fneg FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 708 | def FABSS : F3_3<2, 0b110100, 0b000001001, |
| 709 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 710 | "fabss $src, $dst", |
| 711 | [(set FPRegs:$dst, (fabs FPRegs:$src))]>; |
Chris Lattner | 38abcb5 | 2005-12-17 23:52:08 +0000 | [diff] [blame] | 712 | |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 713 | |
| 714 | // Floating-point Square Root Instructions, p.145 |
| 715 | def FSQRTS : F3_3<2, 0b110100, 0b000101001, |
| 716 | (ops FPRegs:$dst, FPRegs:$src), |
| 717 | "fsqrts $src, $dst", |
| 718 | [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>; |
| 719 | def FSQRTD : F3_3<2, 0b110100, 0b000101010, |
| 720 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 721 | "fsqrtd $src, $dst", |
| 722 | [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>; |
| 723 | |
| 724 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 725 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 726 | // Floating-point Add and Subtract Instructions, p. 146 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 727 | def FADDS : F3_3<2, 0b110100, 0b001000001, |
| 728 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 729 | "fadds $src1, $src2, $dst", |
| 730 | [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 731 | def FADDD : F3_3<2, 0b110100, 0b001000010, |
| 732 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 733 | "faddd $src1, $src2, $dst", |
| 734 | [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 735 | def FSUBS : F3_3<2, 0b110100, 0b001000101, |
| 736 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 737 | "fsubs $src1, $src2, $dst", |
| 738 | [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 739 | def FSUBD : F3_3<2, 0b110100, 0b001000110, |
| 740 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 741 | "fsubd $src1, $src2, $dst", |
| 742 | [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 743 | |
| 744 | // Floating-point Multiply and Divide Instructions, p. 147 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 745 | def FMULS : F3_3<2, 0b110100, 0b001001001, |
| 746 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 747 | "fmuls $src1, $src2, $dst", |
| 748 | [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 749 | def FMULD : F3_3<2, 0b110100, 0b001001010, |
| 750 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 751 | "fmuld $src1, $src2, $dst", |
| 752 | [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 753 | def FSMULD : F3_3<2, 0b110100, 0b001101001, |
| 754 | (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 755 | "fsmuld $src1, $src2, $dst", |
| 756 | [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1), |
| 757 | (fextend FPRegs:$src2)))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 758 | def FDIVS : F3_3<2, 0b110100, 0b001001101, |
| 759 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 760 | "fdivs $src1, $src2, $dst", |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 761 | [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 762 | def FDIVD : F3_3<2, 0b110100, 0b001001110, |
| 763 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 764 | "fdivd $src1, $src2, $dst", |
| 765 | [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 766 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 767 | // Floating-point Compare Instructions, p. 148 |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 768 | // Note: the 2nd template arg is different for these guys. |
| 769 | // Note 2: the result of a FCMP is not available until the 2nd cycle |
| 770 | // after the instr is retired, but there is no interlock. This behavior |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 771 | // is modelled with a forced noop after the instruction. |
| 772 | def FCMPS : F3_3<2, 0b110101, 0b001010001, |
| 773 | (ops FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 774 | "fcmps $src1, $src2\n\tnop", |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 775 | [(SPcmpfcc FPRegs:$src1, FPRegs:$src2)]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 776 | def FCMPD : F3_3<2, 0b110101, 0b001010010, |
| 777 | (ops DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 778 | "fcmpd $src1, $src2\n\tnop", |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 779 | [(SPcmpfcc DFPRegs:$src1, DFPRegs:$src2)]>; |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 780 | |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 781 | |
| 782 | //===----------------------------------------------------------------------===// |
| 783 | // V9 Instructions |
| 784 | //===----------------------------------------------------------------------===// |
| 785 | |
| 786 | // V9 Conditional Moves. |
| 787 | let Predicates = [HasV9], isTwoAddress = 1 in { |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame] | 788 | // Move Integer Register on Condition (MOVcc) p. 194 of the V9 manual. |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 789 | // FIXME: Add instruction encodings for the JIT some day. |
Chris Lattner | 6788faa | 2006-01-31 06:49:09 +0000 | [diff] [blame] | 790 | def MOVICCrr |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 791 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, CCOp:$cc), |
Chris Lattner | 6788faa | 2006-01-31 06:49:09 +0000 | [diff] [blame] | 792 | "mov$cc %icc, $F, $dst", |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 793 | [(set IntRegs:$dst, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 794 | (SPselecticc IntRegs:$F, IntRegs:$T, imm:$cc))]>; |
Chris Lattner | 6788faa | 2006-01-31 06:49:09 +0000 | [diff] [blame] | 795 | def MOVICCri |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 796 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F, CCOp:$cc), |
Chris Lattner | 6788faa | 2006-01-31 06:49:09 +0000 | [diff] [blame] | 797 | "mov$cc %icc, $F, $dst", |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame] | 798 | [(set IntRegs:$dst, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 799 | (SPselecticc simm11:$F, IntRegs:$T, imm:$cc))]>; |
Chris Lattner | 6dc83c7 | 2006-01-31 05:26:36 +0000 | [diff] [blame] | 800 | |
Chris Lattner | 6788faa | 2006-01-31 06:49:09 +0000 | [diff] [blame] | 801 | def MOVFCCrr |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 802 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, CCOp:$cc), |
Chris Lattner | c8c0bb0 | 2006-02-02 08:02:20 +0000 | [diff] [blame] | 803 | "mov$cc %fcc0, $F, $dst", |
Chris Lattner | 749d6fa | 2006-01-31 06:18:16 +0000 | [diff] [blame] | 804 | [(set IntRegs:$dst, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 805 | (SPselectfcc IntRegs:$F, IntRegs:$T, imm:$cc))]>; |
Chris Lattner | 6788faa | 2006-01-31 06:49:09 +0000 | [diff] [blame] | 806 | def MOVFCCri |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 807 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, i32imm:$F, CCOp:$cc), |
Chris Lattner | c8c0bb0 | 2006-02-02 08:02:20 +0000 | [diff] [blame] | 808 | "mov$cc %fcc0, $F, $dst", |
Chris Lattner | 97f9102 | 2006-01-31 06:24:29 +0000 | [diff] [blame] | 809 | [(set IntRegs:$dst, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 810 | (SPselectfcc simm11:$F, IntRegs:$T, imm:$cc))]>; |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 811 | |
| 812 | def FMOVS_ICC |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 813 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, CCOp:$cc), |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 814 | "fmovs$cc %icc, $F, $dst", |
| 815 | [(set FPRegs:$dst, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 816 | (SPselecticc FPRegs:$F, FPRegs:$T, imm:$cc))]>; |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 817 | def FMOVD_ICC |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 818 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, CCOp:$cc), |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 819 | "fmovd$cc %icc, $F, $dst", |
| 820 | [(set DFPRegs:$dst, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 821 | (SPselecticc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>; |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 822 | def FMOVS_FCC |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 823 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, CCOp:$cc), |
Chris Lattner | c8c0bb0 | 2006-02-02 08:02:20 +0000 | [diff] [blame] | 824 | "fmovs$cc %fcc0, $F, $dst", |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 825 | [(set FPRegs:$dst, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 826 | (SPselectfcc FPRegs:$F, FPRegs:$T, imm:$cc))]>; |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 827 | def FMOVD_FCC |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 828 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, CCOp:$cc), |
Chris Lattner | c8c0bb0 | 2006-02-02 08:02:20 +0000 | [diff] [blame] | 829 | "fmovd$cc %fcc0, $F, $dst", |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 830 | [(set DFPRegs:$dst, |
Chris Lattner | f613fcb | 2006-02-10 06:58:25 +0000 | [diff] [blame] | 831 | (SPselectfcc DFPRegs:$F, DFPRegs:$T, imm:$cc))]>; |
Chris Lattner | af370f7 | 2006-01-31 07:26:55 +0000 | [diff] [blame] | 832 | |
Chris Lattner | 76afdc9 | 2006-01-30 05:35:57 +0000 | [diff] [blame] | 833 | } |
| 834 | |
Chris Lattner | b34d3fd | 2006-01-30 05:48:37 +0000 | [diff] [blame] | 835 | // Floating-Point Move Instructions, p. 164 of the V9 manual. |
| 836 | let Predicates = [HasV9] in { |
| 837 | def FMOVD : F3_3<2, 0b110100, 0b000000010, |
| 838 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 839 | "fmovd $src, $dst", []>; |
| 840 | def FNEGD : F3_3<2, 0b110100, 0b000000110, |
| 841 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 842 | "fnegd $src, $dst", |
| 843 | [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>; |
| 844 | def FABSD : F3_3<2, 0b110100, 0b000001010, |
| 845 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 846 | "fabsd $src, $dst", |
| 847 | [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>; |
| 848 | } |
| 849 | |
Chris Lattner | 9072c05 | 2006-01-30 06:14:02 +0000 | [diff] [blame] | 850 | // POPCrr - This does a ctpop of a 64-bit register. As such, we have to clear |
| 851 | // the top 32-bits before using it. To do this clearing, we use a SLLri X,0. |
| 852 | def POPCrr : F3_1<2, 0b101110, |
| 853 | (ops IntRegs:$dst, IntRegs:$src), |
| 854 | "popc $src, $dst", []>, Requires<[HasV9]>; |
| 855 | def : Pat<(ctpop IntRegs:$src), |
| 856 | (POPCrr (SLLri IntRegs:$src, 0))>; |
| 857 | |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 858 | //===----------------------------------------------------------------------===// |
| 859 | // Non-Instruction Patterns |
| 860 | //===----------------------------------------------------------------------===// |
| 861 | |
| 862 | // Small immediates. |
| 863 | def : Pat<(i32 simm13:$val), |
| 864 | (ORri G0, imm:$val)>; |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 865 | // Arbitrary immediates. |
| 866 | def : Pat<(i32 imm:$val), |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 867 | (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>; |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 868 | |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 869 | // Global addresses, constant pool entries |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 870 | def : Pat<(SPhi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>; |
| 871 | def : Pat<(SPlo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>; |
| 872 | def : Pat<(SPhi tconstpool:$in), (SETHIi tconstpool:$in)>; |
| 873 | def : Pat<(SPlo tconstpool:$in), (ORri G0, tconstpool:$in)>; |
Chris Lattner | dab05f0 | 2005-12-18 21:03:04 +0000 | [diff] [blame] | 874 | |
Chris Lattner | 4fca017 | 2006-01-15 09:26:27 +0000 | [diff] [blame] | 875 | // Add reg, lo. This is used when taking the addr of a global/constpool entry. |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 876 | def : Pat<(add IntRegs:$r, (SPlo tglobaladdr:$in)), |
Chris Lattner | 4fca017 | 2006-01-15 09:26:27 +0000 | [diff] [blame] | 877 | (ADDri IntRegs:$r, tglobaladdr:$in)>; |
Chris Lattner | 7c90f73 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 878 | def : Pat<(add IntRegs:$r, (SPlo tconstpool:$in)), |
Chris Lattner | 4fca017 | 2006-01-15 09:26:27 +0000 | [diff] [blame] | 879 | (ADDri IntRegs:$r, tconstpool:$in)>; |
| 880 | |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 881 | // Calls: |
| 882 | def : Pat<(call tglobaladdr:$dst), |
| 883 | (CALL tglobaladdr:$dst)>; |
Chris Lattner | ad7a3e6 | 2006-02-10 07:35:42 +0000 | [diff] [blame^] | 884 | def : Pat<(call texternalsym:$dst), |
| 885 | (CALL texternalsym:$dst)>; |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 886 | |
Chris Lattner | 1b8af84 | 2006-01-11 07:15:43 +0000 | [diff] [blame] | 887 | def : Pat<(ret), (RETL)>; |
Chris Lattner | b04c5c8 | 2005-12-18 23:18:37 +0000 | [diff] [blame] | 888 | |
| 889 | // Map integer extload's to zextloads. |
Chris Lattner | b04c5c8 | 2005-12-18 23:18:37 +0000 | [diff] [blame] | 890 | def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>; |
| 891 | def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>; |
| 892 | def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>; |
| 893 | def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>; |
| 894 | def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>; |
| 895 | def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>; |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 896 | |
Chris Lattner | a1251f2 | 2005-12-19 01:43:04 +0000 | [diff] [blame] | 897 | // zextload bool -> zextload byte |
| 898 | def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>; |
Chris Lattner | e2d97f8 | 2005-12-19 01:44:58 +0000 | [diff] [blame] | 899 | def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>; |
Chris Lattner | a1251f2 | 2005-12-19 01:43:04 +0000 | [diff] [blame] | 900 | |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 901 | // truncstore bool -> truncstore byte. |
| 902 | def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1), |
Chris Lattner | bcfdec7 | 2005-12-19 02:06:50 +0000 | [diff] [blame] | 903 | (STBrr ADDRrr:$addr, IntRegs:$src)>; |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 904 | def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1), |
Chris Lattner | bcfdec7 | 2005-12-19 02:06:50 +0000 | [diff] [blame] | 905 | (STBri ADDRri:$addr, IntRegs:$src)>; |