blob: bde806d524894420e5c8e2070e2e3738743e3e1a [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsoncba270d2010-07-13 21:16:48 +000068def NEONvmovImm : SDNode<"ARMISD::VMOVIMM",
69 SDTypeProfile<1, 1, [SDTCisVec<0>,
70 SDTCisVT<1, i32>]>>;
Bob Wilsonc1d287b2009-08-14 05:13:08 +000071def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
72
Bob Wilson0ce37102009-08-14 05:08:32 +000073// VDUPLANE can produce a quad-register result from a double-register source,
74// so the result is not constrained to match the source.
75def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
76 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
77 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Bob Wilsonde95c1b82009-08-19 17:03:43 +000079def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
80 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
81def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
82
Bob Wilsond8e17572009-08-12 22:31:50 +000083def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
84def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
85def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
86def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
87
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000088def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +000089 SDTCisSameAs<0, 2>,
90 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +000091def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
92def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
93def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +000094
Bob Wilson9f6c4c12010-02-18 06:05:53 +000095def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
96 SDTCisSameAs<0, 2>]>;
97def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
98def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
99
Bob Wilsoncba270d2010-07-13 21:16:48 +0000100def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
101 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
102 unsigned EltBits;
103 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
104 return (EltBits == 32 && EltVal == 0);
105}]>;
106
107def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
108 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
109 unsigned EltBits;
110 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
111 return (EltBits == 8 && EltVal == 0xff);
112}]>;
113
Bob Wilson5bafff32009-06-22 23:27:02 +0000114//===----------------------------------------------------------------------===//
115// NEON operand definitions
116//===----------------------------------------------------------------------===//
117
Bob Wilson1a913ed2010-06-11 21:34:50 +0000118def nModImm : Operand<i32> {
119 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000120}
121
Bob Wilson5bafff32009-06-22 23:27:02 +0000122//===----------------------------------------------------------------------===//
123// NEON load / store instructions
124//===----------------------------------------------------------------------===//
125
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000126let mayLoad = 1, neverHasSideEffects = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000127// Use vldmia to load a Q register as a D register pair.
128// This is equivalent to VLDMD except that it has a Q register operand
129// instead of a pair of D registers.
130def VLDMQ
131 : AXDI5<(outs QPR:$dst), (ins addrmode5:$addr, pred:$p),
132 IndexModeNone, IIC_fpLoadm,
133 "vldm${addr:submode}${p}\t${addr:base}, ${dst:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000134
135// Use vld1 to load a Q register as a D register pair.
136// This alternative to VLDMQ allows an alignment to be specified.
137// This is equivalent to VLD1q64 except that it has a Q register operand.
138def VLD1q
139 : NLdSt<0,0b10,0b1010,0b1100, (outs QPR:$dst), (ins addrmode6:$addr),
140 IIC_VLD1, "vld1", "64", "${dst:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000141} // mayLoad = 1, neverHasSideEffects = 1
Bob Wilson621f1952010-03-23 05:25:43 +0000142
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000143let mayStore = 1, neverHasSideEffects = 1 in {
Bob Wilsondf9a4f02010-03-23 18:54:46 +0000144// Use vstmia to store a Q register as a D register pair.
145// This is equivalent to VSTMD except that it has a Q register operand
146// instead of a pair of D registers.
147def VSTMQ
148 : AXDI5<(outs), (ins QPR:$src, addrmode5:$addr, pred:$p),
149 IndexModeNone, IIC_fpStorem,
150 "vstm${addr:submode}${p}\t${addr:base}, ${src:dregpair}", "", []>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000151
152// Use vst1 to store a Q register as a D register pair.
153// This alternative to VSTMQ allows an alignment to be specified.
154// This is equivalent to VST1q64 except that it has a Q register operand.
155def VST1q
156 : NLdSt<0,0b00,0b1010,0b1100, (outs), (ins addrmode6:$addr, QPR:$src),
157 IIC_VST, "vst1", "64", "${src:dregpair}, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000158} // mayStore = 1, neverHasSideEffects = 1
Bob Wilson11d98992010-03-23 06:20:33 +0000159
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000160let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson621f1952010-03-23 05:25:43 +0000161
Bob Wilson205a5ca2009-07-08 18:11:30 +0000162// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000163class VLD1D<bits<4> op7_4, string Dt>
164 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst),
165 (ins addrmode6:$addr), IIC_VLD1,
166 "vld1", Dt, "\\{$dst\\}, $addr", "", []>;
167class VLD1Q<bits<4> op7_4, string Dt>
168 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$dst1, DPR:$dst2),
169 (ins addrmode6:$addr), IIC_VLD1,
170 "vld1", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000171
Bob Wilson621f1952010-03-23 05:25:43 +0000172def VLD1d8 : VLD1D<0b0000, "8">;
173def VLD1d16 : VLD1D<0b0100, "16">;
174def VLD1d32 : VLD1D<0b1000, "32">;
175def VLD1d64 : VLD1D<0b1100, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000176
Bob Wilson621f1952010-03-23 05:25:43 +0000177def VLD1q8 : VLD1Q<0b0000, "8">;
178def VLD1q16 : VLD1Q<0b0100, "16">;
179def VLD1q32 : VLD1Q<0b1000, "32">;
180def VLD1q64 : VLD1Q<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000181
182// ...with address register writeback:
183class VLD1DWB<bits<4> op7_4, string Dt>
184 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000185 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
186 "vld1", Dt, "\\{$dst\\}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000187 "$addr.addr = $wb", []>;
188class VLD1QWB<bits<4> op7_4, string Dt>
189 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000190 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1,
191 "vld1", Dt, "${dst:dregpair}, $addr$offset",
Bob Wilson99493b22010-03-20 17:59:03 +0000192 "$addr.addr = $wb", []>;
193
194def VLD1d8_UPD : VLD1DWB<0b0000, "8">;
195def VLD1d16_UPD : VLD1DWB<0b0100, "16">;
196def VLD1d32_UPD : VLD1DWB<0b1000, "32">;
197def VLD1d64_UPD : VLD1DWB<0b1100, "64">;
198
199def VLD1q8_UPD : VLD1QWB<0b0000, "8">;
200def VLD1q16_UPD : VLD1QWB<0b0100, "16">;
201def VLD1q32_UPD : VLD1QWB<0b1000, "32">;
202def VLD1q64_UPD : VLD1QWB<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000203
Bob Wilson052ba452010-03-22 18:22:06 +0000204// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000205class VLD1D3<bits<4> op7_4, string Dt>
Bob Wilson667a13e2010-03-20 19:57:03 +0000206 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson95808322010-03-18 20:18:39 +0000207 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000208 "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000209class VLD1D3WB<bits<4> op7_4, string Dt>
210 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000211 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
Bob Wilson58393bc2010-03-22 18:02:38 +0000212 "\\{$dst1, $dst2, $dst3\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000213
214def VLD1d8T : VLD1D3<0b0000, "8">;
215def VLD1d16T : VLD1D3<0b0100, "16">;
216def VLD1d32T : VLD1D3<0b1000, "32">;
217def VLD1d64T : VLD1D3<0b1100, "64">;
218
219def VLD1d8T_UPD : VLD1D3WB<0b0000, "8">;
220def VLD1d16T_UPD : VLD1D3WB<0b0100, "16">;
221def VLD1d32T_UPD : VLD1D3WB<0b1000, "32">;
Bob Wilson62ef3c82010-03-22 20:31:39 +0000222def VLD1d64T_UPD : VLD1D3WB<0b1100, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000223
224// ...with 4 registers (some of these are only for the disassembler):
225class VLD1D4<bits<4> op7_4, string Dt>
226 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
227 (ins addrmode6:$addr), IIC_VLD1, "vld1", Dt,
228 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson99493b22010-03-20 17:59:03 +0000229class VLD1D4WB<bits<4> op7_4, string Dt>
230 : NLdSt<0,0b10,0b0010,op7_4,
231 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000232 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD1, "vld1", Dt,
233 "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset", "$addr.addr = $wb",
Bob Wilson58393bc2010-03-22 18:02:38 +0000234 []>;
Johnny Chend7283d92010-02-23 20:51:23 +0000235
Bob Wilson052ba452010-03-22 18:22:06 +0000236def VLD1d8Q : VLD1D4<0b0000, "8">;
237def VLD1d16Q : VLD1D4<0b0100, "16">;
238def VLD1d32Q : VLD1D4<0b1000, "32">;
239def VLD1d64Q : VLD1D4<0b1100, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000240
241def VLD1d8Q_UPD : VLD1D4WB<0b0000, "8">;
242def VLD1d16Q_UPD : VLD1D4WB<0b0100, "16">;
243def VLD1d32Q_UPD : VLD1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000244def VLD1d64Q_UPD : VLD1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000245
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000246// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000247class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
248 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000249 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000250 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr", "", []>;
251class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000252 : NLdSt<0, 0b10, 0b0011, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000253 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000254 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson95808322010-03-18 20:18:39 +0000255 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000256
Bob Wilson00bf1d92010-03-20 18:14:26 +0000257def VLD2d8 : VLD2D<0b1000, 0b0000, "8">;
258def VLD2d16 : VLD2D<0b1000, 0b0100, "16">;
259def VLD2d32 : VLD2D<0b1000, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000260
Bob Wilson95808322010-03-18 20:18:39 +0000261def VLD2q8 : VLD2Q<0b0000, "8">;
262def VLD2q16 : VLD2Q<0b0100, "16">;
263def VLD2q32 : VLD2Q<0b1000, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000264
Bob Wilson92cb9322010-03-20 20:10:51 +0000265// ...with address register writeback:
266class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
267 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000268 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
269 "vld2", Dt, "\\{$dst1, $dst2\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000270 "$addr.addr = $wb", []>;
271class VLD2QWB<bits<4> op7_4, string Dt>
272 : NLdSt<0, 0b10, 0b0011, op7_4,
273 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000274 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD2,
275 "vld2", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000276 "$addr.addr = $wb", []>;
277
278def VLD2d8_UPD : VLD2DWB<0b1000, 0b0000, "8">;
279def VLD2d16_UPD : VLD2DWB<0b1000, 0b0100, "16">;
280def VLD2d32_UPD : VLD2DWB<0b1000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000281
282def VLD2q8_UPD : VLD2QWB<0b0000, "8">;
283def VLD2q16_UPD : VLD2QWB<0b0100, "16">;
284def VLD2q32_UPD : VLD2QWB<0b1000, "32">;
285
Bob Wilson00bf1d92010-03-20 18:14:26 +0000286// ...with double-spaced registers (for disassembly only):
287def VLD2b8 : VLD2D<0b1001, 0b0000, "8">;
288def VLD2b16 : VLD2D<0b1001, 0b0100, "16">;
289def VLD2b32 : VLD2D<0b1001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000290def VLD2b8_UPD : VLD2DWB<0b1001, 0b0000, "8">;
291def VLD2b16_UPD : VLD2DWB<0b1001, 0b0100, "16">;
292def VLD2b32_UPD : VLD2DWB<0b1001, 0b1000, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000293
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000294// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000295class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
296 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000297 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson95808322010-03-18 20:18:39 +0000298 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000299
Bob Wilson00bf1d92010-03-20 18:14:26 +0000300def VLD3d8 : VLD3D<0b0100, 0b0000, "8">;
301def VLD3d16 : VLD3D<0b0100, 0b0100, "16">;
302def VLD3d32 : VLD3D<0b0100, 0b1000, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000303
Bob Wilson92cb9322010-03-20 20:10:51 +0000304// ...with address register writeback:
305class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
306 : NLdSt<0, 0b10, op11_8, op7_4,
307 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000308 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD3,
309 "vld3", Dt, "\\{$dst1, $dst2, $dst3\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000310 "$addr.addr = $wb", []>;
311
312def VLD3d8_UPD : VLD3DWB<0b0100, 0b0000, "8">;
313def VLD3d16_UPD : VLD3DWB<0b0100, 0b0100, "16">;
314def VLD3d32_UPD : VLD3DWB<0b0100, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000315
316// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000317def VLD3q8 : VLD3D<0b0101, 0b0000, "8">;
318def VLD3q16 : VLD3D<0b0101, 0b0100, "16">;
319def VLD3q32 : VLD3D<0b0101, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000320def VLD3q8_UPD : VLD3DWB<0b0101, 0b0000, "8">;
321def VLD3q16_UPD : VLD3DWB<0b0101, 0b0100, "16">;
322def VLD3q32_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000323
Bob Wilson92cb9322010-03-20 20:10:51 +0000324// ...alternate versions to be allocated odd register numbers:
325def VLD3q8odd_UPD : VLD3DWB<0b0101, 0b0000, "8">;
326def VLD3q16odd_UPD : VLD3DWB<0b0101, 0b0100, "16">;
327def VLD3q32odd_UPD : VLD3DWB<0b0101, 0b1000, "32">;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000328
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000329// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000330class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
331 : NLdSt<0, 0b10, op11_8, op7_4,
Bob Wilsonb07c1712009-10-07 21:53:04 +0000332 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin127221f2009-09-23 21:38:08 +0000333 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson95808322010-03-18 20:18:39 +0000334 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr", "", []>;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000335
Bob Wilson00bf1d92010-03-20 18:14:26 +0000336def VLD4d8 : VLD4D<0b0000, 0b0000, "8">;
337def VLD4d16 : VLD4D<0b0000, 0b0100, "16">;
338def VLD4d32 : VLD4D<0b0000, 0b1000, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000339
Bob Wilson92cb9322010-03-20 20:10:51 +0000340// ...with address register writeback:
341class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
342 : NLdSt<0, 0b10, op11_8, op7_4,
343 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000344 (ins addrmode6:$addr, am6offset:$offset), IIC_VLD4,
345 "vld4", Dt, "\\{$dst1, $dst2, $dst3, $dst4\\}, $addr$offset",
Bob Wilson92cb9322010-03-20 20:10:51 +0000346 "$addr.addr = $wb", []>;
347
348def VLD4d8_UPD : VLD4DWB<0b0000, 0b0000, "8">;
349def VLD4d16_UPD : VLD4DWB<0b0000, 0b0100, "16">;
350def VLD4d32_UPD : VLD4DWB<0b0000, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000351
352// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson00bf1d92010-03-20 18:14:26 +0000353def VLD4q8 : VLD4D<0b0001, 0b0000, "8">;
354def VLD4q16 : VLD4D<0b0001, 0b0100, "16">;
355def VLD4q32 : VLD4D<0b0001, 0b1000, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000356def VLD4q8_UPD : VLD4DWB<0b0001, 0b0000, "8">;
357def VLD4q16_UPD : VLD4DWB<0b0001, 0b0100, "16">;
358def VLD4q32_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000359
Bob Wilson92cb9322010-03-20 20:10:51 +0000360// ...alternate versions to be allocated odd register numbers:
361def VLD4q8odd_UPD : VLD4DWB<0b0001, 0b0000, "8">;
362def VLD4q16odd_UPD : VLD4DWB<0b0001, 0b0100, "16">;
363def VLD4q32odd_UPD : VLD4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000364
365// VLD1LN : Vector Load (single element to one lane)
366// FIXME: Not yet implemented.
Bob Wilson7708c222009-10-07 18:09:32 +0000367
Bob Wilson243fcc52009-09-01 04:26:28 +0000368// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000369class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
370 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2),
Bob Wilson41315282010-03-20 20:39:53 +0000371 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
372 IIC_VLD2, "vld2", Dt, "\\{$dst1[$lane], $dst2[$lane]\\}, $addr",
373 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000374
Bob Wilson39842552010-03-22 16:43:10 +0000375def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8">;
376def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16">;
377def VLD2LNd32 : VLD2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000378
Bob Wilson41315282010-03-20 20:39:53 +0000379// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000380def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16">;
381def VLD2LNq32 : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson30aea9d2009-10-08 18:56:10 +0000382
Bob Wilson41315282010-03-20 20:39:53 +0000383// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000384def VLD2LNq16odd : VLD2LN<0b0101, {?,?,1,?}, "16">;
385def VLD2LNq32odd : VLD2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000386
Bob Wilsona1023642010-03-20 20:47:18 +0000387// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000388class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
389 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000390 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000391 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2, "vld2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000392 "\\{$dst1[$lane], $dst2[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000393 "$src1 = $dst1, $src2 = $dst2, $addr.addr = $wb", []>;
394
Bob Wilson39842552010-03-22 16:43:10 +0000395def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8">;
396def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16">;
397def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000398
Bob Wilson39842552010-03-22 16:43:10 +0000399def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16">;
400def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000401
Bob Wilson243fcc52009-09-01 04:26:28 +0000402// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000403class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
404 : NLdSt<1, 0b10, op11_8, op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilson41315282010-03-20 20:39:53 +0000405 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
406 nohash_imm:$lane), IIC_VLD3, "vld3", Dt,
407 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr",
408 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000409
Bob Wilson39842552010-03-22 16:43:10 +0000410def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8">;
411def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16">;
412def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000413
Bob Wilson41315282010-03-20 20:39:53 +0000414// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000415def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16">;
416def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson0bf7d992009-10-08 22:27:33 +0000417
Bob Wilson41315282010-03-20 20:39:53 +0000418// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000419def VLD3LNq16odd : VLD3LN<0b0110, {?,?,1,0}, "16">;
420def VLD3LNq32odd : VLD3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000421
Bob Wilsona1023642010-03-20 20:47:18 +0000422// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000423class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
424 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000425 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000426 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000427 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
428 IIC_VLD3, "vld3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000429 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000430 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $addr.addr = $wb",
431 []>;
432
Bob Wilson39842552010-03-22 16:43:10 +0000433def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8">;
434def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16">;
435def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000436
Bob Wilson39842552010-03-22 16:43:10 +0000437def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16">;
438def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000439
Bob Wilson243fcc52009-09-01 04:26:28 +0000440// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000441class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
442 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilson41315282010-03-20 20:39:53 +0000443 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
444 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
445 nohash_imm:$lane), IIC_VLD4, "vld4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000446 "\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr",
Bob Wilson41315282010-03-20 20:39:53 +0000447 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000448
Bob Wilson39842552010-03-22 16:43:10 +0000449def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8">;
450def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16">;
451def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000452
Bob Wilson41315282010-03-20 20:39:53 +0000453// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000454def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16">;
455def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson62e053e2009-10-08 22:53:57 +0000456
Bob Wilson41315282010-03-20 20:39:53 +0000457// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000458def VLD4LNq16odd : VLD4LN<0b0111, {?,?,1,?}, "16">;
459def VLD4LNq32odd : VLD4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000460
Bob Wilsona1023642010-03-20 20:47:18 +0000461// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000462class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
463 : NLdSt<1, 0b10, op11_8, op7_4,
Bob Wilsona1023642010-03-20 20:47:18 +0000464 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000465 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsona1023642010-03-20 20:47:18 +0000466 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
467 IIC_VLD4, "vld4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000468"\\{$dst1[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $addr$offset",
Bob Wilsona1023642010-03-20 20:47:18 +0000469"$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $addr.addr = $wb",
470 []>;
471
Bob Wilson39842552010-03-22 16:43:10 +0000472def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8">;
473def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16">;
474def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000475
Bob Wilson39842552010-03-22 16:43:10 +0000476def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16">;
477def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsona1023642010-03-20 20:47:18 +0000478
Bob Wilsonb07c1712009-10-07 21:53:04 +0000479// VLD1DUP : Vector Load (single element to all lanes)
480// VLD2DUP : Vector Load (single 2-element structure to all lanes)
481// VLD3DUP : Vector Load (single 3-element structure to all lanes)
482// VLD4DUP : Vector Load (single 4-element structure to all lanes)
483// FIXME: Not yet implemented.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000484} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000485
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000486let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +0000487
Bob Wilson11d98992010-03-23 06:20:33 +0000488// VST1 : Vector Store (multiple single elements)
489class VST1D<bits<4> op7_4, string Dt>
490 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
491 "vst1", Dt, "\\{$src\\}, $addr", "", []>;
492class VST1Q<bits<4> op7_4, string Dt>
493 : NLdSt<0,0b00,0b1010,op7_4, (outs),
494 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
495 "vst1", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
496
497def VST1d8 : VST1D<0b0000, "8">;
498def VST1d16 : VST1D<0b0100, "16">;
499def VST1d32 : VST1D<0b1000, "32">;
500def VST1d64 : VST1D<0b1100, "64">;
501
502def VST1q8 : VST1Q<0b0000, "8">;
503def VST1q16 : VST1Q<0b0100, "16">;
504def VST1q32 : VST1Q<0b1000, "32">;
505def VST1q64 : VST1Q<0b1100, "64">;
506
Bob Wilson25eb5012010-03-20 20:54:36 +0000507// ...with address register writeback:
508class VST1DWB<bits<4> op7_4, string Dt>
509 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000510 (ins addrmode6:$addr, am6offset:$offset, DPR:$src), IIC_VST,
511 "vst1", Dt, "\\{$src\\}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000512class VST1QWB<bits<4> op7_4, string Dt>
513 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000514 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), IIC_VST,
515 "vst1", Dt, "${src:dregpair}, $addr$offset", "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000516
517def VST1d8_UPD : VST1DWB<0b0000, "8">;
518def VST1d16_UPD : VST1DWB<0b0100, "16">;
519def VST1d32_UPD : VST1DWB<0b1000, "32">;
520def VST1d64_UPD : VST1DWB<0b1100, "64">;
521
522def VST1q8_UPD : VST1QWB<0b0000, "8">;
523def VST1q16_UPD : VST1QWB<0b0100, "16">;
524def VST1q32_UPD : VST1QWB<0b1000, "32">;
525def VST1q64_UPD : VST1QWB<0b1100, "64">;
526
Bob Wilson052ba452010-03-22 18:22:06 +0000527// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000528class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +0000529 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Bob Wilson667a13e2010-03-20 19:57:03 +0000530 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson58393bc2010-03-22 18:02:38 +0000531 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000532class VST1D3WB<bits<4> op7_4, string Dt>
533 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000534 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000535 DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson226036e2010-03-20 22:13:40 +0000536 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000537 "$addr.addr = $wb", []>;
Bob Wilson052ba452010-03-22 18:22:06 +0000538
539def VST1d8T : VST1D3<0b0000, "8">;
540def VST1d16T : VST1D3<0b0100, "16">;
541def VST1d32T : VST1D3<0b1000, "32">;
542def VST1d64T : VST1D3<0b1100, "64">;
543
544def VST1d8T_UPD : VST1D3WB<0b0000, "8">;
545def VST1d16T_UPD : VST1D3WB<0b0100, "16">;
546def VST1d32T_UPD : VST1D3WB<0b1000, "32">;
547def VST1d64T_UPD : VST1D3WB<0b1100, "64">;
548
549// ...with 4 registers (some of these are only for the disassembler):
550class VST1D4<bits<4> op7_4, string Dt>
551 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
552 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
553 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr", "",
554 []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000555class VST1D4WB<bits<4> op7_4, string Dt>
556 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000557 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson25eb5012010-03-20 20:54:36 +0000558 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000559 IIC_VST, "vst1", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson58393bc2010-03-22 18:02:38 +0000560 "$addr.addr = $wb", []>;
Bob Wilson25eb5012010-03-20 20:54:36 +0000561
Bob Wilson052ba452010-03-22 18:22:06 +0000562def VST1d8Q : VST1D4<0b0000, "8">;
563def VST1d16Q : VST1D4<0b0100, "16">;
564def VST1d32Q : VST1D4<0b1000, "32">;
565def VST1d64Q : VST1D4<0b1100, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +0000566
567def VST1d8Q_UPD : VST1D4WB<0b0000, "8">;
568def VST1d16Q_UPD : VST1D4WB<0b0100, "16">;
569def VST1d32Q_UPD : VST1D4WB<0b1000, "32">;
Bob Wilsona6979752010-03-22 18:13:18 +0000570def VST1d64Q_UPD : VST1D4WB<0b1100, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000571
Bob Wilsonb36ec862009-08-06 18:47:44 +0000572// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000573class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
574 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
575 (ins addrmode6:$addr, DPR:$src1, DPR:$src2),
576 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr", "", []>;
Bob Wilson95808322010-03-18 20:18:39 +0000577class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +0000578 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000579 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000580 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilsond2855752009-10-07 18:47:39 +0000581 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000582
Bob Wilson068b18b2010-03-20 21:15:48 +0000583def VST2d8 : VST2D<0b1000, 0b0000, "8">;
584def VST2d16 : VST2D<0b1000, 0b0100, "16">;
585def VST2d32 : VST2D<0b1000, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000586
Bob Wilson95808322010-03-18 20:18:39 +0000587def VST2q8 : VST2Q<0b0000, "8">;
588def VST2q16 : VST2Q<0b0100, "16">;
589def VST2q32 : VST2Q<0b1000, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +0000590
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000591// ...with address register writeback:
592class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
593 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000594 (ins addrmode6:$addr, am6offset:$offset, DPR:$src1, DPR:$src2),
595 IIC_VST, "vst2", Dt, "\\{$src1, $src2\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000596 "$addr.addr = $wb", []>;
597class VST2QWB<bits<4> op7_4, string Dt>
598 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000599 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000600 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson226036e2010-03-20 22:13:40 +0000601 IIC_VST, "vst2", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000602 "$addr.addr = $wb", []>;
603
604def VST2d8_UPD : VST2DWB<0b1000, 0b0000, "8">;
605def VST2d16_UPD : VST2DWB<0b1000, 0b0100, "16">;
606def VST2d32_UPD : VST2DWB<0b1000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000607
608def VST2q8_UPD : VST2QWB<0b0000, "8">;
609def VST2q16_UPD : VST2QWB<0b0100, "16">;
610def VST2q32_UPD : VST2QWB<0b1000, "32">;
611
Bob Wilson068b18b2010-03-20 21:15:48 +0000612// ...with double-spaced registers (for disassembly only):
613def VST2b8 : VST2D<0b1001, 0b0000, "8">;
614def VST2b16 : VST2D<0b1001, 0b0100, "16">;
615def VST2b32 : VST2D<0b1001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000616def VST2b8_UPD : VST2DWB<0b1001, 0b0000, "8">;
617def VST2b16_UPD : VST2DWB<0b1001, 0b0100, "16">;
618def VST2b32_UPD : VST2DWB<0b1001, 0b1000, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +0000619
Bob Wilsonb36ec862009-08-06 18:47:44 +0000620// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000621class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
622 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000623 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson95808322010-03-18 20:18:39 +0000624 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr", "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000625
Bob Wilson068b18b2010-03-20 21:15:48 +0000626def VST3d8 : VST3D<0b0100, 0b0000, "8">;
627def VST3d16 : VST3D<0b0100, 0b0100, "16">;
628def VST3d32 : VST3D<0b0100, 0b1000, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000629
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000630// ...with address register writeback:
631class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
632 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000633 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000634 DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000635 "vst3", Dt, "\\{$src1, $src2, $src3\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000636 "$addr.addr = $wb", []>;
637
638def VST3d8_UPD : VST3DWB<0b0100, 0b0000, "8">;
639def VST3d16_UPD : VST3DWB<0b0100, 0b0100, "16">;
640def VST3d32_UPD : VST3DWB<0b0100, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000641
642// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000643def VST3q8 : VST3D<0b0101, 0b0000, "8">;
644def VST3q16 : VST3D<0b0101, 0b0100, "16">;
645def VST3q32 : VST3D<0b0101, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000646def VST3q8_UPD : VST3DWB<0b0101, 0b0000, "8">;
647def VST3q16_UPD : VST3DWB<0b0101, 0b0100, "16">;
648def VST3q32_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000649
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000650// ...alternate versions to be allocated odd register numbers:
651def VST3q8odd_UPD : VST3DWB<0b0101, 0b0000, "8">;
652def VST3q16odd_UPD : VST3DWB<0b0101, 0b0100, "16">;
653def VST3q32odd_UPD : VST3DWB<0b0101, 0b1000, "32">;
Bob Wilson66a70632009-10-07 20:30:08 +0000654
Bob Wilsonb36ec862009-08-06 18:47:44 +0000655// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +0000656class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
657 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Bob Wilsonb07c1712009-10-07 21:53:04 +0000658 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
Bob Wilson95808322010-03-18 20:18:39 +0000659 IIC_VST, "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr",
Bob Wilson2a9df472009-08-25 17:46:06 +0000660 "", []>;
Bob Wilsonb36ec862009-08-06 18:47:44 +0000661
Bob Wilson068b18b2010-03-20 21:15:48 +0000662def VST4d8 : VST4D<0b0000, 0b0000, "8">;
663def VST4d16 : VST4D<0b0000, 0b0100, "16">;
664def VST4d32 : VST4D<0b0000, 0b1000, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000665
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000666// ...with address register writeback:
667class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
668 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000669 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000670 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST,
Bob Wilson226036e2010-03-20 22:13:40 +0000671 "vst4", Dt, "\\{$src1, $src2, $src3, $src4\\}, $addr$offset",
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000672 "$addr.addr = $wb", []>;
673
674def VST4d8_UPD : VST4DWB<0b0000, 0b0000, "8">;
675def VST4d16_UPD : VST4DWB<0b0000, 0b0100, "16">;
676def VST4d32_UPD : VST4DWB<0b0000, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000677
678// ...with double-spaced registers (non-updating versions for disassembly only):
Bob Wilson068b18b2010-03-20 21:15:48 +0000679def VST4q8 : VST4D<0b0001, 0b0000, "8">;
680def VST4q16 : VST4D<0b0001, 0b0100, "16">;
681def VST4q32 : VST4D<0b0001, 0b1000, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000682def VST4q8_UPD : VST4DWB<0b0001, 0b0000, "8">;
683def VST4q16_UPD : VST4DWB<0b0001, 0b0100, "16">;
684def VST4q32_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +0000685
Bob Wilson4f4f93f2010-03-20 21:45:18 +0000686// ...alternate versions to be allocated odd register numbers:
687def VST4q8odd_UPD : VST4DWB<0b0001, 0b0000, "8">;
688def VST4q16odd_UPD : VST4DWB<0b0001, 0b0100, "16">;
689def VST4q32odd_UPD : VST4DWB<0b0001, 0b1000, "32">;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000690
691// VST1LN : Vector Store (single element from one lane)
692// FIXME: Not yet implemented.
Bob Wilson63c90632009-10-07 20:49:18 +0000693
Bob Wilson8a3198b2009-09-01 18:51:56 +0000694// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000695class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
696 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000697 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
Bob Wilson95808322010-03-18 20:18:39 +0000698 IIC_VST, "vst2", Dt, "\\{$src1[$lane], $src2[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000699 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000700
Bob Wilson39842552010-03-22 16:43:10 +0000701def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8">;
702def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16">;
703def VST2LNd32 : VST2LN<0b1001, {?,0,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000704
Bob Wilson41315282010-03-20 20:39:53 +0000705// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000706def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16">;
707def VST2LNq32 : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilsonc5c6edb2009-10-08 23:38:24 +0000708
Bob Wilson41315282010-03-20 20:39:53 +0000709// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000710def VST2LNq16odd : VST2LN<0b0101, {?,?,1,?}, "16">;
711def VST2LNq32odd : VST2LN<0b1001, {?,1,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000712
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000713// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000714class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
715 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000716 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000717 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000718 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000719 "$addr.addr = $wb", []>;
720
Bob Wilson39842552010-03-22 16:43:10 +0000721def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8">;
722def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16">;
723def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000724
Bob Wilson39842552010-03-22 16:43:10 +0000725def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16">;
726def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000727
Bob Wilson8a3198b2009-09-01 18:51:56 +0000728// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000729class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
730 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000731 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
Bob Wilson95808322010-03-18 20:18:39 +0000732 nohash_imm:$lane), IIC_VST, "vst3", Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000733 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr", "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000734
Bob Wilson39842552010-03-22 16:43:10 +0000735def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8">;
736def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16">;
737def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000738
Bob Wilson41315282010-03-20 20:39:53 +0000739// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000740def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16">;
741def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8cdb2692009-10-08 23:51:31 +0000742
Bob Wilson41315282010-03-20 20:39:53 +0000743// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000744def VST3LNq16odd : VST3LN<0b0110, {?,?,1,0}, "16">;
745def VST3LNq32odd : VST3LN<0b1010, {?,1,0,0}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000746
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000747// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000748class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
749 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000750 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000751 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
752 IIC_VST, "vst3", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000753 "\\{$src1[$lane], $src2[$lane], $src3[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000754 "$addr.addr = $wb", []>;
755
Bob Wilson39842552010-03-22 16:43:10 +0000756def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8">;
757def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16">;
758def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000759
Bob Wilson39842552010-03-22 16:43:10 +0000760def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16">;
761def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000762
Bob Wilson8a3198b2009-09-01 18:51:56 +0000763// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000764class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
765 : NLdSt<1, 0b00, op11_8, op7_4, (outs),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000766 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Bob Wilson95808322010-03-18 20:18:39 +0000767 nohash_imm:$lane), IIC_VST, "vst4", Dt,
Bob Wilson9fedc332010-01-18 01:24:43 +0000768 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr",
Bob Wilson9abe19d2010-02-17 00:31:29 +0000769 "", []>;
Bob Wilson8a3198b2009-09-01 18:51:56 +0000770
Bob Wilson39842552010-03-22 16:43:10 +0000771def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8">;
772def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16">;
773def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000774
Bob Wilson41315282010-03-20 20:39:53 +0000775// ...with double-spaced registers:
Bob Wilson39842552010-03-22 16:43:10 +0000776def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16">;
777def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000778
Bob Wilson41315282010-03-20 20:39:53 +0000779// ...alternate versions to be allocated odd register numbers:
Bob Wilson39842552010-03-22 16:43:10 +0000780def VST4LNq16odd : VST4LN<0b0111, {?,?,1,?}, "16">;
781def VST4LNq32odd : VST4LN<0b1011, {?,1,?,?}, "32">;
Bob Wilson56311392009-10-09 00:01:36 +0000782
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000783// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000784class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
785 : NLdSt<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +0000786 (ins addrmode6:$addr, am6offset:$offset,
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000787 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
788 IIC_VST, "vst4", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +0000789 "\\{$src1[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $addr$offset",
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000790 "$addr.addr = $wb", []>;
791
Bob Wilson39842552010-03-22 16:43:10 +0000792def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8">;
793def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16">;
794def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000795
Bob Wilson39842552010-03-22 16:43:10 +0000796def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16">;
797def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32">;
Bob Wilsond5fadaf2010-03-20 21:57:36 +0000798
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000799} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +0000800
Bob Wilson205a5ca2009-07-08 18:11:30 +0000801
Bob Wilson5bafff32009-06-22 23:27:02 +0000802//===----------------------------------------------------------------------===//
803// NEON pattern fragments
804//===----------------------------------------------------------------------===//
805
806// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000807def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000808 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
809 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000810}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000811def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000812 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
813 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000814}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000815def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000816 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
817 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000818}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000819def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000820 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
821 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000822}]>;
823
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +0000824// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000825def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +0000826 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
827 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +0000828}]>;
829
Bob Wilson5bafff32009-06-22 23:27:02 +0000830// Translate lane numbers from Q registers to D subregs.
831def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000833}]>;
834def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000836}]>;
837def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000839}]>;
840
841//===----------------------------------------------------------------------===//
842// Instruction Classes
843//===----------------------------------------------------------------------===//
844
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000845// Basic 2-register operations: single-, double- and quad-register.
846class N2VS<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
847 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
848 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000849 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
850 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
851 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000852class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000853 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
854 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000855 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
856 (ins DPR:$src), IIC_VUNAD, OpcodeStr, Dt,"$dst, $src", "",
857 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000858class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000859 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
860 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Johnny Chen2fadd6b2010-03-24 19:47:14 +0000861 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
862 (ins QPR:$src), IIC_VUNAQ, OpcodeStr, Dt,"$dst, $src", "",
863 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000864
Bob Wilson69bfbd62010-02-17 22:42:54 +0000865// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +0000866class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +0000867 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000868 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
870 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000871 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000872 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
873class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +0000874 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000875 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +0000876 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
877 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000878 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000879 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
880
881// Narrow 2-register intrinsics.
882class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
883 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000884 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000885 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +0000886 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000887 (ins QPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000888 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
889
Bob Wilson507df402009-10-21 02:15:46 +0000890// Long 2-register intrinsics (currently only used for VMOVL).
891class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
892 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000893 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +0000894 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +0000895 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +0000896 (ins DPR:$src), itin, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +0000897 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
898
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000899// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +0000900class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000901 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin127221f2009-09-23 21:38:08 +0000902 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Evan Chengf81bf152009-11-23 21:57:23 +0000903 OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000904 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin127221f2009-09-23 21:38:08 +0000905class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +0000906 InstrItinClass itin, string OpcodeStr, string Dt>
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000907 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
Bob Wilson9abe19d2010-02-17 00:31:29 +0000908 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$dst1, $dst2",
Johnny Chen6c8648b2010-03-17 23:26:50 +0000909 "$src1 = $dst1, $src2 = $dst2", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +0000910
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000911// Basic 3-register operations: single-, double- and quad-register.
912class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
913 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
914 SDNode OpNode, bit Commutable>
915 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000916 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm,
917 IIC_VBIND, OpcodeStr, Dt, "$dst, $src1, $src2", "", []> {
Bob Wilson3c0f96e2010-02-17 22:23:11 +0000918 let isCommutable = Commutable;
919}
920
Bob Wilson5bafff32009-06-22 23:27:02 +0000921class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000922 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000923 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000924 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000925 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000926 OpcodeStr, Dt, "$dst, $src1, $src2", "",
927 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
928 let isCommutable = Commutable;
929}
930// Same as N3VD but no data type.
931class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
932 InstrItinClass itin, string OpcodeStr,
933 ValueType ResTy, ValueType OpTy,
934 SDNode OpNode, bit Commutable>
935 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000936 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000937 OpcodeStr, "$dst, $src1, $src2", "",
938 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000939 let isCommutable = Commutable;
940}
Johnny Chen897dd0c2010-03-27 01:03:13 +0000941
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000942class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000943 InstrItinClass itin, string OpcodeStr, string Dt,
944 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000945 : N3V<0, 1, op21_20, op11_8, 1, 0,
946 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
947 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
948 [(set (Ty DPR:$dst),
949 (Ty (ShOp (Ty DPR:$src1),
950 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000951 let isCommutable = 0;
952}
953class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000954 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000955 : N3V<0, 1, op21_20, op11_8, 1, 0,
956 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
957 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
958 [(set (Ty DPR:$dst),
959 (Ty (ShOp (Ty DPR:$src1),
960 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000961 let isCommutable = 0;
962}
963
Bob Wilson5bafff32009-06-22 23:27:02 +0000964class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +0000965 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000966 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +0000967 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000968 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +0000969 OpcodeStr, Dt, "$dst, $src1, $src2", "",
970 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
971 let isCommutable = Commutable;
972}
973class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
974 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000975 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +0000976 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +0000977 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, itin,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000978 OpcodeStr, "$dst, $src1, $src2", "",
979 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +0000980 let isCommutable = Commutable;
981}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000982class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +0000983 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +0000984 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000985 : N3V<1, 1, op21_20, op11_8, 1, 0,
986 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
987 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
988 [(set (ResTy QPR:$dst),
989 (ResTy (ShOp (ResTy QPR:$src1),
990 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
991 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +0000992 let isCommutable = 0;
993}
Bob Wilson9abe19d2010-02-17 00:31:29 +0000994class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +0000995 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +0000996 : N3V<1, 1, op21_20, op11_8, 1, 0,
997 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
998 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$dst, $src1, $src2[$lane]","",
999 [(set (ResTy QPR:$dst),
1000 (ResTy (ShOp (ResTy QPR:$src1),
1001 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1002 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001003 let isCommutable = 0;
1004}
Bob Wilson5bafff32009-06-22 23:27:02 +00001005
1006// Basic 3-register intrinsics, both double- and quad-register.
1007class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001008 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001009 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001010 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1011 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), f, itin,
1012 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1013 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001014 let isCommutable = Commutable;
1015}
David Goodwin658ea602009-09-25 18:38:29 +00001016class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001017 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001018 : N3V<0, 1, op21_20, op11_8, 1, 0,
1019 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1020 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1021 [(set (Ty DPR:$dst),
1022 (Ty (IntOp (Ty DPR:$src1),
1023 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
1024 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001025 let isCommutable = 0;
1026}
David Goodwin658ea602009-09-25 18:38:29 +00001027class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001028 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001029 : N3V<0, 1, op21_20, op11_8, 1, 0,
1030 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1031 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1032 [(set (Ty DPR:$dst),
1033 (Ty (IntOp (Ty DPR:$src1),
1034 (Ty (NEONvduplane (Ty DPR_8:$src2), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001035 let isCommutable = 0;
1036}
1037
Bob Wilson5bafff32009-06-22 23:27:02 +00001038class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001039 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001040 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001041 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1042 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), f, itin,
1043 OpcodeStr, Dt, "$dst, $src1, $src2", "",
1044 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001045 let isCommutable = Commutable;
1046}
David Goodwin658ea602009-09-25 18:38:29 +00001047class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001048 string OpcodeStr, string Dt,
1049 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001050 : N3V<1, 1, op21_20, op11_8, 1, 0,
1051 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1052 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1053 [(set (ResTy QPR:$dst),
1054 (ResTy (IntOp (ResTy QPR:$src1),
1055 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1056 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001057 let isCommutable = 0;
1058}
David Goodwin658ea602009-09-25 18:38:29 +00001059class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001060 string OpcodeStr, string Dt,
1061 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001062 : N3V<1, 1, op21_20, op11_8, 1, 0,
1063 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1064 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1065 [(set (ResTy QPR:$dst),
1066 (ResTy (IntOp (ResTy QPR:$src1),
1067 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
1068 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001069 let isCommutable = 0;
1070}
Bob Wilson5bafff32009-06-22 23:27:02 +00001071
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001072// Multiply-Add/Sub operations: single-, double- and quad-register.
1073class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1074 InstrItinClass itin, string OpcodeStr, string Dt,
1075 ValueType Ty, SDNode MulOp, SDNode OpNode>
1076 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1077 (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001078 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), N3RegFrm, itin,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001079 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst", []>;
1080
Bob Wilson5bafff32009-06-22 23:27:02 +00001081class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001082 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001083 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001084 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001085 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001086 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001087 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
1088 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001089class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001090 string OpcodeStr, string Dt,
1091 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001092 : N3V<0, 1, op21_20, op11_8, 1, 0,
1093 (outs DPR:$dst),
1094 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1095 NVMulSLFrm, itin,
1096 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1097 [(set (Ty DPR:$dst),
1098 (Ty (ShOp (Ty DPR:$src1),
1099 (Ty (MulOp DPR:$src2,
1100 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
1101 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001102class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001103 string OpcodeStr, string Dt,
1104 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001105 : N3V<0, 1, op21_20, op11_8, 1, 0,
1106 (outs DPR:$dst),
1107 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1108 NVMulSLFrm, itin,
1109 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1110 [(set (Ty DPR:$dst),
1111 (Ty (ShOp (Ty DPR:$src1),
1112 (Ty (MulOp DPR:$src2,
1113 (Ty (NEONvduplane (Ty DPR_8:$src3),
1114 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001115
Bob Wilson5bafff32009-06-22 23:27:02 +00001116class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001117 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
David Goodwin658ea602009-09-25 18:38:29 +00001118 SDNode MulOp, SDNode OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001119 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001120 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001121 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001122 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
1123 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001124class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001125 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001126 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001127 : N3V<1, 1, op21_20, op11_8, 1, 0,
1128 (outs QPR:$dst),
1129 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1130 NVMulSLFrm, itin,
1131 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1132 [(set (ResTy QPR:$dst),
1133 (ResTy (ShOp (ResTy QPR:$src1),
1134 (ResTy (MulOp QPR:$src2,
1135 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1136 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001137class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001138 string OpcodeStr, string Dt,
1139 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001140 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001141 : N3V<1, 1, op21_20, op11_8, 1, 0,
1142 (outs QPR:$dst),
1143 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1144 NVMulSLFrm, itin,
1145 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1146 [(set (ResTy QPR:$dst),
1147 (ResTy (ShOp (ResTy QPR:$src1),
1148 (ResTy (MulOp QPR:$src2,
1149 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
1150 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001151
1152// Neon 3-argument intrinsics, both double- and quad-register.
1153// The destination register is also used as the first source operand register.
1154class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001155 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001156 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001157 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001158 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001159 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001160 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
1161 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
1162class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001163 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001164 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001165 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001166 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001167 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001168 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
1169 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
1170
1171// Neon Long 3-argument intrinsic. The destination register is
1172// a quad-register and is also used as the first source operand register.
1173class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001174 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001175 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00001176 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001177 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001178 OpcodeStr, Dt, "$dst, $src2, $src3", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001179 [(set QPR:$dst,
1180 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001181class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001182 string OpcodeStr, string Dt,
1183 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001184 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1185 (outs QPR:$dst),
1186 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
1187 NVMulSLFrm, itin,
1188 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1189 [(set (ResTy QPR:$dst),
1190 (ResTy (IntOp (ResTy QPR:$src1),
1191 (OpTy DPR:$src2),
1192 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
1193 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001194class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1195 InstrItinClass itin, string OpcodeStr, string Dt,
1196 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001197 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1198 (outs QPR:$dst),
1199 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
1200 NVMulSLFrm, itin,
1201 OpcodeStr, Dt, "$dst, $src2, $src3[$lane]", "$src1 = $dst",
1202 [(set (ResTy QPR:$dst),
1203 (ResTy (IntOp (ResTy QPR:$src1),
1204 (OpTy DPR:$src2),
1205 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
1206 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001207
Bob Wilson5bafff32009-06-22 23:27:02 +00001208// Narrowing 3-register intrinsics.
1209class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001210 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00001211 Intrinsic IntOp, bit Commutable>
1212 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001213 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINi4D,
Evan Chengf81bf152009-11-23 21:57:23 +00001214 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001215 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
1216 let isCommutable = Commutable;
1217}
1218
1219// Long 3-register intrinsics.
1220class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001221 InstrItinClass itin, string OpcodeStr, string Dt,
1222 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001223 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001224 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), N3RegFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001225 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001226 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
1227 let isCommutable = Commutable;
1228}
David Goodwin658ea602009-09-25 18:38:29 +00001229class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001230 string OpcodeStr, string Dt,
1231 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001232 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1233 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
1234 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1235 [(set (ResTy QPR:$dst),
1236 (ResTy (IntOp (OpTy DPR:$src1),
1237 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
1238 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00001239class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
1240 InstrItinClass itin, string OpcodeStr, string Dt,
1241 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001242 : N3V<op24, 1, op21_20, op11_8, 1, 0,
1243 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
1244 NVMulSLFrm, itin, OpcodeStr, Dt, "$dst, $src1, $src2[$lane]", "",
1245 [(set (ResTy QPR:$dst),
1246 (ResTy (IntOp (OpTy DPR:$src1),
1247 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
1248 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001249
1250// Wide 3-register intrinsics.
1251class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001252 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
Bob Wilson5bafff32009-06-22 23:27:02 +00001253 Intrinsic IntOp, bit Commutable>
1254 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Bob Wilson10bc69c2010-03-27 03:56:52 +00001255 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), N3RegFrm, IIC_VSUBiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001256 OpcodeStr, Dt, "$dst, $src1, $src2", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001257 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
1258 let isCommutable = Commutable;
1259}
1260
1261// Pairwise long 2-register intrinsics, both double- and quad-register.
1262class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001263 bits<2> op17_16, bits<5> op11_7, bit op4,
1264 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001265 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1266 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001267 (ins DPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001268 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
1269class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001270 bits<2> op17_16, bits<5> op11_7, bit op4,
1271 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001272 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1273 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
Evan Chengf81bf152009-11-23 21:57:23 +00001274 (ins QPR:$src), IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001275 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
1276
1277// Pairwise long 2-register accumulate intrinsics,
1278// both double- and quad-register.
1279// The destination register is also used as the first source operand register.
1280class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001281 bits<2> op17_16, bits<5> op11_7, bit op4,
1282 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001283 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1284 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001285 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001286 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001287 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
1288class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00001289 bits<2> op17_16, bits<5> op11_7, bit op4,
1290 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001291 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
1292 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin658ea602009-09-25 18:38:29 +00001293 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001294 OpcodeStr, Dt, "$dst, $src2", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001295 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
1296
1297// Shift by immediate,
1298// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001299class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001300 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001301 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001302 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001303 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001304 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001305 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001306class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001307 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001308 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001309 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001310 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001311 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001312 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1313
Johnny Chen6c8648b2010-03-17 23:26:50 +00001314// Long shift by immediate.
1315class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
1316 string OpcodeStr, string Dt,
1317 ValueType ResTy, ValueType OpTy, SDNode OpNode>
1318 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001319 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), N2RegVShLFrm,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001320 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Johnny Chen6c8648b2010-03-17 23:26:50 +00001321 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1322 (i32 imm:$SIMM))))]>;
1323
Bob Wilson5bafff32009-06-22 23:27:02 +00001324// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00001325class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001326 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001327 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00001328 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001329 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), N2RegVShRFrm, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001330 OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001331 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1332 (i32 imm:$SIMM))))]>;
1333
1334// Shift right by immediate and accumulate,
1335// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001336class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001337 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001338 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001339 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001340 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001341 [(set DPR:$dst, (Ty (add DPR:$src1,
1342 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001343class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001344 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001345 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001346 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001347 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001348 [(set QPR:$dst, (Ty (add QPR:$src1,
1349 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1350
1351// Shift by immediate and insert,
1352// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001353class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001354 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001355 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001356 (ins DPR:$src1, DPR:$src2, i32imm:$SIMM), f, IIC_VSHLiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001357 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001358 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001359class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001360 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Bob Wilson507df402009-10-21 02:15:46 +00001361 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$dst),
Johnny Chen0a3dc102010-03-26 01:07:59 +00001362 (ins QPR:$src1, QPR:$src2, i32imm:$SIMM), f, IIC_VSHLiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001363 OpcodeStr, Dt, "$dst, $src2, $SIMM", "$src1 = $dst",
Bob Wilson5bafff32009-06-22 23:27:02 +00001364 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1365
1366// Convert, with fractional bits immediate,
1367// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00001368class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001369 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001370 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001371 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001372 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NVCVTFrm,
1373 IIC_VUNAD, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001374 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00001375class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001376 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00001377 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00001378 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001379 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NVCVTFrm,
1380 IIC_VUNAQ, OpcodeStr, Dt, "$dst, $src, $SIMM", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00001381 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1382
1383//===----------------------------------------------------------------------===//
1384// Multiclasses
1385//===----------------------------------------------------------------------===//
1386
Bob Wilson916ac5b2009-10-03 04:44:16 +00001387// Abbreviations used in multiclass suffixes:
1388// Q = quarter int (8 bit) elements
1389// H = half int (16 bit) elements
1390// S = single int (32 bit) elements
1391// D = double int (64 bit) elements
1392
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001393// Neon 2-register vector operations -- for disassembly only.
1394
1395// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00001396multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1397 bits<5> op11_7, bit op4, string opc, string Dt,
1398 string asm> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001399 // 64-bit vector types.
1400 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
1401 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001402 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001403 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
1404 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001405 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001406 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1407 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001408 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001409 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
1410 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1411 opc, "f32", asm, "", []> {
1412 let Inst{10} = 1; // overwrite F = 1
1413 }
1414
1415 // 128-bit vector types.
1416 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
1417 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001418 opc, !strconcat(Dt, "8"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001419 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
1420 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001421 opc, !strconcat(Dt, "16"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001422 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1423 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
Johnny Chen363ac582010-02-23 01:42:58 +00001424 opc, !strconcat(Dt, "32"), asm, "", []>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00001425 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
1426 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1427 opc, "f32", asm, "", []> {
1428 let Inst{10} = 1; // overwrite F = 1
1429 }
1430}
1431
Bob Wilson5bafff32009-06-22 23:27:02 +00001432// Neon 3-register vector operations.
1433
1434// First with only element sizes of 8, 16 and 32 bits:
1435multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001436 InstrItinClass itinD16, InstrItinClass itinD32,
1437 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001438 string OpcodeStr, string Dt,
1439 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001440 // 64-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001441 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001442 OpcodeStr, !strconcat(Dt, "8"),
1443 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001444 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001445 OpcodeStr, !strconcat(Dt, "16"),
1446 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001447 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001448 OpcodeStr, !strconcat(Dt, "32"),
1449 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001450
1451 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00001452 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001453 OpcodeStr, !strconcat(Dt, "8"),
1454 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001455 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001456 OpcodeStr, !strconcat(Dt, "16"),
1457 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001458 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001459 OpcodeStr, !strconcat(Dt, "32"),
1460 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001461}
1462
Evan Chengf81bf152009-11-23 21:57:23 +00001463multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
1464 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
1465 v4i16, ShOp>;
1466 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001467 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001468 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00001469 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00001470 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00001471 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001472}
1473
Bob Wilson5bafff32009-06-22 23:27:02 +00001474// ....then also with element size 64 bits:
1475multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00001476 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001477 string OpcodeStr, string Dt,
1478 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00001479 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001480 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00001481 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00001482 OpcodeStr, !strconcat(Dt, "64"),
1483 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00001484 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001485 OpcodeStr, !strconcat(Dt, "64"),
1486 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001487}
1488
1489
1490// Neon Narrowing 2-register vector intrinsics,
1491// source operand element sizes of 16, 32 and 64 bits:
1492multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001493 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001494 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001495 Intrinsic IntOp> {
1496 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001497 itin, OpcodeStr, !strconcat(Dt, "16"),
1498 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001499 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001500 itin, OpcodeStr, !strconcat(Dt, "32"),
1501 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001502 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001503 itin, OpcodeStr, !strconcat(Dt, "64"),
1504 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001505}
1506
1507
1508// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1509// source operand element sizes of 16, 32 and 64 bits:
Bob Wilson507df402009-10-21 02:15:46 +00001510multiclass N2VLInt_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001511 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001512 def v8i16 : N2VLInt<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001513 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001514 def v4i32 : N2VLInt<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001515 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001516 def v2i64 : N2VLInt<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
Evan Chengf81bf152009-11-23 21:57:23 +00001517 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001518}
1519
1520
1521// Neon 3-register vector intrinsics.
1522
1523// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001524multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001525 InstrItinClass itinD16, InstrItinClass itinD32,
1526 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001527 string OpcodeStr, string Dt,
1528 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001529 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001530 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001531 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001532 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001533 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001534 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 v2i32, v2i32, IntOp, Commutable>;
1536
1537 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001538 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001539 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001540 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001541 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001542 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001543 v4i32, v4i32, IntOp, Commutable>;
1544}
1545
David Goodwin658ea602009-09-25 18:38:29 +00001546multiclass N3VIntSL_HS<bits<4> op11_8,
1547 InstrItinClass itinD16, InstrItinClass itinD32,
1548 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001549 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00001550 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001551 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001552 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001553 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001554 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001555 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00001556 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001557 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001558}
1559
Bob Wilson5bafff32009-06-22 23:27:02 +00001560// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001561multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001562 InstrItinClass itinD16, InstrItinClass itinD32,
1563 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001564 string OpcodeStr, string Dt,
1565 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001566 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001567 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001568 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001569 OpcodeStr, !strconcat(Dt, "8"),
1570 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001571 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001572 OpcodeStr, !strconcat(Dt, "8"),
1573 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001574}
1575
1576// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001577multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00001578 InstrItinClass itinD16, InstrItinClass itinD32,
1579 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001580 string OpcodeStr, string Dt,
1581 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001582 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001583 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001584 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001585 OpcodeStr, !strconcat(Dt, "64"),
1586 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001587 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001588 OpcodeStr, !strconcat(Dt, "64"),
1589 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001590}
1591
Bob Wilson5bafff32009-06-22 23:27:02 +00001592// Neon Narrowing 3-register vector intrinsics,
1593// source operand element sizes of 16, 32 and 64 bits:
1594multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001595 string OpcodeStr, string Dt,
1596 Intrinsic IntOp, bit Commutable = 0> {
1597 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
1598 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001600 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
1601 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001602 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001603 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
1604 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001605 v2i32, v2i64, IntOp, Commutable>;
1606}
1607
1608
1609// Neon Long 3-register vector intrinsics.
1610
1611// First with only element sizes of 16 and 32 bits:
1612multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001613 InstrItinClass itin16, InstrItinClass itin32,
1614 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001615 Intrinsic IntOp, bit Commutable = 0> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001616 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001617 OpcodeStr, !strconcat(Dt, "16"),
1618 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001619 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001620 OpcodeStr, !strconcat(Dt, "32"),
1621 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001622}
1623
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001624multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001625 InstrItinClass itin, string OpcodeStr, string Dt,
1626 Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001627 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001628 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001629 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001630 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001631}
1632
Bob Wilson5bafff32009-06-22 23:27:02 +00001633// ....then also with element size of 8 bits:
1634multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001635 InstrItinClass itin16, InstrItinClass itin32,
1636 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001637 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001638 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001639 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001640 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001641 OpcodeStr, !strconcat(Dt, "8"),
1642 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001643}
1644
1645
1646// Neon Wide 3-register vector intrinsics,
1647// source operand element sizes of 8, 16 and 32 bits:
1648multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001649 string OpcodeStr, string Dt,
1650 Intrinsic IntOp, bit Commutable = 0> {
1651 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4,
1652 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 v8i16, v8i8, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001654 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4,
1655 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 v4i32, v4i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00001657 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4,
1658 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00001659 v2i64, v2i32, IntOp, Commutable>;
1660}
1661
1662
1663// Neon Multiply-Op vector operations,
1664// element sizes of 8, 16 and 32 bits:
1665multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00001666 InstrItinClass itinD16, InstrItinClass itinD32,
1667 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001668 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001670 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001671 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001672 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001673 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001674 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001675 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001676
1677 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00001678 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001679 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001680 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00001681 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00001682 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001683 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001684}
1685
David Goodwin658ea602009-09-25 18:38:29 +00001686multiclass N3VMulOpSL_HS<bits<4> op11_8,
1687 InstrItinClass itinD16, InstrItinClass itinD32,
1688 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00001689 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001690 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00001691 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001692 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00001693 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001694 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001695 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
1696 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001697 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001698 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
1699 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001700}
Bob Wilson5bafff32009-06-22 23:27:02 +00001701
1702// Neon 3-argument intrinsics,
1703// element sizes of 8, 16 and 32 bits:
1704multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001705 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001706 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001707 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001708 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001709 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001710 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001711 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001712 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001713 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001714
1715 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001716 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001717 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001718 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001719 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00001720 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001721 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001722}
1723
1724
1725// Neon Long 3-argument intrinsics.
1726
1727// First with only element sizes of 16 and 32 bits:
1728multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001729 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001730 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00001731 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001732 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00001733 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001734 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001735}
1736
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001737multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001738 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00001739 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00001740 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00001741 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00001742 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001743}
1744
Bob Wilson5bafff32009-06-22 23:27:02 +00001745// ....then also with element size of 8 bits:
1746multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00001747 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00001749 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
1750 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00001751 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001752}
1753
1754
1755// Neon 2-register vector intrinsics,
1756// element sizes of 8, 16 and 32 bits:
1757multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00001758 bits<5> op11_7, bit op4,
1759 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00001760 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001761 // 64-bit vector types.
1762 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001763 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001764 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001765 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001766 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001767 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001768
1769 // 128-bit vector types.
1770 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001771 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001772 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001773 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001774 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001775 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001776}
1777
1778
1779// Neon Pairwise long 2-register intrinsics,
1780// element sizes of 8, 16 and 32 bits:
1781multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1782 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001783 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001784 // 64-bit vector types.
1785 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001786 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001787 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001788 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001789 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001790 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001791
1792 // 128-bit vector types.
1793 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001794 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001795 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001796 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001797 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001798 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001799}
1800
1801
1802// Neon Pairwise long 2-register accumulate intrinsics,
1803// element sizes of 8, 16 and 32 bits:
1804multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1805 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001806 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001807 // 64-bit vector types.
1808 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001809 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001810 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001811 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001812 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001813 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001814
1815 // 128-bit vector types.
1816 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001817 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001818 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001819 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001820 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001821 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001822}
1823
1824
1825// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001826// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001827// element sizes of 8, 16, 32 and 64 bits:
1828multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001829 InstrItinClass itin, string OpcodeStr, string Dt,
1830 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001831 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001832 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001833 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001834 let Inst{21-19} = 0b001; // imm6 = 001xxx
1835 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001836 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001837 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001838 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1839 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001840 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001841 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001842 let Inst{21} = 0b1; // imm6 = 1xxxxx
1843 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001844 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001845 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001846 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001847
1848 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00001849 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001850 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001851 let Inst{21-19} = 0b001; // imm6 = 001xxx
1852 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001853 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001855 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1856 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001857 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001858 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001859 let Inst{21} = 0b1; // imm6 = 1xxxxx
1860 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00001861 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001862 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00001863 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001864}
1865
Bob Wilson5bafff32009-06-22 23:27:02 +00001866// Neon Shift-Accumulate vector operations,
1867// element sizes of 8, 16, 32 and 64 bits:
1868multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001869 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001870 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001871 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001873 let Inst{21-19} = 0b001; // imm6 = 001xxx
1874 }
1875 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001876 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001877 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1878 }
1879 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001880 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001881 let Inst{21} = 0b1; // imm6 = 1xxxxx
1882 }
1883 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001884 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001885 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001886
1887 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001888 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001889 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001890 let Inst{21-19} = 0b001; // imm6 = 001xxx
1891 }
1892 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001893 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001894 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1895 }
1896 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001897 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001898 let Inst{21} = 0b1; // imm6 = 1xxxxx
1899 }
1900 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001901 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001902 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001903}
1904
1905
1906// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001907// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00001908// element sizes of 8, 16, 32 and 64 bits:
1909multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001910 string OpcodeStr, SDNode ShOp,
1911 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001912 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001913 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001914 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001915 let Inst{21-19} = 0b001; // imm6 = 001xxx
1916 }
1917 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001918 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001919 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1920 }
1921 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001922 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001923 let Inst{21} = 0b1; // imm6 = 1xxxxx
1924 }
1925 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001926 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001927 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00001928
1929 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00001930 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001931 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001932 let Inst{21-19} = 0b001; // imm6 = 001xxx
1933 }
1934 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001935 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001936 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1937 }
1938 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001939 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00001940 let Inst{21} = 0b1; // imm6 = 1xxxxx
1941 }
1942 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00001943 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00001944 // imm6 = xxxxxx
1945}
1946
1947// Neon Shift Long operations,
1948// element sizes of 8, 16, 32 bits:
1949multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001950 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001951 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001952 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001953 let Inst{21-19} = 0b001; // imm6 = 001xxx
1954 }
1955 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001956 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001957 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1958 }
1959 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001961 let Inst{21} = 0b1; // imm6 = 1xxxxx
1962 }
1963}
1964
1965// Neon Shift Narrow operations,
1966// element sizes of 16, 32, 64 bits:
1967multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00001968 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00001969 SDNode OpNode> {
1970 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001971 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001972 let Inst{21-19} = 0b001; // imm6 = 001xxx
1973 }
1974 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001975 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001976 let Inst{21-20} = 0b01; // imm6 = 01xxxx
1977 }
1978 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001979 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00001980 let Inst{21} = 0b1; // imm6 = 1xxxxx
1981 }
Bob Wilson5bafff32009-06-22 23:27:02 +00001982}
1983
1984//===----------------------------------------------------------------------===//
1985// Instruction Definitions.
1986//===----------------------------------------------------------------------===//
1987
1988// Vector Add Operations.
1989
1990// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00001991defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00001992 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001993def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001994 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00001995def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00001996 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001997// VADDL : Vector Add Long (Q = D + D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00001998defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
1999 "vaddl", "s", int_arm_neon_vaddls, 1>;
2000defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
2001 "vaddl", "u", int_arm_neon_vaddlu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002002// VADDW : Vector Add Wide (Q = Q + D)
Evan Chengf81bf152009-11-23 21:57:23 +00002003defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw", "s", int_arm_neon_vaddws, 0>;
2004defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw", "u", int_arm_neon_vaddwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002005// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002006defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
2007 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2008 "vhadd", "s", int_arm_neon_vhadds, 1>;
2009defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
2010 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2011 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002012// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002013defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
2014 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2015 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
2016defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
2017 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2018 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002019// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002020defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
2021 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2022 "vqadd", "s", int_arm_neon_vqadds, 1>;
2023defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
2024 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
2025 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002026// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002027defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
2028 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002029// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002030defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
2031 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002032
2033// Vector Multiply Operations.
2034
2035// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002036defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002037 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002038def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
2039 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
2040def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
2041 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002042def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002043 v2f32, v2f32, fmul, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002044def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00002045 v4f32, v4f32, fmul, 1>;
2046defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
2047def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
2048def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
2049 v2f32, fmul>;
2050
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002051def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
2052 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
2053 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
2054 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002055 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002056 (SubReg_i16_lane imm:$lane)))>;
2057def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
2058 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
2059 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
2060 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002061 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002062 (SubReg_i32_lane imm:$lane)))>;
2063def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
2064 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
2065 (v4f32 (VMULslfq (v4f32 QPR:$src1),
2066 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002067 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002068 (SubReg_i32_lane imm:$lane)))>;
2069
Bob Wilson5bafff32009-06-22 23:27:02 +00002070// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002071defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
David Goodwin658ea602009-09-25 18:38:29 +00002072 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002073 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002074defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
2075 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002076 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002077def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002078 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2079 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002080 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
2081 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002082 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002083 (SubReg_i16_lane imm:$lane)))>;
2084def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002085 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2086 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002087 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
2088 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002089 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002090 (SubReg_i32_lane imm:$lane)))>;
2091
Bob Wilson5bafff32009-06-22 23:27:02 +00002092// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002093defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
2094 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002095 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00002096defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
2097 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002098 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002099def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002100 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
2101 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002102 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
2103 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002104 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002105 (SubReg_i16_lane imm:$lane)))>;
2106def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00002107 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
2108 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002109 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
2110 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002111 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002112 (SubReg_i32_lane imm:$lane)))>;
2113
Bob Wilson5bafff32009-06-22 23:27:02 +00002114// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002115defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2116 "vmull", "s", int_arm_neon_vmulls, 1>;
2117defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
2118 "vmull", "u", int_arm_neon_vmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002119def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00002120 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002121defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s",
Evan Chengac0869d2009-11-21 06:21:52 +00002122 int_arm_neon_vmulls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002123defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u",
Evan Chengac0869d2009-11-21 06:21:52 +00002124 int_arm_neon_vmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002125
Bob Wilson5bafff32009-06-22 23:27:02 +00002126// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002127defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
2128 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
2129defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
2130 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002131
2132// Vector Multiply-Accumulate and Multiply-Subtract Operations.
2133
2134// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00002135defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002136 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2137def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002138 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002139def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002140 v4f32, fmul, fadd>;
David Goodwin658ea602009-09-25 18:38:29 +00002141defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
2143def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002144 v2f32, fmul, fadd>;
Evan Chengf81bf152009-11-23 21:57:23 +00002145def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002146 v4f32, v2f32, fmul, fadd>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002147
2148def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002149 (mul (v8i16 QPR:$src2),
2150 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2151 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002152 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002153 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002154 (SubReg_i16_lane imm:$lane)))>;
2155
2156def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002157 (mul (v4i32 QPR:$src2),
2158 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2159 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002160 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002161 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002162 (SubReg_i32_lane imm:$lane)))>;
2163
2164def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002165 (fmul (v4f32 QPR:$src2),
2166 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002167 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
2168 (v4f32 QPR:$src2),
2169 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002170 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002171 (SubReg_i32_lane imm:$lane)))>;
2172
Bob Wilson5bafff32009-06-22 23:27:02 +00002173// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002174defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002175 "vmlal", "s", int_arm_neon_vmlals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002176defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002177 "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002178
Evan Chengf81bf152009-11-23 21:57:23 +00002179defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal", "s", int_arm_neon_vmlals>;
2180defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal", "u", int_arm_neon_vmlalu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002181
Bob Wilson5bafff32009-06-22 23:27:02 +00002182// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002183defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002184 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00002185defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002186
Bob Wilson5bafff32009-06-22 23:27:02 +00002187// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00002188defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002189 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2190def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002191 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002192def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002193 v4f32, fmul, fsub>;
David Goodwin658ea602009-09-25 18:38:29 +00002194defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002195 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
2196def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002197 v2f32, fmul, fsub>;
Evan Chengf81bf152009-11-23 21:57:23 +00002198def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002199 v4f32, v2f32, fmul, fsub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002200
2201def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002202 (mul (v8i16 QPR:$src2),
2203 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
2204 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002205 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002206 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002207 (SubReg_i16_lane imm:$lane)))>;
2208
2209def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002210 (mul (v4i32 QPR:$src2),
2211 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
2212 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002213 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002214 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002215 (SubReg_i32_lane imm:$lane)))>;
2216
2217def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002218 (fmul (v4f32 QPR:$src2),
2219 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
2220 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002221 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002222 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002223 (SubReg_i32_lane imm:$lane)))>;
2224
Bob Wilson5bafff32009-06-22 23:27:02 +00002225// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002226defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002227 "vmlsl", "s", int_arm_neon_vmlsls>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002228defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002229 "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002230
Evan Chengf81bf152009-11-23 21:57:23 +00002231defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl", "s", int_arm_neon_vmlsls>;
2232defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl", "u", int_arm_neon_vmlslu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002233
Bob Wilson5bafff32009-06-22 23:27:02 +00002234// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002235defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002236 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00002237defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002238
2239// Vector Subtract Operations.
2240
2241// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00002242defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 "vsub", "i", sub, 0>;
2244def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002245 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002246def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00002247 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002248// VSUBL : Vector Subtract Long (Q = D - D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002249defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2250 "vsubl", "s", int_arm_neon_vsubls, 1>;
2251defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
2252 "vsubl", "u", int_arm_neon_vsublu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002253// VSUBW : Vector Subtract Wide (Q = Q - D)
Evan Chengf81bf152009-11-23 21:57:23 +00002254defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw", "s", int_arm_neon_vsubws, 0>;
2255defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw", "u", int_arm_neon_vsubwu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002256// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002257defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002258 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002259 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002260defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002261 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002262 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002263// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002264defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002265 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002266 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002267defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002268 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002269 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002270// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002271defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
2272 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002273// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00002274defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
2275 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002276
2277// Vector Comparisons.
2278
2279// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002280defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2281 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002282def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002283 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00002284def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002285 NEONvceq, 1>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002286// For disassembly only.
Johnny Chen363ac582010-02-23 01:42:58 +00002287defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Bob Wilson8c605c62010-06-25 20:54:44 +00002288 "$dst, $src, #0">;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002289
Bob Wilson5bafff32009-06-22 23:27:02 +00002290// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002291defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2292 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
2293defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2294 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00002295def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
2296 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002297def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002298 NEONvcge, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002299// For disassembly only.
2300defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
2301 "$dst, $src, #0">;
2302// For disassembly only.
2303defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
2304 "$dst, $src, #0">;
2305
Bob Wilson5bafff32009-06-22 23:27:02 +00002306// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002307defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2308 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
2309defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
2310 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002311def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002312 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00002313def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00002314 NEONvcgt, 0>;
Johnny Chen363ac582010-02-23 01:42:58 +00002315// For disassembly only.
2316defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
2317 "$dst, $src, #0">;
2318// For disassembly only.
2319defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
2320 "$dst, $src, #0">;
2321
Bob Wilson5bafff32009-06-22 23:27:02 +00002322// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002323def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
2324 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
2325def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
2326 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002327// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002328def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
2329 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
2330def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
2331 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002332// VTST : Vector Test Bits
David Goodwin127221f2009-09-23 21:38:08 +00002333defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00002334 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002335
2336// Vector Bitwise Operations.
2337
Bob Wilsoncba270d2010-07-13 21:16:48 +00002338def vnotd : PatFrag<(ops node:$in),
2339 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
2340def vnotq : PatFrag<(ops node:$in),
2341 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00002342
2343
Bob Wilson5bafff32009-06-22 23:27:02 +00002344// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00002345def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
2346 v2i32, v2i32, and, 1>;
2347def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
2348 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002349
2350// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00002351def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
2352 v2i32, v2i32, xor, 1>;
2353def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
2354 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002355
2356// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00002357def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
2358 v2i32, v2i32, or, 1>;
2359def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
2360 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002361
2362// VBIC : Vector Bitwise Bit Clear (AND NOT)
Evan Chengf81bf152009-11-23 21:57:23 +00002363def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002364 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2365 "vbic", "$dst, $src1, $src2", "",
2366 [(set DPR:$dst, (v2i32 (and DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002367 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002368def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002369 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2370 "vbic", "$dst, $src1, $src2", "",
2371 [(set QPR:$dst, (v4i32 (and QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002372 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002373
2374// VORN : Vector Bitwise OR NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002375def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002376 (ins DPR:$src1, DPR:$src2), N3RegFrm, IIC_VBINiD,
2377 "vorn", "$dst, $src1, $src2", "",
2378 [(set DPR:$dst, (v2i32 (or DPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002379 (vnotd DPR:$src2))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002380def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002381 (ins QPR:$src1, QPR:$src2), N3RegFrm, IIC_VBINiQ,
2382 "vorn", "$dst, $src1, $src2", "",
2383 [(set QPR:$dst, (v4i32 (or QPR:$src1,
Bob Wilsoncba270d2010-07-13 21:16:48 +00002384 (vnotq QPR:$src2))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002385
2386// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00002387def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002388 (outs DPR:$dst), (ins DPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002389 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002390 [(set DPR:$dst, (v2i32 (vnotd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002391def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Anton Korobeynikovfc2b0842010-04-07 18:20:36 +00002392 (outs QPR:$dst), (ins QPR:$src), IIC_VSUBiD,
Bob Wilson2cd1a122010-03-27 04:01:23 +00002393 "vmvn", "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002394 [(set QPR:$dst, (v4i32 (vnotq QPR:$src)))]>;
2395def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
2396def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002397
2398// VBSL : Vector Bitwise Select
Evan Chengf81bf152009-11-23 21:57:23 +00002399def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002400 (ins DPR:$src1, DPR:$src2, DPR:$src3),
2401 N3RegFrm, IIC_VCNTiD,
2402 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2403 [(set DPR:$dst,
2404 (v2i32 (or (and DPR:$src2, DPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002405 (and DPR:$src3, (vnotd DPR:$src1)))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002406def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
Bob Wilson2cd1a122010-03-27 04:01:23 +00002407 (ins QPR:$src1, QPR:$src2, QPR:$src3),
2408 N3RegFrm, IIC_VCNTiQ,
2409 "vbsl", "$dst, $src2, $src3", "$src1 = $dst",
2410 [(set QPR:$dst,
2411 (v4i32 (or (and QPR:$src2, QPR:$src1),
Bob Wilsoncba270d2010-07-13 21:16:48 +00002412 (and QPR:$src3, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002413
2414// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00002415// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002416def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
2417 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002418 N3RegFrm, IIC_VBINiD,
2419 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002420 [/* For disassembly only; pattern left blank */]>;
2421def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
2422 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002423 N3RegFrm, IIC_VBINiQ,
2424 "vbif", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002425 [/* For disassembly only; pattern left blank */]>;
2426
Bob Wilson5bafff32009-06-22 23:27:02 +00002427// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00002428// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002429def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
2430 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002431 N3RegFrm, IIC_VBINiD,
2432 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002433 [/* For disassembly only; pattern left blank */]>;
2434def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
2435 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002436 N3RegFrm, IIC_VBINiQ,
2437 "vbit", "$dst, $src2, $src3", "$src1 = $dst",
Johnny Chen4814e712010-02-09 23:05:23 +00002438 [/* For disassembly only; pattern left blank */]>;
2439
2440// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00002441// for equivalent operations with different register constraints; it just
2442// inserts copies.
2443
2444// Vector Absolute Differences.
2445
2446// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002447defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002448 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002449 "vabd", "s", int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002450defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00002451 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002452 "vabd", "u", int_arm_neon_vabdu, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002453def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002455def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002456 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002457
2458// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002459defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002460 "vabdl", "s", int_arm_neon_vabdls, 0>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002461defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00002462 "vabdl", "u", int_arm_neon_vabdlu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002463
2464// VABA : Vector Absolute Difference and Accumulate
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002465defm VABAs : N3VInt3_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2466 "vaba", "s", int_arm_neon_vabas>;
2467defm VABAu : N3VInt3_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
2468 "vaba", "u", int_arm_neon_vabau>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002469
2470// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Anton Korobeynikov95102072010-04-07 18:21:04 +00002471defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002472 "vabal", "s", int_arm_neon_vabals>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002473defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, IIC_VABAD, IIC_VABAD,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002474 "vabal", "u", int_arm_neon_vabalu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002475
2476// Vector Maximum and Minimum.
2477
2478// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002479defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002480 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002481 "vmax", "s", int_arm_neon_vmaxs, 1>;
2482defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002483 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002484 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002485def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
2486 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002487 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002488def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2489 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002490 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
2491
2492// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002493defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
2494 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2495 "vmin", "s", int_arm_neon_vmins, 1>;
2496defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
2497 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
2498 "vmin", "u", int_arm_neon_vminu, 1>;
2499def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
2500 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002501 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002502def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
2503 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00002504 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002505
2506// Vector Pairwise Operations.
2507
2508// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002509def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2510 "vpadd", "i8",
2511 v8i8, v8i8, int_arm_neon_vpadd, 0>;
2512def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2513 "vpadd", "i16",
2514 v4i16, v4i16, int_arm_neon_vpadd, 0>;
2515def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
2516 "vpadd", "i32",
2517 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Anton Korobeynikove715b1e2010-04-07 18:20:29 +00002518def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
2519 IIC_VBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002520 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002521
2522// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00002523defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00002525defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002526 int_arm_neon_vpaddlu>;
2527
2528// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00002529defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002530 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00002531defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00002532 int_arm_neon_vpadalu>;
2533
2534// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002535def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002536 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002537def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002538 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002539def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002540 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002541def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002542 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002543def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002544 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002545def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002546 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002547def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002548 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002549
2550// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002551def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002552 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002553def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002554 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002555def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002556 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002557def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002558 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002559def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002560 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002561def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002562 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00002563def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002564 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002565
2566// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
2567
2568// VRECPE : Vector Reciprocal Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002569def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002570 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002571 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002572def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002573 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002575def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002576 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002577 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00002578def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002579 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002580 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002581
2582// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002583def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002584 IIC_VRECSD, "vrecps", "f32",
2585 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002586def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002587 IIC_VRECSQ, "vrecps", "f32",
2588 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002589
2590// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00002591def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002592 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002593 v2i32, v2i32, int_arm_neon_vrsqrte>;
2594def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002595 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00002596 v4i32, v4i32, int_arm_neon_vrsqrte>;
2597def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002598 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002599 v2f32, v2f32, int_arm_neon_vrsqrte>;
2600def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002601 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00002602 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002603
2604// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002605def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002606 IIC_VRECSD, "vrsqrts", "f32",
2607 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002608def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00002609 IIC_VRECSQ, "vrsqrts", "f32",
2610 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002611
2612// Vector Shifts.
2613
2614// VSHL : Vector Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002615defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, N3RegVShFrm,
2616 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2617 "vshl", "s", int_arm_neon_vshifts, 0>;
2618defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, N3RegVShFrm,
2619 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
2620 "vshl", "u", int_arm_neon_vshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002621// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002622defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
2623 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002624// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002625defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
2626 N2RegVShRFrm>;
2627defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
2628 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002629
2630// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00002631defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
2632defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002633
2634// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00002635class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00002636 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00002637 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00002638 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
2639 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002640 let Inst{21-16} = op21_16;
2641}
Evan Chengf81bf152009-11-23 21:57:23 +00002642def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00002643 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002644def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00002645 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00002646def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00002647 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002648
2649// VSHRN : Vector Shift Right and Narrow
Bob Wilson9abe19d2010-02-17 00:31:29 +00002650defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
2651 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002652
2653// VRSHL : Vector Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002654defm VRSHLs : N3VInt_QHSD<0, 0, 0b0101, 0, N3RegVShFrm,
2655 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2656 "vrshl", "s", int_arm_neon_vrshifts, 0>;
2657defm VRSHLu : N3VInt_QHSD<1, 0, 0b0101, 0, N3RegVShFrm,
2658 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2659 "vrshl", "u", int_arm_neon_vrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002660// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00002661defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
2662 N2RegVShRFrm>;
2663defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
2664 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002665
2666// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002667defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00002668 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002669
2670// VQSHL : Vector Saturating Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002671defm VQSHLs : N3VInt_QHSD<0, 0, 0b0100, 1, N3RegVShFrm,
2672 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2673 "vqshl", "s", int_arm_neon_vqshifts, 0>;
2674defm VQSHLu : N3VInt_QHSD<1, 0, 0b0100, 1, N3RegVShFrm,
2675 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2676 "vqshl", "u", int_arm_neon_vqshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002677// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002678defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
2679 N2RegVShLFrm>;
2680defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
2681 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002682// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00002683defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
2684 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002685
2686// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002687defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002688 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002689defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002690 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002691
2692// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002693defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002694 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002695
2696// VQRSHL : Vector Saturating Rounding Shift
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002697defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, N3RegVShFrm,
2698 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2699 "vqrshl", "s", int_arm_neon_vqrshifts, 0>;
2700defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, N3RegVShFrm,
2701 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
2702 "vqrshl", "u", int_arm_neon_vqrshiftu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002703
2704// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00002705defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002706 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00002707defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00002708 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002709
2710// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00002711defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00002712 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002713
2714// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002715defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
2716defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002717// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00002718defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
2719defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002720
2721// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002722defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002723// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00002724defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002725
2726// Vector Absolute and Saturating Absolute.
2727
2728// VABS : Vector Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002729defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002730 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002731 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002732def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002733 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002734 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00002735def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002736 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00002737 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002738
2739// VQABS : Vector Saturating Absolute Value
David Goodwin127221f2009-09-23 21:38:08 +00002740defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002741 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 int_arm_neon_vqabs>;
2743
2744// Vector Negate.
2745
Bob Wilsoncba270d2010-07-13 21:16:48 +00002746def vnegd : PatFrag<(ops node:$in),
2747 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
2748def vnegq : PatFrag<(ops node:$in),
2749 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002750
Evan Chengf81bf152009-11-23 21:57:23 +00002751class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002752 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002753 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002754 [(set DPR:$dst, (Ty (vnegd DPR:$src)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00002755class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00002757 IIC_VSHLiD, OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002758 [(set QPR:$dst, (Ty (vnegq QPR:$src)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002759
Chris Lattner0a00ed92010-03-28 08:39:10 +00002760// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00002761def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
2762def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
2763def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
2764def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
2765def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
2766def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002767
2768// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00002769def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002770 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
Evan Chengf81bf152009-11-23 21:57:23 +00002771 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2773def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin658ea602009-09-25 18:38:29 +00002774 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002775 "vneg", "f32", "$dst, $src", "",
Bob Wilson5bafff32009-06-22 23:27:02 +00002776 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2777
Bob Wilsoncba270d2010-07-13 21:16:48 +00002778def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
2779def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
2780def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
2781def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
2782def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
2783def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002784
2785// VQNEG : Vector Saturating Negate
David Goodwin127221f2009-09-23 21:38:08 +00002786defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002787 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 int_arm_neon_vqneg>;
2789
2790// Vector Bit Counting Operations.
2791
2792// VCLS : Vector Count Leading Sign Bits
David Goodwin127221f2009-09-23 21:38:08 +00002793defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00002795 int_arm_neon_vcls>;
2796// VCLZ : Vector Count Leading Zeros
David Goodwin127221f2009-09-23 21:38:08 +00002797defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002798 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00002799 int_arm_neon_vclz>;
2800// VCNT : Vector Count One Bits
David Goodwin127221f2009-09-23 21:38:08 +00002801def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002802 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002803 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00002804def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00002805 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 v16i8, v16i8, int_arm_neon_vcnt>;
2807
Johnny Chend8836042010-02-24 20:06:07 +00002808// Vector Swap -- for disassembly only.
2809def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
2810 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
2811 "vswp", "$dst, $src", "", []>;
2812def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
2813 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
2814 "vswp", "$dst, $src", "", []>;
2815
Bob Wilson5bafff32009-06-22 23:27:02 +00002816// Vector Move Operations.
2817
2818// VMOV : Vector Move (Register)
2819
Evan Cheng020cc1b2010-05-13 00:16:46 +00002820let neverHasSideEffects = 1 in {
Evan Chengf81bf152009-11-23 21:57:23 +00002821def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002822 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Evan Chengf81bf152009-11-23 21:57:23 +00002823def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002824 N3RegFrm, IIC_VMOVD, "vmov", "$dst, $src", "", []>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002825
Evan Cheng22c687b2010-05-14 02:13:41 +00002826// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00002827// be expanded after register allocation is completed.
2828def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002829 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00002830
2831def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +00002832 NoItinerary, "${:comment} vmov\t$dst, $src", []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00002833} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00002834
Bob Wilson5bafff32009-06-22 23:27:02 +00002835// VMOV : Vector Move (Immediate)
2836
Evan Cheng47006be2010-05-17 21:54:50 +00002837let isReMaterializable = 1 in {
Bob Wilson5bafff32009-06-22 23:27:02 +00002838def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002839 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002840 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002841 [(set DPR:$dst, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002842def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002843 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002844 "vmov", "i8", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002845 [(set QPR:$dst, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002846
Bob Wilson1a913ed2010-06-11 21:34:50 +00002847def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$dst),
2848 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002849 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002850 [(set DPR:$dst, (v4i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson1a913ed2010-06-11 21:34:50 +00002851def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$dst),
2852 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002853 "vmov", "i16", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002854 [(set QPR:$dst, (v8i16 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002855
Bob Wilson046afdb2010-07-14 06:30:44 +00002856def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002857 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002858 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002859 [(set DPR:$dst, (v2i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson046afdb2010-07-14 06:30:44 +00002860def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002861 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002862 "vmov", "i32", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002863 [(set QPR:$dst, (v4i32 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002864
2865def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002866 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002867 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002868 [(set DPR:$dst, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002869def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
Bob Wilson1a913ed2010-06-11 21:34:50 +00002870 (ins nModImm:$SIMM), IIC_VMOVImm,
Evan Chengf81bf152009-11-23 21:57:23 +00002871 "vmov", "i64", "$dst, $SIMM", "",
Bob Wilsoncba270d2010-07-13 21:16:48 +00002872 [(set QPR:$dst, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00002873} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00002874
2875// VMOV : Vector Get Lane (move scalar to ARM core register)
2876
Johnny Chen131c4a52009-11-23 17:48:17 +00002877def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002878 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002879 IIC_VMOVSI, "vmov", "s8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002880 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2881 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002882def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002883 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002884 IIC_VMOVSI, "vmov", "s16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002885 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2886 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002887def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Bob Wilson4f38b382009-08-21 21:58:55 +00002888 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002889 IIC_VMOVSI, "vmov", "u8", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002890 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2891 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002892def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Bob Wilson4f38b382009-08-21 21:58:55 +00002893 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002894 IIC_VMOVSI, "vmov", "u16", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2896 imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002897def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Bob Wilson4f38b382009-08-21 21:58:55 +00002898 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002899 IIC_VMOVSI, "vmov", "32", "$dst, $src[$lane]",
Bob Wilson5bafff32009-06-22 23:27:02 +00002900 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2901 imm:$lane))]>;
2902// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2903def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2904 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002905 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002906 (SubReg_i8_lane imm:$lane))>;
2907def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2908 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002909 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002910 (SubReg_i16_lane imm:$lane))>;
2911def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2912 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002913 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002914 (SubReg_i8_lane imm:$lane))>;
2915def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2916 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002917 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002918 (SubReg_i16_lane imm:$lane))>;
2919def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2920 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002921 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00002923def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002924 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002925 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002926def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00002927 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00002928 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002929//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002930// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002931def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002932 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002933
2934
2935// VMOV : Vector Set Lane (move ARM core register to scalar)
2936
2937let Constraints = "$src1 = $dst" in {
Johnny Chen131c4a52009-11-23 17:48:17 +00002938def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002939 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002940 IIC_VMOVISL, "vmov", "8", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002941 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2942 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002943def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002944 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002945 IIC_VMOVISL, "vmov", "16", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002946 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2947 GPR:$src2, imm:$lane))]>;
Johnny Chen131c4a52009-11-23 17:48:17 +00002948def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00002949 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Evan Chengf81bf152009-11-23 21:57:23 +00002950 IIC_VMOVISL, "vmov", "32", "$dst[$lane], $src2",
Bob Wilson5bafff32009-06-22 23:27:02 +00002951 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2952 GPR:$src2, imm:$lane))]>;
2953}
2954def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2955 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002956 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002957 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002958 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002959 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002960def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2961 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002962 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002963 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002964 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002965 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002966def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2967 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002968 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002969 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00002970 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002971 (DSubReg_i32_reg imm:$lane)))>;
2972
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00002973def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002974 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
2975 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002976def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00002977 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
2978 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002979
2980//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002981// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002982def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00002983 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002984
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002985def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00002986 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00002987def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00002988 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002989def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00002990 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00002991
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00002992def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2993 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2994def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2995 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2996def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2997 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2998
2999def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
3000 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
3001 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003002 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003003def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
3004 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
3005 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003006 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003007def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
3008 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
3009 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003010 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00003011
Bob Wilson5bafff32009-06-22 23:27:02 +00003012// VDUP : Vector Duplicate (from ARM core register to all elements)
3013
Evan Chengf81bf152009-11-23 21:57:23 +00003014class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003015 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003016 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003017 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003018class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Bob Wilson5bafff32009-06-22 23:27:02 +00003019 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003020 IIC_VMOVIS, "vdup", Dt, "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003021 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003022
Evan Chengf81bf152009-11-23 21:57:23 +00003023def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
3024def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
3025def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
3026def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
3027def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
3028def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003029
3030def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003031 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003032 [(set DPR:$dst, (v2f32 (NEONvdup
3033 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003034def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003035 IIC_VMOVIS, "vdup", "32", "$dst, $src",
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003036 [(set QPR:$dst, (v4f32 (NEONvdup
3037 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003038
3039// VDUP : Vector Duplicate Lane (from scalar to all elements)
3040
Johnny Chene4614f72010-03-25 17:01:27 +00003041class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
3042 ValueType Ty>
3043 : NVDupLane<op19_16, 0, (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3044 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3045 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003046
Johnny Chene4614f72010-03-25 17:01:27 +00003047class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00003048 ValueType ResTy, ValueType OpTy>
Johnny Chene4614f72010-03-25 17:01:27 +00003049 : NVDupLane<op19_16, 1, (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane),
3050 IIC_VMOVD, OpcodeStr, Dt, "$dst, $src[$lane]",
3051 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src),
3052 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003053
Bob Wilson507df402009-10-21 02:15:46 +00003054// Inst{19-16} is partially specified depending on the element size.
3055
Johnny Chene4614f72010-03-25 17:01:27 +00003056def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8>;
3057def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16>;
3058def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32>;
3059def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32>;
3060def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8>;
3061def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16>;
3062def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32>;
3063def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003064
Bob Wilson0ce37102009-08-14 05:08:32 +00003065def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
3066 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
3067 (DSubReg_i8_reg imm:$lane))),
3068 (SubReg_i8_lane imm:$lane)))>;
3069def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
3070 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
3071 (DSubReg_i16_reg imm:$lane))),
3072 (SubReg_i16_lane imm:$lane)))>;
3073def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
3074 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
3075 (DSubReg_i32_reg imm:$lane))),
3076 (SubReg_i32_lane imm:$lane)))>;
3077def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
3078 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
3079 (DSubReg_i32_reg imm:$lane))),
3080 (SubReg_i32_lane imm:$lane)))>;
3081
Johnny Chenda1aea42009-11-23 21:00:43 +00003082def VDUPfdf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 0, 0,
3083 (outs DPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003084 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003085 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003086
Johnny Chenda1aea42009-11-23 21:00:43 +00003087def VDUPfqf : N2V<0b11, 0b11, {?,1}, {0,0}, 0b11000, 1, 0,
3088 (outs QPR:$dst), (ins SPR:$src),
Evan Chengf81bf152009-11-23 21:57:23 +00003089 IIC_VMOVD, "vdup", "32", "$dst, ${src:lane}", "",
Johnny Chenda1aea42009-11-23 21:00:43 +00003090 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00003091
Bob Wilson5bafff32009-06-22 23:27:02 +00003092// VMOVN : Vector Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003093defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD,
3094 "vmovn", "i", int_arm_neon_vmovn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003095// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00003096defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
3097 "vqmovn", "s", int_arm_neon_vqmovns>;
3098defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
3099 "vqmovn", "u", int_arm_neon_vqmovnu>;
3100defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
3101 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003102// VMOVL : Vector Lengthening Move
Evan Chengf81bf152009-11-23 21:57:23 +00003103defm VMOVLs : N2VLInt_QHS<0b01,0b10100,0,1, "vmovl", "s",
3104 int_arm_neon_vmovls>;
3105defm VMOVLu : N2VLInt_QHS<0b11,0b10100,0,1, "vmovl", "u",
3106 int_arm_neon_vmovlu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003107
3108// Vector Conversions.
3109
Johnny Chen9e088762010-03-17 17:52:21 +00003110// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00003111def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3112 v2i32, v2f32, fp_to_sint>;
3113def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3114 v2i32, v2f32, fp_to_uint>;
3115def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3116 v2f32, v2i32, sint_to_fp>;
3117def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3118 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00003119
Johnny Chen6c8648b2010-03-17 23:26:50 +00003120def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3121 v4i32, v4f32, fp_to_sint>;
3122def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3123 v4i32, v4f32, fp_to_uint>;
3124def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3125 v4f32, v4i32, sint_to_fp>;
3126def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3127 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003128
3129// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00003130def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003131 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003132def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003133 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003134def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003135 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003136def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003137 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
3138
Evan Chengf81bf152009-11-23 21:57:23 +00003139def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003140 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00003141def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003142 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00003143def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003144 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00003145def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003146 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
3147
Bob Wilsond8e17572009-08-12 22:31:50 +00003148// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00003149
3150// VREV64 : Vector Reverse elements within 64-bit doublewords
3151
Evan Chengf81bf152009-11-23 21:57:23 +00003152class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003153 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003154 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003156 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003157class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003158 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003159 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003160 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003161 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003162
Evan Chengf81bf152009-11-23 21:57:23 +00003163def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
3164def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
3165def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
3166def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003167
Evan Chengf81bf152009-11-23 21:57:23 +00003168def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
3169def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
3170def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
3171def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003172
3173// VREV32 : Vector Reverse elements within 32-bit words
3174
Evan Chengf81bf152009-11-23 21:57:23 +00003175class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003176 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003177 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003178 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003179 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003180class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003181 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003182 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003183 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003184 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003185
Evan Chengf81bf152009-11-23 21:57:23 +00003186def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
3187def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003188
Evan Chengf81bf152009-11-23 21:57:23 +00003189def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
3190def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003191
3192// VREV16 : Vector Reverse elements within 16-bit halfwords
3193
Evan Chengf81bf152009-11-23 21:57:23 +00003194class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003195 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003196 (ins DPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003197 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003198 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003199class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson8bb9e482009-07-26 00:39:34 +00003200 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin658ea602009-09-25 18:38:29 +00003201 (ins QPR:$src), IIC_VMOVD,
Evan Chengf81bf152009-11-23 21:57:23 +00003202 OpcodeStr, Dt, "$dst, $src", "",
Bob Wilsond8e17572009-08-12 22:31:50 +00003203 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003204
Evan Chengf81bf152009-11-23 21:57:23 +00003205def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
3206def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00003207
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003208// Other Vector Shuffles.
3209
3210// VEXT : Vector Extract
3211
Evan Chengf81bf152009-11-23 21:57:23 +00003212class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003213 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$dst),
3214 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NVExtFrm,
3215 IIC_VEXTD, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3216 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
3217 (Ty DPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003218
Evan Chengf81bf152009-11-23 21:57:23 +00003219class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Bob Wilson10bc69c2010-03-27 03:56:52 +00003220 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$dst),
3221 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NVExtFrm,
3222 IIC_VEXTQ, OpcodeStr, Dt, "$dst, $lhs, $rhs, $index", "",
3223 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
3224 (Ty QPR:$rhs), imm:$index)))]>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003225
Evan Chengf81bf152009-11-23 21:57:23 +00003226def VEXTd8 : VEXTd<"vext", "8", v8i8>;
3227def VEXTd16 : VEXTd<"vext", "16", v4i16>;
3228def VEXTd32 : VEXTd<"vext", "32", v2i32>;
3229def VEXTdf : VEXTd<"vext", "32", v2f32>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00003230
Evan Chengf81bf152009-11-23 21:57:23 +00003231def VEXTq8 : VEXTq<"vext", "8", v16i8>;
3232def VEXTq16 : VEXTq<"vext", "16", v8i16>;
3233def VEXTq32 : VEXTq<"vext", "32", v4i32>;
3234def VEXTqf : VEXTq<"vext", "32", v4f32>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003235
Bob Wilson64efd902009-08-08 05:53:00 +00003236// VTRN : Vector Transpose
3237
Evan Chengf81bf152009-11-23 21:57:23 +00003238def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
3239def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
3240def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003241
Evan Chengf81bf152009-11-23 21:57:23 +00003242def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
3243def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
3244def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003245
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003246// VUZP : Vector Unzip (Deinterleave)
3247
Evan Chengf81bf152009-11-23 21:57:23 +00003248def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
3249def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
3250def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003251
Evan Chengf81bf152009-11-23 21:57:23 +00003252def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
3253def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
3254def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003255
3256// VZIP : Vector Zip (Interleave)
3257
Evan Chengf81bf152009-11-23 21:57:23 +00003258def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
3259def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
3260def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00003261
Evan Chengf81bf152009-11-23 21:57:23 +00003262def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
3263def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
3264def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00003265
Bob Wilson114a2662009-08-12 20:51:55 +00003266// Vector Table Lookup and Table Extension.
3267
3268// VTBL : Vector Table Lookup
3269def VTBL1
3270 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003271 (ins DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTB1,
Evan Chengf81bf152009-11-23 21:57:23 +00003272 "vtbl", "8", "$dst, \\{$tbl1\\}, $src", "",
Bob Wilson114a2662009-08-12 20:51:55 +00003273 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003274let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003275def VTBL2
3276 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003277 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTB2,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003278 "vtbl", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003279def VTBL3
3280 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003281 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NVTBLFrm, IIC_VTB3,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003282 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003283def VTBL4
3284 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003285 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003286 NVTBLFrm, IIC_VTB4,
Bob Wilsond491d6e2010-07-06 23:36:25 +00003287 "vtbl", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003288} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003289
3290// VTBX : Vector Table Extension
3291def VTBX1
3292 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003293 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NVTBLFrm, IIC_VTBX1,
Evan Chengf81bf152009-11-23 21:57:23 +00003294 "vtbx", "8", "$dst, \\{$tbl1\\}, $src", "$orig = $dst",
Bob Wilson114a2662009-08-12 20:51:55 +00003295 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
3296 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003297let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00003298def VTBX2
3299 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
Johnny Chen79c4d822010-03-29 01:14:22 +00003300 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NVTBLFrm, IIC_VTBX2,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003301 "vtbx", "8", "$dst, \\{$tbl1, $tbl2\\}, $src", "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003302def VTBX3
3303 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003304 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src),
Johnny Chen79c4d822010-03-29 01:14:22 +00003305 NVTBLFrm, IIC_VTBX3,
Bob Wilson78dfbc32010-07-07 00:08:54 +00003306 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3\\}, $src",
3307 "$orig = $dst", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00003308def VTBX4
3309 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
Johnny Chen79c4d822010-03-29 01:14:22 +00003310 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NVTBLFrm, IIC_VTBX4,
Bob Wilson9fedc332010-01-18 01:24:43 +00003311 "vtbx", "8", "$dst, \\{$tbl1, $tbl2, $tbl3, $tbl4\\}, $src",
Bob Wilson78dfbc32010-07-07 00:08:54 +00003312 "$orig = $dst", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003313} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00003314
Bob Wilson5bafff32009-06-22 23:27:02 +00003315//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00003316// NEON instructions for single-precision FP math
3317//===----------------------------------------------------------------------===//
3318
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003319class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
3320 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003321 (EXTRACT_SUBREG (OpTy (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003322 SPR:$a, ssub_0))),
3323 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003324
3325class N3VSPat<SDNode OpNode, NeonI Inst>
3326 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003327 (EXTRACT_SUBREG (v2f32
3328 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003329 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00003330 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003331 SPR:$b, ssub_0))),
3332 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003333
3334class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
3335 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
3336 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003337 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003338 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003339 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003340 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00003341 SPR:$b, ssub_0)),
3342 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003343
Evan Cheng1d2426c2009-08-07 19:30:41 +00003344// These need separate instructions because they must use DPR_VFP2 register
3345// class which have SPR sub-registers.
3346
3347// Vector Add Operations used for single-precision FP
3348let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003349def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32", v2f32, v2f32, fadd, 1>;
3350def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003351
David Goodwin338268c2009-08-10 22:17:39 +00003352// Vector Sub Operations used for single-precision FP
3353let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003354def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32", v2f32, v2f32, fsub, 0>;
3355def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003356
Evan Cheng1d2426c2009-08-07 19:30:41 +00003357// Vector Multiply Operations used for single-precision FP
3358let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003359def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32", v2f32, v2f32, fmul, 1>;
3360def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003361
3362// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003363// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
3364// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00003365
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003366//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003367//def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003368// v2f32, fmul, fadd>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003369//def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00003370
3371//let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003372//def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32",
Bob Wilson10bc69c2010-03-27 03:56:52 +00003373// v2f32, fmul, fsub>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003374//def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003375
David Goodwin338268c2009-08-10 22:17:39 +00003376// Vector Absolute used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003377let neverHasSideEffects = 1 in
Bob Wilson69bfbd62010-02-17 22:42:54 +00003378def VABSfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01110, 0, 0,
3379 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3380 "vabs", "f32", "$dst, $src", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003381def : N2VSPat<fabs, f32, v2f32, VABSfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003382
David Goodwin338268c2009-08-10 22:17:39 +00003383// Vector Negate used for single-precision FP
Evan Cheng1d2426c2009-08-07 19:30:41 +00003384let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003385def VNEGfd_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
3386 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
3387 "vneg", "f32", "$dst, $src", "", []>;
3388def : N2VSPat<fneg, f32, v2f32, VNEGfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00003389
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003390// Vector Maximum used for single-precision FP
3391let neverHasSideEffects = 1 in
3392def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003393 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003394 "vmax", "f32", "$dst, $src1, $src2", "", []>;
3395def : N3VSPat<NEONfmax, VMAXfd_sfp>;
3396
3397// Vector Minimum used for single-precision FP
3398let neverHasSideEffects = 1 in
3399def VMINfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$dst),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003400 (ins DPR_VFP2:$src1, DPR_VFP2:$src2), N3RegFrm, IIC_VBIND,
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003401 "vmin", "f32", "$dst, $src1, $src2", "", []>;
3402def : N3VSPat<NEONfmin, VMINfd_sfp>;
3403
David Goodwin338268c2009-08-10 22:17:39 +00003404// Vector Convert between single-precision FP and integer
3405let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003406def VCVTf2sd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
3407 v2i32, v2f32, fp_to_sint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003408def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003409
3410let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003411def VCVTf2ud_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
3412 v2i32, v2f32, fp_to_uint>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003413def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003414
3415let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003416def VCVTs2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
3417 v2f32, v2i32, sint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003418def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003419
3420let neverHasSideEffects = 1 in
Bob Wilson3c0f96e2010-02-17 22:23:11 +00003421def VCVTu2fd_sfp : N2VS<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
3422 v2f32, v2i32, uint_to_fp>;
Bob Wilson76a312b2010-03-19 22:51:32 +00003423def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00003424
Evan Cheng1d2426c2009-08-07 19:30:41 +00003425//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00003426// Non-Instruction Patterns
3427//===----------------------------------------------------------------------===//
3428
3429// bit_convert
3430def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
3431def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
3432def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
3433def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
3434def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
3435def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
3436def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
3437def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
3438def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
3439def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
3440def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
3441def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
3442def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
3443def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
3444def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
3445def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
3446def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
3447def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
3448def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
3449def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
3450def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
3451def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
3452def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
3453def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
3454def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
3455def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
3456def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
3457def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
3458def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
3459def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
3460
3461def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
3462def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
3463def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
3464def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
3465def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
3466def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
3467def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
3468def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
3469def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
3470def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
3471def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
3472def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
3473def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
3474def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
3475def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
3476def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
3477def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
3478def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
3479def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
3480def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
3481def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
3482def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
3483def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
3484def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
3485def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
3486def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
3487def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
3488def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
3489def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
3490def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;