blob: 60b6b1b331f9bcb977e8a57323156d4ef35d285d [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Owen Anderson5de6d842010-11-12 21:12:40 +000047def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000049}
Anton Korobeynikov52237112009-06-17 18:13:58 +000050
Jim Grosbach64171712010-02-16 21:07:46 +000051// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000052// of a t2_so_imm.
53def t2_so_imm_not : Operand<i32>,
54 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000055 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
56}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000057
58// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
59def t2_so_imm_neg : Operand<i32>,
60 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000061 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000062}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000063
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000064// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
65// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
66// to get the first/second pieces.
67def t2_so_imm2part : Operand<i32>,
68 PatLeaf<(imm), [{
69 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
70 }]> {
71}
72
73def t2_so_imm2part_1 : SDNodeXForm<imm, [{
74 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
75 return CurDAG->getTargetConstant(V, MVT::i32);
76}]>;
77
78def t2_so_imm2part_2 : SDNodeXForm<imm, [{
79 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
80 return CurDAG->getTargetConstant(V, MVT::i32);
81}]>;
82
Jim Grosbach15e6ef82009-11-23 20:35:53 +000083def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
84 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
85 }]> {
86}
87
88def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
89 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
90 return CurDAG->getTargetConstant(V, MVT::i32);
91}]>;
92
93def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
94 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
95 return CurDAG->getTargetConstant(V, MVT::i32);
96}]>;
97
Evan Chenga67efd12009-06-23 19:39:13 +000098/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
99def imm1_31 : PatLeaf<(i32 imm), [{
100 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
101}]>;
102
Evan Chengf49810c2009-06-23 17:48:47 +0000103/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000104def imm0_4095 : Operand<i32>,
105 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000106 return (uint32_t)N->getZExtValue() < 4096;
107}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000108
Jim Grosbach64171712010-02-16 21:07:46 +0000109def imm0_4095_neg : PatLeaf<(i32 imm), [{
110 return (uint32_t)(-N->getZExtValue()) < 4096;
111}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000112
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000113def imm0_255_neg : PatLeaf<(i32 imm), [{
114 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000115}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000117def imm0_255_not : PatLeaf<(i32 imm), [{
118 return (uint32_t)(~N->getZExtValue()) < 255;
119}], imm_comp_XFORM>;
120
Evan Cheng055b0312009-06-29 07:51:04 +0000121// Define Thumb2 specific addressing modes.
122
123// t2addrmode_imm12 := reg + imm12
124def t2addrmode_imm12 : Operand<i32>,
125 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000126 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000127 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000128 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000129 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000130}
131
Owen Andersona838a252010-12-14 00:36:49 +0000132// ADR instruction labels.
133def t2adrlabel : Operand<i32> {
134 let EncoderMethod = "getT2AdrLabelOpValue";
135}
136
137
Johnny Chen0635fc52010-03-04 17:40:44 +0000138// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000139def t2addrmode_imm8 : Operand<i32>,
140 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
141 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000142 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000143 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000144 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000145}
146
Evan Cheng6d94f112009-07-03 00:06:39 +0000147def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000148 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
149 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000150 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000151 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000152 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000153}
154
Evan Cheng5c874172009-07-09 22:21:59 +0000155// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000156def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000157 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000158 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000159 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000160 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000161}
162
Johnny Chenae1757b2010-03-11 01:13:36 +0000163def t2am_imm8s4_offset : Operand<i32> {
164 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
165}
166
Evan Chengcba962d2009-07-09 20:40:44 +0000167// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000168def t2addrmode_so_reg : Operand<i32>,
169 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
170 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000171 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000172 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000173 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000174}
175
176
Anton Korobeynikov52237112009-06-17 18:13:58 +0000177//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000178// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000179//
180
Owen Andersona99e7782010-11-15 18:45:17 +0000181
182class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000183 string opc, string asm, list<dag> pattern>
184 : T2I<oops, iops, itin, opc, asm, pattern> {
185 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000186 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000187
Jim Grosbach86386922010-12-08 22:10:43 +0000188 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000189 let Inst{26} = imm{11};
190 let Inst{14-12} = imm{10-8};
191 let Inst{7-0} = imm{7-0};
192}
193
Owen Andersonbb6315d2010-11-15 19:58:36 +0000194
Owen Andersona99e7782010-11-15 18:45:17 +0000195class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
196 string opc, string asm, list<dag> pattern>
197 : T2sI<oops, iops, itin, opc, asm, pattern> {
198 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000199 bits<4> Rn;
200 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000201
Jim Grosbach86386922010-12-08 22:10:43 +0000202 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000203 let Inst{26} = imm{11};
204 let Inst{14-12} = imm{10-8};
205 let Inst{7-0} = imm{7-0};
206}
207
Owen Andersonbb6315d2010-11-15 19:58:36 +0000208class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
209 string opc, string asm, list<dag> pattern>
210 : T2I<oops, iops, itin, opc, asm, pattern> {
211 bits<4> Rn;
212 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000213
Jim Grosbach86386922010-12-08 22:10:43 +0000214 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000215 let Inst{26} = imm{11};
216 let Inst{14-12} = imm{10-8};
217 let Inst{7-0} = imm{7-0};
218}
219
220
Owen Andersona99e7782010-11-15 18:45:17 +0000221class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
222 string opc, string asm, list<dag> pattern>
223 : T2I<oops, iops, itin, opc, asm, pattern> {
224 bits<4> Rd;
225 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000226
Jim Grosbach86386922010-12-08 22:10:43 +0000227 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000228 let Inst{3-0} = ShiftedRm{3-0};
229 let Inst{5-4} = ShiftedRm{6-5};
230 let Inst{14-12} = ShiftedRm{11-9};
231 let Inst{7-6} = ShiftedRm{8-7};
232}
233
234class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
235 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000236 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000237 bits<4> Rd;
238 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000239
Jim Grosbach86386922010-12-08 22:10:43 +0000240 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000241 let Inst{3-0} = ShiftedRm{3-0};
242 let Inst{5-4} = ShiftedRm{6-5};
243 let Inst{14-12} = ShiftedRm{11-9};
244 let Inst{7-6} = ShiftedRm{8-7};
245}
246
Owen Andersonbb6315d2010-11-15 19:58:36 +0000247class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
248 string opc, string asm, list<dag> pattern>
249 : T2I<oops, iops, itin, opc, asm, pattern> {
250 bits<4> Rn;
251 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000252
Jim Grosbach86386922010-12-08 22:10:43 +0000253 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000254 let Inst{3-0} = ShiftedRm{3-0};
255 let Inst{5-4} = ShiftedRm{6-5};
256 let Inst{14-12} = ShiftedRm{11-9};
257 let Inst{7-6} = ShiftedRm{8-7};
258}
259
Owen Andersona99e7782010-11-15 18:45:17 +0000260class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
261 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000262 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000263 bits<4> Rd;
264 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000265
Jim Grosbach86386922010-12-08 22:10:43 +0000266 let Inst{11-8} = Rd;
267 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000268}
269
270class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000272 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000273 bits<4> Rd;
274 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Jim Grosbach86386922010-12-08 22:10:43 +0000276 let Inst{11-8} = Rd;
277 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000278}
279
Owen Andersonbb6315d2010-11-15 19:58:36 +0000280class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
281 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000282 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000283 bits<4> Rn;
284 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000285
Jim Grosbach86386922010-12-08 22:10:43 +0000286 let Inst{19-16} = Rn;
287 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000288}
289
Owen Andersona99e7782010-11-15 18:45:17 +0000290
291class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
292 string opc, string asm, list<dag> pattern>
293 : T2I<oops, iops, itin, opc, asm, pattern> {
294 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000295 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000296 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000297
Jim Grosbach86386922010-12-08 22:10:43 +0000298 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000299 let Inst{19-16} = Rn;
300 let Inst{26} = imm{11};
301 let Inst{14-12} = imm{10-8};
302 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000303}
304
Owen Anderson83da6cd2010-11-14 05:37:38 +0000305class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000306 string opc, string asm, list<dag> pattern>
307 : T2sI<oops, iops, itin, opc, asm, pattern> {
308 bits<4> Rd;
309 bits<4> Rn;
310 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000311
Jim Grosbach86386922010-12-08 22:10:43 +0000312 let Inst{11-8} = Rd;
313 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000314 let Inst{26} = imm{11};
315 let Inst{14-12} = imm{10-8};
316 let Inst{7-0} = imm{7-0};
317}
318
Owen Andersonbb6315d2010-11-15 19:58:36 +0000319class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
320 string opc, string asm, list<dag> pattern>
321 : T2I<oops, iops, itin, opc, asm, pattern> {
322 bits<4> Rd;
323 bits<4> Rm;
324 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000325
Jim Grosbach86386922010-12-08 22:10:43 +0000326 let Inst{11-8} = Rd;
327 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000328 let Inst{14-12} = imm{4-2};
329 let Inst{7-6} = imm{1-0};
330}
331
332class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
333 string opc, string asm, list<dag> pattern>
334 : T2sI<oops, iops, itin, opc, asm, pattern> {
335 bits<4> Rd;
336 bits<4> Rm;
337 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000338
Jim Grosbach86386922010-12-08 22:10:43 +0000339 let Inst{11-8} = Rd;
340 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000341 let Inst{14-12} = imm{4-2};
342 let Inst{7-6} = imm{1-0};
343}
344
Owen Anderson5de6d842010-11-12 21:12:40 +0000345class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000347 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000348 bits<4> Rd;
349 bits<4> Rn;
350 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000351
Jim Grosbach86386922010-12-08 22:10:43 +0000352 let Inst{11-8} = Rd;
353 let Inst{19-16} = Rn;
354 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000355}
356
357class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
358 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000359 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000360 bits<4> Rd;
361 bits<4> Rn;
362 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000363
Jim Grosbach86386922010-12-08 22:10:43 +0000364 let Inst{11-8} = Rd;
365 let Inst{19-16} = Rn;
366 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000367}
368
369class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
370 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000371 : T2I<oops, iops, itin, opc, asm, pattern> {
372 bits<4> Rd;
373 bits<4> Rn;
374 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000375
Jim Grosbach86386922010-12-08 22:10:43 +0000376 let Inst{11-8} = Rd;
377 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000378 let Inst{3-0} = ShiftedRm{3-0};
379 let Inst{5-4} = ShiftedRm{6-5};
380 let Inst{14-12} = ShiftedRm{11-9};
381 let Inst{7-6} = ShiftedRm{8-7};
382}
383
384class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
385 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000386 : T2sI<oops, iops, itin, opc, asm, pattern> {
387 bits<4> Rd;
388 bits<4> Rn;
389 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000390
Jim Grosbach86386922010-12-08 22:10:43 +0000391 let Inst{11-8} = Rd;
392 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000393 let Inst{3-0} = ShiftedRm{3-0};
394 let Inst{5-4} = ShiftedRm{6-5};
395 let Inst{14-12} = ShiftedRm{11-9};
396 let Inst{7-6} = ShiftedRm{8-7};
397}
398
Owen Anderson35141a92010-11-18 01:08:42 +0000399class T2FourReg<dag oops, dag iops, InstrItinClass itin,
400 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000401 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000402 bits<4> Rd;
403 bits<4> Rn;
404 bits<4> Rm;
405 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000406
Jim Grosbach86386922010-12-08 22:10:43 +0000407 let Inst{19-16} = Rn;
408 let Inst{15-12} = Ra;
409 let Inst{11-8} = Rd;
410 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000411}
412
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000413class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
414 dag oops, dag iops, InstrItinClass itin,
415 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000416 : T2I<oops, iops, itin, opc, asm, pattern> {
417 bits<4> RdLo;
418 bits<4> RdHi;
419 bits<4> Rn;
420 bits<4> Rm;
421
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000422 let Inst{31-23} = 0b111110111;
423 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000424 let Inst{19-16} = Rn;
425 let Inst{15-12} = RdLo;
426 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000427 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000428 let Inst{3-0} = Rm;
429}
430
Owen Anderson35141a92010-11-18 01:08:42 +0000431
Evan Chenga67efd12009-06-23 19:39:13 +0000432/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000433/// unary operation that produces a value. These are predicable and can be
434/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000435multiclass T2I_un_irs<bits<4> opcod, string opc,
436 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
437 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000438 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000439 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
440 opc, "\t$Rd, $imm",
441 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000442 let isAsCheapAsAMove = Cheap;
443 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000444 let Inst{31-27} = 0b11110;
445 let Inst{25} = 0;
446 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{19-16} = 0b1111; // Rn
448 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000449 }
450 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000451 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
452 opc, ".w\t$Rd, $Rm",
453 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000454 let Inst{31-27} = 0b11101;
455 let Inst{26-25} = 0b01;
456 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{19-16} = 0b1111; // Rn
458 let Inst{14-12} = 0b000; // imm3
459 let Inst{7-6} = 0b00; // imm2
460 let Inst{5-4} = 0b00; // type
461 }
Evan Chenga67efd12009-06-23 19:39:13 +0000462 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000463 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
464 opc, ".w\t$Rd, $ShiftedRm",
465 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000466 let Inst{31-27} = 0b11101;
467 let Inst{26-25} = 0b01;
468 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000469 let Inst{19-16} = 0b1111; // Rn
470 }
Evan Chenga67efd12009-06-23 19:39:13 +0000471}
472
473/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000474/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000475/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000476multiclass T2I_bin_irs<bits<4> opcod, string opc,
477 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
478 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000479 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000480 def ri : T2sTwoRegImm<
481 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
482 opc, "\t$Rd, $Rn, $imm",
483 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000484 let Inst{31-27} = 0b11110;
485 let Inst{25} = 0;
486 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{15} = 0;
488 }
Evan Chenga67efd12009-06-23 19:39:13 +0000489 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000490 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
491 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
492 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000493 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000494 let Inst{31-27} = 0b11101;
495 let Inst{26-25} = 0b01;
496 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{14-12} = 0b000; // imm3
498 let Inst{7-6} = 0b00; // imm2
499 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000500 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000501 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000502 def rs : T2sTwoRegShiftedReg<
503 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
504 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
505 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000506 let Inst{31-27} = 0b11101;
507 let Inst{26-25} = 0b01;
508 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000509 }
510}
511
David Goodwin1f096272009-07-27 23:34:12 +0000512/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
513// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000514multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
515 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
516 PatFrag opnode, bit Commutable = 0> :
517 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000518
Evan Cheng1e249e32009-06-25 20:59:23 +0000519/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000520/// reversed. The 'rr' form is only defined for the disassembler; for codegen
521/// it is equivalent to the T2I_bin_irs counterpart.
522multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000523 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000524 def ri : T2sTwoRegImm<
525 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
526 opc, ".w\t$Rd, $Rn, $imm",
527 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000528 let Inst{31-27} = 0b11110;
529 let Inst{25} = 0;
530 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000531 let Inst{15} = 0;
532 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000533 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000534 def rr : T2sThreeReg<
535 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
536 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000537 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000538 let Inst{31-27} = 0b11101;
539 let Inst{26-25} = 0b01;
540 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000541 let Inst{14-12} = 0b000; // imm3
542 let Inst{7-6} = 0b00; // imm2
543 let Inst{5-4} = 0b00; // type
544 }
Evan Chengf49810c2009-06-23 17:48:47 +0000545 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000546 def rs : T2sTwoRegShiftedReg<
547 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
548 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
549 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000550 let Inst{31-27} = 0b11101;
551 let Inst{26-25} = 0b01;
552 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000553 }
Evan Chengf49810c2009-06-23 17:48:47 +0000554}
555
Evan Chenga67efd12009-06-23 19:39:13 +0000556/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000557/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000558let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000559multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
560 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
561 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000562 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000563 def ri : T2TwoRegImm<
564 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
565 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
566 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000567 let Inst{31-27} = 0b11110;
568 let Inst{25} = 0;
569 let Inst{24-21} = opcod;
570 let Inst{20} = 1; // The S bit.
571 let Inst{15} = 0;
572 }
Evan Chenga67efd12009-06-23 19:39:13 +0000573 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000574 def rr : T2ThreeReg<
575 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
576 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
577 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000578 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000579 let Inst{31-27} = 0b11101;
580 let Inst{26-25} = 0b01;
581 let Inst{24-21} = opcod;
582 let Inst{20} = 1; // The S bit.
583 let Inst{14-12} = 0b000; // imm3
584 let Inst{7-6} = 0b00; // imm2
585 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000586 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000587 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000588 def rs : T2TwoRegShiftedReg<
589 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
590 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
591 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000592 let Inst{31-27} = 0b11101;
593 let Inst{26-25} = 0b01;
594 let Inst{24-21} = opcod;
595 let Inst{20} = 1; // The S bit.
596 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000597}
598}
599
Evan Chenga67efd12009-06-23 19:39:13 +0000600/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
601/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000602multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
603 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000604 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000605 // The register-immediate version is re-materializable. This is useful
606 // in particular for taking the address of a local.
607 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000608 def ri : T2sTwoRegImm<
609 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
610 opc, ".w\t$Rd, $Rn, $imm",
611 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000612 let Inst{31-27} = 0b11110;
613 let Inst{25} = 0;
614 let Inst{24} = 1;
615 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000616 let Inst{15} = 0;
617 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000618 }
Evan Chengf49810c2009-06-23 17:48:47 +0000619 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000620 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000621 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
622 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
623 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000624 bits<4> Rd;
625 bits<4> Rn;
626 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000627 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000628 let Inst{26} = imm{11};
629 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000630 let Inst{23-21} = op23_21;
631 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000634 let Inst{14-12} = imm{10-8};
635 let Inst{11-8} = Rd;
636 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000637 }
Evan Chenga67efd12009-06-23 19:39:13 +0000638 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000639 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
640 opc, ".w\t$Rd, $Rn, $Rm",
641 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000642 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000643 let Inst{31-27} = 0b11101;
644 let Inst{26-25} = 0b01;
645 let Inst{24} = 1;
646 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{14-12} = 0b000; // imm3
648 let Inst{7-6} = 0b00; // imm2
649 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000650 }
Evan Chengf49810c2009-06-23 17:48:47 +0000651 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000652 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000653 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000654 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
655 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000656 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000657 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000658 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000659 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000660 }
Evan Chengf49810c2009-06-23 17:48:47 +0000661}
662
Jim Grosbach6935efc2009-11-24 00:20:27 +0000663/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000664/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000665/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000666let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000667multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
668 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000669 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000670 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000671 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
672 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000673 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000674 let Inst{31-27} = 0b11110;
675 let Inst{25} = 0;
676 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{15} = 0;
678 }
Evan Chenga67efd12009-06-23 19:39:13 +0000679 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000680 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000681 opc, ".w\t$Rd, $Rn, $Rm",
682 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000683 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000684 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000685 let Inst{31-27} = 0b11101;
686 let Inst{26-25} = 0b01;
687 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000688 let Inst{14-12} = 0b000; // imm3
689 let Inst{7-6} = 0b00; // imm2
690 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000691 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000692 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000693 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000694 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000695 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
696 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000697 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000698 let Inst{31-27} = 0b11101;
699 let Inst{26-25} = 0b01;
700 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000701 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000702}
703
704// Carry setting variants
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000705let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000706multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
707 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000708 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000709 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000710 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
711 opc, "\t$Rd, $Rn, $imm",
712 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000713 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000714 let Inst{31-27} = 0b11110;
715 let Inst{25} = 0;
716 let Inst{24-21} = opcod;
717 let Inst{20} = 1; // The S bit.
718 let Inst{15} = 0;
719 }
Evan Cheng62674222009-06-25 23:34:10 +0000720 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000721 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000722 opc, ".w\t$Rd, $Rn, $Rm",
723 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000724 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000725 let isCommutable = Commutable;
726 let Inst{31-27} = 0b11101;
727 let Inst{26-25} = 0b01;
728 let Inst{24-21} = opcod;
729 let Inst{20} = 1; // The S bit.
730 let Inst{14-12} = 0b000; // imm3
731 let Inst{7-6} = 0b00; // imm2
732 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000733 }
Evan Cheng62674222009-06-25 23:34:10 +0000734 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000735 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000736 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
737 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
738 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000739 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000740 let Inst{31-27} = 0b11101;
741 let Inst{26-25} = 0b01;
742 let Inst{24-21} = opcod;
743 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000744 }
Evan Chengf49810c2009-06-23 17:48:47 +0000745}
746}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000747}
Evan Chengf49810c2009-06-23 17:48:47 +0000748
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000749/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
750/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000751let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000752multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000753 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000754 def ri : T2TwoRegImm<
755 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
756 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
757 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000758 let Inst{31-27} = 0b11110;
759 let Inst{25} = 0;
760 let Inst{24-21} = opcod;
761 let Inst{20} = 1; // The S bit.
762 let Inst{15} = 0;
763 }
Evan Chengf49810c2009-06-23 17:48:47 +0000764 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000765 def rs : T2TwoRegShiftedReg<
766 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
767 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
768 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000769 let Inst{31-27} = 0b11101;
770 let Inst{26-25} = 0b01;
771 let Inst{24-21} = opcod;
772 let Inst{20} = 1; // The S bit.
773 }
Evan Chengf49810c2009-06-23 17:48:47 +0000774}
775}
776
Evan Chenga67efd12009-06-23 19:39:13 +0000777/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
778// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000779multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000780 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000781 def ri : T2sTwoRegShiftImm<
782 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
783 opc, ".w\t$Rd, $Rm, $imm",
784 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000785 let Inst{31-27} = 0b11101;
786 let Inst{26-21} = 0b010010;
787 let Inst{19-16} = 0b1111; // Rn
788 let Inst{5-4} = opcod;
789 }
Evan Chenga67efd12009-06-23 19:39:13 +0000790 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000791 def rr : T2sThreeReg<
792 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
793 opc, ".w\t$Rd, $Rn, $Rm",
794 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000795 let Inst{31-27} = 0b11111;
796 let Inst{26-23} = 0b0100;
797 let Inst{22-21} = opcod;
798 let Inst{15-12} = 0b1111;
799 let Inst{7-4} = 0b0000;
800 }
Evan Chenga67efd12009-06-23 19:39:13 +0000801}
Evan Chengf49810c2009-06-23 17:48:47 +0000802
Johnny Chend68e1192009-12-15 17:24:14 +0000803/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000804/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000805/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000806let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000807multiclass T2I_cmp_irs<bits<4> opcod, string opc,
808 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
809 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000810 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000811 def ri : T2OneRegCmpImm<
812 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
813 opc, ".w\t$Rn, $imm",
814 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000815 let Inst{31-27} = 0b11110;
816 let Inst{25} = 0;
817 let Inst{24-21} = opcod;
818 let Inst{20} = 1; // The S bit.
819 let Inst{15} = 0;
820 let Inst{11-8} = 0b1111; // Rd
821 }
Evan Chenga67efd12009-06-23 19:39:13 +0000822 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000823 def rr : T2TwoRegCmp<
824 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000825 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000826 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{31-27} = 0b11101;
828 let Inst{26-25} = 0b01;
829 let Inst{24-21} = opcod;
830 let Inst{20} = 1; // The S bit.
831 let Inst{14-12} = 0b000; // imm3
832 let Inst{11-8} = 0b1111; // Rd
833 let Inst{7-6} = 0b00; // imm2
834 let Inst{5-4} = 0b00; // type
835 }
Evan Chengf49810c2009-06-23 17:48:47 +0000836 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000837 def rs : T2OneRegCmpShiftedReg<
838 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
839 opc, ".w\t$Rn, $ShiftedRm",
840 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000841 let Inst{31-27} = 0b11101;
842 let Inst{26-25} = 0b01;
843 let Inst{24-21} = opcod;
844 let Inst{20} = 1; // The S bit.
845 let Inst{11-8} = 0b1111; // Rd
846 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000847}
848}
849
Evan Chengf3c21b82009-06-30 02:15:48 +0000850/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000851multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000852 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000853 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
854 opc, ".w\t$Rt, $addr",
855 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000856 let Inst{31-27} = 0b11111;
857 let Inst{26-25} = 0b00;
858 let Inst{24} = signed;
859 let Inst{23} = 1;
860 let Inst{22-21} = opcod;
861 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000862
Owen Anderson75579f72010-11-29 22:44:32 +0000863 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000864 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000865
Owen Anderson80dd3e02010-11-30 22:45:47 +0000866 bits<17> addr;
867 let Inst{19-16} = addr{16-13}; // Rn
868 let Inst{23} = addr{12}; // U
869 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000870 }
Owen Anderson75579f72010-11-29 22:44:32 +0000871 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
872 opc, "\t$Rt, $addr",
873 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000874 let Inst{31-27} = 0b11111;
875 let Inst{26-25} = 0b00;
876 let Inst{24} = signed;
877 let Inst{23} = 0;
878 let Inst{22-21} = opcod;
879 let Inst{20} = 1; // load
880 let Inst{11} = 1;
881 // Offset: index==TRUE, wback==FALSE
882 let Inst{10} = 1; // The P bit.
883 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000884
Owen Anderson75579f72010-11-29 22:44:32 +0000885 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000886 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000887
Owen Anderson75579f72010-11-29 22:44:32 +0000888 bits<13> addr;
889 let Inst{19-16} = addr{12-9}; // Rn
890 let Inst{9} = addr{8}; // U
891 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000892 }
Owen Anderson75579f72010-11-29 22:44:32 +0000893 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
894 opc, ".w\t$Rt, $addr",
895 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000896 let Inst{31-27} = 0b11111;
897 let Inst{26-25} = 0b00;
898 let Inst{24} = signed;
899 let Inst{23} = 0;
900 let Inst{22-21} = opcod;
901 let Inst{20} = 1; // load
902 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000903
Owen Anderson75579f72010-11-29 22:44:32 +0000904 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000905 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000906
Owen Anderson75579f72010-11-29 22:44:32 +0000907 bits<10> addr;
908 let Inst{19-16} = addr{9-6}; // Rn
909 let Inst{3-0} = addr{5-2}; // Rm
910 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000911 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000912
Jim Grosbachd4811102010-12-15 19:03:16 +0000913 def pci : t2PseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
Owen Andersoneb6779c2010-12-07 00:45:21 +0000914 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000915}
916
David Goodwin73b8f162009-06-30 22:11:34 +0000917/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000918multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000919 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000920 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
921 opc, ".w\t$Rt, $addr",
922 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000923 let Inst{31-27} = 0b11111;
924 let Inst{26-23} = 0b0001;
925 let Inst{22-21} = opcod;
926 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000927
Owen Anderson75579f72010-11-29 22:44:32 +0000928 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000929 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000930
Owen Anderson80dd3e02010-11-30 22:45:47 +0000931 bits<17> addr;
932 let Inst{19-16} = addr{16-13}; // Rn
933 let Inst{23} = addr{12}; // U
934 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000935 }
Owen Anderson75579f72010-11-29 22:44:32 +0000936 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
937 opc, "\t$Rt, $addr",
938 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000939 let Inst{31-27} = 0b11111;
940 let Inst{26-23} = 0b0000;
941 let Inst{22-21} = opcod;
942 let Inst{20} = 0; // !load
943 let Inst{11} = 1;
944 // Offset: index==TRUE, wback==FALSE
945 let Inst{10} = 1; // The P bit.
946 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000947
Owen Anderson75579f72010-11-29 22:44:32 +0000948 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000949 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000950
Owen Anderson75579f72010-11-29 22:44:32 +0000951 bits<13> addr;
952 let Inst{19-16} = addr{12-9}; // Rn
953 let Inst{9} = addr{8}; // U
954 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000955 }
Owen Anderson75579f72010-11-29 22:44:32 +0000956 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
957 opc, ".w\t$Rt, $addr",
958 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000959 let Inst{31-27} = 0b11111;
960 let Inst{26-23} = 0b0000;
961 let Inst{22-21} = opcod;
962 let Inst{20} = 0; // !load
963 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000964
Owen Anderson75579f72010-11-29 22:44:32 +0000965 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000966 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000967
Owen Anderson75579f72010-11-29 22:44:32 +0000968 bits<10> addr;
969 let Inst{19-16} = addr{9-6}; // Rn
970 let Inst{3-0} = addr{5-2}; // Rm
971 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000972 }
David Goodwin73b8f162009-06-30 22:11:34 +0000973}
974
Evan Cheng0e55fd62010-09-30 01:08:25 +0000975/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000976/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000977multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000978 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
979 opc, ".w\t$Rd, $Rm",
980 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000981 let Inst{31-27} = 0b11111;
982 let Inst{26-23} = 0b0100;
983 let Inst{22-20} = opcod;
984 let Inst{19-16} = 0b1111; // Rn
985 let Inst{15-12} = 0b1111;
986 let Inst{7} = 1;
987 let Inst{5-4} = 0b00; // rotate
988 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000989 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000990 opc, ".w\t$Rd, $Rm, ror $rot",
991 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000992 let Inst{31-27} = 0b11111;
993 let Inst{26-23} = 0b0100;
994 let Inst{22-20} = opcod;
995 let Inst{19-16} = 0b1111; // Rn
996 let Inst{15-12} = 0b1111;
997 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000998
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000999 bits<2> rot;
1000 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001001 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001002}
1003
Eli Friedman761fa7a2010-06-24 18:20:04 +00001004// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001005multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001006 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1007 opc, "\t$Rd, $Rm",
1008 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001009 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001010 let Inst{31-27} = 0b11111;
1011 let Inst{26-23} = 0b0100;
1012 let Inst{22-20} = opcod;
1013 let Inst{19-16} = 0b1111; // Rn
1014 let Inst{15-12} = 0b1111;
1015 let Inst{7} = 1;
1016 let Inst{5-4} = 0b00; // rotate
1017 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001018 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1019 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001020 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001021 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001022 let Inst{31-27} = 0b11111;
1023 let Inst{26-23} = 0b0100;
1024 let Inst{22-20} = opcod;
1025 let Inst{19-16} = 0b1111; // Rn
1026 let Inst{15-12} = 0b1111;
1027 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001028
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001029 bits<2> rot;
1030 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001031 }
1032}
1033
Eli Friedman761fa7a2010-06-24 18:20:04 +00001034// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1035// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001036multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001037 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1038 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001039 let Inst{31-27} = 0b11111;
1040 let Inst{26-23} = 0b0100;
1041 let Inst{22-20} = opcod;
1042 let Inst{19-16} = 0b1111; // Rn
1043 let Inst{15-12} = 0b1111;
1044 let Inst{7} = 1;
1045 let Inst{5-4} = 0b00; // rotate
1046 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001047 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1048 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001049 let Inst{31-27} = 0b11111;
1050 let Inst{26-23} = 0b0100;
1051 let Inst{22-20} = opcod;
1052 let Inst{19-16} = 0b1111; // Rn
1053 let Inst{15-12} = 0b1111;
1054 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001055
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001056 bits<2> rot;
1057 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001058 }
1059}
1060
Evan Cheng0e55fd62010-09-30 01:08:25 +00001061/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001062/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001063multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001064 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1065 opc, "\t$Rd, $Rn, $Rm",
1066 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001067 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001068 let Inst{31-27} = 0b11111;
1069 let Inst{26-23} = 0b0100;
1070 let Inst{22-20} = opcod;
1071 let Inst{15-12} = 0b1111;
1072 let Inst{7} = 1;
1073 let Inst{5-4} = 0b00; // rotate
1074 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001075 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1076 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001077 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1078 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1079 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001080 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001081 let Inst{31-27} = 0b11111;
1082 let Inst{26-23} = 0b0100;
1083 let Inst{22-20} = opcod;
1084 let Inst{15-12} = 0b1111;
1085 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001086
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001087 bits<2> rot;
1088 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001089 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001090}
1091
Johnny Chen93042d12010-03-02 18:14:57 +00001092// DO variant - disassembly only, no pattern
1093
Evan Cheng0e55fd62010-09-30 01:08:25 +00001094multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001095 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1096 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001097 let Inst{31-27} = 0b11111;
1098 let Inst{26-23} = 0b0100;
1099 let Inst{22-20} = opcod;
1100 let Inst{15-12} = 0b1111;
1101 let Inst{7} = 1;
1102 let Inst{5-4} = 0b00; // rotate
1103 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001104 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1105 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001106 let Inst{31-27} = 0b11111;
1107 let Inst{26-23} = 0b0100;
1108 let Inst{22-20} = opcod;
1109 let Inst{15-12} = 0b1111;
1110 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001111
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001112 bits<2> rot;
1113 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001114 }
1115}
1116
Anton Korobeynikov52237112009-06-17 18:13:58 +00001117//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001118// Instructions
1119//===----------------------------------------------------------------------===//
1120
1121//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001122// Miscellaneous Instructions.
1123//
1124
Owen Andersonda663f72010-11-15 21:30:39 +00001125class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1126 string asm, list<dag> pattern>
1127 : T2XI<oops, iops, itin, asm, pattern> {
1128 bits<4> Rd;
1129 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001130
Jim Grosbach86386922010-12-08 22:10:43 +00001131 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001132 let Inst{26} = label{11};
1133 let Inst{14-12} = label{10-8};
1134 let Inst{7-0} = label{7-0};
1135}
1136
Evan Chenga09b9ca2009-06-24 23:47:58 +00001137// LEApcrel - Load a pc-relative address into a register without offending the
1138// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001139def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1140 (ins t2adrlabel:$addr, pred:$p),
1141 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001142 let Inst{31-27} = 0b11110;
1143 let Inst{25-24} = 0b10;
1144 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1145 let Inst{22} = 0;
1146 let Inst{20} = 0;
1147 let Inst{19-16} = 0b1111; // Rn
1148 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001149
Owen Andersona838a252010-12-14 00:36:49 +00001150 bits<4> Rd;
1151 bits<13> addr;
1152 let Inst{11-8} = Rd;
1153 let Inst{23} = addr{12};
1154 let Inst{21} = addr{12};
1155 let Inst{26} = addr{11};
1156 let Inst{14-12} = addr{10-8};
1157 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001158}
Owen Andersona838a252010-12-14 00:36:49 +00001159
1160let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001161def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1162 Size4Bytes, IIC_iALUi, []>;
1163def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1164 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1165 Size4Bytes, IIC_iALUi,
1166 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001167
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001168
1169// FIXME: None of these add/sub SP special instructions should be necessary
1170// at all for thumb2 since they use the same encodings as the generic
1171// add/sub instructions. In thumb1 we need them since they have dedicated
1172// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001173// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001174let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001175def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1176 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001177 let Inst{31-27} = 0b11110;
1178 let Inst{25} = 0;
1179 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001180 let Inst{15} = 0;
1181}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001182def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1183 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001184 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001185 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001186 let Inst{15} = 0;
1187}
Evan Cheng86198642009-08-07 00:34:42 +00001188
1189// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001190def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001191 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1192 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001193 let Inst{31-27} = 0b11101;
1194 let Inst{26-25} = 0b01;
1195 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001196 let Inst{15} = 0;
1197}
Evan Cheng86198642009-08-07 00:34:42 +00001198
1199// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001200def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1201 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001202 let Inst{31-27} = 0b11110;
1203 let Inst{25} = 0;
1204 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001205 let Inst{15} = 0;
1206}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001207def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1208 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001209 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001210 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001211 let Inst{15} = 0;
1212}
Evan Cheng86198642009-08-07 00:34:42 +00001213
1214// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001215def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001216 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001217 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001218 let Inst{31-27} = 0b11101;
1219 let Inst{26-25} = 0b01;
1220 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001221 let Inst{19-16} = 0b1101; // Rn = sp
1222 let Inst{15} = 0;
1223}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001224} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001225
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001226// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001227def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001228 "sdiv", "\t$Rd, $Rn, $Rm",
1229 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001230 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001231 let Inst{31-27} = 0b11111;
1232 let Inst{26-21} = 0b011100;
1233 let Inst{20} = 0b1;
1234 let Inst{15-12} = 0b1111;
1235 let Inst{7-4} = 0b1111;
1236}
1237
Jim Grosbach7a088642010-11-19 17:11:02 +00001238def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001239 "udiv", "\t$Rd, $Rn, $Rm",
1240 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001241 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001242 let Inst{31-27} = 0b11111;
1243 let Inst{26-21} = 0b011101;
1244 let Inst{20} = 0b1;
1245 let Inst{15-12} = 0b1111;
1246 let Inst{7-4} = 0b1111;
1247}
1248
Evan Chenga09b9ca2009-06-24 23:47:58 +00001249//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001250// Load / store Instructions.
1251//
1252
Evan Cheng055b0312009-06-29 07:51:04 +00001253// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001254let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001255defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001256 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001257
Evan Chengf3c21b82009-06-30 02:15:48 +00001258// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001259defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001260 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001261defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001262 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001263
Evan Chengf3c21b82009-06-30 02:15:48 +00001264// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001265defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001266 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001267defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001268 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001269
Owen Anderson9d63d902010-12-01 19:18:46 +00001270let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001271// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001272def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001273 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001274 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001275} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001276
1277// zextload i1 -> zextload i8
1278def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1279 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1280def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1281 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1282def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1283 (t2LDRBs t2addrmode_so_reg:$addr)>;
1284def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1285 (t2LDRBpci tconstpool:$addr)>;
1286
1287// extload -> zextload
1288// FIXME: Reduce the number of patterns by legalizing extload to zextload
1289// earlier?
1290def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1291 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1292def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1293 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1294def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1295 (t2LDRBs t2addrmode_so_reg:$addr)>;
1296def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1297 (t2LDRBpci tconstpool:$addr)>;
1298
1299def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1300 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1301def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1302 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1303def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1304 (t2LDRBs t2addrmode_so_reg:$addr)>;
1305def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1306 (t2LDRBpci tconstpool:$addr)>;
1307
1308def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1309 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1310def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1311 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1312def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1313 (t2LDRHs t2addrmode_so_reg:$addr)>;
1314def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1315 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001316
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001317// FIXME: The destination register of the loads and stores can't be PC, but
1318// can be SP. We need another regclass (similar to rGPR) to represent
1319// that. Not a pressing issue since these are selected manually,
1320// not via pattern.
1321
Evan Chenge88d5ce2009-07-02 07:28:31 +00001322// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001323
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001324let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001325def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001326 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001327 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001328 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001329 []>;
1330
Owen Anderson6b0fa632010-12-09 02:56:12 +00001331def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1332 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001333 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001334 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001335 []>;
1336
Owen Anderson6b0fa632010-12-09 02:56:12 +00001337def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001338 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001340 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001341 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001342def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1343 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001344 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001345 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001346 []>;
1347
Owen Anderson6b0fa632010-12-09 02:56:12 +00001348def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001349 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001350 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001351 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001352 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001353def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1354 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001355 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001356 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001357 []>;
1358
Owen Anderson6b0fa632010-12-09 02:56:12 +00001359def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001360 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001361 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001362 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001363 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001364def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1365 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001367 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001368 []>;
1369
Owen Anderson6b0fa632010-12-09 02:56:12 +00001370def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001371 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001373 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001374 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001375def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1376 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001377 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001378 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001379 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001380} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001381
Johnny Chene54a3ef2010-03-03 18:45:36 +00001382// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1383// for disassembly only.
1384// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001385class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001386 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1387 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001388 let Inst{31-27} = 0b11111;
1389 let Inst{26-25} = 0b00;
1390 let Inst{24} = signed;
1391 let Inst{23} = 0;
1392 let Inst{22-21} = type;
1393 let Inst{20} = 1; // load
1394 let Inst{11} = 1;
1395 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001396
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001397 bits<4> Rt;
1398 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001399 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001400 let Inst{19-16} = addr{12-9};
1401 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001402}
1403
Evan Cheng0e55fd62010-09-30 01:08:25 +00001404def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1405def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1406def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1407def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1408def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001409
David Goodwin73b8f162009-06-30 22:11:34 +00001410// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001411defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001413defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001414 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001415defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001416 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001417
David Goodwin6647cea2009-06-30 22:50:01 +00001418// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001419let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001420def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001421 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1422 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001423
Evan Cheng6d94f112009-07-03 00:06:39 +00001424// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001425def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001426 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001428 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001429 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001430 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001431
Owen Anderson6b0fa632010-12-09 02:56:12 +00001432def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001433 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001434 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001435 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001436 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001437 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001438
Owen Anderson6b0fa632010-12-09 02:56:12 +00001439def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001440 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001441 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001442 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001443 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001444 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001445
Owen Anderson6b0fa632010-12-09 02:56:12 +00001446def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001447 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001448 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001449 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001450 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001451 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001452
Owen Anderson6b0fa632010-12-09 02:56:12 +00001453def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001454 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001455 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001456 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001457 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001458 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001459
Owen Anderson6b0fa632010-12-09 02:56:12 +00001460def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001461 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001462 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001463 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001464 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001465 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001466
Johnny Chene54a3ef2010-03-03 18:45:36 +00001467// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1468// only.
1469// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001470class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001471 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1472 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001473 let Inst{31-27} = 0b11111;
1474 let Inst{26-25} = 0b00;
1475 let Inst{24} = 0; // not signed
1476 let Inst{23} = 0;
1477 let Inst{22-21} = type;
1478 let Inst{20} = 0; // store
1479 let Inst{11} = 1;
1480 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001481
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001482 bits<4> Rt;
1483 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001484 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001485 let Inst{19-16} = addr{12-9};
1486 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001487}
1488
Evan Cheng0e55fd62010-09-30 01:08:25 +00001489def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1490def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1491def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001492
Johnny Chenae1757b2010-03-11 01:13:36 +00001493// ldrd / strd pre / post variants
1494// For disassembly only.
1495
Owen Anderson9d63d902010-12-01 19:18:46 +00001496def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001497 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001498 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001499
Owen Anderson9d63d902010-12-01 19:18:46 +00001500def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001501 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001502 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001503
1504def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001505 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1506 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001507
1508def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001509 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1510 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001511
Johnny Chen0635fc52010-03-04 17:40:44 +00001512// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1513// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001514// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1515// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001516multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001517
Evan Chengdfed19f2010-11-03 06:34:55 +00001518 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001519 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001520 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001521 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001522 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001523 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001524 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001525 let Inst{20} = 1;
1526 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001527
Owen Anderson80dd3e02010-11-30 22:45:47 +00001528 bits<17> addr;
1529 let Inst{19-16} = addr{16-13}; // Rn
1530 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001531 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001532 }
1533
Evan Chengdfed19f2010-11-03 06:34:55 +00001534 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001535 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001536 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001537 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001538 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001539 let Inst{23} = 0; // U = 0
1540 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001541 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001542 let Inst{20} = 1;
1543 let Inst{15-12} = 0b1111;
1544 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001545
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001546 bits<13> addr;
1547 let Inst{19-16} = addr{12-9}; // Rn
1548 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001549 }
1550
Evan Chengdfed19f2010-11-03 06:34:55 +00001551 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001552 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001553 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001554 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001555 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001556 let Inst{23} = 0; // add = TRUE for T1
1557 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001558 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001559 let Inst{20} = 1;
1560 let Inst{15-12} = 0b1111;
1561 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001562
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001563 bits<10> addr;
1564 let Inst{19-16} = addr{9-6}; // Rn
1565 let Inst{3-0} = addr{5-2}; // Rm
1566 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001567 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001568}
1569
Evan Cheng416941d2010-11-04 05:19:35 +00001570defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1571defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1572defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001573
Evan Cheng2889cce2009-07-03 00:18:36 +00001574//===----------------------------------------------------------------------===//
1575// Load / store multiple Instructions.
1576//
1577
Bill Wendling6c470b82010-11-13 09:09:38 +00001578multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1579 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001580 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001581 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001582 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001583 bits<4> Rn;
1584 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001585
Bill Wendling6c470b82010-11-13 09:09:38 +00001586 let Inst{31-27} = 0b11101;
1587 let Inst{26-25} = 0b00;
1588 let Inst{24-23} = 0b01; // Increment After
1589 let Inst{22} = 0;
1590 let Inst{21} = 0; // No writeback
1591 let Inst{20} = L_bit;
1592 let Inst{19-16} = Rn;
1593 let Inst{15-0} = regs;
1594 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001595 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001596 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001597 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001598 bits<4> Rn;
1599 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001600
Bill Wendling6c470b82010-11-13 09:09:38 +00001601 let Inst{31-27} = 0b11101;
1602 let Inst{26-25} = 0b00;
1603 let Inst{24-23} = 0b01; // Increment After
1604 let Inst{22} = 0;
1605 let Inst{21} = 1; // Writeback
1606 let Inst{20} = L_bit;
1607 let Inst{19-16} = Rn;
1608 let Inst{15-0} = regs;
1609 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001610 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001611 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1612 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1613 bits<4> Rn;
1614 bits<16> regs;
1615
1616 let Inst{31-27} = 0b11101;
1617 let Inst{26-25} = 0b00;
1618 let Inst{24-23} = 0b10; // Decrement Before
1619 let Inst{22} = 0;
1620 let Inst{21} = 0; // No writeback
1621 let Inst{20} = L_bit;
1622 let Inst{19-16} = Rn;
1623 let Inst{15-0} = regs;
1624 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001625 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001626 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1627 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1628 bits<4> Rn;
1629 bits<16> regs;
1630
1631 let Inst{31-27} = 0b11101;
1632 let Inst{26-25} = 0b00;
1633 let Inst{24-23} = 0b10; // Decrement Before
1634 let Inst{22} = 0;
1635 let Inst{21} = 1; // Writeback
1636 let Inst{20} = L_bit;
1637 let Inst{19-16} = Rn;
1638 let Inst{15-0} = regs;
1639 }
1640}
1641
Bill Wendlingc93989a2010-11-13 11:20:05 +00001642let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001643
1644let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1645defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1646
1647let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1648defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1649
1650} // neverHasSideEffects
1651
Bob Wilson815baeb2010-03-13 01:08:20 +00001652
Evan Cheng9cb9e672009-06-27 02:26:13 +00001653//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001654// Move Instructions.
1655//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001656
Evan Chengf49810c2009-06-23 17:48:47 +00001657let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001658def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1659 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001660 let Inst{31-27} = 0b11101;
1661 let Inst{26-25} = 0b01;
1662 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001663 let Inst{19-16} = 0b1111; // Rn
1664 let Inst{14-12} = 0b000;
1665 let Inst{7-4} = 0b0000;
1666}
Evan Chengf49810c2009-06-23 17:48:47 +00001667
Evan Cheng5adb66a2009-09-28 09:14:39 +00001668// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001669let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1670 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001671def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1672 "mov", ".w\t$Rd, $imm",
1673 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001674 let Inst{31-27} = 0b11110;
1675 let Inst{25} = 0;
1676 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001677 let Inst{19-16} = 0b1111; // Rn
1678 let Inst{15} = 0;
1679}
David Goodwin83b35932009-06-26 16:10:07 +00001680
Evan Chengc4af4632010-11-17 20:13:28 +00001681let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001682def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001683 "movw", "\t$Rd, $imm",
1684 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001685 let Inst{31-27} = 0b11110;
1686 let Inst{25} = 1;
1687 let Inst{24-21} = 0b0010;
1688 let Inst{20} = 0; // The S bit.
1689 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001690
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001691 bits<4> Rd;
1692 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001693
Jim Grosbach86386922010-12-08 22:10:43 +00001694 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001695 let Inst{19-16} = imm{15-12};
1696 let Inst{26} = imm{11};
1697 let Inst{14-12} = imm{10-8};
1698 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001699}
Evan Chengf49810c2009-06-23 17:48:47 +00001700
Evan Cheng53519f02011-01-21 18:55:51 +00001701def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001702 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1703
1704let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001705def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1706 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001707 "movt", "\t$Rd, $imm",
1708 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001709 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001710 let Inst{31-27} = 0b11110;
1711 let Inst{25} = 1;
1712 let Inst{24-21} = 0b0110;
1713 let Inst{20} = 0; // The S bit.
1714 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001715
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001716 bits<4> Rd;
1717 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001718
Jim Grosbach86386922010-12-08 22:10:43 +00001719 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001720 let Inst{19-16} = imm{15-12};
1721 let Inst{26} = imm{11};
1722 let Inst{14-12} = imm{10-8};
1723 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001724}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001725
Evan Cheng53519f02011-01-21 18:55:51 +00001726def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001727 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1728} // Constraints
1729
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001730def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001731
Anton Korobeynikov52237112009-06-17 18:13:58 +00001732//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001733// Extend Instructions.
1734//
1735
1736// Sign extenders
1737
Evan Cheng0e55fd62010-09-30 01:08:25 +00001738defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001739 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001740defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001741 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001742defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001743
Evan Cheng0e55fd62010-09-30 01:08:25 +00001744defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001745 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001746defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001747 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001748defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001749
Johnny Chen93042d12010-03-02 18:14:57 +00001750// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001751
1752// Zero extenders
1753
1754let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001755defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001756 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001757defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001758 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001759defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001760 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001761
Jim Grosbach79464942010-07-28 23:17:45 +00001762// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1763// The transformation should probably be done as a combiner action
1764// instead so we can include a check for masking back in the upper
1765// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001766//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001767// (t2UXTB16r_rot rGPR:$Src, 24)>,
1768// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001769def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001770 (t2UXTB16r_rot rGPR:$Src, 8)>,
1771 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001772
Evan Cheng0e55fd62010-09-30 01:08:25 +00001773defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001774 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001775defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001776 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001777defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001778}
1779
1780//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001781// Arithmetic Instructions.
1782//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001783
Johnny Chend68e1192009-12-15 17:24:14 +00001784defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1785 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1786defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1787 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001788
Evan Chengf49810c2009-06-23 17:48:47 +00001789// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001790defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001791 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001792 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1793defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001794 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001795 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001796
Johnny Chend68e1192009-12-15 17:24:14 +00001797defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001798 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001799defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001800 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001801defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001802 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001803defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001804 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001805
David Goodwin752aa7d2009-07-27 16:39:05 +00001806// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001807defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001808 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1809defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1810 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001811
1812// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001813// The assume-no-carry-in form uses the negation of the input since add/sub
1814// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1815// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1816// details.
1817// The AddedComplexity preferences the first variant over the others since
1818// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001819let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001820def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1821 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1822def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1823 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1824def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1825 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1826let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001827def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1828 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1829def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1830 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001831// The with-carry-in form matches bitwise not instead of the negation.
1832// Effectively, the inverse interpretation of the carry flag already accounts
1833// for part of the negation.
1834let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001835def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1836 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1837def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1838 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001839
Johnny Chen93042d12010-03-02 18:14:57 +00001840// Select Bytes -- for disassembly only
1841
Owen Andersonc7373f82010-11-30 20:00:01 +00001842def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1843 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001844 let Inst{31-27} = 0b11111;
1845 let Inst{26-24} = 0b010;
1846 let Inst{23} = 0b1;
1847 let Inst{22-20} = 0b010;
1848 let Inst{15-12} = 0b1111;
1849 let Inst{7} = 0b1;
1850 let Inst{6-4} = 0b000;
1851}
1852
Johnny Chenadc77332010-02-26 22:04:29 +00001853// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1854// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001855class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001856 list<dag> pat = [/* For disassembly only; pattern left blank */],
1857 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1858 string asm = "\t$Rd, $Rn, $Rm">
1859 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001860 let Inst{31-27} = 0b11111;
1861 let Inst{26-23} = 0b0101;
1862 let Inst{22-20} = op22_20;
1863 let Inst{15-12} = 0b1111;
1864 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001865
Owen Anderson46c478e2010-11-17 19:57:38 +00001866 bits<4> Rd;
1867 bits<4> Rn;
1868 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001869
Jim Grosbach86386922010-12-08 22:10:43 +00001870 let Inst{11-8} = Rd;
1871 let Inst{19-16} = Rn;
1872 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001873}
1874
1875// Saturating add/subtract -- for disassembly only
1876
Nate Begeman692433b2010-07-29 17:56:55 +00001877def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001878 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1879 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001880def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1881def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1882def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001883def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1884 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1885def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1886 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001887def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001888def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001889 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1890 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001891def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1892def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1893def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1894def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1895def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1896def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1897def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1898def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1899
1900// Signed/Unsigned add/subtract -- for disassembly only
1901
1902def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1903def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1904def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1905def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1906def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1907def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1908def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1909def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1910def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1911def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1912def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1913def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1914
1915// Signed/Unsigned halving add/subtract -- for disassembly only
1916
1917def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1918def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1919def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1920def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1921def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1922def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1923def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1924def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1925def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1926def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1927def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1928def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1929
Owen Anderson821752e2010-11-18 20:32:18 +00001930// Helper class for disassembly only
1931// A6.3.16 & A6.3.17
1932// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1933class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1934 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1935 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1936 let Inst{31-27} = 0b11111;
1937 let Inst{26-24} = 0b011;
1938 let Inst{23} = long;
1939 let Inst{22-20} = op22_20;
1940 let Inst{7-4} = op7_4;
1941}
1942
1943class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1944 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1945 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1946 let Inst{31-27} = 0b11111;
1947 let Inst{26-24} = 0b011;
1948 let Inst{23} = long;
1949 let Inst{22-20} = op22_20;
1950 let Inst{7-4} = op7_4;
1951}
1952
Johnny Chenadc77332010-02-26 22:04:29 +00001953// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1954
Owen Anderson821752e2010-11-18 20:32:18 +00001955def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1956 (ins rGPR:$Rn, rGPR:$Rm),
1957 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001958 let Inst{15-12} = 0b1111;
1959}
Owen Anderson821752e2010-11-18 20:32:18 +00001960def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001961 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001962 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001963
1964// Signed/Unsigned saturate -- for disassembly only
1965
Owen Anderson46c478e2010-11-17 19:57:38 +00001966class T2SatI<dag oops, dag iops, InstrItinClass itin,
1967 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001968 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001969 bits<4> Rd;
1970 bits<4> Rn;
1971 bits<5> sat_imm;
1972 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001973
Jim Grosbach86386922010-12-08 22:10:43 +00001974 let Inst{11-8} = Rd;
1975 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001976 let Inst{4-0} = sat_imm{4-0};
1977 let Inst{21} = sh{6};
1978 let Inst{14-12} = sh{4-2};
1979 let Inst{7-6} = sh{1-0};
1980}
1981
Owen Andersonc7373f82010-11-30 20:00:01 +00001982def t2SSAT: T2SatI<
1983 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001984 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001985 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001986 let Inst{31-27} = 0b11110;
1987 let Inst{25-22} = 0b1100;
1988 let Inst{20} = 0;
1989 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001990}
1991
Owen Andersonc7373f82010-11-30 20:00:01 +00001992def t2SSAT16: T2SatI<
1993 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001994 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001995 [/* For disassembly only; pattern left blank */]> {
1996 let Inst{31-27} = 0b11110;
1997 let Inst{25-22} = 0b1100;
1998 let Inst{20} = 0;
1999 let Inst{15} = 0;
2000 let Inst{21} = 1; // sh = '1'
2001 let Inst{14-12} = 0b000; // imm3 = '000'
2002 let Inst{7-6} = 0b00; // imm2 = '00'
2003}
2004
Owen Andersonc7373f82010-11-30 20:00:01 +00002005def t2USAT: T2SatI<
2006 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2007 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002008 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002009 let Inst{31-27} = 0b11110;
2010 let Inst{25-22} = 0b1110;
2011 let Inst{20} = 0;
2012 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002013}
2014
Owen Andersonc7373f82010-11-30 20:00:01 +00002015def t2USAT16: T2SatI<
2016 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2017 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002018 [/* For disassembly only; pattern left blank */]> {
2019 let Inst{31-27} = 0b11110;
2020 let Inst{25-22} = 0b1110;
2021 let Inst{20} = 0;
2022 let Inst{15} = 0;
2023 let Inst{21} = 1; // sh = '1'
2024 let Inst{14-12} = 0b000; // imm3 = '000'
2025 let Inst{7-6} = 0b00; // imm2 = '00'
2026}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002027
Bob Wilson38aa2872010-08-13 21:48:10 +00002028def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2029def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002030
Evan Chengf49810c2009-06-23 17:48:47 +00002031//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002032// Shift and rotate Instructions.
2033//
2034
Johnny Chend68e1192009-12-15 17:24:14 +00002035defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2036defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2037defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2038defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002039
David Goodwinca01a8d2009-09-01 18:32:09 +00002040let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002041def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2042 "rrx", "\t$Rd, $Rm",
2043 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002044 let Inst{31-27} = 0b11101;
2045 let Inst{26-25} = 0b01;
2046 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002047 let Inst{19-16} = 0b1111; // Rn
2048 let Inst{14-12} = 0b000;
2049 let Inst{7-4} = 0b0011;
2050}
David Goodwinca01a8d2009-09-01 18:32:09 +00002051}
Evan Chenga67efd12009-06-23 19:39:13 +00002052
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002053let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002054def t2MOVsrl_flag : T2TwoRegShiftImm<
2055 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2056 "lsrs", ".w\t$Rd, $Rm, #1",
2057 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002058 let Inst{31-27} = 0b11101;
2059 let Inst{26-25} = 0b01;
2060 let Inst{24-21} = 0b0010;
2061 let Inst{20} = 1; // The S bit.
2062 let Inst{19-16} = 0b1111; // Rn
2063 let Inst{5-4} = 0b01; // Shift type.
2064 // Shift amount = Inst{14-12:7-6} = 1.
2065 let Inst{14-12} = 0b000;
2066 let Inst{7-6} = 0b01;
2067}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002068def t2MOVsra_flag : T2TwoRegShiftImm<
2069 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2070 "asrs", ".w\t$Rd, $Rm, #1",
2071 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002072 let Inst{31-27} = 0b11101;
2073 let Inst{26-25} = 0b01;
2074 let Inst{24-21} = 0b0010;
2075 let Inst{20} = 1; // The S bit.
2076 let Inst{19-16} = 0b1111; // Rn
2077 let Inst{5-4} = 0b10; // Shift type.
2078 // Shift amount = Inst{14-12:7-6} = 1.
2079 let Inst{14-12} = 0b000;
2080 let Inst{7-6} = 0b01;
2081}
David Goodwin3583df72009-07-28 17:06:49 +00002082}
2083
Evan Chenga67efd12009-06-23 19:39:13 +00002084//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002085// Bitwise Instructions.
2086//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002087
Johnny Chend68e1192009-12-15 17:24:14 +00002088defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002089 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002090 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2091defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002092 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002093 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2094defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002095 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002096 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002097
Johnny Chend68e1192009-12-15 17:24:14 +00002098defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002099 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002100 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002101
Owen Anderson2f7aed32010-11-17 22:16:31 +00002102class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2103 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002104 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002105 bits<4> Rd;
2106 bits<5> msb;
2107 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002108
Jim Grosbach86386922010-12-08 22:10:43 +00002109 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002110 let Inst{4-0} = msb{4-0};
2111 let Inst{14-12} = lsb{4-2};
2112 let Inst{7-6} = lsb{1-0};
2113}
2114
2115class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2116 string opc, string asm, list<dag> pattern>
2117 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2118 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002119
Jim Grosbach86386922010-12-08 22:10:43 +00002120 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002121}
2122
2123let Constraints = "$src = $Rd" in
2124def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2125 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2126 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002127 let Inst{31-27} = 0b11110;
2128 let Inst{25} = 1;
2129 let Inst{24-20} = 0b10110;
2130 let Inst{19-16} = 0b1111; // Rn
2131 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002132
Owen Anderson2f7aed32010-11-17 22:16:31 +00002133 bits<10> imm;
2134 let msb{4-0} = imm{9-5};
2135 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002136}
Evan Chengf49810c2009-06-23 17:48:47 +00002137
Owen Anderson2f7aed32010-11-17 22:16:31 +00002138def t2SBFX: T2TwoRegBitFI<
2139 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2140 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002141 let Inst{31-27} = 0b11110;
2142 let Inst{25} = 1;
2143 let Inst{24-20} = 0b10100;
2144 let Inst{15} = 0;
2145}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002146
Owen Anderson2f7aed32010-11-17 22:16:31 +00002147def t2UBFX: T2TwoRegBitFI<
2148 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2149 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002150 let Inst{31-27} = 0b11110;
2151 let Inst{25} = 1;
2152 let Inst{24-20} = 0b11100;
2153 let Inst{15} = 0;
2154}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002155
Johnny Chen9474d552010-02-02 19:31:58 +00002156// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002157let Constraints = "$src = $Rd" in {
2158 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2159 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2160 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2161 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2162 bf_inv_mask_imm:$imm))]> {
2163 let Inst{31-27} = 0b11110;
2164 let Inst{25} = 1;
2165 let Inst{24-20} = 0b10110;
2166 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002167
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002168 bits<10> imm;
2169 let msb{4-0} = imm{9-5};
2170 let lsb{4-0} = imm{4-0};
2171 }
2172
2173 // GNU as only supports this form of bfi (w/ 4 arguments)
2174 let isAsmParserOnly = 1 in
2175 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2176 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2177 width_imm:$width),
2178 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2179 []> {
2180 let Inst{31-27} = 0b11110;
2181 let Inst{25} = 1;
2182 let Inst{24-20} = 0b10110;
2183 let Inst{15} = 0;
2184
2185 bits<5> lsbit;
2186 bits<5> width;
2187 let msb{4-0} = width; // Custom encoder => lsb+width-1
2188 let lsb{4-0} = lsbit;
2189 }
Johnny Chen9474d552010-02-02 19:31:58 +00002190}
Evan Chengf49810c2009-06-23 17:48:47 +00002191
Evan Cheng7e1bf302010-09-29 00:27:46 +00002192defm t2ORN : T2I_bin_irs<0b0011, "orn",
2193 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2194 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002195
2196// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2197let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002198defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002199 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002200 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002201
2202
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002203let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002204def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2205 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002206
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002207// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002208def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2209 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002210 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002211
2212def : T2Pat<(t2_so_imm_not:$src),
2213 (t2MVNi t2_so_imm_not:$src)>;
2214
Evan Chengf49810c2009-06-23 17:48:47 +00002215//===----------------------------------------------------------------------===//
2216// Multiply Instructions.
2217//
Evan Cheng8de898a2009-06-26 00:19:44 +00002218let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002219def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2220 "mul", "\t$Rd, $Rn, $Rm",
2221 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002222 let Inst{31-27} = 0b11111;
2223 let Inst{26-23} = 0b0110;
2224 let Inst{22-20} = 0b000;
2225 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2226 let Inst{7-4} = 0b0000; // Multiply
2227}
Evan Chengf49810c2009-06-23 17:48:47 +00002228
Owen Anderson35141a92010-11-18 01:08:42 +00002229def t2MLA: T2FourReg<
2230 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2231 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2232 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002233 let Inst{31-27} = 0b11111;
2234 let Inst{26-23} = 0b0110;
2235 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002236 let Inst{7-4} = 0b0000; // Multiply
2237}
Evan Chengf49810c2009-06-23 17:48:47 +00002238
Owen Anderson35141a92010-11-18 01:08:42 +00002239def t2MLS: T2FourReg<
2240 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2241 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2242 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002243 let Inst{31-27} = 0b11111;
2244 let Inst{26-23} = 0b0110;
2245 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002246 let Inst{7-4} = 0b0001; // Multiply and Subtract
2247}
Evan Chengf49810c2009-06-23 17:48:47 +00002248
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002249// Extra precision multiplies with low / high results
2250let neverHasSideEffects = 1 in {
2251let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002252def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002253 (outs rGPR:$Rd, rGPR:$Ra),
2254 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002255 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002256
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002257def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002258 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002259 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002260 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002261} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002262
2263// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002264def t2SMLAL : T2MulLong<0b100, 0b0000,
2265 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002266 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002267 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002268
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002269def t2UMLAL : T2MulLong<0b110, 0b0000,
2270 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002271 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002272 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002273
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002274def t2UMAAL : T2MulLong<0b110, 0b0110,
2275 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002276 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002277 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002278} // neverHasSideEffects
2279
Johnny Chen93042d12010-03-02 18:14:57 +00002280// Rounding variants of the below included for disassembly only
2281
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002282// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002283def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2284 "smmul", "\t$Rd, $Rn, $Rm",
2285 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002286 let Inst{31-27} = 0b11111;
2287 let Inst{26-23} = 0b0110;
2288 let Inst{22-20} = 0b101;
2289 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2290 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2291}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002292
Owen Anderson821752e2010-11-18 20:32:18 +00002293def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2294 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002295 let Inst{31-27} = 0b11111;
2296 let Inst{26-23} = 0b0110;
2297 let Inst{22-20} = 0b101;
2298 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2299 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2300}
2301
Owen Anderson821752e2010-11-18 20:32:18 +00002302def t2SMMLA : T2FourReg<
2303 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2304 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2305 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002306 let Inst{31-27} = 0b11111;
2307 let Inst{26-23} = 0b0110;
2308 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002309 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2310}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002311
Owen Anderson821752e2010-11-18 20:32:18 +00002312def t2SMMLAR: T2FourReg<
2313 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2314 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002315 let Inst{31-27} = 0b11111;
2316 let Inst{26-23} = 0b0110;
2317 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002318 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2319}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002320
Owen Anderson821752e2010-11-18 20:32:18 +00002321def t2SMMLS: T2FourReg<
2322 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2323 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2324 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002325 let Inst{31-27} = 0b11111;
2326 let Inst{26-23} = 0b0110;
2327 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002328 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2329}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002330
Owen Anderson821752e2010-11-18 20:32:18 +00002331def t2SMMLSR:T2FourReg<
2332 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2333 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002334 let Inst{31-27} = 0b11111;
2335 let Inst{26-23} = 0b0110;
2336 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002337 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2338}
2339
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002340multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002341 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2342 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2343 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2344 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002345 let Inst{31-27} = 0b11111;
2346 let Inst{26-23} = 0b0110;
2347 let Inst{22-20} = 0b001;
2348 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2349 let Inst{7-6} = 0b00;
2350 let Inst{5-4} = 0b00;
2351 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002352
Owen Anderson821752e2010-11-18 20:32:18 +00002353 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2354 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2355 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2356 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002357 let Inst{31-27} = 0b11111;
2358 let Inst{26-23} = 0b0110;
2359 let Inst{22-20} = 0b001;
2360 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2361 let Inst{7-6} = 0b00;
2362 let Inst{5-4} = 0b01;
2363 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002364
Owen Anderson821752e2010-11-18 20:32:18 +00002365 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2366 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2367 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2368 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002369 let Inst{31-27} = 0b11111;
2370 let Inst{26-23} = 0b0110;
2371 let Inst{22-20} = 0b001;
2372 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2373 let Inst{7-6} = 0b00;
2374 let Inst{5-4} = 0b10;
2375 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002376
Owen Anderson821752e2010-11-18 20:32:18 +00002377 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2378 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2379 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2380 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002381 let Inst{31-27} = 0b11111;
2382 let Inst{26-23} = 0b0110;
2383 let Inst{22-20} = 0b001;
2384 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2385 let Inst{7-6} = 0b00;
2386 let Inst{5-4} = 0b11;
2387 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002388
Owen Anderson821752e2010-11-18 20:32:18 +00002389 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2390 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2391 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2392 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002393 let Inst{31-27} = 0b11111;
2394 let Inst{26-23} = 0b0110;
2395 let Inst{22-20} = 0b011;
2396 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2397 let Inst{7-6} = 0b00;
2398 let Inst{5-4} = 0b00;
2399 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002400
Owen Anderson821752e2010-11-18 20:32:18 +00002401 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2402 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2403 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2404 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002405 let Inst{31-27} = 0b11111;
2406 let Inst{26-23} = 0b0110;
2407 let Inst{22-20} = 0b011;
2408 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2409 let Inst{7-6} = 0b00;
2410 let Inst{5-4} = 0b01;
2411 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002412}
2413
2414
2415multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002416 def BB : T2FourReg<
2417 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2418 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2419 [(set rGPR:$Rd, (add rGPR:$Ra,
2420 (opnode (sext_inreg rGPR:$Rn, i16),
2421 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002422 let Inst{31-27} = 0b11111;
2423 let Inst{26-23} = 0b0110;
2424 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002425 let Inst{7-6} = 0b00;
2426 let Inst{5-4} = 0b00;
2427 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002428
Owen Anderson821752e2010-11-18 20:32:18 +00002429 def BT : T2FourReg<
2430 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2431 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2432 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2433 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002434 let Inst{31-27} = 0b11111;
2435 let Inst{26-23} = 0b0110;
2436 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{7-6} = 0b00;
2438 let Inst{5-4} = 0b01;
2439 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002440
Owen Anderson821752e2010-11-18 20:32:18 +00002441 def TB : T2FourReg<
2442 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2443 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2444 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2445 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002446 let Inst{31-27} = 0b11111;
2447 let Inst{26-23} = 0b0110;
2448 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002449 let Inst{7-6} = 0b00;
2450 let Inst{5-4} = 0b10;
2451 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002452
Owen Anderson821752e2010-11-18 20:32:18 +00002453 def TT : T2FourReg<
2454 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2455 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2456 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2457 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002458 let Inst{31-27} = 0b11111;
2459 let Inst{26-23} = 0b0110;
2460 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002461 let Inst{7-6} = 0b00;
2462 let Inst{5-4} = 0b11;
2463 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002464
Owen Anderson821752e2010-11-18 20:32:18 +00002465 def WB : T2FourReg<
2466 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2467 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2468 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2469 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002470 let Inst{31-27} = 0b11111;
2471 let Inst{26-23} = 0b0110;
2472 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002473 let Inst{7-6} = 0b00;
2474 let Inst{5-4} = 0b00;
2475 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002476
Owen Anderson821752e2010-11-18 20:32:18 +00002477 def WT : T2FourReg<
2478 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2479 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2480 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2481 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002482 let Inst{31-27} = 0b11111;
2483 let Inst{26-23} = 0b0110;
2484 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002485 let Inst{7-6} = 0b00;
2486 let Inst{5-4} = 0b01;
2487 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002488}
2489
2490defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2491defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2492
Johnny Chenadc77332010-02-26 22:04:29 +00002493// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002494def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2495 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002496 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002497def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2498 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002499 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002500def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2501 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002502 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002503def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2504 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002505 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002506
Johnny Chenadc77332010-02-26 22:04:29 +00002507// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2508// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002509
Owen Anderson821752e2010-11-18 20:32:18 +00002510def t2SMUAD: T2ThreeReg_mac<
2511 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2512 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002513 let Inst{15-12} = 0b1111;
2514}
Owen Anderson821752e2010-11-18 20:32:18 +00002515def t2SMUADX:T2ThreeReg_mac<
2516 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2517 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002518 let Inst{15-12} = 0b1111;
2519}
Owen Anderson821752e2010-11-18 20:32:18 +00002520def t2SMUSD: T2ThreeReg_mac<
2521 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2522 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002523 let Inst{15-12} = 0b1111;
2524}
Owen Anderson821752e2010-11-18 20:32:18 +00002525def t2SMUSDX:T2ThreeReg_mac<
2526 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2527 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002528 let Inst{15-12} = 0b1111;
2529}
Owen Anderson821752e2010-11-18 20:32:18 +00002530def t2SMLAD : T2ThreeReg_mac<
2531 0, 0b010, 0b0000, (outs rGPR:$Rd),
2532 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2533 "\t$Rd, $Rn, $Rm, $Ra", []>;
2534def t2SMLADX : T2FourReg_mac<
2535 0, 0b010, 0b0001, (outs rGPR:$Rd),
2536 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2537 "\t$Rd, $Rn, $Rm, $Ra", []>;
2538def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2539 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2540 "\t$Rd, $Rn, $Rm, $Ra", []>;
2541def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2542 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2543 "\t$Rd, $Rn, $Rm, $Ra", []>;
2544def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2545 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2546 "\t$Ra, $Rd, $Rm, $Rn", []>;
2547def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2548 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2549 "\t$Ra, $Rd, $Rm, $Rn", []>;
2550def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2551 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2552 "\t$Ra, $Rd, $Rm, $Rn", []>;
2553def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2554 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2555 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002556
2557//===----------------------------------------------------------------------===//
2558// Misc. Arithmetic Instructions.
2559//
2560
Jim Grosbach80dc1162010-02-16 21:23:02 +00002561class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2562 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002563 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002564 let Inst{31-27} = 0b11111;
2565 let Inst{26-22} = 0b01010;
2566 let Inst{21-20} = op1;
2567 let Inst{15-12} = 0b1111;
2568 let Inst{7-6} = 0b10;
2569 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002570 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002571}
Evan Chengf49810c2009-06-23 17:48:47 +00002572
Owen Anderson612fb5b2010-11-18 21:15:19 +00002573def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2574 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002575
Owen Anderson612fb5b2010-11-18 21:15:19 +00002576def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2577 "rbit", "\t$Rd, $Rm",
2578 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002579
Owen Anderson612fb5b2010-11-18 21:15:19 +00002580def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2581 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002582
Owen Anderson612fb5b2010-11-18 21:15:19 +00002583def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2584 "rev16", ".w\t$Rd, $Rm",
2585 [(set rGPR:$Rd,
2586 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2587 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2588 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2589 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002590
Owen Anderson612fb5b2010-11-18 21:15:19 +00002591def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2592 "revsh", ".w\t$Rd, $Rm",
2593 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002594 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002595 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2596 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002597
Owen Anderson612fb5b2010-11-18 21:15:19 +00002598def t2PKHBT : T2ThreeReg<
2599 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2600 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2601 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2602 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002603 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002604 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002605 let Inst{31-27} = 0b11101;
2606 let Inst{26-25} = 0b01;
2607 let Inst{24-20} = 0b01100;
2608 let Inst{5} = 0; // BT form
2609 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002610
Owen Anderson71c11822010-11-18 23:29:56 +00002611 bits<8> sh;
2612 let Inst{14-12} = sh{7-5};
2613 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002614}
Evan Cheng40289b02009-07-07 05:35:52 +00002615
2616// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002617def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2618 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002619 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002620def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2621 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002622 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002623
Bob Wilsondc66eda2010-08-16 22:26:55 +00002624// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2625// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002626def t2PKHTB : T2ThreeReg<
2627 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2628 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2629 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2630 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002631 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002632 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002633 let Inst{31-27} = 0b11101;
2634 let Inst{26-25} = 0b01;
2635 let Inst{24-20} = 0b01100;
2636 let Inst{5} = 1; // TB form
2637 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002638
Owen Anderson71c11822010-11-18 23:29:56 +00002639 bits<8> sh;
2640 let Inst{14-12} = sh{7-5};
2641 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002642}
Evan Cheng40289b02009-07-07 05:35:52 +00002643
2644// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2645// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002646def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002647 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002648 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002649def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002650 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2651 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002652 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002653
2654//===----------------------------------------------------------------------===//
2655// Comparison Instructions...
2656//
Johnny Chend68e1192009-12-15 17:24:14 +00002657defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002658 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002659 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002660
2661def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2662 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2663def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2664 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2665def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2666 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002667
Dan Gohman4b7dff92010-08-26 15:50:25 +00002668//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2669// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002670//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2671// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002672defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002673 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002674 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2675
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002676//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2677// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002678
2679def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2680 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002681
Johnny Chend68e1192009-12-15 17:24:14 +00002682defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002683 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002684 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002685defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002686 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002687 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002688
Evan Chenge253c952009-07-07 20:39:03 +00002689// Conditional moves
2690// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002691// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002692let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002693def t2MOVCCr : T2TwoReg<
2694 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2695 "mov", ".w\t$Rd, $Rm",
2696 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2697 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002698 let Inst{31-27} = 0b11101;
2699 let Inst{26-25} = 0b01;
2700 let Inst{24-21} = 0b0010;
2701 let Inst{20} = 0; // The S bit.
2702 let Inst{19-16} = 0b1111; // Rn
2703 let Inst{14-12} = 0b000;
2704 let Inst{7-4} = 0b0000;
2705}
Evan Chenge253c952009-07-07 20:39:03 +00002706
Evan Chengc4af4632010-11-17 20:13:28 +00002707let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002708def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2709 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2710[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2711 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002712 let Inst{31-27} = 0b11110;
2713 let Inst{25} = 0;
2714 let Inst{24-21} = 0b0010;
2715 let Inst{20} = 0; // The S bit.
2716 let Inst{19-16} = 0b1111; // Rn
2717 let Inst{15} = 0;
2718}
Evan Chengf49810c2009-06-23 17:48:47 +00002719
Evan Chengc4af4632010-11-17 20:13:28 +00002720let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002721def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002722 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002723 "movw", "\t$Rd, $imm", []>,
2724 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002725 let Inst{31-27} = 0b11110;
2726 let Inst{25} = 1;
2727 let Inst{24-21} = 0b0010;
2728 let Inst{20} = 0; // The S bit.
2729 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002730
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002731 bits<4> Rd;
2732 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002733
Jim Grosbach86386922010-12-08 22:10:43 +00002734 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002735 let Inst{19-16} = imm{15-12};
2736 let Inst{26} = imm{11};
2737 let Inst{14-12} = imm{10-8};
2738 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002739}
2740
Evan Chengc4af4632010-11-17 20:13:28 +00002741let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002742def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2743 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002744 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002745
Evan Chengc4af4632010-11-17 20:13:28 +00002746let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002747def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2748 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2749[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002750 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002751 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002752 let Inst{31-27} = 0b11110;
2753 let Inst{25} = 0;
2754 let Inst{24-21} = 0b0011;
2755 let Inst{20} = 0; // The S bit.
2756 let Inst{19-16} = 0b1111; // Rn
2757 let Inst{15} = 0;
2758}
2759
Johnny Chend68e1192009-12-15 17:24:14 +00002760class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2761 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002762 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002763 let Inst{31-27} = 0b11101;
2764 let Inst{26-25} = 0b01;
2765 let Inst{24-21} = 0b0010;
2766 let Inst{20} = 0; // The S bit.
2767 let Inst{19-16} = 0b1111; // Rn
2768 let Inst{5-4} = opcod; // Shift type.
2769}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002770def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2771 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2772 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2773 RegConstraint<"$false = $Rd">;
2774def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2775 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2776 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2777 RegConstraint<"$false = $Rd">;
2778def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2779 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2780 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2781 RegConstraint<"$false = $Rd">;
2782def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2783 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2784 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2785 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002786} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002787
David Goodwin5e47a9a2009-06-30 18:04:13 +00002788//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002789// Atomic operations intrinsics
2790//
2791
2792// memory barriers protect the atomic sequences
2793let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002794def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2795 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2796 Requires<[IsThumb, HasDB]> {
2797 bits<4> opt;
2798 let Inst{31-4} = 0xf3bf8f5;
2799 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002800}
2801}
2802
Bob Wilsonf74a4292010-10-30 00:54:37 +00002803def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2804 "dsb", "\t$opt",
2805 [/* For disassembly only; pattern left blank */]>,
2806 Requires<[IsThumb, HasDB]> {
2807 bits<4> opt;
2808 let Inst{31-4} = 0xf3bf8f4;
2809 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002810}
2811
Johnny Chena4339822010-03-03 00:16:28 +00002812// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002813def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002814 [/* For disassembly only; pattern left blank */]>,
2815 Requires<[IsThumb2, HasV7]> {
2816 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002817 let Inst{3-0} = 0b1111;
2818}
2819
Johnny Chend68e1192009-12-15 17:24:14 +00002820class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2821 InstrItinClass itin, string opc, string asm, string cstr,
2822 list<dag> pattern, bits<4> rt2 = 0b1111>
2823 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2824 let Inst{31-27} = 0b11101;
2825 let Inst{26-20} = 0b0001101;
2826 let Inst{11-8} = rt2;
2827 let Inst{7-6} = 0b01;
2828 let Inst{5-4} = opcod;
2829 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002830
Owen Anderson91a7c592010-11-19 00:28:38 +00002831 bits<4> Rn;
2832 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002833 let Inst{19-16} = Rn;
2834 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002835}
2836class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2837 InstrItinClass itin, string opc, string asm, string cstr,
2838 list<dag> pattern, bits<4> rt2 = 0b1111>
2839 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2840 let Inst{31-27} = 0b11101;
2841 let Inst{26-20} = 0b0001100;
2842 let Inst{11-8} = rt2;
2843 let Inst{7-6} = 0b01;
2844 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002845
Owen Anderson91a7c592010-11-19 00:28:38 +00002846 bits<4> Rd;
2847 bits<4> Rn;
2848 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002849 let Inst{11-8} = Rd;
2850 let Inst{19-16} = Rn;
2851 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002852}
2853
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002854let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002855def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2856 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002857 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002858def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2859 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002860 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002861def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002862 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002863 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002864 []> {
2865 let Inst{31-27} = 0b11101;
2866 let Inst{26-20} = 0b0000101;
2867 let Inst{11-8} = 0b1111;
2868 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002869
Owen Anderson808c7d12010-12-10 21:52:38 +00002870 bits<4> Rn;
2871 bits<4> Rt;
2872 let Inst{19-16} = Rn;
2873 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002874}
Owen Anderson91a7c592010-11-19 00:28:38 +00002875def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002876 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002877 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2878 [], {?, ?, ?, ?}> {
2879 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002880 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002881}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002882}
2883
Owen Anderson91a7c592010-11-19 00:28:38 +00002884let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2885def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002886 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002887 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2888def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002889 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002890 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2891def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002892 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002893 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002894 []> {
2895 let Inst{31-27} = 0b11101;
2896 let Inst{26-20} = 0b0000100;
2897 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002898
Owen Anderson808c7d12010-12-10 21:52:38 +00002899 bits<4> Rd;
2900 bits<4> Rn;
2901 bits<4> Rt;
2902 let Inst{11-8} = Rd;
2903 let Inst{19-16} = Rn;
2904 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002905}
Owen Anderson91a7c592010-11-19 00:28:38 +00002906def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2907 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002908 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002909 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2910 {?, ?, ?, ?}> {
2911 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002912 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002913}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002914}
2915
Johnny Chen10a77e12010-03-02 22:11:06 +00002916// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002917def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2918 [/* For disassembly only; pattern left blank */]>,
2919 Requires<[IsThumb2, HasV7]> {
2920 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002921 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002922 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002923 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002924 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002925 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002926 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002927}
2928
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002929//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002930// TLS Instructions
2931//
2932
2933// __aeabi_read_tp preserves the registers r1-r3.
2934let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002935 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002936 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002937 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002938 [(set R0, ARMthread_pointer)]> {
2939 let Inst{31-27} = 0b11110;
2940 let Inst{15-14} = 0b11;
2941 let Inst{12} = 1;
2942 }
David Goodwin334c2642009-07-08 16:09:28 +00002943}
2944
2945//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002946// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002947// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002948// address and save #0 in R0 for the non-longjmp case.
2949// Since by its nature we may be coming from some other function to get
2950// here, and we're using the stack frame for the containing function to
2951// save/restore registers, we can't keep anything live in regs across
2952// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2953// when we get here from a longjmp(). We force everthing out of registers
2954// except for our own input by listing the relevant registers in Defs. By
2955// doing so, we also cause the prologue/epilogue code to actively preserve
2956// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002957// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002958let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002959 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2960 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002961 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002962 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002963 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002964 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002965 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002966 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002967}
2968
Bob Wilsonec80e262010-04-09 20:41:18 +00002969let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002970 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002971 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002972 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002973 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002974 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002975 Requires<[IsThumb2, NoVFP]>;
2976}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002977
2978
2979//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002980// Control-Flow Instructions
2981//
2982
Evan Chengc50a1cb2009-07-09 22:58:39 +00002983// FIXME: remove when we have a way to marking a MI with these properties.
2984// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2985// operand list.
2986// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002987let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002988 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002989def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002990 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002991 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002992 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002993 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002994 bits<4> Rn;
2995 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002996
Bill Wendling7b718782010-11-16 02:08:45 +00002997 let Inst{31-27} = 0b11101;
2998 let Inst{26-25} = 0b00;
2999 let Inst{24-23} = 0b01; // Increment After
3000 let Inst{22} = 0;
3001 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003002 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003003 let Inst{19-16} = Rn;
3004 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003005}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003006
David Goodwin5e47a9a2009-06-30 18:04:13 +00003007let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3008let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00003009def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003010 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003011 [(br bb:$target)]> {
3012 let Inst{31-27} = 0b11110;
3013 let Inst{15-14} = 0b10;
3014 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003015
3016 bits<20> target;
3017 let Inst{26} = target{19};
3018 let Inst{11} = target{18};
3019 let Inst{13} = target{17};
3020 let Inst{21-16} = target{16-11};
3021 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003022}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003023
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003024let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003025def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003026 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003027 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003028 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003029
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003030// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003031def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003032 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3033 SizeSpecial, IIC_Br, []>;
3034
Jim Grosbachd4811102010-12-15 19:03:16 +00003035def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003036 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3037 SizeSpecial, IIC_Br, []>;
3038
3039def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3040 "tbb", "\t[$Rn, $Rm]", []> {
3041 bits<4> Rn;
3042 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003043 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003044 let Inst{19-16} = Rn;
3045 let Inst{15-5} = 0b11110000000;
3046 let Inst{4} = 0; // B form
3047 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003048}
Evan Cheng5657c012009-07-29 02:18:14 +00003049
Jim Grosbach5ca66692010-11-29 22:37:40 +00003050def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3051 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3052 bits<4> Rn;
3053 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003054 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003055 let Inst{19-16} = Rn;
3056 let Inst{15-5} = 0b11110000000;
3057 let Inst{4} = 1; // H form
3058 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003059}
Evan Cheng5657c012009-07-29 02:18:14 +00003060} // isNotDuplicable, isIndirectBranch
3061
David Goodwinc9a59b52009-06-30 19:50:22 +00003062} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003063
3064// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3065// a two-value operand where a dag node expects two operands. :(
3066let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003067def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003068 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003069 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3070 let Inst{31-27} = 0b11110;
3071 let Inst{15-14} = 0b10;
3072 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003073
Owen Andersonfb20d892010-12-09 00:27:41 +00003074 bits<4> p;
3075 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003076
Owen Andersonfb20d892010-12-09 00:27:41 +00003077 bits<21> target;
3078 let Inst{26} = target{20};
3079 let Inst{11} = target{19};
3080 let Inst{13} = target{18};
3081 let Inst{21-16} = target{17-12};
3082 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003083}
Evan Chengf49810c2009-06-23 17:48:47 +00003084
Evan Cheng06e16582009-07-10 01:54:42 +00003085
3086// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003087let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003088def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003089 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003090 "it$mask\t$cc", "", []> {
3091 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003092 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003093 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003094
3095 bits<4> cc;
3096 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003097 let Inst{7-4} = cc;
3098 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003099}
Evan Cheng06e16582009-07-10 01:54:42 +00003100
Johnny Chence6275f2010-02-25 19:05:29 +00003101// Branch and Exchange Jazelle -- for disassembly only
3102// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003103def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003104 [/* For disassembly only; pattern left blank */]> {
3105 let Inst{31-27} = 0b11110;
3106 let Inst{26} = 0;
3107 let Inst{25-20} = 0b111100;
3108 let Inst{15-14} = 0b10;
3109 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003110
Owen Anderson05bf5952010-11-29 18:54:38 +00003111 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003112 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003113}
3114
Johnny Chen93042d12010-03-02 18:14:57 +00003115// Change Processor State is a system instruction -- for disassembly only.
3116// The singleton $opt operand contains the following information:
3117// opt{4-0} = mode from Inst{4-0}
3118// opt{5} = changemode from Inst{17}
3119// opt{8-6} = AIF from Inst{8-6}
3120// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003121def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003122 [/* For disassembly only; pattern left blank */]> {
3123 let Inst{31-27} = 0b11110;
3124 let Inst{26} = 0;
3125 let Inst{25-20} = 0b111010;
3126 let Inst{15-14} = 0b10;
3127 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003128
Owen Andersond18a9c92010-11-29 19:22:08 +00003129 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003130
Owen Andersond18a9c92010-11-29 19:22:08 +00003131 // mode number
3132 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003133
Owen Andersond18a9c92010-11-29 19:22:08 +00003134 // M flag
3135 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003136
Owen Andersond18a9c92010-11-29 19:22:08 +00003137 // F flag
3138 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003139
Owen Andersond18a9c92010-11-29 19:22:08 +00003140 // I flag
3141 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003142
Owen Andersond18a9c92010-11-29 19:22:08 +00003143 // A flag
3144 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003145
Owen Andersond18a9c92010-11-29 19:22:08 +00003146 // imod flag
3147 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003148}
3149
Johnny Chen0f7866e2010-03-03 02:09:43 +00003150// A6.3.4 Branches and miscellaneous control
3151// Table A6-14 Change Processor State, and hint instructions
3152// Helper class for disassembly only.
3153class T2I_hint<bits<8> op7_0, string opc, string asm>
3154 : T2I<(outs), (ins), NoItinerary, opc, asm,
3155 [/* For disassembly only; pattern left blank */]> {
3156 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003157 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003158 let Inst{15-14} = 0b10;
3159 let Inst{12} = 0;
3160 let Inst{10-8} = 0b000;
3161 let Inst{7-0} = op7_0;
3162}
3163
3164def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3165def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3166def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3167def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3168def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3169
3170def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3171 [/* For disassembly only; pattern left blank */]> {
3172 let Inst{31-20} = 0xf3a;
3173 let Inst{15-14} = 0b10;
3174 let Inst{12} = 0;
3175 let Inst{10-8} = 0b000;
3176 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003177
Owen Andersonc7373f82010-11-30 20:00:01 +00003178 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003179 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003180}
3181
Johnny Chen6341c5a2010-02-25 20:25:24 +00003182// Secure Monitor Call is a system instruction -- for disassembly only
3183// Option = Inst{19-16}
3184def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3185 [/* For disassembly only; pattern left blank */]> {
3186 let Inst{31-27} = 0b11110;
3187 let Inst{26-20} = 0b1111111;
3188 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003189
Owen Andersond18a9c92010-11-29 19:22:08 +00003190 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003191 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003192}
3193
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003194class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003195 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003196 string opc, string asm, list<dag> pattern>
3197 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003198 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003199
Owen Andersond18a9c92010-11-29 19:22:08 +00003200 bits<5> mode;
3201 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003202}
3203
3204// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003205def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003206 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003207 [/* For disassembly only; pattern left blank */]>;
3208def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003209 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003210 [/* For disassembly only; pattern left blank */]>;
3211def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003212 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003213 [/* For disassembly only; pattern left blank */]>;
3214def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003215 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003216 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003217
3218// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003219
Owen Anderson5404c2b2010-11-29 20:38:48 +00003220class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003221 string opc, string asm, list<dag> pattern>
3222 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003223 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003224
Owen Andersond18a9c92010-11-29 19:22:08 +00003225 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003226 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003227}
3228
Owen Anderson5404c2b2010-11-29 20:38:48 +00003229def t2RFEDBW : T2RFE<0b111010000011,
3230 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3231 [/* For disassembly only; pattern left blank */]>;
3232def t2RFEDB : T2RFE<0b111010000001,
3233 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3234 [/* For disassembly only; pattern left blank */]>;
3235def t2RFEIAW : T2RFE<0b111010011011,
3236 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3237 [/* For disassembly only; pattern left blank */]>;
3238def t2RFEIA : T2RFE<0b111010011001,
3239 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3240 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003241
Evan Chengf49810c2009-06-23 17:48:47 +00003242//===----------------------------------------------------------------------===//
3243// Non-Instruction Patterns
3244//
3245
Evan Cheng5adb66a2009-09-28 09:14:39 +00003246// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003247// This is a single pseudo instruction to make it re-materializable.
3248// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003249let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003250def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003251 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003252 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003253
Evan Cheng53519f02011-01-21 18:55:51 +00003254// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003255// It also makes it possible to rematerialize the instructions.
3256// FIXME: Remove this when we can do generalized remat and when machine licm
3257// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003258let isReMaterializable = 1 in {
3259def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3260 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003261 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3262 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003263
Evan Cheng53519f02011-01-21 18:55:51 +00003264def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3265 IIC_iMOVix2,
3266 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3267 Requires<[IsThumb2, UseMovt]>;
3268}
3269
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003270// ConstantPool, GlobalAddress, and JumpTable
3271def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3272 Requires<[IsThumb2, DontUseMovt]>;
3273def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3274def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3275 Requires<[IsThumb2, UseMovt]>;
3276
3277def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3278 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3279
Evan Chengb9803a82009-11-06 23:52:48 +00003280// Pseudo instruction that combines ldr from constpool and add pc. This should
3281// be expanded into two instructions late to allow if-conversion and
3282// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003283let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003284def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003285 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003286 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003287 imm:$cp))]>,
3288 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003289
3290//===----------------------------------------------------------------------===//
3291// Move between special register and ARM core register -- for disassembly only
3292//
3293
Owen Anderson5404c2b2010-11-29 20:38:48 +00003294class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3295 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003296 string opc, string asm, list<dag> pattern>
3297 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003298 let Inst{31-20} = op31_20{11-0};
3299 let Inst{15-14} = op15_14{1-0};
3300 let Inst{12} = op12{0};
3301}
3302
3303class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3304 dag oops, dag iops, InstrItinClass itin,
3305 string opc, string asm, list<dag> pattern>
3306 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003307 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003308 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003309 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003310}
3311
Owen Anderson5404c2b2010-11-29 20:38:48 +00003312def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3313 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3314 [/* For disassembly only; pattern left blank */]>;
3315def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003316 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003317 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003318
Owen Anderson5404c2b2010-11-29 20:38:48 +00003319class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3320 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003321 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003322 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003323 bits<4> Rn;
3324 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003325 let Inst{19-16} = Rn;
3326 let Inst{11-8} = mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003327}
3328
Owen Anderson5404c2b2010-11-29 20:38:48 +00003329def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3330 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003331 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003332 [/* For disassembly only; pattern left blank */]>;
3333def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003334 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3335 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003336 [/* For disassembly only; pattern left blank */]>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003337
3338//===----------------------------------------------------------------------===//
3339// Move between coprocessor and ARM core register -- for disassembly only
3340//
3341
3342class t2MovRCopro<string opc, bit direction>
3343 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3344 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3345 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3346 [/* For disassembly only; pattern left blank */]> {
3347 let Inst{27-24} = 0b1110;
3348 let Inst{20} = direction;
3349 let Inst{4} = 1;
3350
3351 bits<4> Rt;
3352 bits<4> cop;
3353 bits<3> opc1;
3354 bits<3> opc2;
3355 bits<4> CRm;
3356 bits<4> CRn;
3357
3358 let Inst{15-12} = Rt;
3359 let Inst{11-8} = cop;
3360 let Inst{23-21} = opc1;
3361 let Inst{7-5} = opc2;
3362 let Inst{3-0} = CRm;
3363 let Inst{19-16} = CRn;
3364}
3365
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003366def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */>;
3367def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003368
3369class t2MovRRCopro<string opc, bit direction>
3370 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3371 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3372 [/* For disassembly only; pattern left blank */]> {
3373 let Inst{27-24} = 0b1100;
3374 let Inst{23-21} = 0b010;
3375 let Inst{20} = direction;
3376
3377 bits<4> Rt;
3378 bits<4> Rt2;
3379 bits<4> cop;
3380 bits<4> opc1;
3381 bits<4> CRm;
3382
3383 let Inst{15-12} = Rt;
3384 let Inst{19-16} = Rt2;
3385 let Inst{11-8} = cop;
3386 let Inst{7-4} = opc1;
3387 let Inst{3-0} = CRm;
3388}
3389
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003390def t2MCRR2 : t2MovRRCopro<"mcrr2",
3391 0 /* from ARM core register to coprocessor */>;
3392def t2MRRC2 : t2MovRRCopro<"mrrc2",
3393 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003394
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003395//===----------------------------------------------------------------------===//
3396// Other Coprocessor Instructions. For disassembly only.
3397//
3398
3399def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3400 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3401 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3402 [/* For disassembly only; pattern left blank */]> {
3403 let Inst{27-24} = 0b1110;
3404
3405 bits<4> opc1;
3406 bits<4> CRn;
3407 bits<4> CRd;
3408 bits<4> cop;
3409 bits<3> opc2;
3410 bits<4> CRm;
3411
3412 let Inst{3-0} = CRm;
3413 let Inst{4} = 0;
3414 let Inst{7-5} = opc2;
3415 let Inst{11-8} = cop;
3416 let Inst{15-12} = CRd;
3417 let Inst{19-16} = CRn;
3418 let Inst{23-20} = opc1;
3419}