blob: e233d4af4401df5c0c651703a0ae3bb82a9f20fe [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick1f8b48a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Trick96f678f2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick78e5efe2012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick17d35e52012-03-14 04:00:41 +000045
Andrew Trick0df7f882012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trickea574332013-08-23 17:48:43 +000056static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
57 cl::desc("Enable cyclic critical path analysis."), cl::init(false));
58
Andrew Trick9b5caaa2012-11-12 19:40:10 +000059static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000060 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000061
Andrew Trick6996fd02012-11-12 19:52:20 +000062// Experimental heuristics
63static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000064 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000065
Andrew Trickfff2d3a2013-03-08 05:40:34 +000066static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
67 cl::desc("Verify machine instrs before and after machine scheduling"));
68
Andrew Trick178f7d02013-01-25 04:01:04 +000069// DAG subtrees must have at least this many nodes.
70static const unsigned MinSubtreeSize = 8;
71
Andrew Trick5edf2f02012-01-14 02:17:06 +000072//===----------------------------------------------------------------------===//
73// Machine Instruction Scheduling Pass and Registry
74//===----------------------------------------------------------------------===//
75
Andrew Trick86b7e2a2012-04-24 20:36:19 +000076MachineSchedContext::MachineSchedContext():
77 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
78 RegClassInfo = new RegisterClassInfo();
79}
80
81MachineSchedContext::~MachineSchedContext() {
82 delete RegClassInfo;
83}
84
Andrew Trick96f678f2012-01-13 06:30:30 +000085namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000086/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000087class MachineScheduler : public MachineSchedContext,
88 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000089public:
Andrew Trick42b7a712012-01-17 06:55:03 +000090 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000091
92 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
93
94 virtual void releaseMemory() {}
95
96 virtual bool runOnMachineFunction(MachineFunction&);
97
98 virtual void print(raw_ostream &O, const Module* = 0) const;
99
100 static char ID; // Class identification, replacement for typeinfo
101};
102} // namespace
103
Andrew Trick42b7a712012-01-17 06:55:03 +0000104char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000105
Andrew Trick42b7a712012-01-17 06:55:03 +0000106char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000107
Andrew Trick42b7a712012-01-17 06:55:03 +0000108INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000109 "Machine Instruction Scheduler", false, false)
110INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
111INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
112INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000113INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000114 "Machine Instruction Scheduler", false, false)
115
Andrew Trick42b7a712012-01-17 06:55:03 +0000116MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000117: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000118 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000119}
120
Andrew Trick42b7a712012-01-17 06:55:03 +0000121void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000122 AU.setPreservesCFG();
123 AU.addRequiredID(MachineDominatorsID);
124 AU.addRequired<MachineLoopInfo>();
125 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000126 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000127 AU.addRequired<SlotIndexes>();
128 AU.addPreserved<SlotIndexes>();
129 AU.addRequired<LiveIntervals>();
130 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000131 MachineFunctionPass::getAnalysisUsage(AU);
132}
133
Andrew Trick96f678f2012-01-13 06:30:30 +0000134MachinePassRegistry MachineSchedRegistry::Registry;
135
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000136/// A dummy default scheduler factory indicates whether the scheduler
137/// is overridden on the command line.
138static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
139 return 0;
140}
Andrew Trick96f678f2012-01-13 06:30:30 +0000141
142/// MachineSchedOpt allows command line selection of the scheduler.
143static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
144 RegisterPassParser<MachineSchedRegistry> >
145MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000146 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000147 cl::desc("Machine instruction scheduler to use"));
148
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000149static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000150DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000151 useDefaultMachineSched);
152
Andrew Trick17d35e52012-03-14 04:00:41 +0000153/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000154/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000155static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000156
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000157
158/// Decrement this iterator until reaching the top or a non-debug instr.
159static MachineBasicBlock::iterator
160priorNonDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator Beg) {
161 assert(I != Beg && "reached the top of the region, cannot decrement");
162 while (--I != Beg) {
163 if (!I->isDebugValue())
164 break;
165 }
166 return I;
167}
168
169/// If this iterator is a debug value, increment until reaching the End or a
170/// non-debug instruction.
171static MachineBasicBlock::iterator
172nextIfDebug(MachineBasicBlock::iterator I, MachineBasicBlock::iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000173 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000174 if (!I->isDebugValue())
175 break;
176 }
177 return I;
178}
179
Andrew Trickcb058d52012-03-14 04:00:38 +0000180/// Top-level MachineScheduler pass driver.
181///
182/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000183/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
184/// consistent with the DAG builder, which traverses the interior of the
185/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000186///
187/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000188/// simplifying the DAG builder's support for "special" target instructions.
189/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000190/// scheduling boundaries, for example to bundle the boudary instructions
191/// without reordering them. This creates complexity, because the target
192/// scheduler must update the RegionBegin and RegionEnd positions cached by
193/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
194/// design would be to split blocks at scheduling boundaries, but LLVM has a
195/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000196bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000197 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
198
Andrew Trick96f678f2012-01-13 06:30:30 +0000199 // Initialize the context of the pass.
200 MF = &mf;
201 MLI = &getAnalysis<MachineLoopInfo>();
202 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000203 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000204 AA = &getAnalysis<AliasAnalysis>();
205
Lang Hames907cc8f2012-01-27 22:36:19 +0000206 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000207 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000208
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000209 if (VerifyScheduling) {
Andrew Trick5dca6132013-07-25 07:26:26 +0000210 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000211 MF->verify(this, "Before machine scheduling.");
212 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000213 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000214
Andrew Trick96f678f2012-01-13 06:30:30 +0000215 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000216 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
217 if (Ctor == useDefaultMachineSched) {
218 // Get the default scheduler set by the target.
219 Ctor = MachineSchedRegistry::getDefault();
220 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000221 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000222 MachineSchedRegistry::setDefault(Ctor);
223 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000224 }
225 // Instantiate the selected scheduler.
226 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
227
228 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000229 //
230 // TODO: Visit blocks in global postorder or postorder within the bottom-up
231 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000232 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
233 MBB != MBBEnd; ++MBB) {
234
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000235 Scheduler->startBlock(MBB);
236
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000237 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000238 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000239 // boundary at the bottom of the region. The DAG does not include RegionEnd,
240 // but the region does (i.e. the next RegionEnd is above the previous
241 // RegionBegin). If the current block has no terminator then RegionEnd ==
242 // MBB->end() for the bottom region.
243 //
244 // The Scheduler may insert instructions during either schedule() or
245 // exitRegion(), even for empty regions. So the local iterators 'I' and
246 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000247 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000248 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000249 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000250
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000251 // Avoid decrementing RegionEnd for blocks with no terminator.
252 if (RegionEnd != MBB->end()
253 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
254 --RegionEnd;
255 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000256 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000257 }
258
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000259 // The next region starts above the previous region. Look backward in the
260 // instruction stream until we find the nearest boundary.
Andrew Trickd2763f62013-08-23 17:48:33 +0000261 unsigned NumRegionInstrs = 0;
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000262 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trickd2763f62013-08-23 17:48:33 +0000263 for(;I != MBB->begin(); --I, --RemainingInstrs, ++NumRegionInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000264 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
265 break;
266 }
Andrew Trick47c14452012-03-07 05:21:52 +0000267 // Notify the scheduler of the region, even if we may skip scheduling
268 // it. Perhaps it still needs to be bundled.
Andrew Trickd2763f62013-08-23 17:48:33 +0000269 Scheduler->enterRegion(MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000270
271 // Skip empty scheduling regions (0 or 1 schedulable instructions).
272 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000273 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000274 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000275 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000276 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000277 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000278 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000279 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000280 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
281 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000282 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
283 else dbgs() << "End";
Andrew Trickd2763f62013-08-23 17:48:33 +0000284 dbgs() << " RegionInstrs: " << NumRegionInstrs
285 << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000286
Andrew Trickd24da972012-03-09 03:46:42 +0000287 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000288 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000289 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000290
291 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000292 Scheduler->exitRegion();
293
294 // Scheduling has invalidated the current iterator 'I'. Ask the
295 // scheduler for the top of it's scheduled region.
296 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000297 }
Andrew Trick22764532012-11-06 07:10:34 +0000298 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000299 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000300 }
Andrew Trick830da402012-04-01 07:24:23 +0000301 Scheduler->finalizeSchedule();
Andrew Trick5dca6132013-07-25 07:26:26 +0000302 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000303 if (VerifyScheduling)
304 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000305 return true;
306}
307
Andrew Trick42b7a712012-01-17 06:55:03 +0000308void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000309 // unimplemented
310}
311
Manman Renb720be62012-09-11 22:23:19 +0000312#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000313void ReadyQueue::dump() {
Andrew Tricke52d5022013-06-17 21:45:05 +0000314 dbgs() << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000315 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
316 dbgs() << Queue[i]->NodeNum << " ";
317 dbgs() << "\n";
318}
319#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000320
321//===----------------------------------------------------------------------===//
322// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
323// preservation.
324//===----------------------------------------------------------------------===//
325
Andrew Trick178f7d02013-01-25 04:01:04 +0000326ScheduleDAGMI::~ScheduleDAGMI() {
327 delete DFSResult;
328 DeleteContainerPointers(Mutations);
329 delete SchedImpl;
330}
331
Andrew Tricke38afe12013-04-24 15:54:43 +0000332bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
333 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
334}
335
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000336bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000337 if (SuccSU != &ExitSU) {
338 // Do not use WillCreateCycle, it assumes SD scheduling.
339 // If Pred is reachable from Succ, then the edge creates a cycle.
340 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
341 return false;
342 Topo.AddPred(SuccSU, PredDep.getSUnit());
343 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000344 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
345 // Return true regardless of whether a new edge needed to be inserted.
346 return true;
347}
348
Andrew Trickc174eaf2012-03-08 01:41:12 +0000349/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
350/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000351///
352/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000353void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000354 SUnit *SuccSU = SuccEdge->getSUnit();
355
Andrew Trickae692f22012-11-12 19:28:57 +0000356 if (SuccEdge->isWeak()) {
357 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000358 if (SuccEdge->isCluster())
359 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000360 return;
361 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000362#ifndef NDEBUG
363 if (SuccSU->NumPredsLeft == 0) {
364 dbgs() << "*** Scheduling failed! ***\n";
365 SuccSU->dump(this);
366 dbgs() << " has been released too many times!\n";
367 llvm_unreachable(0);
368 }
369#endif
370 --SuccSU->NumPredsLeft;
371 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000372 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000373}
374
375/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000376void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000377 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
378 I != E; ++I) {
379 releaseSucc(SU, &*I);
380 }
381}
382
Andrew Trick17d35e52012-03-14 04:00:41 +0000383/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
384/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000385///
386/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000387void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
388 SUnit *PredSU = PredEdge->getSUnit();
389
Andrew Trickae692f22012-11-12 19:28:57 +0000390 if (PredEdge->isWeak()) {
391 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000392 if (PredEdge->isCluster())
393 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000394 return;
395 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000396#ifndef NDEBUG
397 if (PredSU->NumSuccsLeft == 0) {
398 dbgs() << "*** Scheduling failed! ***\n";
399 PredSU->dump(this);
400 dbgs() << " has been released too many times!\n";
401 llvm_unreachable(0);
402 }
403#endif
404 --PredSU->NumSuccsLeft;
405 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
406 SchedImpl->releaseBottomNode(PredSU);
407}
408
409/// releasePredecessors - Call releasePred on each of SU's predecessors.
410void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
411 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
412 I != E; ++I) {
413 releasePred(SU, &*I);
414 }
415}
416
Andrew Trick4392f0f2013-04-13 06:07:40 +0000417/// This is normally called from the main scheduler loop but may also be invoked
418/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000419void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
420 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000421 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000422 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000423 ++RegionBegin;
424
425 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000426 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000427
428 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000429 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000430
431 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000432 if (RegionBegin == InsertPos)
433 RegionBegin = MI;
434}
435
Andrew Trick0b0d8992012-03-21 04:12:07 +0000436bool ScheduleDAGMI::checkSchedLimit() {
437#ifndef NDEBUG
438 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
439 CurrentTop = CurrentBottom;
440 return false;
441 }
442 ++NumInstrsScheduled;
443#endif
444 return true;
445}
446
Andrew Trick006e1ab2012-04-24 17:56:43 +0000447/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
448/// crossing a scheduling boundary. [begin, end) includes all instructions in
449/// the region, including the boundary itself and single-instruction regions
450/// that don't get scheduled.
451void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
452 MachineBasicBlock::iterator begin,
453 MachineBasicBlock::iterator end,
Andrew Trickd2763f62013-08-23 17:48:33 +0000454 unsigned regioninstrs)
Andrew Trick006e1ab2012-04-24 17:56:43 +0000455{
Andrew Trickd2763f62013-08-23 17:48:33 +0000456 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000457
458 // For convenience remember the end of the liveness region.
459 LiveRegionEnd =
460 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
461}
462
463// Setup the register pressure trackers for the top scheduled top and bottom
464// scheduled regions.
465void ScheduleDAGMI::initRegPressure() {
466 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
467 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
468
469 // Close the RPTracker to finalize live ins.
470 RPTracker.closeRegion();
471
Andrew Trickd71efff2013-07-30 19:59:12 +0000472 DEBUG(RPTracker.dump());
Andrew Trickbb0a2422012-05-24 22:11:14 +0000473
Andrew Trick7f8ab782012-05-10 21:06:10 +0000474 // Initialize the live ins and live outs.
475 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
476 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
477
478 // Close one end of the tracker so we can call
479 // getMaxUpward/DownwardPressureDelta before advancing across any
480 // instructions. This converts currently live regs into live ins/outs.
481 TopRPTracker.closeTop();
482 BotRPTracker.closeBottom();
483
Andrew Trickd71efff2013-07-30 19:59:12 +0000484 BotRPTracker.initLiveThru(RPTracker);
485 if (!BotRPTracker.getLiveThru().empty()) {
486 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
487 DEBUG(dbgs() << "Live Thru: ";
488 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
489 };
490
Andrew Trick7f8ab782012-05-10 21:06:10 +0000491 // Account for liveness generated by the region boundary.
492 if (LiveRegionEnd != RegionEnd)
493 BotRPTracker.recede();
494
495 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000496
497 // Cache the list of excess pressure sets in this region. This will also track
498 // the max pressure in the scheduled code for these sets.
499 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000500 const std::vector<unsigned> &RegionPressure =
501 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000502 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000503 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick3bf23302013-06-21 18:33:01 +0000504 if (RegionPressure[i] > Limit) {
505 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
506 << " Limit " << Limit
507 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000508 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trick3bf23302013-06-21 18:33:01 +0000509 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000510 }
511 DEBUG(dbgs() << "Excess PSets: ";
512 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
513 dbgs() << TRI->getRegPressureSetName(
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000514 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000515 dbgs() << "\n");
516}
517
518// FIXME: When the pressure tracker deals in pressure differences then we won't
519// iterate over all RegionCriticalPSets[i].
520void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000521updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000522 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000523 unsigned ID = RegionCriticalPSets[i].getPSet();
524 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[i].getUnitInc()
525 && NewMaxPressure[ID] <= INT16_MAX)
526 RegionCriticalPSets[i].setUnitInc(NewMaxPressure[ID]);
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000527 }
Andrew Trick811a3722013-04-24 15:54:36 +0000528 DEBUG(
529 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000530 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick811a3722013-04-24 15:54:36 +0000531 if (NewMaxPressure[i] > Limit ) {
532 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
533 << NewMaxPressure[i] << " > " << Limit << "\n";
534 }
535 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000536}
537
Andrew Trick17d35e52012-03-14 04:00:41 +0000538/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000539/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
540/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000541///
542/// This is a skeletal driver, with all the functionality pushed into helpers,
543/// so that it can be easilly extended by experimental schedulers. Generally,
544/// implementing MachineSchedStrategy should be sufficient to implement a new
545/// scheduling algorithm. However, if a scheduler further subclasses
546/// ScheduleDAGMI then it will want to override this virtual method in order to
547/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000548void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000549 buildDAGWithRegPressure();
550
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000551 Topo.InitDAGTopologicalSorting();
552
Andrew Trickd039b382012-09-14 17:22:42 +0000553 postprocessDAG();
554
Andrew Trick4e1fb182013-01-25 06:33:57 +0000555 SmallVector<SUnit*, 8> TopRoots, BotRoots;
556 findRootsAndBiasEdges(TopRoots, BotRoots);
557
558 // Initialize the strategy before modifying the DAG.
559 // This may initialize a DFSResult to be used for queue priority.
560 SchedImpl->initialize(this);
561
Andrew Trick78e5efe2012-09-11 00:39:15 +0000562 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
563 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000564 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000565
Andrew Trick4e1fb182013-01-25 06:33:57 +0000566 // Initialize ready queues now that the DAG and priority data are finalized.
567 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000568
569 bool IsTopNode = false;
570 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000571 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000572 if (!checkSchedLimit())
573 break;
574
575 scheduleMI(SU, IsTopNode);
576
577 updateQueues(SU, IsTopNode);
578 }
579 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
580
581 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000582
583 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000584 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000585 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
586 dumpSchedule();
587 dbgs() << '\n';
588 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000589}
590
591/// Build the DAG and setup three register pressure trackers.
592void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick7f8ab782012-05-10 21:06:10 +0000593 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trickd71efff2013-07-30 19:59:12 +0000594 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
595 /*TrackUntiedDefs=*/true);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000596
Andrew Trick7f8ab782012-05-10 21:06:10 +0000597 // Account for liveness generate by the region boundary.
598 if (LiveRegionEnd != RegionEnd)
599 RPTracker.recede();
600
601 // Build the DAG, and compute current register pressure.
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000602 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000603
Andrew Trick7f8ab782012-05-10 21:06:10 +0000604 // Initialize top/bottom trackers after computing region pressure.
605 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000606}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000607
Andrew Trickd039b382012-09-14 17:22:42 +0000608/// Apply each ScheduleDAGMutation step in order.
609void ScheduleDAGMI::postprocessDAG() {
610 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
611 Mutations[i]->apply(this);
612 }
613}
614
Andrew Trick4e1fb182013-01-25 06:33:57 +0000615void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000616 if (!DFSResult)
617 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
618 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000619 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000620 DFSResult->resize(SUnits.size());
621 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000622 ScheduledTrees.resize(DFSResult->getNumSubtrees());
623}
624
Andrew Trick4e1fb182013-01-25 06:33:57 +0000625void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
626 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000627 for (std::vector<SUnit>::iterator
628 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000629 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000630 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000631
632 // Order predecessors so DFSResult follows the critical path.
633 SU->biasCriticalPath();
634
Andrew Trick1e94e982012-10-15 18:02:27 +0000635 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000636 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000637 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000638 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000639 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000640 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000641 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000642 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000643}
644
Andrew Trick851bb2c2013-08-29 18:04:49 +0000645/// Compute the max cyclic critical path through the DAG. The scheduling DAG
646/// only provides the critical path for single block loops. To handle loops that
647/// span blocks, we could use the vreg path latencies provided by
648/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
649/// available for use in the scheduler.
650///
651/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trick6dc6a892013-08-30 02:02:12 +0000652/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick851bb2c2013-08-29 18:04:49 +0000653/// the following instruction sequence where each instruction has unit latency
654/// and defines an epomymous virtual register:
655///
656/// a->b(a,c)->c(b)->d(c)->exit
657///
658/// The cyclic critical path is a two cycles: b->c->b
659/// The acyclic critical path is four cycles: a->b->c->d->exit
660/// LiveOutHeight = height(c) = len(c->d->exit) = 2
661/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
662/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
663/// LiveInDepth = depth(b) = len(a->b) = 1
664///
665/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
666/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
667/// CyclicCriticalPath = min(2, 2) = 2
668unsigned ScheduleDAGMI::computeCyclicCriticalPath() {
669 // This only applies to single block loop.
670 if (!BB->isSuccessor(BB))
671 return 0;
672
673 unsigned MaxCyclicLatency = 0;
674 // Visit each live out vreg def to find def/use pairs that cross iterations.
675 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
676 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
677 RI != RE; ++RI) {
678 unsigned Reg = *RI;
679 if (!TRI->isVirtualRegister(Reg))
680 continue;
681 const LiveInterval &LI = LIS->getInterval(Reg);
682 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
683 if (!DefVNI)
684 continue;
685
686 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
687 const SUnit *DefSU = getSUnit(DefMI);
688 if (!DefSU)
689 continue;
690
691 unsigned LiveOutHeight = DefSU->getHeight();
692 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
693 // Visit all local users of the vreg def.
694 for (VReg2UseMap::iterator
695 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
696 if (UI->SU == &ExitSU)
697 continue;
698
699 // Only consider uses of the phi.
700 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(UI->SU->getInstr()));
701 if (!LRQ.valueIn()->isPHIDef())
702 continue;
703
704 // Assume that a path spanning two iterations is a cycle, which could
705 // overestimate in strange cases. This allows cyclic latency to be
706 // estimated as the minimum slack of the vreg's depth or height.
707 unsigned CyclicLatency = 0;
708 if (LiveOutDepth > UI->SU->getDepth())
709 CyclicLatency = LiveOutDepth - UI->SU->getDepth();
710
711 unsigned LiveInHeight = UI->SU->getHeight() + DefSU->Latency;
712 if (LiveInHeight > LiveOutHeight) {
713 if (LiveInHeight - LiveOutHeight < CyclicLatency)
714 CyclicLatency = LiveInHeight - LiveOutHeight;
715 }
716 else
717 CyclicLatency = 0;
718
719 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
720 << UI->SU->NodeNum << ") = " << CyclicLatency << "c\n");
721 if (CyclicLatency > MaxCyclicLatency)
722 MaxCyclicLatency = CyclicLatency;
723 }
724 }
725 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
726 return MaxCyclicLatency;
727}
728
Andrew Trick78e5efe2012-09-11 00:39:15 +0000729/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000730void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
731 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000732 NextClusterSucc = NULL;
733 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000734
Andrew Trickae692f22012-11-12 19:28:57 +0000735 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000736 //
737 // Nodes with unreleased weak edges can still be roots.
738 // Release top roots in forward order.
739 for (SmallVectorImpl<SUnit*>::const_iterator
740 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
741 SchedImpl->releaseTopNode(*I);
742 }
743 // Release bottom roots in reverse order so the higher priority nodes appear
744 // first. This is more natural and slightly more efficient.
745 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
746 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
747 SchedImpl->releaseBottomNode(*I);
748 }
Andrew Trickae692f22012-11-12 19:28:57 +0000749
Andrew Trickc174eaf2012-03-08 01:41:12 +0000750 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000751 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000752
Andrew Trick1e94e982012-10-15 18:02:27 +0000753 SchedImpl->registerRoots();
754
Andrew Trick657b75b2012-12-01 01:22:49 +0000755 // Advance past initial DebugValues.
756 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000757 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick657b75b2012-12-01 01:22:49 +0000758 TopRPTracker.setPos(CurrentTop);
759
Andrew Trick17d35e52012-03-14 04:00:41 +0000760 CurrentBottom = RegionEnd;
Andrew Trick78e5efe2012-09-11 00:39:15 +0000761}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000762
Andrew Trick78e5efe2012-09-11 00:39:15 +0000763/// Move an instruction and update register pressure.
764void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
765 // Move the instruction to its new location in the instruction stream.
766 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000767
Andrew Trick78e5efe2012-09-11 00:39:15 +0000768 if (IsTopNode) {
769 assert(SU->isTopReady() && "node still has unscheduled dependencies");
770 if (&*CurrentTop == MI)
771 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000772 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000773 moveInstruction(MI, CurrentTop);
774 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000775 }
Andrew Trick000b2502012-04-24 18:04:37 +0000776
Andrew Trick78e5efe2012-09-11 00:39:15 +0000777 // Update top scheduled pressure.
778 TopRPTracker.advance();
779 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
780 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
781 }
782 else {
783 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
784 MachineBasicBlock::iterator priorII =
785 priorNonDebug(CurrentBottom, CurrentTop);
786 if (&*priorII == MI)
787 CurrentBottom = priorII;
788 else {
789 if (&*CurrentTop == MI) {
790 CurrentTop = nextIfDebug(++CurrentTop, priorII);
791 TopRPTracker.setPos(CurrentTop);
792 }
793 moveInstruction(MI, CurrentBottom);
794 CurrentBottom = MI;
795 }
796 // Update bottom scheduled pressure.
797 BotRPTracker.recede();
798 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
799 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
800 }
801}
802
803/// Update scheduler queues after scheduling an instruction.
804void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
805 // Release dependent instructions for scheduling.
806 if (IsTopNode)
807 releaseSuccessors(SU);
808 else
809 releasePredecessors(SU);
810
811 SU->isScheduled = true;
812
Andrew Trick178f7d02013-01-25 04:01:04 +0000813 if (DFSResult) {
814 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
815 if (!ScheduledTrees.test(SubtreeID)) {
816 ScheduledTrees.set(SubtreeID);
817 DFSResult->scheduleTree(SubtreeID);
818 SchedImpl->scheduleTree(SubtreeID);
819 }
820 }
821
Andrew Trick78e5efe2012-09-11 00:39:15 +0000822 // Notify the scheduling strategy after updating the DAG.
823 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000824}
825
826/// Reinsert any remaining debug_values, just like the PostRA scheduler.
827void ScheduleDAGMI::placeDebugValues() {
828 // If first instruction was a DBG_VALUE then put it back.
829 if (FirstDbgValue) {
830 BB->splice(RegionBegin, BB, FirstDbgValue);
831 RegionBegin = FirstDbgValue;
832 }
833
834 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
835 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
836 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
837 MachineInstr *DbgValue = P.first;
838 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000839 if (&*RegionBegin == DbgValue)
840 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000841 BB->splice(++OrigPrevMI, BB, DbgValue);
842 if (OrigPrevMI == llvm::prior(RegionEnd))
843 RegionEnd = DbgValue;
844 }
845 DbgValues.clear();
846 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000847}
848
Andrew Trick3b87f622012-11-07 07:05:09 +0000849#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
850void ScheduleDAGMI::dumpSchedule() const {
851 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
852 if (SUnit *SU = getSUnit(&(*MI)))
853 SU->dump(this);
854 else
855 dbgs() << "Missing SUnit\n";
856 }
857}
858#endif
859
Andrew Trick6996fd02012-11-12 19:52:20 +0000860//===----------------------------------------------------------------------===//
861// LoadClusterMutation - DAG post-processing to cluster loads.
862//===----------------------------------------------------------------------===//
863
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000864namespace {
865/// \brief Post-process the DAG to create cluster edges between neighboring
866/// loads.
867class LoadClusterMutation : public ScheduleDAGMutation {
868 struct LoadInfo {
869 SUnit *SU;
870 unsigned BaseReg;
871 unsigned Offset;
872 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
873 : SU(su), BaseReg(reg), Offset(ofs) {}
874 };
875 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
876 const LoadClusterMutation::LoadInfo &RHS);
877
878 const TargetInstrInfo *TII;
879 const TargetRegisterInfo *TRI;
880public:
881 LoadClusterMutation(const TargetInstrInfo *tii,
882 const TargetRegisterInfo *tri)
883 : TII(tii), TRI(tri) {}
884
885 virtual void apply(ScheduleDAGMI *DAG);
886protected:
887 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
888};
889} // anonymous
890
891bool LoadClusterMutation::LoadInfoLess(
892 const LoadClusterMutation::LoadInfo &LHS,
893 const LoadClusterMutation::LoadInfo &RHS) {
894 if (LHS.BaseReg != RHS.BaseReg)
895 return LHS.BaseReg < RHS.BaseReg;
896 return LHS.Offset < RHS.Offset;
897}
898
899void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
900 ScheduleDAGMI *DAG) {
901 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
902 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
903 SUnit *SU = Loads[Idx];
904 unsigned BaseReg;
905 unsigned Offset;
906 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
907 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
908 }
909 if (LoadRecords.size() < 2)
910 return;
911 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
912 unsigned ClusterLength = 1;
913 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
914 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
915 ClusterLength = 1;
916 continue;
917 }
918
919 SUnit *SUa = LoadRecords[Idx].SU;
920 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +0000921 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000922 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
923
924 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
925 << SUb->NodeNum << ")\n");
926 // Copy successor edges from SUa to SUb. Interleaving computation
927 // dependent on SUa can prevent load combining due to register reuse.
928 // Predecessor edges do not need to be copied from SUb to SUa since nearby
929 // loads should have effectively the same inputs.
930 for (SUnit::const_succ_iterator
931 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
932 if (SI->getSUnit() == SUb)
933 continue;
934 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
935 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
936 }
937 ++ClusterLength;
938 }
939 else
940 ClusterLength = 1;
941 }
942}
943
944/// \brief Callback from DAG postProcessing to create cluster edges for loads.
945void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
946 // Map DAG NodeNum to store chain ID.
947 DenseMap<unsigned, unsigned> StoreChainIDs;
948 // Map each store chain to a set of dependent loads.
949 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
950 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
951 SUnit *SU = &DAG->SUnits[Idx];
952 if (!SU->getInstr()->mayLoad())
953 continue;
954 unsigned ChainPredID = DAG->SUnits.size();
955 for (SUnit::const_pred_iterator
956 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
957 if (PI->isCtrl()) {
958 ChainPredID = PI->getSUnit()->NodeNum;
959 break;
960 }
961 }
962 // Check if this chain-like pred has been seen
963 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
964 unsigned NumChains = StoreChainDependents.size();
965 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
966 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
967 if (Result.second)
968 StoreChainDependents.resize(NumChains + 1);
969 StoreChainDependents[Result.first->second].push_back(SU);
970 }
971 // Iterate over the store chains.
972 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
973 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
974}
975
Andrew Trickc174eaf2012-03-08 01:41:12 +0000976//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +0000977// MacroFusion - DAG post-processing to encourage fusion of macro ops.
978//===----------------------------------------------------------------------===//
979
980namespace {
981/// \brief Post-process the DAG to create cluster edges between instructions
982/// that may be fused by the processor into a single operation.
983class MacroFusion : public ScheduleDAGMutation {
984 const TargetInstrInfo *TII;
985public:
986 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
987
988 virtual void apply(ScheduleDAGMI *DAG);
989};
990} // anonymous
991
992/// \brief Callback from DAG postProcessing to create cluster edges to encourage
993/// fused operations.
994void MacroFusion::apply(ScheduleDAGMI *DAG) {
995 // For now, assume targets can only fuse with the branch.
996 MachineInstr *Branch = DAG->ExitSU.getInstr();
997 if (!Branch)
998 return;
999
1000 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
1001 SUnit *SU = &DAG->SUnits[--Idx];
1002 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
1003 continue;
1004
1005 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1006 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1007 // need to copy predecessor edges from ExitSU to SU, since top-down
1008 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1009 // of SU, we could create an artificial edge from the deepest root, but it
1010 // hasn't been needed yet.
1011 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
1012 (void)Success;
1013 assert(Success && "No DAG nodes should be reachable from ExitSU");
1014
1015 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
1016 break;
1017 }
1018}
1019
1020//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +00001021// CopyConstrain - DAG post-processing to encourage copy elimination.
1022//===----------------------------------------------------------------------===//
1023
1024namespace {
1025/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1026/// the one use that defines the copy's source vreg, most likely an induction
1027/// variable increment.
1028class CopyConstrain : public ScheduleDAGMutation {
1029 // Transient state.
1030 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +00001031 // RegionEndIdx is the slot index of the last non-debug instruction in the
1032 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +00001033 SlotIndex RegionEndIdx;
1034public:
1035 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1036
1037 virtual void apply(ScheduleDAGMI *DAG);
1038
1039protected:
1040 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
1041};
1042} // anonymous
1043
1044/// constrainLocalCopy handles two possibilities:
1045/// 1) Local src:
1046/// I0: = dst
1047/// I1: src = ...
1048/// I2: = dst
1049/// I3: dst = src (copy)
1050/// (create pred->succ edges I0->I1, I2->I1)
1051///
1052/// 2) Local copy:
1053/// I0: dst = src (copy)
1054/// I1: = dst
1055/// I2: src = ...
1056/// I3: = dst
1057/// (create pred->succ edges I1->I2, I3->I2)
1058///
1059/// Although the MachineScheduler is currently constrained to single blocks,
1060/// this algorithm should handle extended blocks. An EBB is a set of
1061/// contiguously numbered blocks such that the previous block in the EBB is
1062/// always the single predecessor.
1063void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
1064 LiveIntervals *LIS = DAG->getLIS();
1065 MachineInstr *Copy = CopySU->getInstr();
1066
1067 // Check for pure vreg copies.
1068 unsigned SrcReg = Copy->getOperand(1).getReg();
1069 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1070 return;
1071
1072 unsigned DstReg = Copy->getOperand(0).getReg();
1073 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1074 return;
1075
1076 // Check if either the dest or source is local. If it's live across a back
1077 // edge, it's not local. Note that if both vregs are live across the back
1078 // edge, we cannot successfully contrain the copy without cyclic scheduling.
1079 unsigned LocalReg = DstReg;
1080 unsigned GlobalReg = SrcReg;
1081 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1082 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
1083 LocalReg = SrcReg;
1084 GlobalReg = DstReg;
1085 LocalLI = &LIS->getInterval(LocalReg);
1086 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1087 return;
1088 }
1089 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1090
1091 // Find the global segment after the start of the local LI.
1092 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1093 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1094 // local live range. We could create edges from other global uses to the local
1095 // start, but the coalescer should have already eliminated these cases, so
1096 // don't bother dealing with it.
1097 if (GlobalSegment == GlobalLI->end())
1098 return;
1099
1100 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1101 // returned the next global segment. But if GlobalSegment overlaps with
1102 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1103 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1104 if (GlobalSegment->contains(LocalLI->beginIndex()))
1105 ++GlobalSegment;
1106
1107 if (GlobalSegment == GlobalLI->end())
1108 return;
1109
1110 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1111 if (GlobalSegment != GlobalLI->begin()) {
1112 // Two address defs have no hole.
1113 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1114 GlobalSegment->start)) {
1115 return;
1116 }
Andrew Trick1e46fcd2013-07-30 19:59:08 +00001117 // If the prior global segment may be defined by the same two-address
1118 // instruction that also defines LocalLI, then can't make a hole here.
1119 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->start,
1120 LocalLI->beginIndex())) {
1121 return;
1122 }
Andrew Tricke38afe12013-04-24 15:54:43 +00001123 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1124 // it would be a disconnected component in the live range.
1125 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1126 "Disconnected LRG within the scheduling region.");
1127 }
1128 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1129 if (!GlobalDef)
1130 return;
1131
1132 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1133 if (!GlobalSU)
1134 return;
1135
1136 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1137 // constraining the uses of the last local def to precede GlobalDef.
1138 SmallVector<SUnit*,8> LocalUses;
1139 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1140 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1141 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1142 for (SUnit::const_succ_iterator
1143 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1144 I != E; ++I) {
1145 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1146 continue;
1147 if (I->getSUnit() == GlobalSU)
1148 continue;
1149 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1150 return;
1151 LocalUses.push_back(I->getSUnit());
1152 }
1153 // Open the top of the GlobalLI hole by constraining any earlier global uses
1154 // to precede the start of LocalLI.
1155 SmallVector<SUnit*,8> GlobalUses;
1156 MachineInstr *FirstLocalDef =
1157 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1158 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1159 for (SUnit::const_pred_iterator
1160 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1161 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1162 continue;
1163 if (I->getSUnit() == FirstLocalSU)
1164 continue;
1165 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1166 return;
1167 GlobalUses.push_back(I->getSUnit());
1168 }
1169 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1170 // Add the weak edges.
1171 for (SmallVectorImpl<SUnit*>::const_iterator
1172 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1173 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1174 << GlobalSU->NodeNum << ")\n");
1175 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1176 }
1177 for (SmallVectorImpl<SUnit*>::const_iterator
1178 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1179 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1180 << FirstLocalSU->NodeNum << ")\n");
1181 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1182 }
1183}
1184
1185/// \brief Callback from DAG postProcessing to create weak edges to encourage
1186/// copy elimination.
1187void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001188 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1189 if (FirstPos == DAG->end())
1190 return;
1191 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001192 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1193 &*priorNonDebug(DAG->end(), DAG->begin()));
1194
1195 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1196 SUnit *SU = &DAG->SUnits[Idx];
1197 if (!SU->getInstr()->isCopy())
1198 continue;
1199
1200 constrainLocalCopy(SU, DAG);
1201 }
1202}
1203
1204//===----------------------------------------------------------------------===//
Andrew Trickfa989e72013-06-15 05:39:19 +00001205// ConvergingScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001206//===----------------------------------------------------------------------===//
1207
1208namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001209/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1210/// the schedule.
1211class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001212public:
1213 /// Represent the type of SchedCandidate found within a single queue.
1214 /// pickNodeBidirectional depends on these listed by decreasing priority.
1215 enum CandReason {
Andrew Tricka626f502013-06-17 21:45:13 +00001216 NoCand, PhysRegCopy, RegExcess, RegCritical, Cluster, Weak, RegMax,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001217 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Tricka626f502013-06-17 21:45:13 +00001218 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001219
1220#ifndef NDEBUG
1221 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1222#endif
1223
1224 /// Policy for scheduling the next instruction in the candidate's zone.
1225 struct CandPolicy {
1226 bool ReduceLatency;
1227 unsigned ReduceResIdx;
1228 unsigned DemandResIdx;
1229
1230 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1231 };
1232
1233 /// Status of an instruction's critical resource consumption.
1234 struct SchedResourceDelta {
1235 // Count critical resources in the scheduled region required by SU.
1236 unsigned CritResources;
1237
1238 // Count critical resources from another region consumed by SU.
1239 unsigned DemandedResources;
1240
1241 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1242
1243 bool operator==(const SchedResourceDelta &RHS) const {
1244 return CritResources == RHS.CritResources
1245 && DemandedResources == RHS.DemandedResources;
1246 }
1247 bool operator!=(const SchedResourceDelta &RHS) const {
1248 return !operator==(RHS);
1249 }
1250 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001251
1252 /// Store the state used by ConvergingScheduler heuristics, required for the
1253 /// lifetime of one invocation of pickNode().
1254 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001255 CandPolicy Policy;
1256
Andrew Trick7196a8f2012-05-10 21:06:16 +00001257 // The best SUnit candidate.
1258 SUnit *SU;
1259
Andrew Trick3b87f622012-11-07 07:05:09 +00001260 // The reason for this candidate.
1261 CandReason Reason;
1262
Andrew Tricke52d5022013-06-17 21:45:05 +00001263 // Set of reasons that apply to multiple candidates.
1264 uint32_t RepeatReasonSet;
1265
Andrew Trick7196a8f2012-05-10 21:06:16 +00001266 // Register pressure values for the best candidate.
1267 RegPressureDelta RPDelta;
1268
Andrew Trick3b87f622012-11-07 07:05:09 +00001269 // Critical resource consumption of the best candidate.
1270 SchedResourceDelta ResDelta;
1271
1272 SchedCandidate(const CandPolicy &policy)
Andrew Tricke52d5022013-06-17 21:45:05 +00001273 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3b87f622012-11-07 07:05:09 +00001274
1275 bool isValid() const { return SU; }
1276
1277 // Copy the status of another candidate without changing policy.
1278 void setBest(SchedCandidate &Best) {
1279 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1280 SU = Best.SU;
1281 Reason = Best.Reason;
1282 RPDelta = Best.RPDelta;
1283 ResDelta = Best.ResDelta;
1284 }
1285
Andrew Tricke52d5022013-06-17 21:45:05 +00001286 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1287 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1288
Andrew Trick3b87f622012-11-07 07:05:09 +00001289 void initResourceDelta(const ScheduleDAGMI *DAG,
1290 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001291 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001292
1293 /// Summarize the unscheduled region.
1294 struct SchedRemainder {
1295 // Critical path through the DAG in expected latency.
1296 unsigned CriticalPath;
Andrew Trickea574332013-08-23 17:48:43 +00001297 unsigned CyclicCritPath;
Andrew Trick3b87f622012-11-07 07:05:09 +00001298
Andrew Trickfa989e72013-06-15 05:39:19 +00001299 // Scaled count of micro-ops left to schedule.
1300 unsigned RemIssueCount;
1301
Andrew Trickea574332013-08-23 17:48:43 +00001302 bool IsAcyclicLatencyLimited;
1303
Andrew Trick3b87f622012-11-07 07:05:09 +00001304 // Unscheduled resources
1305 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3b87f622012-11-07 07:05:09 +00001306
Andrew Trick3b87f622012-11-07 07:05:09 +00001307 void reset() {
1308 CriticalPath = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001309 CyclicCritPath = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001310 RemIssueCount = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001311 IsAcyclicLatencyLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001312 RemainingCounts.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001313 }
1314
1315 SchedRemainder() { reset(); }
1316
1317 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1318 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001319
Andrew Trickf3234242012-05-24 22:11:12 +00001320 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001321 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001322 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001323 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001324 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001325 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001326 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001327
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001328 ReadyQueue Available;
1329 ReadyQueue Pending;
1330 bool CheckPending;
1331
Andrew Trick3b87f622012-11-07 07:05:09 +00001332 // For heuristics, keep a list of the nodes that immediately depend on the
1333 // most recently scheduled node.
1334 SmallPtrSet<const SUnit*, 8> NextSUs;
1335
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001336 ScheduleHazardRecognizer *HazardRec;
1337
Andrew Trickfa989e72013-06-15 05:39:19 +00001338 /// Number of cycles it takes to issue the instructions scheduled in this
1339 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1340 /// See getStalls().
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001341 unsigned CurrCycle;
Andrew Trickfa989e72013-06-15 05:39:19 +00001342
1343 /// Micro-ops issued in the current cycle
Andrew Trickbacb2492013-06-15 04:49:49 +00001344 unsigned CurrMOps;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001345
1346 /// MinReadyCycle - Cycle of the soonest available instruction.
1347 unsigned MinReadyCycle;
1348
Andrew Trick3b87f622012-11-07 07:05:09 +00001349 // The expected latency of the critical path in this scheduled zone.
1350 unsigned ExpectedLatency;
1351
Andrew Trick2c465a32013-06-15 04:49:44 +00001352 // The latency of dependence chains leading into this zone.
Andrew Trickcc47c122013-08-07 17:20:32 +00001353 // For each node scheduled bottom-up: DLat = max DLat, N.Depth.
Andrew Trick2c465a32013-06-15 04:49:44 +00001354 // For each cycle scheduled: DLat -= 1.
1355 unsigned DependentLatency;
1356
Andrew Trickfa989e72013-06-15 05:39:19 +00001357 /// Count the scheduled (issued) micro-ops that can be retired by
1358 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1359 unsigned RetiredMOps;
1360
1361 // Count scheduled resources that have been executed. Resources are
1362 // considered executed if they become ready in the time that it takes to
1363 // saturate any resource including the one in question. Counts are scaled
Andrew Trick4e389802013-07-19 00:20:07 +00001364 // for direct comparison with other resources. Counts can be compared with
Andrew Trickfa989e72013-06-15 05:39:19 +00001365 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1366 SmallVector<unsigned, 16> ExecutedResCounts;
1367
1368 /// Cache the max count for a single resource.
1369 unsigned MaxExecutedResCount;
Andrew Trick3b87f622012-11-07 07:05:09 +00001370
1371 // Cache the critical resources ID in this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001372 unsigned ZoneCritResIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001373
1374 // Is the scheduled region resource limited vs. latency limited.
1375 bool IsResourceLimited;
1376
Andrew Trick3b87f622012-11-07 07:05:09 +00001377#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001378 // Remember the greatest operand latency as an upper bound on the number of
1379 // times we should retry the pending queue because of a hazard.
1380 unsigned MaxObservedLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001381#endif
1382
1383 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001384 // A new HazardRec is created for each DAG and owned by SchedBoundary.
1385 delete HazardRec;
1386
Andrew Trick3b87f622012-11-07 07:05:09 +00001387 Available.clear();
1388 Pending.clear();
1389 CheckPending = false;
1390 NextSUs.clear();
1391 HazardRec = 0;
1392 CurrCycle = 0;
Andrew Trickbacb2492013-06-15 04:49:49 +00001393 CurrMOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001394 MinReadyCycle = UINT_MAX;
1395 ExpectedLatency = 0;
Andrew Trick2c465a32013-06-15 04:49:44 +00001396 DependentLatency = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001397 RetiredMOps = 0;
1398 MaxExecutedResCount = 0;
1399 ZoneCritResIdx = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001400 IsResourceLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001401#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001402 MaxObservedLatency = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001403#endif
1404 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickfa989e72013-06-15 05:39:19 +00001405 ExecutedResCounts.resize(1);
1406 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3b87f622012-11-07 07:05:09 +00001407 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001408
Andrew Trickf3234242012-05-24 22:11:12 +00001409 /// Pending queues extend the ready queues with the same ID and the
1410 /// PendingFlag set.
1411 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001412 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001413 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1414 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001415 reset();
1416 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001417
1418 ~SchedBoundary() { delete HazardRec; }
1419
Andrew Trick3b87f622012-11-07 07:05:09 +00001420 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1421 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001422
Andrew Trickf3234242012-05-24 22:11:12 +00001423 bool isTop() const {
1424 return Available.getID() == ConvergingScheduler::TopQID;
1425 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001426
Andrew Trickaaaae512013-06-15 05:46:47 +00001427#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001428 const char *getResourceName(unsigned PIdx) {
1429 if (!PIdx)
1430 return "MOps";
1431 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3b87f622012-11-07 07:05:09 +00001432 }
Andrew Trickaaaae512013-06-15 05:46:47 +00001433#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001434
Andrew Trickfa989e72013-06-15 05:39:19 +00001435 /// Get the number of latency cycles "covered" by the scheduled
1436 /// instructions. This is the larger of the critical path within the zone
1437 /// and the number of cycles required to issue the instructions.
1438 unsigned getScheduledLatency() const {
1439 return std::max(ExpectedLatency, CurrCycle);
1440 }
1441
1442 unsigned getUnscheduledLatency(SUnit *SU) const {
1443 return isTop() ? SU->getHeight() : SU->getDepth();
1444 }
1445
1446 unsigned getResourceCount(unsigned ResIdx) const {
1447 return ExecutedResCounts[ResIdx];
1448 }
1449
1450 /// Get the scaled count of scheduled micro-ops and resources, including
1451 /// executed resources.
Andrew Trick3b87f622012-11-07 07:05:09 +00001452 unsigned getCriticalCount() const {
Andrew Trickfa989e72013-06-15 05:39:19 +00001453 if (!ZoneCritResIdx)
1454 return RetiredMOps * SchedModel->getMicroOpFactor();
1455 return getResourceCount(ZoneCritResIdx);
1456 }
1457
1458 /// Get a scaled count for the minimum execution time of the scheduled
1459 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1460 /// feedback loop.
1461 unsigned getExecutedCount() const {
1462 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1463 MaxExecutedResCount);
Andrew Trick3b87f622012-11-07 07:05:09 +00001464 }
1465
Andrew Trick5559ffa2012-06-29 03:23:24 +00001466 bool checkHazard(SUnit *SU);
1467
Andrew Trickfa989e72013-06-15 05:39:19 +00001468 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1469
1470 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1471
1472 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3b87f622012-11-07 07:05:09 +00001473
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001474 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1475
Andrew Trickfa989e72013-06-15 05:39:19 +00001476 void bumpCycle(unsigned NextCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001477
Andrew Trickfa989e72013-06-15 05:39:19 +00001478 void incExecutedResources(unsigned PIdx, unsigned Count);
1479
1480 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3b87f622012-11-07 07:05:09 +00001481
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001482 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001483
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001484 void releasePending();
1485
1486 void removeReady(SUnit *SU);
1487
1488 SUnit *pickOnlyChoice();
Andrew Trickfa989e72013-06-15 05:39:19 +00001489
Andrew Trickaaaae512013-06-15 05:46:47 +00001490#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001491 void dumpScheduledState();
Andrew Trickaaaae512013-06-15 05:46:47 +00001492#endif
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001493 };
1494
Andrew Trick3b87f622012-11-07 07:05:09 +00001495private:
Andrew Trick17d35e52012-03-14 04:00:41 +00001496 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001497 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001498 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001499
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001500 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001501 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001502 SchedBoundary Top;
1503 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001504
1505public:
Andrew Trickf3234242012-05-24 22:11:12 +00001506 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001507 enum {
1508 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001509 BotQID = 2,
1510 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001511 };
1512
Andrew Trickf3234242012-05-24 22:11:12 +00001513 ConvergingScheduler():
Andrew Trick412cd2f2012-10-10 05:43:09 +00001514 DAG(0), SchedModel(0), TRI(0), Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
Andrew Trickd38f87e2012-05-10 21:06:12 +00001515
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001516 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001517
Andrew Trick7196a8f2012-05-10 21:06:16 +00001518 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001519
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001520 virtual void schedNode(SUnit *SU, bool IsTopNode);
1521
1522 virtual void releaseTopNode(SUnit *SU);
1523
1524 virtual void releaseBottomNode(SUnit *SU);
1525
Andrew Trick3b87f622012-11-07 07:05:09 +00001526 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001527
Andrew Trick3b87f622012-11-07 07:05:09 +00001528protected:
Andrew Trickea574332013-08-23 17:48:43 +00001529 void checkAcyclicLatency();
1530
Andrew Trick3b87f622012-11-07 07:05:09 +00001531 void tryCandidate(SchedCandidate &Cand,
1532 SchedCandidate &TryCand,
1533 SchedBoundary &Zone,
1534 const RegPressureTracker &RPTracker,
1535 RegPressureTracker &TempTracker);
1536
1537 SUnit *pickNodeBidirectional(bool &IsTopNode);
1538
1539 void pickNodeFromQueue(SchedBoundary &Zone,
1540 const RegPressureTracker &RPTracker,
1541 SchedCandidate &Candidate);
1542
Andrew Trick4392f0f2013-04-13 06:07:40 +00001543 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1544
Andrew Trick28ebc892012-05-10 21:06:19 +00001545#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001546 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001547#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001548};
1549} // namespace
1550
Andrew Trick3b87f622012-11-07 07:05:09 +00001551void ConvergingScheduler::SchedRemainder::
1552init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1553 reset();
1554 if (!SchedModel->hasInstrSchedModel())
1555 return;
1556 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1557 for (std::vector<SUnit>::iterator
1558 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1559 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickfa989e72013-06-15 05:39:19 +00001560 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1561 * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001562 for (TargetSchedModel::ProcResIter
1563 PI = SchedModel->getWriteProcResBegin(SC),
1564 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1565 unsigned PIdx = PI->ProcResourceIdx;
1566 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1567 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1568 }
1569 }
1570}
1571
1572void ConvergingScheduler::SchedBoundary::
1573init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1574 reset();
1575 DAG = dag;
1576 SchedModel = smodel;
1577 Rem = rem;
1578 if (SchedModel->hasInstrSchedModel())
Andrew Trickfa989e72013-06-15 05:39:19 +00001579 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3b87f622012-11-07 07:05:09 +00001580}
1581
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001582void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1583 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001584 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001585 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001586
Andrew Trick3b87f622012-11-07 07:05:09 +00001587 Rem.init(DAG, SchedModel);
1588 Top.init(DAG, SchedModel, &Rem);
1589 Bot.init(DAG, SchedModel, &Rem);
1590
1591 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001592
Andrew Trick412cd2f2012-10-10 05:43:09 +00001593 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1594 // are disabled, then these HazardRecs will be disabled.
1595 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001596 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001597 Top.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1598 Bot.HazardRec = TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1599
1600 assert((!ForceTopDown || !ForceBottomUp) &&
1601 "-misched-topdown incompatible with -misched-bottomup");
1602}
1603
1604void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001605 if (SU->isScheduled)
1606 return;
1607
Andrew Trickd4539602012-12-18 20:52:52 +00001608 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001609 I != E; ++I) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001610 if (I->isWeak())
1611 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001612 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001613 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001614#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001615 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001616#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001617 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1618 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001619 }
1620 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001621}
1622
1623void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001624 if (SU->isScheduled)
1625 return;
1626
1627 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1628
1629 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1630 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001631 if (I->isWeak())
1632 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001633 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001634 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001635#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001636 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001637#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001638 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1639 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001640 }
1641 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001642}
1643
Andrew Trick851bb2c2013-08-29 18:04:49 +00001644/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
1645/// critical path by more cycles than it takes to drain the instruction buffer.
1646/// We estimate an upper bounds on in-flight instructions as:
1647///
1648/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
1649/// InFlightIterations = AcyclicPath / CyclesPerIteration
1650/// InFlightResources = InFlightIterations * LoopResources
1651///
1652/// TODO: Check execution resources in addition to IssueCount.
Andrew Trickea574332013-08-23 17:48:43 +00001653void ConvergingScheduler::checkAcyclicLatency() {
1654 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
1655 return;
1656
Andrew Trick851bb2c2013-08-29 18:04:49 +00001657 // Scaled number of cycles per loop iteration.
1658 unsigned IterCount =
1659 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
1660 Rem.RemIssueCount);
1661 // Scaled acyclic critical path.
1662 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
1663 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
1664 unsigned InFlightCount =
1665 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
Andrew Trickea574332013-08-23 17:48:43 +00001666 unsigned BufferLimit =
1667 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
Andrew Trickea574332013-08-23 17:48:43 +00001668
Andrew Trick851bb2c2013-08-29 18:04:49 +00001669 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
1670
1671 DEBUG(dbgs() << "IssueCycles="
1672 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
1673 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
1674 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
1675 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
1676 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
Andrew Trickea574332013-08-23 17:48:43 +00001677 if (Rem.IsAcyclicLatencyLimited)
1678 dbgs() << " ACYCLIC LATENCY LIMIT\n");
1679}
1680
Andrew Trick3b87f622012-11-07 07:05:09 +00001681void ConvergingScheduler::registerRoots() {
1682 Rem.CriticalPath = DAG->ExitSU.getDepth();
Andrew Trickea574332013-08-23 17:48:43 +00001683
Andrew Trick3b87f622012-11-07 07:05:09 +00001684 // Some roots may not feed into ExitSU. Check all of them in case.
1685 for (std::vector<SUnit*>::const_iterator
1686 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1687 if ((*I)->getDepth() > Rem.CriticalPath)
1688 Rem.CriticalPath = (*I)->getDepth();
1689 }
1690 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
Andrew Trick851bb2c2013-08-29 18:04:49 +00001691
1692 if (EnableCyclicPath) {
1693 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
1694 checkAcyclicLatency();
1695 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001696}
1697
Andrew Trick5559ffa2012-06-29 03:23:24 +00001698/// Does this SU have a hazard within the current instruction group.
1699///
1700/// The scheduler supports two modes of hazard recognition. The first is the
1701/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1702/// supports highly complicated in-order reservation tables
1703/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1704///
1705/// The second is a streamlined mechanism that checks for hazards based on
1706/// simple counters that the scheduler itself maintains. It explicitly checks
1707/// for instruction dispatch limitations, including the number of micro-ops that
1708/// can dispatch per cycle.
1709///
1710/// TODO: Also check whether the SU must start a new group.
1711bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1712 if (HazardRec->isEnabled())
1713 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1714
Andrew Trick412cd2f2012-10-10 05:43:09 +00001715 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trickbacb2492013-06-15 04:49:49 +00001716 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001717 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1718 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001719 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001720 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001721 return false;
1722}
1723
Andrew Trickfa989e72013-06-15 05:39:19 +00001724// Find the unscheduled node in ReadySUs with the highest latency.
1725unsigned ConvergingScheduler::SchedBoundary::
1726findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1727 SUnit *LateSU = 0;
1728 unsigned RemLatency = 0;
1729 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001730 I != E; ++I) {
1731 unsigned L = getUnscheduledLatency(*I);
Andrew Trick2c465a32013-06-15 04:49:44 +00001732 if (L > RemLatency) {
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001733 RemLatency = L;
Andrew Trickfa989e72013-06-15 05:39:19 +00001734 LateSU = *I;
Andrew Trick2c465a32013-06-15 04:49:44 +00001735 }
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001736 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001737 if (LateSU) {
1738 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1739 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001740 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001741 return RemLatency;
1742}
Andrew Trick2c465a32013-06-15 04:49:44 +00001743
Andrew Trickfa989e72013-06-15 05:39:19 +00001744// Count resources in this zone and the remaining unscheduled
1745// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1746// resource index, or zero if the zone is issue limited.
1747unsigned ConvergingScheduler::SchedBoundary::
1748getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov86dc6f92013-07-19 08:55:18 +00001749 OtherCritIdx = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001750 if (!SchedModel->hasInstrSchedModel())
1751 return 0;
1752
1753 unsigned OtherCritCount = Rem->RemIssueCount
1754 + (RetiredMOps * SchedModel->getMicroOpFactor());
1755 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1756 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickfa989e72013-06-15 05:39:19 +00001757 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1758 PIdx != PEnd; ++PIdx) {
1759 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1760 if (OtherCount > OtherCritCount) {
1761 OtherCritCount = OtherCount;
1762 OtherCritIdx = PIdx;
1763 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001764 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001765 if (OtherCritIdx) {
1766 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1767 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1768 << " " << getResourceName(OtherCritIdx) << "\n");
1769 }
1770 return OtherCritCount;
1771}
1772
1773/// Set the CandPolicy for this zone given the current resources and latencies
1774/// inside and outside the zone.
1775void ConvergingScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
1776 SchedBoundary &OtherZone) {
1777 // Now that potential stalls have been considered, apply preemptive heuristics
1778 // based on the the total latency and resources inside and outside this
1779 // zone.
1780
1781 // Compute remaining latency. We need this both to determine whether the
1782 // overall schedule has become latency-limited and whether the instructions
1783 // outside this zone are resource or latency limited.
1784 //
1785 // The "dependent" latency is updated incrementally during scheduling as the
1786 // max height/depth of scheduled nodes minus the cycles since it was
1787 // scheduled:
1788 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1789 //
1790 // The "independent" latency is the max ready queue depth:
1791 // ILat = max N.depth for N in Available|Pending
1792 //
1793 // RemainingLatency is the greater of independent and dependent latency.
1794 unsigned RemLatency = DependentLatency;
1795 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1796 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1797
1798 // Compute the critical resource outside the zone.
1799 unsigned OtherCritIdx;
1800 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1801
1802 bool OtherResLimited = false;
1803 if (SchedModel->hasInstrSchedModel()) {
1804 unsigned LFactor = SchedModel->getLatencyFactor();
1805 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
1806 }
1807 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
1808 Policy.ReduceLatency |= true;
1809 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
1810 << RemLatency << " + " << CurrCycle << "c > CritPath "
1811 << Rem->CriticalPath << "\n");
1812 }
1813 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trick4e389802013-07-19 00:20:07 +00001814 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickfa989e72013-06-15 05:39:19 +00001815 return;
1816
1817 DEBUG(
1818 if (IsResourceLimited) {
1819 dbgs() << " " << Available.getName() << " ResourceLimited: "
1820 << getResourceName(ZoneCritResIdx) << "\n";
1821 }
1822 if (OtherResLimited)
Andrew Trick3bf23302013-06-21 18:33:01 +00001823 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickfa989e72013-06-15 05:39:19 +00001824 if (!IsResourceLimited && !OtherResLimited)
1825 dbgs() << " Latency limited both directions.\n");
1826
1827 if (IsResourceLimited && !Policy.ReduceResIdx)
1828 Policy.ReduceResIdx = ZoneCritResIdx;
1829
1830 if (OtherResLimited)
1831 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001832}
1833
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001834void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1835 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001836 if (ReadyCycle < MinReadyCycle)
1837 MinReadyCycle = ReadyCycle;
1838
1839 // Check for interlocks first. For the purpose of other heuristics, an
1840 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001841 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1842 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001843 Pending.push(SU);
1844 else
1845 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001846
1847 // Record this node as an immediate dependent of the scheduled node.
1848 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001849}
1850
1851/// Move the boundary of scheduled code by one cycle.
Andrew Trickfa989e72013-06-15 05:39:19 +00001852void ConvergingScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
1853 if (SchedModel->getMicroOpBufferSize() == 0) {
1854 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1855 if (MinReadyCycle > NextCycle)
1856 NextCycle = MinReadyCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001857 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001858 // Update the current micro-ops, which will issue in the next cycle.
1859 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1860 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1861
1862 // Decrement DependentLatency based on the next cycle.
Andrew Trick2c465a32013-06-15 04:49:44 +00001863 if ((NextCycle - CurrCycle) > DependentLatency)
1864 DependentLatency = 0;
1865 else
1866 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001867
1868 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001869 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001870 CurrCycle = NextCycle;
1871 }
1872 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001873 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001874 for (; CurrCycle != NextCycle; ++CurrCycle) {
1875 if (isTop())
1876 HazardRec->AdvanceCycle();
1877 else
1878 HazardRec->RecedeCycle();
1879 }
1880 }
1881 CheckPending = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00001882 unsigned LFactor = SchedModel->getLatencyFactor();
1883 IsResourceLimited =
1884 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1885 > (int)LFactor;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001886
Andrew Trickfa989e72013-06-15 05:39:19 +00001887 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1888}
1889
1890void ConvergingScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
1891 unsigned Count) {
1892 ExecutedResCounts[PIdx] += Count;
1893 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
1894 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001895}
1896
Andrew Trick3b87f622012-11-07 07:05:09 +00001897/// Add the given processor resource to this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001898///
1899/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
1900/// during which this resource is consumed.
1901///
1902/// \return the next cycle at which the instruction may execute without
1903/// oversubscribing resources.
1904unsigned ConvergingScheduler::SchedBoundary::
1905countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001906 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00001907 unsigned Count = Factor * Cycles;
Andrew Trickfa989e72013-06-15 05:39:19 +00001908 DEBUG(dbgs() << " " << getResourceName(PIdx)
1909 << " +" << Cycles << "x" << Factor << "u\n");
1910
1911 // Update Executed resources counts.
1912 incExecutedResources(PIdx, Count);
Andrew Trick3b87f622012-11-07 07:05:09 +00001913 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
1914 Rem->RemainingCounts[PIdx] -= Count;
1915
Andrew Trick4e389802013-07-19 00:20:07 +00001916 // Check if this resource exceeds the current critical resource. If so, it
1917 // becomes the critical resource.
1918 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickfa989e72013-06-15 05:39:19 +00001919 ZoneCritResIdx = PIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001920 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfa989e72013-06-15 05:39:19 +00001921 << getResourceName(PIdx) << ": "
1922 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00001923 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001924 // TODO: We don't yet model reserved resources. It's not hard though.
1925 return CurrCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001926}
1927
Andrew Trickb7e02892012-06-05 21:11:27 +00001928/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001929void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001930 // Update the reservation table.
1931 if (HazardRec->isEnabled()) {
1932 if (!isTop() && SU->isCall) {
1933 // Calls are scheduled with their preceding instructions. For bottom-up
1934 // scheduling, clear the pipeline state before emitting.
1935 HazardRec->Reset();
1936 }
1937 HazardRec->EmitInstruction(SU);
1938 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001939 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
1940 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
1941 CurrMOps += IncMOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00001942 // checkHazard prevents scheduling multiple instructions per cycle that exceed
1943 // issue width. However, we commonly reach the maximum. In this case
1944 // opportunistically bump the cycle to avoid uselessly checking everything in
1945 // the readyQ. Furthermore, a single instruction may produce more than one
1946 // cycle's worth of micro-ops.
Andrew Trickfa989e72013-06-15 05:39:19 +00001947 //
1948 // TODO: Also check if this SU must end a dispatch group.
1949 unsigned NextCycle = CurrCycle;
Andrew Trickbacb2492013-06-15 04:49:49 +00001950 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00001951 ++NextCycle;
1952 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
1953 << " at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00001954 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001955 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
1956 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
1957
1958 switch (SchedModel->getMicroOpBufferSize()) {
1959 case 0:
1960 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
1961 break;
1962 case 1:
1963 if (ReadyCycle > NextCycle) {
1964 NextCycle = ReadyCycle;
1965 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
1966 }
1967 break;
1968 default:
1969 // We don't currently model the OOO reorder buffer, so consider all
1970 // scheduled MOps to be "retired".
1971 break;
1972 }
1973 RetiredMOps += IncMOps;
1974
1975 // Update resource counts and critical resource.
1976 if (SchedModel->hasInstrSchedModel()) {
1977 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
1978 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
1979 Rem->RemIssueCount -= DecRemIssue;
1980 if (ZoneCritResIdx) {
1981 // Scale scheduled micro-ops for comparing with the critical resource.
1982 unsigned ScaledMOps =
1983 RetiredMOps * SchedModel->getMicroOpFactor();
1984
1985 // If scaled micro-ops are now more than the previous critical resource by
1986 // a full cycle, then micro-ops issue becomes critical.
1987 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
1988 >= (int)SchedModel->getLatencyFactor()) {
1989 ZoneCritResIdx = 0;
1990 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
1991 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
1992 }
1993 }
1994 for (TargetSchedModel::ProcResIter
1995 PI = SchedModel->getWriteProcResBegin(SC),
1996 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1997 unsigned RCycle =
1998 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
1999 if (RCycle > NextCycle)
2000 NextCycle = RCycle;
2001 }
2002 }
2003 // Update ExpectedLatency and DependentLatency.
2004 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2005 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2006 if (SU->getDepth() > TopLatency) {
2007 TopLatency = SU->getDepth();
2008 DEBUG(dbgs() << " " << Available.getName()
2009 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2010 }
2011 if (SU->getHeight() > BotLatency) {
2012 BotLatency = SU->getHeight();
2013 DEBUG(dbgs() << " " << Available.getName()
2014 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2015 }
2016 // If we stall for any reason, bump the cycle.
2017 if (NextCycle > CurrCycle) {
2018 bumpCycle(NextCycle);
2019 }
2020 else {
2021 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
2022 // resource limited. If a stall occured, bumpCycle does this.
2023 unsigned LFactor = SchedModel->getLatencyFactor();
2024 IsResourceLimited =
2025 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2026 > (int)LFactor;
2027 }
2028 DEBUG(dumpScheduledState());
Andrew Trickb7e02892012-06-05 21:11:27 +00002029}
2030
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002031/// Release pending ready nodes in to the available queue. This makes them
2032/// visible to heuristics.
2033void ConvergingScheduler::SchedBoundary::releasePending() {
2034 // If the available queue is empty, it is safe to reset MinReadyCycle.
2035 if (Available.empty())
2036 MinReadyCycle = UINT_MAX;
2037
2038 // Check to see if any of the pending instructions are ready to issue. If
2039 // so, add them to the available queue.
Andrew Trickfa989e72013-06-15 05:39:19 +00002040 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002041 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2042 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00002043 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002044
2045 if (ReadyCycle < MinReadyCycle)
2046 MinReadyCycle = ReadyCycle;
2047
Andrew Trickfa989e72013-06-15 05:39:19 +00002048 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002049 continue;
2050
Andrew Trick5559ffa2012-06-29 03:23:24 +00002051 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002052 continue;
2053
2054 Available.push(SU);
2055 Pending.remove(Pending.begin()+i);
2056 --i; --e;
2057 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002058 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002059 CheckPending = false;
2060}
2061
2062/// Remove SU from the ready set for this boundary.
2063void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
2064 if (Available.isInQueue(SU))
2065 Available.remove(Available.find(SU));
2066 else {
2067 assert(Pending.isInQueue(SU) && "bad ready count");
2068 Pending.remove(Pending.find(SU));
2069 }
2070}
2071
2072/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00002073/// defer any nodes that now hit a hazard, and advance the cycle until at least
2074/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002075SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
2076 if (CheckPending)
2077 releasePending();
2078
Andrew Trickbacb2492013-06-15 04:49:49 +00002079 if (CurrMOps > 0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002080 // Defer any ready instrs that now have a hazard.
2081 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2082 if (checkHazard(*I)) {
2083 Pending.push(*I);
2084 I = Available.remove(I);
2085 continue;
2086 }
2087 ++I;
2088 }
2089 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002090 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00002091 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trickb7e02892012-06-05 21:11:27 +00002092 "permanent hazard"); (void)i;
Andrew Trickfa989e72013-06-15 05:39:19 +00002093 bumpCycle(CurrCycle + 1);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002094 releasePending();
2095 }
2096 if (Available.size() == 1)
2097 return *Available.begin();
2098 return NULL;
2099}
2100
Andrew Trickaaaae512013-06-15 05:46:47 +00002101#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00002102// This is useful information to dump after bumpNode.
2103// Note that the Queue contents are more useful before pickNodeFromQueue.
2104void ConvergingScheduler::SchedBoundary::dumpScheduledState() {
2105 unsigned ResFactor;
2106 unsigned ResCount;
2107 if (ZoneCritResIdx) {
2108 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2109 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002110 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002111 else {
2112 ResFactor = SchedModel->getMicroOpFactor();
2113 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00002114 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002115 unsigned LFactor = SchedModel->getLatencyFactor();
2116 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2117 << " Retired: " << RetiredMOps;
2118 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2119 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
2120 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
2121 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2122 << (IsResourceLimited ? " - Resource" : " - Latency")
2123 << " limited.\n";
Andrew Trick3b87f622012-11-07 07:05:09 +00002124}
Andrew Trickaaaae512013-06-15 05:46:47 +00002125#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00002126
2127void ConvergingScheduler::SchedCandidate::
2128initResourceDelta(const ScheduleDAGMI *DAG,
2129 const TargetSchedModel *SchedModel) {
2130 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2131 return;
2132
2133 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2134 for (TargetSchedModel::ProcResIter
2135 PI = SchedModel->getWriteProcResBegin(SC),
2136 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2137 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2138 ResDelta.CritResources += PI->Cycles;
2139 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2140 ResDelta.DemandedResources += PI->Cycles;
2141 }
2142}
2143
Andrew Tricke52d5022013-06-17 21:45:05 +00002144
Andrew Trick3b87f622012-11-07 07:05:09 +00002145/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00002146static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002147 ConvergingScheduler::SchedCandidate &TryCand,
2148 ConvergingScheduler::SchedCandidate &Cand,
2149 ConvergingScheduler::CandReason Reason) {
2150 if (TryVal < CandVal) {
2151 TryCand.Reason = Reason;
2152 return true;
2153 }
2154 if (TryVal > CandVal) {
2155 if (Cand.Reason > Reason)
2156 Cand.Reason = Reason;
2157 return true;
2158 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002159 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002160 return false;
2161}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002162
Andrew Trick614dacc2013-04-05 00:31:34 +00002163static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002164 ConvergingScheduler::SchedCandidate &TryCand,
2165 ConvergingScheduler::SchedCandidate &Cand,
2166 ConvergingScheduler::CandReason Reason) {
2167 if (TryVal > CandVal) {
2168 TryCand.Reason = Reason;
2169 return true;
2170 }
2171 if (TryVal < CandVal) {
2172 if (Cand.Reason > Reason)
2173 Cand.Reason = Reason;
2174 return true;
2175 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002176 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002177 return false;
2178}
2179
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002180static bool tryPressure(const PressureChange &TryP,
2181 const PressureChange &CandP,
Andrew Trick13372882013-07-25 07:26:35 +00002182 ConvergingScheduler::SchedCandidate &TryCand,
2183 ConvergingScheduler::SchedCandidate &Cand,
2184 ConvergingScheduler::CandReason Reason) {
Andrew Trickda6fc152013-08-30 04:27:29 +00002185 int TryRank = TryP.getPSetOrMax();
2186 int CandRank = CandP.getPSetOrMax();
2187 // If both candidates affect the same set, go with the smallest increase.
2188 if (TryRank == CandRank) {
2189 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2190 Reason);
Andrew Trick13372882013-07-25 07:26:35 +00002191 }
Andrew Trickda6fc152013-08-30 04:27:29 +00002192 // If one candidate decreases and the other increases, go with it.
2193 // Invalid candidates have UnitInc==0.
2194 if (tryLess(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2195 Reason)) {
2196 return true;
2197 }
Andrew Trick13372882013-07-25 07:26:35 +00002198 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002199 if (TryP.getUnitInc() < 0)
Andrew Trick13372882013-07-25 07:26:35 +00002200 std::swap(TryRank, CandRank);
2201 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2202}
2203
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002204static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2205 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2206}
2207
Andrew Trick4392f0f2013-04-13 06:07:40 +00002208/// Minimize physical register live ranges. Regalloc wants them adjacent to
2209/// their physreg def/use.
2210///
2211/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2212/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2213/// with the operation that produces or consumes the physreg. We'll do this when
2214/// regalloc has support for parallel copies.
2215static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2216 const MachineInstr *MI = SU->getInstr();
2217 if (!MI->isCopy())
2218 return 0;
2219
2220 unsigned ScheduledOper = isTop ? 1 : 0;
2221 unsigned UnscheduledOper = isTop ? 0 : 1;
2222 // If we have already scheduled the physreg produce/consumer, immediately
2223 // schedule the copy.
2224 if (TargetRegisterInfo::isPhysicalRegister(
2225 MI->getOperand(ScheduledOper).getReg()))
2226 return 1;
2227 // If the physreg is at the boundary, defer it. Otherwise schedule it
2228 // immediately to free the dependent. We can hoist the copy later.
2229 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2230 if (TargetRegisterInfo::isPhysicalRegister(
2231 MI->getOperand(UnscheduledOper).getReg()))
2232 return AtBoundary ? -1 : 1;
2233 return 0;
2234}
2235
Andrew Trickea574332013-08-23 17:48:43 +00002236static bool tryLatency(ConvergingScheduler::SchedCandidate &TryCand,
2237 ConvergingScheduler::SchedCandidate &Cand,
2238 ConvergingScheduler::SchedBoundary &Zone) {
2239 if (Zone.isTop()) {
2240 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2241 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2242 TryCand, Cand, ConvergingScheduler::TopDepthReduce))
2243 return true;
2244 }
2245 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2246 TryCand, Cand, ConvergingScheduler::TopPathReduce))
2247 return true;
2248 }
2249 else {
2250 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2251 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2252 TryCand, Cand, ConvergingScheduler::BotHeightReduce))
2253 return true;
2254 }
2255 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2256 TryCand, Cand, ConvergingScheduler::BotPathReduce))
2257 return true;
2258 }
2259 return false;
2260}
2261
Andrew Trick3b87f622012-11-07 07:05:09 +00002262/// Apply a set of heursitics to a new candidate. Heuristics are currently
2263/// hierarchical. This may be more efficient than a graduated cost model because
2264/// we don't need to evaluate all aspects of the model for each node in the
2265/// queue. But it's really done to make the heuristics easier to debug and
2266/// statistically analyze.
2267///
2268/// \param Cand provides the policy and current best candidate.
2269/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2270/// \param Zone describes the scheduled zone that we are extending.
2271/// \param RPTracker describes reg pressure within the scheduled zone.
2272/// \param TempTracker is a scratch pressure tracker to reuse in queries.
2273void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
2274 SchedCandidate &TryCand,
2275 SchedBoundary &Zone,
2276 const RegPressureTracker &RPTracker,
2277 RegPressureTracker &TempTracker) {
2278
2279 // Always initialize TryCand's RPDelta.
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002280 if (Zone.isTop()) {
2281 TempTracker.getMaxDownwardPressureDelta(
2282 TryCand.SU->getInstr(),
2283 TryCand.RPDelta,
2284 DAG->getRegionCriticalPSets(),
2285 DAG->getRegPressure().MaxSetPressure);
2286 }
2287 else {
2288 if (VerifyScheduling) {
2289 TempTracker.getMaxUpwardPressureDelta(
2290 TryCand.SU->getInstr(),
2291 &DAG->getPressureDiff(TryCand.SU),
2292 TryCand.RPDelta,
2293 DAG->getRegionCriticalPSets(),
2294 DAG->getRegPressure().MaxSetPressure);
2295 }
2296 else {
2297 RPTracker.getUpwardPressureDelta(
2298 TryCand.SU->getInstr(),
2299 DAG->getPressureDiff(TryCand.SU),
2300 TryCand.RPDelta,
2301 DAG->getRegionCriticalPSets(),
2302 DAG->getRegPressure().MaxSetPressure);
2303 }
2304 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002305
2306 // Initialize the candidate if needed.
2307 if (!Cand.isValid()) {
2308 TryCand.Reason = NodeOrder;
2309 return;
2310 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00002311
2312 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2313 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2314 TryCand, Cand, PhysRegCopy))
2315 return;
2316
Andrew Trick13372882013-07-25 07:26:35 +00002317 // Avoid exceeding the target's limit. If signed PSetID is negative, it is
2318 // invalid; convert it to INT_MAX to give it lowest priority.
2319 if (tryPressure(TryCand.RPDelta.Excess, Cand.RPDelta.Excess, TryCand, Cand,
2320 RegExcess))
Andrew Trick3b87f622012-11-07 07:05:09 +00002321 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002322
Andrew Trickea574332013-08-23 17:48:43 +00002323 // For loops that are acyclic path limited, aggressively schedule for latency.
2324 if (Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, Zone))
2325 return;
2326
Andrew Trick3b87f622012-11-07 07:05:09 +00002327 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick13372882013-07-25 07:26:35 +00002328 if (tryPressure(TryCand.RPDelta.CriticalMax, Cand.RPDelta.CriticalMax,
2329 TryCand, Cand, RegCritical))
Andrew Trick3b87f622012-11-07 07:05:09 +00002330 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002331
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002332 // Keep clustered nodes together to encourage downstream peephole
2333 // optimizations which may reduce resource requirements.
2334 //
2335 // This is a best effort to set things up for a post-RA pass. Optimizations
2336 // like generating loads of multiple registers should ideally be done within
2337 // the scheduler pass by combining the loads during DAG postprocessing.
2338 const SUnit *NextClusterSU =
2339 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2340 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2341 TryCand, Cand, Cluster))
2342 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00002343
2344 // Weak edges are for clustering and other constraints.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002345 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2346 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002347 TryCand, Cand, Weak)) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002348 return;
2349 }
Andrew Tricka626f502013-06-17 21:45:13 +00002350 // Avoid increasing the max pressure of the entire region.
Andrew Trick13372882013-07-25 07:26:35 +00002351 if (tryPressure(TryCand.RPDelta.CurrentMax, Cand.RPDelta.CurrentMax,
2352 TryCand, Cand, RegMax))
Andrew Tricka626f502013-06-17 21:45:13 +00002353 return;
2354
Andrew Trick3b87f622012-11-07 07:05:09 +00002355 // Avoid critical resource consumption and balance the schedule.
2356 TryCand.initResourceDelta(DAG, SchedModel);
2357 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2358 TryCand, Cand, ResourceReduce))
2359 return;
2360 if (tryGreater(TryCand.ResDelta.DemandedResources,
2361 Cand.ResDelta.DemandedResources,
2362 TryCand, Cand, ResourceDemand))
2363 return;
2364
2365 // Avoid serializing long latency dependence chains.
Andrew Trickea574332013-08-23 17:48:43 +00002366 // For acyclic path limited loops, latency was already checked above.
2367 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2368 && tryLatency(TryCand, Cand, Zone)) {
2369 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002370 }
2371
Andrew Trick3b87f622012-11-07 07:05:09 +00002372 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickfa989e72013-06-15 05:39:19 +00002373 // local pressure avoidance strategy that also makes the machine code
2374 // readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002375 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2376 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002377 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002378
Andrew Trick3b87f622012-11-07 07:05:09 +00002379 // Fall through to original instruction order.
2380 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2381 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2382 TryCand.Reason = NodeOrder;
2383 }
2384}
Andrew Trick28ebc892012-05-10 21:06:19 +00002385
Andrew Trick3b87f622012-11-07 07:05:09 +00002386#ifndef NDEBUG
2387const char *ConvergingScheduler::getReasonStr(
2388 ConvergingScheduler::CandReason Reason) {
2389 switch (Reason) {
2390 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002391 case PhysRegCopy: return "PREG-COPY";
Andrew Tricke52d5022013-06-17 21:45:05 +00002392 case RegExcess: return "REG-EXCESS";
2393 case RegCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002394 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002395 case Weak: return "WEAK ";
Andrew Tricka626f502013-06-17 21:45:13 +00002396 case RegMax: return "REG-MAX ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002397 case ResourceReduce: return "RES-REDUCE";
2398 case ResourceDemand: return "RES-DEMAND";
2399 case TopDepthReduce: return "TOP-DEPTH ";
2400 case TopPathReduce: return "TOP-PATH ";
2401 case BotHeightReduce:return "BOT-HEIGHT";
2402 case BotPathReduce: return "BOT-PATH ";
2403 case NextDefUse: return "DEF-USE ";
2404 case NodeOrder: return "ORDER ";
2405 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002406 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002407}
2408
Andrew Trick11189f72013-04-05 00:31:29 +00002409void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002410 PressureChange P;
Andrew Trick3b87f622012-11-07 07:05:09 +00002411 unsigned ResIdx = 0;
2412 unsigned Latency = 0;
2413 switch (Cand.Reason) {
2414 default:
2415 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002416 case RegExcess:
Andrew Trick3b87f622012-11-07 07:05:09 +00002417 P = Cand.RPDelta.Excess;
2418 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002419 case RegCritical:
Andrew Trick3b87f622012-11-07 07:05:09 +00002420 P = Cand.RPDelta.CriticalMax;
2421 break;
Andrew Tricka626f502013-06-17 21:45:13 +00002422 case RegMax:
Andrew Trick3b87f622012-11-07 07:05:09 +00002423 P = Cand.RPDelta.CurrentMax;
2424 break;
2425 case ResourceReduce:
2426 ResIdx = Cand.Policy.ReduceResIdx;
2427 break;
2428 case ResourceDemand:
2429 ResIdx = Cand.Policy.DemandResIdx;
2430 break;
2431 case TopDepthReduce:
2432 Latency = Cand.SU->getDepth();
2433 break;
2434 case TopPathReduce:
2435 Latency = Cand.SU->getHeight();
2436 break;
2437 case BotHeightReduce:
2438 Latency = Cand.SU->getHeight();
2439 break;
2440 case BotPathReduce:
2441 Latency = Cand.SU->getDepth();
2442 break;
2443 }
Andrew Trick11189f72013-04-05 00:31:29 +00002444 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002445 if (P.isValid())
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002446 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2447 << ":" << P.getUnitInc() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002448 else
Andrew Trick11189f72013-04-05 00:31:29 +00002449 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002450 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002451 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002452 else
2453 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002454 if (Latency)
2455 dbgs() << " " << Latency << " cycles ";
2456 else
2457 dbgs() << " ";
2458 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002459}
2460#endif
2461
Andrew Trick7196a8f2012-05-10 21:06:16 +00002462/// Pick the best candidate from the top queue.
2463///
2464/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2465/// DAG building. To adjust for the current scheduling location we need to
2466/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002467void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2468 const RegPressureTracker &RPTracker,
2469 SchedCandidate &Cand) {
2470 ReadyQueue &Q = Zone.Available;
2471
Andrew Trickf3234242012-05-24 22:11:12 +00002472 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002473
Andrew Trick7196a8f2012-05-10 21:06:16 +00002474 // getMaxPressureDelta temporarily modifies the tracker.
2475 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2476
Andrew Trick8c2d9212012-05-24 22:11:03 +00002477 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002478
Andrew Trick3b87f622012-11-07 07:05:09 +00002479 SchedCandidate TryCand(Cand.Policy);
2480 TryCand.SU = *I;
2481 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2482 if (TryCand.Reason != NoCand) {
2483 // Initialize resource delta if needed in case future heuristics query it.
2484 if (TryCand.ResDelta == SchedResourceDelta())
2485 TryCand.initResourceDelta(DAG, SchedModel);
2486 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002487 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002488 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002489 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002490}
2491
2492static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2493 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002494 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002495 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002496}
2497
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002498/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002499SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002500 // Schedule as far as possible in the direction of no choice. This is most
2501 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002502 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002503 IsTopNode = false;
Andrew Trickfa989e72013-06-15 05:39:19 +00002504 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002505 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002506 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002507 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002508 IsTopNode = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002509 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002510 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002511 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002512 CandPolicy NoPolicy;
2513 SchedCandidate BotCand(NoPolicy);
2514 SchedCandidate TopCand(NoPolicy);
Andrew Trickfa989e72013-06-15 05:39:19 +00002515 Bot.setPolicy(BotCand.Policy, Top);
2516 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3b87f622012-11-07 07:05:09 +00002517
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002518 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002519 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2520 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002521
2522 // If either Q has a single candidate that provides the least increase in
2523 // Excess pressure, we can immediately schedule from that Q.
2524 //
2525 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2526 // affects picking from either Q. If scheduling in one direction must
2527 // increase pressure for one of the excess PSets, then schedule in that
2528 // direction first to provide more freedom in the other direction.
Andrew Tricke52d5022013-06-17 21:45:05 +00002529 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2530 || (BotCand.Reason == RegCritical
2531 && !BotCand.isRepeat(RegCritical)))
2532 {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002533 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002534 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002535 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002536 }
2537 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002538 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2539 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002540
Andrew Tricke52d5022013-06-17 21:45:05 +00002541 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3b87f622012-11-07 07:05:09 +00002542 if (TopCand.Reason < BotCand.Reason) {
2543 IsTopNode = true;
2544 tracePick(TopCand, IsTopNode);
2545 return TopCand.SU;
2546 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002547 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002548 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002549 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002550 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002551}
2552
2553/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002554SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2555 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002556 assert(Top.Available.empty() && Top.Pending.empty() &&
2557 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002558 return NULL;
2559 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002560 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002561 do {
2562 if (ForceTopDown) {
2563 SU = Top.pickOnlyChoice();
2564 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002565 CandPolicy NoPolicy;
2566 SchedCandidate TopCand(NoPolicy);
2567 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2568 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002569 SU = TopCand.SU;
2570 }
2571 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002572 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002573 else if (ForceBottomUp) {
2574 SU = Bot.pickOnlyChoice();
2575 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002576 CandPolicy NoPolicy;
2577 SchedCandidate BotCand(NoPolicy);
2578 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2579 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick30c6ec22012-10-08 18:53:53 +00002580 SU = BotCand.SU;
2581 }
2582 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002583 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002584 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002585 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002586 }
2587 } while (SU->isScheduled);
2588
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002589 if (SU->isTopReady())
2590 Top.removeReady(SU);
2591 if (SU->isBottomReady())
2592 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002593
Andrew Trickbaedcd72013-04-13 06:07:49 +00002594 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002595 return SU;
2596}
2597
Andrew Trick4392f0f2013-04-13 06:07:40 +00002598void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2599
2600 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2601 if (!isTop)
2602 ++InsertPos;
2603 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2604
2605 // Find already scheduled copies with a single physreg dependence and move
2606 // them just above the scheduled instruction.
2607 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2608 I != E; ++I) {
2609 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2610 continue;
2611 SUnit *DepSU = I->getSUnit();
2612 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2613 continue;
2614 MachineInstr *Copy = DepSU->getInstr();
2615 if (!Copy->isCopy())
2616 continue;
2617 DEBUG(dbgs() << " Rescheduling physreg copy ";
2618 I->getSUnit()->dump(DAG));
2619 DAG->moveInstruction(Copy, InsertPos);
2620 }
2621}
2622
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002623/// Update the scheduler's state after scheduling a node. This is the same node
2624/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002625/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002626///
2627/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2628/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002629void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002630 if (IsTopNode) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002631 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002632 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002633 if (SU->hasPhysRegUses)
2634 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002635 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002636 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002637 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002638 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002639 if (SU->hasPhysRegDefs)
2640 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002641 }
2642}
2643
Andrew Trick17d35e52012-03-14 04:00:41 +00002644/// Create the standard converging machine scheduler. This will be used as the
2645/// default scheduler if the target does not set a default.
2646static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002647 assert((!ForceTopDown || !ForceBottomUp) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002648 "-misched-topdown incompatible with -misched-bottomup");
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002649 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler());
2650 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002651 //
2652 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2653 // data and pass it to later mutations. Have a single mutation that gathers
2654 // the interesting nodes in one pass.
Andrew Trick63a8d822013-06-15 04:49:46 +00002655 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002656 if (EnableLoadCluster)
2657 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002658 if (EnableMacroFusion)
2659 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002660 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002661}
2662static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002663ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2664 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002665
2666//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002667// ILP Scheduler. Currently for experimental analysis of heuristics.
2668//===----------------------------------------------------------------------===//
2669
2670namespace {
2671/// \brief Order nodes by the ILP metric.
2672struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002673 const SchedDFSResult *DFSResult;
2674 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002675 bool MaximizeILP;
2676
Andrew Trick178f7d02013-01-25 04:01:04 +00002677 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002678
2679 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002680 ///
2681 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002682 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002683 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2684 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2685 if (SchedTreeA != SchedTreeB) {
2686 // Unscheduled trees have lower priority.
2687 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2688 return ScheduledTrees->test(SchedTreeB);
2689
2690 // Trees with shallower connections have have lower priority.
2691 if (DFSResult->getSubtreeLevel(SchedTreeA)
2692 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2693 return DFSResult->getSubtreeLevel(SchedTreeA)
2694 < DFSResult->getSubtreeLevel(SchedTreeB);
2695 }
2696 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002697 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002698 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002699 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002700 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002701 }
2702};
2703
2704/// \brief Schedule based on the ILP metric.
2705class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002706 /// In case all subtrees are eventually connected to a common root through
2707 /// data dependence (e.g. reduction), place an upper limit on their size.
2708 ///
2709 /// FIXME: A subtree limit is generally good, but in the situation commented
2710 /// above, where multiple similar subtrees feed a common root, we should
2711 /// only split at a point where the resulting subtrees will be balanced.
2712 /// (a motivating test case must be found).
2713 static const unsigned SubtreeLimit = 16;
2714
Andrew Trick178f7d02013-01-25 04:01:04 +00002715 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002716 ILPOrder Cmp;
2717
2718 std::vector<SUnit*> ReadyQ;
2719public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002720 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002721
Andrew Trick178f7d02013-01-25 04:01:04 +00002722 virtual void initialize(ScheduleDAGMI *dag) {
2723 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002724 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002725 Cmp.DFSResult = DAG->getDFSResult();
2726 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002727 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002728 }
2729
2730 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002731 // Restore the heap in ReadyQ with the updated DFS results.
2732 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002733 }
2734
2735 /// Implement MachineSchedStrategy interface.
2736 /// -----------------------------------------
2737
Andrew Trick8b1496c2012-11-28 05:13:28 +00002738 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002739 virtual SUnit *pickNode(bool &IsTopNode) {
2740 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002741 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002742 SUnit *SU = ReadyQ.back();
2743 ReadyQ.pop_back();
2744 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002745 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002746 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2747 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2748 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002749 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2750 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002751 return SU;
2752 }
2753
Andrew Trick178f7d02013-01-25 04:01:04 +00002754 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2755 virtual void scheduleTree(unsigned SubtreeID) {
2756 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2757 }
2758
Andrew Trick8b1496c2012-11-28 05:13:28 +00002759 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2760 /// DFSResults, and resort the priority Q.
2761 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2762 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002763 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002764
2765 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2766
2767 virtual void releaseBottomNode(SUnit *SU) {
2768 ReadyQ.push_back(SU);
2769 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2770 }
2771};
2772} // namespace
2773
2774static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2775 return new ScheduleDAGMI(C, new ILPScheduler(true));
2776}
2777static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2778 return new ScheduleDAGMI(C, new ILPScheduler(false));
2779}
2780static MachineSchedRegistry ILPMaxRegistry(
2781 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2782static MachineSchedRegistry ILPMinRegistry(
2783 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2784
2785//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002786// Machine Instruction Shuffler for Correctness Testing
2787//===----------------------------------------------------------------------===//
2788
Andrew Trick96f678f2012-01-13 06:30:30 +00002789#ifndef NDEBUG
2790namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002791/// Apply a less-than relation on the node order, which corresponds to the
2792/// instruction order prior to scheduling. IsReverse implements greater-than.
2793template<bool IsReverse>
2794struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002795 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002796 if (IsReverse)
2797 return A->NodeNum > B->NodeNum;
2798 else
2799 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002800 }
2801};
2802
Andrew Trick96f678f2012-01-13 06:30:30 +00002803/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002804class InstructionShuffler : public MachineSchedStrategy {
2805 bool IsAlternating;
2806 bool IsTopDown;
2807
2808 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2809 // gives nodes with a higher number higher priority causing the latest
2810 // instructions to be scheduled first.
2811 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2812 TopQ;
2813 // When scheduling bottom-up, use greater-than as the queue priority.
2814 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2815 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002816public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002817 InstructionShuffler(bool alternate, bool topdown)
2818 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002819
Andrew Trick17d35e52012-03-14 04:00:41 +00002820 virtual void initialize(ScheduleDAGMI *) {
2821 TopQ.clear();
2822 BottomQ.clear();
2823 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002824
Andrew Trick17d35e52012-03-14 04:00:41 +00002825 /// Implement MachineSchedStrategy interface.
2826 /// -----------------------------------------
2827
2828 virtual SUnit *pickNode(bool &IsTopNode) {
2829 SUnit *SU;
2830 if (IsTopDown) {
2831 do {
2832 if (TopQ.empty()) return NULL;
2833 SU = TopQ.top();
2834 TopQ.pop();
2835 } while (SU->isScheduled);
2836 IsTopNode = true;
2837 }
2838 else {
2839 do {
2840 if (BottomQ.empty()) return NULL;
2841 SU = BottomQ.top();
2842 BottomQ.pop();
2843 } while (SU->isScheduled);
2844 IsTopNode = false;
2845 }
2846 if (IsAlternating)
2847 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002848 return SU;
2849 }
2850
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002851 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2852
Andrew Trick17d35e52012-03-14 04:00:41 +00002853 virtual void releaseTopNode(SUnit *SU) {
2854 TopQ.push(SU);
2855 }
2856 virtual void releaseBottomNode(SUnit *SU) {
2857 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002858 }
2859};
2860} // namespace
2861
Andrew Trickc174eaf2012-03-08 01:41:12 +00002862static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002863 bool Alternate = !ForceTopDown && !ForceBottomUp;
2864 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002865 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002866 "-misched-topdown incompatible with -misched-bottomup");
2867 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002868}
Andrew Trick17d35e52012-03-14 04:00:41 +00002869static MachineSchedRegistry ShufflerRegistry(
2870 "shuffle", "Shuffle machine instructions alternating directions",
2871 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002872#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00002873
2874//===----------------------------------------------------------------------===//
2875// GraphWriter support for ScheduleDAGMI.
2876//===----------------------------------------------------------------------===//
2877
2878#ifndef NDEBUG
2879namespace llvm {
2880
2881template<> struct GraphTraits<
2882 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
2883
2884template<>
2885struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
2886
2887 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
2888
2889 static std::string getGraphName(const ScheduleDAG *G) {
2890 return G->MF.getName();
2891 }
2892
2893 static bool renderGraphFromBottomUp() {
2894 return true;
2895 }
2896
2897 static bool isNodeHidden(const SUnit *Node) {
2898 return (Node->NumPreds > 10 || Node->NumSuccs > 10);
2899 }
2900
2901 static bool hasNodeAddressLabel(const SUnit *Node,
2902 const ScheduleDAG *Graph) {
2903 return false;
2904 }
2905
2906 /// If you want to override the dot attributes printed for a particular
2907 /// edge, override this method.
2908 static std::string getEdgeAttributes(const SUnit *Node,
2909 SUnitIterator EI,
2910 const ScheduleDAG *Graph) {
2911 if (EI.isArtificialDep())
2912 return "color=cyan,style=dashed";
2913 if (EI.isCtrlDep())
2914 return "color=blue,style=dashed";
2915 return "";
2916 }
2917
2918 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
2919 std::string Str;
2920 raw_string_ostream SS(Str);
2921 SS << "SU(" << SU->NodeNum << ')';
2922 return SS.str();
2923 }
2924 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
2925 return G->getGraphNodeLabel(SU);
2926 }
2927
2928 static std::string getNodeAttributes(const SUnit *N,
2929 const ScheduleDAG *Graph) {
2930 std::string Str("shape=Mrecord");
2931 const SchedDFSResult *DFS =
2932 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
2933 if (DFS) {
2934 Str += ",style=filled,fillcolor=\"#";
2935 Str += DOT::getColorString(DFS->getSubtreeID(N));
2936 Str += '"';
2937 }
2938 return Str;
2939 }
2940};
2941} // namespace llvm
2942#endif // NDEBUG
2943
2944/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
2945/// rendered using 'dot'.
2946///
2947void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
2948#ifndef NDEBUG
2949 ViewGraph(this, Name, false, Title);
2950#else
2951 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
2952 << "systems with Graphviz or gv!\n";
2953#endif // NDEBUG
2954}
2955
2956/// Out-of-line implementation with no arguments is handy for gdb.
2957void ScheduleDAGMI::viewGraph() {
2958 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
2959}