Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 1 | //===- SparcV8Instrs.td - Target Description for SparcV8 Target -----------===// |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 10 | // This file describes the SparcV8 instructions in TableGen format. |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 15 | // Instruction format superclass |
Misha Brukman | e07c2aa | 2004-02-25 21:02:21 +0000 | [diff] [blame] | 16 | //===----------------------------------------------------------------------===// |
| 17 | |
Misha Brukman | c42077d | 2004-09-22 21:38:42 +0000 | [diff] [blame] | 18 | include "SparcV8InstrFormats.td" |
Brian Gaeke | e785e53 | 2004-02-25 19:28:19 +0000 | [diff] [blame] | 19 | |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 20 | //===----------------------------------------------------------------------===// |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 21 | // Instruction Pattern Stuff |
| 22 | //===----------------------------------------------------------------------===// |
| 23 | |
| 24 | def simm13 : PatLeaf<(imm), [{ |
| 25 | // simm13 predicate - True if the imm fits in a 13-bit sign extended field. |
| 26 | return (((int)N->getValue() << (32-13)) >> (32-13)) == (int)N->getValue(); |
| 27 | }]>; |
| 28 | |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 29 | def LO10 : SDNodeXForm<imm, [{ |
| 30 | return CurDAG->getTargetConstant((unsigned)N->getValue() & 1023, MVT::i32); |
| 31 | }]>; |
| 32 | |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 33 | def HI22 : SDNodeXForm<imm, [{ |
| 34 | // Transformation function: shift the immediate value down into the low bits. |
| 35 | return CurDAG->getTargetConstant((unsigned)N->getValue() >> 10, MVT::i32); |
| 36 | }]>; |
| 37 | |
| 38 | def SETHIimm : PatLeaf<(imm), [{ |
| 39 | return (((unsigned)N->getValue() >> 10) << 10) == (unsigned)N->getValue(); |
| 40 | }], HI22>; |
| 41 | |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 42 | // Addressing modes. |
| 43 | def ADDRrr : ComplexPattern<i32, 2, "SelectADDRrr", []>; |
| 44 | def ADDRri : ComplexPattern<i32, 2, "SelectADDRri", []>; |
| 45 | |
| 46 | // Address operands |
| 47 | def MEMrr : Operand<i32> { |
| 48 | let PrintMethod = "printMemOperand"; |
| 49 | let NumMIOperands = 2; |
| 50 | let MIOperandInfo = (ops IntRegs, IntRegs); |
| 51 | } |
| 52 | def MEMri : Operand<i32> { |
| 53 | let PrintMethod = "printMemOperand"; |
| 54 | let NumMIOperands = 2; |
| 55 | let MIOperandInfo = (ops IntRegs, i32imm); |
| 56 | } |
| 57 | |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 58 | // Branch targets have OtherVT type. |
| 59 | def brtarget : Operand<OtherVT>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 60 | def calltarget : Operand<i32>; |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 61 | |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 62 | def SDTV8cmpicc : |
| 63 | SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisInt<1>, SDTCisSameAs<1, 2>]>; |
| 64 | def SDTV8cmpfcc : |
| 65 | SDTypeProfile<1, 2, [SDTCisVT<0, FlagVT>, SDTCisFP<1>, SDTCisSameAs<1, 2>]>; |
| 66 | def SDTV8brcc : |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 67 | SDTypeProfile<0, 3, [SDTCisVT<0, OtherVT>, SDTCisVT<1, OtherVT>, |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 68 | SDTCisVT<2, FlagVT>]>; |
| 69 | def SDTV8selectcc : |
| 70 | SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, |
| 71 | SDTCisVT<3, i32>, SDTCisVT<4, FlagVT>]>; |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 72 | def SDTV8FTOI : |
| 73 | SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>; |
| 74 | def SDTV8ITOF : |
| 75 | SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 76 | |
| 77 | def V8cmpicc : SDNode<"V8ISD::CMPICC", SDTV8cmpicc>; |
| 78 | def V8cmpfcc : SDNode<"V8ISD::CMPFCC", SDTV8cmpfcc>; |
| 79 | def V8bricc : SDNode<"V8ISD::BRICC", SDTV8brcc, [SDNPHasChain]>; |
| 80 | def V8brfcc : SDNode<"V8ISD::BRFCC", SDTV8brcc, [SDNPHasChain]>; |
| 81 | |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 82 | def V8hi : SDNode<"V8ISD::Hi", SDTIntUnaryOp>; |
| 83 | def V8lo : SDNode<"V8ISD::Lo", SDTIntUnaryOp>; |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 84 | |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 85 | def V8ftoi : SDNode<"V8ISD::FTOI", SDTV8FTOI>; |
| 86 | def V8itof : SDNode<"V8ISD::ITOF", SDTV8ITOF>; |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 87 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 88 | def V8selecticc : SDNode<"V8ISD::SELECT_ICC", SDTV8selectcc>; |
| 89 | def V8selectfcc : SDNode<"V8ISD::SELECT_FCC", SDTV8selectcc>; |
| 90 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 91 | // These are target-independent nodes, but have target-specific formats. |
| 92 | def SDT_V8CallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
| 93 | def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_V8CallSeq, [SDNPHasChain]>; |
| 94 | def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_V8CallSeq, [SDNPHasChain]>; |
| 95 | |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 96 | def SDT_V8Call : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 97 | def call : SDNode<"ISD::CALL", SDT_V8Call, [SDNPHasChain]>; |
| 98 | |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 99 | def SDT_V8RetFlag : SDTypeProfile<0, 0, []>; |
Chris Lattner | dab05f0 | 2005-12-18 21:03:04 +0000 | [diff] [blame] | 100 | def retflag : SDNode<"V8ISD::RET_FLAG", SDT_V8RetFlag, [SDNPHasChain]>; |
| 101 | |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 102 | //===----------------------------------------------------------------------===// |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 103 | // Instructions |
| 104 | //===----------------------------------------------------------------------===// |
| 105 | |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 106 | // Pseudo instructions. |
Chris Lattner | eee99bd | 2005-12-18 08:21:00 +0000 | [diff] [blame] | 107 | class Pseudo<dag ops, string asmstr, list<dag> pattern> |
| 108 | : InstV8<ops, asmstr, pattern>; |
| 109 | |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 110 | def PHI : Pseudo<(ops variable_ops), "PHI", []>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 111 | def ADJCALLSTACKDOWN : Pseudo<(ops i32imm:$amt), |
| 112 | "!ADJCALLSTACKDOWN $amt", |
| 113 | [(callseq_start imm:$amt)]>; |
| 114 | def ADJCALLSTACKUP : Pseudo<(ops i32imm:$amt), |
| 115 | "!ADJCALLSTACKUP $amt", |
| 116 | [(callseq_end imm:$amt)]>; |
Chris Lattner | 20ad53f | 2005-12-18 23:10:57 +0000 | [diff] [blame] | 117 | def IMPLICIT_DEF_Int : Pseudo<(ops IntRegs:$dst), |
| 118 | "!IMPLICIT_DEF $dst", |
| 119 | [(set IntRegs:$dst, (undef))]>; |
| 120 | def IMPLICIT_DEF_FP : Pseudo<(ops FPRegs:$dst), "!IMPLICIT_DEF $dst", |
| 121 | [(set FPRegs:$dst, (undef))]>; |
| 122 | def IMPLICIT_DEF_DFP : Pseudo<(ops DFPRegs:$dst), "!IMPLICIT_DEF $dst", |
| 123 | [(set DFPRegs:$dst, (undef))]>; |
Chris Lattner | beecfd2 | 2005-12-19 00:50:12 +0000 | [diff] [blame] | 124 | |
| 125 | // FpMOVD/FpNEGD/FpABSD - These are lowered to single-precision ops by the |
| 126 | // fpmover pass. |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 127 | def FpMOVD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
Chris Lattner | beecfd2 | 2005-12-19 00:50:12 +0000 | [diff] [blame] | 128 | "!FpMOVD $src, $dst", []>; // pseudo 64-bit double move |
| 129 | def FpNEGD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 130 | "!FpNEGD $src, $dst", |
| 131 | [(set DFPRegs:$dst, (fneg DFPRegs:$src))]>; |
| 132 | def FpABSD : Pseudo<(ops DFPRegs:$dst, DFPRegs:$src), |
| 133 | "!FpABSD $src, $dst", |
| 134 | [(set DFPRegs:$dst, (fabs DFPRegs:$src))]>; |
Chris Lattner | 3308449 | 2005-12-18 08:13:54 +0000 | [diff] [blame] | 135 | |
| 136 | // SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the |
| 137 | // scheduler into a branch sequence. This has to handle all permutations of |
| 138 | // selection between i32/f32/f64 on ICC and FCC. |
| 139 | let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler. |
| 140 | def SELECT_CC_Int_ICC |
| 141 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond), |
| 142 | "; SELECT_CC_Int_ICC PSEUDO!", |
| 143 | [(set IntRegs:$dst, (V8selecticc IntRegs:$T, IntRegs:$F, |
| 144 | imm:$Cond, ICC))]>; |
| 145 | def SELECT_CC_Int_FCC |
| 146 | : Pseudo<(ops IntRegs:$dst, IntRegs:$T, IntRegs:$F, i32imm:$Cond), |
| 147 | "; SELECT_CC_Int_FCC PSEUDO!", |
| 148 | [(set IntRegs:$dst, (V8selectfcc IntRegs:$T, IntRegs:$F, |
| 149 | imm:$Cond, FCC))]>; |
| 150 | def SELECT_CC_FP_ICC |
| 151 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond), |
| 152 | "; SELECT_CC_FP_ICC PSEUDO!", |
| 153 | [(set FPRegs:$dst, (V8selecticc FPRegs:$T, FPRegs:$F, |
| 154 | imm:$Cond, ICC))]>; |
| 155 | def SELECT_CC_FP_FCC |
| 156 | : Pseudo<(ops FPRegs:$dst, FPRegs:$T, FPRegs:$F, i32imm:$Cond), |
| 157 | "; SELECT_CC_FP_FCC PSEUDO!", |
| 158 | [(set FPRegs:$dst, (V8selectfcc FPRegs:$T, FPRegs:$F, |
| 159 | imm:$Cond, FCC))]>; |
| 160 | def SELECT_CC_DFP_ICC |
| 161 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), |
| 162 | "; SELECT_CC_DFP_ICC PSEUDO!", |
| 163 | [(set DFPRegs:$dst, (V8selecticc DFPRegs:$T, DFPRegs:$F, |
| 164 | imm:$Cond, ICC))]>; |
| 165 | def SELECT_CC_DFP_FCC |
| 166 | : Pseudo<(ops DFPRegs:$dst, DFPRegs:$T, DFPRegs:$F, i32imm:$Cond), |
| 167 | "; SELECT_CC_DFP_FCC PSEUDO!", |
| 168 | [(set DFPRegs:$dst, (V8selectfcc DFPRegs:$T, DFPRegs:$F, |
| 169 | imm:$Cond, FCC))]>; |
| 170 | } |
Chris Lattner | 275f645 | 2004-02-28 19:37:18 +0000 | [diff] [blame] | 171 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 172 | // Section A.3 - Synthetic Instructions, p. 85 |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 173 | // special cases of JMPL: |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame^] | 174 | let isReturn = 1, isTerminator = 1, hasDelaySlot = 1, noResults = 1 in { |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 175 | let rd = O7.Num, rs1 = G0.Num, simm13 = 8 in |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 176 | // FIXME: temporary workaround for return without an incoming flag. |
| 177 | def RETVOID: F3_2<2, 0b111000, (ops), "retl", [(ret)]>; |
| 178 | let hasInFlag = 1 in |
| 179 | def RETL: F3_2<2, 0b111000, (ops), "retl", []>; |
Misha Brukman | 3df04c5 | 2004-10-14 22:32:49 +0000 | [diff] [blame] | 180 | } |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 181 | |
| 182 | // Section B.1 - Load Integer Instructions, p. 90 |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 183 | def LDSBrr : F3_1<3, 0b001001, |
| 184 | (ops IntRegs:$dst, MEMrr:$addr), |
| 185 | "ldsb [$addr], $dst", |
| 186 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 187 | def LDSBri : F3_2<3, 0b001001, |
| 188 | (ops IntRegs:$dst, MEMri:$addr), |
| 189 | "ldsb [$addr], $dst", |
| 190 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 191 | def LDSHrr : F3_1<3, 0b001010, |
| 192 | (ops IntRegs:$dst, MEMrr:$addr), |
| 193 | "ldsh [$addr], $dst", |
| 194 | [(set IntRegs:$dst, (sextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 195 | def LDSHri : F3_2<3, 0b001010, |
| 196 | (ops IntRegs:$dst, MEMri:$addr), |
| 197 | "ldsh [$addr], $dst", |
| 198 | [(set IntRegs:$dst, (sextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 199 | def LDUBrr : F3_1<3, 0b000001, |
| 200 | (ops IntRegs:$dst, MEMrr:$addr), |
| 201 | "ldub [$addr], $dst", |
| 202 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i8))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 203 | def LDUBri : F3_2<3, 0b000001, |
| 204 | (ops IntRegs:$dst, MEMri:$addr), |
| 205 | "ldub [$addr], $dst", |
| 206 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i8))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 207 | def LDUHrr : F3_1<3, 0b000010, |
| 208 | (ops IntRegs:$dst, MEMrr:$addr), |
| 209 | "lduh [$addr], $dst", |
| 210 | [(set IntRegs:$dst, (zextload ADDRrr:$addr, i16))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 211 | def LDUHri : F3_2<3, 0b000010, |
| 212 | (ops IntRegs:$dst, MEMri:$addr), |
| 213 | "lduh [$addr], $dst", |
| 214 | [(set IntRegs:$dst, (zextload ADDRri:$addr, i16))]>; |
Chris Lattner | 1963783 | 2005-12-17 20:26:45 +0000 | [diff] [blame] | 215 | def LDrr : F3_1<3, 0b000000, |
| 216 | (ops IntRegs:$dst, MEMrr:$addr), |
| 217 | "ld [$addr], $dst", |
| 218 | [(set IntRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 219 | def LDri : F3_2<3, 0b000000, |
| 220 | (ops IntRegs:$dst, MEMri:$addr), |
| 221 | "ld [$addr], $dst", |
| 222 | [(set IntRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 223 | |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 224 | // Section B.2 - Load Floating-point Instructions, p. 92 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 225 | def LDFrr : F3_1<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 226 | (ops FPRegs:$dst, MEMrr:$addr), |
| 227 | "ld [$addr], $dst", |
| 228 | [(set FPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 229 | def LDFri : F3_2<3, 0b100000, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 230 | (ops FPRegs:$dst, MEMri:$addr), |
| 231 | "ld [$addr], $dst", |
| 232 | [(set FPRegs:$dst, (load ADDRri:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 233 | def LDDFrr : F3_1<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 234 | (ops DFPRegs:$dst, MEMrr:$addr), |
| 235 | "ldd [$addr], $dst", |
| 236 | [(set DFPRegs:$dst, (load ADDRrr:$addr))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 237 | def LDDFri : F3_2<3, 0b100011, |
Chris Lattner | b575baf | 2005-12-17 20:32:47 +0000 | [diff] [blame] | 238 | (ops DFPRegs:$dst, MEMri:$addr), |
| 239 | "ldd [$addr], $dst", |
| 240 | [(set DFPRegs:$dst, (load ADDRri:$addr))]>; |
Brian Gaeke | 562d5b0 | 2004-06-18 05:19:27 +0000 | [diff] [blame] | 241 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 242 | // Section B.4 - Store Integer Instructions, p. 95 |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 243 | def STBrr : F3_1<3, 0b000101, |
| 244 | (ops MEMrr:$addr, IntRegs:$src), |
| 245 | "stb $src, [$addr]", |
| 246 | [(truncstore IntRegs:$src, ADDRrr:$addr, i8)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 247 | def STBri : F3_2<3, 0b000101, |
| 248 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 249 | "stb $src, [$addr]", |
| 250 | [(truncstore IntRegs:$src, ADDRri:$addr, i8)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 251 | def STHrr : F3_1<3, 0b000110, |
| 252 | (ops MEMrr:$addr, IntRegs:$src), |
| 253 | "sth $src, [$addr]", |
| 254 | [(truncstore IntRegs:$src, ADDRrr:$addr, i16)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 255 | def STHri : F3_2<3, 0b000110, |
| 256 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 257 | "sth $src, [$addr]", |
| 258 | [(truncstore IntRegs:$src, ADDRri:$addr, i16)]>; |
Chris Lattner | d55e1ca | 2005-12-17 20:44:36 +0000 | [diff] [blame] | 259 | def STrr : F3_1<3, 0b000100, |
| 260 | (ops MEMrr:$addr, IntRegs:$src), |
| 261 | "st $src, [$addr]", |
| 262 | [(store IntRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 84e2abf | 2005-12-17 20:18:24 +0000 | [diff] [blame] | 263 | def STri : F3_2<3, 0b000100, |
| 264 | (ops MEMri:$addr, IntRegs:$src), |
Chris Lattner | d30a630 | 2005-12-17 20:42:55 +0000 | [diff] [blame] | 265 | "st $src, [$addr]", |
| 266 | [(store IntRegs:$src, ADDRri:$addr)]>; |
Brian Gaeke | e7f9e0b | 2004-06-24 07:36:59 +0000 | [diff] [blame] | 267 | |
| 268 | // Section B.5 - Store Floating-point Instructions, p. 97 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 269 | def STFrr : F3_1<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 270 | (ops MEMrr:$addr, FPRegs:$src), |
| 271 | "st $src, [$addr]", |
| 272 | [(store FPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 273 | def STFri : F3_2<3, 0b100100, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 274 | (ops MEMri:$addr, FPRegs:$src), |
| 275 | "st $src, [$addr]", |
| 276 | [(store FPRegs:$src, ADDRri:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 277 | def STDFrr : F3_1<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 278 | (ops MEMrr:$addr, DFPRegs:$src), |
| 279 | "std $src, [$addr]", |
| 280 | [(store DFPRegs:$src, ADDRrr:$addr)]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 281 | def STDFri : F3_2<3, 0b100111, |
Chris Lattner | 53ec203 | 2005-12-17 20:47:16 +0000 | [diff] [blame] | 282 | (ops MEMri:$addr, DFPRegs:$src), |
| 283 | "std $src, [$addr]", |
| 284 | [(store DFPRegs:$src, ADDRri:$addr)]>; |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 285 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 286 | // Section B.9 - SETHI Instruction, p. 104 |
Chris Lattner | 13e1501 | 2005-12-16 07:18:48 +0000 | [diff] [blame] | 287 | def SETHIi: F2_1<0b100, |
| 288 | (ops IntRegs:$dst, i32imm:$src), |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 289 | "sethi $src, $dst", |
| 290 | [(set IntRegs:$dst, SETHIimm:$src)]>; |
Brian Gaeke | e806173 | 2004-03-04 00:56:25 +0000 | [diff] [blame] | 291 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 292 | // Section B.10 - NOP Instruction, p. 105 |
| 293 | // (It's a special case of SETHI) |
Misha Brukman | d36047d | 2004-10-14 22:33:32 +0000 | [diff] [blame] | 294 | let rd = 0, imm22 = 0 in |
Chris Lattner | 57dd3bc | 2005-12-17 19:37:00 +0000 | [diff] [blame] | 295 | def NOP : F2_1<0b100, (ops), "nop", []>; |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 296 | |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 297 | // Section B.11 - Logical Instructions, p. 106 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 298 | def ANDrr : F3_1<2, 0b000001, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 299 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 300 | "and $b, $c, $dst", |
| 301 | [(set IntRegs:$dst, (and IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 302 | def ANDri : F3_2<2, 0b000001, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 303 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 304 | "and $b, $c, $dst", |
| 305 | [(set IntRegs:$dst, (and IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 306 | def ANDNrr : F3_1<2, 0b000101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 307 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 308 | "andn $b, $c, $dst", |
| 309 | [(set IntRegs:$dst, (and IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 310 | def ANDNri : F3_2<2, 0b000101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 311 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 312 | "andn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 313 | def ORrr : F3_1<2, 0b000010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 314 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 315 | "or $b, $c, $dst", |
| 316 | [(set IntRegs:$dst, (or IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 317 | def ORri : F3_2<2, 0b000010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 318 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 319 | "or $b, $c, $dst", |
| 320 | [(set IntRegs:$dst, (or IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 321 | def ORNrr : F3_1<2, 0b000110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 322 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 323 | "orn $b, $c, $dst", |
| 324 | [(set IntRegs:$dst, (or IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 325 | def ORNri : F3_2<2, 0b000110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 326 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 327 | "orn $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 328 | def XORrr : F3_1<2, 0b000011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 329 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 330 | "xor $b, $c, $dst", |
| 331 | [(set IntRegs:$dst, (xor IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 332 | def XORri : F3_2<2, 0b000011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 333 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 334 | "xor $b, $c, $dst", |
| 335 | [(set IntRegs:$dst, (xor IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 336 | def XNORrr : F3_1<2, 0b000111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 337 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 2cfdbb2 | 2005-12-17 21:05:49 +0000 | [diff] [blame] | 338 | "xnor $b, $c, $dst", |
| 339 | [(set IntRegs:$dst, (xor IntRegs:$b, (not IntRegs:$c)))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 340 | def XNORri : F3_2<2, 0b000111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 341 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 342 | "xnor $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 343 | |
| 344 | // Section B.12 - Shift Instructions, p. 107 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 345 | def SLLrr : F3_1<2, 0b100101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 346 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 347 | "sll $b, $c, $dst", |
| 348 | [(set IntRegs:$dst, (shl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 349 | def SLLri : F3_2<2, 0b100101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 350 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 351 | "sll $b, $c, $dst", |
| 352 | [(set IntRegs:$dst, (shl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 353 | def SRLrr : F3_1<2, 0b100110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 354 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 355 | "srl $b, $c, $dst", |
| 356 | [(set IntRegs:$dst, (srl IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 357 | def SRLri : F3_2<2, 0b100110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 358 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 359 | "srl $b, $c, $dst", |
| 360 | [(set IntRegs:$dst, (srl IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 361 | def SRArr : F3_1<2, 0b100111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 362 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 363 | "sra $b, $c, $dst", |
| 364 | [(set IntRegs:$dst, (sra IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 365 | def SRAri : F3_2<2, 0b100111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 366 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 367 | "sra $b, $c, $dst", |
| 368 | [(set IntRegs:$dst, (sra IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 369 | |
| 370 | // Section B.13 - Add Instructions, p. 108 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 371 | def ADDrr : F3_1<2, 0b000000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 372 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 373 | "add $b, $c, $dst", |
| 374 | [(set IntRegs:$dst, (add IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 375 | def ADDri : F3_2<2, 0b000000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 376 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 377 | "add $b, $c, $dst", |
| 378 | [(set IntRegs:$dst, (add IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 379 | def ADDCCrr : F3_1<2, 0b010000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 380 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 381 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 382 | def ADDCCri : F3_2<2, 0b010000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 383 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 384 | "addcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 385 | def ADDXrr : F3_1<2, 0b001000, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 386 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 387 | "addx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 388 | def ADDXri : F3_2<2, 0b001000, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 389 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 390 | "addx $b, $c, $dst", []>; |
Brian Gaeke | bc1d27a | 2004-03-03 23:03:14 +0000 | [diff] [blame] | 391 | |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 392 | // Section B.15 - Subtract Instructions, p. 110 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 393 | def SUBrr : F3_1<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 394 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | f83cee6 | 2005-12-17 18:53:33 +0000 | [diff] [blame] | 395 | "sub $b, $c, $dst", |
| 396 | [(set IntRegs:$dst, (sub IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 397 | def SUBri : F3_2<2, 0b000100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 398 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 7b0902d | 2005-12-17 08:26:38 +0000 | [diff] [blame] | 399 | "sub $b, $c, $dst", |
| 400 | [(set IntRegs:$dst, (sub IntRegs:$b, simm13:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 401 | def SUBXrr : F3_1<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 402 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 403 | "subx $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 404 | def SUBXri : F3_2<2, 0b001100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 405 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 406 | "subx $b, $c, $dst", []>; |
Chris Lattner | 87a63f8 | 2005-12-17 21:13:50 +0000 | [diff] [blame] | 407 | def SUBCCrr : F3_1<2, 0b010100, |
| 408 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
| 409 | "subcc $b, $c, $dst", []>; |
| 410 | def SUBCCri : F3_2<2, 0b010100, |
| 411 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
| 412 | "subcc $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 413 | def SUBXCCrr: F3_1<2, 0b011100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 414 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 415 | "subxcc $b, $c, $dst", []>; |
Brian Gaeke | 775158d | 2004-03-04 04:37:45 +0000 | [diff] [blame] | 416 | |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 417 | // Section B.18 - Multiply Instructions, p. 113 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 418 | def UMULrr : F3_1<2, 0b001010, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 419 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 420 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 421 | def UMULri : F3_2<2, 0b001010, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 422 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 423 | "umul $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 424 | def SMULrr : F3_1<2, 0b001011, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 425 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 426 | "smul $b, $c, $dst", |
| 427 | [(set IntRegs:$dst, (mul IntRegs:$b, IntRegs:$c))]>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 428 | def SMULri : F3_2<2, 0b001011, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 429 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 430 | "smul $b, $c, $dst", |
| 431 | [(set IntRegs:$dst, (mul IntRegs:$b, simm13:$c))]>; |
Brian Gaeke | 032f80f | 2004-03-16 22:37:13 +0000 | [diff] [blame] | 432 | |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 433 | // Section B.19 - Divide Instructions, p. 115 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 434 | def UDIVrr : F3_1<2, 0b001110, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 435 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 436 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 437 | def UDIVri : F3_2<2, 0b001110, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 438 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 439 | "udiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 440 | def SDIVrr : F3_1<2, 0b001111, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 441 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 442 | "sdiv $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 443 | def SDIVri : F3_2<2, 0b001111, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 444 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 445 | "sdiv $b, $c, $dst", []>; |
Brian Gaeke | e88c9dc | 2004-04-07 04:01:00 +0000 | [diff] [blame] | 446 | |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 447 | // Section B.20 - SAVE and RESTORE, p. 117 |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 448 | def SAVErr : F3_1<2, 0b111100, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 449 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 450 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 451 | def SAVEri : F3_2<2, 0b111100, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 452 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 453 | "save $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 454 | def RESTORErr : F3_1<2, 0b111101, |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 455 | (ops IntRegs:$dst, IntRegs:$b, IntRegs:$c), |
Chris Lattner | e33a3ff | 2005-12-17 18:49:14 +0000 | [diff] [blame] | 456 | "restore $b, $c, $dst", []>; |
Chris Lattner | 96b84be | 2005-12-16 06:25:42 +0000 | [diff] [blame] | 457 | def RESTOREri : F3_2<2, 0b111101, |
Chris Lattner | d4f2ab5 | 2005-12-16 07:10:02 +0000 | [diff] [blame] | 458 | (ops IntRegs:$dst, IntRegs:$b, i32imm:$c), |
Chris Lattner | f3bf50d | 2005-12-17 08:06:43 +0000 | [diff] [blame] | 459 | "restore $b, $c, $dst", []>; |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 460 | |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 461 | // Section B.21 - Branch on Integer Condition Codes Instructions, p. 119 |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 462 | |
| 463 | // conditional branch class: |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 464 | class BranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern> |
| 465 | : F2_2<cc, 0b010, ops, asmstr, pattern> { |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 466 | let isBranch = 1; |
| 467 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 468 | let hasDelaySlot = 1; |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame^] | 469 | let noResults = 1; |
Brian Gaeke | 070bb4a | 2004-06-17 22:34:29 +0000 | [diff] [blame] | 470 | } |
Chris Lattner | 0f6eab3 | 2004-07-31 02:24:37 +0000 | [diff] [blame] | 471 | |
| 472 | let isBarrier = 1 in |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 473 | def BA : BranchV8<0b1000, (ops brtarget:$dst), |
| 474 | "ba $dst", |
| 475 | [(br bb:$dst)]>; |
| 476 | def BNE : BranchV8<0b1001, (ops brtarget:$dst), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 477 | "bne $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 478 | [(V8bricc bb:$dst, SETNE, ICC)]>; |
| 479 | def BE : BranchV8<0b0001, (ops brtarget:$dst), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 480 | "be $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 481 | [(V8bricc bb:$dst, SETEQ, ICC)]>; |
| 482 | def BG : BranchV8<0b1010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 483 | "bg $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 484 | [(V8bricc bb:$dst, SETGT, ICC)]>; |
| 485 | def BLE : BranchV8<0b0010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 486 | "ble $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 487 | [(V8bricc bb:$dst, SETLE, ICC)]>; |
| 488 | def BGE : BranchV8<0b1011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 489 | "bge $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 490 | [(V8bricc bb:$dst, SETGE, ICC)]>; |
| 491 | def BL : BranchV8<0b0011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 492 | "bl $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 493 | [(V8bricc bb:$dst, SETLT, ICC)]>; |
| 494 | def BGU : BranchV8<0b1100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 495 | "bgu $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 496 | [(V8bricc bb:$dst, SETUGT, ICC)]>; |
| 497 | def BLEU : BranchV8<0b0100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 498 | "bleu $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 499 | [(V8bricc bb:$dst, SETULE, ICC)]>; |
| 500 | def BCC : BranchV8<0b1101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 501 | "bcc $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 502 | [(V8bricc bb:$dst, SETUGE, ICC)]>; |
| 503 | def BCS : BranchV8<0b0101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 504 | "bcs $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 505 | [(V8bricc bb:$dst, SETULT, ICC)]>; |
Brian Gaeke | c3e9701 | 2004-05-08 04:21:32 +0000 | [diff] [blame] | 506 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 507 | // Section B.22 - Branch on Floating-point Condition Codes Instructions, p. 121 |
| 508 | |
| 509 | // floating-point conditional branch class: |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 510 | class FPBranchV8<bits<4> cc, dag ops, string asmstr, list<dag> pattern> |
| 511 | : F2_2<cc, 0b110, ops, asmstr, pattern> { |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 512 | let isBranch = 1; |
| 513 | let isTerminator = 1; |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 514 | let hasDelaySlot = 1; |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame^] | 515 | let noResults = 1; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 516 | } |
| 517 | |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 518 | def FBU : FPBranchV8<0b0111, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 519 | "fbu $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 520 | [(V8brfcc bb:$dst, SETUO, FCC)]>; |
| 521 | def FBG : FPBranchV8<0b0110, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 522 | "fbg $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 523 | [(V8brfcc bb:$dst, SETGT, FCC)]>; |
| 524 | def FBUG : FPBranchV8<0b0101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 525 | "fbug $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 526 | [(V8brfcc bb:$dst, SETUGT, FCC)]>; |
| 527 | def FBL : FPBranchV8<0b0100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 528 | "fbl $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 529 | [(V8brfcc bb:$dst, SETLT, FCC)]>; |
| 530 | def FBUL : FPBranchV8<0b0011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 531 | "fbul $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 532 | [(V8brfcc bb:$dst, SETULT, FCC)]>; |
| 533 | def FBLG : FPBranchV8<0b0010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 534 | "fblg $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 535 | [(V8brfcc bb:$dst, SETONE, FCC)]>; |
| 536 | def FBNE : FPBranchV8<0b0001, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 537 | "fbne $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 538 | [(V8brfcc bb:$dst, SETNE, FCC)]>; |
| 539 | def FBE : FPBranchV8<0b1001, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 540 | "fbe $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 541 | [(V8brfcc bb:$dst, SETEQ, FCC)]>; |
| 542 | def FBUE : FPBranchV8<0b1010, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 543 | "fbue $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 544 | [(V8brfcc bb:$dst, SETUEQ, FCC)]>; |
| 545 | def FBGE : FPBranchV8<0b1011, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 546 | "fbge $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 547 | [(V8brfcc bb:$dst, SETGE, FCC)]>; |
| 548 | def FBUGE: FPBranchV8<0b1100, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 549 | "fbuge $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 550 | [(V8brfcc bb:$dst, SETUGE, FCC)]>; |
| 551 | def FBLE : FPBranchV8<0b1101, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 552 | "fble $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 553 | [(V8brfcc bb:$dst, SETLE, FCC)]>; |
| 554 | def FBULE: FPBranchV8<0b1110, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 555 | "fbule $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 556 | [(V8brfcc bb:$dst, SETULE, FCC)]>; |
| 557 | def FBO : FPBranchV8<0b1111, (ops brtarget:$dst), |
Chris Lattner | 5b2dfc7 | 2005-12-18 01:38:19 +0000 | [diff] [blame] | 558 | "fbo $dst", |
Chris Lattner | 04dd673 | 2005-12-18 01:46:58 +0000 | [diff] [blame] | 559 | [(V8brfcc bb:$dst, SETO, FCC)]>; |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 560 | |
Brian Gaeke | b354b71 | 2004-11-16 07:32:09 +0000 | [diff] [blame] | 561 | |
| 562 | |
Brian Gaeke | 8542e08 | 2004-04-02 20:53:37 +0000 | [diff] [blame] | 563 | // Section B.24 - Call and Link Instruction, p. 125 |
Brian Gaeke | a8056fa | 2004-03-06 05:32:13 +0000 | [diff] [blame] | 564 | // This is the only Format 1 instruction |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 565 | let Uses = [O0, O1, O2, O3, O4, O5], |
Evan Cheng | 2b4ea79 | 2005-12-26 09:11:45 +0000 | [diff] [blame^] | 566 | hasDelaySlot = 1, isCall = 1, hasInFlag = 1, hasOutFlag = 1, noResults = 1, |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 567 | Defs = [O0, O1, O2, O3, O4, O5, O7, G1, G2, G3, G4, G5, G6, G7, |
| 568 | D0, D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15] in { |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 569 | def CALL : InstV8<(ops calltarget:$dst), |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 570 | "call $dst", []> { |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 571 | bits<30> disp; |
| 572 | let op = 1; |
| 573 | let Inst{29-0} = disp; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 574 | } |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 575 | |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 576 | // indirect calls |
Chris Lattner | 1c4f435 | 2005-12-16 06:52:00 +0000 | [diff] [blame] | 577 | def JMPLrr : F3_1<2, 0b111000, |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 578 | (ops MEMrr:$ptr), |
Chris Lattner | 96d5bb7 | 2005-12-19 01:22:53 +0000 | [diff] [blame] | 579 | "call $ptr", |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 580 | [(call ADDRrr:$ptr)]>; |
Chris Lattner | 2db3ff6 | 2005-12-18 15:55:15 +0000 | [diff] [blame] | 581 | def JMPLri : F3_2<2, 0b111000, |
| 582 | (ops MEMri:$ptr), |
Chris Lattner | 96d5bb7 | 2005-12-19 01:22:53 +0000 | [diff] [blame] | 583 | "call $ptr", |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 584 | [(call ADDRri:$ptr)]>; |
Brian Gaeke | 374b36d | 2004-09-29 20:45:05 +0000 | [diff] [blame] | 585 | } |
Misha Brukman | 23e6c1f | 2004-02-26 00:37:12 +0000 | [diff] [blame] | 586 | |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 587 | // Section B.28 - Read State Register Instructions |
| 588 | def RDY : F3_1<2, 0b101000, |
| 589 | (ops IntRegs:$dst), |
Chris Lattner | 97561fc | 2005-12-19 00:53:02 +0000 | [diff] [blame] | 590 | "rd %y, $dst", []>; |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 591 | |
Chris Lattner | 22ede70 | 2004-04-07 04:06:46 +0000 | [diff] [blame] | 592 | // Section B.29 - Write State Register Instructions |
Chris Lattner | 37949f5 | 2005-12-17 22:22:53 +0000 | [diff] [blame] | 593 | def WRYrr : F3_1<2, 0b110000, |
| 594 | (ops IntRegs:$b, IntRegs:$c), |
| 595 | "wr $b, $c, %y", []>; |
| 596 | def WRYri : F3_2<2, 0b110000, |
| 597 | (ops IntRegs:$b, i32imm:$c), |
| 598 | "wr $b, $c, %y", []>; |
Chris Lattner | 6179047 | 2004-04-07 05:04:01 +0000 | [diff] [blame] | 599 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 600 | // Convert Integer to Floating-point Instructions, p. 141 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 601 | def FITOS : F3_3<2, 0b110100, 0b011000100, |
| 602 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 603 | "fitos $src, $dst", |
| 604 | [(set FPRegs:$dst, (V8itof FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 605 | def FITOD : F3_3<2, 0b110100, 0b011001000, |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 606 | (ops DFPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 607 | "fitod $src, $dst", |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 608 | [(set DFPRegs:$dst, (V8itof FPRegs:$src))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 609 | |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 610 | // Convert Floating-point to Integer Instructions, p. 142 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 611 | def FSTOI : F3_3<2, 0b110100, 0b011010001, |
| 612 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 613 | "fstoi $src, $dst", |
| 614 | [(set FPRegs:$dst, (V8ftoi FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 615 | def FDTOI : F3_3<2, 0b110100, 0b011010010, |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 616 | (ops FPRegs:$dst, DFPRegs:$src), |
Chris Lattner | 8fa54dc | 2005-12-18 06:59:57 +0000 | [diff] [blame] | 617 | "fdtoi $src, $dst", |
Chris Lattner | 3cb7187 | 2005-12-23 05:00:16 +0000 | [diff] [blame] | 618 | [(set FPRegs:$dst, (V8ftoi DFPRegs:$src))]>; |
Brian Gaeke | 59e12ed | 2004-10-14 19:39:35 +0000 | [diff] [blame] | 619 | |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 620 | // Convert between Floating-point Formats Instructions, p. 143 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 621 | def FSTOD : F3_3<2, 0b110100, 0b011001001, |
| 622 | (ops DFPRegs:$dst, FPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 623 | "fstod $src, $dst", |
| 624 | [(set DFPRegs:$dst, (fextend FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 625 | def FDTOS : F3_3<2, 0b110100, 0b011000110, |
| 626 | (ops FPRegs:$dst, DFPRegs:$src), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 627 | "fdtos $src, $dst", |
| 628 | [(set FPRegs:$dst, (fround DFPRegs:$src))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 629 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 630 | // Floating-point Move Instructions, p. 144 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 631 | def FMOVS : F3_3<2, 0b110100, 0b000000001, |
| 632 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 558bfe0 | 2005-12-17 23:05:35 +0000 | [diff] [blame] | 633 | "fmovs $src, $dst", []>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 634 | def FNEGS : F3_3<2, 0b110100, 0b000000101, |
| 635 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 636 | "fnegs $src, $dst", |
| 637 | [(set FPRegs:$dst, (fneg FPRegs:$src))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 638 | def FABSS : F3_3<2, 0b110100, 0b000001001, |
| 639 | (ops FPRegs:$dst, FPRegs:$src), |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 640 | "fabss $src, $dst", |
| 641 | [(set FPRegs:$dst, (fabs FPRegs:$src))]>; |
Chris Lattner | 38abcb5 | 2005-12-17 23:52:08 +0000 | [diff] [blame] | 642 | |
Chris Lattner | 294974b | 2005-12-17 23:20:27 +0000 | [diff] [blame] | 643 | |
| 644 | // Floating-point Square Root Instructions, p.145 |
| 645 | def FSQRTS : F3_3<2, 0b110100, 0b000101001, |
| 646 | (ops FPRegs:$dst, FPRegs:$src), |
| 647 | "fsqrts $src, $dst", |
| 648 | [(set FPRegs:$dst, (fsqrt FPRegs:$src))]>; |
| 649 | def FSQRTD : F3_3<2, 0b110100, 0b000101010, |
| 650 | (ops DFPRegs:$dst, DFPRegs:$src), |
| 651 | "fsqrtd $src, $dst", |
| 652 | [(set DFPRegs:$dst, (fsqrt DFPRegs:$src))]>; |
| 653 | |
| 654 | |
Brian Gaeke | f89cc65 | 2004-06-18 06:28:10 +0000 | [diff] [blame] | 655 | |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 656 | // Floating-point Add and Subtract Instructions, p. 146 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 657 | def FADDS : F3_3<2, 0b110100, 0b001000001, |
| 658 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 659 | "fadds $src1, $src2, $dst", |
| 660 | [(set FPRegs:$dst, (fadd FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 661 | def FADDD : F3_3<2, 0b110100, 0b001000010, |
| 662 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 663 | "faddd $src1, $src2, $dst", |
| 664 | [(set DFPRegs:$dst, (fadd DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 665 | def FSUBS : F3_3<2, 0b110100, 0b001000101, |
| 666 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 667 | "fsubs $src1, $src2, $dst", |
| 668 | [(set FPRegs:$dst, (fsub FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 669 | def FSUBD : F3_3<2, 0b110100, 0b001000110, |
| 670 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 671 | "fsubd $src1, $src2, $dst", |
| 672 | [(set DFPRegs:$dst, (fsub DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | c53105c | 2004-06-27 22:53:56 +0000 | [diff] [blame] | 673 | |
| 674 | // Floating-point Multiply and Divide Instructions, p. 147 |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 675 | def FMULS : F3_3<2, 0b110100, 0b001001001, |
| 676 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 677 | "fmuls $src1, $src2, $dst", |
| 678 | [(set FPRegs:$dst, (fmul FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 679 | def FMULD : F3_3<2, 0b110100, 0b001001010, |
| 680 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 681 | "fmuld $src1, $src2, $dst", |
| 682 | [(set DFPRegs:$dst, (fmul DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 683 | def FSMULD : F3_3<2, 0b110100, 0b001101001, |
| 684 | (ops DFPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 685 | "fsmuld $src1, $src2, $dst", |
| 686 | [(set DFPRegs:$dst, (fmul (fextend FPRegs:$src1), |
| 687 | (fextend FPRegs:$src2)))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 688 | def FDIVS : F3_3<2, 0b110100, 0b001001101, |
| 689 | (ops FPRegs:$dst, FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 690 | "fdivs $src1, $src2, $dst", |
Chris Lattner | b4d5172 | 2005-12-17 23:14:30 +0000 | [diff] [blame] | 691 | [(set FPRegs:$dst, (fdiv FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 692 | def FDIVD : F3_3<2, 0b110100, 0b001001110, |
| 693 | (ops DFPRegs:$dst, DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 10c6aed | 2005-12-17 23:10:46 +0000 | [diff] [blame] | 694 | "fdivd $src1, $src2, $dst", |
| 695 | [(set DFPRegs:$dst, (fdiv DFPRegs:$src1, DFPRegs:$src2))]>; |
Brian Gaeke | 57ff2e3 | 2004-06-24 21:22:09 +0000 | [diff] [blame] | 696 | |
Brian Gaeke | 4185d03 | 2004-07-08 09:08:22 +0000 | [diff] [blame] | 697 | // Floating-point Compare Instructions, p. 148 |
Brian Gaeke | d7bf501 | 2004-09-30 04:04:48 +0000 | [diff] [blame] | 698 | // Note: the 2nd template arg is different for these guys. |
| 699 | // Note 2: the result of a FCMP is not available until the 2nd cycle |
| 700 | // after the instr is retired, but there is no interlock. This behavior |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 701 | // is modelled with a forced noop after the instruction. |
| 702 | def FCMPS : F3_3<2, 0b110101, 0b001010001, |
| 703 | (ops FPRegs:$src1, FPRegs:$src2), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 704 | "fcmps $src1, $src2\n\tnop", |
| 705 | [(set FCC, (V8cmpfcc FPRegs:$src1, FPRegs:$src2))]>; |
Chris Lattner | dc6938a | 2005-12-17 06:32:52 +0000 | [diff] [blame] | 706 | def FCMPD : F3_3<2, 0b110101, 0b001010010, |
| 707 | (ops DFPRegs:$src1, DFPRegs:$src2), |
Chris Lattner | 4d55aca | 2005-12-18 01:20:35 +0000 | [diff] [blame] | 708 | "fcmpd $src1, $src2\n\tnop", |
| 709 | [(set FCC, (V8cmpfcc DFPRegs:$src1, DFPRegs:$src2))]>; |
Chris Lattner | d2cd466 | 2005-12-17 19:07:57 +0000 | [diff] [blame] | 710 | |
| 711 | //===----------------------------------------------------------------------===// |
| 712 | // Non-Instruction Patterns |
| 713 | //===----------------------------------------------------------------------===// |
| 714 | |
| 715 | // Small immediates. |
| 716 | def : Pat<(i32 simm13:$val), |
| 717 | (ORri G0, imm:$val)>; |
Chris Lattner | b71f9f8 | 2005-12-17 19:41:43 +0000 | [diff] [blame] | 718 | // Arbitrary immediates. |
| 719 | def : Pat<(i32 imm:$val), |
Chris Lattner | bc83fd9 | 2005-12-17 20:04:49 +0000 | [diff] [blame] | 720 | (ORri (SETHIi (HI22 imm:$val)), (LO10 imm:$val))>; |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 721 | |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 722 | // Global addresses, constant pool entries |
Chris Lattner | e357246 | 2005-12-18 02:10:39 +0000 | [diff] [blame] | 723 | def : Pat<(V8hi tglobaladdr:$in), (SETHIi tglobaladdr:$in)>; |
| 724 | def : Pat<(V8lo tglobaladdr:$in), (ORri G0, tglobaladdr:$in)>; |
Chris Lattner | 76acc87 | 2005-12-18 02:37:35 +0000 | [diff] [blame] | 725 | def : Pat<(V8hi tconstpool:$in), (SETHIi tconstpool:$in)>; |
| 726 | def : Pat<(V8lo tconstpool:$in), (ORri G0, tconstpool:$in)>; |
Chris Lattner | dab05f0 | 2005-12-18 21:03:04 +0000 | [diff] [blame] | 727 | |
| 728 | // Return of a value, which has an input flag. |
Evan Cheng | 171049d | 2005-12-23 22:14:32 +0000 | [diff] [blame] | 729 | def : Pat<(retflag), (RETL)>; |
| 730 | |
| 731 | |
| 732 | // Calls: |
| 733 | def : Pat<(call tglobaladdr:$dst), |
| 734 | (CALL tglobaladdr:$dst)>; |
| 735 | def : Pat<(call externalsym:$dst), |
| 736 | (CALL externalsym:$dst)>; |
| 737 | |
Chris Lattner | b04c5c8 | 2005-12-18 23:18:37 +0000 | [diff] [blame] | 738 | |
| 739 | // Map integer extload's to zextloads. |
Chris Lattner | b04c5c8 | 2005-12-18 23:18:37 +0000 | [diff] [blame] | 740 | def : Pat<(i32 (extload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>; |
| 741 | def : Pat<(i32 (extload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>; |
| 742 | def : Pat<(i32 (extload ADDRrr:$src, i8)), (LDUBrr ADDRrr:$src)>; |
| 743 | def : Pat<(i32 (extload ADDRri:$src, i8)), (LDUBri ADDRri:$src)>; |
| 744 | def : Pat<(i32 (extload ADDRrr:$src, i16)), (LDUHrr ADDRrr:$src)>; |
| 745 | def : Pat<(i32 (extload ADDRri:$src, i16)), (LDUHri ADDRri:$src)>; |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 746 | |
Chris Lattner | a1251f2 | 2005-12-19 01:43:04 +0000 | [diff] [blame] | 747 | // zextload bool -> zextload byte |
| 748 | def : Pat<(i32 (zextload ADDRrr:$src, i1)), (LDUBrr ADDRrr:$src)>; |
Chris Lattner | e2d97f8 | 2005-12-19 01:44:58 +0000 | [diff] [blame] | 749 | def : Pat<(i32 (zextload ADDRri:$src, i1)), (LDUBri ADDRri:$src)>; |
Chris Lattner | a1251f2 | 2005-12-19 01:43:04 +0000 | [diff] [blame] | 750 | |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 751 | // truncstore bool -> truncstore byte. |
| 752 | def : Pat<(truncstore IntRegs:$src, ADDRrr:$addr, i1), |
Chris Lattner | bcfdec7 | 2005-12-19 02:06:50 +0000 | [diff] [blame] | 753 | (STBrr ADDRrr:$addr, IntRegs:$src)>; |
Chris Lattner | f53d0bf | 2005-12-19 00:19:21 +0000 | [diff] [blame] | 754 | def : Pat<(truncstore IntRegs:$src, ADDRri:$addr, i1), |
Chris Lattner | bcfdec7 | 2005-12-19 02:06:50 +0000 | [diff] [blame] | 755 | (STBri ADDRri:$addr, IntRegs:$src)>; |