blob: 5a51fc80eb6d76a217d540f25ba8c2e6c1c6373a [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000015//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000017//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000019def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000020def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000021 SDTCisSameAs<1, 2>,
22 SDTCisSameAs<3, 4>,
23 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
25def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000026def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000027 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000028 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000029 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000030def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000031 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000032 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000033
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000034def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
35
Akira Hatanakac742e4f2011-11-11 04:06:38 +000036def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, iPTR>,
37 SDTCisSameAs<0, 1>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000038def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000039
Akira Hatanaka40eda462011-09-22 23:31:54 +000040def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
42def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
43 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000044 SDTCisSameAs<0, 4>]>;
45
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000046def SDTMipsLoadLR : SDTypeProfile<1, 2,
47 [SDTCisInt<0>, SDTCisPtrTy<1>,
48 SDTCisSameAs<0, 2>]>;
49
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000050// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000051def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000052 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000053 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000054
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000055// Hi and Lo nodes are used to handle global addresses. Used on
56// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000057// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000058def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
59def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
60def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000061
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062// TlsGd node is used to handle General Dynamic TLS
63def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
64
65// TprelHi and TprelLo nodes are used to handle Local Exec TLS
66def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
67def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
68
69// Thread pointer
70def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
71
Eric Christopher3c999a22007-10-26 04:00:13 +000072// Return
Akira Hatanaka182ef6f2012-07-10 00:19:06 +000073def MipsRet : SDNode<"MipsISD::Ret", SDTNone, [SDNPHasChain, SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000074
75// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000076def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000077 [SDNPHasChain, SDNPSideEffect, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000078def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +000079 [SDNPHasChain, SDNPSideEffect,
80 SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000081
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000082// MAdd*/MSub* nodes
83def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
84 [SDNPOptInGlue, SDNPOutGlue]>;
85def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000092// DivRem(u) nodes
93def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
94 [SDNPOutGlue]>;
95def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +000098// Target constant nodes that are not part of any isel patterns and remain
99// unchanged can cause instructions with illegal operands to be emitted.
100// Wrapper node patterns give the instruction selector a chance to replace
101// target constant nodes that would otherwise remain unchanged with ADDiu
102// nodes. Without these wrapper node patterns, the following conditional move
103// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
Jia Liubb481f82012-02-28 07:46:26 +0000104// compiled:
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000105// movn %got(d)($gp), %got(c)($gp), $4
106// This instruction is illegal since movn can take only register operands.
107
Akira Hatanaka648f00c2012-02-24 22:34:47 +0000108def MipsWrapper : SDNode<"MipsISD::Wrapper", SDTIntBinOp>;
Akira Hatanaka342837d2011-05-28 01:07:07 +0000109
Akira Hatanaka21afc632011-06-21 00:40:49 +0000110// Pointer to dynamically allocated stack area.
111def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
112 [SDNPHasChain, SDNPInGlue]>;
113
Jakob Stoklund Olesenea476282012-08-24 14:43:27 +0000114def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain,SDNPSideEffect]>;
Akira Hatanakadb548262011-07-19 23:30:50 +0000115
Akira Hatanakabb15e112011-08-17 02:05:42 +0000116def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
117def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
118
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000119def MipsLWL : SDNode<"MipsISD::LWL", SDTMipsLoadLR,
120 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
121def MipsLWR : SDNode<"MipsISD::LWR", SDTMipsLoadLR,
122 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
123def MipsSWL : SDNode<"MipsISD::SWL", SDTStore,
124 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
125def MipsSWR : SDNode<"MipsISD::SWR", SDTStore,
126 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
127def MipsLDL : SDNode<"MipsISD::LDL", SDTMipsLoadLR,
128 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
129def MipsLDR : SDNode<"MipsISD::LDR", SDTMipsLoadLR,
130 [SDNPHasChain, SDNPMayLoad, SDNPMemOperand]>;
131def MipsSDL : SDNode<"MipsISD::SDL", SDTStore,
132 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
133def MipsSDR : SDNode<"MipsISD::SDR", SDTStore,
134 [SDNPHasChain, SDNPMayStore, SDNPMemOperand]>;
135
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000136//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000137// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000138//===----------------------------------------------------------------------===//
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000139def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">,
140 AssemblerPredicate<"FeatureSEInReg">;
141def HasBitCount : Predicate<"Subtarget.hasBitCount()">,
142 AssemblerPredicate<"FeatureBitCount">;
143def HasSwap : Predicate<"Subtarget.hasSwap()">,
144 AssemblerPredicate<"FeatureSwap">;
145def HasCondMov : Predicate<"Subtarget.hasCondMov()">,
146 AssemblerPredicate<"FeatureCondMov">;
147def HasMips32 : Predicate<"Subtarget.hasMips32()">,
148 AssemblerPredicate<"FeatureMips32">;
149def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">,
150 AssemblerPredicate<"FeatureMips32r2">;
151def HasMips64 : Predicate<"Subtarget.hasMips64()">,
152 AssemblerPredicate<"FeatureMips64">;
153def HasMips32r2Or64 : Predicate<"Subtarget.hasMips32r2Or64()">,
154 AssemblerPredicate<"FeatureMips32r2,FeatureMips64">;
155def NotMips64 : Predicate<"!Subtarget.hasMips64()">,
156 AssemblerPredicate<"!FeatureMips64">;
157def HasMips64r2 : Predicate<"Subtarget.hasMips64r2()">,
158 AssemblerPredicate<"FeatureMips64r2">;
159def IsN64 : Predicate<"Subtarget.isABI_N64()">,
160 AssemblerPredicate<"FeatureN64">;
161def NotN64 : Predicate<"!Subtarget.isABI_N64()">,
162 AssemblerPredicate<"!FeatureN64">;
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000163def InMips16Mode : Predicate<"Subtarget.inMips16Mode()">,
164 AssemblerPredicate<"FeatureMips16">;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000165def RelocStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">,
166 AssemblerPredicate<"FeatureMips32">;
167def RelocPIC : Predicate<"TM.getRelocationModel() == Reloc::PIC_">,
168 AssemblerPredicate<"FeatureMips32">;
169def NoNaNsFPMath : Predicate<"TM.Options.NoNaNsFPMath">,
170 AssemblerPredicate<"FeatureMips32">;
Akira Hatanaka3ad21be2012-05-25 22:15:15 +0000171def HasStandardEncoding : Predicate<"Subtarget.hasStandardEncoding()">,
172 AssemblerPredicate<"!FeatureMips16">;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000173
Akira Hatanaka14180452012-06-14 21:03:23 +0000174class MipsPat<dag pattern, dag result> : Pat<pattern, result> {
175 let Predicates = [HasStandardEncoding];
176}
177
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000178//===----------------------------------------------------------------------===//
179// Instruction format superclass
180//===----------------------------------------------------------------------===//
181
182include "MipsInstrFormats.td"
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000183
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000184//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000185// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000186//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000187
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000188// Instruction operand types
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000189def jmptarget : Operand<OtherVT> {
190 let EncoderMethod = "getJumpTargetOpValue";
191}
192def brtarget : Operand<OtherVT> {
193 let EncoderMethod = "getBranchTargetOpValue";
194 let OperandType = "OPERAND_PCREL";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000195 let DecoderMethod = "DecodeBranchTarget";
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +0000196}
Akira Hatanaka421455f2011-11-23 22:19:28 +0000197def calltarget : Operand<iPTR> {
198 let EncoderMethod = "getJumpTargetOpValue";
199}
Akira Hatanaka642b1092011-11-11 04:03:54 +0000200def calltarget64: Operand<i64>;
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000201def simm16 : Operand<i32> {
202 let DecoderMethod= "DecodeSimm16";
203}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000204def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000205def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000206
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000207// Unsigned Operand
208def uimm16 : Operand<i32> {
209 let PrintMethod = "printUnsignedImm";
210}
211
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000212def MipsMemAsmOperand : AsmOperandClass {
213 let Name = "Mem";
214 let ParserMethod = "parseMemOperand";
215}
216
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000217// Address operand
218def mem : Operand<i32> {
219 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000220 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000221 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000222 let ParserMatchClass = MipsMemAsmOperand;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000223}
224
Akira Hatanakad55bb382011-10-11 00:11:12 +0000225def mem64 : Operand<i64> {
226 let PrintMethod = "printMemOperand";
227 let MIOperandInfo = (ops CPU64Regs, simm16_64);
Jack Cartera6d6ef62012-06-27 23:13:42 +0000228 let EncoderMethod = "getMemEncoding";
Akira Hatanaka72e9b6a2012-08-17 20:16:42 +0000229 let ParserMatchClass = MipsMemAsmOperand;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000230}
231
Akira Hatanaka03236be2011-07-07 20:54:20 +0000232def mem_ea : Operand<i32> {
233 let PrintMethod = "printMemOperandEA";
234 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000235 let EncoderMethod = "getMemEncoding";
236}
237
Akira Hatanakac742e4f2011-11-11 04:06:38 +0000238def mem_ea_64 : Operand<i64> {
239 let PrintMethod = "printMemOperandEA";
240 let MIOperandInfo = (ops CPU64Regs, simm16_64);
241 let EncoderMethod = "getMemEncoding";
242}
243
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000244// size operand of ext instruction
245def size_ext : Operand<i32> {
246 let EncoderMethod = "getSizeExtEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000247 let DecoderMethod = "DecodeExtSize";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000248}
249
250// size operand of ins instruction
251def size_ins : Operand<i32> {
252 let EncoderMethod = "getSizeInsEncoding";
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000253 let DecoderMethod = "DecodeInsSize";
Akira Hatanaka03236be2011-07-07 20:54:20 +0000254}
255
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256// Transformation Function - get the lower 16 bits.
257def LO16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000258 return getImm(N, N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000259}]>;
260
261// Transformation Function - get the higher 16 bits.
262def HI16 : SDNodeXForm<imm, [{
Akira Hatanaka4d0eb632011-12-07 20:10:24 +0000263 return getImm(N, (N->getZExtValue() >> 16) & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000264}]>;
265
266// Node immediate fits as 16-bit sign extended on target immediate.
267// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000268def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000269
270// Node immediate fits as 16-bit zero extended on target immediate.
271// The LO16 param means that only the lower 16 bits of the node
272// immediate are caught.
273// e.g. addiu, sltiu
274def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000276 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000277 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000278 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000279}], LO16>;
280
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000281// Immediate can be loaded with LUi (32-bit int with lower 16-bit cleared).
Akira Hatanaka20103252012-01-04 03:09:26 +0000282def immLow16Zero : PatLeaf<(imm), [{
Akira Hatanakaf06cb2b2011-12-19 20:21:18 +0000283 int64_t Val = N->getSExtValue();
284 return isInt<32>(Val) && !(Val & 0xffff);
285}]>;
286
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000287// shamt field must fit in 5 bits.
Akira Hatanakaa01820a2011-10-17 18:01:00 +0000288def immZExt5 : ImmLeaf<i32, [{return Imm == (Imm & 0x1f);}]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000289
Eric Christopher3c999a22007-10-26 04:00:13 +0000290// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000291// since load and store instructions from stack used it.
Akira Hatanaka4a5a8942012-05-24 18:32:33 +0000292def addr :
293 ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], [SDNPWantParent]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000294
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000295//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000296// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000297//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000298
Jack Carterde332272012-10-06 01:17:37 +0000299/// Move Control Registers From/To CPU Registers
300def MFC0_3OP : MFC3OP<0x10, 0, (outs CPURegs:$rt),
301 (ins CPURegs:$rd, uimm16:$sel),"mfc0\t$rt, $rd, $sel">;
302def : InstAlias<"mfc0 $rt, $rd", (MFC0_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
303
304def MTC0_3OP : MFC3OP<0x10, 4, (outs CPURegs:$rd, uimm16:$sel),
305 (ins CPURegs:$rt),"mtc0\t$rt, $rd, $sel">;
306def : InstAlias<"mtc0 $rt, $rd", (MTC0_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
307
308def MFC2_3OP : MFC3OP<0x12, 0, (outs CPURegs:$rt),
309 (ins CPURegs:$rd, uimm16:$sel),"mfc2\t$rt, $rd, $sel">;
310def : InstAlias<"mfc2 $rt, $rd", (MFC2_3OP CPURegs:$rt, CPURegs:$rd, 0)>;
311
312def MTC2_3OP : MFC3OP<0x12, 4, (outs CPURegs:$rd, uimm16:$sel),
313 (ins CPURegs:$rt),"mtc2\t$rt, $rd, $sel">;
314def : InstAlias<"mtc2 $rt, $rd", (MTC2_3OP CPURegs:$rd, 0, CPURegs:$rt)>;
315
Akira Hatanaka76d9f1c2011-10-11 23:12:12 +0000316// Arithmetic and logical instructions with 3 register operands.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000317class ArithLogicR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
318 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
319 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
320 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
321 [(set RC:$rd, (OpNode RC:$rs, RC:$rt))], itin> {
322 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000323 let isCommutable = isComm;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000324 let isReMaterializable = 1;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000325}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000326
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000327class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000328 InstrItinClass itin, RegisterClass RC, bit isComm = 0>:
329 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
330 !strconcat(instr_asm, "\t$rd, $rs, $rt"), [], itin> {
331 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000332 let isCommutable = isComm;
333}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000334
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000335// Arithmetic and logical instructions with 2 register operands.
336class ArithLogicI<bits<6> op, string instr_asm, SDNode OpNode,
337 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000338 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
339 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
Akira Hatanakaa6953492012-04-18 18:52:10 +0000340 [(set RC:$rt, (OpNode RC:$rs, imm_type:$imm16))], IIAlu> {
341 let isReMaterializable = 1;
342}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000343
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000344class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000345 Operand Od, PatLeaf imm_type, RegisterClass RC> :
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000346 FI<op, (outs RC:$rt), (ins RC:$rs, Od:$imm16),
347 !strconcat(instr_asm, "\t$rt, $rs, $imm16"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000348
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000349// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000350let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000351class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000352 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000353 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000354 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000355 let rd = 0;
356 let shamt = 0;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000357 let isCommutable = isComm;
358}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000359
360// Logical
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000361class LogicNOR<bits<6> op, bits<6> func, string instr_asm, RegisterClass RC>:
362 FR<op, func, (outs RC:$rd), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000363 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000364 [(set RC:$rd, (not (or RC:$rs, RC:$rt)))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000365 let shamt = 0;
366 let isCommutable = 1;
367}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000368
369// Shifts
Akira Hatanaka36393462011-10-17 18:06:56 +0000370class shift_rotate_imm<bits<6> func, bits<5> isRotate, string instr_asm,
371 SDNode OpNode, PatFrag PF, Operand ImmOpnd,
372 RegisterClass RC>:
373 FR<0x00, func, (outs RC:$rd), (ins RC:$rt, ImmOpnd:$shamt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000374 !strconcat(instr_asm, "\t$rd, $rt, $shamt"),
Akira Hatanaka36393462011-10-17 18:06:56 +0000375 [(set RC:$rd, (OpNode RC:$rt, PF:$shamt))], IIAlu> {
376 let rs = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000377}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000378
Akira Hatanaka36393462011-10-17 18:06:56 +0000379// 32-bit shift instructions.
380class shift_rotate_imm32<bits<6> func, bits<5> isRotate, string instr_asm,
381 SDNode OpNode>:
382 shift_rotate_imm<func, isRotate, instr_asm, OpNode, immZExt5, shamt, CPURegs>;
383
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000384class shift_rotate_reg<bits<6> func, bits<5> isRotate, string instr_asm,
385 SDNode OpNode, RegisterClass RC>:
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000386 FR<0x00, func, (outs RC:$rd), (ins CPURegs:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000387 !strconcat(instr_asm, "\t$rd, $rt, $rs"),
Akira Hatanaka68698cc2011-11-07 18:59:49 +0000388 [(set RC:$rd, (OpNode RC:$rt, CPURegs:$rs))], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000389 let shamt = isRotate;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000390}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000391
392// Load Upper Imediate
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000393class LoadUpper<bits<6> op, string instr_asm, RegisterClass RC, Operand Imm>:
394 FI<op, (outs RC:$rt), (ins Imm:$imm16),
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000395 !strconcat(instr_asm, "\t$rt, $imm16"), [], IIAlu> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000396 let rs = 0;
Akira Hatanaka02365942012-04-03 02:51:09 +0000397 let neverHasSideEffects = 1;
Akira Hatanakaa6953492012-04-18 18:52:10 +0000398 let isReMaterializable = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000399}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000400
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000401class FMem<bits<6> op, dag outs, dag ins, string asmstr, list<dag> pattern,
402 InstrItinClass itin>: FFI<op, outs, ins, asmstr, pattern> {
403 bits<21> addr;
404 let Inst{25-21} = addr{20-16};
405 let Inst{15-0} = addr{15-0};
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000406 let DecoderMethod = "DecodeMem";
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000407}
408
Eric Christopher3c999a22007-10-26 04:00:13 +0000409// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000410let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000411class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
412 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000413 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000414 !strconcat(instr_asm, "\t$rt, $addr"),
415 [(set RC:$rt, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000416 let isPseudo = Pseudo;
417}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000418
Akira Hatanakad55bb382011-10-11 00:11:12 +0000419class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
420 Operand MemOpnd, bit Pseudo>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000421 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000422 !strconcat(instr_asm, "\t$rt, $addr"),
423 [(OpNode RC:$rt, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000424 let isPseudo = Pseudo;
425}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000426
Akira Hatanakad55bb382011-10-11 00:11:12 +0000427// 32-bit load.
428multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
429 bit Pseudo = 0> {
430 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000431 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000432 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000433 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000434 let DecoderNamespace = "Mips64";
435 let isCodeGenOnly = 1;
436 }
Jia Liubb481f82012-02-28 07:46:26 +0000437}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000438
439// 64-bit load.
440multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
441 bit Pseudo = 0> {
442 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000443 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000444 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000445 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000446 let DecoderNamespace = "Mips64";
447 let isCodeGenOnly = 1;
448 }
Jia Liubb481f82012-02-28 07:46:26 +0000449}
Akira Hatanakad55bb382011-10-11 00:11:12 +0000450
451// 32-bit store.
452multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
453 bit Pseudo = 0> {
454 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000455 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000456 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000457 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000458 let DecoderNamespace = "Mips64";
459 let isCodeGenOnly = 1;
460 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000461}
462
463// 64-bit store.
464multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
465 bit Pseudo = 0> {
466 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000467 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000468 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000469 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000470 let DecoderNamespace = "Mips64";
471 let isCodeGenOnly = 1;
472 }
Akira Hatanakad55bb382011-10-11 00:11:12 +0000473}
474
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000475// Load/Store Left/Right
476let canFoldAsLoad = 1 in
477class LoadLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
478 RegisterClass RC, Operand MemOpnd> :
479 FMem<op, (outs RC:$rt), (ins MemOpnd:$addr, RC:$src),
480 !strconcat(instr_asm, "\t$rt, $addr"),
481 [(set RC:$rt, (OpNode addr:$addr, RC:$src))], IILoad> {
482 string Constraints = "$src = $rt";
483}
484
485class StoreLeftRight<bits<6> op, string instr_asm, SDNode OpNode,
486 RegisterClass RC, Operand MemOpnd>:
487 FMem<op, (outs), (ins RC:$rt, MemOpnd:$addr),
488 !strconcat(instr_asm, "\t$rt, $addr"), [(OpNode RC:$rt, addr:$addr)],
489 IIStore>;
490
491// 32-bit load left/right.
492multiclass LoadLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
493 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000494 Requires<[NotN64, HasStandardEncoding]>;
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000495 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
496 Requires<[IsN64, HasStandardEncoding]> {
497 let DecoderNamespace = "Mips64";
498 let isCodeGenOnly = 1;
499 }
500}
501
502// 64-bit load left/right.
503multiclass LoadLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
504 def #NAME# : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
505 Requires<[NotN64, HasStandardEncoding]>;
506 def _P8 : LoadLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
507 Requires<[IsN64, HasStandardEncoding]> {
508 let DecoderNamespace = "Mips64";
509 let isCodeGenOnly = 1;
510 }
511}
512
513// 32-bit store left/right.
514multiclass StoreLeftRightM32<bits<6> op, string instr_asm, SDNode OpNode> {
515 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem>,
516 Requires<[NotN64, HasStandardEncoding]>;
517 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPURegs, mem64>,
518 Requires<[IsN64, HasStandardEncoding]> {
519 let DecoderNamespace = "Mips64";
520 let isCodeGenOnly = 1;
521 }
522}
523
524// 64-bit store left/right.
525multiclass StoreLeftRightM64<bits<6> op, string instr_asm, SDNode OpNode> {
526 def #NAME# : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem>,
527 Requires<[NotN64, HasStandardEncoding]>;
528 def _P8 : StoreLeftRight<op, instr_asm, OpNode, CPU64Regs, mem64>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000529 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000530 let DecoderNamespace = "Mips64";
531 let isCodeGenOnly = 1;
532 }
Akira Hatanaka421455f2011-11-23 22:19:28 +0000533}
534
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000535// Conditional Branch
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000536class CBranch<bits<6> op, string instr_asm, PatFrag cond_op, RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000537 BranchBase<op, (outs), (ins RC:$rs, RC:$rt, brtarget:$imm16),
538 !strconcat(instr_asm, "\t$rs, $rt, $imm16"),
539 [(brcond (i32 (cond_op RC:$rs, RC:$rt)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000540 let isBranch = 1;
541 let isTerminator = 1;
542 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000543 let Defs = [AT];
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000544}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000545
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000546class CBranchZero<bits<6> op, bits<5> _rt, string instr_asm, PatFrag cond_op,
547 RegisterClass RC>:
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000548 BranchBase<op, (outs), (ins RC:$rs, brtarget:$imm16),
549 !strconcat(instr_asm, "\t$rs, $imm16"),
550 [(brcond (i32 (cond_op RC:$rs, 0)), bb:$imm16)], IIBranch> {
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000551 let rt = _rt;
552 let isBranch = 1;
553 let isTerminator = 1;
554 let hasDelaySlot = 1;
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000555 let Defs = [AT];
Eric Christopher3c999a22007-10-26 04:00:13 +0000556}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000557
Eric Christopher3c999a22007-10-26 04:00:13 +0000558// SetCC
Akira Hatanaka8191f342011-10-11 18:53:46 +0000559class SetCC_R<bits<6> op, bits<6> func, string instr_asm, PatFrag cond_op,
560 RegisterClass RC>:
561 FR<op, func, (outs CPURegs:$rd), (ins RC:$rs, RC:$rt),
562 !strconcat(instr_asm, "\t$rd, $rs, $rt"),
563 [(set CPURegs:$rd, (cond_op RC:$rs, RC:$rt))],
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000564 IIAlu> {
565 let shamt = 0;
566}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000567
Akira Hatanaka8191f342011-10-11 18:53:46 +0000568class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op, Operand Od,
569 PatLeaf imm_type, RegisterClass RC>:
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000570 FI<op, (outs CPURegs:$rt), (ins RC:$rs, Od:$imm16),
571 !strconcat(instr_asm, "\t$rt, $rs, $imm16"),
572 [(set CPURegs:$rt, (cond_op RC:$rs, imm_type:$imm16))],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000573 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000574
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000575// Jump
576class JumpFJ<bits<6> op, string instr_asm>:
577 FJ<op, (outs), (ins jmptarget:$target),
578 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch> {
579 let isBranch=1;
580 let isTerminator=1;
581 let isBarrier=1;
582 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000583 let Predicates = [RelocStatic, HasStandardEncoding];
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000584 let DecoderMethod = "DecodeJumpTarget";
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000585 let Defs = [AT];
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000586}
587
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000588// Unconditional branch
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000589class UncondBranch<bits<6> op, string instr_asm>:
590 BranchBase<op, (outs), (ins brtarget:$imm16),
591 !strconcat(instr_asm, "\t$imm16"), [(br bb:$imm16)], IIBranch> {
592 let rs = 0;
593 let rt = 0;
594 let isBranch = 1;
595 let isTerminator = 1;
596 let isBarrier = 1;
597 let hasDelaySlot = 1;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000598 let Predicates = [RelocPIC, HasStandardEncoding];
Akira Hatanaka91625aa2012-06-14 01:17:59 +0000599 let Defs = [AT];
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000600}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000601
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000602// Base class for indirect branch and return instruction classes.
603let isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
604class JumpFR<RegisterClass RC, list<dag> pattern>:
605 FR<0, 0x8, (outs), (ins RC:$rs), "jr\t$rs", pattern, IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000606 let rt = 0;
607 let rd = 0;
608 let shamt = 0;
609}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000610
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000611// Indirect branch
612class IndirectBranch<RegisterClass RC>: JumpFR<RC, [(brind RC:$rs)]> {
613 let isBranch = 1;
614 let isIndirectBranch = 1;
615}
616
617// Return instruction
618class RetBase<RegisterClass RC>: JumpFR<RC, []> {
619 let isReturn = 1;
620 let isCodeGenOnly = 1;
621 let hasCtrlDep = 1;
622 let hasExtraSrcRegAllocReq = 1;
623}
624
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000625// Jump and Link (Call)
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000626let isCall=1, hasDelaySlot=1, Defs = [RA] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000627 class JumpLink<bits<6> op, string instr_asm>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000628 FJ<op, (outs), (ins calltarget:$target),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000629 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000630 IIBranch> {
631 let DecoderMethod = "DecodeJumpTarget";
632 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000633
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000634 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm,
635 RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000636 FR<op, func, (outs), (ins RC:$rs),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000637 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink RC:$rs)], IIBranch> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000638 let rt = 0;
639 let rd = 31;
640 let shamt = 0;
641 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000642
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000643 class BranchLink<string instr_asm, bits<5> _rt, RegisterClass RC>:
Jakob Stoklund Olesen68c10a22012-07-13 20:44:29 +0000644 FI<0x1, (outs), (ins RC:$rs, brtarget:$imm16),
Akira Hatanakaf12e7022012-01-04 03:02:47 +0000645 !strconcat(instr_asm, "\t$rs, $imm16"), [], IIBranch> {
646 let rt = _rt;
647 }
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000648}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000649
Eric Christopher3c999a22007-10-26 04:00:13 +0000650// Mul, Div
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000651class Mult<bits<6> func, string instr_asm, InstrItinClass itin,
652 RegisterClass RC, list<Register> DefRegs>:
653 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000654 !strconcat(instr_asm, "\t$rs, $rt"), [], itin> {
655 let rd = 0;
656 let shamt = 0;
657 let isCommutable = 1;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000658 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000659 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000660}
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000661
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000662class Mult32<bits<6> func, string instr_asm, InstrItinClass itin>:
663 Mult<func, instr_asm, itin, CPURegs, [HI, LO]>;
664
665class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin,
666 RegisterClass RC, list<Register> DefRegs>:
667 FR<0x00, func, (outs), (ins RC:$rs, RC:$rt),
668 !strconcat(instr_asm, "\t$$zero, $rs, $rt"),
669 [(op RC:$rs, RC:$rt)], itin> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000670 let rd = 0;
671 let shamt = 0;
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000672 let Defs = DefRegs;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000673}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000674
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +0000675class Div32<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
676 Div<op, func, instr_asm, itin, CPURegs, [HI, LO]>;
677
Eric Christopher3c999a22007-10-26 04:00:13 +0000678// Move from Hi/Lo
Akira Hatanaka89d30662011-10-17 18:24:15 +0000679class MoveFromLOHI<bits<6> func, string instr_asm, RegisterClass RC,
680 list<Register> UseRegs>:
681 FR<0x00, func, (outs RC:$rd), (ins),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000682 !strconcat(instr_asm, "\t$rd"), [], IIHiLo> {
683 let rs = 0;
684 let rt = 0;
685 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000686 let Uses = UseRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000687 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000688}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000689
Akira Hatanaka89d30662011-10-17 18:24:15 +0000690class MoveToLOHI<bits<6> func, string instr_asm, RegisterClass RC,
691 list<Register> DefRegs>:
692 FR<0x00, func, (outs), (ins RC:$rs),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000693 !strconcat(instr_asm, "\t$rs"), [], IIHiLo> {
694 let rt = 0;
695 let rd = 0;
696 let shamt = 0;
Akira Hatanaka89d30662011-10-17 18:24:15 +0000697 let Defs = DefRegs;
Akira Hatanaka02365942012-04-03 02:51:09 +0000698 let neverHasSideEffects = 1;
Akira Hatanaka36787932011-10-03 19:28:44 +0000699}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000700
Jack Carter61de70d2012-08-06 23:29:06 +0000701class EffectiveAddress<bits<6> opc, string instr_asm, RegisterClass RC, Operand Mem> :
702 FMem<opc, (outs RC:$rt), (ins Mem:$addr),
703 instr_asm, [(set RC:$rt, addr:$addr)], IIAlu> {
704 let isCodeGenOnly = 1;
705}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000706
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000707// Count Leading Ones/Zeros in Word
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000708class CountLeading0<bits<6> func, string instr_asm, RegisterClass RC>:
709 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
710 !strconcat(instr_asm, "\t$rd, $rs"),
711 [(set RC:$rd, (ctlz RC:$rs))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000712 Requires<[HasBitCount, HasStandardEncoding]> {
Akira Hatanakabdfd98a2011-10-17 18:26:37 +0000713 let shamt = 0;
714 let rt = rd;
715}
716
717class CountLeading1<bits<6> func, string instr_asm, RegisterClass RC>:
718 FR<0x1c, func, (outs RC:$rd), (ins RC:$rs),
719 !strconcat(instr_asm, "\t$rd, $rs"),
720 [(set RC:$rd, (ctlz (not RC:$rs)))], IIAlu>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000721 Requires<[HasBitCount, HasStandardEncoding]> {
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000722 let shamt = 0;
723 let rt = rd;
724}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000725
726// Sign Extend in Register.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000727class SignExtInReg<bits<5> sa, string instr_asm, ValueType vt,
728 RegisterClass RC>:
729 FR<0x1f, 0x20, (outs RC:$rd), (ins RC:$rt),
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000730 !strconcat(instr_asm, "\t$rd, $rt"),
Akira Hatanaka5387f2e2012-01-24 21:41:09 +0000731 [(set RC:$rd, (sext_inreg RC:$rt, vt))], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000732 let rs = 0;
733 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000734 let Predicates = [HasSEInReg, HasStandardEncoding];
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000735}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000736
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +0000737// Subword Swap
738class SubwordSwap<bits<6> func, bits<5> sa, string instr_asm, RegisterClass RC>:
739 FR<0x1f, func, (outs RC:$rd), (ins RC:$rt),
740 !strconcat(instr_asm, "\t$rd, $rt"), [], NoItinerary> {
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000741 let rs = 0;
742 let shamt = sa;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000743 let Predicates = [HasSwap, HasStandardEncoding];
Akira Hatanaka02365942012-04-03 02:51:09 +0000744 let neverHasSideEffects = 1;
Akira Hatanaka6baabc12011-10-12 00:56:06 +0000745}
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000746
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000747// Read Hardware
Akira Hatanaka08a7d922011-12-07 23:31:26 +0000748class ReadHardware<RegisterClass CPURegClass, RegisterClass HWRegClass>
749 : FR<0x1f, 0x3b, (outs CPURegClass:$rt), (ins HWRegClass:$rd),
750 "rdhwr\t$rt, $rd", [], IIAlu> {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000751 let rs = 0;
752 let shamt = 0;
753}
754
Akira Hatanaka667645f2011-08-17 22:59:46 +0000755// Ext and Ins
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000756class ExtBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
Jia Liubb481f82012-02-28 07:46:26 +0000757 FR<0x1f, _funct, (outs RC:$rt), (ins RC:$rs, uimm16:$pos, size_ext:$sz),
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000758 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
759 [(set RC:$rt, (MipsExt RC:$rs, imm:$pos, imm:$sz))], NoItinerary> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000760 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000761 bits<5> sz;
762 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000763 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000764 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000765}
766
767class InsBase<bits<6> _funct, string instr_asm, RegisterClass RC>:
768 FR<0x1f, _funct, (outs RC:$rt),
769 (ins RC:$rs, uimm16:$pos, size_ins:$sz, RC:$src),
770 !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
771 [(set RC:$rt, (MipsIns RC:$rs, imm:$pos, imm:$sz, RC:$src))],
772 NoItinerary> {
773 bits<5> pos;
774 bits<5> sz;
775 let rd = sz;
776 let shamt = pos;
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000777 let Predicates = [HasMips32r2, HasStandardEncoding];
Akira Hatanakacee46ab2011-12-05 21:14:28 +0000778 let Constraints = "$src = $rt";
Akira Hatanaka667645f2011-08-17 22:59:46 +0000779}
780
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000781// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanaka59068062011-11-11 04:14:30 +0000782class Atomic2Ops<PatFrag Op, string Opstr, RegisterClass DRC,
783 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000784 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$incr),
785 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
786 [(set DRC:$dst, (Op PRC:$ptr, DRC:$incr))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000787
788multiclass Atomic2Ops32<PatFrag Op, string Opstr> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000789 def #NAME# : Atomic2Ops<Op, Opstr, CPURegs, CPURegs>,
790 Requires<[NotN64, HasStandardEncoding]>;
791 def _P8 : Atomic2Ops<Op, Opstr, CPURegs, CPU64Regs>,
792 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000793 let DecoderNamespace = "Mips64";
794 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000795}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000796
797// Atomic Compare & Swap.
Akira Hatanaka59068062011-11-11 04:14:30 +0000798class AtomicCmpSwap<PatFrag Op, string Width, RegisterClass DRC,
799 RegisterClass PRC> :
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000800 PseudoSE<(outs DRC:$dst), (ins PRC:$ptr, DRC:$cmp, DRC:$swap),
801 !strconcat("atomic_cmp_swap_", Width, "\t$dst, $ptr, $cmp, $swap"),
802 [(set DRC:$dst, (Op PRC:$ptr, DRC:$cmp, DRC:$swap))]>;
Akira Hatanaka59068062011-11-11 04:14:30 +0000803
804multiclass AtomicCmpSwap32<PatFrag Op, string Width> {
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000805 def #NAME# : AtomicCmpSwap<Op, Width, CPURegs, CPURegs>,
806 Requires<[NotN64, HasStandardEncoding]>;
807 def _P8 : AtomicCmpSwap<Op, Width, CPURegs, CPU64Regs>,
808 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000809 let DecoderNamespace = "Mips64";
810 }
Akira Hatanaka59068062011-11-11 04:14:30 +0000811}
812
813class LLBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
814 FMem<Opc, (outs RC:$rt), (ins Mem:$addr),
815 !strconcat(opstring, "\t$rt, $addr"), [], IILoad> {
816 let mayLoad = 1;
817}
818
819class SCBase<bits<6> Opc, string opstring, RegisterClass RC, Operand Mem> :
820 FMem<Opc, (outs RC:$dst), (ins RC:$rt, Mem:$addr),
821 !strconcat(opstring, "\t$rt, $addr"), [], IIStore> {
822 let mayStore = 1;
823 let Constraints = "$rt = $dst";
824}
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000825
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000826//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000827// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000828//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000829
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000830// Return RA.
831let isReturn=1, isTerminator=1, hasDelaySlot=1, isBarrier=1, hasCtrlDep=1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000832def RetRA : PseudoSE<(outs), (ins), "", [(MipsRet)]>;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000833
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000834let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
835def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins i32imm:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000836 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000837 [(callseq_start timm:$amt)]>;
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000838def ADJCALLSTACKUP : MipsPseudo<(outs), (ins i32imm:$amt1, i32imm:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000839 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000840 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000841}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000842
Eric Christopher3c999a22007-10-26 04:00:13 +0000843// When handling PIC code the assembler needs .cpload and .cprestore
844// directives. If the real instructions corresponding these directives
845// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000846// from the assembler.
Akira Hatanaka02365942012-04-03 02:51:09 +0000847let neverHasSideEffects = 1 in
Akira Hatanaka603f69d2012-07-31 19:13:07 +0000848def CPRESTORE : PseudoSE<(outs), (ins i32imm:$loc, CPURegs:$gp),
849 ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000850
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000851let usesCustomInserter = 1 in {
Akira Hatanaka59068062011-11-11 04:14:30 +0000852 defm ATOMIC_LOAD_ADD_I8 : Atomic2Ops32<atomic_load_add_8, "load_add_8">;
853 defm ATOMIC_LOAD_ADD_I16 : Atomic2Ops32<atomic_load_add_16, "load_add_16">;
854 defm ATOMIC_LOAD_ADD_I32 : Atomic2Ops32<atomic_load_add_32, "load_add_32">;
855 defm ATOMIC_LOAD_SUB_I8 : Atomic2Ops32<atomic_load_sub_8, "load_sub_8">;
856 defm ATOMIC_LOAD_SUB_I16 : Atomic2Ops32<atomic_load_sub_16, "load_sub_16">;
857 defm ATOMIC_LOAD_SUB_I32 : Atomic2Ops32<atomic_load_sub_32, "load_sub_32">;
858 defm ATOMIC_LOAD_AND_I8 : Atomic2Ops32<atomic_load_and_8, "load_and_8">;
859 defm ATOMIC_LOAD_AND_I16 : Atomic2Ops32<atomic_load_and_16, "load_and_16">;
860 defm ATOMIC_LOAD_AND_I32 : Atomic2Ops32<atomic_load_and_32, "load_and_32">;
861 defm ATOMIC_LOAD_OR_I8 : Atomic2Ops32<atomic_load_or_8, "load_or_8">;
862 defm ATOMIC_LOAD_OR_I16 : Atomic2Ops32<atomic_load_or_16, "load_or_16">;
863 defm ATOMIC_LOAD_OR_I32 : Atomic2Ops32<atomic_load_or_32, "load_or_32">;
864 defm ATOMIC_LOAD_XOR_I8 : Atomic2Ops32<atomic_load_xor_8, "load_xor_8">;
865 defm ATOMIC_LOAD_XOR_I16 : Atomic2Ops32<atomic_load_xor_16, "load_xor_16">;
866 defm ATOMIC_LOAD_XOR_I32 : Atomic2Ops32<atomic_load_xor_32, "load_xor_32">;
867 defm ATOMIC_LOAD_NAND_I8 : Atomic2Ops32<atomic_load_nand_8, "load_nand_8">;
868 defm ATOMIC_LOAD_NAND_I16 : Atomic2Ops32<atomic_load_nand_16, "load_nand_16">;
869 defm ATOMIC_LOAD_NAND_I32 : Atomic2Ops32<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000870
Akira Hatanaka59068062011-11-11 04:14:30 +0000871 defm ATOMIC_SWAP_I8 : Atomic2Ops32<atomic_swap_8, "swap_8">;
872 defm ATOMIC_SWAP_I16 : Atomic2Ops32<atomic_swap_16, "swap_16">;
873 defm ATOMIC_SWAP_I32 : Atomic2Ops32<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874
Akira Hatanaka59068062011-11-11 04:14:30 +0000875 defm ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap32<atomic_cmp_swap_8, "8">;
876 defm ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap32<atomic_cmp_swap_16, "16">;
877 defm ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap32<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000878}
879
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000880//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000881// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000882//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000883
Jack Carter9d577c82012-10-04 04:03:53 +0000884class LoadImm32< string instr_asm, Operand Od, RegisterClass RC> :
885 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
Jack Carter2f68b312012-10-09 23:29:45 +0000886 !strconcat(instr_asm, "\t$rt, $imm32")> ;
887def LoadImm32Reg : LoadImm32<"li", shamt,CPURegs>;
888
889class LoadAddress<string instr_asm, Operand MemOpnd, RegisterClass RC> :
890 MipsAsmPseudoInst<(outs RC:$rt), (ins MemOpnd:$addr),
891 !strconcat(instr_asm, "\t$rt, $addr")> ;
892def LoadAddr32Reg : LoadAddress<"la", mem, CPURegs>;
893
894class LoadAddressImm<string instr_asm, Operand Od, RegisterClass RC> :
895 MipsAsmPseudoInst<(outs RC:$rt), (ins Od:$imm32),
896 !strconcat(instr_asm, "\t$rt, $imm32")> ;
897def LoadAddr32Imm : LoadAddressImm<"la", shamt,CPURegs>;
898
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000899//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000900// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000901//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000902
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000903/// Arithmetic Instructions (ALU Immediate)
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000904def ADDiu : ArithLogicI<0x09, "addiu", add, simm16, immSExt16, CPURegs>;
905def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000906def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16, CPURegs>;
907def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16, CPURegs>;
Akira Hatanaka2dfd3a92011-10-11 23:38:52 +0000908def ANDi : ArithLogicI<0x0c, "andi", and, uimm16, immZExt16, CPURegs>;
909def ORi : ArithLogicI<0x0d, "ori", or, uimm16, immZExt16, CPURegs>;
910def XORi : ArithLogicI<0x0e, "xori", xor, uimm16, immZExt16, CPURegs>;
Akira Hatanakad83d98d2011-11-07 19:10:49 +0000911def LUi : LoadUpper<0x0f, "lui", CPURegs, uimm16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000912
913/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000914def ADDu : ArithLogicR<0x00, 0x21, "addu", add, IIAlu, CPURegs, 1>;
915def SUBu : ArithLogicR<0x00, 0x23, "subu", sub, IIAlu, CPURegs>;
Akira Hatanaka80eb9942011-10-11 23:43:48 +0000916def ADD : ArithOverflowR<0x00, 0x20, "add", IIAlu, CPURegs, 1>;
917def SUB : ArithOverflowR<0x00, 0x22, "sub", IIAlu, CPURegs>;
Akira Hatanaka8191f342011-10-11 18:53:46 +0000918def SLT : SetCC_R<0x00, 0x2a, "slt", setlt, CPURegs>;
919def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult, CPURegs>;
Akira Hatanakac2f3ac92011-10-11 23:05:46 +0000920def AND : ArithLogicR<0x00, 0x24, "and", and, IIAlu, CPURegs, 1>;
921def OR : ArithLogicR<0x00, 0x25, "or", or, IIAlu, CPURegs, 1>;
922def XOR : ArithLogicR<0x00, 0x26, "xor", xor, IIAlu, CPURegs, 1>;
Akira Hatanaka41f9a432011-10-12 01:05:13 +0000923def NOR : LogicNOR<0x00, 0x27, "nor", CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000924
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000925/// Shift Instructions
Akira Hatanaka36393462011-10-17 18:06:56 +0000926def SLL : shift_rotate_imm32<0x00, 0x00, "sll", shl>;
927def SRL : shift_rotate_imm32<0x02, 0x00, "srl", srl>;
928def SRA : shift_rotate_imm32<0x03, 0x00, "sra", sra>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000929def SLLV : shift_rotate_reg<0x04, 0x00, "sllv", shl, CPURegs>;
930def SRLV : shift_rotate_reg<0x06, 0x00, "srlv", srl, CPURegs>;
931def SRAV : shift_rotate_reg<0x07, 0x00, "srav", sra, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000932
933// Rotate Instructions
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000934let Predicates = [HasMips32r2, HasStandardEncoding] in {
Akira Hatanaka36393462011-10-17 18:06:56 +0000935 def ROTR : shift_rotate_imm32<0x02, 0x01, "rotr", rotr>;
Akira Hatanaka2d0a61d2011-10-17 18:17:58 +0000936 def ROTRV : shift_rotate_reg<0x06, 0x01, "rotrv", rotr, CPURegs>;
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000937}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000938
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000939/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000940/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000941defm LB : LoadM32<0x20, "lb", sextloadi8>;
942defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000943defm LH : LoadM32<0x21, "lh", sextloadi16>;
944defm LHu : LoadM32<0x25, "lhu", zextloadi16>;
945defm LW : LoadM32<0x23, "lw", load>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000946defm SB : StoreM32<0x28, "sb", truncstorei8>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +0000947defm SH : StoreM32<0x29, "sh", truncstorei16>;
948defm SW : StoreM32<0x2b, "sw", store>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000949
Akira Hatanaka4d70cee2012-06-02 00:04:19 +0000950/// load/store left/right
951defm LWL : LoadLeftRightM32<0x22, "lwl", MipsLWL>;
952defm LWR : LoadLeftRightM32<0x26, "lwr", MipsLWR>;
953defm SWL : StoreLeftRightM32<0x2a, "swl", MipsSWL>;
954defm SWR : StoreLeftRightM32<0x2e, "swr", MipsSWR>;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000955
Akira Hatanakadb548262011-07-19 23:30:50 +0000956let hasSideEffects = 1 in
Akira Hatanakac4388d42012-07-31 18:55:01 +0000957def SYNC : InstSE<(outs), (ins i32imm:$stype), "sync $stype",
958 [(MipsSync imm:$stype)], NoItinerary, FrmOther>
Akira Hatanakadb548262011-07-19 23:30:50 +0000959{
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000960 bits<5> stype;
961 let Opcode = 0;
Akira Hatanakadb548262011-07-19 23:30:50 +0000962 let Inst{25-11} = 0;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000963 let Inst{10-6} = stype;
Akira Hatanakadb548262011-07-19 23:30:50 +0000964 let Inst{5-0} = 15;
965}
966
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967/// Load-linked, Store-conditional
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000968def LL : LLBase<0x30, "ll", CPURegs, mem>,
969 Requires<[NotN64, HasStandardEncoding]>;
970def LL_P8 : LLBase<0x30, "ll", CPURegs, mem64>,
971 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000972 let DecoderNamespace = "Mips64";
973}
974
Akira Hatanaka18f3c782012-05-22 03:10:09 +0000975def SC : SCBase<0x38, "sc", CPURegs, mem>,
976 Requires<[NotN64, HasStandardEncoding]>;
977def SC_P8 : SCBase<0x38, "sc", CPURegs, mem64>,
978 Requires<[IsN64, HasStandardEncoding]> {
Akira Hatanakaecdc9d52012-04-17 18:03:21 +0000979 let DecoderNamespace = "Mips64";
980}
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000982/// Jump and Branch Instructions
Akira Hatanaka6e55ff52011-12-12 22:39:35 +0000983def J : JumpFJ<0x02, "j">;
Akira Hatanaka182ef6f2012-07-10 00:19:06 +0000984def JR : IndirectBranch<CPURegs>;
Bruno Cardoso Lopesff452f52011-12-06 03:34:48 +0000985def B : UncondBranch<0x04, "b">;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000986def BEQ : CBranch<0x04, "beq", seteq, CPURegs>;
987def BNE : CBranch<0x05, "bne", setne, CPURegs>;
988def BGEZ : CBranchZero<0x01, 1, "bgez", setge, CPURegs>;
989def BGTZ : CBranchZero<0x07, 0, "bgtz", setgt, CPURegs>;
Bruno Cardoso Lopesc3f16b32011-10-18 17:50:36 +0000990def BLEZ : CBranchZero<0x06, 0, "blez", setle, CPURegs>;
Akira Hatanaka3e3427a2011-10-11 18:49:17 +0000991def BLTZ : CBranchZero<0x01, 0, "bltz", setlt, CPURegs>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000992
Akira Hatanaka60287962012-07-21 03:30:44 +0000993let rt = 0, rs = 0, isBranch = 1, isTerminator = 1, isBarrier = 1,
994 hasDelaySlot = 1, Defs = [RA] in
995def BAL_BR: FI<0x1, (outs), (ins brtarget:$imm16), "bal\t$imm16", [], IIBranch>;
996
Akira Hatanakab2930b92012-03-01 22:27:29 +0000997def JAL : JumpLink<0x03, "jal">;
998def JALR : JumpLinkReg<0x00, 0x09, "jalr", CPURegs>;
999def BGEZAL : BranchLink<"bgezal", 0x11, CPURegs>;
1000def BLTZAL : BranchLink<"bltzal", 0x10, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001001
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00001002def RET : RetBase<CPURegs>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001003
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +00001004/// Multiply and Divide Instructions.
Akira Hatanakaf1fddcd2011-10-17 18:21:24 +00001005def MULT : Mult32<0x18, "mult", IIImul>;
1006def MULTu : Mult32<0x19, "multu", IIImul>;
1007def SDIV : Div32<MipsDivRem, 0x1a, "div", IIIdiv>;
1008def UDIV : Div32<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +00001009
Akira Hatanaka89d30662011-10-17 18:24:15 +00001010def MTHI : MoveToLOHI<0x11, "mthi", CPURegs, [HI]>;
1011def MTLO : MoveToLOHI<0x13, "mtlo", CPURegs, [LO]>;
1012def MFHI : MoveFromLOHI<0x10, "mfhi", CPURegs, [HI]>;
1013def MFLO : MoveFromLOHI<0x12, "mflo", CPURegs, [LO]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001014
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001015/// Sign Ext In Register Instructions.
Akira Hatanaka5387f2e2012-01-24 21:41:09 +00001016def SEB : SignExtInReg<0x10, "seb", i8, CPURegs>;
1017def SEH : SignExtInReg<0x18, "seh", i16, CPURegs>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001018
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +00001019/// Count Leading
Akira Hatanakabdfd98a2011-10-17 18:26:37 +00001020def CLZ : CountLeading0<0x20, "clz", CPURegs>;
1021def CLO : CountLeading1<0x21, "clo", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001022
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001023/// Word Swap Bytes Within Halfwords
1024def WSBH : SubwordSwap<0x20, 0x2, "wsbh", CPURegs>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001025
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001026/// No operation
1027let addr=0 in
1028 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
1029
Eric Christopher3c999a22007-10-26 04:00:13 +00001030// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001031// instructions. The same not happens for stack address copies, so an
1032// add op with mem ComplexPattern is used and the stack address copy
1033// can be matched. It's similar to Sparc LEA_ADDRi
Jack Carter61de70d2012-08-06 23:29:06 +00001034def LEA_ADDiu : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +00001035
Akira Hatanaka21afc632011-06-21 00:40:49 +00001036// DynAlloc node points to dynamically allocated stack space.
1037// $sp is added to the list of implicitly used registers to prevent dead code
1038// elimination from removing instructions that modify $sp.
1039let Uses = [SP] in
Jack Carter61de70d2012-08-06 23:29:06 +00001040def DynAlloc : EffectiveAddress<0x09,"addiu\t$rt, $addr", CPURegs, mem_ea>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001041
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001042// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +00001043def MADD : MArithR<0, "madd", MipsMAdd, 1>;
1044def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +00001045def MSUB : MArithR<4, "msub", MipsMSub>;
1046def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001047
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +00001048// MUL is a assembly macro in the current used ISAs. In recent ISA's
1049// it is a real instruction.
Akira Hatanakac2f3ac92011-10-11 23:05:46 +00001050def MUL : ArithLogicR<0x1c, 0x02, "mul", mul, IIImul, CPURegs, 1>,
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001051 Requires<[HasMips32, HasStandardEncoding]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001052
Akira Hatanaka08a7d922011-12-07 23:31:26 +00001053def RDHWR : ReadHardware<CPURegs, HWRegs>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001054
Akira Hatanakacee46ab2011-12-05 21:14:28 +00001055def EXT : ExtBase<0, "ext", CPURegs>;
1056def INS : InsBase<4, "ins", CPURegs>;
Akira Hatanakabb15e112011-08-17 02:05:42 +00001057
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001058//===----------------------------------------------------------------------===//
Jack Carter04376eb2012-09-07 01:42:38 +00001059// Instruction aliases
1060//===----------------------------------------------------------------------===//
1061def : InstAlias<"move $dst,$src", (ADD CPURegs:$dst,CPURegs:$src,ZERO)>;
1062def : InstAlias<"bal $offset", (BGEZAL RA,brtarget:$offset)>;
1063def : InstAlias<"addu $rs,$rt,$imm",
1064 (ADDiu CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1065def : InstAlias<"add $rs,$rt,$imm",
1066 (ADDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1067def : InstAlias<"and $rs,$rt,$imm",
1068 (ANDi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1069def : InstAlias<"j $rs", (JR CPURegs:$rs)>;
1070def : InstAlias<"not $rt,$rs", (NOR CPURegs:$rt,CPURegs:$rs,ZERO)>;
1071def : InstAlias<"neg $rt,$rs", (SUB CPURegs:$rt,ZERO,CPURegs:$rs)>;
1072def : InstAlias<"negu $rt,$rs", (SUBu CPURegs:$rt,ZERO,CPURegs:$rs)>;
1073def : InstAlias<"slt $rs,$rt,$imm",
1074 (SLTi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1075def : InstAlias<"xor $rs,$rt,$imm",
1076 (XORi CPURegs:$rs,CPURegs:$rt,simm16:$imm)>;
1077
1078//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001079// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001080//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001081
1082// Small immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001083def : MipsPat<(i32 immSExt16:$in),
1084 (ADDiu ZERO, imm:$in)>;
1085def : MipsPat<(i32 immZExt16:$in),
1086 (ORi ZERO, imm:$in)>;
1087def : MipsPat<(i32 immLow16Zero:$in),
1088 (LUi (HI16 imm:$in))>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001089
1090// Arbitrary immediates
Akira Hatanaka14180452012-06-14 21:03:23 +00001091def : MipsPat<(i32 imm:$imm),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001092 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
1093
Akira Hatanaka14180452012-06-14 21:03:23 +00001094// Carry MipsPatterns
1095def : MipsPat<(subc CPURegs:$lhs, CPURegs:$rhs),
1096 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
1097def : MipsPat<(addc CPURegs:$lhs, CPURegs:$rhs),
1098 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
1099def : MipsPat<(addc CPURegs:$src, immSExt16:$imm),
1100 (ADDiu CPURegs:$src, imm:$imm)>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001101
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001102// Call
Akira Hatanaka14180452012-06-14 21:03:23 +00001103def : MipsPat<(MipsJmpLink (i32 tglobaladdr:$dst)),
1104 (JAL tglobaladdr:$dst)>;
1105def : MipsPat<(MipsJmpLink (i32 texternalsym:$dst)),
1106 (JAL texternalsym:$dst)>;
1107//def : MipsPat<(MipsJmpLink CPURegs:$dst),
1108// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001109
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001110// hi/lo relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001111def : MipsPat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
1112def : MipsPat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
1113def : MipsPat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
1114def : MipsPat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
1115def : MipsPat<(MipsHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001116
Akira Hatanaka14180452012-06-14 21:03:23 +00001117def : MipsPat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
1118def : MipsPat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
1119def : MipsPat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
1120def : MipsPat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
1121def : MipsPat<(MipsLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Akira Hatanaka74c76342011-11-16 22:39:56 +00001122
Akira Hatanaka14180452012-06-14 21:03:23 +00001123def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
1124 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
1125def : MipsPat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
1126 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
1127def : MipsPat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
1128 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
1129def : MipsPat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
1130 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
1131def : MipsPat<(add CPURegs:$hi, (MipsLo tglobaltlsaddr:$lo)),
1132 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001133
1134// gp_rel relocs
Akira Hatanaka14180452012-06-14 21:03:23 +00001135def : MipsPat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
1136 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
1137def : MipsPat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
1138 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001139
Akira Hatanaka342837d2011-05-28 01:07:07 +00001140// wrapper_pic
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001141class WrapperPat<SDNode node, Instruction ADDiuOp, RegisterClass RC>:
Akira Hatanaka14180452012-06-14 21:03:23 +00001142 MipsPat<(MipsWrapper RC:$gp, node:$in),
1143 (ADDiuOp RC:$gp, node:$in)>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001144
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001145def : WrapperPat<tglobaladdr, ADDiu, CPURegs>;
1146def : WrapperPat<tconstpool, ADDiu, CPURegs>;
1147def : WrapperPat<texternalsym, ADDiu, CPURegs>;
1148def : WrapperPat<tblockaddress, ADDiu, CPURegs>;
1149def : WrapperPat<tjumptable, ADDiu, CPURegs>;
1150def : WrapperPat<tglobaltlsaddr, ADDiu, CPURegs>;
Akira Hatanaka342837d2011-05-28 01:07:07 +00001151
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001152// Mips does not have "not", so we expand our way
Akira Hatanaka14180452012-06-14 21:03:23 +00001153def : MipsPat<(not CPURegs:$in),
1154 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001155
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001156// extended loads
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001157let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001158 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu addr:$src)>;
1159 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001160 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001161}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001162let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka14180452012-06-14 21:03:23 +00001163 def : MipsPat<(i32 (extloadi1 addr:$src)), (LBu_P8 addr:$src)>;
1164 def : MipsPat<(i32 (extloadi8 addr:$src)), (LBu_P8 addr:$src)>;
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001165 def : MipsPat<(i32 (extloadi16 addr:$src)), (LHu_P8 addr:$src)>;
Akira Hatanakaab05b6c2011-12-20 22:33:53 +00001166}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001167
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +00001168// peepholes
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001169let Predicates = [NotN64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001170 def : MipsPat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001171}
Akira Hatanaka18f3c782012-05-22 03:10:09 +00001172let Predicates = [IsN64, HasStandardEncoding] in {
Akira Hatanaka5a7dd432012-09-15 01:52:08 +00001173 def : MipsPat<(store (i32 0), addr:$dst), (SW_P8 ZERO, addr:$dst)>;
Akira Hatanakac7541c42011-12-21 00:31:10 +00001174}
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00001175
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001176// brcond patterns
Akira Hatanaka06f82312011-10-11 19:09:09 +00001177multiclass BrcondPats<RegisterClass RC, Instruction BEQOp, Instruction BNEOp,
1178 Instruction SLTOp, Instruction SLTuOp, Instruction SLTiOp,
1179 Instruction SLTiuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001180def : MipsPat<(brcond (i32 (setne RC:$lhs, 0)), bb:$dst),
1181 (BNEOp RC:$lhs, ZEROReg, bb:$dst)>;
1182def : MipsPat<(brcond (i32 (seteq RC:$lhs, 0)), bb:$dst),
1183 (BEQOp RC:$lhs, ZEROReg, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +00001184
Akira Hatanaka14180452012-06-14 21:03:23 +00001185def : MipsPat<(brcond (i32 (setge RC:$lhs, RC:$rhs)), bb:$dst),
1186 (BEQ (SLTOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1187def : MipsPat<(brcond (i32 (setuge RC:$lhs, RC:$rhs)), bb:$dst),
1188 (BEQ (SLTuOp RC:$lhs, RC:$rhs), ZERO, bb:$dst)>;
1189def : MipsPat<(brcond (i32 (setge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1190 (BEQ (SLTiOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
1191def : MipsPat<(brcond (i32 (setuge RC:$lhs, immSExt16:$rhs)), bb:$dst),
1192 (BEQ (SLTiuOp RC:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001193
Akira Hatanaka14180452012-06-14 21:03:23 +00001194def : MipsPat<(brcond (i32 (setle RC:$lhs, RC:$rhs)), bb:$dst),
1195 (BEQ (SLTOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
1196def : MipsPat<(brcond (i32 (setule RC:$lhs, RC:$rhs)), bb:$dst),
1197 (BEQ (SLTuOp RC:$rhs, RC:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001198
Akira Hatanaka14180452012-06-14 21:03:23 +00001199def : MipsPat<(brcond RC:$cond, bb:$dst),
1200 (BNEOp RC:$cond, ZEROReg, bb:$dst)>;
Akira Hatanaka06f82312011-10-11 19:09:09 +00001201}
1202
1203defm : BrcondPats<CPURegs, BEQ, BNE, SLT, SLTu, SLTi, SLTiu, ZERO>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001204
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001205// setcc patterns
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001206multiclass SeteqPats<RegisterClass RC, Instruction SLTiuOp, Instruction XOROp,
1207 Instruction SLTuOp, Register ZEROReg> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001208 def : MipsPat<(seteq RC:$lhs, RC:$rhs),
1209 (SLTiuOp (XOROp RC:$lhs, RC:$rhs), 1)>;
1210 def : MipsPat<(setne RC:$lhs, RC:$rhs),
1211 (SLTuOp ZEROReg, (XOROp RC:$lhs, RC:$rhs))>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001212}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001213
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001214multiclass SetlePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001215 def : MipsPat<(setle RC:$lhs, RC:$rhs),
1216 (XORi (SLTOp RC:$rhs, RC:$lhs), 1)>;
1217 def : MipsPat<(setule RC:$lhs, RC:$rhs),
1218 (XORi (SLTuOp RC:$rhs, RC:$lhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001219}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001220
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001221multiclass SetgtPats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001222 def : MipsPat<(setgt RC:$lhs, RC:$rhs),
1223 (SLTOp RC:$rhs, RC:$lhs)>;
1224 def : MipsPat<(setugt RC:$lhs, RC:$rhs),
1225 (SLTuOp RC:$rhs, RC:$lhs)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001226}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001227
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001228multiclass SetgePats<RegisterClass RC, Instruction SLTOp, Instruction SLTuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001229 def : MipsPat<(setge RC:$lhs, RC:$rhs),
1230 (XORi (SLTOp RC:$lhs, RC:$rhs), 1)>;
1231 def : MipsPat<(setuge RC:$lhs, RC:$rhs),
1232 (XORi (SLTuOp RC:$lhs, RC:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001233}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +00001234
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001235multiclass SetgeImmPats<RegisterClass RC, Instruction SLTiOp,
1236 Instruction SLTiuOp> {
Akira Hatanaka14180452012-06-14 21:03:23 +00001237 def : MipsPat<(setge RC:$lhs, immSExt16:$rhs),
1238 (XORi (SLTiOp RC:$lhs, immSExt16:$rhs), 1)>;
1239 def : MipsPat<(setuge RC:$lhs, immSExt16:$rhs),
1240 (XORi (SLTiuOp RC:$lhs, immSExt16:$rhs), 1)>;
Akira Hatanaka395d76c2011-10-11 21:40:01 +00001241}
1242
1243defm : SeteqPats<CPURegs, SLTiu, XOR, SLTu, ZERO>;
1244defm : SetlePats<CPURegs, SLT, SLTu>;
1245defm : SetgtPats<CPURegs, SLT, SLTu>;
1246defm : SetgePats<CPURegs, SLT, SLTu>;
1247defm : SetgeImmPats<CPURegs, SLTi, SLTiu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001248
Akira Hatanaka21afc632011-06-21 00:40:49 +00001249// select MipsDynAlloc
Akira Hatanaka14180452012-06-14 21:03:23 +00001250def : MipsPat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001251
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001252// bswap pattern
Akira Hatanaka14180452012-06-14 21:03:23 +00001253def : MipsPat<(bswap CPURegs:$rt), (ROTR (WSBH CPURegs:$rt), 16)>;
Akira Hatanaka4d2b0f32011-12-20 23:47:44 +00001254
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001255//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001256// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001257//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00001258
1259include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +00001260include "Mips64InstrInfo.td"
Akira Hatanaka8ae330a2011-10-17 18:53:29 +00001261include "MipsCondMov.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001262
Akira Hatanakae10d9722012-05-08 19:08:58 +00001263//
1264// Mips16
1265
1266include "Mips16InstrFormats.td"
Akira Hatanaka4a5a8942012-05-24 18:32:33 +00001267include "Mips16InstrInfo.td"
Akira Hatanaka7509ec12012-09-27 01:50:59 +00001268
1269// DSP
1270include "MipsDSPInstrFormats.td"
1271include "MipsDSPInstrInfo.td"
1272