blob: ca88175dfac3bbea8e0652cc59c0435df7f84d03 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Owen Anderson5de6d842010-11-12 21:12:40 +000047def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000049}
Anton Korobeynikov52237112009-06-17 18:13:58 +000050
Jim Grosbach64171712010-02-16 21:07:46 +000051// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000052// of a t2_so_imm.
53def t2_so_imm_not : Operand<i32>,
54 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000055 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
56}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000057
58// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
59def t2_so_imm_neg : Operand<i32>,
60 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000061 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000062}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000063
Evan Chenga67efd12009-06-23 19:39:13 +000064/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
65def imm1_31 : PatLeaf<(i32 imm), [{
66 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
67}]>;
68
Evan Chengf49810c2009-06-23 17:48:47 +000069/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000070def imm0_4095 : Operand<i32>,
71 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +000072 return (uint32_t)N->getZExtValue() < 4096;
73}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000074
Jim Grosbach64171712010-02-16 21:07:46 +000075def imm0_4095_neg : PatLeaf<(i32 imm), [{
76 return (uint32_t)(-N->getZExtValue()) < 4096;
77}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000078
Evan Chengfa2ea1a2009-08-04 01:41:15 +000079def imm0_255_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000081}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000082
Jim Grosbach502e0aa2010-07-14 17:45:16 +000083def imm0_255_not : PatLeaf<(i32 imm), [{
84 return (uint32_t)(~N->getZExtValue()) < 255;
85}], imm_comp_XFORM>;
86
Evan Cheng055b0312009-06-29 07:51:04 +000087// Define Thumb2 specific addressing modes.
88
89// t2addrmode_imm12 := reg + imm12
90def t2addrmode_imm12 : Operand<i32>,
91 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +000092 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +000093 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +000094 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +000095 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +000096}
97
Owen Andersonc9bd4962011-03-18 17:42:55 +000098// t2ldrlabel := imm12
99def t2ldrlabel : Operand<i32> {
100 let EncoderMethod = "getAddrModeImm12OpValue";
101}
102
103
Owen Andersona838a252010-12-14 00:36:49 +0000104// ADR instruction labels.
105def t2adrlabel : Operand<i32> {
106 let EncoderMethod = "getT2AdrLabelOpValue";
107}
108
109
Johnny Chen0635fc52010-03-04 17:40:44 +0000110// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000111def t2addrmode_imm8 : Operand<i32>,
112 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
113 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000114 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000115 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000116 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000117}
118
Evan Cheng6d94f112009-07-03 00:06:39 +0000119def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000120 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
121 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000122 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000123 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000124 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000125}
126
Evan Cheng5c874172009-07-09 22:21:59 +0000127// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000128def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000129 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000130 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000132 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000133}
134
Johnny Chenae1757b2010-03-11 01:13:36 +0000135def t2am_imm8s4_offset : Operand<i32> {
136 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
137}
138
Evan Chengcba962d2009-07-09 20:40:44 +0000139// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000140def t2addrmode_so_reg : Operand<i32>,
141 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
142 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000143 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000144 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000145 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000146}
147
148
Anton Korobeynikov52237112009-06-17 18:13:58 +0000149//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000150// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000151//
152
Owen Andersona99e7782010-11-15 18:45:17 +0000153
154class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000155 string opc, string asm, list<dag> pattern>
156 : T2I<oops, iops, itin, opc, asm, pattern> {
157 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000158 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000159
Jim Grosbach86386922010-12-08 22:10:43 +0000160 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000161 let Inst{26} = imm{11};
162 let Inst{14-12} = imm{10-8};
163 let Inst{7-0} = imm{7-0};
164}
165
Owen Andersonbb6315d2010-11-15 19:58:36 +0000166
Owen Andersona99e7782010-11-15 18:45:17 +0000167class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
168 string opc, string asm, list<dag> pattern>
169 : T2sI<oops, iops, itin, opc, asm, pattern> {
170 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000171 bits<4> Rn;
172 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000173
Jim Grosbach86386922010-12-08 22:10:43 +0000174 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000175 let Inst{26} = imm{11};
176 let Inst{14-12} = imm{10-8};
177 let Inst{7-0} = imm{7-0};
178}
179
Owen Andersonbb6315d2010-11-15 19:58:36 +0000180class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
181 string opc, string asm, list<dag> pattern>
182 : T2I<oops, iops, itin, opc, asm, pattern> {
183 bits<4> Rn;
184 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000185
Jim Grosbach86386922010-12-08 22:10:43 +0000186 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000187 let Inst{26} = imm{11};
188 let Inst{14-12} = imm{10-8};
189 let Inst{7-0} = imm{7-0};
190}
191
192
Owen Andersona99e7782010-11-15 18:45:17 +0000193class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
194 string opc, string asm, list<dag> pattern>
195 : T2I<oops, iops, itin, opc, asm, pattern> {
196 bits<4> Rd;
197 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000198
Jim Grosbach86386922010-12-08 22:10:43 +0000199 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000200 let Inst{3-0} = ShiftedRm{3-0};
201 let Inst{5-4} = ShiftedRm{6-5};
202 let Inst{14-12} = ShiftedRm{11-9};
203 let Inst{7-6} = ShiftedRm{8-7};
204}
205
206class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
207 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000208 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000209 bits<4> Rd;
210 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000211
Jim Grosbach86386922010-12-08 22:10:43 +0000212 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000213 let Inst{3-0} = ShiftedRm{3-0};
214 let Inst{5-4} = ShiftedRm{6-5};
215 let Inst{14-12} = ShiftedRm{11-9};
216 let Inst{7-6} = ShiftedRm{8-7};
217}
218
Owen Andersonbb6315d2010-11-15 19:58:36 +0000219class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
220 string opc, string asm, list<dag> pattern>
221 : T2I<oops, iops, itin, opc, asm, pattern> {
222 bits<4> Rn;
223 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000224
Jim Grosbach86386922010-12-08 22:10:43 +0000225 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000226 let Inst{3-0} = ShiftedRm{3-0};
227 let Inst{5-4} = ShiftedRm{6-5};
228 let Inst{14-12} = ShiftedRm{11-9};
229 let Inst{7-6} = ShiftedRm{8-7};
230}
231
Owen Andersona99e7782010-11-15 18:45:17 +0000232class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
233 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000234 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000235 bits<4> Rd;
236 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000237
Jim Grosbach86386922010-12-08 22:10:43 +0000238 let Inst{11-8} = Rd;
239 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000240}
241
242class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
243 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000244 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000245 bits<4> Rd;
246 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000247
Jim Grosbach86386922010-12-08 22:10:43 +0000248 let Inst{11-8} = Rd;
249 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000250}
251
Owen Andersonbb6315d2010-11-15 19:58:36 +0000252class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
253 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000254 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000255 bits<4> Rn;
256 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000257
Jim Grosbach86386922010-12-08 22:10:43 +0000258 let Inst{19-16} = Rn;
259 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000260}
261
Owen Andersona99e7782010-11-15 18:45:17 +0000262
263class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
264 string opc, string asm, list<dag> pattern>
265 : T2I<oops, iops, itin, opc, asm, pattern> {
266 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000267 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000268 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000269
Jim Grosbach86386922010-12-08 22:10:43 +0000270 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000271 let Inst{19-16} = Rn;
272 let Inst{26} = imm{11};
273 let Inst{14-12} = imm{10-8};
274 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000275}
276
Owen Anderson83da6cd2010-11-14 05:37:38 +0000277class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000278 string opc, string asm, list<dag> pattern>
279 : T2sI<oops, iops, itin, opc, asm, pattern> {
280 bits<4> Rd;
281 bits<4> Rn;
282 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000283
Jim Grosbach86386922010-12-08 22:10:43 +0000284 let Inst{11-8} = Rd;
285 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000286 let Inst{26} = imm{11};
287 let Inst{14-12} = imm{10-8};
288 let Inst{7-0} = imm{7-0};
289}
290
Owen Andersonbb6315d2010-11-15 19:58:36 +0000291class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
292 string opc, string asm, list<dag> pattern>
293 : T2I<oops, iops, itin, opc, asm, pattern> {
294 bits<4> Rd;
295 bits<4> Rm;
296 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000297
Jim Grosbach86386922010-12-08 22:10:43 +0000298 let Inst{11-8} = Rd;
299 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000300 let Inst{14-12} = imm{4-2};
301 let Inst{7-6} = imm{1-0};
302}
303
304class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
305 string opc, string asm, list<dag> pattern>
306 : T2sI<oops, iops, itin, opc, asm, pattern> {
307 bits<4> Rd;
308 bits<4> Rm;
309 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000310
Jim Grosbach86386922010-12-08 22:10:43 +0000311 let Inst{11-8} = Rd;
312 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000313 let Inst{14-12} = imm{4-2};
314 let Inst{7-6} = imm{1-0};
315}
316
Owen Anderson5de6d842010-11-12 21:12:40 +0000317class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
318 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000319 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000320 bits<4> Rd;
321 bits<4> Rn;
322 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000323
Jim Grosbach86386922010-12-08 22:10:43 +0000324 let Inst{11-8} = Rd;
325 let Inst{19-16} = Rn;
326 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000327}
328
329class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
330 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000331 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000332 bits<4> Rd;
333 bits<4> Rn;
334 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000335
Jim Grosbach86386922010-12-08 22:10:43 +0000336 let Inst{11-8} = Rd;
337 let Inst{19-16} = Rn;
338 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000339}
340
341class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
342 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000343 : T2I<oops, iops, itin, opc, asm, pattern> {
344 bits<4> Rd;
345 bits<4> Rn;
346 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000347
Jim Grosbach86386922010-12-08 22:10:43 +0000348 let Inst{11-8} = Rd;
349 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000350 let Inst{3-0} = ShiftedRm{3-0};
351 let Inst{5-4} = ShiftedRm{6-5};
352 let Inst{14-12} = ShiftedRm{11-9};
353 let Inst{7-6} = ShiftedRm{8-7};
354}
355
356class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
357 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000358 : T2sI<oops, iops, itin, opc, asm, pattern> {
359 bits<4> Rd;
360 bits<4> Rn;
361 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000362
Jim Grosbach86386922010-12-08 22:10:43 +0000363 let Inst{11-8} = Rd;
364 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000365 let Inst{3-0} = ShiftedRm{3-0};
366 let Inst{5-4} = ShiftedRm{6-5};
367 let Inst{14-12} = ShiftedRm{11-9};
368 let Inst{7-6} = ShiftedRm{8-7};
369}
370
Owen Anderson35141a92010-11-18 01:08:42 +0000371class T2FourReg<dag oops, dag iops, InstrItinClass itin,
372 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000373 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000374 bits<4> Rd;
375 bits<4> Rn;
376 bits<4> Rm;
377 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000378
Jim Grosbach86386922010-12-08 22:10:43 +0000379 let Inst{19-16} = Rn;
380 let Inst{15-12} = Ra;
381 let Inst{11-8} = Rd;
382 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000383}
384
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000385class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
386 dag oops, dag iops, InstrItinClass itin,
387 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000388 : T2I<oops, iops, itin, opc, asm, pattern> {
389 bits<4> RdLo;
390 bits<4> RdHi;
391 bits<4> Rn;
392 bits<4> Rm;
393
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000394 let Inst{31-23} = 0b111110111;
395 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000396 let Inst{19-16} = Rn;
397 let Inst{15-12} = RdLo;
398 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000399 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000400 let Inst{3-0} = Rm;
401}
402
Owen Anderson35141a92010-11-18 01:08:42 +0000403
Evan Chenga67efd12009-06-23 19:39:13 +0000404/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000405/// unary operation that produces a value. These are predicable and can be
406/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000407multiclass T2I_un_irs<bits<4> opcod, string opc,
408 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
409 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000410 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000411 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
412 opc, "\t$Rd, $imm",
413 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000414 let isAsCheapAsAMove = Cheap;
415 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000416 let Inst{31-27} = 0b11110;
417 let Inst{25} = 0;
418 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000419 let Inst{19-16} = 0b1111; // Rn
420 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000421 }
422 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000423 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
424 opc, ".w\t$Rd, $Rm",
425 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000426 let Inst{31-27} = 0b11101;
427 let Inst{26-25} = 0b01;
428 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000429 let Inst{19-16} = 0b1111; // Rn
430 let Inst{14-12} = 0b000; // imm3
431 let Inst{7-6} = 0b00; // imm2
432 let Inst{5-4} = 0b00; // type
433 }
Evan Chenga67efd12009-06-23 19:39:13 +0000434 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000435 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
436 opc, ".w\t$Rd, $ShiftedRm",
437 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000438 let Inst{31-27} = 0b11101;
439 let Inst{26-25} = 0b01;
440 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000441 let Inst{19-16} = 0b1111; // Rn
442 }
Evan Chenga67efd12009-06-23 19:39:13 +0000443}
444
445/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000446/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000447/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000448multiclass T2I_bin_irs<bits<4> opcod, string opc,
449 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
450 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000451 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000452 def ri : T2sTwoRegImm<
453 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
454 opc, "\t$Rd, $Rn, $imm",
455 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000456 let Inst{31-27} = 0b11110;
457 let Inst{25} = 0;
458 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000459 let Inst{15} = 0;
460 }
Evan Chenga67efd12009-06-23 19:39:13 +0000461 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000462 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
463 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
464 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000465 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000466 let Inst{31-27} = 0b11101;
467 let Inst{26-25} = 0b01;
468 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000469 let Inst{14-12} = 0b000; // imm3
470 let Inst{7-6} = 0b00; // imm2
471 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000472 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000473 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000474 def rs : T2sTwoRegShiftedReg<
475 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
476 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
477 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000478 let Inst{31-27} = 0b11101;
479 let Inst{26-25} = 0b01;
480 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000481 }
482}
483
David Goodwin1f096272009-07-27 23:34:12 +0000484/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
485// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000486multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
487 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
488 PatFrag opnode, bit Commutable = 0> :
489 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000490
Evan Cheng1e249e32009-06-25 20:59:23 +0000491/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000492/// reversed. The 'rr' form is only defined for the disassembler; for codegen
493/// it is equivalent to the T2I_bin_irs counterpart.
494multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000495 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000496 def ri : T2sTwoRegImm<
497 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
498 opc, ".w\t$Rd, $Rn, $imm",
499 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000500 let Inst{31-27} = 0b11110;
501 let Inst{25} = 0;
502 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000503 let Inst{15} = 0;
504 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000505 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000506 def rr : T2sThreeReg<
507 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
508 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000509 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000510 let Inst{31-27} = 0b11101;
511 let Inst{26-25} = 0b01;
512 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000513 let Inst{14-12} = 0b000; // imm3
514 let Inst{7-6} = 0b00; // imm2
515 let Inst{5-4} = 0b00; // type
516 }
Evan Chengf49810c2009-06-23 17:48:47 +0000517 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000518 def rs : T2sTwoRegShiftedReg<
519 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
520 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
521 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000522 let Inst{31-27} = 0b11101;
523 let Inst{26-25} = 0b01;
524 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000525 }
Evan Chengf49810c2009-06-23 17:48:47 +0000526}
527
Evan Chenga67efd12009-06-23 19:39:13 +0000528/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000529/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000530let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000531multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
532 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
533 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000534 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000535 def ri : T2TwoRegImm<
536 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
537 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
538 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000539 let Inst{31-27} = 0b11110;
540 let Inst{25} = 0;
541 let Inst{24-21} = opcod;
542 let Inst{20} = 1; // The S bit.
543 let Inst{15} = 0;
544 }
Evan Chenga67efd12009-06-23 19:39:13 +0000545 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000546 def rr : T2ThreeReg<
547 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
548 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
549 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000550 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000551 let Inst{31-27} = 0b11101;
552 let Inst{26-25} = 0b01;
553 let Inst{24-21} = opcod;
554 let Inst{20} = 1; // The S bit.
555 let Inst{14-12} = 0b000; // imm3
556 let Inst{7-6} = 0b00; // imm2
557 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000558 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000559 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000560 def rs : T2TwoRegShiftedReg<
561 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
562 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
563 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000564 let Inst{31-27} = 0b11101;
565 let Inst{26-25} = 0b01;
566 let Inst{24-21} = opcod;
567 let Inst{20} = 1; // The S bit.
568 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000569}
570}
571
Evan Chenga67efd12009-06-23 19:39:13 +0000572/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
573/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000574multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
575 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000576 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000577 // The register-immediate version is re-materializable. This is useful
578 // in particular for taking the address of a local.
579 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000580 def ri : T2sTwoRegImm<
581 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
582 opc, ".w\t$Rd, $Rn, $imm",
583 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000584 let Inst{31-27} = 0b11110;
585 let Inst{25} = 0;
586 let Inst{24} = 1;
587 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000588 let Inst{15} = 0;
589 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000590 }
Evan Chengf49810c2009-06-23 17:48:47 +0000591 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000592 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000593 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
594 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
595 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000596 bits<4> Rd;
597 bits<4> Rn;
598 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000599 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000600 let Inst{26} = imm{11};
601 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000602 let Inst{23-21} = op23_21;
603 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000604 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000605 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000606 let Inst{14-12} = imm{10-8};
607 let Inst{11-8} = Rd;
608 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000609 }
Evan Chenga67efd12009-06-23 19:39:13 +0000610 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000611 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
612 opc, ".w\t$Rd, $Rn, $Rm",
613 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000614 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000615 let Inst{31-27} = 0b11101;
616 let Inst{26-25} = 0b01;
617 let Inst{24} = 1;
618 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000619 let Inst{14-12} = 0b000; // imm3
620 let Inst{7-6} = 0b00; // imm2
621 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000622 }
Evan Chengf49810c2009-06-23 17:48:47 +0000623 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000624 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000625 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000626 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
627 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000629 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000630 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000632 }
Evan Chengf49810c2009-06-23 17:48:47 +0000633}
634
Jim Grosbach6935efc2009-11-24 00:20:27 +0000635/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000636/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000637/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000638let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000639multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
640 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000641 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000642 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000643 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
644 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000645 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000646 let Inst{31-27} = 0b11110;
647 let Inst{25} = 0;
648 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{15} = 0;
650 }
Evan Chenga67efd12009-06-23 19:39:13 +0000651 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000652 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000653 opc, ".w\t$Rd, $Rn, $Rm",
654 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000655 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000656 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000657 let Inst{31-27} = 0b11101;
658 let Inst{26-25} = 0b01;
659 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000660 let Inst{14-12} = 0b000; // imm3
661 let Inst{7-6} = 0b00; // imm2
662 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000663 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000664 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000665 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000666 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000667 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
668 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000669 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000670 let Inst{31-27} = 0b11101;
671 let Inst{26-25} = 0b01;
672 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000673 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000674}
675
676// Carry setting variants
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000677let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000678multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
679 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000680 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000681 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000682 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
683 opc, "\t$Rd, $Rn, $imm",
684 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000685 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000686 let Inst{31-27} = 0b11110;
687 let Inst{25} = 0;
688 let Inst{24-21} = opcod;
689 let Inst{20} = 1; // The S bit.
690 let Inst{15} = 0;
691 }
Evan Cheng62674222009-06-25 23:34:10 +0000692 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000693 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000694 opc, ".w\t$Rd, $Rn, $Rm",
695 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000696 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000697 let isCommutable = Commutable;
698 let Inst{31-27} = 0b11101;
699 let Inst{26-25} = 0b01;
700 let Inst{24-21} = opcod;
701 let Inst{20} = 1; // The S bit.
702 let Inst{14-12} = 0b000; // imm3
703 let Inst{7-6} = 0b00; // imm2
704 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000705 }
Evan Cheng62674222009-06-25 23:34:10 +0000706 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000707 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000708 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
709 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
710 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000711 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000712 let Inst{31-27} = 0b11101;
713 let Inst{26-25} = 0b01;
714 let Inst{24-21} = opcod;
715 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000716 }
Evan Chengf49810c2009-06-23 17:48:47 +0000717}
718}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000719}
Evan Chengf49810c2009-06-23 17:48:47 +0000720
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000721/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
722/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000723let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000724multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000725 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000726 def ri : T2TwoRegImm<
727 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
728 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
729 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000730 let Inst{31-27} = 0b11110;
731 let Inst{25} = 0;
732 let Inst{24-21} = opcod;
733 let Inst{20} = 1; // The S bit.
734 let Inst{15} = 0;
735 }
Evan Chengf49810c2009-06-23 17:48:47 +0000736 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000737 def rs : T2TwoRegShiftedReg<
738 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
739 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
740 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000741 let Inst{31-27} = 0b11101;
742 let Inst{26-25} = 0b01;
743 let Inst{24-21} = opcod;
744 let Inst{20} = 1; // The S bit.
745 }
Evan Chengf49810c2009-06-23 17:48:47 +0000746}
747}
748
Evan Chenga67efd12009-06-23 19:39:13 +0000749/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
750// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000751multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000752 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000753 def ri : T2sTwoRegShiftImm<
754 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
755 opc, ".w\t$Rd, $Rm, $imm",
756 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000757 let Inst{31-27} = 0b11101;
758 let Inst{26-21} = 0b010010;
759 let Inst{19-16} = 0b1111; // Rn
760 let Inst{5-4} = opcod;
761 }
Evan Chenga67efd12009-06-23 19:39:13 +0000762 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000763 def rr : T2sThreeReg<
764 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
765 opc, ".w\t$Rd, $Rn, $Rm",
766 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000767 let Inst{31-27} = 0b11111;
768 let Inst{26-23} = 0b0100;
769 let Inst{22-21} = opcod;
770 let Inst{15-12} = 0b1111;
771 let Inst{7-4} = 0b0000;
772 }
Evan Chenga67efd12009-06-23 19:39:13 +0000773}
Evan Chengf49810c2009-06-23 17:48:47 +0000774
Johnny Chend68e1192009-12-15 17:24:14 +0000775/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000776/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000777/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000778let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000779multiclass T2I_cmp_irs<bits<4> opcod, string opc,
780 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
781 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000782 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000783 def ri : T2OneRegCmpImm<
784 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
785 opc, ".w\t$Rn, $imm",
786 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000787 let Inst{31-27} = 0b11110;
788 let Inst{25} = 0;
789 let Inst{24-21} = opcod;
790 let Inst{20} = 1; // The S bit.
791 let Inst{15} = 0;
792 let Inst{11-8} = 0b1111; // Rd
793 }
Evan Chenga67efd12009-06-23 19:39:13 +0000794 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000795 def rr : T2TwoRegCmp<
796 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000797 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000798 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000799 let Inst{31-27} = 0b11101;
800 let Inst{26-25} = 0b01;
801 let Inst{24-21} = opcod;
802 let Inst{20} = 1; // The S bit.
803 let Inst{14-12} = 0b000; // imm3
804 let Inst{11-8} = 0b1111; // Rd
805 let Inst{7-6} = 0b00; // imm2
806 let Inst{5-4} = 0b00; // type
807 }
Evan Chengf49810c2009-06-23 17:48:47 +0000808 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000809 def rs : T2OneRegCmpShiftedReg<
810 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
811 opc, ".w\t$Rn, $ShiftedRm",
812 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000813 let Inst{31-27} = 0b11101;
814 let Inst{26-25} = 0b01;
815 let Inst{24-21} = opcod;
816 let Inst{20} = 1; // The S bit.
817 let Inst{11-8} = 0b1111; // Rd
818 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000819}
820}
821
Evan Chengf3c21b82009-06-30 02:15:48 +0000822/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000823multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000824 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000825 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
826 opc, ".w\t$Rt, $addr",
827 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000828 let Inst{31-27} = 0b11111;
829 let Inst{26-25} = 0b00;
830 let Inst{24} = signed;
831 let Inst{23} = 1;
832 let Inst{22-21} = opcod;
833 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000834
Owen Anderson75579f72010-11-29 22:44:32 +0000835 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000836 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000837
Owen Anderson80dd3e02010-11-30 22:45:47 +0000838 bits<17> addr;
839 let Inst{19-16} = addr{16-13}; // Rn
840 let Inst{23} = addr{12}; // U
841 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000842 }
Owen Anderson75579f72010-11-29 22:44:32 +0000843 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
844 opc, "\t$Rt, $addr",
845 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000846 let Inst{31-27} = 0b11111;
847 let Inst{26-25} = 0b00;
848 let Inst{24} = signed;
849 let Inst{23} = 0;
850 let Inst{22-21} = opcod;
851 let Inst{20} = 1; // load
852 let Inst{11} = 1;
853 // Offset: index==TRUE, wback==FALSE
854 let Inst{10} = 1; // The P bit.
855 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000856
Owen Anderson75579f72010-11-29 22:44:32 +0000857 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000858 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000859
Owen Anderson75579f72010-11-29 22:44:32 +0000860 bits<13> addr;
861 let Inst{19-16} = addr{12-9}; // Rn
862 let Inst{9} = addr{8}; // U
863 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000864 }
Owen Anderson75579f72010-11-29 22:44:32 +0000865 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
866 opc, ".w\t$Rt, $addr",
867 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000868 let Inst{31-27} = 0b11111;
869 let Inst{26-25} = 0b00;
870 let Inst{24} = signed;
871 let Inst{23} = 0;
872 let Inst{22-21} = opcod;
873 let Inst{20} = 1; // load
874 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000875
Owen Anderson75579f72010-11-29 22:44:32 +0000876 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000877 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000878
Owen Anderson75579f72010-11-29 22:44:32 +0000879 bits<10> addr;
880 let Inst{19-16} = addr{9-6}; // Rn
881 let Inst{3-0} = addr{5-2}; // Rm
882 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000883 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000884
Owen Anderson971b83b2011-02-08 22:39:40 +0000885 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000886 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000887 opc, ".w\t$Rt, $addr",
888 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
889 let isReMaterializable = 1;
890 let Inst{31-27} = 0b11111;
891 let Inst{26-25} = 0b00;
892 let Inst{24} = signed;
893 let Inst{23} = ?; // add = (U == '1')
894 let Inst{22-21} = opcod;
895 let Inst{20} = 1; // load
896 let Inst{19-16} = 0b1111; // Rn
897 bits<4> Rt;
898 bits<12> addr;
899 let Inst{15-12} = Rt{3-0};
900 let Inst{11-0} = addr{11-0};
901 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000902}
903
David Goodwin73b8f162009-06-30 22:11:34 +0000904/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000905multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000906 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000907 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
908 opc, ".w\t$Rt, $addr",
909 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000910 let Inst{31-27} = 0b11111;
911 let Inst{26-23} = 0b0001;
912 let Inst{22-21} = opcod;
913 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000914
Owen Anderson75579f72010-11-29 22:44:32 +0000915 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000916 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000917
Owen Anderson80dd3e02010-11-30 22:45:47 +0000918 bits<17> addr;
919 let Inst{19-16} = addr{16-13}; // Rn
920 let Inst{23} = addr{12}; // U
921 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000922 }
Owen Anderson75579f72010-11-29 22:44:32 +0000923 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
924 opc, "\t$Rt, $addr",
925 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000926 let Inst{31-27} = 0b11111;
927 let Inst{26-23} = 0b0000;
928 let Inst{22-21} = opcod;
929 let Inst{20} = 0; // !load
930 let Inst{11} = 1;
931 // Offset: index==TRUE, wback==FALSE
932 let Inst{10} = 1; // The P bit.
933 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000934
Owen Anderson75579f72010-11-29 22:44:32 +0000935 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000936 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000937
Owen Anderson75579f72010-11-29 22:44:32 +0000938 bits<13> addr;
939 let Inst{19-16} = addr{12-9}; // Rn
940 let Inst{9} = addr{8}; // U
941 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000942 }
Owen Anderson75579f72010-11-29 22:44:32 +0000943 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
944 opc, ".w\t$Rt, $addr",
945 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000946 let Inst{31-27} = 0b11111;
947 let Inst{26-23} = 0b0000;
948 let Inst{22-21} = opcod;
949 let Inst{20} = 0; // !load
950 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000951
Owen Anderson75579f72010-11-29 22:44:32 +0000952 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000953 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000954
Owen Anderson75579f72010-11-29 22:44:32 +0000955 bits<10> addr;
956 let Inst{19-16} = addr{9-6}; // Rn
957 let Inst{3-0} = addr{5-2}; // Rm
958 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000959 }
David Goodwin73b8f162009-06-30 22:11:34 +0000960}
961
Evan Cheng0e55fd62010-09-30 01:08:25 +0000962/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000963/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000964multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000965 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
966 opc, ".w\t$Rd, $Rm",
967 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000968 let Inst{31-27} = 0b11111;
969 let Inst{26-23} = 0b0100;
970 let Inst{22-20} = opcod;
971 let Inst{19-16} = 0b1111; // Rn
972 let Inst{15-12} = 0b1111;
973 let Inst{7} = 1;
974 let Inst{5-4} = 0b00; // rotate
975 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000976 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000977 opc, ".w\t$Rd, $Rm, ror $rot",
978 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000979 let Inst{31-27} = 0b11111;
980 let Inst{26-23} = 0b0100;
981 let Inst{22-20} = opcod;
982 let Inst{19-16} = 0b1111; // Rn
983 let Inst{15-12} = 0b1111;
984 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000985
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000986 bits<2> rot;
987 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000988 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000989}
990
Eli Friedman761fa7a2010-06-24 18:20:04 +0000991// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000992multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000993 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
994 opc, "\t$Rd, $Rm",
995 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000996 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000997 let Inst{31-27} = 0b11111;
998 let Inst{26-23} = 0b0100;
999 let Inst{22-20} = opcod;
1000 let Inst{19-16} = 0b1111; // Rn
1001 let Inst{15-12} = 0b1111;
1002 let Inst{7} = 1;
1003 let Inst{5-4} = 0b00; // rotate
1004 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001005 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1006 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001007 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001008 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001009 let Inst{31-27} = 0b11111;
1010 let Inst{26-23} = 0b0100;
1011 let Inst{22-20} = opcod;
1012 let Inst{19-16} = 0b1111; // Rn
1013 let Inst{15-12} = 0b1111;
1014 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001015
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001016 bits<2> rot;
1017 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001018 }
1019}
1020
Eli Friedman761fa7a2010-06-24 18:20:04 +00001021// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1022// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001023multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001024 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1025 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001026 let Inst{31-27} = 0b11111;
1027 let Inst{26-23} = 0b0100;
1028 let Inst{22-20} = opcod;
1029 let Inst{19-16} = 0b1111; // Rn
1030 let Inst{15-12} = 0b1111;
1031 let Inst{7} = 1;
1032 let Inst{5-4} = 0b00; // rotate
1033 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001034 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1035 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001036 let Inst{31-27} = 0b11111;
1037 let Inst{26-23} = 0b0100;
1038 let Inst{22-20} = opcod;
1039 let Inst{19-16} = 0b1111; // Rn
1040 let Inst{15-12} = 0b1111;
1041 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001042
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001043 bits<2> rot;
1044 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001045 }
1046}
1047
Evan Cheng0e55fd62010-09-30 01:08:25 +00001048/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001049/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001050multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001051 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1052 opc, "\t$Rd, $Rn, $Rm",
1053 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001054 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001055 let Inst{31-27} = 0b11111;
1056 let Inst{26-23} = 0b0100;
1057 let Inst{22-20} = opcod;
1058 let Inst{15-12} = 0b1111;
1059 let Inst{7} = 1;
1060 let Inst{5-4} = 0b00; // rotate
1061 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001062 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1063 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001064 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1065 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1066 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001067 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001068 let Inst{31-27} = 0b11111;
1069 let Inst{26-23} = 0b0100;
1070 let Inst{22-20} = opcod;
1071 let Inst{15-12} = 0b1111;
1072 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001073
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001074 bits<2> rot;
1075 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001076 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001077}
1078
Johnny Chen93042d12010-03-02 18:14:57 +00001079// DO variant - disassembly only, no pattern
1080
Evan Cheng0e55fd62010-09-30 01:08:25 +00001081multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001082 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1083 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001084 let Inst{31-27} = 0b11111;
1085 let Inst{26-23} = 0b0100;
1086 let Inst{22-20} = opcod;
1087 let Inst{15-12} = 0b1111;
1088 let Inst{7} = 1;
1089 let Inst{5-4} = 0b00; // rotate
1090 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001091 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1092 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001093 let Inst{31-27} = 0b11111;
1094 let Inst{26-23} = 0b0100;
1095 let Inst{22-20} = opcod;
1096 let Inst{15-12} = 0b1111;
1097 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001098
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001099 bits<2> rot;
1100 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001101 }
1102}
1103
Anton Korobeynikov52237112009-06-17 18:13:58 +00001104//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001105// Instructions
1106//===----------------------------------------------------------------------===//
1107
1108//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001109// Miscellaneous Instructions.
1110//
1111
Owen Andersonda663f72010-11-15 21:30:39 +00001112class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1113 string asm, list<dag> pattern>
1114 : T2XI<oops, iops, itin, asm, pattern> {
1115 bits<4> Rd;
1116 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001117
Jim Grosbach86386922010-12-08 22:10:43 +00001118 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001119 let Inst{26} = label{11};
1120 let Inst{14-12} = label{10-8};
1121 let Inst{7-0} = label{7-0};
1122}
1123
Evan Chenga09b9ca2009-06-24 23:47:58 +00001124// LEApcrel - Load a pc-relative address into a register without offending the
1125// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001126def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1127 (ins t2adrlabel:$addr, pred:$p),
1128 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001129 let Inst{31-27} = 0b11110;
1130 let Inst{25-24} = 0b10;
1131 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1132 let Inst{22} = 0;
1133 let Inst{20} = 0;
1134 let Inst{19-16} = 0b1111; // Rn
1135 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001136
Owen Andersona838a252010-12-14 00:36:49 +00001137 bits<4> Rd;
1138 bits<13> addr;
1139 let Inst{11-8} = Rd;
1140 let Inst{23} = addr{12};
1141 let Inst{21} = addr{12};
1142 let Inst{26} = addr{11};
1143 let Inst{14-12} = addr{10-8};
1144 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001145}
Owen Andersona838a252010-12-14 00:36:49 +00001146
1147let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001148def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1149 Size4Bytes, IIC_iALUi, []>;
1150def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1151 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1152 Size4Bytes, IIC_iALUi,
1153 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001154
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001155
1156// FIXME: None of these add/sub SP special instructions should be necessary
1157// at all for thumb2 since they use the same encodings as the generic
1158// add/sub instructions. In thumb1 we need them since they have dedicated
1159// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001160// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001161let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001162def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1163 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001164 let Inst{31-27} = 0b11110;
1165 let Inst{25} = 0;
1166 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001167 let Inst{15} = 0;
1168}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001169def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1170 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001171 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001172 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001173 let Inst{15} = 0;
1174}
Evan Cheng86198642009-08-07 00:34:42 +00001175
1176// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001177def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001178 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1179 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001180 let Inst{31-27} = 0b11101;
1181 let Inst{26-25} = 0b01;
1182 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001183 let Inst{15} = 0;
1184}
Evan Cheng86198642009-08-07 00:34:42 +00001185
1186// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001187def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1188 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001189 let Inst{31-27} = 0b11110;
1190 let Inst{25} = 0;
1191 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001192 let Inst{15} = 0;
1193}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001194def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1195 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001196 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001197 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001198 let Inst{15} = 0;
1199}
Evan Cheng86198642009-08-07 00:34:42 +00001200
1201// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001202def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001203 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001204 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001205 let Inst{31-27} = 0b11101;
1206 let Inst{26-25} = 0b01;
1207 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001208 let Inst{19-16} = 0b1101; // Rn = sp
1209 let Inst{15} = 0;
1210}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001211} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001212
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001213// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001214def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001215 "sdiv", "\t$Rd, $Rn, $Rm",
1216 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001217 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001218 let Inst{31-27} = 0b11111;
1219 let Inst{26-21} = 0b011100;
1220 let Inst{20} = 0b1;
1221 let Inst{15-12} = 0b1111;
1222 let Inst{7-4} = 0b1111;
1223}
1224
Jim Grosbach7a088642010-11-19 17:11:02 +00001225def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001226 "udiv", "\t$Rd, $Rn, $Rm",
1227 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001228 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001229 let Inst{31-27} = 0b11111;
1230 let Inst{26-21} = 0b011101;
1231 let Inst{20} = 0b1;
1232 let Inst{15-12} = 0b1111;
1233 let Inst{7-4} = 0b1111;
1234}
1235
Evan Chenga09b9ca2009-06-24 23:47:58 +00001236//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001237// Load / store Instructions.
1238//
1239
Evan Cheng055b0312009-06-29 07:51:04 +00001240// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001241let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001242defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001243 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001244
Evan Chengf3c21b82009-06-30 02:15:48 +00001245// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001246defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001247 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001248defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001249 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001250
Evan Chengf3c21b82009-06-30 02:15:48 +00001251// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001252defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001253 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001254defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001255 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001256
Owen Anderson9d63d902010-12-01 19:18:46 +00001257let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001258// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001259def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001260 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001261 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001262} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001263
1264// zextload i1 -> zextload i8
1265def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1266 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1267def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1268 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1269def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1270 (t2LDRBs t2addrmode_so_reg:$addr)>;
1271def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1272 (t2LDRBpci tconstpool:$addr)>;
1273
1274// extload -> zextload
1275// FIXME: Reduce the number of patterns by legalizing extload to zextload
1276// earlier?
1277def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1278 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1279def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1280 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1281def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1282 (t2LDRBs t2addrmode_so_reg:$addr)>;
1283def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1284 (t2LDRBpci tconstpool:$addr)>;
1285
1286def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1287 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1288def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1289 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1290def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1291 (t2LDRBs t2addrmode_so_reg:$addr)>;
1292def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1293 (t2LDRBpci tconstpool:$addr)>;
1294
1295def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1296 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1297def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1298 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1299def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1300 (t2LDRHs t2addrmode_so_reg:$addr)>;
1301def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1302 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001303
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001304// FIXME: The destination register of the loads and stores can't be PC, but
1305// can be SP. We need another regclass (similar to rGPR) to represent
1306// that. Not a pressing issue since these are selected manually,
1307// not via pattern.
1308
Evan Chenge88d5ce2009-07-02 07:28:31 +00001309// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001310
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001311let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001312def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001313 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001314 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001315 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001316 []>;
1317
Owen Anderson6b0fa632010-12-09 02:56:12 +00001318def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1319 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001320 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001321 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001322 []>;
1323
Owen Anderson6b0fa632010-12-09 02:56:12 +00001324def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001325 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001326 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001327 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001328 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001329def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1330 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001331 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001332 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001333 []>;
1334
Owen Anderson6b0fa632010-12-09 02:56:12 +00001335def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001336 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001338 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001339 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001340def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1341 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001343 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001344 []>;
1345
Owen Anderson6b0fa632010-12-09 02:56:12 +00001346def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001347 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001349 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001350 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001351def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1352 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001354 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001355 []>;
1356
Owen Anderson6b0fa632010-12-09 02:56:12 +00001357def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001358 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001360 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001361 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001362def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1363 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001364 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001365 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001366 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001367} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001368
Johnny Chene54a3ef2010-03-03 18:45:36 +00001369// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1370// for disassembly only.
1371// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001372class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001373 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1374 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001375 let Inst{31-27} = 0b11111;
1376 let Inst{26-25} = 0b00;
1377 let Inst{24} = signed;
1378 let Inst{23} = 0;
1379 let Inst{22-21} = type;
1380 let Inst{20} = 1; // load
1381 let Inst{11} = 1;
1382 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001383
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001384 bits<4> Rt;
1385 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001386 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001387 let Inst{19-16} = addr{12-9};
1388 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001389}
1390
Evan Cheng0e55fd62010-09-30 01:08:25 +00001391def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1392def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1393def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1394def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1395def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001396
David Goodwin73b8f162009-06-30 22:11:34 +00001397// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001398defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001400defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001401 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001402defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001403 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001404
David Goodwin6647cea2009-06-30 22:50:01 +00001405// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001406let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001407def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001408 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1409 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001410
Evan Cheng6d94f112009-07-03 00:06:39 +00001411// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001412def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001413 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001414 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001415 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001416 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001417 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001418
Owen Anderson6b0fa632010-12-09 02:56:12 +00001419def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001420 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001421 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001422 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001423 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001424 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001425
Owen Anderson6b0fa632010-12-09 02:56:12 +00001426def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001427 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001428 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001429 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001430 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001432
Owen Anderson6b0fa632010-12-09 02:56:12 +00001433def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001434 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001435 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001436 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001437 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001438 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001439
Owen Anderson6b0fa632010-12-09 02:56:12 +00001440def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001441 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001442 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001443 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001444 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001445 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001446
Owen Anderson6b0fa632010-12-09 02:56:12 +00001447def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001448 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001449 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001450 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001451 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001452 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001453
Johnny Chene54a3ef2010-03-03 18:45:36 +00001454// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1455// only.
1456// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001457class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001458 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1459 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001460 let Inst{31-27} = 0b11111;
1461 let Inst{26-25} = 0b00;
1462 let Inst{24} = 0; // not signed
1463 let Inst{23} = 0;
1464 let Inst{22-21} = type;
1465 let Inst{20} = 0; // store
1466 let Inst{11} = 1;
1467 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001468
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001469 bits<4> Rt;
1470 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001471 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001472 let Inst{19-16} = addr{12-9};
1473 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001474}
1475
Evan Cheng0e55fd62010-09-30 01:08:25 +00001476def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1477def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1478def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001479
Johnny Chenae1757b2010-03-11 01:13:36 +00001480// ldrd / strd pre / post variants
1481// For disassembly only.
1482
Owen Anderson9d63d902010-12-01 19:18:46 +00001483def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001484 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001485 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001486
Owen Anderson9d63d902010-12-01 19:18:46 +00001487def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001488 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001489 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001490
1491def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001492 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1493 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001494
1495def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001496 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1497 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001498
Johnny Chen0635fc52010-03-04 17:40:44 +00001499// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1500// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001501// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1502// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001503multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001504
Evan Chengdfed19f2010-11-03 06:34:55 +00001505 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001506 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001507 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001508 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001509 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001510 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001511 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001512 let Inst{20} = 1;
1513 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001514
Owen Anderson80dd3e02010-11-30 22:45:47 +00001515 bits<17> addr;
1516 let Inst{19-16} = addr{16-13}; // Rn
1517 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001518 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001519 }
1520
Evan Chengdfed19f2010-11-03 06:34:55 +00001521 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001522 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001523 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001524 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001525 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001526 let Inst{23} = 0; // U = 0
1527 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001528 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001529 let Inst{20} = 1;
1530 let Inst{15-12} = 0b1111;
1531 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001532
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001533 bits<13> addr;
1534 let Inst{19-16} = addr{12-9}; // Rn
1535 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001536 }
1537
Evan Chengdfed19f2010-11-03 06:34:55 +00001538 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001539 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001540 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001541 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001542 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001543 let Inst{23} = 0; // add = TRUE for T1
1544 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001545 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001546 let Inst{20} = 1;
1547 let Inst{15-12} = 0b1111;
1548 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001549
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001550 bits<10> addr;
1551 let Inst{19-16} = addr{9-6}; // Rn
1552 let Inst{3-0} = addr{5-2}; // Rm
1553 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001554 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001555}
1556
Evan Cheng416941d2010-11-04 05:19:35 +00001557defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1558defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1559defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001560
Evan Cheng2889cce2009-07-03 00:18:36 +00001561//===----------------------------------------------------------------------===//
1562// Load / store multiple Instructions.
1563//
1564
Bill Wendling6c470b82010-11-13 09:09:38 +00001565multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1566 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001567 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001568 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001569 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001570 bits<4> Rn;
1571 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001572
Bill Wendling6c470b82010-11-13 09:09:38 +00001573 let Inst{31-27} = 0b11101;
1574 let Inst{26-25} = 0b00;
1575 let Inst{24-23} = 0b01; // Increment After
1576 let Inst{22} = 0;
1577 let Inst{21} = 0; // No writeback
1578 let Inst{20} = L_bit;
1579 let Inst{19-16} = Rn;
1580 let Inst{15-0} = regs;
1581 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001582 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001583 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001584 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001585 bits<4> Rn;
1586 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001587
Bill Wendling6c470b82010-11-13 09:09:38 +00001588 let Inst{31-27} = 0b11101;
1589 let Inst{26-25} = 0b00;
1590 let Inst{24-23} = 0b01; // Increment After
1591 let Inst{22} = 0;
1592 let Inst{21} = 1; // Writeback
1593 let Inst{20} = L_bit;
1594 let Inst{19-16} = Rn;
1595 let Inst{15-0} = regs;
1596 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001597 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001598 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1599 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1600 bits<4> Rn;
1601 bits<16> regs;
1602
1603 let Inst{31-27} = 0b11101;
1604 let Inst{26-25} = 0b00;
1605 let Inst{24-23} = 0b10; // Decrement Before
1606 let Inst{22} = 0;
1607 let Inst{21} = 0; // No writeback
1608 let Inst{20} = L_bit;
1609 let Inst{19-16} = Rn;
1610 let Inst{15-0} = regs;
1611 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001612 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001613 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1614 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1615 bits<4> Rn;
1616 bits<16> regs;
1617
1618 let Inst{31-27} = 0b11101;
1619 let Inst{26-25} = 0b00;
1620 let Inst{24-23} = 0b10; // Decrement Before
1621 let Inst{22} = 0;
1622 let Inst{21} = 1; // Writeback
1623 let Inst{20} = L_bit;
1624 let Inst{19-16} = Rn;
1625 let Inst{15-0} = regs;
1626 }
1627}
1628
Bill Wendlingc93989a2010-11-13 11:20:05 +00001629let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001630
1631let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1632defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1633
1634let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1635defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1636
1637} // neverHasSideEffects
1638
Bob Wilson815baeb2010-03-13 01:08:20 +00001639
Evan Cheng9cb9e672009-06-27 02:26:13 +00001640//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001641// Move Instructions.
1642//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001643
Evan Chengf49810c2009-06-23 17:48:47 +00001644let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001645def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1646 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001647 let Inst{31-27} = 0b11101;
1648 let Inst{26-25} = 0b01;
1649 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001650 let Inst{19-16} = 0b1111; // Rn
1651 let Inst{14-12} = 0b000;
1652 let Inst{7-4} = 0b0000;
1653}
Evan Chengf49810c2009-06-23 17:48:47 +00001654
Evan Cheng5adb66a2009-09-28 09:14:39 +00001655// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001656let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1657 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001658def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1659 "mov", ".w\t$Rd, $imm",
1660 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001661 let Inst{31-27} = 0b11110;
1662 let Inst{25} = 0;
1663 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001664 let Inst{19-16} = 0b1111; // Rn
1665 let Inst{15} = 0;
1666}
David Goodwin83b35932009-06-26 16:10:07 +00001667
Evan Chengc4af4632010-11-17 20:13:28 +00001668let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001669def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001670 "movw", "\t$Rd, $imm",
1671 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001672 let Inst{31-27} = 0b11110;
1673 let Inst{25} = 1;
1674 let Inst{24-21} = 0b0010;
1675 let Inst{20} = 0; // The S bit.
1676 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001677
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001678 bits<4> Rd;
1679 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001680
Jim Grosbach86386922010-12-08 22:10:43 +00001681 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001682 let Inst{19-16} = imm{15-12};
1683 let Inst{26} = imm{11};
1684 let Inst{14-12} = imm{10-8};
1685 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001686}
Evan Chengf49810c2009-06-23 17:48:47 +00001687
Evan Cheng53519f02011-01-21 18:55:51 +00001688def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001689 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1690
1691let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001692def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1693 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001694 "movt", "\t$Rd, $imm",
1695 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001696 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001697 let Inst{31-27} = 0b11110;
1698 let Inst{25} = 1;
1699 let Inst{24-21} = 0b0110;
1700 let Inst{20} = 0; // The S bit.
1701 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001702
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001703 bits<4> Rd;
1704 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001705
Jim Grosbach86386922010-12-08 22:10:43 +00001706 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001707 let Inst{19-16} = imm{15-12};
1708 let Inst{26} = imm{11};
1709 let Inst{14-12} = imm{10-8};
1710 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001711}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001712
Evan Cheng53519f02011-01-21 18:55:51 +00001713def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001714 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1715} // Constraints
1716
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001717def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001718
Anton Korobeynikov52237112009-06-17 18:13:58 +00001719//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001720// Extend Instructions.
1721//
1722
1723// Sign extenders
1724
Evan Cheng0e55fd62010-09-30 01:08:25 +00001725defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001726 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001727defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001728 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001729defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001730
Evan Cheng0e55fd62010-09-30 01:08:25 +00001731defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001732 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001733defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001734 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001735defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001736
Johnny Chen93042d12010-03-02 18:14:57 +00001737// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001738
1739// Zero extenders
1740
1741let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001742defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001743 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001744defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001745 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001746defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001747 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001748
Jim Grosbach79464942010-07-28 23:17:45 +00001749// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1750// The transformation should probably be done as a combiner action
1751// instead so we can include a check for masking back in the upper
1752// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001753//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001754// (t2UXTB16r_rot rGPR:$Src, 24)>,
1755// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001756def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001757 (t2UXTB16r_rot rGPR:$Src, 8)>,
1758 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001759
Evan Cheng0e55fd62010-09-30 01:08:25 +00001760defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001761 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001762defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001763 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001764defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001765}
1766
1767//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001768// Arithmetic Instructions.
1769//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001770
Johnny Chend68e1192009-12-15 17:24:14 +00001771defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1772 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1773defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1774 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001775
Evan Chengf49810c2009-06-23 17:48:47 +00001776// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001777defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001778 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001779 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1780defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001781 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001782 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001783
Johnny Chend68e1192009-12-15 17:24:14 +00001784defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001785 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001786defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001787 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001788defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001789 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001790defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001791 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001792
David Goodwin752aa7d2009-07-27 16:39:05 +00001793// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001794defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001795 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1796defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1797 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001798
1799// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001800// The assume-no-carry-in form uses the negation of the input since add/sub
1801// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1802// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1803// details.
1804// The AddedComplexity preferences the first variant over the others since
1805// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001806let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001807def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1808 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1809def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1810 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1811def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1812 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1813let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001814def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1815 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1816def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1817 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001818// The with-carry-in form matches bitwise not instead of the negation.
1819// Effectively, the inverse interpretation of the carry flag already accounts
1820// for part of the negation.
1821let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001822def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1823 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1824def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1825 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001826
Johnny Chen93042d12010-03-02 18:14:57 +00001827// Select Bytes -- for disassembly only
1828
Owen Andersonc7373f82010-11-30 20:00:01 +00001829def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1830 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001831 let Inst{31-27} = 0b11111;
1832 let Inst{26-24} = 0b010;
1833 let Inst{23} = 0b1;
1834 let Inst{22-20} = 0b010;
1835 let Inst{15-12} = 0b1111;
1836 let Inst{7} = 0b1;
1837 let Inst{6-4} = 0b000;
1838}
1839
Johnny Chenadc77332010-02-26 22:04:29 +00001840// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1841// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001842class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001843 list<dag> pat = [/* For disassembly only; pattern left blank */],
1844 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1845 string asm = "\t$Rd, $Rn, $Rm">
1846 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001847 let Inst{31-27} = 0b11111;
1848 let Inst{26-23} = 0b0101;
1849 let Inst{22-20} = op22_20;
1850 let Inst{15-12} = 0b1111;
1851 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001852
Owen Anderson46c478e2010-11-17 19:57:38 +00001853 bits<4> Rd;
1854 bits<4> Rn;
1855 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001856
Jim Grosbach86386922010-12-08 22:10:43 +00001857 let Inst{11-8} = Rd;
1858 let Inst{19-16} = Rn;
1859 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001860}
1861
1862// Saturating add/subtract -- for disassembly only
1863
Nate Begeman692433b2010-07-29 17:56:55 +00001864def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001865 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1866 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001867def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1868def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1869def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001870def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1871 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1872def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1873 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001874def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001875def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001876 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1877 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001878def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1879def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1880def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1881def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1882def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1883def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1884def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1885def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1886
1887// Signed/Unsigned add/subtract -- for disassembly only
1888
1889def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1890def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1891def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1892def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1893def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1894def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1895def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1896def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1897def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1898def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1899def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1900def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1901
1902// Signed/Unsigned halving add/subtract -- for disassembly only
1903
1904def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1905def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1906def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1907def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1908def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1909def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1910def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1911def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1912def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1913def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1914def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1915def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1916
Owen Anderson821752e2010-11-18 20:32:18 +00001917// Helper class for disassembly only
1918// A6.3.16 & A6.3.17
1919// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1920class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1921 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1922 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1923 let Inst{31-27} = 0b11111;
1924 let Inst{26-24} = 0b011;
1925 let Inst{23} = long;
1926 let Inst{22-20} = op22_20;
1927 let Inst{7-4} = op7_4;
1928}
1929
1930class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1931 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1932 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1933 let Inst{31-27} = 0b11111;
1934 let Inst{26-24} = 0b011;
1935 let Inst{23} = long;
1936 let Inst{22-20} = op22_20;
1937 let Inst{7-4} = op7_4;
1938}
1939
Johnny Chenadc77332010-02-26 22:04:29 +00001940// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1941
Owen Anderson821752e2010-11-18 20:32:18 +00001942def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1943 (ins rGPR:$Rn, rGPR:$Rm),
1944 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001945 let Inst{15-12} = 0b1111;
1946}
Owen Anderson821752e2010-11-18 20:32:18 +00001947def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001948 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001949 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001950
1951// Signed/Unsigned saturate -- for disassembly only
1952
Owen Anderson46c478e2010-11-17 19:57:38 +00001953class T2SatI<dag oops, dag iops, InstrItinClass itin,
1954 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001955 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001956 bits<4> Rd;
1957 bits<4> Rn;
1958 bits<5> sat_imm;
1959 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001960
Jim Grosbach86386922010-12-08 22:10:43 +00001961 let Inst{11-8} = Rd;
1962 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001963 let Inst{4-0} = sat_imm{4-0};
1964 let Inst{21} = sh{6};
1965 let Inst{14-12} = sh{4-2};
1966 let Inst{7-6} = sh{1-0};
1967}
1968
Owen Andersonc7373f82010-11-30 20:00:01 +00001969def t2SSAT: T2SatI<
1970 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001971 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001972 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001973 let Inst{31-27} = 0b11110;
1974 let Inst{25-22} = 0b1100;
1975 let Inst{20} = 0;
1976 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001977}
1978
Owen Andersonc7373f82010-11-30 20:00:01 +00001979def t2SSAT16: T2SatI<
1980 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001981 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001982 [/* For disassembly only; pattern left blank */]> {
1983 let Inst{31-27} = 0b11110;
1984 let Inst{25-22} = 0b1100;
1985 let Inst{20} = 0;
1986 let Inst{15} = 0;
1987 let Inst{21} = 1; // sh = '1'
1988 let Inst{14-12} = 0b000; // imm3 = '000'
1989 let Inst{7-6} = 0b00; // imm2 = '00'
1990}
1991
Owen Andersonc7373f82010-11-30 20:00:01 +00001992def t2USAT: T2SatI<
1993 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1994 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001995 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001996 let Inst{31-27} = 0b11110;
1997 let Inst{25-22} = 0b1110;
1998 let Inst{20} = 0;
1999 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002000}
2001
Owen Andersonc7373f82010-11-30 20:00:01 +00002002def t2USAT16: T2SatI<
2003 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2004 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002005 [/* For disassembly only; pattern left blank */]> {
2006 let Inst{31-27} = 0b11110;
2007 let Inst{25-22} = 0b1110;
2008 let Inst{20} = 0;
2009 let Inst{15} = 0;
2010 let Inst{21} = 1; // sh = '1'
2011 let Inst{14-12} = 0b000; // imm3 = '000'
2012 let Inst{7-6} = 0b00; // imm2 = '00'
2013}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002014
Bob Wilson38aa2872010-08-13 21:48:10 +00002015def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2016def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002017
Evan Chengf49810c2009-06-23 17:48:47 +00002018//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002019// Shift and rotate Instructions.
2020//
2021
Johnny Chend68e1192009-12-15 17:24:14 +00002022defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2023defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2024defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2025defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002026
David Goodwinca01a8d2009-09-01 18:32:09 +00002027let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002028def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2029 "rrx", "\t$Rd, $Rm",
2030 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002031 let Inst{31-27} = 0b11101;
2032 let Inst{26-25} = 0b01;
2033 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002034 let Inst{19-16} = 0b1111; // Rn
2035 let Inst{14-12} = 0b000;
2036 let Inst{7-4} = 0b0011;
2037}
David Goodwinca01a8d2009-09-01 18:32:09 +00002038}
Evan Chenga67efd12009-06-23 19:39:13 +00002039
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002040let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002041def t2MOVsrl_flag : T2TwoRegShiftImm<
2042 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2043 "lsrs", ".w\t$Rd, $Rm, #1",
2044 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002045 let Inst{31-27} = 0b11101;
2046 let Inst{26-25} = 0b01;
2047 let Inst{24-21} = 0b0010;
2048 let Inst{20} = 1; // The S bit.
2049 let Inst{19-16} = 0b1111; // Rn
2050 let Inst{5-4} = 0b01; // Shift type.
2051 // Shift amount = Inst{14-12:7-6} = 1.
2052 let Inst{14-12} = 0b000;
2053 let Inst{7-6} = 0b01;
2054}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002055def t2MOVsra_flag : T2TwoRegShiftImm<
2056 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2057 "asrs", ".w\t$Rd, $Rm, #1",
2058 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002059 let Inst{31-27} = 0b11101;
2060 let Inst{26-25} = 0b01;
2061 let Inst{24-21} = 0b0010;
2062 let Inst{20} = 1; // The S bit.
2063 let Inst{19-16} = 0b1111; // Rn
2064 let Inst{5-4} = 0b10; // Shift type.
2065 // Shift amount = Inst{14-12:7-6} = 1.
2066 let Inst{14-12} = 0b000;
2067 let Inst{7-6} = 0b01;
2068}
David Goodwin3583df72009-07-28 17:06:49 +00002069}
2070
Evan Chenga67efd12009-06-23 19:39:13 +00002071//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002072// Bitwise Instructions.
2073//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002074
Johnny Chend68e1192009-12-15 17:24:14 +00002075defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002076 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002077 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2078defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002079 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002080 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2081defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002082 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002083 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002084
Johnny Chend68e1192009-12-15 17:24:14 +00002085defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002086 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002087 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002088
Owen Anderson2f7aed32010-11-17 22:16:31 +00002089class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2090 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002091 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002092 bits<4> Rd;
2093 bits<5> msb;
2094 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002095
Jim Grosbach86386922010-12-08 22:10:43 +00002096 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002097 let Inst{4-0} = msb{4-0};
2098 let Inst{14-12} = lsb{4-2};
2099 let Inst{7-6} = lsb{1-0};
2100}
2101
2102class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2103 string opc, string asm, list<dag> pattern>
2104 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2105 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002106
Jim Grosbach86386922010-12-08 22:10:43 +00002107 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002108}
2109
2110let Constraints = "$src = $Rd" in
2111def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2112 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2113 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002114 let Inst{31-27} = 0b11110;
2115 let Inst{25} = 1;
2116 let Inst{24-20} = 0b10110;
2117 let Inst{19-16} = 0b1111; // Rn
2118 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002119
Owen Anderson2f7aed32010-11-17 22:16:31 +00002120 bits<10> imm;
2121 let msb{4-0} = imm{9-5};
2122 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002123}
Evan Chengf49810c2009-06-23 17:48:47 +00002124
Owen Anderson2f7aed32010-11-17 22:16:31 +00002125def t2SBFX: T2TwoRegBitFI<
2126 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2127 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002128 let Inst{31-27} = 0b11110;
2129 let Inst{25} = 1;
2130 let Inst{24-20} = 0b10100;
2131 let Inst{15} = 0;
2132}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002133
Owen Anderson2f7aed32010-11-17 22:16:31 +00002134def t2UBFX: T2TwoRegBitFI<
2135 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2136 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002137 let Inst{31-27} = 0b11110;
2138 let Inst{25} = 1;
2139 let Inst{24-20} = 0b11100;
2140 let Inst{15} = 0;
2141}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002142
Johnny Chen9474d552010-02-02 19:31:58 +00002143// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002144let Constraints = "$src = $Rd" in {
2145 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2146 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2147 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2148 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2149 bf_inv_mask_imm:$imm))]> {
2150 let Inst{31-27} = 0b11110;
2151 let Inst{25} = 1;
2152 let Inst{24-20} = 0b10110;
2153 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002154
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002155 bits<10> imm;
2156 let msb{4-0} = imm{9-5};
2157 let lsb{4-0} = imm{4-0};
2158 }
2159
2160 // GNU as only supports this form of bfi (w/ 4 arguments)
2161 let isAsmParserOnly = 1 in
2162 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2163 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2164 width_imm:$width),
2165 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2166 []> {
2167 let Inst{31-27} = 0b11110;
2168 let Inst{25} = 1;
2169 let Inst{24-20} = 0b10110;
2170 let Inst{15} = 0;
2171
2172 bits<5> lsbit;
2173 bits<5> width;
2174 let msb{4-0} = width; // Custom encoder => lsb+width-1
2175 let lsb{4-0} = lsbit;
2176 }
Johnny Chen9474d552010-02-02 19:31:58 +00002177}
Evan Chengf49810c2009-06-23 17:48:47 +00002178
Evan Cheng7e1bf302010-09-29 00:27:46 +00002179defm t2ORN : T2I_bin_irs<0b0011, "orn",
2180 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2181 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002182
2183// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2184let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002185defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002186 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002187 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002188
2189
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002190let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002191def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2192 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002193
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002194// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002195def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2196 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002197 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002198
2199def : T2Pat<(t2_so_imm_not:$src),
2200 (t2MVNi t2_so_imm_not:$src)>;
2201
Evan Chengf49810c2009-06-23 17:48:47 +00002202//===----------------------------------------------------------------------===//
2203// Multiply Instructions.
2204//
Evan Cheng8de898a2009-06-26 00:19:44 +00002205let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002206def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2207 "mul", "\t$Rd, $Rn, $Rm",
2208 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002209 let Inst{31-27} = 0b11111;
2210 let Inst{26-23} = 0b0110;
2211 let Inst{22-20} = 0b000;
2212 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2213 let Inst{7-4} = 0b0000; // Multiply
2214}
Evan Chengf49810c2009-06-23 17:48:47 +00002215
Owen Anderson35141a92010-11-18 01:08:42 +00002216def t2MLA: T2FourReg<
2217 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2218 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2219 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002220 let Inst{31-27} = 0b11111;
2221 let Inst{26-23} = 0b0110;
2222 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002223 let Inst{7-4} = 0b0000; // Multiply
2224}
Evan Chengf49810c2009-06-23 17:48:47 +00002225
Owen Anderson35141a92010-11-18 01:08:42 +00002226def t2MLS: T2FourReg<
2227 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2228 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2229 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002230 let Inst{31-27} = 0b11111;
2231 let Inst{26-23} = 0b0110;
2232 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002233 let Inst{7-4} = 0b0001; // Multiply and Subtract
2234}
Evan Chengf49810c2009-06-23 17:48:47 +00002235
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002236// Extra precision multiplies with low / high results
2237let neverHasSideEffects = 1 in {
2238let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002239def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002240 (outs rGPR:$Rd, rGPR:$Ra),
2241 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002242 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002243
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002244def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002245 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002246 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002247 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002248} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002249
2250// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002251def t2SMLAL : T2MulLong<0b100, 0b0000,
2252 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002253 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002254 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002255
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002256def t2UMLAL : T2MulLong<0b110, 0b0000,
2257 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002258 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002259 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002260
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002261def t2UMAAL : T2MulLong<0b110, 0b0110,
2262 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002263 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002264 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002265} // neverHasSideEffects
2266
Johnny Chen93042d12010-03-02 18:14:57 +00002267// Rounding variants of the below included for disassembly only
2268
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002269// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002270def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2271 "smmul", "\t$Rd, $Rn, $Rm",
2272 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002273 let Inst{31-27} = 0b11111;
2274 let Inst{26-23} = 0b0110;
2275 let Inst{22-20} = 0b101;
2276 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2277 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2278}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002279
Owen Anderson821752e2010-11-18 20:32:18 +00002280def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2281 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002282 let Inst{31-27} = 0b11111;
2283 let Inst{26-23} = 0b0110;
2284 let Inst{22-20} = 0b101;
2285 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2286 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2287}
2288
Owen Anderson821752e2010-11-18 20:32:18 +00002289def t2SMMLA : T2FourReg<
2290 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2291 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2292 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002293 let Inst{31-27} = 0b11111;
2294 let Inst{26-23} = 0b0110;
2295 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002296 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2297}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002298
Owen Anderson821752e2010-11-18 20:32:18 +00002299def t2SMMLAR: T2FourReg<
2300 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2301 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002302 let Inst{31-27} = 0b11111;
2303 let Inst{26-23} = 0b0110;
2304 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002305 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2306}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002307
Owen Anderson821752e2010-11-18 20:32:18 +00002308def t2SMMLS: T2FourReg<
2309 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2310 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2311 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002312 let Inst{31-27} = 0b11111;
2313 let Inst{26-23} = 0b0110;
2314 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002315 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2316}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002317
Owen Anderson821752e2010-11-18 20:32:18 +00002318def t2SMMLSR:T2FourReg<
2319 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2320 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002321 let Inst{31-27} = 0b11111;
2322 let Inst{26-23} = 0b0110;
2323 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002324 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2325}
2326
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002327multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002328 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2329 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2330 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2331 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002332 let Inst{31-27} = 0b11111;
2333 let Inst{26-23} = 0b0110;
2334 let Inst{22-20} = 0b001;
2335 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2336 let Inst{7-6} = 0b00;
2337 let Inst{5-4} = 0b00;
2338 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002339
Owen Anderson821752e2010-11-18 20:32:18 +00002340 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2341 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2342 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2343 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002344 let Inst{31-27} = 0b11111;
2345 let Inst{26-23} = 0b0110;
2346 let Inst{22-20} = 0b001;
2347 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2348 let Inst{7-6} = 0b00;
2349 let Inst{5-4} = 0b01;
2350 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002351
Owen Anderson821752e2010-11-18 20:32:18 +00002352 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2353 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2354 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2355 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002356 let Inst{31-27} = 0b11111;
2357 let Inst{26-23} = 0b0110;
2358 let Inst{22-20} = 0b001;
2359 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2360 let Inst{7-6} = 0b00;
2361 let Inst{5-4} = 0b10;
2362 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002363
Owen Anderson821752e2010-11-18 20:32:18 +00002364 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2365 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2366 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2367 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002368 let Inst{31-27} = 0b11111;
2369 let Inst{26-23} = 0b0110;
2370 let Inst{22-20} = 0b001;
2371 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2372 let Inst{7-6} = 0b00;
2373 let Inst{5-4} = 0b11;
2374 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002375
Owen Anderson821752e2010-11-18 20:32:18 +00002376 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2377 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2378 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2379 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002380 let Inst{31-27} = 0b11111;
2381 let Inst{26-23} = 0b0110;
2382 let Inst{22-20} = 0b011;
2383 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2384 let Inst{7-6} = 0b00;
2385 let Inst{5-4} = 0b00;
2386 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002387
Owen Anderson821752e2010-11-18 20:32:18 +00002388 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2389 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2390 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2391 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002392 let Inst{31-27} = 0b11111;
2393 let Inst{26-23} = 0b0110;
2394 let Inst{22-20} = 0b011;
2395 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2396 let Inst{7-6} = 0b00;
2397 let Inst{5-4} = 0b01;
2398 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002399}
2400
2401
2402multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002403 def BB : T2FourReg<
2404 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2405 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2406 [(set rGPR:$Rd, (add rGPR:$Ra,
2407 (opnode (sext_inreg rGPR:$Rn, i16),
2408 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002409 let Inst{31-27} = 0b11111;
2410 let Inst{26-23} = 0b0110;
2411 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002412 let Inst{7-6} = 0b00;
2413 let Inst{5-4} = 0b00;
2414 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002415
Owen Anderson821752e2010-11-18 20:32:18 +00002416 def BT : T2FourReg<
2417 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2418 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2419 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2420 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002421 let Inst{31-27} = 0b11111;
2422 let Inst{26-23} = 0b0110;
2423 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002424 let Inst{7-6} = 0b00;
2425 let Inst{5-4} = 0b01;
2426 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002427
Owen Anderson821752e2010-11-18 20:32:18 +00002428 def TB : T2FourReg<
2429 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2430 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2431 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2432 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002433 let Inst{31-27} = 0b11111;
2434 let Inst{26-23} = 0b0110;
2435 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002436 let Inst{7-6} = 0b00;
2437 let Inst{5-4} = 0b10;
2438 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002439
Owen Anderson821752e2010-11-18 20:32:18 +00002440 def TT : T2FourReg<
2441 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2442 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2443 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2444 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002445 let Inst{31-27} = 0b11111;
2446 let Inst{26-23} = 0b0110;
2447 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002448 let Inst{7-6} = 0b00;
2449 let Inst{5-4} = 0b11;
2450 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002451
Owen Anderson821752e2010-11-18 20:32:18 +00002452 def WB : T2FourReg<
2453 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2454 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2455 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2456 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002457 let Inst{31-27} = 0b11111;
2458 let Inst{26-23} = 0b0110;
2459 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002460 let Inst{7-6} = 0b00;
2461 let Inst{5-4} = 0b00;
2462 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002463
Owen Anderson821752e2010-11-18 20:32:18 +00002464 def WT : T2FourReg<
2465 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2466 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2467 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2468 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002469 let Inst{31-27} = 0b11111;
2470 let Inst{26-23} = 0b0110;
2471 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002472 let Inst{7-6} = 0b00;
2473 let Inst{5-4} = 0b01;
2474 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002475}
2476
2477defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2478defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2479
Johnny Chenadc77332010-02-26 22:04:29 +00002480// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002481def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2482 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002483 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002484def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2485 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002486 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002487def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2488 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002489 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002490def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2491 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002492 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002493
Johnny Chenadc77332010-02-26 22:04:29 +00002494// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2495// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002496
Owen Anderson821752e2010-11-18 20:32:18 +00002497def t2SMUAD: T2ThreeReg_mac<
2498 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2499 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002500 let Inst{15-12} = 0b1111;
2501}
Owen Anderson821752e2010-11-18 20:32:18 +00002502def t2SMUADX:T2ThreeReg_mac<
2503 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2504 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002505 let Inst{15-12} = 0b1111;
2506}
Owen Anderson821752e2010-11-18 20:32:18 +00002507def t2SMUSD: T2ThreeReg_mac<
2508 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2509 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002510 let Inst{15-12} = 0b1111;
2511}
Owen Anderson821752e2010-11-18 20:32:18 +00002512def t2SMUSDX:T2ThreeReg_mac<
2513 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2514 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002515 let Inst{15-12} = 0b1111;
2516}
Owen Anderson821752e2010-11-18 20:32:18 +00002517def t2SMLAD : T2ThreeReg_mac<
2518 0, 0b010, 0b0000, (outs rGPR:$Rd),
2519 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2520 "\t$Rd, $Rn, $Rm, $Ra", []>;
2521def t2SMLADX : T2FourReg_mac<
2522 0, 0b010, 0b0001, (outs rGPR:$Rd),
2523 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2524 "\t$Rd, $Rn, $Rm, $Ra", []>;
2525def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2526 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2527 "\t$Rd, $Rn, $Rm, $Ra", []>;
2528def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2529 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2530 "\t$Rd, $Rn, $Rm, $Ra", []>;
2531def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2532 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2533 "\t$Ra, $Rd, $Rm, $Rn", []>;
2534def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2535 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2536 "\t$Ra, $Rd, $Rm, $Rn", []>;
2537def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2538 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2539 "\t$Ra, $Rd, $Rm, $Rn", []>;
2540def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2541 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2542 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002543
2544//===----------------------------------------------------------------------===//
2545// Misc. Arithmetic Instructions.
2546//
2547
Jim Grosbach80dc1162010-02-16 21:23:02 +00002548class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2549 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002550 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002551 let Inst{31-27} = 0b11111;
2552 let Inst{26-22} = 0b01010;
2553 let Inst{21-20} = op1;
2554 let Inst{15-12} = 0b1111;
2555 let Inst{7-6} = 0b10;
2556 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002557 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002558}
Evan Chengf49810c2009-06-23 17:48:47 +00002559
Owen Anderson612fb5b2010-11-18 21:15:19 +00002560def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2561 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002562
Owen Anderson612fb5b2010-11-18 21:15:19 +00002563def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2564 "rbit", "\t$Rd, $Rm",
2565 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002566
Owen Anderson612fb5b2010-11-18 21:15:19 +00002567def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2568 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002569
Owen Anderson612fb5b2010-11-18 21:15:19 +00002570def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2571 "rev16", ".w\t$Rd, $Rm",
2572 [(set rGPR:$Rd,
2573 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2574 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2575 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2576 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002577
Owen Anderson612fb5b2010-11-18 21:15:19 +00002578def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2579 "revsh", ".w\t$Rd, $Rm",
2580 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002581 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002582 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2583 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002584
Owen Anderson612fb5b2010-11-18 21:15:19 +00002585def t2PKHBT : T2ThreeReg<
2586 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2587 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2588 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2589 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002590 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002591 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002592 let Inst{31-27} = 0b11101;
2593 let Inst{26-25} = 0b01;
2594 let Inst{24-20} = 0b01100;
2595 let Inst{5} = 0; // BT form
2596 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002597
Owen Anderson71c11822010-11-18 23:29:56 +00002598 bits<8> sh;
2599 let Inst{14-12} = sh{7-5};
2600 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002601}
Evan Cheng40289b02009-07-07 05:35:52 +00002602
2603// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002604def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2605 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002606 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002607def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2608 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002609 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002610
Bob Wilsondc66eda2010-08-16 22:26:55 +00002611// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2612// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002613def t2PKHTB : T2ThreeReg<
2614 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2615 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2616 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2617 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002618 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002619 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002620 let Inst{31-27} = 0b11101;
2621 let Inst{26-25} = 0b01;
2622 let Inst{24-20} = 0b01100;
2623 let Inst{5} = 1; // TB form
2624 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002625
Owen Anderson71c11822010-11-18 23:29:56 +00002626 bits<8> sh;
2627 let Inst{14-12} = sh{7-5};
2628 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002629}
Evan Cheng40289b02009-07-07 05:35:52 +00002630
2631// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2632// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002633def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002634 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002635 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002636def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002637 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2638 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002639 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002640
2641//===----------------------------------------------------------------------===//
2642// Comparison Instructions...
2643//
Johnny Chend68e1192009-12-15 17:24:14 +00002644defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002645 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002646 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002647
2648def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2649 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2650def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2651 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2652def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2653 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002654
Dan Gohman4b7dff92010-08-26 15:50:25 +00002655//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2656// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002657//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2658// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002659defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002660 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002661 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2662
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002663//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2664// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002665
2666def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2667 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002668
Johnny Chend68e1192009-12-15 17:24:14 +00002669defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002670 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002671 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002672defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002673 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002674 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002675
Evan Chenge253c952009-07-07 20:39:03 +00002676// Conditional moves
2677// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002678// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002679let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002680def t2MOVCCr : T2TwoReg<
2681 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2682 "mov", ".w\t$Rd, $Rm",
2683 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2684 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002685 let Inst{31-27} = 0b11101;
2686 let Inst{26-25} = 0b01;
2687 let Inst{24-21} = 0b0010;
2688 let Inst{20} = 0; // The S bit.
2689 let Inst{19-16} = 0b1111; // Rn
2690 let Inst{14-12} = 0b000;
2691 let Inst{7-4} = 0b0000;
2692}
Evan Chenge253c952009-07-07 20:39:03 +00002693
Evan Chengc4af4632010-11-17 20:13:28 +00002694let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002695def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2696 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2697[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2698 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002699 let Inst{31-27} = 0b11110;
2700 let Inst{25} = 0;
2701 let Inst{24-21} = 0b0010;
2702 let Inst{20} = 0; // The S bit.
2703 let Inst{19-16} = 0b1111; // Rn
2704 let Inst{15} = 0;
2705}
Evan Chengf49810c2009-06-23 17:48:47 +00002706
Evan Chengc4af4632010-11-17 20:13:28 +00002707let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002708def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002709 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002710 "movw", "\t$Rd, $imm", []>,
2711 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002712 let Inst{31-27} = 0b11110;
2713 let Inst{25} = 1;
2714 let Inst{24-21} = 0b0010;
2715 let Inst{20} = 0; // The S bit.
2716 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002717
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002718 bits<4> Rd;
2719 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002720
Jim Grosbach86386922010-12-08 22:10:43 +00002721 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002722 let Inst{19-16} = imm{15-12};
2723 let Inst{26} = imm{11};
2724 let Inst{14-12} = imm{10-8};
2725 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002726}
2727
Evan Chengc4af4632010-11-17 20:13:28 +00002728let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002729def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2730 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002731 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002732
Evan Chengc4af4632010-11-17 20:13:28 +00002733let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002734def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2735 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2736[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002737 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002738 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002739 let Inst{31-27} = 0b11110;
2740 let Inst{25} = 0;
2741 let Inst{24-21} = 0b0011;
2742 let Inst{20} = 0; // The S bit.
2743 let Inst{19-16} = 0b1111; // Rn
2744 let Inst{15} = 0;
2745}
2746
Johnny Chend68e1192009-12-15 17:24:14 +00002747class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2748 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002749 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002750 let Inst{31-27} = 0b11101;
2751 let Inst{26-25} = 0b01;
2752 let Inst{24-21} = 0b0010;
2753 let Inst{20} = 0; // The S bit.
2754 let Inst{19-16} = 0b1111; // Rn
2755 let Inst{5-4} = opcod; // Shift type.
2756}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002757def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2758 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2759 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2760 RegConstraint<"$false = $Rd">;
2761def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2762 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2763 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2764 RegConstraint<"$false = $Rd">;
2765def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2766 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2767 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2768 RegConstraint<"$false = $Rd">;
2769def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2770 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2771 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2772 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002773} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002774
David Goodwin5e47a9a2009-06-30 18:04:13 +00002775//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002776// Atomic operations intrinsics
2777//
2778
2779// memory barriers protect the atomic sequences
2780let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002781def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2782 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2783 Requires<[IsThumb, HasDB]> {
2784 bits<4> opt;
2785 let Inst{31-4} = 0xf3bf8f5;
2786 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002787}
2788}
2789
Bob Wilsonf74a4292010-10-30 00:54:37 +00002790def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2791 "dsb", "\t$opt",
2792 [/* For disassembly only; pattern left blank */]>,
2793 Requires<[IsThumb, HasDB]> {
2794 bits<4> opt;
2795 let Inst{31-4} = 0xf3bf8f4;
2796 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002797}
2798
Johnny Chena4339822010-03-03 00:16:28 +00002799// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002800def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002801 [/* For disassembly only; pattern left blank */]>,
2802 Requires<[IsThumb2, HasV7]> {
2803 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002804 let Inst{3-0} = 0b1111;
2805}
2806
Johnny Chend68e1192009-12-15 17:24:14 +00002807class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2808 InstrItinClass itin, string opc, string asm, string cstr,
2809 list<dag> pattern, bits<4> rt2 = 0b1111>
2810 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2811 let Inst{31-27} = 0b11101;
2812 let Inst{26-20} = 0b0001101;
2813 let Inst{11-8} = rt2;
2814 let Inst{7-6} = 0b01;
2815 let Inst{5-4} = opcod;
2816 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002817
Owen Anderson91a7c592010-11-19 00:28:38 +00002818 bits<4> Rn;
2819 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002820 let Inst{19-16} = Rn;
2821 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002822}
2823class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2824 InstrItinClass itin, string opc, string asm, string cstr,
2825 list<dag> pattern, bits<4> rt2 = 0b1111>
2826 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2827 let Inst{31-27} = 0b11101;
2828 let Inst{26-20} = 0b0001100;
2829 let Inst{11-8} = rt2;
2830 let Inst{7-6} = 0b01;
2831 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002832
Owen Anderson91a7c592010-11-19 00:28:38 +00002833 bits<4> Rd;
2834 bits<4> Rn;
2835 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002836 let Inst{11-8} = Rd;
2837 let Inst{19-16} = Rn;
2838 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002839}
2840
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002841let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002842def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2843 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002844 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002845def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2846 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002847 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002848def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002849 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002850 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002851 []> {
2852 let Inst{31-27} = 0b11101;
2853 let Inst{26-20} = 0b0000101;
2854 let Inst{11-8} = 0b1111;
2855 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002856
Owen Anderson808c7d12010-12-10 21:52:38 +00002857 bits<4> Rn;
2858 bits<4> Rt;
2859 let Inst{19-16} = Rn;
2860 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002861}
Owen Anderson91a7c592010-11-19 00:28:38 +00002862def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002863 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002864 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2865 [], {?, ?, ?, ?}> {
2866 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002867 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002868}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002869}
2870
Owen Anderson91a7c592010-11-19 00:28:38 +00002871let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2872def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002873 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002874 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2875def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002876 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002877 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2878def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002879 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002880 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002881 []> {
2882 let Inst{31-27} = 0b11101;
2883 let Inst{26-20} = 0b0000100;
2884 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002885
Owen Anderson808c7d12010-12-10 21:52:38 +00002886 bits<4> Rd;
2887 bits<4> Rn;
2888 bits<4> Rt;
2889 let Inst{11-8} = Rd;
2890 let Inst{19-16} = Rn;
2891 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002892}
Owen Anderson91a7c592010-11-19 00:28:38 +00002893def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2894 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002895 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002896 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2897 {?, ?, ?, ?}> {
2898 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002899 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002900}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002901}
2902
Johnny Chen10a77e12010-03-02 22:11:06 +00002903// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002904def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2905 [/* For disassembly only; pattern left blank */]>,
2906 Requires<[IsThumb2, HasV7]> {
2907 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002908 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002909 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002910 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002911 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002912 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002913 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002914}
2915
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002916//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002917// TLS Instructions
2918//
2919
2920// __aeabi_read_tp preserves the registers r1-r3.
2921let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002922 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002923 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002924 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002925 [(set R0, ARMthread_pointer)]> {
2926 let Inst{31-27} = 0b11110;
2927 let Inst{15-14} = 0b11;
2928 let Inst{12} = 1;
2929 }
David Goodwin334c2642009-07-08 16:09:28 +00002930}
2931
2932//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002933// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002934// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002935// address and save #0 in R0 for the non-longjmp case.
2936// Since by its nature we may be coming from some other function to get
2937// here, and we're using the stack frame for the containing function to
2938// save/restore registers, we can't keep anything live in regs across
2939// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2940// when we get here from a longjmp(). We force everthing out of registers
2941// except for our own input by listing the relevant registers in Defs. By
2942// doing so, we also cause the prologue/epilogue code to actively preserve
2943// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002944// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002945let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002946 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2947 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002948 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002949 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002950 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002951 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002952 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002953 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002954}
2955
Bob Wilsonec80e262010-04-09 20:41:18 +00002956let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002957 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002958 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002959 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002960 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002961 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002962 Requires<[IsThumb2, NoVFP]>;
2963}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002964
2965
2966//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002967// Control-Flow Instructions
2968//
2969
Evan Chengc50a1cb2009-07-09 22:58:39 +00002970// FIXME: remove when we have a way to marking a MI with these properties.
2971// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2972// operand list.
2973// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002974let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002975 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002976def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002977 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002978 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002979 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002980 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002981 bits<4> Rn;
2982 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002983
Bill Wendling7b718782010-11-16 02:08:45 +00002984 let Inst{31-27} = 0b11101;
2985 let Inst{26-25} = 0b00;
2986 let Inst{24-23} = 0b01; // Increment After
2987 let Inst{22} = 0;
2988 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002989 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002990 let Inst{19-16} = Rn;
2991 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002992}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002993
David Goodwin5e47a9a2009-06-30 18:04:13 +00002994let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2995let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002996def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002997 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002998 [(br bb:$target)]> {
2999 let Inst{31-27} = 0b11110;
3000 let Inst{15-14} = 0b10;
3001 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003002
3003 bits<20> target;
3004 let Inst{26} = target{19};
3005 let Inst{11} = target{18};
3006 let Inst{13} = target{17};
3007 let Inst{21-16} = target{16-11};
3008 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003009}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003010
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003011let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003012def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003013 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003014 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003015 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003016
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003017// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003018def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003019 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3020 SizeSpecial, IIC_Br, []>;
3021
Jim Grosbachd4811102010-12-15 19:03:16 +00003022def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003023 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3024 SizeSpecial, IIC_Br, []>;
3025
3026def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3027 "tbb", "\t[$Rn, $Rm]", []> {
3028 bits<4> Rn;
3029 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003030 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003031 let Inst{19-16} = Rn;
3032 let Inst{15-5} = 0b11110000000;
3033 let Inst{4} = 0; // B form
3034 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003035}
Evan Cheng5657c012009-07-29 02:18:14 +00003036
Jim Grosbach5ca66692010-11-29 22:37:40 +00003037def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3038 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3039 bits<4> Rn;
3040 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003041 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003042 let Inst{19-16} = Rn;
3043 let Inst{15-5} = 0b11110000000;
3044 let Inst{4} = 1; // H form
3045 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003046}
Evan Cheng5657c012009-07-29 02:18:14 +00003047} // isNotDuplicable, isIndirectBranch
3048
David Goodwinc9a59b52009-06-30 19:50:22 +00003049} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003050
3051// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3052// a two-value operand where a dag node expects two operands. :(
3053let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003054def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003055 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003056 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3057 let Inst{31-27} = 0b11110;
3058 let Inst{15-14} = 0b10;
3059 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003060
Owen Andersonfb20d892010-12-09 00:27:41 +00003061 bits<4> p;
3062 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003063
Owen Andersonfb20d892010-12-09 00:27:41 +00003064 bits<21> target;
3065 let Inst{26} = target{20};
3066 let Inst{11} = target{19};
3067 let Inst{13} = target{18};
3068 let Inst{21-16} = target{17-12};
3069 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003070}
Evan Chengf49810c2009-06-23 17:48:47 +00003071
Evan Cheng06e16582009-07-10 01:54:42 +00003072
3073// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003074let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003075def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003076 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003077 "it$mask\t$cc", "", []> {
3078 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003079 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003080 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003081
3082 bits<4> cc;
3083 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003084 let Inst{7-4} = cc;
3085 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003086}
Evan Cheng06e16582009-07-10 01:54:42 +00003087
Johnny Chence6275f2010-02-25 19:05:29 +00003088// Branch and Exchange Jazelle -- for disassembly only
3089// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003090def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003091 [/* For disassembly only; pattern left blank */]> {
3092 let Inst{31-27} = 0b11110;
3093 let Inst{26} = 0;
3094 let Inst{25-20} = 0b111100;
3095 let Inst{15-14} = 0b10;
3096 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003097
Owen Anderson05bf5952010-11-29 18:54:38 +00003098 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003099 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003100}
3101
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003102// Change Processor State is a system instruction -- for disassembly and
3103// parsing only.
3104// FIXME: Since the asm parser has currently no clean way to handle optional
3105// operands, create 3 versions of the same instruction. Once there's a clean
3106// framework to represent optional operands, change this behavior.
3107class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3108 !strconcat("cps", asm_op),
3109 [/* For disassembly only; pattern left blank */]> {
3110 bits<2> imod;
3111 bits<3> iflags;
3112 bits<5> mode;
3113 bit M;
3114
Johnny Chen93042d12010-03-02 18:14:57 +00003115 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003116 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003117 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003118 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003119 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003120 let Inst{12} = 0;
3121 let Inst{10-9} = imod;
3122 let Inst{8} = M;
3123 let Inst{7-5} = iflags;
3124 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003125}
3126
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003127let M = 1 in
3128 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3129 "$imod.w\t$iflags, $mode">;
3130let mode = 0, M = 0 in
3131 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3132 "$imod.w\t$iflags">;
3133let imod = 0, iflags = 0, M = 1 in
3134 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3135
Johnny Chen0f7866e2010-03-03 02:09:43 +00003136// A6.3.4 Branches and miscellaneous control
3137// Table A6-14 Change Processor State, and hint instructions
3138// Helper class for disassembly only.
3139class T2I_hint<bits<8> op7_0, string opc, string asm>
3140 : T2I<(outs), (ins), NoItinerary, opc, asm,
3141 [/* For disassembly only; pattern left blank */]> {
3142 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003143 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003144 let Inst{15-14} = 0b10;
3145 let Inst{12} = 0;
3146 let Inst{10-8} = 0b000;
3147 let Inst{7-0} = op7_0;
3148}
3149
3150def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3151def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3152def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3153def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3154def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3155
3156def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3157 [/* For disassembly only; pattern left blank */]> {
3158 let Inst{31-20} = 0xf3a;
3159 let Inst{15-14} = 0b10;
3160 let Inst{12} = 0;
3161 let Inst{10-8} = 0b000;
3162 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003163
Owen Andersonc7373f82010-11-30 20:00:01 +00003164 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003165 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003166}
3167
Johnny Chen6341c5a2010-02-25 20:25:24 +00003168// Secure Monitor Call is a system instruction -- for disassembly only
3169// Option = Inst{19-16}
3170def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3171 [/* For disassembly only; pattern left blank */]> {
3172 let Inst{31-27} = 0b11110;
3173 let Inst{26-20} = 0b1111111;
3174 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003175
Owen Andersond18a9c92010-11-29 19:22:08 +00003176 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003177 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003178}
3179
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003180class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003181 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003182 string opc, string asm, list<dag> pattern>
3183 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003184 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003185
Owen Andersond18a9c92010-11-29 19:22:08 +00003186 bits<5> mode;
3187 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003188}
3189
3190// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003191def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003192 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003193 [/* For disassembly only; pattern left blank */]>;
3194def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003195 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003196 [/* For disassembly only; pattern left blank */]>;
3197def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003198 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003199 [/* For disassembly only; pattern left blank */]>;
3200def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003201 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003202 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003203
3204// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003205
Owen Anderson5404c2b2010-11-29 20:38:48 +00003206class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003207 string opc, string asm, list<dag> pattern>
3208 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003209 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003210
Owen Andersond18a9c92010-11-29 19:22:08 +00003211 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003212 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003213}
3214
Owen Anderson5404c2b2010-11-29 20:38:48 +00003215def t2RFEDBW : T2RFE<0b111010000011,
3216 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3217 [/* For disassembly only; pattern left blank */]>;
3218def t2RFEDB : T2RFE<0b111010000001,
3219 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3220 [/* For disassembly only; pattern left blank */]>;
3221def t2RFEIAW : T2RFE<0b111010011011,
3222 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3223 [/* For disassembly only; pattern left blank */]>;
3224def t2RFEIA : T2RFE<0b111010011001,
3225 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3226 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003227
Evan Chengf49810c2009-06-23 17:48:47 +00003228//===----------------------------------------------------------------------===//
3229// Non-Instruction Patterns
3230//
3231
Evan Cheng5adb66a2009-09-28 09:14:39 +00003232// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003233// This is a single pseudo instruction to make it re-materializable.
3234// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003235let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003236def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003237 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003238 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003239
Evan Cheng53519f02011-01-21 18:55:51 +00003240// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003241// It also makes it possible to rematerialize the instructions.
3242// FIXME: Remove this when we can do generalized remat and when machine licm
3243// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003244let isReMaterializable = 1 in {
3245def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3246 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003247 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3248 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003249
Evan Cheng53519f02011-01-21 18:55:51 +00003250def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3251 IIC_iMOVix2,
3252 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3253 Requires<[IsThumb2, UseMovt]>;
3254}
3255
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003256// ConstantPool, GlobalAddress, and JumpTable
3257def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3258 Requires<[IsThumb2, DontUseMovt]>;
3259def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3260def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3261 Requires<[IsThumb2, UseMovt]>;
3262
3263def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3264 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3265
Evan Chengb9803a82009-11-06 23:52:48 +00003266// Pseudo instruction that combines ldr from constpool and add pc. This should
3267// be expanded into two instructions late to allow if-conversion and
3268// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003269let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003270def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003271 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003272 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003273 imm:$cp))]>,
3274 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003275
3276//===----------------------------------------------------------------------===//
3277// Move between special register and ARM core register -- for disassembly only
3278//
3279
Owen Anderson5404c2b2010-11-29 20:38:48 +00003280class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3281 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003282 string opc, string asm, list<dag> pattern>
3283 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003284 let Inst{31-20} = op31_20{11-0};
3285 let Inst{15-14} = op15_14{1-0};
3286 let Inst{12} = op12{0};
3287}
3288
3289class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3290 dag oops, dag iops, InstrItinClass itin,
3291 string opc, string asm, list<dag> pattern>
3292 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003293 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003294 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003295 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003296}
3297
Owen Anderson5404c2b2010-11-29 20:38:48 +00003298def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3299 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3300 [/* For disassembly only; pattern left blank */]>;
3301def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003302 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003303 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003304
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003305// Move from ARM core register to Special Register
3306//
3307// No need to have both system and application versions, the encodings are the
3308// same and the assembly parser has no way to distinguish between them. The mask
3309// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3310// the mask with the fields to be accessed in the special register.
3311def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3312 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3313 NoItinerary, "msr", "\t$mask, $Rn",
3314 [/* For disassembly only; pattern left blank */]> {
3315 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003316 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003317 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003318 let Inst{20} = mask{4}; // R Bit
3319 let Inst{13} = 0b0;
3320 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003321}
3322
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003323//===----------------------------------------------------------------------===//
3324// Move between coprocessor and ARM core register -- for disassembly only
3325//
3326
3327class t2MovRCopro<string opc, bit direction>
3328 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3329 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3330 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3331 [/* For disassembly only; pattern left blank */]> {
3332 let Inst{27-24} = 0b1110;
3333 let Inst{20} = direction;
3334 let Inst{4} = 1;
3335
3336 bits<4> Rt;
3337 bits<4> cop;
3338 bits<3> opc1;
3339 bits<3> opc2;
3340 bits<4> CRm;
3341 bits<4> CRn;
3342
3343 let Inst{15-12} = Rt;
3344 let Inst{11-8} = cop;
3345 let Inst{23-21} = opc1;
3346 let Inst{7-5} = opc2;
3347 let Inst{3-0} = CRm;
3348 let Inst{19-16} = CRn;
3349}
3350
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003351def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */>;
3352def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003353
3354class t2MovRRCopro<string opc, bit direction>
3355 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3356 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3357 [/* For disassembly only; pattern left blank */]> {
3358 let Inst{27-24} = 0b1100;
3359 let Inst{23-21} = 0b010;
3360 let Inst{20} = direction;
3361
3362 bits<4> Rt;
3363 bits<4> Rt2;
3364 bits<4> cop;
3365 bits<4> opc1;
3366 bits<4> CRm;
3367
3368 let Inst{15-12} = Rt;
3369 let Inst{19-16} = Rt2;
3370 let Inst{11-8} = cop;
3371 let Inst{7-4} = opc1;
3372 let Inst{3-0} = CRm;
3373}
3374
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003375def t2MCRR2 : t2MovRRCopro<"mcrr2",
3376 0 /* from ARM core register to coprocessor */>;
3377def t2MRRC2 : t2MovRRCopro<"mrrc2",
3378 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003379
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003380//===----------------------------------------------------------------------===//
3381// Other Coprocessor Instructions. For disassembly only.
3382//
3383
3384def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3385 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3386 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3387 [/* For disassembly only; pattern left blank */]> {
3388 let Inst{27-24} = 0b1110;
3389
3390 bits<4> opc1;
3391 bits<4> CRn;
3392 bits<4> CRd;
3393 bits<4> cop;
3394 bits<3> opc2;
3395 bits<4> CRm;
3396
3397 let Inst{3-0} = CRm;
3398 let Inst{4} = 0;
3399 let Inst{7-5} = opc2;
3400 let Inst{11-8} = cop;
3401 let Inst{15-12} = CRd;
3402 let Inst{19-16} = CRn;
3403 let Inst{23-20} = opc1;
3404}