blob: 0e01be59c7e80e10725a4ea3bb2a8944e256c493 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Owen Anderson5de6d842010-11-12 21:12:40 +000047def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000049}
Anton Korobeynikov52237112009-06-17 18:13:58 +000050
Jim Grosbach64171712010-02-16 21:07:46 +000051// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000052// of a t2_so_imm.
53def t2_so_imm_not : Operand<i32>,
54 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000055 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
56}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000057
58// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
59def t2_so_imm_neg : Operand<i32>,
60 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000061 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000062}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000063
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000064// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
65// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
66// to get the first/second pieces.
67def t2_so_imm2part : Operand<i32>,
68 PatLeaf<(imm), [{
69 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
70 }]> {
71}
72
73def t2_so_imm2part_1 : SDNodeXForm<imm, [{
74 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
75 return CurDAG->getTargetConstant(V, MVT::i32);
76}]>;
77
78def t2_so_imm2part_2 : SDNodeXForm<imm, [{
79 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
80 return CurDAG->getTargetConstant(V, MVT::i32);
81}]>;
82
Jim Grosbach15e6ef82009-11-23 20:35:53 +000083def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
84 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
85 }]> {
86}
87
88def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
89 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
90 return CurDAG->getTargetConstant(V, MVT::i32);
91}]>;
92
93def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
94 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
95 return CurDAG->getTargetConstant(V, MVT::i32);
96}]>;
97
Evan Chenga67efd12009-06-23 19:39:13 +000098/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
99def imm1_31 : PatLeaf<(i32 imm), [{
100 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
101}]>;
102
Evan Chengf49810c2009-06-23 17:48:47 +0000103/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000104def imm0_4095 : Operand<i32>,
105 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000106 return (uint32_t)N->getZExtValue() < 4096;
107}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000108
Jim Grosbach64171712010-02-16 21:07:46 +0000109def imm0_4095_neg : PatLeaf<(i32 imm), [{
110 return (uint32_t)(-N->getZExtValue()) < 4096;
111}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000112
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000113def imm0_255_neg : PatLeaf<(i32 imm), [{
114 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000115}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000117def imm0_255_not : PatLeaf<(i32 imm), [{
118 return (uint32_t)(~N->getZExtValue()) < 255;
119}], imm_comp_XFORM>;
120
Evan Cheng055b0312009-06-29 07:51:04 +0000121// Define Thumb2 specific addressing modes.
122
123// t2addrmode_imm12 := reg + imm12
124def t2addrmode_imm12 : Operand<i32>,
125 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000126 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000127 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000128 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000129 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000130}
131
Owen Andersona838a252010-12-14 00:36:49 +0000132// ADR instruction labels.
133def t2adrlabel : Operand<i32> {
134 let EncoderMethod = "getT2AdrLabelOpValue";
135}
136
137
Johnny Chen0635fc52010-03-04 17:40:44 +0000138// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000139def t2addrmode_imm8 : Operand<i32>,
140 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
141 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000142 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000143 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000144 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000145}
146
Evan Cheng6d94f112009-07-03 00:06:39 +0000147def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000148 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
149 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000150 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000151 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000152 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000153}
154
Evan Cheng5c874172009-07-09 22:21:59 +0000155// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000156def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000157 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000158 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000159 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000160 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000161}
162
Johnny Chenae1757b2010-03-11 01:13:36 +0000163def t2am_imm8s4_offset : Operand<i32> {
164 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
165}
166
Evan Chengcba962d2009-07-09 20:40:44 +0000167// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000168def t2addrmode_so_reg : Operand<i32>,
169 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
170 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000171 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000172 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000173 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000174}
175
176
Anton Korobeynikov52237112009-06-17 18:13:58 +0000177//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000178// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000179//
180
Owen Andersona99e7782010-11-15 18:45:17 +0000181
182class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000183 string opc, string asm, list<dag> pattern>
184 : T2I<oops, iops, itin, opc, asm, pattern> {
185 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000186 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000187
Jim Grosbach86386922010-12-08 22:10:43 +0000188 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000189 let Inst{26} = imm{11};
190 let Inst{14-12} = imm{10-8};
191 let Inst{7-0} = imm{7-0};
192}
193
Owen Andersonbb6315d2010-11-15 19:58:36 +0000194
Owen Andersona99e7782010-11-15 18:45:17 +0000195class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
196 string opc, string asm, list<dag> pattern>
197 : T2sI<oops, iops, itin, opc, asm, pattern> {
198 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000199 bits<4> Rn;
200 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000201
Jim Grosbach86386922010-12-08 22:10:43 +0000202 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000203 let Inst{26} = imm{11};
204 let Inst{14-12} = imm{10-8};
205 let Inst{7-0} = imm{7-0};
206}
207
Owen Andersonbb6315d2010-11-15 19:58:36 +0000208class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
209 string opc, string asm, list<dag> pattern>
210 : T2I<oops, iops, itin, opc, asm, pattern> {
211 bits<4> Rn;
212 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000213
Jim Grosbach86386922010-12-08 22:10:43 +0000214 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000215 let Inst{26} = imm{11};
216 let Inst{14-12} = imm{10-8};
217 let Inst{7-0} = imm{7-0};
218}
219
220
Owen Andersona99e7782010-11-15 18:45:17 +0000221class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
222 string opc, string asm, list<dag> pattern>
223 : T2I<oops, iops, itin, opc, asm, pattern> {
224 bits<4> Rd;
225 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000226
Jim Grosbach86386922010-12-08 22:10:43 +0000227 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000228 let Inst{3-0} = ShiftedRm{3-0};
229 let Inst{5-4} = ShiftedRm{6-5};
230 let Inst{14-12} = ShiftedRm{11-9};
231 let Inst{7-6} = ShiftedRm{8-7};
232}
233
234class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
235 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000236 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000237 bits<4> Rd;
238 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000239
Jim Grosbach86386922010-12-08 22:10:43 +0000240 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000241 let Inst{3-0} = ShiftedRm{3-0};
242 let Inst{5-4} = ShiftedRm{6-5};
243 let Inst{14-12} = ShiftedRm{11-9};
244 let Inst{7-6} = ShiftedRm{8-7};
245}
246
Owen Andersonbb6315d2010-11-15 19:58:36 +0000247class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
248 string opc, string asm, list<dag> pattern>
249 : T2I<oops, iops, itin, opc, asm, pattern> {
250 bits<4> Rn;
251 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000252
Jim Grosbach86386922010-12-08 22:10:43 +0000253 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000254 let Inst{3-0} = ShiftedRm{3-0};
255 let Inst{5-4} = ShiftedRm{6-5};
256 let Inst{14-12} = ShiftedRm{11-9};
257 let Inst{7-6} = ShiftedRm{8-7};
258}
259
Owen Andersona99e7782010-11-15 18:45:17 +0000260class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
261 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000262 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000263 bits<4> Rd;
264 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000265
Jim Grosbach86386922010-12-08 22:10:43 +0000266 let Inst{11-8} = Rd;
267 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000268}
269
270class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000272 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000273 bits<4> Rd;
274 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Jim Grosbach86386922010-12-08 22:10:43 +0000276 let Inst{11-8} = Rd;
277 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000278}
279
Owen Andersonbb6315d2010-11-15 19:58:36 +0000280class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
281 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000282 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000283 bits<4> Rn;
284 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000285
Jim Grosbach86386922010-12-08 22:10:43 +0000286 let Inst{19-16} = Rn;
287 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000288}
289
Owen Andersona99e7782010-11-15 18:45:17 +0000290
291class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
292 string opc, string asm, list<dag> pattern>
293 : T2I<oops, iops, itin, opc, asm, pattern> {
294 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000295 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000296 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000297
Jim Grosbach86386922010-12-08 22:10:43 +0000298 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000299 let Inst{19-16} = Rn;
300 let Inst{26} = imm{11};
301 let Inst{14-12} = imm{10-8};
302 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000303}
304
Owen Anderson83da6cd2010-11-14 05:37:38 +0000305class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000306 string opc, string asm, list<dag> pattern>
307 : T2sI<oops, iops, itin, opc, asm, pattern> {
308 bits<4> Rd;
309 bits<4> Rn;
310 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000311
Jim Grosbach86386922010-12-08 22:10:43 +0000312 let Inst{11-8} = Rd;
313 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000314 let Inst{26} = imm{11};
315 let Inst{14-12} = imm{10-8};
316 let Inst{7-0} = imm{7-0};
317}
318
Owen Andersonbb6315d2010-11-15 19:58:36 +0000319class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
320 string opc, string asm, list<dag> pattern>
321 : T2I<oops, iops, itin, opc, asm, pattern> {
322 bits<4> Rd;
323 bits<4> Rm;
324 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000325
Jim Grosbach86386922010-12-08 22:10:43 +0000326 let Inst{11-8} = Rd;
327 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000328 let Inst{14-12} = imm{4-2};
329 let Inst{7-6} = imm{1-0};
330}
331
332class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
333 string opc, string asm, list<dag> pattern>
334 : T2sI<oops, iops, itin, opc, asm, pattern> {
335 bits<4> Rd;
336 bits<4> Rm;
337 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000338
Jim Grosbach86386922010-12-08 22:10:43 +0000339 let Inst{11-8} = Rd;
340 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000341 let Inst{14-12} = imm{4-2};
342 let Inst{7-6} = imm{1-0};
343}
344
Owen Anderson5de6d842010-11-12 21:12:40 +0000345class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
346 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000347 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000348 bits<4> Rd;
349 bits<4> Rn;
350 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000351
Jim Grosbach86386922010-12-08 22:10:43 +0000352 let Inst{11-8} = Rd;
353 let Inst{19-16} = Rn;
354 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000355}
356
357class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
358 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000359 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000360 bits<4> Rd;
361 bits<4> Rn;
362 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000363
Jim Grosbach86386922010-12-08 22:10:43 +0000364 let Inst{11-8} = Rd;
365 let Inst{19-16} = Rn;
366 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000367}
368
369class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
370 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000371 : T2I<oops, iops, itin, opc, asm, pattern> {
372 bits<4> Rd;
373 bits<4> Rn;
374 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000375
Jim Grosbach86386922010-12-08 22:10:43 +0000376 let Inst{11-8} = Rd;
377 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000378 let Inst{3-0} = ShiftedRm{3-0};
379 let Inst{5-4} = ShiftedRm{6-5};
380 let Inst{14-12} = ShiftedRm{11-9};
381 let Inst{7-6} = ShiftedRm{8-7};
382}
383
384class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
385 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000386 : T2sI<oops, iops, itin, opc, asm, pattern> {
387 bits<4> Rd;
388 bits<4> Rn;
389 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000390
Jim Grosbach86386922010-12-08 22:10:43 +0000391 let Inst{11-8} = Rd;
392 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000393 let Inst{3-0} = ShiftedRm{3-0};
394 let Inst{5-4} = ShiftedRm{6-5};
395 let Inst{14-12} = ShiftedRm{11-9};
396 let Inst{7-6} = ShiftedRm{8-7};
397}
398
Owen Anderson35141a92010-11-18 01:08:42 +0000399class T2FourReg<dag oops, dag iops, InstrItinClass itin,
400 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000401 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000402 bits<4> Rd;
403 bits<4> Rn;
404 bits<4> Rm;
405 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000406
Jim Grosbach86386922010-12-08 22:10:43 +0000407 let Inst{19-16} = Rn;
408 let Inst{15-12} = Ra;
409 let Inst{11-8} = Rd;
410 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000411}
412
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000413class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
414 dag oops, dag iops, InstrItinClass itin,
415 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000416 : T2I<oops, iops, itin, opc, asm, pattern> {
417 bits<4> RdLo;
418 bits<4> RdHi;
419 bits<4> Rn;
420 bits<4> Rm;
421
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000422 let Inst{31-23} = 0b111110111;
423 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000424 let Inst{19-16} = Rn;
425 let Inst{15-12} = RdLo;
426 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000427 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000428 let Inst{3-0} = Rm;
429}
430
Owen Anderson35141a92010-11-18 01:08:42 +0000431
Evan Chenga67efd12009-06-23 19:39:13 +0000432/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000433/// unary operation that produces a value. These are predicable and can be
434/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000435multiclass T2I_un_irs<bits<4> opcod, string opc,
436 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
437 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000438 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000439 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
440 opc, "\t$Rd, $imm",
441 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000442 let isAsCheapAsAMove = Cheap;
443 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000444 let Inst{31-27} = 0b11110;
445 let Inst{25} = 0;
446 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{19-16} = 0b1111; // Rn
448 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000449 }
450 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000451 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
452 opc, ".w\t$Rd, $Rm",
453 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000454 let Inst{31-27} = 0b11101;
455 let Inst{26-25} = 0b01;
456 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000457 let Inst{19-16} = 0b1111; // Rn
458 let Inst{14-12} = 0b000; // imm3
459 let Inst{7-6} = 0b00; // imm2
460 let Inst{5-4} = 0b00; // type
461 }
Evan Chenga67efd12009-06-23 19:39:13 +0000462 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000463 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
464 opc, ".w\t$Rd, $ShiftedRm",
465 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000466 let Inst{31-27} = 0b11101;
467 let Inst{26-25} = 0b01;
468 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000469 let Inst{19-16} = 0b1111; // Rn
470 }
Evan Chenga67efd12009-06-23 19:39:13 +0000471}
472
473/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000474/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000475/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000476multiclass T2I_bin_irs<bits<4> opcod, string opc,
477 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
478 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000479 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000480 def ri : T2sTwoRegImm<
481 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
482 opc, "\t$Rd, $Rn, $imm",
483 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000484 let Inst{31-27} = 0b11110;
485 let Inst{25} = 0;
486 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{15} = 0;
488 }
Evan Chenga67efd12009-06-23 19:39:13 +0000489 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000490 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
491 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
492 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000493 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000494 let Inst{31-27} = 0b11101;
495 let Inst{26-25} = 0b01;
496 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000497 let Inst{14-12} = 0b000; // imm3
498 let Inst{7-6} = 0b00; // imm2
499 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000500 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000501 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000502 def rs : T2sTwoRegShiftedReg<
503 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
504 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
505 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000506 let Inst{31-27} = 0b11101;
507 let Inst{26-25} = 0b01;
508 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000509 }
510}
511
David Goodwin1f096272009-07-27 23:34:12 +0000512/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
513// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000514multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
515 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
516 PatFrag opnode, bit Commutable = 0> :
517 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000518
Evan Cheng1e249e32009-06-25 20:59:23 +0000519/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000520/// reversed. The 'rr' form is only defined for the disassembler; for codegen
521/// it is equivalent to the T2I_bin_irs counterpart.
522multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000523 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000524 def ri : T2sTwoRegImm<
525 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
526 opc, ".w\t$Rd, $Rn, $imm",
527 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000528 let Inst{31-27} = 0b11110;
529 let Inst{25} = 0;
530 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000531 let Inst{15} = 0;
532 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000533 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000534 def rr : T2sThreeReg<
535 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
536 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000537 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000538 let Inst{31-27} = 0b11101;
539 let Inst{26-25} = 0b01;
540 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000541 let Inst{14-12} = 0b000; // imm3
542 let Inst{7-6} = 0b00; // imm2
543 let Inst{5-4} = 0b00; // type
544 }
Evan Chengf49810c2009-06-23 17:48:47 +0000545 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000546 def rs : T2sTwoRegShiftedReg<
547 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
548 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
549 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000550 let Inst{31-27} = 0b11101;
551 let Inst{26-25} = 0b01;
552 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000553 }
Evan Chengf49810c2009-06-23 17:48:47 +0000554}
555
Evan Chenga67efd12009-06-23 19:39:13 +0000556/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000557/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000558let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000559multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
560 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
561 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000562 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000563 def ri : T2TwoRegImm<
564 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
565 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
566 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000567 let Inst{31-27} = 0b11110;
568 let Inst{25} = 0;
569 let Inst{24-21} = opcod;
570 let Inst{20} = 1; // The S bit.
571 let Inst{15} = 0;
572 }
Evan Chenga67efd12009-06-23 19:39:13 +0000573 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000574 def rr : T2ThreeReg<
575 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
576 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
577 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000578 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000579 let Inst{31-27} = 0b11101;
580 let Inst{26-25} = 0b01;
581 let Inst{24-21} = opcod;
582 let Inst{20} = 1; // The S bit.
583 let Inst{14-12} = 0b000; // imm3
584 let Inst{7-6} = 0b00; // imm2
585 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000586 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000587 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000588 def rs : T2TwoRegShiftedReg<
589 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
590 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
591 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000592 let Inst{31-27} = 0b11101;
593 let Inst{26-25} = 0b01;
594 let Inst{24-21} = opcod;
595 let Inst{20} = 1; // The S bit.
596 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000597}
598}
599
Evan Chenga67efd12009-06-23 19:39:13 +0000600/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
601/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000602multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
603 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000604 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000605 // The register-immediate version is re-materializable. This is useful
606 // in particular for taking the address of a local.
607 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000608 def ri : T2sTwoRegImm<
609 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
610 opc, ".w\t$Rd, $Rn, $imm",
611 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000612 let Inst{31-27} = 0b11110;
613 let Inst{25} = 0;
614 let Inst{24} = 1;
615 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000616 let Inst{15} = 0;
617 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000618 }
Evan Chengf49810c2009-06-23 17:48:47 +0000619 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000620 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000621 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
622 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
623 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000624 bits<4> Rd;
625 bits<4> Rn;
626 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000627 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000628 let Inst{26} = imm{11};
629 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000630 let Inst{23-21} = op23_21;
631 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000634 let Inst{14-12} = imm{10-8};
635 let Inst{11-8} = Rd;
636 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000637 }
Evan Chenga67efd12009-06-23 19:39:13 +0000638 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000639 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
640 opc, ".w\t$Rd, $Rn, $Rm",
641 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000642 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000643 let Inst{31-27} = 0b11101;
644 let Inst{26-25} = 0b01;
645 let Inst{24} = 1;
646 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{14-12} = 0b000; // imm3
648 let Inst{7-6} = 0b00; // imm2
649 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000650 }
Evan Chengf49810c2009-06-23 17:48:47 +0000651 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000652 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000653 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000654 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
655 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000656 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000657 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000658 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000659 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000660 }
Evan Chengf49810c2009-06-23 17:48:47 +0000661}
662
Jim Grosbach6935efc2009-11-24 00:20:27 +0000663/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000664/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000665/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000666let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000667multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
668 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000669 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000670 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000671 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
672 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000673 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000674 let Inst{31-27} = 0b11110;
675 let Inst{25} = 0;
676 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000677 let Inst{15} = 0;
678 }
Evan Chenga67efd12009-06-23 19:39:13 +0000679 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000680 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000681 opc, ".w\t$Rd, $Rn, $Rm",
682 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000683 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000684 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000685 let Inst{31-27} = 0b11101;
686 let Inst{26-25} = 0b01;
687 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000688 let Inst{14-12} = 0b000; // imm3
689 let Inst{7-6} = 0b00; // imm2
690 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000691 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000692 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000693 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000694 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000695 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
696 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000697 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000698 let Inst{31-27} = 0b11101;
699 let Inst{26-25} = 0b01;
700 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000701 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000702}
703
704// Carry setting variants
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000705let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000706multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
707 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000708 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000709 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000710 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
711 opc, "\t$Rd, $Rn, $imm",
712 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000713 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000714 let Inst{31-27} = 0b11110;
715 let Inst{25} = 0;
716 let Inst{24-21} = opcod;
717 let Inst{20} = 1; // The S bit.
718 let Inst{15} = 0;
719 }
Evan Cheng62674222009-06-25 23:34:10 +0000720 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000721 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000722 opc, ".w\t$Rd, $Rn, $Rm",
723 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000724 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000725 let isCommutable = Commutable;
726 let Inst{31-27} = 0b11101;
727 let Inst{26-25} = 0b01;
728 let Inst{24-21} = opcod;
729 let Inst{20} = 1; // The S bit.
730 let Inst{14-12} = 0b000; // imm3
731 let Inst{7-6} = 0b00; // imm2
732 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000733 }
Evan Cheng62674222009-06-25 23:34:10 +0000734 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000735 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000736 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
737 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
738 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000739 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000740 let Inst{31-27} = 0b11101;
741 let Inst{26-25} = 0b01;
742 let Inst{24-21} = opcod;
743 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000744 }
Evan Chengf49810c2009-06-23 17:48:47 +0000745}
746}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000747}
Evan Chengf49810c2009-06-23 17:48:47 +0000748
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000749/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
750/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000751let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000752multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000753 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000754 def ri : T2TwoRegImm<
755 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
756 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
757 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000758 let Inst{31-27} = 0b11110;
759 let Inst{25} = 0;
760 let Inst{24-21} = opcod;
761 let Inst{20} = 1; // The S bit.
762 let Inst{15} = 0;
763 }
Evan Chengf49810c2009-06-23 17:48:47 +0000764 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000765 def rs : T2TwoRegShiftedReg<
766 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
767 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
768 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000769 let Inst{31-27} = 0b11101;
770 let Inst{26-25} = 0b01;
771 let Inst{24-21} = opcod;
772 let Inst{20} = 1; // The S bit.
773 }
Evan Chengf49810c2009-06-23 17:48:47 +0000774}
775}
776
Evan Chenga67efd12009-06-23 19:39:13 +0000777/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
778// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000779multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000780 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000781 def ri : T2sTwoRegShiftImm<
782 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
783 opc, ".w\t$Rd, $Rm, $imm",
784 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000785 let Inst{31-27} = 0b11101;
786 let Inst{26-21} = 0b010010;
787 let Inst{19-16} = 0b1111; // Rn
788 let Inst{5-4} = opcod;
789 }
Evan Chenga67efd12009-06-23 19:39:13 +0000790 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000791 def rr : T2sThreeReg<
792 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
793 opc, ".w\t$Rd, $Rn, $Rm",
794 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000795 let Inst{31-27} = 0b11111;
796 let Inst{26-23} = 0b0100;
797 let Inst{22-21} = opcod;
798 let Inst{15-12} = 0b1111;
799 let Inst{7-4} = 0b0000;
800 }
Evan Chenga67efd12009-06-23 19:39:13 +0000801}
Evan Chengf49810c2009-06-23 17:48:47 +0000802
Johnny Chend68e1192009-12-15 17:24:14 +0000803/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000804/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000805/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000806let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000807multiclass T2I_cmp_irs<bits<4> opcod, string opc,
808 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
809 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000810 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000811 def ri : T2OneRegCmpImm<
812 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
813 opc, ".w\t$Rn, $imm",
814 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000815 let Inst{31-27} = 0b11110;
816 let Inst{25} = 0;
817 let Inst{24-21} = opcod;
818 let Inst{20} = 1; // The S bit.
819 let Inst{15} = 0;
820 let Inst{11-8} = 0b1111; // Rd
821 }
Evan Chenga67efd12009-06-23 19:39:13 +0000822 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000823 def rr : T2TwoRegCmp<
824 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000825 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000826 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000827 let Inst{31-27} = 0b11101;
828 let Inst{26-25} = 0b01;
829 let Inst{24-21} = opcod;
830 let Inst{20} = 1; // The S bit.
831 let Inst{14-12} = 0b000; // imm3
832 let Inst{11-8} = 0b1111; // Rd
833 let Inst{7-6} = 0b00; // imm2
834 let Inst{5-4} = 0b00; // type
835 }
Evan Chengf49810c2009-06-23 17:48:47 +0000836 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000837 def rs : T2OneRegCmpShiftedReg<
838 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
839 opc, ".w\t$Rn, $ShiftedRm",
840 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000841 let Inst{31-27} = 0b11101;
842 let Inst{26-25} = 0b01;
843 let Inst{24-21} = opcod;
844 let Inst{20} = 1; // The S bit.
845 let Inst{11-8} = 0b1111; // Rd
846 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000847}
848}
849
Evan Chengf3c21b82009-06-30 02:15:48 +0000850/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000851multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000852 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000853 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
854 opc, ".w\t$Rt, $addr",
855 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000856 let Inst{31-27} = 0b11111;
857 let Inst{26-25} = 0b00;
858 let Inst{24} = signed;
859 let Inst{23} = 1;
860 let Inst{22-21} = opcod;
861 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000862
Owen Anderson75579f72010-11-29 22:44:32 +0000863 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000864 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000865
Owen Anderson80dd3e02010-11-30 22:45:47 +0000866 bits<17> addr;
867 let Inst{19-16} = addr{16-13}; // Rn
868 let Inst{23} = addr{12}; // U
869 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000870 }
Owen Anderson75579f72010-11-29 22:44:32 +0000871 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
872 opc, "\t$Rt, $addr",
873 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000874 let Inst{31-27} = 0b11111;
875 let Inst{26-25} = 0b00;
876 let Inst{24} = signed;
877 let Inst{23} = 0;
878 let Inst{22-21} = opcod;
879 let Inst{20} = 1; // load
880 let Inst{11} = 1;
881 // Offset: index==TRUE, wback==FALSE
882 let Inst{10} = 1; // The P bit.
883 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000884
Owen Anderson75579f72010-11-29 22:44:32 +0000885 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000886 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000887
Owen Anderson75579f72010-11-29 22:44:32 +0000888 bits<13> addr;
889 let Inst{19-16} = addr{12-9}; // Rn
890 let Inst{9} = addr{8}; // U
891 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000892 }
Owen Anderson75579f72010-11-29 22:44:32 +0000893 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
894 opc, ".w\t$Rt, $addr",
895 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000896 let Inst{31-27} = 0b11111;
897 let Inst{26-25} = 0b00;
898 let Inst{24} = signed;
899 let Inst{23} = 0;
900 let Inst{22-21} = opcod;
901 let Inst{20} = 1; // load
902 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000903
Owen Anderson75579f72010-11-29 22:44:32 +0000904 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000905 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000906
Owen Anderson75579f72010-11-29 22:44:32 +0000907 bits<10> addr;
908 let Inst{19-16} = addr{9-6}; // Rn
909 let Inst{3-0} = addr{5-2}; // Rm
910 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000911 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000912
Owen Anderson971b83b2011-02-08 22:39:40 +0000913 // FIXME: Is the pci variant actually needed?
914 def pci : T2Ipc <(outs GPR:$Rt), (ins i32imm:$addr), iii,
915 opc, ".w\t$Rt, $addr",
916 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
917 let isReMaterializable = 1;
918 let Inst{31-27} = 0b11111;
919 let Inst{26-25} = 0b00;
920 let Inst{24} = signed;
921 let Inst{23} = ?; // add = (U == '1')
922 let Inst{22-21} = opcod;
923 let Inst{20} = 1; // load
924 let Inst{19-16} = 0b1111; // Rn
925 bits<4> Rt;
926 bits<12> addr;
927 let Inst{15-12} = Rt{3-0};
928 let Inst{11-0} = addr{11-0};
929 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000930}
931
David Goodwin73b8f162009-06-30 22:11:34 +0000932/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000933multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000934 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000935 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
936 opc, ".w\t$Rt, $addr",
937 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000938 let Inst{31-27} = 0b11111;
939 let Inst{26-23} = 0b0001;
940 let Inst{22-21} = opcod;
941 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000942
Owen Anderson75579f72010-11-29 22:44:32 +0000943 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000944 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000945
Owen Anderson80dd3e02010-11-30 22:45:47 +0000946 bits<17> addr;
947 let Inst{19-16} = addr{16-13}; // Rn
948 let Inst{23} = addr{12}; // U
949 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000950 }
Owen Anderson75579f72010-11-29 22:44:32 +0000951 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
952 opc, "\t$Rt, $addr",
953 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000954 let Inst{31-27} = 0b11111;
955 let Inst{26-23} = 0b0000;
956 let Inst{22-21} = opcod;
957 let Inst{20} = 0; // !load
958 let Inst{11} = 1;
959 // Offset: index==TRUE, wback==FALSE
960 let Inst{10} = 1; // The P bit.
961 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000962
Owen Anderson75579f72010-11-29 22:44:32 +0000963 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000964 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000965
Owen Anderson75579f72010-11-29 22:44:32 +0000966 bits<13> addr;
967 let Inst{19-16} = addr{12-9}; // Rn
968 let Inst{9} = addr{8}; // U
969 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000970 }
Owen Anderson75579f72010-11-29 22:44:32 +0000971 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
972 opc, ".w\t$Rt, $addr",
973 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000974 let Inst{31-27} = 0b11111;
975 let Inst{26-23} = 0b0000;
976 let Inst{22-21} = opcod;
977 let Inst{20} = 0; // !load
978 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000979
Owen Anderson75579f72010-11-29 22:44:32 +0000980 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000981 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000982
Owen Anderson75579f72010-11-29 22:44:32 +0000983 bits<10> addr;
984 let Inst{19-16} = addr{9-6}; // Rn
985 let Inst{3-0} = addr{5-2}; // Rm
986 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000987 }
David Goodwin73b8f162009-06-30 22:11:34 +0000988}
989
Evan Cheng0e55fd62010-09-30 01:08:25 +0000990/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000991/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000992multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000993 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
994 opc, ".w\t$Rd, $Rm",
995 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000996 let Inst{31-27} = 0b11111;
997 let Inst{26-23} = 0b0100;
998 let Inst{22-20} = opcod;
999 let Inst{19-16} = 0b1111; // Rn
1000 let Inst{15-12} = 0b1111;
1001 let Inst{7} = 1;
1002 let Inst{5-4} = 0b00; // rotate
1003 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001004 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001005 opc, ".w\t$Rd, $Rm, ror $rot",
1006 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001007 let Inst{31-27} = 0b11111;
1008 let Inst{26-23} = 0b0100;
1009 let Inst{22-20} = opcod;
1010 let Inst{19-16} = 0b1111; // Rn
1011 let Inst{15-12} = 0b1111;
1012 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001013
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001014 bits<2> rot;
1015 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001016 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001017}
1018
Eli Friedman761fa7a2010-06-24 18:20:04 +00001019// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001020multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001021 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1022 opc, "\t$Rd, $Rm",
1023 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001024 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001025 let Inst{31-27} = 0b11111;
1026 let Inst{26-23} = 0b0100;
1027 let Inst{22-20} = opcod;
1028 let Inst{19-16} = 0b1111; // Rn
1029 let Inst{15-12} = 0b1111;
1030 let Inst{7} = 1;
1031 let Inst{5-4} = 0b00; // rotate
1032 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001033 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1034 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001035 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001036 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001037 let Inst{31-27} = 0b11111;
1038 let Inst{26-23} = 0b0100;
1039 let Inst{22-20} = opcod;
1040 let Inst{19-16} = 0b1111; // Rn
1041 let Inst{15-12} = 0b1111;
1042 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001043
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001044 bits<2> rot;
1045 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001046 }
1047}
1048
Eli Friedman761fa7a2010-06-24 18:20:04 +00001049// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1050// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001051multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001052 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1053 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001054 let Inst{31-27} = 0b11111;
1055 let Inst{26-23} = 0b0100;
1056 let Inst{22-20} = opcod;
1057 let Inst{19-16} = 0b1111; // Rn
1058 let Inst{15-12} = 0b1111;
1059 let Inst{7} = 1;
1060 let Inst{5-4} = 0b00; // rotate
1061 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001062 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1063 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001064 let Inst{31-27} = 0b11111;
1065 let Inst{26-23} = 0b0100;
1066 let Inst{22-20} = opcod;
1067 let Inst{19-16} = 0b1111; // Rn
1068 let Inst{15-12} = 0b1111;
1069 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001070
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001071 bits<2> rot;
1072 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001073 }
1074}
1075
Evan Cheng0e55fd62010-09-30 01:08:25 +00001076/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001077/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001078multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001079 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1080 opc, "\t$Rd, $Rn, $Rm",
1081 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001082 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001083 let Inst{31-27} = 0b11111;
1084 let Inst{26-23} = 0b0100;
1085 let Inst{22-20} = opcod;
1086 let Inst{15-12} = 0b1111;
1087 let Inst{7} = 1;
1088 let Inst{5-4} = 0b00; // rotate
1089 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001090 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1091 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001092 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1093 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1094 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001095 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001096 let Inst{31-27} = 0b11111;
1097 let Inst{26-23} = 0b0100;
1098 let Inst{22-20} = opcod;
1099 let Inst{15-12} = 0b1111;
1100 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001101
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001102 bits<2> rot;
1103 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001104 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001105}
1106
Johnny Chen93042d12010-03-02 18:14:57 +00001107// DO variant - disassembly only, no pattern
1108
Evan Cheng0e55fd62010-09-30 01:08:25 +00001109multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001110 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1111 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001112 let Inst{31-27} = 0b11111;
1113 let Inst{26-23} = 0b0100;
1114 let Inst{22-20} = opcod;
1115 let Inst{15-12} = 0b1111;
1116 let Inst{7} = 1;
1117 let Inst{5-4} = 0b00; // rotate
1118 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001119 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1120 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001121 let Inst{31-27} = 0b11111;
1122 let Inst{26-23} = 0b0100;
1123 let Inst{22-20} = opcod;
1124 let Inst{15-12} = 0b1111;
1125 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001126
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001127 bits<2> rot;
1128 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001129 }
1130}
1131
Anton Korobeynikov52237112009-06-17 18:13:58 +00001132//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001133// Instructions
1134//===----------------------------------------------------------------------===//
1135
1136//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001137// Miscellaneous Instructions.
1138//
1139
Owen Andersonda663f72010-11-15 21:30:39 +00001140class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1141 string asm, list<dag> pattern>
1142 : T2XI<oops, iops, itin, asm, pattern> {
1143 bits<4> Rd;
1144 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001145
Jim Grosbach86386922010-12-08 22:10:43 +00001146 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001147 let Inst{26} = label{11};
1148 let Inst{14-12} = label{10-8};
1149 let Inst{7-0} = label{7-0};
1150}
1151
Evan Chenga09b9ca2009-06-24 23:47:58 +00001152// LEApcrel - Load a pc-relative address into a register without offending the
1153// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001154def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1155 (ins t2adrlabel:$addr, pred:$p),
1156 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001157 let Inst{31-27} = 0b11110;
1158 let Inst{25-24} = 0b10;
1159 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1160 let Inst{22} = 0;
1161 let Inst{20} = 0;
1162 let Inst{19-16} = 0b1111; // Rn
1163 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001164
Owen Andersona838a252010-12-14 00:36:49 +00001165 bits<4> Rd;
1166 bits<13> addr;
1167 let Inst{11-8} = Rd;
1168 let Inst{23} = addr{12};
1169 let Inst{21} = addr{12};
1170 let Inst{26} = addr{11};
1171 let Inst{14-12} = addr{10-8};
1172 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001173}
Owen Andersona838a252010-12-14 00:36:49 +00001174
1175let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001176def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1177 Size4Bytes, IIC_iALUi, []>;
1178def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1179 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1180 Size4Bytes, IIC_iALUi,
1181 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001182
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001183
1184// FIXME: None of these add/sub SP special instructions should be necessary
1185// at all for thumb2 since they use the same encodings as the generic
1186// add/sub instructions. In thumb1 we need them since they have dedicated
1187// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001188// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001189let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001190def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1191 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001192 let Inst{31-27} = 0b11110;
1193 let Inst{25} = 0;
1194 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001195 let Inst{15} = 0;
1196}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001197def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1198 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001199 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001200 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001201 let Inst{15} = 0;
1202}
Evan Cheng86198642009-08-07 00:34:42 +00001203
1204// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001205def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001206 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1207 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001208 let Inst{31-27} = 0b11101;
1209 let Inst{26-25} = 0b01;
1210 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001211 let Inst{15} = 0;
1212}
Evan Cheng86198642009-08-07 00:34:42 +00001213
1214// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001215def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1216 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001217 let Inst{31-27} = 0b11110;
1218 let Inst{25} = 0;
1219 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001220 let Inst{15} = 0;
1221}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001222def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1223 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001224 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001225 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001226 let Inst{15} = 0;
1227}
Evan Cheng86198642009-08-07 00:34:42 +00001228
1229// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001230def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001231 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001232 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001233 let Inst{31-27} = 0b11101;
1234 let Inst{26-25} = 0b01;
1235 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001236 let Inst{19-16} = 0b1101; // Rn = sp
1237 let Inst{15} = 0;
1238}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001239} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001240
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001241// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001242def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001243 "sdiv", "\t$Rd, $Rn, $Rm",
1244 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001245 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001246 let Inst{31-27} = 0b11111;
1247 let Inst{26-21} = 0b011100;
1248 let Inst{20} = 0b1;
1249 let Inst{15-12} = 0b1111;
1250 let Inst{7-4} = 0b1111;
1251}
1252
Jim Grosbach7a088642010-11-19 17:11:02 +00001253def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001254 "udiv", "\t$Rd, $Rn, $Rm",
1255 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001256 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001257 let Inst{31-27} = 0b11111;
1258 let Inst{26-21} = 0b011101;
1259 let Inst{20} = 0b1;
1260 let Inst{15-12} = 0b1111;
1261 let Inst{7-4} = 0b1111;
1262}
1263
Evan Chenga09b9ca2009-06-24 23:47:58 +00001264//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001265// Load / store Instructions.
1266//
1267
Evan Cheng055b0312009-06-29 07:51:04 +00001268// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001269let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001270defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001271 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001272
Evan Chengf3c21b82009-06-30 02:15:48 +00001273// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001274defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001275 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001276defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001277 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001278
Evan Chengf3c21b82009-06-30 02:15:48 +00001279// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001280defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001281 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001282defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001283 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001284
Owen Anderson9d63d902010-12-01 19:18:46 +00001285let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001286// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001287def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001288 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001289 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001290} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001291
1292// zextload i1 -> zextload i8
1293def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1294 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1295def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1296 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1297def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1298 (t2LDRBs t2addrmode_so_reg:$addr)>;
1299def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1300 (t2LDRBpci tconstpool:$addr)>;
1301
1302// extload -> zextload
1303// FIXME: Reduce the number of patterns by legalizing extload to zextload
1304// earlier?
1305def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1306 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1307def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1308 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1309def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1310 (t2LDRBs t2addrmode_so_reg:$addr)>;
1311def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1312 (t2LDRBpci tconstpool:$addr)>;
1313
1314def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1315 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1316def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1317 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1318def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1319 (t2LDRBs t2addrmode_so_reg:$addr)>;
1320def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1321 (t2LDRBpci tconstpool:$addr)>;
1322
1323def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1324 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1325def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1326 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1327def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1328 (t2LDRHs t2addrmode_so_reg:$addr)>;
1329def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1330 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001331
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001332// FIXME: The destination register of the loads and stores can't be PC, but
1333// can be SP. We need another regclass (similar to rGPR) to represent
1334// that. Not a pressing issue since these are selected manually,
1335// not via pattern.
1336
Evan Chenge88d5ce2009-07-02 07:28:31 +00001337// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001338
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001339let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001340def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001341 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001343 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001344 []>;
1345
Owen Anderson6b0fa632010-12-09 02:56:12 +00001346def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1347 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001349 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001350 []>;
1351
Owen Anderson6b0fa632010-12-09 02:56:12 +00001352def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001353 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001354 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001355 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001356 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001357def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1358 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001360 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001361 []>;
1362
Owen Anderson6b0fa632010-12-09 02:56:12 +00001363def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001364 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001365 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001366 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001367 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001368def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1369 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001371 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001372 []>;
1373
Owen Anderson6b0fa632010-12-09 02:56:12 +00001374def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001375 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001377 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001378 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001379def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1380 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001381 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001382 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001383 []>;
1384
Owen Anderson6b0fa632010-12-09 02:56:12 +00001385def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001386 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001387 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001388 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001389 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001390def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1391 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001392 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001393 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001394 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001395} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001396
Johnny Chene54a3ef2010-03-03 18:45:36 +00001397// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1398// for disassembly only.
1399// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001400class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001401 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1402 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001403 let Inst{31-27} = 0b11111;
1404 let Inst{26-25} = 0b00;
1405 let Inst{24} = signed;
1406 let Inst{23} = 0;
1407 let Inst{22-21} = type;
1408 let Inst{20} = 1; // load
1409 let Inst{11} = 1;
1410 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001411
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001412 bits<4> Rt;
1413 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001414 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001415 let Inst{19-16} = addr{12-9};
1416 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001417}
1418
Evan Cheng0e55fd62010-09-30 01:08:25 +00001419def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1420def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1421def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1422def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1423def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001424
David Goodwin73b8f162009-06-30 22:11:34 +00001425// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001426defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001427 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001428defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001430defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001431 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001432
David Goodwin6647cea2009-06-30 22:50:01 +00001433// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001434let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001435def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001436 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1437 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001438
Evan Cheng6d94f112009-07-03 00:06:39 +00001439// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001440def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001441 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001442 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001443 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001444 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001445 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001446
Owen Anderson6b0fa632010-12-09 02:56:12 +00001447def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001448 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001449 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001450 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001451 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001452 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001453
Owen Anderson6b0fa632010-12-09 02:56:12 +00001454def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001455 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001456 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001457 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001458 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001459 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001460
Owen Anderson6b0fa632010-12-09 02:56:12 +00001461def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001462 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001463 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001464 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001465 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001466 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001467
Owen Anderson6b0fa632010-12-09 02:56:12 +00001468def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001469 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001470 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001471 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001472 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001473 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001474
Owen Anderson6b0fa632010-12-09 02:56:12 +00001475def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001476 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001477 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001478 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001479 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001480 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001481
Johnny Chene54a3ef2010-03-03 18:45:36 +00001482// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1483// only.
1484// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001486 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1487 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001488 let Inst{31-27} = 0b11111;
1489 let Inst{26-25} = 0b00;
1490 let Inst{24} = 0; // not signed
1491 let Inst{23} = 0;
1492 let Inst{22-21} = type;
1493 let Inst{20} = 0; // store
1494 let Inst{11} = 1;
1495 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001496
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001497 bits<4> Rt;
1498 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001499 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001500 let Inst{19-16} = addr{12-9};
1501 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001502}
1503
Evan Cheng0e55fd62010-09-30 01:08:25 +00001504def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1505def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1506def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001507
Johnny Chenae1757b2010-03-11 01:13:36 +00001508// ldrd / strd pre / post variants
1509// For disassembly only.
1510
Owen Anderson9d63d902010-12-01 19:18:46 +00001511def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001512 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001513 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001514
Owen Anderson9d63d902010-12-01 19:18:46 +00001515def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001516 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001517 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001518
1519def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001520 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1521 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001522
1523def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001524 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1525 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001526
Johnny Chen0635fc52010-03-04 17:40:44 +00001527// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1528// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001529// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1530// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001531multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001532
Evan Chengdfed19f2010-11-03 06:34:55 +00001533 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001534 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001535 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001536 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001537 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001538 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001539 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001540 let Inst{20} = 1;
1541 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001542
Owen Anderson80dd3e02010-11-30 22:45:47 +00001543 bits<17> addr;
1544 let Inst{19-16} = addr{16-13}; // Rn
1545 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001546 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001547 }
1548
Evan Chengdfed19f2010-11-03 06:34:55 +00001549 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001550 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001551 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001552 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001553 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001554 let Inst{23} = 0; // U = 0
1555 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001556 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001557 let Inst{20} = 1;
1558 let Inst{15-12} = 0b1111;
1559 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001560
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001561 bits<13> addr;
1562 let Inst{19-16} = addr{12-9}; // Rn
1563 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001564 }
1565
Evan Chengdfed19f2010-11-03 06:34:55 +00001566 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001567 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001568 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001569 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001570 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001571 let Inst{23} = 0; // add = TRUE for T1
1572 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001573 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001574 let Inst{20} = 1;
1575 let Inst{15-12} = 0b1111;
1576 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001577
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001578 bits<10> addr;
1579 let Inst{19-16} = addr{9-6}; // Rn
1580 let Inst{3-0} = addr{5-2}; // Rm
1581 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001582 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001583}
1584
Evan Cheng416941d2010-11-04 05:19:35 +00001585defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1586defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1587defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001588
Evan Cheng2889cce2009-07-03 00:18:36 +00001589//===----------------------------------------------------------------------===//
1590// Load / store multiple Instructions.
1591//
1592
Bill Wendling6c470b82010-11-13 09:09:38 +00001593multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1594 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001595 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001596 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001597 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001598 bits<4> Rn;
1599 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001600
Bill Wendling6c470b82010-11-13 09:09:38 +00001601 let Inst{31-27} = 0b11101;
1602 let Inst{26-25} = 0b00;
1603 let Inst{24-23} = 0b01; // Increment After
1604 let Inst{22} = 0;
1605 let Inst{21} = 0; // No writeback
1606 let Inst{20} = L_bit;
1607 let Inst{19-16} = Rn;
1608 let Inst{15-0} = regs;
1609 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001610 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001611 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001612 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001613 bits<4> Rn;
1614 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001615
Bill Wendling6c470b82010-11-13 09:09:38 +00001616 let Inst{31-27} = 0b11101;
1617 let Inst{26-25} = 0b00;
1618 let Inst{24-23} = 0b01; // Increment After
1619 let Inst{22} = 0;
1620 let Inst{21} = 1; // Writeback
1621 let Inst{20} = L_bit;
1622 let Inst{19-16} = Rn;
1623 let Inst{15-0} = regs;
1624 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001625 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001626 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1627 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1628 bits<4> Rn;
1629 bits<16> regs;
1630
1631 let Inst{31-27} = 0b11101;
1632 let Inst{26-25} = 0b00;
1633 let Inst{24-23} = 0b10; // Decrement Before
1634 let Inst{22} = 0;
1635 let Inst{21} = 0; // No writeback
1636 let Inst{20} = L_bit;
1637 let Inst{19-16} = Rn;
1638 let Inst{15-0} = regs;
1639 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001640 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001641 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1642 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1643 bits<4> Rn;
1644 bits<16> regs;
1645
1646 let Inst{31-27} = 0b11101;
1647 let Inst{26-25} = 0b00;
1648 let Inst{24-23} = 0b10; // Decrement Before
1649 let Inst{22} = 0;
1650 let Inst{21} = 1; // Writeback
1651 let Inst{20} = L_bit;
1652 let Inst{19-16} = Rn;
1653 let Inst{15-0} = regs;
1654 }
1655}
1656
Bill Wendlingc93989a2010-11-13 11:20:05 +00001657let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001658
1659let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1660defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1661
1662let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1663defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1664
1665} // neverHasSideEffects
1666
Bob Wilson815baeb2010-03-13 01:08:20 +00001667
Evan Cheng9cb9e672009-06-27 02:26:13 +00001668//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001669// Move Instructions.
1670//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001671
Evan Chengf49810c2009-06-23 17:48:47 +00001672let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001673def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1674 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001675 let Inst{31-27} = 0b11101;
1676 let Inst{26-25} = 0b01;
1677 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001678 let Inst{19-16} = 0b1111; // Rn
1679 let Inst{14-12} = 0b000;
1680 let Inst{7-4} = 0b0000;
1681}
Evan Chengf49810c2009-06-23 17:48:47 +00001682
Evan Cheng5adb66a2009-09-28 09:14:39 +00001683// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001684let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1685 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001686def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1687 "mov", ".w\t$Rd, $imm",
1688 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001689 let Inst{31-27} = 0b11110;
1690 let Inst{25} = 0;
1691 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001692 let Inst{19-16} = 0b1111; // Rn
1693 let Inst{15} = 0;
1694}
David Goodwin83b35932009-06-26 16:10:07 +00001695
Evan Chengc4af4632010-11-17 20:13:28 +00001696let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001697def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001698 "movw", "\t$Rd, $imm",
1699 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001700 let Inst{31-27} = 0b11110;
1701 let Inst{25} = 1;
1702 let Inst{24-21} = 0b0010;
1703 let Inst{20} = 0; // The S bit.
1704 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001705
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001706 bits<4> Rd;
1707 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001708
Jim Grosbach86386922010-12-08 22:10:43 +00001709 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001710 let Inst{19-16} = imm{15-12};
1711 let Inst{26} = imm{11};
1712 let Inst{14-12} = imm{10-8};
1713 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001714}
Evan Chengf49810c2009-06-23 17:48:47 +00001715
Evan Cheng53519f02011-01-21 18:55:51 +00001716def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001717 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1718
1719let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001720def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1721 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001722 "movt", "\t$Rd, $imm",
1723 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001724 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001725 let Inst{31-27} = 0b11110;
1726 let Inst{25} = 1;
1727 let Inst{24-21} = 0b0110;
1728 let Inst{20} = 0; // The S bit.
1729 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001730
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001731 bits<4> Rd;
1732 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001733
Jim Grosbach86386922010-12-08 22:10:43 +00001734 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001735 let Inst{19-16} = imm{15-12};
1736 let Inst{26} = imm{11};
1737 let Inst{14-12} = imm{10-8};
1738 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001739}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001740
Evan Cheng53519f02011-01-21 18:55:51 +00001741def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001742 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1743} // Constraints
1744
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001745def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001746
Anton Korobeynikov52237112009-06-17 18:13:58 +00001747//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001748// Extend Instructions.
1749//
1750
1751// Sign extenders
1752
Evan Cheng0e55fd62010-09-30 01:08:25 +00001753defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001754 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001755defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001756 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001757defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001758
Evan Cheng0e55fd62010-09-30 01:08:25 +00001759defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001760 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001761defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001762 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001763defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001764
Johnny Chen93042d12010-03-02 18:14:57 +00001765// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001766
1767// Zero extenders
1768
1769let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001770defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001771 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001772defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001773 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001774defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001775 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001776
Jim Grosbach79464942010-07-28 23:17:45 +00001777// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1778// The transformation should probably be done as a combiner action
1779// instead so we can include a check for masking back in the upper
1780// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001781//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001782// (t2UXTB16r_rot rGPR:$Src, 24)>,
1783// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001784def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001785 (t2UXTB16r_rot rGPR:$Src, 8)>,
1786 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001787
Evan Cheng0e55fd62010-09-30 01:08:25 +00001788defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001789 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001790defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001791 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001792defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001793}
1794
1795//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001796// Arithmetic Instructions.
1797//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001798
Johnny Chend68e1192009-12-15 17:24:14 +00001799defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1800 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1801defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1802 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001803
Evan Chengf49810c2009-06-23 17:48:47 +00001804// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001805defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001806 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001807 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1808defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001809 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001810 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001811
Johnny Chend68e1192009-12-15 17:24:14 +00001812defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001813 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001814defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001815 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001816defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001817 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001818defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001819 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001820
David Goodwin752aa7d2009-07-27 16:39:05 +00001821// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001822defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001823 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1824defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1825 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001826
1827// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001828// The assume-no-carry-in form uses the negation of the input since add/sub
1829// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1830// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1831// details.
1832// The AddedComplexity preferences the first variant over the others since
1833// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001834let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001835def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1836 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1837def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1838 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1839def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1840 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1841let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001842def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1843 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1844def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1845 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001846// The with-carry-in form matches bitwise not instead of the negation.
1847// Effectively, the inverse interpretation of the carry flag already accounts
1848// for part of the negation.
1849let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001850def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1851 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1852def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1853 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001854
Johnny Chen93042d12010-03-02 18:14:57 +00001855// Select Bytes -- for disassembly only
1856
Owen Andersonc7373f82010-11-30 20:00:01 +00001857def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1858 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001859 let Inst{31-27} = 0b11111;
1860 let Inst{26-24} = 0b010;
1861 let Inst{23} = 0b1;
1862 let Inst{22-20} = 0b010;
1863 let Inst{15-12} = 0b1111;
1864 let Inst{7} = 0b1;
1865 let Inst{6-4} = 0b000;
1866}
1867
Johnny Chenadc77332010-02-26 22:04:29 +00001868// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1869// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001870class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001871 list<dag> pat = [/* For disassembly only; pattern left blank */],
1872 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1873 string asm = "\t$Rd, $Rn, $Rm">
1874 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001875 let Inst{31-27} = 0b11111;
1876 let Inst{26-23} = 0b0101;
1877 let Inst{22-20} = op22_20;
1878 let Inst{15-12} = 0b1111;
1879 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001880
Owen Anderson46c478e2010-11-17 19:57:38 +00001881 bits<4> Rd;
1882 bits<4> Rn;
1883 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001884
Jim Grosbach86386922010-12-08 22:10:43 +00001885 let Inst{11-8} = Rd;
1886 let Inst{19-16} = Rn;
1887 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001888}
1889
1890// Saturating add/subtract -- for disassembly only
1891
Nate Begeman692433b2010-07-29 17:56:55 +00001892def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001893 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1894 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001895def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1896def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1897def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001898def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1899 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1900def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1901 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001902def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001903def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001904 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1905 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001906def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1907def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1908def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1909def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1910def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1911def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1912def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1913def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1914
1915// Signed/Unsigned add/subtract -- for disassembly only
1916
1917def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1918def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1919def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1920def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1921def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1922def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1923def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1924def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1925def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1926def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1927def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1928def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1929
1930// Signed/Unsigned halving add/subtract -- for disassembly only
1931
1932def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1933def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1934def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1935def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1936def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1937def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1938def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1939def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1940def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1941def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1942def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1943def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1944
Owen Anderson821752e2010-11-18 20:32:18 +00001945// Helper class for disassembly only
1946// A6.3.16 & A6.3.17
1947// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1948class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1949 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1950 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1951 let Inst{31-27} = 0b11111;
1952 let Inst{26-24} = 0b011;
1953 let Inst{23} = long;
1954 let Inst{22-20} = op22_20;
1955 let Inst{7-4} = op7_4;
1956}
1957
1958class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1959 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1960 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1961 let Inst{31-27} = 0b11111;
1962 let Inst{26-24} = 0b011;
1963 let Inst{23} = long;
1964 let Inst{22-20} = op22_20;
1965 let Inst{7-4} = op7_4;
1966}
1967
Johnny Chenadc77332010-02-26 22:04:29 +00001968// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1969
Owen Anderson821752e2010-11-18 20:32:18 +00001970def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1971 (ins rGPR:$Rn, rGPR:$Rm),
1972 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001973 let Inst{15-12} = 0b1111;
1974}
Owen Anderson821752e2010-11-18 20:32:18 +00001975def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001976 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001977 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001978
1979// Signed/Unsigned saturate -- for disassembly only
1980
Owen Anderson46c478e2010-11-17 19:57:38 +00001981class T2SatI<dag oops, dag iops, InstrItinClass itin,
1982 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001983 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001984 bits<4> Rd;
1985 bits<4> Rn;
1986 bits<5> sat_imm;
1987 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001988
Jim Grosbach86386922010-12-08 22:10:43 +00001989 let Inst{11-8} = Rd;
1990 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001991 let Inst{4-0} = sat_imm{4-0};
1992 let Inst{21} = sh{6};
1993 let Inst{14-12} = sh{4-2};
1994 let Inst{7-6} = sh{1-0};
1995}
1996
Owen Andersonc7373f82010-11-30 20:00:01 +00001997def t2SSAT: T2SatI<
1998 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001999 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002000 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002001 let Inst{31-27} = 0b11110;
2002 let Inst{25-22} = 0b1100;
2003 let Inst{20} = 0;
2004 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002005}
2006
Owen Andersonc7373f82010-11-30 20:00:01 +00002007def t2SSAT16: T2SatI<
2008 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00002009 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002010 [/* For disassembly only; pattern left blank */]> {
2011 let Inst{31-27} = 0b11110;
2012 let Inst{25-22} = 0b1100;
2013 let Inst{20} = 0;
2014 let Inst{15} = 0;
2015 let Inst{21} = 1; // sh = '1'
2016 let Inst{14-12} = 0b000; // imm3 = '000'
2017 let Inst{7-6} = 0b00; // imm2 = '00'
2018}
2019
Owen Andersonc7373f82010-11-30 20:00:01 +00002020def t2USAT: T2SatI<
2021 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
2022 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00002023 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002024 let Inst{31-27} = 0b11110;
2025 let Inst{25-22} = 0b1110;
2026 let Inst{20} = 0;
2027 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002028}
2029
Owen Andersonc7373f82010-11-30 20:00:01 +00002030def t2USAT16: T2SatI<
2031 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2032 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002033 [/* For disassembly only; pattern left blank */]> {
2034 let Inst{31-27} = 0b11110;
2035 let Inst{25-22} = 0b1110;
2036 let Inst{20} = 0;
2037 let Inst{15} = 0;
2038 let Inst{21} = 1; // sh = '1'
2039 let Inst{14-12} = 0b000; // imm3 = '000'
2040 let Inst{7-6} = 0b00; // imm2 = '00'
2041}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002042
Bob Wilson38aa2872010-08-13 21:48:10 +00002043def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2044def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002045
Evan Chengf49810c2009-06-23 17:48:47 +00002046//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002047// Shift and rotate Instructions.
2048//
2049
Johnny Chend68e1192009-12-15 17:24:14 +00002050defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2051defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2052defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2053defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002054
David Goodwinca01a8d2009-09-01 18:32:09 +00002055let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002056def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2057 "rrx", "\t$Rd, $Rm",
2058 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002059 let Inst{31-27} = 0b11101;
2060 let Inst{26-25} = 0b01;
2061 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002062 let Inst{19-16} = 0b1111; // Rn
2063 let Inst{14-12} = 0b000;
2064 let Inst{7-4} = 0b0011;
2065}
David Goodwinca01a8d2009-09-01 18:32:09 +00002066}
Evan Chenga67efd12009-06-23 19:39:13 +00002067
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002068let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002069def t2MOVsrl_flag : T2TwoRegShiftImm<
2070 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2071 "lsrs", ".w\t$Rd, $Rm, #1",
2072 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002073 let Inst{31-27} = 0b11101;
2074 let Inst{26-25} = 0b01;
2075 let Inst{24-21} = 0b0010;
2076 let Inst{20} = 1; // The S bit.
2077 let Inst{19-16} = 0b1111; // Rn
2078 let Inst{5-4} = 0b01; // Shift type.
2079 // Shift amount = Inst{14-12:7-6} = 1.
2080 let Inst{14-12} = 0b000;
2081 let Inst{7-6} = 0b01;
2082}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002083def t2MOVsra_flag : T2TwoRegShiftImm<
2084 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2085 "asrs", ".w\t$Rd, $Rm, #1",
2086 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002087 let Inst{31-27} = 0b11101;
2088 let Inst{26-25} = 0b01;
2089 let Inst{24-21} = 0b0010;
2090 let Inst{20} = 1; // The S bit.
2091 let Inst{19-16} = 0b1111; // Rn
2092 let Inst{5-4} = 0b10; // Shift type.
2093 // Shift amount = Inst{14-12:7-6} = 1.
2094 let Inst{14-12} = 0b000;
2095 let Inst{7-6} = 0b01;
2096}
David Goodwin3583df72009-07-28 17:06:49 +00002097}
2098
Evan Chenga67efd12009-06-23 19:39:13 +00002099//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002100// Bitwise Instructions.
2101//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002102
Johnny Chend68e1192009-12-15 17:24:14 +00002103defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002104 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002105 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2106defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002107 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002108 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2109defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002110 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002111 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002112
Johnny Chend68e1192009-12-15 17:24:14 +00002113defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002114 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002115 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002116
Owen Anderson2f7aed32010-11-17 22:16:31 +00002117class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2118 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002119 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002120 bits<4> Rd;
2121 bits<5> msb;
2122 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002123
Jim Grosbach86386922010-12-08 22:10:43 +00002124 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002125 let Inst{4-0} = msb{4-0};
2126 let Inst{14-12} = lsb{4-2};
2127 let Inst{7-6} = lsb{1-0};
2128}
2129
2130class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2131 string opc, string asm, list<dag> pattern>
2132 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2133 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002134
Jim Grosbach86386922010-12-08 22:10:43 +00002135 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002136}
2137
2138let Constraints = "$src = $Rd" in
2139def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2140 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2141 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002142 let Inst{31-27} = 0b11110;
2143 let Inst{25} = 1;
2144 let Inst{24-20} = 0b10110;
2145 let Inst{19-16} = 0b1111; // Rn
2146 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002147
Owen Anderson2f7aed32010-11-17 22:16:31 +00002148 bits<10> imm;
2149 let msb{4-0} = imm{9-5};
2150 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002151}
Evan Chengf49810c2009-06-23 17:48:47 +00002152
Owen Anderson2f7aed32010-11-17 22:16:31 +00002153def t2SBFX: T2TwoRegBitFI<
2154 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2155 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002156 let Inst{31-27} = 0b11110;
2157 let Inst{25} = 1;
2158 let Inst{24-20} = 0b10100;
2159 let Inst{15} = 0;
2160}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002161
Owen Anderson2f7aed32010-11-17 22:16:31 +00002162def t2UBFX: T2TwoRegBitFI<
2163 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2164 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002165 let Inst{31-27} = 0b11110;
2166 let Inst{25} = 1;
2167 let Inst{24-20} = 0b11100;
2168 let Inst{15} = 0;
2169}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002170
Johnny Chen9474d552010-02-02 19:31:58 +00002171// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002172let Constraints = "$src = $Rd" in {
2173 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2174 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2175 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2176 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2177 bf_inv_mask_imm:$imm))]> {
2178 let Inst{31-27} = 0b11110;
2179 let Inst{25} = 1;
2180 let Inst{24-20} = 0b10110;
2181 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002182
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002183 bits<10> imm;
2184 let msb{4-0} = imm{9-5};
2185 let lsb{4-0} = imm{4-0};
2186 }
2187
2188 // GNU as only supports this form of bfi (w/ 4 arguments)
2189 let isAsmParserOnly = 1 in
2190 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2191 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2192 width_imm:$width),
2193 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2194 []> {
2195 let Inst{31-27} = 0b11110;
2196 let Inst{25} = 1;
2197 let Inst{24-20} = 0b10110;
2198 let Inst{15} = 0;
2199
2200 bits<5> lsbit;
2201 bits<5> width;
2202 let msb{4-0} = width; // Custom encoder => lsb+width-1
2203 let lsb{4-0} = lsbit;
2204 }
Johnny Chen9474d552010-02-02 19:31:58 +00002205}
Evan Chengf49810c2009-06-23 17:48:47 +00002206
Evan Cheng7e1bf302010-09-29 00:27:46 +00002207defm t2ORN : T2I_bin_irs<0b0011, "orn",
2208 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2209 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002210
2211// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2212let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002213defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002214 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002215 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002216
2217
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002218let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002219def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2220 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002221
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002222// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002223def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2224 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002225 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002226
2227def : T2Pat<(t2_so_imm_not:$src),
2228 (t2MVNi t2_so_imm_not:$src)>;
2229
Evan Chengf49810c2009-06-23 17:48:47 +00002230//===----------------------------------------------------------------------===//
2231// Multiply Instructions.
2232//
Evan Cheng8de898a2009-06-26 00:19:44 +00002233let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002234def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2235 "mul", "\t$Rd, $Rn, $Rm",
2236 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002237 let Inst{31-27} = 0b11111;
2238 let Inst{26-23} = 0b0110;
2239 let Inst{22-20} = 0b000;
2240 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2241 let Inst{7-4} = 0b0000; // Multiply
2242}
Evan Chengf49810c2009-06-23 17:48:47 +00002243
Owen Anderson35141a92010-11-18 01:08:42 +00002244def t2MLA: T2FourReg<
2245 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2246 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2247 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002248 let Inst{31-27} = 0b11111;
2249 let Inst{26-23} = 0b0110;
2250 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002251 let Inst{7-4} = 0b0000; // Multiply
2252}
Evan Chengf49810c2009-06-23 17:48:47 +00002253
Owen Anderson35141a92010-11-18 01:08:42 +00002254def t2MLS: T2FourReg<
2255 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2256 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2257 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002258 let Inst{31-27} = 0b11111;
2259 let Inst{26-23} = 0b0110;
2260 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002261 let Inst{7-4} = 0b0001; // Multiply and Subtract
2262}
Evan Chengf49810c2009-06-23 17:48:47 +00002263
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002264// Extra precision multiplies with low / high results
2265let neverHasSideEffects = 1 in {
2266let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002267def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002268 (outs rGPR:$Rd, rGPR:$Ra),
2269 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002270 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002271
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002272def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002273 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002274 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002275 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002276} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002277
2278// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002279def t2SMLAL : T2MulLong<0b100, 0b0000,
2280 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002281 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002282 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002283
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002284def t2UMLAL : T2MulLong<0b110, 0b0000,
2285 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002286 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002287 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002288
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002289def t2UMAAL : T2MulLong<0b110, 0b0110,
2290 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002291 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002292 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002293} // neverHasSideEffects
2294
Johnny Chen93042d12010-03-02 18:14:57 +00002295// Rounding variants of the below included for disassembly only
2296
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002297// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002298def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2299 "smmul", "\t$Rd, $Rn, $Rm",
2300 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002301 let Inst{31-27} = 0b11111;
2302 let Inst{26-23} = 0b0110;
2303 let Inst{22-20} = 0b101;
2304 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2305 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2306}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002307
Owen Anderson821752e2010-11-18 20:32:18 +00002308def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2309 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002310 let Inst{31-27} = 0b11111;
2311 let Inst{26-23} = 0b0110;
2312 let Inst{22-20} = 0b101;
2313 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2314 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2315}
2316
Owen Anderson821752e2010-11-18 20:32:18 +00002317def t2SMMLA : T2FourReg<
2318 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2319 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2320 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002321 let Inst{31-27} = 0b11111;
2322 let Inst{26-23} = 0b0110;
2323 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002324 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2325}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002326
Owen Anderson821752e2010-11-18 20:32:18 +00002327def t2SMMLAR: T2FourReg<
2328 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2329 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002330 let Inst{31-27} = 0b11111;
2331 let Inst{26-23} = 0b0110;
2332 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002333 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2334}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002335
Owen Anderson821752e2010-11-18 20:32:18 +00002336def t2SMMLS: T2FourReg<
2337 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2338 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2339 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002340 let Inst{31-27} = 0b11111;
2341 let Inst{26-23} = 0b0110;
2342 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002343 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2344}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002345
Owen Anderson821752e2010-11-18 20:32:18 +00002346def t2SMMLSR:T2FourReg<
2347 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2348 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002349 let Inst{31-27} = 0b11111;
2350 let Inst{26-23} = 0b0110;
2351 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002352 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2353}
2354
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002355multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002356 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2357 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2358 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2359 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002360 let Inst{31-27} = 0b11111;
2361 let Inst{26-23} = 0b0110;
2362 let Inst{22-20} = 0b001;
2363 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2364 let Inst{7-6} = 0b00;
2365 let Inst{5-4} = 0b00;
2366 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002367
Owen Anderson821752e2010-11-18 20:32:18 +00002368 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2369 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2370 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2371 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002372 let Inst{31-27} = 0b11111;
2373 let Inst{26-23} = 0b0110;
2374 let Inst{22-20} = 0b001;
2375 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2376 let Inst{7-6} = 0b00;
2377 let Inst{5-4} = 0b01;
2378 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002379
Owen Anderson821752e2010-11-18 20:32:18 +00002380 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2381 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2382 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2383 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002384 let Inst{31-27} = 0b11111;
2385 let Inst{26-23} = 0b0110;
2386 let Inst{22-20} = 0b001;
2387 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2388 let Inst{7-6} = 0b00;
2389 let Inst{5-4} = 0b10;
2390 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002391
Owen Anderson821752e2010-11-18 20:32:18 +00002392 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2393 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2394 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2395 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002396 let Inst{31-27} = 0b11111;
2397 let Inst{26-23} = 0b0110;
2398 let Inst{22-20} = 0b001;
2399 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2400 let Inst{7-6} = 0b00;
2401 let Inst{5-4} = 0b11;
2402 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002403
Owen Anderson821752e2010-11-18 20:32:18 +00002404 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2405 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2406 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2407 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002408 let Inst{31-27} = 0b11111;
2409 let Inst{26-23} = 0b0110;
2410 let Inst{22-20} = 0b011;
2411 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2412 let Inst{7-6} = 0b00;
2413 let Inst{5-4} = 0b00;
2414 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002415
Owen Anderson821752e2010-11-18 20:32:18 +00002416 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2417 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2418 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2419 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002420 let Inst{31-27} = 0b11111;
2421 let Inst{26-23} = 0b0110;
2422 let Inst{22-20} = 0b011;
2423 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2424 let Inst{7-6} = 0b00;
2425 let Inst{5-4} = 0b01;
2426 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002427}
2428
2429
2430multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002431 def BB : T2FourReg<
2432 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2433 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2434 [(set rGPR:$Rd, (add rGPR:$Ra,
2435 (opnode (sext_inreg rGPR:$Rn, i16),
2436 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{31-27} = 0b11111;
2438 let Inst{26-23} = 0b0110;
2439 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002440 let Inst{7-6} = 0b00;
2441 let Inst{5-4} = 0b00;
2442 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002443
Owen Anderson821752e2010-11-18 20:32:18 +00002444 def BT : T2FourReg<
2445 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2446 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2447 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2448 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002449 let Inst{31-27} = 0b11111;
2450 let Inst{26-23} = 0b0110;
2451 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002452 let Inst{7-6} = 0b00;
2453 let Inst{5-4} = 0b01;
2454 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002455
Owen Anderson821752e2010-11-18 20:32:18 +00002456 def TB : T2FourReg<
2457 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2458 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2459 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2460 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002461 let Inst{31-27} = 0b11111;
2462 let Inst{26-23} = 0b0110;
2463 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002464 let Inst{7-6} = 0b00;
2465 let Inst{5-4} = 0b10;
2466 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002467
Owen Anderson821752e2010-11-18 20:32:18 +00002468 def TT : T2FourReg<
2469 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2470 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2471 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2472 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002473 let Inst{31-27} = 0b11111;
2474 let Inst{26-23} = 0b0110;
2475 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002476 let Inst{7-6} = 0b00;
2477 let Inst{5-4} = 0b11;
2478 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002479
Owen Anderson821752e2010-11-18 20:32:18 +00002480 def WB : T2FourReg<
2481 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2482 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2483 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2484 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002485 let Inst{31-27} = 0b11111;
2486 let Inst{26-23} = 0b0110;
2487 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002488 let Inst{7-6} = 0b00;
2489 let Inst{5-4} = 0b00;
2490 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002491
Owen Anderson821752e2010-11-18 20:32:18 +00002492 def WT : T2FourReg<
2493 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2494 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2495 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2496 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002497 let Inst{31-27} = 0b11111;
2498 let Inst{26-23} = 0b0110;
2499 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002500 let Inst{7-6} = 0b00;
2501 let Inst{5-4} = 0b01;
2502 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002503}
2504
2505defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2506defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2507
Johnny Chenadc77332010-02-26 22:04:29 +00002508// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002509def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2510 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002511 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002512def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2513 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002514 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002515def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2516 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002517 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002518def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2519 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002520 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002521
Johnny Chenadc77332010-02-26 22:04:29 +00002522// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2523// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002524
Owen Anderson821752e2010-11-18 20:32:18 +00002525def t2SMUAD: T2ThreeReg_mac<
2526 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2527 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002528 let Inst{15-12} = 0b1111;
2529}
Owen Anderson821752e2010-11-18 20:32:18 +00002530def t2SMUADX:T2ThreeReg_mac<
2531 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2532 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002533 let Inst{15-12} = 0b1111;
2534}
Owen Anderson821752e2010-11-18 20:32:18 +00002535def t2SMUSD: T2ThreeReg_mac<
2536 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2537 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002538 let Inst{15-12} = 0b1111;
2539}
Owen Anderson821752e2010-11-18 20:32:18 +00002540def t2SMUSDX:T2ThreeReg_mac<
2541 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2542 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002543 let Inst{15-12} = 0b1111;
2544}
Owen Anderson821752e2010-11-18 20:32:18 +00002545def t2SMLAD : T2ThreeReg_mac<
2546 0, 0b010, 0b0000, (outs rGPR:$Rd),
2547 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2548 "\t$Rd, $Rn, $Rm, $Ra", []>;
2549def t2SMLADX : T2FourReg_mac<
2550 0, 0b010, 0b0001, (outs rGPR:$Rd),
2551 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2552 "\t$Rd, $Rn, $Rm, $Ra", []>;
2553def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2554 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2555 "\t$Rd, $Rn, $Rm, $Ra", []>;
2556def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2557 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2558 "\t$Rd, $Rn, $Rm, $Ra", []>;
2559def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2560 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2561 "\t$Ra, $Rd, $Rm, $Rn", []>;
2562def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2563 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2564 "\t$Ra, $Rd, $Rm, $Rn", []>;
2565def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2566 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2567 "\t$Ra, $Rd, $Rm, $Rn", []>;
2568def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2569 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2570 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002571
2572//===----------------------------------------------------------------------===//
2573// Misc. Arithmetic Instructions.
2574//
2575
Jim Grosbach80dc1162010-02-16 21:23:02 +00002576class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2577 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002578 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002579 let Inst{31-27} = 0b11111;
2580 let Inst{26-22} = 0b01010;
2581 let Inst{21-20} = op1;
2582 let Inst{15-12} = 0b1111;
2583 let Inst{7-6} = 0b10;
2584 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002585 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002586}
Evan Chengf49810c2009-06-23 17:48:47 +00002587
Owen Anderson612fb5b2010-11-18 21:15:19 +00002588def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2589 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002590
Owen Anderson612fb5b2010-11-18 21:15:19 +00002591def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2592 "rbit", "\t$Rd, $Rm",
2593 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002594
Owen Anderson612fb5b2010-11-18 21:15:19 +00002595def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2596 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002597
Owen Anderson612fb5b2010-11-18 21:15:19 +00002598def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2599 "rev16", ".w\t$Rd, $Rm",
2600 [(set rGPR:$Rd,
2601 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2602 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2603 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2604 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002605
Owen Anderson612fb5b2010-11-18 21:15:19 +00002606def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2607 "revsh", ".w\t$Rd, $Rm",
2608 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002609 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002610 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2611 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002612
Owen Anderson612fb5b2010-11-18 21:15:19 +00002613def t2PKHBT : T2ThreeReg<
2614 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2615 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2616 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2617 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002618 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002619 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002620 let Inst{31-27} = 0b11101;
2621 let Inst{26-25} = 0b01;
2622 let Inst{24-20} = 0b01100;
2623 let Inst{5} = 0; // BT form
2624 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002625
Owen Anderson71c11822010-11-18 23:29:56 +00002626 bits<8> sh;
2627 let Inst{14-12} = sh{7-5};
2628 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002629}
Evan Cheng40289b02009-07-07 05:35:52 +00002630
2631// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002632def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2633 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002634 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002635def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2636 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002637 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002638
Bob Wilsondc66eda2010-08-16 22:26:55 +00002639// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2640// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002641def t2PKHTB : T2ThreeReg<
2642 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2643 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2644 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2645 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002646 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002647 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002648 let Inst{31-27} = 0b11101;
2649 let Inst{26-25} = 0b01;
2650 let Inst{24-20} = 0b01100;
2651 let Inst{5} = 1; // TB form
2652 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002653
Owen Anderson71c11822010-11-18 23:29:56 +00002654 bits<8> sh;
2655 let Inst{14-12} = sh{7-5};
2656 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002657}
Evan Cheng40289b02009-07-07 05:35:52 +00002658
2659// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2660// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002661def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002662 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002663 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002664def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002665 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2666 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002667 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002668
2669//===----------------------------------------------------------------------===//
2670// Comparison Instructions...
2671//
Johnny Chend68e1192009-12-15 17:24:14 +00002672defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002673 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002674 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002675
2676def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2677 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2678def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2679 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2680def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2681 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002682
Dan Gohman4b7dff92010-08-26 15:50:25 +00002683//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2684// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002685//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2686// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002687defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002688 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002689 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2690
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002691//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2692// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002693
2694def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2695 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002696
Johnny Chend68e1192009-12-15 17:24:14 +00002697defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002698 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002699 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002700defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002701 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002702 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002703
Evan Chenge253c952009-07-07 20:39:03 +00002704// Conditional moves
2705// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002706// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002707let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002708def t2MOVCCr : T2TwoReg<
2709 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2710 "mov", ".w\t$Rd, $Rm",
2711 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2712 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002713 let Inst{31-27} = 0b11101;
2714 let Inst{26-25} = 0b01;
2715 let Inst{24-21} = 0b0010;
2716 let Inst{20} = 0; // The S bit.
2717 let Inst{19-16} = 0b1111; // Rn
2718 let Inst{14-12} = 0b000;
2719 let Inst{7-4} = 0b0000;
2720}
Evan Chenge253c952009-07-07 20:39:03 +00002721
Evan Chengc4af4632010-11-17 20:13:28 +00002722let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002723def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2724 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2725[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2726 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002727 let Inst{31-27} = 0b11110;
2728 let Inst{25} = 0;
2729 let Inst{24-21} = 0b0010;
2730 let Inst{20} = 0; // The S bit.
2731 let Inst{19-16} = 0b1111; // Rn
2732 let Inst{15} = 0;
2733}
Evan Chengf49810c2009-06-23 17:48:47 +00002734
Evan Chengc4af4632010-11-17 20:13:28 +00002735let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002736def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002737 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002738 "movw", "\t$Rd, $imm", []>,
2739 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002740 let Inst{31-27} = 0b11110;
2741 let Inst{25} = 1;
2742 let Inst{24-21} = 0b0010;
2743 let Inst{20} = 0; // The S bit.
2744 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002745
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002746 bits<4> Rd;
2747 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002748
Jim Grosbach86386922010-12-08 22:10:43 +00002749 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002750 let Inst{19-16} = imm{15-12};
2751 let Inst{26} = imm{11};
2752 let Inst{14-12} = imm{10-8};
2753 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002754}
2755
Evan Chengc4af4632010-11-17 20:13:28 +00002756let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002757def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2758 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002759 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002760
Evan Chengc4af4632010-11-17 20:13:28 +00002761let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002762def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2763 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2764[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002765 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002766 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002767 let Inst{31-27} = 0b11110;
2768 let Inst{25} = 0;
2769 let Inst{24-21} = 0b0011;
2770 let Inst{20} = 0; // The S bit.
2771 let Inst{19-16} = 0b1111; // Rn
2772 let Inst{15} = 0;
2773}
2774
Johnny Chend68e1192009-12-15 17:24:14 +00002775class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2776 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002777 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002778 let Inst{31-27} = 0b11101;
2779 let Inst{26-25} = 0b01;
2780 let Inst{24-21} = 0b0010;
2781 let Inst{20} = 0; // The S bit.
2782 let Inst{19-16} = 0b1111; // Rn
2783 let Inst{5-4} = opcod; // Shift type.
2784}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002785def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2786 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2787 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2788 RegConstraint<"$false = $Rd">;
2789def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2790 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2791 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2792 RegConstraint<"$false = $Rd">;
2793def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2794 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2795 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2796 RegConstraint<"$false = $Rd">;
2797def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2798 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2799 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2800 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002801} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002802
David Goodwin5e47a9a2009-06-30 18:04:13 +00002803//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002804// Atomic operations intrinsics
2805//
2806
2807// memory barriers protect the atomic sequences
2808let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002809def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2810 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2811 Requires<[IsThumb, HasDB]> {
2812 bits<4> opt;
2813 let Inst{31-4} = 0xf3bf8f5;
2814 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002815}
2816}
2817
Bob Wilsonf74a4292010-10-30 00:54:37 +00002818def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2819 "dsb", "\t$opt",
2820 [/* For disassembly only; pattern left blank */]>,
2821 Requires<[IsThumb, HasDB]> {
2822 bits<4> opt;
2823 let Inst{31-4} = 0xf3bf8f4;
2824 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002825}
2826
Johnny Chena4339822010-03-03 00:16:28 +00002827// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002828def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002829 [/* For disassembly only; pattern left blank */]>,
2830 Requires<[IsThumb2, HasV7]> {
2831 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002832 let Inst{3-0} = 0b1111;
2833}
2834
Johnny Chend68e1192009-12-15 17:24:14 +00002835class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2836 InstrItinClass itin, string opc, string asm, string cstr,
2837 list<dag> pattern, bits<4> rt2 = 0b1111>
2838 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2839 let Inst{31-27} = 0b11101;
2840 let Inst{26-20} = 0b0001101;
2841 let Inst{11-8} = rt2;
2842 let Inst{7-6} = 0b01;
2843 let Inst{5-4} = opcod;
2844 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002845
Owen Anderson91a7c592010-11-19 00:28:38 +00002846 bits<4> Rn;
2847 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002848 let Inst{19-16} = Rn;
2849 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002850}
2851class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2852 InstrItinClass itin, string opc, string asm, string cstr,
2853 list<dag> pattern, bits<4> rt2 = 0b1111>
2854 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2855 let Inst{31-27} = 0b11101;
2856 let Inst{26-20} = 0b0001100;
2857 let Inst{11-8} = rt2;
2858 let Inst{7-6} = 0b01;
2859 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002860
Owen Anderson91a7c592010-11-19 00:28:38 +00002861 bits<4> Rd;
2862 bits<4> Rn;
2863 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002864 let Inst{11-8} = Rd;
2865 let Inst{19-16} = Rn;
2866 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002867}
2868
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002869let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002870def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2871 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002872 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002873def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2874 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002875 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002876def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002877 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002878 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002879 []> {
2880 let Inst{31-27} = 0b11101;
2881 let Inst{26-20} = 0b0000101;
2882 let Inst{11-8} = 0b1111;
2883 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002884
Owen Anderson808c7d12010-12-10 21:52:38 +00002885 bits<4> Rn;
2886 bits<4> Rt;
2887 let Inst{19-16} = Rn;
2888 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002889}
Owen Anderson91a7c592010-11-19 00:28:38 +00002890def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002891 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002892 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2893 [], {?, ?, ?, ?}> {
2894 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002895 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002896}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002897}
2898
Owen Anderson91a7c592010-11-19 00:28:38 +00002899let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2900def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002901 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002902 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2903def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002904 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002905 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2906def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002907 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002908 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002909 []> {
2910 let Inst{31-27} = 0b11101;
2911 let Inst{26-20} = 0b0000100;
2912 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002913
Owen Anderson808c7d12010-12-10 21:52:38 +00002914 bits<4> Rd;
2915 bits<4> Rn;
2916 bits<4> Rt;
2917 let Inst{11-8} = Rd;
2918 let Inst{19-16} = Rn;
2919 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002920}
Owen Anderson91a7c592010-11-19 00:28:38 +00002921def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2922 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002923 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002924 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2925 {?, ?, ?, ?}> {
2926 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002927 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002928}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002929}
2930
Johnny Chen10a77e12010-03-02 22:11:06 +00002931// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002932def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2933 [/* For disassembly only; pattern left blank */]>,
2934 Requires<[IsThumb2, HasV7]> {
2935 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002936 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002937 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002938 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002939 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002940 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002941 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002942}
2943
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002944//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002945// TLS Instructions
2946//
2947
2948// __aeabi_read_tp preserves the registers r1-r3.
2949let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002950 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002951 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002952 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002953 [(set R0, ARMthread_pointer)]> {
2954 let Inst{31-27} = 0b11110;
2955 let Inst{15-14} = 0b11;
2956 let Inst{12} = 1;
2957 }
David Goodwin334c2642009-07-08 16:09:28 +00002958}
2959
2960//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002961// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002962// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002963// address and save #0 in R0 for the non-longjmp case.
2964// Since by its nature we may be coming from some other function to get
2965// here, and we're using the stack frame for the containing function to
2966// save/restore registers, we can't keep anything live in regs across
2967// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2968// when we get here from a longjmp(). We force everthing out of registers
2969// except for our own input by listing the relevant registers in Defs. By
2970// doing so, we also cause the prologue/epilogue code to actively preserve
2971// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002972// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002973let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002974 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2975 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002976 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002977 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002978 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002979 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002980 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002981 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002982}
2983
Bob Wilsonec80e262010-04-09 20:41:18 +00002984let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002985 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002986 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002987 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002988 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002989 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002990 Requires<[IsThumb2, NoVFP]>;
2991}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002992
2993
2994//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002995// Control-Flow Instructions
2996//
2997
Evan Chengc50a1cb2009-07-09 22:58:39 +00002998// FIXME: remove when we have a way to marking a MI with these properties.
2999// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
3000// operand list.
3001// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003002let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003003 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00003004def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003005 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00003006 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003007 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00003008 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00003009 bits<4> Rn;
3010 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00003011
Bill Wendling7b718782010-11-16 02:08:45 +00003012 let Inst{31-27} = 0b11101;
3013 let Inst{26-25} = 0b00;
3014 let Inst{24-23} = 0b01; // Increment After
3015 let Inst{22} = 0;
3016 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003017 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003018 let Inst{19-16} = Rn;
3019 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003020}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003021
David Goodwin5e47a9a2009-06-30 18:04:13 +00003022let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3023let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00003024def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003025 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003026 [(br bb:$target)]> {
3027 let Inst{31-27} = 0b11110;
3028 let Inst{15-14} = 0b10;
3029 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003030
3031 bits<20> target;
3032 let Inst{26} = target{19};
3033 let Inst{11} = target{18};
3034 let Inst{13} = target{17};
3035 let Inst{21-16} = target{16-11};
3036 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003037}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003038
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003039let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003040def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003041 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003042 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003043 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003044
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003045// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003046def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003047 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3048 SizeSpecial, IIC_Br, []>;
3049
Jim Grosbachd4811102010-12-15 19:03:16 +00003050def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003051 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3052 SizeSpecial, IIC_Br, []>;
3053
3054def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3055 "tbb", "\t[$Rn, $Rm]", []> {
3056 bits<4> Rn;
3057 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003058 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003059 let Inst{19-16} = Rn;
3060 let Inst{15-5} = 0b11110000000;
3061 let Inst{4} = 0; // B form
3062 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003063}
Evan Cheng5657c012009-07-29 02:18:14 +00003064
Jim Grosbach5ca66692010-11-29 22:37:40 +00003065def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3066 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3067 bits<4> Rn;
3068 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003069 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003070 let Inst{19-16} = Rn;
3071 let Inst{15-5} = 0b11110000000;
3072 let Inst{4} = 1; // H form
3073 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003074}
Evan Cheng5657c012009-07-29 02:18:14 +00003075} // isNotDuplicable, isIndirectBranch
3076
David Goodwinc9a59b52009-06-30 19:50:22 +00003077} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003078
3079// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3080// a two-value operand where a dag node expects two operands. :(
3081let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003082def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003083 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003084 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3085 let Inst{31-27} = 0b11110;
3086 let Inst{15-14} = 0b10;
3087 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003088
Owen Andersonfb20d892010-12-09 00:27:41 +00003089 bits<4> p;
3090 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003091
Owen Andersonfb20d892010-12-09 00:27:41 +00003092 bits<21> target;
3093 let Inst{26} = target{20};
3094 let Inst{11} = target{19};
3095 let Inst{13} = target{18};
3096 let Inst{21-16} = target{17-12};
3097 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003098}
Evan Chengf49810c2009-06-23 17:48:47 +00003099
Evan Cheng06e16582009-07-10 01:54:42 +00003100
3101// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003102let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003103def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003104 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003105 "it$mask\t$cc", "", []> {
3106 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003107 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003108 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003109
3110 bits<4> cc;
3111 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003112 let Inst{7-4} = cc;
3113 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003114}
Evan Cheng06e16582009-07-10 01:54:42 +00003115
Johnny Chence6275f2010-02-25 19:05:29 +00003116// Branch and Exchange Jazelle -- for disassembly only
3117// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003118def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003119 [/* For disassembly only; pattern left blank */]> {
3120 let Inst{31-27} = 0b11110;
3121 let Inst{26} = 0;
3122 let Inst{25-20} = 0b111100;
3123 let Inst{15-14} = 0b10;
3124 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003125
Owen Anderson05bf5952010-11-29 18:54:38 +00003126 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003127 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003128}
3129
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003130// Change Processor State is a system instruction -- for disassembly and
3131// parsing only.
3132// FIXME: Since the asm parser has currently no clean way to handle optional
3133// operands, create 3 versions of the same instruction. Once there's a clean
3134// framework to represent optional operands, change this behavior.
3135class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3136 !strconcat("cps", asm_op),
3137 [/* For disassembly only; pattern left blank */]> {
3138 bits<2> imod;
3139 bits<3> iflags;
3140 bits<5> mode;
3141 bit M;
3142
Johnny Chen93042d12010-03-02 18:14:57 +00003143 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003144 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003145 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003146 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003147 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003148 let Inst{12} = 0;
3149 let Inst{10-9} = imod;
3150 let Inst{8} = M;
3151 let Inst{7-5} = iflags;
3152 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003153}
3154
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003155let M = 1 in
3156 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3157 "$imod.w\t$iflags, $mode">;
3158let mode = 0, M = 0 in
3159 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3160 "$imod.w\t$iflags">;
3161let imod = 0, iflags = 0, M = 1 in
3162 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3163
Johnny Chen0f7866e2010-03-03 02:09:43 +00003164// A6.3.4 Branches and miscellaneous control
3165// Table A6-14 Change Processor State, and hint instructions
3166// Helper class for disassembly only.
3167class T2I_hint<bits<8> op7_0, string opc, string asm>
3168 : T2I<(outs), (ins), NoItinerary, opc, asm,
3169 [/* For disassembly only; pattern left blank */]> {
3170 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003171 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003172 let Inst{15-14} = 0b10;
3173 let Inst{12} = 0;
3174 let Inst{10-8} = 0b000;
3175 let Inst{7-0} = op7_0;
3176}
3177
3178def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3179def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3180def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3181def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3182def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3183
3184def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3185 [/* For disassembly only; pattern left blank */]> {
3186 let Inst{31-20} = 0xf3a;
3187 let Inst{15-14} = 0b10;
3188 let Inst{12} = 0;
3189 let Inst{10-8} = 0b000;
3190 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003191
Owen Andersonc7373f82010-11-30 20:00:01 +00003192 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003193 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003194}
3195
Johnny Chen6341c5a2010-02-25 20:25:24 +00003196// Secure Monitor Call is a system instruction -- for disassembly only
3197// Option = Inst{19-16}
3198def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3199 [/* For disassembly only; pattern left blank */]> {
3200 let Inst{31-27} = 0b11110;
3201 let Inst{26-20} = 0b1111111;
3202 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003203
Owen Andersond18a9c92010-11-29 19:22:08 +00003204 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003205 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003206}
3207
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003208class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003209 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003210 string opc, string asm, list<dag> pattern>
3211 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003212 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003213
Owen Andersond18a9c92010-11-29 19:22:08 +00003214 bits<5> mode;
3215 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003216}
3217
3218// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003219def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003220 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003221 [/* For disassembly only; pattern left blank */]>;
3222def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003223 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003224 [/* For disassembly only; pattern left blank */]>;
3225def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003226 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003227 [/* For disassembly only; pattern left blank */]>;
3228def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003229 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003230 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003231
3232// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003233
Owen Anderson5404c2b2010-11-29 20:38:48 +00003234class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003235 string opc, string asm, list<dag> pattern>
3236 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003237 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003238
Owen Andersond18a9c92010-11-29 19:22:08 +00003239 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003240 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003241}
3242
Owen Anderson5404c2b2010-11-29 20:38:48 +00003243def t2RFEDBW : T2RFE<0b111010000011,
3244 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3245 [/* For disassembly only; pattern left blank */]>;
3246def t2RFEDB : T2RFE<0b111010000001,
3247 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3248 [/* For disassembly only; pattern left blank */]>;
3249def t2RFEIAW : T2RFE<0b111010011011,
3250 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3251 [/* For disassembly only; pattern left blank */]>;
3252def t2RFEIA : T2RFE<0b111010011001,
3253 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3254 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003255
Evan Chengf49810c2009-06-23 17:48:47 +00003256//===----------------------------------------------------------------------===//
3257// Non-Instruction Patterns
3258//
3259
Evan Cheng5adb66a2009-09-28 09:14:39 +00003260// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003261// This is a single pseudo instruction to make it re-materializable.
3262// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003263let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003264def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003265 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003266 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003267
Evan Cheng53519f02011-01-21 18:55:51 +00003268// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003269// It also makes it possible to rematerialize the instructions.
3270// FIXME: Remove this when we can do generalized remat and when machine licm
3271// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003272let isReMaterializable = 1 in {
3273def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3274 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003275 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3276 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003277
Evan Cheng53519f02011-01-21 18:55:51 +00003278def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3279 IIC_iMOVix2,
3280 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3281 Requires<[IsThumb2, UseMovt]>;
3282}
3283
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003284// ConstantPool, GlobalAddress, and JumpTable
3285def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3286 Requires<[IsThumb2, DontUseMovt]>;
3287def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3288def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3289 Requires<[IsThumb2, UseMovt]>;
3290
3291def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3292 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3293
Evan Chengb9803a82009-11-06 23:52:48 +00003294// Pseudo instruction that combines ldr from constpool and add pc. This should
3295// be expanded into two instructions late to allow if-conversion and
3296// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003297let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003298def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003299 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003300 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003301 imm:$cp))]>,
3302 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003303
3304//===----------------------------------------------------------------------===//
3305// Move between special register and ARM core register -- for disassembly only
3306//
3307
Owen Anderson5404c2b2010-11-29 20:38:48 +00003308class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3309 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003310 string opc, string asm, list<dag> pattern>
3311 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003312 let Inst{31-20} = op31_20{11-0};
3313 let Inst{15-14} = op15_14{1-0};
3314 let Inst{12} = op12{0};
3315}
3316
3317class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3318 dag oops, dag iops, InstrItinClass itin,
3319 string opc, string asm, list<dag> pattern>
3320 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003321 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003322 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003323 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003324}
3325
Owen Anderson5404c2b2010-11-29 20:38:48 +00003326def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3327 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3328 [/* For disassembly only; pattern left blank */]>;
3329def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003330 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003331 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003332
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003333// Move from ARM core register to Special Register
3334//
3335// No need to have both system and application versions, the encodings are the
3336// same and the assembly parser has no way to distinguish between them. The mask
3337// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3338// the mask with the fields to be accessed in the special register.
3339def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3340 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3341 NoItinerary, "msr", "\t$mask, $Rn",
3342 [/* For disassembly only; pattern left blank */]> {
3343 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003344 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003345 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003346 let Inst{20} = mask{4}; // R Bit
3347 let Inst{13} = 0b0;
3348 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003349}
3350
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003351//===----------------------------------------------------------------------===//
3352// Move between coprocessor and ARM core register -- for disassembly only
3353//
3354
3355class t2MovRCopro<string opc, bit direction>
3356 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3357 GPR:$Rt, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3358 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
3359 [/* For disassembly only; pattern left blank */]> {
3360 let Inst{27-24} = 0b1110;
3361 let Inst{20} = direction;
3362 let Inst{4} = 1;
3363
3364 bits<4> Rt;
3365 bits<4> cop;
3366 bits<3> opc1;
3367 bits<3> opc2;
3368 bits<4> CRm;
3369 bits<4> CRn;
3370
3371 let Inst{15-12} = Rt;
3372 let Inst{11-8} = cop;
3373 let Inst{23-21} = opc1;
3374 let Inst{7-5} = opc2;
3375 let Inst{3-0} = CRm;
3376 let Inst{19-16} = CRn;
3377}
3378
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003379def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */>;
3380def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003381
3382class t2MovRRCopro<string opc, bit direction>
3383 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
3384 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"),
3385 [/* For disassembly only; pattern left blank */]> {
3386 let Inst{27-24} = 0b1100;
3387 let Inst{23-21} = 0b010;
3388 let Inst{20} = direction;
3389
3390 bits<4> Rt;
3391 bits<4> Rt2;
3392 bits<4> cop;
3393 bits<4> opc1;
3394 bits<4> CRm;
3395
3396 let Inst{15-12} = Rt;
3397 let Inst{19-16} = Rt2;
3398 let Inst{11-8} = cop;
3399 let Inst{7-4} = opc1;
3400 let Inst{3-0} = CRm;
3401}
3402
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003403def t2MCRR2 : t2MovRRCopro<"mcrr2",
3404 0 /* from ARM core register to coprocessor */>;
3405def t2MRRC2 : t2MovRRCopro<"mrrc2",
3406 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003407
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003408//===----------------------------------------------------------------------===//
3409// Other Coprocessor Instructions. For disassembly only.
3410//
3411
3412def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3413 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3414 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3415 [/* For disassembly only; pattern left blank */]> {
3416 let Inst{27-24} = 0b1110;
3417
3418 bits<4> opc1;
3419 bits<4> CRn;
3420 bits<4> CRd;
3421 bits<4> cop;
3422 bits<3> opc2;
3423 bits<4> CRm;
3424
3425 let Inst{3-0} = CRm;
3426 let Inst{4} = 0;
3427 let Inst{7-5} = opc2;
3428 let Inst{11-8} = cop;
3429 let Inst{15-12} = CRd;
3430 let Inst{19-16} = CRn;
3431 let Inst{23-20} = opc1;
3432}