blob: 6e179a7ccba50ef84adbec02412bd461a53c8bcf [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
Dale Johannesen51e28e62010-06-03 21:09:53 +000014#define DEBUG_TYPE "arm-isel"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000015#include "ARM.h"
Evan Cheng48575f62010-12-05 22:04:16 +000016#include "ARMBaseInstrInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMAddressingModes.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Evan Cheng94cc6d32010-05-04 20:39:49 +000032#include "llvm/Support/CommandLine.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000033#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/ErrorHandling.h"
36#include "llvm/Support/raw_ostream.h"
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038using namespace llvm;
39
Evan Chenga2c519b2010-07-30 23:33:54 +000040static cl::opt<bool>
41DisableShifterOp("disable-shifter-op", cl::Hidden,
42 cl::desc("Disable isel of shifter-op"),
43 cl::init(false));
44
Evan Cheng48575f62010-12-05 22:04:16 +000045static cl::opt<bool>
46CheckVMLxHazard("check-vmlx-hazard", cl::Hidden,
47 cl::desc("Check fp vmla / vmls hazard at isel time"),
Bob Wilson84c5eed2011-04-19 18:11:57 +000048 cl::init(true));
Evan Cheng48575f62010-12-05 22:04:16 +000049
Bill Wendlingef2c86f2011-10-10 22:59:55 +000050static cl::opt<bool>
51DisableARMIntABS("disable-arm-int-abs", cl::Hidden,
52 cl::desc("Enable / disable ARM integer abs transform"),
53 cl::init(false));
54
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055//===--------------------------------------------------------------------===//
56/// ARMDAGToDAGISel - ARM specific code to select ARM machine
57/// instructions for SelectionDAG operations.
58///
59namespace {
Jim Grosbach82891622010-09-29 19:03:54 +000060
61enum AddrMode2Type {
62 AM2_BASE, // Simple AM2 (+-imm12)
63 AM2_SHOP // Shifter-op AM2
64};
65
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000066class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000067 ARMBaseTargetMachine &TM;
Evan Cheng48575f62010-12-05 22:04:16 +000068 const ARMBaseInstrInfo *TII;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000069
Evan Chenga8e29892007-01-19 07:51:42 +000070 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
71 /// make the right decision when generating code for different targets.
72 const ARMSubtarget *Subtarget;
73
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000074public:
Bob Wilson522ce972009-09-28 14:30:20 +000075 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
76 CodeGenOpt::Level OptLevel)
77 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Cheng48575f62010-12-05 22:04:16 +000078 TII(static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo())),
79 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000080 }
81
Evan Chenga8e29892007-01-19 07:51:42 +000082 virtual const char *getPassName() const {
83 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000084 }
85
Bob Wilsonaf4a8912009-10-08 18:51:31 +000086 /// getI32Imm - Return a target constant of type i32 with the specified
87 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000088 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000089 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000090 }
91
Dan Gohmaneeb3a002010-01-05 01:24:18 +000092 SDNode *Select(SDNode *N);
Evan Cheng014bf212010-02-15 19:41:07 +000093
Evan Cheng48575f62010-12-05 22:04:16 +000094
95 bool hasNoVMLxHazardUse(SDNode *N) const;
Evan Chengf40deed2010-10-27 23:41:30 +000096 bool isShifterOpProfitable(const SDValue &Shift,
97 ARM_AM::ShiftOpc ShOpcVal, unsigned ShAmt);
Owen Anderson92a20222011-07-21 18:54:16 +000098 bool SelectRegShifterOperand(SDValue N, SDValue &A,
99 SDValue &B, SDValue &C,
100 bool CheckProfitability = true);
101 bool SelectImmShifterOperand(SDValue N, SDValue &A,
Owen Anderson152d4a42011-07-21 23:38:37 +0000102 SDValue &B, bool CheckProfitability = true);
103 bool SelectShiftRegShifterOperand(SDValue N, SDValue &A,
Owen Anderson099e5552011-03-18 19:46:58 +0000104 SDValue &B, SDValue &C) {
105 // Don't apply the profitability check
Owen Anderson152d4a42011-07-21 23:38:37 +0000106 return SelectRegShifterOperand(N, A, B, C, false);
107 }
108 bool SelectShiftImmShifterOperand(SDValue N, SDValue &A,
109 SDValue &B) {
110 // Don't apply the profitability check
111 return SelectImmShifterOperand(N, A, B, false);
Owen Anderson099e5552011-03-18 19:46:58 +0000112 }
113
Jim Grosbach3e556122010-10-26 22:37:02 +0000114 bool SelectAddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
115 bool SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, SDValue &Opc);
116
Jim Grosbach82891622010-09-29 19:03:54 +0000117 AddrMode2Type SelectAddrMode2Worker(SDValue N, SDValue &Base,
118 SDValue &Offset, SDValue &Opc);
119 bool SelectAddrMode2Base(SDValue N, SDValue &Base, SDValue &Offset,
120 SDValue &Opc) {
121 return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_BASE;
122 }
123
124 bool SelectAddrMode2ShOp(SDValue N, SDValue &Base, SDValue &Offset,
125 SDValue &Opc) {
126 return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_SHOP;
127 }
128
129 bool SelectAddrMode2(SDValue N, SDValue &Base, SDValue &Offset,
130 SDValue &Opc) {
131 SelectAddrMode2Worker(N, Base, Offset, Opc);
Jim Grosbach3e556122010-10-26 22:37:02 +0000132// return SelectAddrMode2ShOp(N, Base, Offset, Opc);
Jim Grosbach82891622010-09-29 19:03:54 +0000133 // This always matches one way or another.
134 return true;
135 }
136
Owen Anderson793e7962011-07-26 20:54:26 +0000137 bool SelectAddrMode2OffsetReg(SDNode *Op, SDValue N,
138 SDValue &Offset, SDValue &Opc);
139 bool SelectAddrMode2OffsetImm(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000140 SDValue &Offset, SDValue &Opc);
Owen Andersonc4e16de2011-08-29 20:16:50 +0000141 bool SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N,
142 SDValue &Offset, SDValue &Opc);
Jim Grosbach19dec202011-08-05 20:35:44 +0000143 bool SelectAddrOffsetNone(SDValue N, SDValue &Base);
Chris Lattner52a261b2010-09-21 20:31:19 +0000144 bool SelectAddrMode3(SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000145 SDValue &Offset, SDValue &Opc);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000146 bool SelectAddrMode3Offset(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000147 SDValue &Offset, SDValue &Opc);
Chris Lattner52a261b2010-09-21 20:31:19 +0000148 bool SelectAddrMode5(SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000149 SDValue &Offset);
Bob Wilson665814b2010-11-01 23:40:51 +0000150 bool SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,SDValue &Align);
Bob Wilsonda525062011-02-25 06:42:42 +0000151 bool SelectAddrMode6Offset(SDNode *Op, SDValue N, SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000152
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000153 bool SelectAddrModePC(SDValue N, SDValue &Offset, SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +0000154
Bill Wendlingf4caf692010-12-14 03:36:38 +0000155 // Thumb Addressing Modes:
Chris Lattner52a261b2010-09-21 20:31:19 +0000156 bool SelectThumbAddrModeRR(SDValue N, SDValue &Base, SDValue &Offset);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000157 bool SelectThumbAddrModeRI(SDValue N, SDValue &Base, SDValue &Offset,
158 unsigned Scale);
159 bool SelectThumbAddrModeRI5S1(SDValue N, SDValue &Base, SDValue &Offset);
160 bool SelectThumbAddrModeRI5S2(SDValue N, SDValue &Base, SDValue &Offset);
161 bool SelectThumbAddrModeRI5S4(SDValue N, SDValue &Base, SDValue &Offset);
162 bool SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, SDValue &Base,
163 SDValue &OffImm);
164 bool SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
165 SDValue &OffImm);
166 bool SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
167 SDValue &OffImm);
168 bool SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
169 SDValue &OffImm);
Chris Lattner52a261b2010-09-21 20:31:19 +0000170 bool SelectThumbAddrModeSP(SDValue N, SDValue &Base, SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000171
Bill Wendlingf4caf692010-12-14 03:36:38 +0000172 // Thumb 2 Addressing Modes:
Chris Lattner52a261b2010-09-21 20:31:19 +0000173 bool SelectT2ShifterOperandReg(SDValue N,
Evan Cheng9cb9e672009-06-27 02:26:13 +0000174 SDValue &BaseReg, SDValue &Opc);
Chris Lattner52a261b2010-09-21 20:31:19 +0000175 bool SelectT2AddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
176 bool SelectT2AddrModeImm8(SDValue N, SDValue &Base,
Evan Cheng055b0312009-06-29 07:51:04 +0000177 SDValue &OffImm);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000178 bool SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
Evan Chenge88d5ce2009-07-02 07:28:31 +0000179 SDValue &OffImm);
Chris Lattner52a261b2010-09-21 20:31:19 +0000180 bool SelectT2AddrModeSoReg(SDValue N, SDValue &Base,
Evan Cheng055b0312009-06-29 07:51:04 +0000181 SDValue &OffReg, SDValue &ShImm);
182
Evan Cheng875a6ac2010-11-12 22:42:47 +0000183 inline bool is_so_imm(unsigned Imm) const {
184 return ARM_AM::getSOImmVal(Imm) != -1;
185 }
186
187 inline bool is_so_imm_not(unsigned Imm) const {
188 return ARM_AM::getSOImmVal(~Imm) != -1;
189 }
190
191 inline bool is_t2_so_imm(unsigned Imm) const {
192 return ARM_AM::getT2SOImmVal(Imm) != -1;
193 }
194
195 inline bool is_t2_so_imm_not(unsigned Imm) const {
196 return ARM_AM::getT2SOImmVal(~Imm) != -1;
197 }
198
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000199 // Include the pieces autogenerated from the target description.
200#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000201
202private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000203 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
204 /// ARM.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000205 SDNode *SelectARMIndexedLoad(SDNode *N);
206 SDNode *SelectT2IndexedLoad(SDNode *N);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000207
Bob Wilson621f1952010-03-23 05:25:43 +0000208 /// SelectVLD - Select NEON load intrinsics. NumVecs should be
209 /// 1, 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson3e36f132009-10-14 17:28:52 +0000210 /// loads of D registers and even subregs and odd subregs of Q registers.
Bob Wilson621f1952010-03-23 05:25:43 +0000211 /// For NumVecs <= 2, QOpcodes1 is not used.
Bob Wilson1c3ef902011-02-07 17:43:21 +0000212 SDNode *SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
213 unsigned *DOpcodes,
Bob Wilson3e36f132009-10-14 17:28:52 +0000214 unsigned *QOpcodes0, unsigned *QOpcodes1);
215
Bob Wilson24f995d2009-10-14 18:32:29 +0000216 /// SelectVST - Select NEON store intrinsics. NumVecs should
Bob Wilson11d98992010-03-23 06:20:33 +0000217 /// be 1, 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson24f995d2009-10-14 18:32:29 +0000218 /// stores of D registers and even subregs and odd subregs of Q registers.
Bob Wilson11d98992010-03-23 06:20:33 +0000219 /// For NumVecs <= 2, QOpcodes1 is not used.
Bob Wilson1c3ef902011-02-07 17:43:21 +0000220 SDNode *SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
221 unsigned *DOpcodes,
Bob Wilson24f995d2009-10-14 18:32:29 +0000222 unsigned *QOpcodes0, unsigned *QOpcodes1);
223
Bob Wilson96493442009-10-14 16:46:45 +0000224 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilsona7c397c2009-10-14 16:19:03 +0000225 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson8466fa12010-09-13 23:01:35 +0000226 /// load/store of D registers and Q registers.
Bob Wilson1c3ef902011-02-07 17:43:21 +0000227 SDNode *SelectVLDSTLane(SDNode *N, bool IsLoad,
228 bool isUpdating, unsigned NumVecs,
Bob Wilson8466fa12010-09-13 23:01:35 +0000229 unsigned *DOpcodes, unsigned *QOpcodes);
Bob Wilsona7c397c2009-10-14 16:19:03 +0000230
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000231 /// SelectVLDDup - Select NEON load-duplicate intrinsics. NumVecs
232 /// should be 2, 3 or 4. The opcode array specifies the instructions used
233 /// for loading D registers. (Q registers are not supported.)
Bob Wilson1c3ef902011-02-07 17:43:21 +0000234 SDNode *SelectVLDDup(SDNode *N, bool isUpdating, unsigned NumVecs,
235 unsigned *Opcodes);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000236
Bob Wilson78dfbc32010-07-07 00:08:54 +0000237 /// SelectVTBL - Select NEON VTBL and VTBX intrinsics. NumVecs should be 2,
238 /// 3 or 4. These are custom-selected so that a REG_SEQUENCE can be
239 /// generated to force the table registers to be consecutive.
240 SDNode *SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, unsigned Opc);
Bob Wilsond491d6e2010-07-06 23:36:25 +0000241
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000242 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Jim Grosbach3a1287b2010-04-22 23:24:18 +0000243 SDNode *SelectV6T2BitfieldExtractOp(SDNode *N, bool isSigned);
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000244
Evan Cheng07ba9062009-11-19 21:45:22 +0000245 /// SelectCMOVOp - Select CMOV instructions for ARM.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000246 SDNode *SelectCMOVOp(SDNode *N);
247 SDNode *SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +0000248 ARMCC::CondCodes CCVal, SDValue CCR,
249 SDValue InFlag);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000250 SDNode *SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +0000251 ARMCC::CondCodes CCVal, SDValue CCR,
252 SDValue InFlag);
Jim Grosbacha4257162010-10-07 00:53:56 +0000253 SDNode *SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +0000254 ARMCC::CondCodes CCVal, SDValue CCR,
255 SDValue InFlag);
Jim Grosbach3bbdcea2010-10-07 00:42:42 +0000256 SDNode *SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +0000257 ARMCC::CondCodes CCVal, SDValue CCR,
258 SDValue InFlag);
Evan Cheng07ba9062009-11-19 21:45:22 +0000259
Bill Wendlingef2c86f2011-10-10 22:59:55 +0000260 // Select special operations if node forms integer ABS pattern
261 SDNode *SelectABSOp(SDNode *N);
262
Evan Chengde8aa4e2010-05-05 18:28:36 +0000263 SDNode *SelectConcatVector(SDNode *N);
264
Eli Friedman2bdffe42011-08-31 00:31:29 +0000265 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
266
Evan Chengaf4550f2009-07-02 01:23:32 +0000267 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
268 /// inline asm expressions.
269 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
270 char ConstraintCode,
271 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000272
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000273 // Form pairs of consecutive S, D, or Q registers.
274 SDNode *PairSRegs(EVT VT, SDValue V0, SDValue V1);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000275 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Evan Cheng603afbf2010-05-10 17:34:18 +0000276 SDNode *PairQRegs(EVT VT, SDValue V0, SDValue V1);
277
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000278 // Form sequences of 4 consecutive S, D, or Q registers.
279 SDNode *QuadSRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
Evan Cheng603afbf2010-05-10 17:34:18 +0000280 SDNode *QuadDRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
Evan Cheng8f6de382010-05-16 03:27:48 +0000281 SDNode *QuadQRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
Bob Wilson665814b2010-11-01 23:40:51 +0000282
283 // Get the alignment operand for a NEON VLD or VST instruction.
284 SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000285};
Evan Chenga8e29892007-01-19 07:51:42 +0000286}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000287
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000288/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
289/// operand. If so Imm will receive the 32-bit value.
290static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
291 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
292 Imm = cast<ConstantSDNode>(N)->getZExtValue();
293 return true;
294 }
295 return false;
296}
297
298// isInt32Immediate - This method tests to see if a constant operand.
299// If so Imm will receive the 32 bit value.
300static bool isInt32Immediate(SDValue N, unsigned &Imm) {
301 return isInt32Immediate(N.getNode(), Imm);
302}
303
304// isOpcWithIntImmediate - This method tests to see if the node is a specific
305// opcode and that it has a immediate integer right operand.
306// If so Imm will receive the 32 bit value.
307static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
308 return N->getOpcode() == Opc &&
309 isInt32Immediate(N->getOperand(1).getNode(), Imm);
310}
311
Daniel Dunbarec91d522011-01-19 15:12:16 +0000312/// \brief Check whether a particular node is a constant value representable as
313/// (N * Scale) where (N in [\arg RangeMin, \arg RangeMax).
314///
315/// \param ScaledConstant [out] - On success, the pre-scaled constant value.
Jakob Stoklund Olesen11ebe3d2011-09-23 22:10:33 +0000316static bool isScaledConstantInRange(SDValue Node, int Scale,
Daniel Dunbarec91d522011-01-19 15:12:16 +0000317 int RangeMin, int RangeMax,
318 int &ScaledConstant) {
Jakob Stoklund Olesen11ebe3d2011-09-23 22:10:33 +0000319 assert(Scale > 0 && "Invalid scale!");
Daniel Dunbarec91d522011-01-19 15:12:16 +0000320
321 // Check that this is a constant.
322 const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Node);
323 if (!C)
324 return false;
325
326 ScaledConstant = (int) C->getZExtValue();
327 if ((ScaledConstant % Scale) != 0)
328 return false;
329
330 ScaledConstant /= Scale;
331 return ScaledConstant >= RangeMin && ScaledConstant < RangeMax;
332}
333
Evan Cheng48575f62010-12-05 22:04:16 +0000334/// hasNoVMLxHazardUse - Return true if it's desirable to select a FP MLA / MLS
335/// node. VFP / NEON fp VMLA / VMLS instructions have special RAW hazards (at
336/// least on current ARM implementations) which should be avoidded.
337bool ARMDAGToDAGISel::hasNoVMLxHazardUse(SDNode *N) const {
338 if (OptLevel == CodeGenOpt::None)
339 return true;
340
341 if (!CheckVMLxHazard)
342 return true;
343
344 if (!Subtarget->isCortexA8() && !Subtarget->isCortexA9())
345 return true;
346
347 if (!N->hasOneUse())
348 return false;
349
350 SDNode *Use = *N->use_begin();
351 if (Use->getOpcode() == ISD::CopyToReg)
352 return true;
353 if (Use->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +0000354 const MCInstrDesc &MCID = TII->get(Use->getMachineOpcode());
355 if (MCID.mayStore())
Evan Cheng48575f62010-12-05 22:04:16 +0000356 return true;
Evan Chenge837dea2011-06-28 19:10:37 +0000357 unsigned Opcode = MCID.getOpcode();
Evan Cheng48575f62010-12-05 22:04:16 +0000358 if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
359 return true;
360 // vmlx feeding into another vmlx. We actually want to unfold
361 // the use later in the MLxExpansion pass. e.g.
362 // vmla
363 // vmla (stall 8 cycles)
364 //
365 // vmul (5 cycles)
366 // vadd (5 cycles)
367 // vmla
368 // This adds up to about 18 - 19 cycles.
369 //
370 // vmla
371 // vmul (stall 4 cycles)
372 // vadd adds up to about 14 cycles.
373 return TII->isFpMLxInstruction(Opcode);
374 }
375
376 return false;
377}
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000378
Evan Chengf40deed2010-10-27 23:41:30 +0000379bool ARMDAGToDAGISel::isShifterOpProfitable(const SDValue &Shift,
380 ARM_AM::ShiftOpc ShOpcVal,
381 unsigned ShAmt) {
382 if (!Subtarget->isCortexA9())
383 return true;
384 if (Shift.hasOneUse())
385 return true;
386 // R << 2 is free.
387 return ShOpcVal == ARM_AM::lsl && ShAmt == 2;
388}
389
Owen Anderson92a20222011-07-21 18:54:16 +0000390bool ARMDAGToDAGISel::SelectImmShifterOperand(SDValue N,
Evan Cheng055b0312009-06-29 07:51:04 +0000391 SDValue &BaseReg,
Owen Anderson099e5552011-03-18 19:46:58 +0000392 SDValue &Opc,
393 bool CheckProfitability) {
Evan Chenga2c519b2010-07-30 23:33:54 +0000394 if (DisableShifterOp)
395 return false;
396
Evan Chengee04a6d2011-07-20 23:34:39 +0000397 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Cheng055b0312009-06-29 07:51:04 +0000398
399 // Don't match base register only case. That is matched to a separate
400 // lower complexity pattern with explicit register operand.
401 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000402
Evan Cheng055b0312009-06-29 07:51:04 +0000403 BaseReg = N.getOperand(0);
404 unsigned ShImmVal = 0;
Owen Anderson92a20222011-07-21 18:54:16 +0000405 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
406 if (!RHS) return false;
Owen Anderson92a20222011-07-21 18:54:16 +0000407 ShImmVal = RHS->getZExtValue() & 31;
Evan Chengf40deed2010-10-27 23:41:30 +0000408 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
409 MVT::i32);
410 return true;
411}
412
Owen Anderson92a20222011-07-21 18:54:16 +0000413bool ARMDAGToDAGISel::SelectRegShifterOperand(SDValue N,
414 SDValue &BaseReg,
415 SDValue &ShReg,
416 SDValue &Opc,
417 bool CheckProfitability) {
418 if (DisableShifterOp)
419 return false;
420
421 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
422
423 // Don't match base register only case. That is matched to a separate
424 // lower complexity pattern with explicit register operand.
425 if (ShOpcVal == ARM_AM::no_shift) return false;
426
427 BaseReg = N.getOperand(0);
428 unsigned ShImmVal = 0;
429 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
430 if (RHS) return false;
431
432 ShReg = N.getOperand(1);
433 if (CheckProfitability && !isShifterOpProfitable(N, ShOpcVal, ShImmVal))
434 return false;
435 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
436 MVT::i32);
437 return true;
438}
439
440
Jim Grosbach3e556122010-10-26 22:37:02 +0000441bool ARMDAGToDAGISel::SelectAddrModeImm12(SDValue N,
442 SDValue &Base,
443 SDValue &OffImm) {
444 // Match simple R + imm12 operands.
445
446 // Base only.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000447 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
448 !CurDAG->isBaseWithConstantOffset(N)) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000449 if (N.getOpcode() == ISD::FrameIndex) {
Chris Lattner0a9481f2011-02-13 22:25:43 +0000450 // Match frame index.
Jim Grosbach3e556122010-10-26 22:37:02 +0000451 int FI = cast<FrameIndexSDNode>(N)->getIndex();
452 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
453 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
454 return true;
Chris Lattner0a9481f2011-02-13 22:25:43 +0000455 }
Owen Anderson099e5552011-03-18 19:46:58 +0000456
Chris Lattner0a9481f2011-02-13 22:25:43 +0000457 if (N.getOpcode() == ARMISD::Wrapper &&
458 !(Subtarget->useMovt() &&
459 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000460 Base = N.getOperand(0);
461 } else
462 Base = N;
463 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
464 return true;
465 }
466
467 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
468 int RHSC = (int)RHS->getZExtValue();
469 if (N.getOpcode() == ISD::SUB)
470 RHSC = -RHSC;
471
472 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
473 Base = N.getOperand(0);
474 if (Base.getOpcode() == ISD::FrameIndex) {
475 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
476 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
477 }
478 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
479 return true;
480 }
481 }
482
483 // Base only.
484 Base = N;
485 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
486 return true;
487}
488
489
490
491bool ARMDAGToDAGISel::SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset,
492 SDValue &Opc) {
Evan Chengf40deed2010-10-27 23:41:30 +0000493 if (N.getOpcode() == ISD::MUL &&
494 (!Subtarget->isCortexA9() || N.hasOneUse())) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000495 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
496 // X * [3,5,9] -> X + X * [2,4,8] etc.
497 int RHSC = (int)RHS->getZExtValue();
498 if (RHSC & 1) {
499 RHSC = RHSC & ~1;
500 ARM_AM::AddrOpc AddSub = ARM_AM::add;
501 if (RHSC < 0) {
502 AddSub = ARM_AM::sub;
503 RHSC = - RHSC;
504 }
505 if (isPowerOf2_32(RHSC)) {
506 unsigned ShAmt = Log2_32(RHSC);
507 Base = Offset = N.getOperand(0);
508 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
509 ARM_AM::lsl),
510 MVT::i32);
511 return true;
512 }
513 }
514 }
515 }
516
Chris Lattner0a9481f2011-02-13 22:25:43 +0000517 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
518 // ISD::OR that is equivalent to an ISD::ADD.
519 !CurDAG->isBaseWithConstantOffset(N))
Jim Grosbach3e556122010-10-26 22:37:02 +0000520 return false;
521
522 // Leave simple R +/- imm12 operands for LDRi12
Chris Lattner0a9481f2011-02-13 22:25:43 +0000523 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::OR) {
Daniel Dunbarec91d522011-01-19 15:12:16 +0000524 int RHSC;
525 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
526 -0x1000+1, 0x1000, RHSC)) // 12 bits.
527 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +0000528 }
529
530 // Otherwise this is R +/- [possibly shifted] R.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000531 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::SUB ? ARM_AM::sub:ARM_AM::add;
Evan Chengee04a6d2011-07-20 23:34:39 +0000532 ARM_AM::ShiftOpc ShOpcVal =
533 ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode());
Jim Grosbach3e556122010-10-26 22:37:02 +0000534 unsigned ShAmt = 0;
535
536 Base = N.getOperand(0);
537 Offset = N.getOperand(1);
538
539 if (ShOpcVal != ARM_AM::no_shift) {
540 // Check to see if the RHS of the shift is a constant, if not, we can't fold
541 // it.
542 if (ConstantSDNode *Sh =
543 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
544 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +0000545 if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
546 Offset = N.getOperand(1).getOperand(0);
547 else {
548 ShAmt = 0;
549 ShOpcVal = ARM_AM::no_shift;
550 }
Jim Grosbach3e556122010-10-26 22:37:02 +0000551 } else {
552 ShOpcVal = ARM_AM::no_shift;
553 }
554 }
555
556 // Try matching (R shl C) + (R).
Chris Lattner0a9481f2011-02-13 22:25:43 +0000557 if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
Evan Chengf40deed2010-10-27 23:41:30 +0000558 !(Subtarget->isCortexA9() || N.getOperand(0).hasOneUse())) {
Evan Chengee04a6d2011-07-20 23:34:39 +0000559 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode());
Jim Grosbach3e556122010-10-26 22:37:02 +0000560 if (ShOpcVal != ARM_AM::no_shift) {
561 // Check to see if the RHS of the shift is a constant, if not, we can't
562 // fold it.
563 if (ConstantSDNode *Sh =
564 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
565 ShAmt = Sh->getZExtValue();
Cameron Zwarich8f8aa812011-10-05 23:39:02 +0000566 if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) {
Evan Chengf40deed2010-10-27 23:41:30 +0000567 Offset = N.getOperand(0).getOperand(0);
568 Base = N.getOperand(1);
569 } else {
570 ShAmt = 0;
571 ShOpcVal = ARM_AM::no_shift;
572 }
Jim Grosbach3e556122010-10-26 22:37:02 +0000573 } else {
574 ShOpcVal = ARM_AM::no_shift;
575 }
576 }
577 }
578
579 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
580 MVT::i32);
581 return true;
582}
583
584
585
586
587//-----
588
Jim Grosbach82891622010-09-29 19:03:54 +0000589AddrMode2Type ARMDAGToDAGISel::SelectAddrMode2Worker(SDValue N,
590 SDValue &Base,
591 SDValue &Offset,
592 SDValue &Opc) {
Evan Chengf40deed2010-10-27 23:41:30 +0000593 if (N.getOpcode() == ISD::MUL &&
594 (!Subtarget->isCortexA9() || N.hasOneUse())) {
Evan Chenga13fd102007-03-13 21:05:54 +0000595 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
596 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000597 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000598 if (RHSC & 1) {
599 RHSC = RHSC & ~1;
600 ARM_AM::AddrOpc AddSub = ARM_AM::add;
601 if (RHSC < 0) {
602 AddSub = ARM_AM::sub;
603 RHSC = - RHSC;
604 }
605 if (isPowerOf2_32(RHSC)) {
606 unsigned ShAmt = Log2_32(RHSC);
607 Base = Offset = N.getOperand(0);
608 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
609 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 MVT::i32);
Jim Grosbach82891622010-09-29 19:03:54 +0000611 return AM2_SHOP;
Evan Chenga13fd102007-03-13 21:05:54 +0000612 }
613 }
614 }
615 }
616
Chris Lattner0a9481f2011-02-13 22:25:43 +0000617 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
618 // ISD::OR that is equivalent to an ADD.
619 !CurDAG->isBaseWithConstantOffset(N)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000620 Base = N;
621 if (N.getOpcode() == ISD::FrameIndex) {
622 int FI = cast<FrameIndexSDNode>(N)->getIndex();
623 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000624 } else if (N.getOpcode() == ARMISD::Wrapper &&
625 !(Subtarget->useMovt() &&
626 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000627 Base = N.getOperand(0);
628 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000630 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
631 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 MVT::i32);
Jim Grosbach82891622010-09-29 19:03:54 +0000633 return AM2_BASE;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000634 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000635
Evan Chenga8e29892007-01-19 07:51:42 +0000636 // Match simple R +/- imm12 operands.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000637 if (N.getOpcode() != ISD::SUB) {
Daniel Dunbarec91d522011-01-19 15:12:16 +0000638 int RHSC;
639 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
640 -0x1000+1, 0x1000, RHSC)) { // 12 bits.
641 Base = N.getOperand(0);
642 if (Base.getOpcode() == ISD::FrameIndex) {
643 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
644 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000645 }
Daniel Dunbarec91d522011-01-19 15:12:16 +0000646 Offset = CurDAG->getRegister(0, MVT::i32);
647
648 ARM_AM::AddrOpc AddSub = ARM_AM::add;
649 if (RHSC < 0) {
650 AddSub = ARM_AM::sub;
651 RHSC = - RHSC;
652 }
653 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
654 ARM_AM::no_shift),
655 MVT::i32);
656 return AM2_BASE;
Evan Chenga8e29892007-01-19 07:51:42 +0000657 }
Jim Grosbachbe912322010-09-29 17:32:29 +0000658 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000659
Evan Chengf40deed2010-10-27 23:41:30 +0000660 if (Subtarget->isCortexA9() && !N.hasOneUse()) {
661 // Compute R +/- (R << N) and reuse it.
662 Base = N;
663 Offset = CurDAG->getRegister(0, MVT::i32);
664 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
665 ARM_AM::no_shift),
666 MVT::i32);
667 return AM2_BASE;
668 }
669
Johnny Chen6a3b5ee2009-10-27 17:25:15 +0000670 // Otherwise this is R +/- [possibly shifted] R.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000671 ARM_AM::AddrOpc AddSub = N.getOpcode() != ISD::SUB ? ARM_AM::add:ARM_AM::sub;
Evan Chengee04a6d2011-07-20 23:34:39 +0000672 ARM_AM::ShiftOpc ShOpcVal =
673 ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +0000674 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000675
Evan Chenga8e29892007-01-19 07:51:42 +0000676 Base = N.getOperand(0);
677 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000678
Evan Chenga8e29892007-01-19 07:51:42 +0000679 if (ShOpcVal != ARM_AM::no_shift) {
680 // Check to see if the RHS of the shift is a constant, if not, we can't fold
681 // it.
682 if (ConstantSDNode *Sh =
683 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000684 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +0000685 if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
686 Offset = N.getOperand(1).getOperand(0);
687 else {
688 ShAmt = 0;
689 ShOpcVal = ARM_AM::no_shift;
690 }
Evan Chenga8e29892007-01-19 07:51:42 +0000691 } else {
692 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000693 }
694 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000695
Evan Chenga8e29892007-01-19 07:51:42 +0000696 // Try matching (R shl C) + (R).
Chris Lattner0a9481f2011-02-13 22:25:43 +0000697 if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
Evan Chengf40deed2010-10-27 23:41:30 +0000698 !(Subtarget->isCortexA9() || N.getOperand(0).hasOneUse())) {
Evan Chengee04a6d2011-07-20 23:34:39 +0000699 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +0000700 if (ShOpcVal != ARM_AM::no_shift) {
701 // Check to see if the RHS of the shift is a constant, if not, we can't
702 // fold it.
703 if (ConstantSDNode *Sh =
704 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000705 ShAmt = Sh->getZExtValue();
Cameron Zwarich8f8aa812011-10-05 23:39:02 +0000706 if (isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt)) {
Evan Chengf40deed2010-10-27 23:41:30 +0000707 Offset = N.getOperand(0).getOperand(0);
708 Base = N.getOperand(1);
709 } else {
710 ShAmt = 0;
711 ShOpcVal = ARM_AM::no_shift;
712 }
Evan Chenga8e29892007-01-19 07:51:42 +0000713 } else {
714 ShOpcVal = ARM_AM::no_shift;
715 }
716 }
717 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000718
Evan Chenga8e29892007-01-19 07:51:42 +0000719 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 MVT::i32);
Jim Grosbach82891622010-09-29 19:03:54 +0000721 return AM2_SHOP;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000722}
723
Owen Anderson793e7962011-07-26 20:54:26 +0000724bool ARMDAGToDAGISel::SelectAddrMode2OffsetReg(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000725 SDValue &Offset, SDValue &Opc) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000726 unsigned Opcode = Op->getOpcode();
Evan Chenga8e29892007-01-19 07:51:42 +0000727 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
728 ? cast<LoadSDNode>(Op)->getAddressingMode()
729 : cast<StoreSDNode>(Op)->getAddressingMode();
730 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
731 ? ARM_AM::add : ARM_AM::sub;
Daniel Dunbarec91d522011-01-19 15:12:16 +0000732 int Val;
Owen Anderson793e7962011-07-26 20:54:26 +0000733 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val))
734 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000735
736 Offset = N;
Evan Chengee04a6d2011-07-20 23:34:39 +0000737 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +0000738 unsigned ShAmt = 0;
739 if (ShOpcVal != ARM_AM::no_shift) {
740 // Check to see if the RHS of the shift is a constant, if not, we can't fold
741 // it.
742 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000743 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +0000744 if (isShifterOpProfitable(N, ShOpcVal, ShAmt))
745 Offset = N.getOperand(0);
746 else {
747 ShAmt = 0;
748 ShOpcVal = ARM_AM::no_shift;
749 }
Evan Chenga8e29892007-01-19 07:51:42 +0000750 } else {
751 ShOpcVal = ARM_AM::no_shift;
752 }
753 }
754
755 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000757 return true;
758}
759
Owen Andersonc4e16de2011-08-29 20:16:50 +0000760bool ARMDAGToDAGISel::SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N,
761 SDValue &Offset, SDValue &Opc) {
Owen Andersond84192f2011-08-31 20:00:11 +0000762 unsigned Opcode = Op->getOpcode();
763 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
764 ? cast<LoadSDNode>(Op)->getAddressingMode()
765 : cast<StoreSDNode>(Op)->getAddressingMode();
766 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
767 ? ARM_AM::add : ARM_AM::sub;
Owen Andersonc4e16de2011-08-29 20:16:50 +0000768 int Val;
769 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
Owen Andersond84192f2011-08-31 20:00:11 +0000770 if (AddSub == ARM_AM::sub) Val *= -1;
Owen Andersonc4e16de2011-08-29 20:16:50 +0000771 Offset = CurDAG->getRegister(0, MVT::i32);
772 Opc = CurDAG->getTargetConstant(Val, MVT::i32);
773 return true;
774 }
775
776 return false;
777}
778
779
Owen Anderson793e7962011-07-26 20:54:26 +0000780bool ARMDAGToDAGISel::SelectAddrMode2OffsetImm(SDNode *Op, SDValue N,
781 SDValue &Offset, SDValue &Opc) {
782 unsigned Opcode = Op->getOpcode();
783 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
784 ? cast<LoadSDNode>(Op)->getAddressingMode()
785 : cast<StoreSDNode>(Op)->getAddressingMode();
786 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
787 ? ARM_AM::add : ARM_AM::sub;
788 int Val;
789 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
790 Offset = CurDAG->getRegister(0, MVT::i32);
791 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
792 ARM_AM::no_shift),
793 MVT::i32);
794 return true;
795 }
796
797 return false;
798}
799
Jim Grosbach19dec202011-08-05 20:35:44 +0000800bool ARMDAGToDAGISel::SelectAddrOffsetNone(SDValue N, SDValue &Base) {
801 Base = N;
802 return true;
803}
Evan Chenga8e29892007-01-19 07:51:42 +0000804
Chris Lattner52a261b2010-09-21 20:31:19 +0000805bool ARMDAGToDAGISel::SelectAddrMode3(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000806 SDValue &Base, SDValue &Offset,
807 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000808 if (N.getOpcode() == ISD::SUB) {
809 // X - C is canonicalize to X + -C, no need to handle it here.
810 Base = N.getOperand(0);
811 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000813 return true;
814 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000815
Chris Lattner0a9481f2011-02-13 22:25:43 +0000816 if (!CurDAG->isBaseWithConstantOffset(N)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000817 Base = N;
818 if (N.getOpcode() == ISD::FrameIndex) {
819 int FI = cast<FrameIndexSDNode>(N)->getIndex();
820 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
821 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 Offset = CurDAG->getRegister(0, MVT::i32);
823 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000824 return true;
825 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000826
Evan Chenga8e29892007-01-19 07:51:42 +0000827 // If the RHS is +/- imm8, fold into addr mode.
Daniel Dunbarec91d522011-01-19 15:12:16 +0000828 int RHSC;
829 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
830 -256 + 1, 256, RHSC)) { // 8 bits.
831 Base = N.getOperand(0);
832 if (Base.getOpcode() == ISD::FrameIndex) {
833 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
834 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000835 }
Daniel Dunbarec91d522011-01-19 15:12:16 +0000836 Offset = CurDAG->getRegister(0, MVT::i32);
837
838 ARM_AM::AddrOpc AddSub = ARM_AM::add;
839 if (RHSC < 0) {
840 AddSub = ARM_AM::sub;
Chris Lattner0a9481f2011-02-13 22:25:43 +0000841 RHSC = -RHSC;
Daniel Dunbarec91d522011-01-19 15:12:16 +0000842 }
843 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
844 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000845 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000846
Evan Chenga8e29892007-01-19 07:51:42 +0000847 Base = N.getOperand(0);
848 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000850 return true;
851}
852
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000853bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000854 SDValue &Offset, SDValue &Opc) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000855 unsigned Opcode = Op->getOpcode();
Evan Chenga8e29892007-01-19 07:51:42 +0000856 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
857 ? cast<LoadSDNode>(Op)->getAddressingMode()
858 : cast<StoreSDNode>(Op)->getAddressingMode();
859 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
860 ? ARM_AM::add : ARM_AM::sub;
Daniel Dunbarec91d522011-01-19 15:12:16 +0000861 int Val;
862 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 256, Val)) { // 12 bits.
863 Offset = CurDAG->getRegister(0, MVT::i32);
864 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
865 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000866 }
867
868 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000870 return true;
871}
872
Jim Grosbach3ab56582010-10-21 19:38:40 +0000873bool ARMDAGToDAGISel::SelectAddrMode5(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000874 SDValue &Base, SDValue &Offset) {
Chris Lattner0a9481f2011-02-13 22:25:43 +0000875 if (!CurDAG->isBaseWithConstantOffset(N)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000876 Base = N;
877 if (N.getOpcode() == ISD::FrameIndex) {
878 int FI = cast<FrameIndexSDNode>(N)->getIndex();
879 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000880 } else if (N.getOpcode() == ARMISD::Wrapper &&
881 !(Subtarget->useMovt() &&
882 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000883 Base = N.getOperand(0);
884 }
885 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000887 return true;
888 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000889
Evan Chenga8e29892007-01-19 07:51:42 +0000890 // If the RHS is +/- imm8, fold into addr mode.
Daniel Dunbarec91d522011-01-19 15:12:16 +0000891 int RHSC;
892 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4,
893 -256 + 1, 256, RHSC)) {
894 Base = N.getOperand(0);
895 if (Base.getOpcode() == ISD::FrameIndex) {
896 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
897 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000898 }
Daniel Dunbarec91d522011-01-19 15:12:16 +0000899
900 ARM_AM::AddrOpc AddSub = ARM_AM::add;
901 if (RHSC < 0) {
902 AddSub = ARM_AM::sub;
Chris Lattner0a9481f2011-02-13 22:25:43 +0000903 RHSC = -RHSC;
Daniel Dunbarec91d522011-01-19 15:12:16 +0000904 }
905 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
906 MVT::i32);
907 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000908 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000909
Evan Chenga8e29892007-01-19 07:51:42 +0000910 Base = N;
911 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000913 return true;
914}
915
Bob Wilson665814b2010-11-01 23:40:51 +0000916bool ARMDAGToDAGISel::SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,
917 SDValue &Align) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000918 Addr = N;
Bob Wilson665814b2010-11-01 23:40:51 +0000919
920 unsigned Alignment = 0;
921 if (LSBaseSDNode *LSN = dyn_cast<LSBaseSDNode>(Parent)) {
922 // This case occurs only for VLD1-lane/dup and VST1-lane instructions.
923 // The maximum alignment is equal to the memory size being referenced.
924 unsigned LSNAlign = LSN->getAlignment();
925 unsigned MemSize = LSN->getMemoryVT().getSizeInBits() / 8;
Jakob Stoklund Olesenb0117ee2011-10-27 22:39:16 +0000926 if (LSNAlign >= MemSize && MemSize > 1)
Bob Wilson665814b2010-11-01 23:40:51 +0000927 Alignment = MemSize;
928 } else {
929 // All other uses of addrmode6 are for intrinsics. For now just record
930 // the raw alignment value; it will be refined later based on the legal
931 // alignment operands for the intrinsic.
932 Alignment = cast<MemIntrinsicSDNode>(Parent)->getAlignment();
933 }
934
935 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000936 return true;
937}
938
Bob Wilsonda525062011-02-25 06:42:42 +0000939bool ARMDAGToDAGISel::SelectAddrMode6Offset(SDNode *Op, SDValue N,
940 SDValue &Offset) {
941 LSBaseSDNode *LdSt = cast<LSBaseSDNode>(Op);
942 ISD::MemIndexedMode AM = LdSt->getAddressingMode();
943 if (AM != ISD::POST_INC)
944 return false;
945 Offset = N;
946 if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N)) {
947 if (NC->getZExtValue() * 8 == LdSt->getMemoryVT().getSizeInBits())
948 Offset = CurDAG->getRegister(0, MVT::i32);
949 }
950 return true;
951}
952
Chris Lattner52a261b2010-09-21 20:31:19 +0000953bool ARMDAGToDAGISel::SelectAddrModePC(SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000954 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000955 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
956 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000957 SDValue N1 = N.getOperand(1);
Evan Cheng9fe20092011-01-20 08:34:58 +0000958 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
959 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000960 return true;
961 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000962
Evan Chenga8e29892007-01-19 07:51:42 +0000963 return false;
964}
965
Bill Wendlingf4caf692010-12-14 03:36:38 +0000966
967//===----------------------------------------------------------------------===//
968// Thumb Addressing Modes
969//===----------------------------------------------------------------------===//
970
Chris Lattner52a261b2010-09-21 20:31:19 +0000971bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000972 SDValue &Base, SDValue &Offset){
Chris Lattner0a9481f2011-02-13 22:25:43 +0000973 if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000974 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
Dan Gohmane368b462010-06-18 14:22:04 +0000975 if (!NC || !NC->isNullValue())
Evan Cheng2f297df2009-07-11 07:08:13 +0000976 return false;
977
978 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000979 return true;
980 }
981
Evan Chenga8e29892007-01-19 07:51:42 +0000982 Base = N.getOperand(0);
983 Offset = N.getOperand(1);
984 return true;
985}
986
Evan Cheng79d43262007-01-24 02:21:22 +0000987bool
Bill Wendlingf4caf692010-12-14 03:36:38 +0000988ARMDAGToDAGISel::SelectThumbAddrModeRI(SDValue N, SDValue &Base,
989 SDValue &Offset, unsigned Scale) {
Evan Cheng79d43262007-01-24 02:21:22 +0000990 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000991 SDValue TmpBase, TmpOffImm;
Chris Lattner52a261b2010-09-21 20:31:19 +0000992 if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
Evan Cheng79d43262007-01-24 02:21:22 +0000993 return false; // We want to select tLDRspi / tSTRspi instead.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000994
Evan Cheng012f2d92007-01-24 08:53:17 +0000995 if (N.getOpcode() == ARMISD::Wrapper &&
996 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
997 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000998 }
999
Chris Lattner0a9481f2011-02-13 22:25:43 +00001000 if (!CurDAG->isBaseWithConstantOffset(N))
Bill Wendlingbc4224b2010-12-15 01:03:19 +00001001 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001002
Evan Chengad0e4652007-02-06 00:22:06 +00001003 // Thumb does not have [sp, r] address mode.
1004 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1005 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1006 if ((LHSR && LHSR->getReg() == ARM::SP) ||
Bill Wendlingbc4224b2010-12-15 01:03:19 +00001007 (RHSR && RHSR->getReg() == ARM::SP))
1008 return false;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001009
Daniel Dunbarec91d522011-01-19 15:12:16 +00001010 // FIXME: Why do we explicitly check for a match here and then return false?
1011 // Presumably to allow something else to match, but shouldn't this be
1012 // documented?
1013 int RHSC;
1014 if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC))
1015 return false;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001016
1017 Base = N.getOperand(0);
1018 Offset = N.getOperand(1);
1019 return true;
1020}
1021
1022bool
1023ARMDAGToDAGISel::SelectThumbAddrModeRI5S1(SDValue N,
1024 SDValue &Base,
1025 SDValue &Offset) {
1026 return SelectThumbAddrModeRI(N, Base, Offset, 1);
1027}
1028
1029bool
1030ARMDAGToDAGISel::SelectThumbAddrModeRI5S2(SDValue N,
1031 SDValue &Base,
1032 SDValue &Offset) {
1033 return SelectThumbAddrModeRI(N, Base, Offset, 2);
1034}
1035
1036bool
1037ARMDAGToDAGISel::SelectThumbAddrModeRI5S4(SDValue N,
1038 SDValue &Base,
1039 SDValue &Offset) {
1040 return SelectThumbAddrModeRI(N, Base, Offset, 4);
1041}
1042
1043bool
1044ARMDAGToDAGISel::SelectThumbAddrModeImm5S(SDValue N, unsigned Scale,
1045 SDValue &Base, SDValue &OffImm) {
1046 if (Scale == 4) {
1047 SDValue TmpBase, TmpOffImm;
1048 if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
1049 return false; // We want to select tLDRspi / tSTRspi instead.
1050
1051 if (N.getOpcode() == ARMISD::Wrapper &&
1052 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
1053 return false; // We want to select tLDRpci instead.
1054 }
1055
Chris Lattner0a9481f2011-02-13 22:25:43 +00001056 if (!CurDAG->isBaseWithConstantOffset(N)) {
Bill Wendlingf4caf692010-12-14 03:36:38 +00001057 if (N.getOpcode() == ARMISD::Wrapper &&
1058 !(Subtarget->useMovt() &&
1059 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
1060 Base = N.getOperand(0);
1061 } else {
1062 Base = N;
1063 }
1064
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +00001066 return true;
1067 }
1068
Bill Wendlingbc4224b2010-12-15 01:03:19 +00001069 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1070 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1071 if ((LHSR && LHSR->getReg() == ARM::SP) ||
1072 (RHSR && RHSR->getReg() == ARM::SP)) {
1073 ConstantSDNode *LHS = dyn_cast<ConstantSDNode>(N.getOperand(0));
1074 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
1075 unsigned LHSC = LHS ? LHS->getZExtValue() : 0;
1076 unsigned RHSC = RHS ? RHS->getZExtValue() : 0;
1077
1078 // Thumb does not have [sp, #imm5] address mode for non-zero imm5.
1079 if (LHSC != 0 || RHSC != 0) return false;
1080
1081 Base = N;
1082 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1083 return true;
1084 }
1085
Evan Chenga8e29892007-01-19 07:51:42 +00001086 // If the RHS is + imm5 * scale, fold into addr mode.
Daniel Dunbarec91d522011-01-19 15:12:16 +00001087 int RHSC;
1088 if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) {
1089 Base = N.getOperand(0);
1090 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1091 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001092 }
1093
Evan Chengc38f2bc2007-01-23 22:59:13 +00001094 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +00001096 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001097}
1098
Bill Wendlingf4caf692010-12-14 03:36:38 +00001099bool
1100ARMDAGToDAGISel::SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
1101 SDValue &OffImm) {
1102 return SelectThumbAddrModeImm5S(N, 4, Base, OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +00001103}
1104
Bill Wendlingf4caf692010-12-14 03:36:38 +00001105bool
1106ARMDAGToDAGISel::SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
1107 SDValue &OffImm) {
1108 return SelectThumbAddrModeImm5S(N, 2, Base, OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +00001109}
1110
Bill Wendlingf4caf692010-12-14 03:36:38 +00001111bool
1112ARMDAGToDAGISel::SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
1113 SDValue &OffImm) {
1114 return SelectThumbAddrModeImm5S(N, 1, Base, OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +00001115}
1116
Chris Lattner52a261b2010-09-21 20:31:19 +00001117bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue N,
1118 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +00001119 if (N.getOpcode() == ISD::FrameIndex) {
1120 int FI = cast<FrameIndexSDNode>(N)->getIndex();
1121 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001123 return true;
1124 }
Evan Cheng79d43262007-01-24 02:21:22 +00001125
Chris Lattner0a9481f2011-02-13 22:25:43 +00001126 if (!CurDAG->isBaseWithConstantOffset(N))
Evan Chengad0e4652007-02-06 00:22:06 +00001127 return false;
1128
1129 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +00001130 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
1131 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +00001132 // If the RHS is + imm8 * scale, fold into addr mode.
Daniel Dunbarec91d522011-01-19 15:12:16 +00001133 int RHSC;
1134 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, 0, 256, RHSC)) {
1135 Base = N.getOperand(0);
1136 if (Base.getOpcode() == ISD::FrameIndex) {
1137 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1138 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +00001139 }
Daniel Dunbarec91d522011-01-19 15:12:16 +00001140 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1141 return true;
Evan Cheng79d43262007-01-24 02:21:22 +00001142 }
1143 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001144
Evan Chenga8e29892007-01-19 07:51:42 +00001145 return false;
1146}
1147
Bill Wendlingf4caf692010-12-14 03:36:38 +00001148
1149//===----------------------------------------------------------------------===//
1150// Thumb 2 Addressing Modes
1151//===----------------------------------------------------------------------===//
1152
1153
Chris Lattner52a261b2010-09-21 20:31:19 +00001154bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue N, SDValue &BaseReg,
Evan Cheng9cb9e672009-06-27 02:26:13 +00001155 SDValue &Opc) {
Evan Chenga2c519b2010-07-30 23:33:54 +00001156 if (DisableShifterOp)
1157 return false;
1158
Evan Chengee04a6d2011-07-20 23:34:39 +00001159 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Cheng9cb9e672009-06-27 02:26:13 +00001160
1161 // Don't match base register only case. That is matched to a separate
1162 // lower complexity pattern with explicit register operand.
1163 if (ShOpcVal == ARM_AM::no_shift) return false;
1164
1165 BaseReg = N.getOperand(0);
1166 unsigned ShImmVal = 0;
1167 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1168 ShImmVal = RHS->getZExtValue() & 31;
1169 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
1170 return true;
1171 }
1172
1173 return false;
1174}
1175
Chris Lattner52a261b2010-09-21 20:31:19 +00001176bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue N,
Evan Cheng055b0312009-06-29 07:51:04 +00001177 SDValue &Base, SDValue &OffImm) {
1178 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +00001179
Evan Cheng3a214252009-08-11 08:52:18 +00001180 // Base only.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001181 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1182 !CurDAG->isBaseWithConstantOffset(N)) {
David Goodwin31e7eba2009-07-20 15:55:39 +00001183 if (N.getOpcode() == ISD::FrameIndex) {
Chris Lattner0a9481f2011-02-13 22:25:43 +00001184 // Match frame index.
David Goodwin31e7eba2009-07-20 15:55:39 +00001185 int FI = cast<FrameIndexSDNode>(N)->getIndex();
1186 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +00001188 return true;
Chris Lattner0a9481f2011-02-13 22:25:43 +00001189 }
Owen Anderson099e5552011-03-18 19:46:58 +00001190
Chris Lattner0a9481f2011-02-13 22:25:43 +00001191 if (N.getOpcode() == ARMISD::Wrapper &&
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001192 !(Subtarget->useMovt() &&
1193 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Cheng3a214252009-08-11 08:52:18 +00001194 Base = N.getOperand(0);
1195 if (Base.getOpcode() == ISD::TargetConstantPool)
1196 return false; // We want to select t2LDRpci instead.
1197 } else
1198 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +00001199 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +00001200 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +00001201 }
Evan Cheng055b0312009-06-29 07:51:04 +00001202
1203 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattner52a261b2010-09-21 20:31:19 +00001204 if (SelectT2AddrModeImm8(N, Base, OffImm))
Evan Cheng3a214252009-08-11 08:52:18 +00001205 // Let t2LDRi8 handle (R - imm8).
1206 return false;
1207
Evan Cheng055b0312009-06-29 07:51:04 +00001208 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +00001209 if (N.getOpcode() == ISD::SUB)
1210 RHSC = -RHSC;
1211
1212 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +00001213 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +00001214 if (Base.getOpcode() == ISD::FrameIndex) {
1215 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1216 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1217 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +00001219 return true;
1220 }
1221 }
1222
Evan Cheng3a214252009-08-11 08:52:18 +00001223 // Base only.
1224 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +00001226 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001227}
1228
Chris Lattner52a261b2010-09-21 20:31:19 +00001229bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue N,
Evan Cheng055b0312009-06-29 07:51:04 +00001230 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +00001231 // Match simple R - imm8 operands.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001232 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1233 !CurDAG->isBaseWithConstantOffset(N))
1234 return false;
Owen Anderson099e5552011-03-18 19:46:58 +00001235
Chris Lattner0a9481f2011-02-13 22:25:43 +00001236 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1237 int RHSC = (int)RHS->getSExtValue();
1238 if (N.getOpcode() == ISD::SUB)
1239 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +00001240
Chris Lattner0a9481f2011-02-13 22:25:43 +00001241 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
1242 Base = N.getOperand(0);
1243 if (Base.getOpcode() == ISD::FrameIndex) {
1244 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1245 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng055b0312009-06-29 07:51:04 +00001246 }
Chris Lattner0a9481f2011-02-13 22:25:43 +00001247 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1248 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001249 }
1250 }
1251
1252 return false;
1253}
1254
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001255bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001256 SDValue &OffImm){
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001257 unsigned Opcode = Op->getOpcode();
Evan Chenge88d5ce2009-07-02 07:28:31 +00001258 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
1259 ? cast<LoadSDNode>(Op)->getAddressingMode()
1260 : cast<StoreSDNode>(Op)->getAddressingMode();
Daniel Dunbarec91d522011-01-19 15:12:16 +00001261 int RHSC;
1262 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x100, RHSC)) { // 8 bits.
1263 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
1264 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
1265 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
1266 return true;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001267 }
1268
1269 return false;
1270}
1271
Chris Lattner52a261b2010-09-21 20:31:19 +00001272bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue N,
Evan Cheng055b0312009-06-29 07:51:04 +00001273 SDValue &Base,
1274 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +00001275 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001276 if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N))
Evan Cheng3a214252009-08-11 08:52:18 +00001277 return false;
Evan Cheng055b0312009-06-29 07:51:04 +00001278
Evan Cheng3a214252009-08-11 08:52:18 +00001279 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
1280 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1281 int RHSC = (int)RHS->getZExtValue();
1282 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
1283 return false;
1284 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +00001285 return false;
1286 }
1287
Evan Cheng055b0312009-06-29 07:51:04 +00001288 // Look for (R + R) or (R + (R << [1,2,3])).
1289 unsigned ShAmt = 0;
1290 Base = N.getOperand(0);
1291 OffReg = N.getOperand(1);
1292
1293 // Swap if it is ((R << c) + R).
Evan Chengee04a6d2011-07-20 23:34:39 +00001294 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg.getOpcode());
Evan Cheng055b0312009-06-29 07:51:04 +00001295 if (ShOpcVal != ARM_AM::lsl) {
Evan Chengee04a6d2011-07-20 23:34:39 +00001296 ShOpcVal = ARM_AM::getShiftOpcForNode(Base.getOpcode());
Evan Cheng055b0312009-06-29 07:51:04 +00001297 if (ShOpcVal == ARM_AM::lsl)
1298 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +00001299 }
1300
Evan Cheng055b0312009-06-29 07:51:04 +00001301 if (ShOpcVal == ARM_AM::lsl) {
1302 // Check to see if the RHS of the shift is a constant, if not, we can't fold
1303 // it.
1304 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
1305 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +00001306 if (ShAmt < 4 && isShifterOpProfitable(OffReg, ShOpcVal, ShAmt))
1307 OffReg = OffReg.getOperand(0);
1308 else {
Evan Cheng055b0312009-06-29 07:51:04 +00001309 ShAmt = 0;
1310 ShOpcVal = ARM_AM::no_shift;
Evan Chengf40deed2010-10-27 23:41:30 +00001311 }
Evan Cheng055b0312009-06-29 07:51:04 +00001312 } else {
1313 ShOpcVal = ARM_AM::no_shift;
1314 }
David Goodwin7ecc8502009-07-15 15:50:19 +00001315 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001316
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +00001318
1319 return true;
1320}
1321
1322//===--------------------------------------------------------------------===//
1323
Evan Chengee568cf2007-07-05 07:15:27 +00001324/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +00001325static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +00001327}
1328
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001329SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDNode *N) {
1330 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Chengaf4550f2009-07-02 01:23:32 +00001331 ISD::MemIndexedMode AM = LD->getAddressingMode();
1332 if (AM == ISD::UNINDEXED)
1333 return NULL;
1334
Owen Andersone50ed302009-08-10 22:56:29 +00001335 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +00001336 SDValue Offset, AMOpc;
1337 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1338 unsigned Opcode = 0;
1339 bool Match = false;
Owen Andersonc4e16de2011-08-29 20:16:50 +00001340 if (LoadedVT == MVT::i32 && isPre &&
1341 SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) {
1342 Opcode = ARM::LDR_PRE_IMM;
1343 Match = true;
1344 } else if (LoadedVT == MVT::i32 && !isPre &&
Owen Anderson793e7962011-07-26 20:54:26 +00001345 SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) {
Owen Andersonc4e16de2011-08-29 20:16:50 +00001346 Opcode = ARM::LDR_POST_IMM;
Evan Chengaf4550f2009-07-02 01:23:32 +00001347 Match = true;
Owen Anderson793e7962011-07-26 20:54:26 +00001348 } else if (LoadedVT == MVT::i32 &&
1349 SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) {
Owen Anderson9ab0f252011-08-26 20:43:14 +00001350 Opcode = isPre ? ARM::LDR_PRE_REG : ARM::LDR_POST_REG;
Owen Anderson793e7962011-07-26 20:54:26 +00001351 Match = true;
1352
Owen Anderson825b72b2009-08-11 20:47:22 +00001353 } else if (LoadedVT == MVT::i16 &&
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001354 SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengaf4550f2009-07-02 01:23:32 +00001355 Match = true;
1356 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
1357 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
1358 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +00001359 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +00001360 if (LD->getExtensionType() == ISD::SEXTLOAD) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001361 if (SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengaf4550f2009-07-02 01:23:32 +00001362 Match = true;
1363 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
1364 }
1365 } else {
Owen Andersonc4e16de2011-08-29 20:16:50 +00001366 if (isPre &&
1367 SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengaf4550f2009-07-02 01:23:32 +00001368 Match = true;
Owen Andersonc4e16de2011-08-29 20:16:50 +00001369 Opcode = ARM::LDRB_PRE_IMM;
1370 } else if (!isPre &&
1371 SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) {
1372 Match = true;
1373 Opcode = ARM::LDRB_POST_IMM;
Owen Anderson793e7962011-07-26 20:54:26 +00001374 } else if (SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) {
1375 Match = true;
Owen Anderson9ab0f252011-08-26 20:43:14 +00001376 Opcode = isPre ? ARM::LDRB_PRE_REG : ARM::LDRB_POST_REG;
Evan Chengaf4550f2009-07-02 01:23:32 +00001377 }
1378 }
1379 }
1380
1381 if (Match) {
Owen Anderson2b568fb2011-08-26 21:12:37 +00001382 if (Opcode == ARM::LDR_PRE_IMM || Opcode == ARM::LDRB_PRE_IMM) {
1383 SDValue Chain = LD->getChain();
1384 SDValue Base = LD->getBasePtr();
1385 SDValue Ops[]= { Base, AMOpc, getAL(CurDAG),
1386 CurDAG->getRegister(0, MVT::i32), Chain };
Jim Grosbachb04546f2011-09-13 20:30:37 +00001387 return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32,
1388 MVT::i32, MVT::Other, Ops, 5);
Owen Anderson2b568fb2011-08-26 21:12:37 +00001389 } else {
1390 SDValue Chain = LD->getChain();
1391 SDValue Base = LD->getBasePtr();
1392 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
1393 CurDAG->getRegister(0, MVT::i32), Chain };
Jim Grosbachb04546f2011-09-13 20:30:37 +00001394 return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32,
1395 MVT::i32, MVT::Other, Ops, 6);
Owen Anderson2b568fb2011-08-26 21:12:37 +00001396 }
Evan Chengaf4550f2009-07-02 01:23:32 +00001397 }
1398
1399 return NULL;
1400}
1401
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001402SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDNode *N) {
1403 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001404 ISD::MemIndexedMode AM = LD->getAddressingMode();
1405 if (AM == ISD::UNINDEXED)
1406 return NULL;
1407
Owen Andersone50ed302009-08-10 22:56:29 +00001408 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +00001409 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001410 SDValue Offset;
1411 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1412 unsigned Opcode = 0;
1413 bool Match = false;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001414 if (SelectT2AddrModeImm8Offset(N, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001415 switch (LoadedVT.getSimpleVT().SimpleTy) {
1416 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +00001417 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
1418 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001419 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +00001420 if (isSExtLd)
1421 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
1422 else
1423 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001424 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 case MVT::i8:
1426 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +00001427 if (isSExtLd)
1428 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
1429 else
1430 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001431 break;
1432 default:
1433 return NULL;
1434 }
1435 Match = true;
1436 }
1437
1438 if (Match) {
1439 SDValue Chain = LD->getChain();
1440 SDValue Base = LD->getBasePtr();
1441 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001442 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001443 return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00001444 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001445 }
1446
1447 return NULL;
1448}
1449
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001450/// PairSRegs - Form a D register from a pair of S registers.
1451///
1452SDNode *ARMDAGToDAGISel::PairSRegs(EVT VT, SDValue V0, SDValue V1) {
1453 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001454 SDValue RegClass =
1455 CurDAG->getTargetConstant(ARM::DPR_VFP2RegClassID, MVT::i32);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001456 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1457 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001458 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
1459 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001460}
1461
Evan Cheng603afbf2010-05-10 17:34:18 +00001462/// PairDRegs - Form a quad register from a pair of D registers.
1463///
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001464SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
1465 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001466 SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, MVT::i32);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00001467 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1468 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001469 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
1470 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5);
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001471}
1472
Evan Cheng7f687192010-05-14 00:21:45 +00001473/// PairQRegs - Form 4 consecutive D registers from a pair of Q registers.
Evan Cheng603afbf2010-05-10 17:34:18 +00001474///
1475SDNode *ARMDAGToDAGISel::PairQRegs(EVT VT, SDValue V0, SDValue V1) {
1476 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001477 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00001478 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1479 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001480 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
1481 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5);
Evan Cheng603afbf2010-05-10 17:34:18 +00001482}
1483
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001484/// QuadSRegs - Form 4 consecutive S registers.
1485///
1486SDNode *ARMDAGToDAGISel::QuadSRegs(EVT VT, SDValue V0, SDValue V1,
1487 SDValue V2, SDValue V3) {
1488 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001489 SDValue RegClass =
1490 CurDAG->getTargetConstant(ARM::QPR_VFP2RegClassID, MVT::i32);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001491 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1492 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
1493 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::ssub_2, MVT::i32);
1494 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::ssub_3, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001495 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1496 V2, SubReg2, V3, SubReg3 };
1497 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001498}
1499
Evan Cheng7f687192010-05-14 00:21:45 +00001500/// QuadDRegs - Form 4 consecutive D registers.
Evan Cheng603afbf2010-05-10 17:34:18 +00001501///
1502SDNode *ARMDAGToDAGISel::QuadDRegs(EVT VT, SDValue V0, SDValue V1,
1503 SDValue V2, SDValue V3) {
1504 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001505 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00001506 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1507 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
1508 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::dsub_2, MVT::i32);
1509 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::dsub_3, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001510 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1511 V2, SubReg2, V3, SubReg3 };
1512 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9);
Evan Cheng603afbf2010-05-10 17:34:18 +00001513}
1514
Evan Cheng8f6de382010-05-16 03:27:48 +00001515/// QuadQRegs - Form 4 consecutive Q registers.
1516///
1517SDNode *ARMDAGToDAGISel::QuadQRegs(EVT VT, SDValue V0, SDValue V1,
1518 SDValue V2, SDValue V3) {
1519 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001520 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00001521 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1522 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
1523 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::qsub_2, MVT::i32);
1524 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::qsub_3, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001525 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1526 V2, SubReg2, V3, SubReg3 };
1527 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9);
Evan Cheng8f6de382010-05-16 03:27:48 +00001528}
1529
Bob Wilson2a6e6162010-09-23 23:42:37 +00001530/// GetVLDSTAlign - Get the alignment (in bytes) for the alignment operand
1531/// of a NEON VLD or VST instruction. The supported values depend on the
1532/// number of registers being loaded.
Bob Wilson665814b2010-11-01 23:40:51 +00001533SDValue ARMDAGToDAGISel::GetVLDSTAlign(SDValue Align, unsigned NumVecs,
1534 bool is64BitVector) {
Bob Wilson2a6e6162010-09-23 23:42:37 +00001535 unsigned NumRegs = NumVecs;
1536 if (!is64BitVector && NumVecs < 3)
1537 NumRegs *= 2;
1538
Bob Wilson665814b2010-11-01 23:40:51 +00001539 unsigned Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
Bob Wilson2a6e6162010-09-23 23:42:37 +00001540 if (Alignment >= 32 && NumRegs == 4)
Bob Wilson665814b2010-11-01 23:40:51 +00001541 Alignment = 32;
1542 else if (Alignment >= 16 && (NumRegs == 2 || NumRegs == 4))
1543 Alignment = 16;
1544 else if (Alignment >= 8)
1545 Alignment = 8;
1546 else
1547 Alignment = 0;
1548
1549 return CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilson2a6e6162010-09-23 23:42:37 +00001550}
1551
Jim Grosbach10b90a92011-10-24 21:45:13 +00001552// Get the register stride update opcode of a VLD/VST instruction that
1553// is otherwise equivalent to the given fixed stride updating instruction.
1554static unsigned getVLDSTRegisterUpdateOpcode(unsigned Opc) {
1555 switch (Opc) {
1556 default: break;
1557 case ARM::VLD1d8wb_fixed: return ARM::VLD1d8wb_register;
1558 case ARM::VLD1d16wb_fixed: return ARM::VLD1d16wb_register;
1559 case ARM::VLD1d32wb_fixed: return ARM::VLD1d32wb_register;
1560 case ARM::VLD1d64wb_fixed: return ARM::VLD1d64wb_register;
1561 case ARM::VLD1q8wb_fixed: return ARM::VLD1q8wb_register;
1562 case ARM::VLD1q16wb_fixed: return ARM::VLD1q16wb_register;
1563 case ARM::VLD1q32wb_fixed: return ARM::VLD1q32wb_register;
1564 case ARM::VLD1q64wb_fixed: return ARM::VLD1q64wb_register;
Jim Grosbach55dabaa2011-10-27 22:25:42 +00001565 case ARM::VLD1q8PseudoWB_fixed: return ARM::VLD1q8PseudoWB_register;
1566 case ARM::VLD1q16PseudoWB_fixed: return ARM::VLD1q16PseudoWB_register;
1567 case ARM::VLD1q32PseudoWB_fixed: return ARM::VLD1q32PseudoWB_register;
1568 case ARM::VLD1q64PseudoWB_fixed: return ARM::VLD1q64PseudoWB_register;
Jim Grosbach4334e032011-10-31 21:50:31 +00001569
1570 case ARM::VST1d8wb_fixed: return ARM::VST1d8wb_register;
1571 case ARM::VST1d16wb_fixed: return ARM::VST1d16wb_register;
1572 case ARM::VST1d32wb_fixed: return ARM::VST1d32wb_register;
1573 case ARM::VST1d64wb_fixed: return ARM::VST1d64wb_register;
1574 case ARM::VST1q8wb_fixed: return ARM::VST1q8wb_register;
1575 case ARM::VST1q16wb_fixed: return ARM::VST1q16wb_register;
1576 case ARM::VST1q32wb_fixed: return ARM::VST1q32wb_register;
1577 case ARM::VST1q64wb_fixed: return ARM::VST1q64wb_register;
1578 case ARM::VST1q8PseudoWB_fixed: return ARM::VST1q8PseudoWB_register;
1579 case ARM::VST1q16PseudoWB_fixed: return ARM::VST1q16PseudoWB_register;
1580 case ARM::VST1q32PseudoWB_fixed: return ARM::VST1q32PseudoWB_register;
1581 case ARM::VST1q64PseudoWB_fixed: return ARM::VST1q64PseudoWB_register;
Jim Grosbachd5ca2012011-11-29 22:38:04 +00001582 case ARM::VST1d64TPseudoWB_fixed: return ARM::VST1d64TPseudoWB_register;
Jim Grosbach10b90a92011-10-24 21:45:13 +00001583 }
1584 return Opc; // If not one we handle, return it unchanged.
1585}
1586
Bob Wilson1c3ef902011-02-07 17:43:21 +00001587SDNode *ARMDAGToDAGISel::SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
Bob Wilson3e36f132009-10-14 17:28:52 +00001588 unsigned *DOpcodes, unsigned *QOpcodes0,
1589 unsigned *QOpcodes1) {
Bob Wilson621f1952010-03-23 05:25:43 +00001590 assert(NumVecs >= 1 && NumVecs <= 4 && "VLD NumVecs out-of-range");
Bob Wilson3e36f132009-10-14 17:28:52 +00001591 DebugLoc dl = N->getDebugLoc();
1592
Bob Wilson226036e2010-03-20 22:13:40 +00001593 SDValue MemAddr, Align;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001594 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1595 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Bob Wilson3e36f132009-10-14 17:28:52 +00001596 return NULL;
1597
1598 SDValue Chain = N->getOperand(0);
1599 EVT VT = N->getValueType(0);
1600 bool is64BitVector = VT.is64BitVector();
Bob Wilson665814b2010-11-01 23:40:51 +00001601 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
Bob Wilson40ff01a2010-09-23 21:43:54 +00001602
Bob Wilson3e36f132009-10-14 17:28:52 +00001603 unsigned OpcodeIndex;
1604 switch (VT.getSimpleVT().SimpleTy) {
1605 default: llvm_unreachable("unhandled vld type");
1606 // Double-register operations:
1607 case MVT::v8i8: OpcodeIndex = 0; break;
1608 case MVT::v4i16: OpcodeIndex = 1; break;
1609 case MVT::v2f32:
1610 case MVT::v2i32: OpcodeIndex = 2; break;
1611 case MVT::v1i64: OpcodeIndex = 3; break;
1612 // Quad-register operations:
1613 case MVT::v16i8: OpcodeIndex = 0; break;
1614 case MVT::v8i16: OpcodeIndex = 1; break;
1615 case MVT::v4f32:
1616 case MVT::v4i32: OpcodeIndex = 2; break;
Bob Wilson621f1952010-03-23 05:25:43 +00001617 case MVT::v2i64: OpcodeIndex = 3;
Bob Wilson11d98992010-03-23 06:20:33 +00001618 assert(NumVecs == 1 && "v2i64 type only supported for VLD1");
Bob Wilson621f1952010-03-23 05:25:43 +00001619 break;
Bob Wilson3e36f132009-10-14 17:28:52 +00001620 }
1621
Bob Wilsonf5721912010-09-03 18:16:02 +00001622 EVT ResTy;
1623 if (NumVecs == 1)
1624 ResTy = VT;
1625 else {
1626 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1627 if (!is64BitVector)
1628 ResTyElts *= 2;
1629 ResTy = EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts);
1630 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00001631 std::vector<EVT> ResTys;
1632 ResTys.push_back(ResTy);
1633 if (isUpdating)
1634 ResTys.push_back(MVT::i32);
1635 ResTys.push_back(MVT::Other);
Bob Wilsonf5721912010-09-03 18:16:02 +00001636
Evan Cheng47b7b9f2010-04-16 05:46:06 +00001637 SDValue Pred = getAL(CurDAG);
Bob Wilson226036e2010-03-20 22:13:40 +00001638 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001639 SDNode *VLd;
1640 SmallVector<SDValue, 7> Ops;
Evan Chenge9e2ba02010-05-10 21:26:24 +00001641
Bob Wilson1c3ef902011-02-07 17:43:21 +00001642 // Double registers and VLD1/VLD2 quad registers are directly supported.
1643 if (is64BitVector || NumVecs <= 2) {
1644 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1645 QOpcodes0[OpcodeIndex]);
1646 Ops.push_back(MemAddr);
1647 Ops.push_back(Align);
1648 if (isUpdating) {
1649 SDValue Inc = N->getOperand(AddrOpIdx + 1);
Jim Grosbach10b90a92011-10-24 21:45:13 +00001650 // FIXME: VLD1 fixed increment doesn't need Reg0. Remove the reg0
1651 // case entirely when the rest are updated to that form, too.
Jim Grosbach10b90a92011-10-24 21:45:13 +00001652 if (NumVecs == 1 && !isa<ConstantSDNode>(Inc.getNode()))
1653 Opc = getVLDSTRegisterUpdateOpcode(Opc);
Jim Grosbach4334e032011-10-31 21:50:31 +00001654 // We use a VST1 for v1i64 even if the pseudo says vld2/3/4, so
1655 // check for that explicitly too. Horribly hacky, but temporary.
1656 if ((NumVecs != 1 && Opc != ARM::VLD1q64PseudoWB_fixed) ||
1657 !isa<ConstantSDNode>(Inc.getNode()))
Jim Grosbach10b90a92011-10-24 21:45:13 +00001658 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
Evan Chenge9e2ba02010-05-10 21:26:24 +00001659 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00001660 Ops.push_back(Pred);
1661 Ops.push_back(Reg0);
1662 Ops.push_back(Chain);
1663 VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
Bob Wilsonffde0802010-09-02 16:00:54 +00001664
Bob Wilson3e36f132009-10-14 17:28:52 +00001665 } else {
1666 // Otherwise, quad registers are loaded with two separate instructions,
1667 // where one loads the even registers and the other loads the odd registers.
Bob Wilsonf5721912010-09-03 18:16:02 +00001668 EVT AddrTy = MemAddr.getValueType();
Bob Wilson3e36f132009-10-14 17:28:52 +00001669
Bob Wilson1c3ef902011-02-07 17:43:21 +00001670 // Load the even subregs. This is always an updating load, so that it
1671 // provides the address to the second load for the odd subregs.
Bob Wilsonf5721912010-09-03 18:16:02 +00001672 SDValue ImplDef =
1673 SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, ResTy), 0);
1674 const SDValue OpsA[] = { MemAddr, Align, Reg0, ImplDef, Pred, Reg0, Chain };
Bob Wilson7de68142011-02-07 17:43:15 +00001675 SDNode *VLdA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
1676 ResTy, AddrTy, MVT::Other, OpsA, 7);
Bob Wilsonf5721912010-09-03 18:16:02 +00001677 Chain = SDValue(VLdA, 2);
Bob Wilson3e36f132009-10-14 17:28:52 +00001678
Bob Wilson24f995d2009-10-14 18:32:29 +00001679 // Load the odd subregs.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001680 Ops.push_back(SDValue(VLdA, 1));
1681 Ops.push_back(Align);
1682 if (isUpdating) {
1683 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1684 assert(isa<ConstantSDNode>(Inc.getNode()) &&
1685 "only constant post-increment update allowed for VLD3/4");
1686 (void)Inc;
1687 Ops.push_back(Reg0);
1688 }
1689 Ops.push_back(SDValue(VLdA, 0));
1690 Ops.push_back(Pred);
1691 Ops.push_back(Reg0);
1692 Ops.push_back(Chain);
1693 VLd = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys,
1694 Ops.data(), Ops.size());
Bob Wilsonf5721912010-09-03 18:16:02 +00001695 }
Bob Wilson3e36f132009-10-14 17:28:52 +00001696
Evan Chengb58a3402011-04-19 00:04:03 +00001697 // Transfer memoperands.
1698 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1699 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1700 cast<MachineSDNode>(VLd)->setMemRefs(MemOp, MemOp + 1);
1701
Bob Wilson1c3ef902011-02-07 17:43:21 +00001702 if (NumVecs == 1)
1703 return VLd;
1704
1705 // Extract out the subregisters.
1706 SDValue SuperReg = SDValue(VLd, 0);
1707 assert(ARM::dsub_7 == ARM::dsub_0+7 &&
1708 ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
1709 unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0);
1710 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1711 ReplaceUses(SDValue(N, Vec),
1712 CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
1713 ReplaceUses(SDValue(N, NumVecs), SDValue(VLd, 1));
1714 if (isUpdating)
1715 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLd, 2));
Bob Wilson3e36f132009-10-14 17:28:52 +00001716 return NULL;
1717}
1718
Bob Wilson1c3ef902011-02-07 17:43:21 +00001719SDNode *ARMDAGToDAGISel::SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
Bob Wilson24f995d2009-10-14 18:32:29 +00001720 unsigned *DOpcodes, unsigned *QOpcodes0,
1721 unsigned *QOpcodes1) {
Bob Wilsond491d6e2010-07-06 23:36:25 +00001722 assert(NumVecs >= 1 && NumVecs <= 4 && "VST NumVecs out-of-range");
Bob Wilson24f995d2009-10-14 18:32:29 +00001723 DebugLoc dl = N->getDebugLoc();
1724
Bob Wilson226036e2010-03-20 22:13:40 +00001725 SDValue MemAddr, Align;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001726 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1727 unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
1728 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Bob Wilson24f995d2009-10-14 18:32:29 +00001729 return NULL;
1730
Evan Chengb58a3402011-04-19 00:04:03 +00001731 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1732 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1733
Bob Wilson24f995d2009-10-14 18:32:29 +00001734 SDValue Chain = N->getOperand(0);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001735 EVT VT = N->getOperand(Vec0Idx).getValueType();
Bob Wilson24f995d2009-10-14 18:32:29 +00001736 bool is64BitVector = VT.is64BitVector();
Bob Wilson665814b2010-11-01 23:40:51 +00001737 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
Bob Wilson2a6e6162010-09-23 23:42:37 +00001738
Bob Wilson24f995d2009-10-14 18:32:29 +00001739 unsigned OpcodeIndex;
1740 switch (VT.getSimpleVT().SimpleTy) {
1741 default: llvm_unreachable("unhandled vst type");
1742 // Double-register operations:
1743 case MVT::v8i8: OpcodeIndex = 0; break;
1744 case MVT::v4i16: OpcodeIndex = 1; break;
1745 case MVT::v2f32:
1746 case MVT::v2i32: OpcodeIndex = 2; break;
1747 case MVT::v1i64: OpcodeIndex = 3; break;
1748 // Quad-register operations:
1749 case MVT::v16i8: OpcodeIndex = 0; break;
1750 case MVT::v8i16: OpcodeIndex = 1; break;
1751 case MVT::v4f32:
1752 case MVT::v4i32: OpcodeIndex = 2; break;
Bob Wilson11d98992010-03-23 06:20:33 +00001753 case MVT::v2i64: OpcodeIndex = 3;
1754 assert(NumVecs == 1 && "v2i64 type only supported for VST1");
1755 break;
Bob Wilson24f995d2009-10-14 18:32:29 +00001756 }
1757
Bob Wilson1c3ef902011-02-07 17:43:21 +00001758 std::vector<EVT> ResTys;
1759 if (isUpdating)
1760 ResTys.push_back(MVT::i32);
1761 ResTys.push_back(MVT::Other);
1762
Evan Cheng47b7b9f2010-04-16 05:46:06 +00001763 SDValue Pred = getAL(CurDAG);
Bob Wilson226036e2010-03-20 22:13:40 +00001764 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001765 SmallVector<SDValue, 7> Ops;
Evan Chengac0869d2009-11-21 06:21:52 +00001766
Bob Wilson1c3ef902011-02-07 17:43:21 +00001767 // Double registers and VST1/VST2 quad registers are directly supported.
1768 if (is64BitVector || NumVecs <= 2) {
Bob Wilson7de68142011-02-07 17:43:15 +00001769 SDValue SrcReg;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001770 if (NumVecs == 1) {
Bob Wilson1c3ef902011-02-07 17:43:21 +00001771 SrcReg = N->getOperand(Vec0Idx);
1772 } else if (is64BitVector) {
Evan Cheng0ce537a2010-05-11 01:19:40 +00001773 // Form a REG_SEQUENCE to force register allocation.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001774 SDValue V0 = N->getOperand(Vec0Idx + 0);
1775 SDValue V1 = N->getOperand(Vec0Idx + 1);
Evan Cheng0ce537a2010-05-11 01:19:40 +00001776 if (NumVecs == 2)
Bob Wilson7de68142011-02-07 17:43:15 +00001777 SrcReg = SDValue(PairDRegs(MVT::v2i64, V0, V1), 0);
Evan Cheng0ce537a2010-05-11 01:19:40 +00001778 else {
Bob Wilson1c3ef902011-02-07 17:43:21 +00001779 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilson7de68142011-02-07 17:43:15 +00001780 // If it's a vst3, form a quad D-register and leave the last part as
Evan Cheng0ce537a2010-05-11 01:19:40 +00001781 // an undef.
1782 SDValue V3 = (NumVecs == 3)
1783 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,dl,VT), 0)
Bob Wilson1c3ef902011-02-07 17:43:21 +00001784 : N->getOperand(Vec0Idx + 3);
Bob Wilson7de68142011-02-07 17:43:15 +00001785 SrcReg = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
Evan Cheng0ce537a2010-05-11 01:19:40 +00001786 }
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001787 } else {
1788 // Form a QQ register.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001789 SDValue Q0 = N->getOperand(Vec0Idx);
1790 SDValue Q1 = N->getOperand(Vec0Idx + 1);
Bob Wilson7de68142011-02-07 17:43:15 +00001791 SrcReg = SDValue(PairQRegs(MVT::v4i64, Q0, Q1), 0);
Bob Wilson24f995d2009-10-14 18:32:29 +00001792 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00001793
1794 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1795 QOpcodes0[OpcodeIndex]);
1796 Ops.push_back(MemAddr);
1797 Ops.push_back(Align);
1798 if (isUpdating) {
1799 SDValue Inc = N->getOperand(AddrOpIdx + 1);
Jim Grosbach4334e032011-10-31 21:50:31 +00001800 // FIXME: VST1 fixed increment doesn't need Reg0. Remove the reg0
1801 // case entirely when the rest are updated to that form, too.
1802 if (NumVecs == 1 && !isa<ConstantSDNode>(Inc.getNode()))
1803 Opc = getVLDSTRegisterUpdateOpcode(Opc);
1804 // We use a VST1 for v1i64 even if the pseudo says vld2/3/4, so
1805 // check for that explicitly too. Horribly hacky, but temporary.
1806 if ((NumVecs != 1 && Opc != ARM::VST1q64PseudoWB_fixed) ||
1807 !isa<ConstantSDNode>(Inc.getNode()))
1808 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001809 }
1810 Ops.push_back(SrcReg);
1811 Ops.push_back(Pred);
1812 Ops.push_back(Reg0);
1813 Ops.push_back(Chain);
Evan Chengb58a3402011-04-19 00:04:03 +00001814 SDNode *VSt =
1815 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
1816
1817 // Transfer memoperands.
1818 cast<MachineSDNode>(VSt)->setMemRefs(MemOp, MemOp + 1);
1819
1820 return VSt;
Bob Wilson24f995d2009-10-14 18:32:29 +00001821 }
1822
1823 // Otherwise, quad registers are stored with two separate instructions,
1824 // where one stores the even registers and the other stores the odd registers.
Evan Cheng7189fd02010-05-15 07:53:37 +00001825
Bob Wilson07f6e802010-06-16 21:34:01 +00001826 // Form the QQQQ REG_SEQUENCE.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001827 SDValue V0 = N->getOperand(Vec0Idx + 0);
1828 SDValue V1 = N->getOperand(Vec0Idx + 1);
1829 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001830 SDValue V3 = (NumVecs == 3)
1831 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
Bob Wilson1c3ef902011-02-07 17:43:21 +00001832 : N->getOperand(Vec0Idx + 3);
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001833 SDValue RegSeq = SDValue(QuadQRegs(MVT::v8i64, V0, V1, V2, V3), 0);
Bob Wilson07f6e802010-06-16 21:34:01 +00001834
Bob Wilson1c3ef902011-02-07 17:43:21 +00001835 // Store the even D registers. This is always an updating store, so that it
1836 // provides the address to the second store for the odd subregs.
Bob Wilson7de68142011-02-07 17:43:15 +00001837 const SDValue OpsA[] = { MemAddr, Align, Reg0, RegSeq, Pred, Reg0, Chain };
1838 SDNode *VStA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
1839 MemAddr.getValueType(),
1840 MVT::Other, OpsA, 7);
Evan Chengb58a3402011-04-19 00:04:03 +00001841 cast<MachineSDNode>(VStA)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson07f6e802010-06-16 21:34:01 +00001842 Chain = SDValue(VStA, 1);
1843
1844 // Store the odd D registers.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001845 Ops.push_back(SDValue(VStA, 0));
1846 Ops.push_back(Align);
1847 if (isUpdating) {
1848 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1849 assert(isa<ConstantSDNode>(Inc.getNode()) &&
1850 "only constant post-increment update allowed for VST3/4");
1851 (void)Inc;
1852 Ops.push_back(Reg0);
1853 }
1854 Ops.push_back(RegSeq);
1855 Ops.push_back(Pred);
1856 Ops.push_back(Reg0);
1857 Ops.push_back(Chain);
Evan Chengb58a3402011-04-19 00:04:03 +00001858 SDNode *VStB = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys,
1859 Ops.data(), Ops.size());
1860 cast<MachineSDNode>(VStB)->setMemRefs(MemOp, MemOp + 1);
1861 return VStB;
Bob Wilson24f995d2009-10-14 18:32:29 +00001862}
1863
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001864SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDNode *N, bool IsLoad,
Bob Wilson1c3ef902011-02-07 17:43:21 +00001865 bool isUpdating, unsigned NumVecs,
1866 unsigned *DOpcodes,
Bob Wilson8466fa12010-09-13 23:01:35 +00001867 unsigned *QOpcodes) {
Bob Wilson96493442009-10-14 16:46:45 +00001868 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001869 DebugLoc dl = N->getDebugLoc();
1870
Bob Wilson226036e2010-03-20 22:13:40 +00001871 SDValue MemAddr, Align;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001872 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1873 unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
1874 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Bob Wilsona7c397c2009-10-14 16:19:03 +00001875 return NULL;
1876
Evan Chengb58a3402011-04-19 00:04:03 +00001877 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1878 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1879
Bob Wilsona7c397c2009-10-14 16:19:03 +00001880 SDValue Chain = N->getOperand(0);
1881 unsigned Lane =
Bob Wilson1c3ef902011-02-07 17:43:21 +00001882 cast<ConstantSDNode>(N->getOperand(Vec0Idx + NumVecs))->getZExtValue();
1883 EVT VT = N->getOperand(Vec0Idx).getValueType();
Bob Wilsona7c397c2009-10-14 16:19:03 +00001884 bool is64BitVector = VT.is64BitVector();
1885
Bob Wilson665814b2010-11-01 23:40:51 +00001886 unsigned Alignment = 0;
Bob Wilson3454ed92010-10-19 00:16:32 +00001887 if (NumVecs != 3) {
Bob Wilson665814b2010-11-01 23:40:51 +00001888 Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
Bob Wilson3454ed92010-10-19 00:16:32 +00001889 unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
1890 if (Alignment > NumBytes)
1891 Alignment = NumBytes;
Bob Wilsona92bac62010-12-10 19:37:42 +00001892 if (Alignment < 8 && Alignment < NumBytes)
1893 Alignment = 0;
Bob Wilson3454ed92010-10-19 00:16:32 +00001894 // Alignment must be a power of two; make sure of that.
1895 Alignment = (Alignment & -Alignment);
Bob Wilson665814b2010-11-01 23:40:51 +00001896 if (Alignment == 1)
1897 Alignment = 0;
Bob Wilson3454ed92010-10-19 00:16:32 +00001898 }
Bob Wilson665814b2010-11-01 23:40:51 +00001899 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilson3454ed92010-10-19 00:16:32 +00001900
Bob Wilsona7c397c2009-10-14 16:19:03 +00001901 unsigned OpcodeIndex;
1902 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson96493442009-10-14 16:46:45 +00001903 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001904 // Double-register operations:
1905 case MVT::v8i8: OpcodeIndex = 0; break;
1906 case MVT::v4i16: OpcodeIndex = 1; break;
1907 case MVT::v2f32:
1908 case MVT::v2i32: OpcodeIndex = 2; break;
1909 // Quad-register operations:
1910 case MVT::v8i16: OpcodeIndex = 0; break;
1911 case MVT::v4f32:
1912 case MVT::v4i32: OpcodeIndex = 1; break;
1913 }
1914
Bob Wilson1c3ef902011-02-07 17:43:21 +00001915 std::vector<EVT> ResTys;
1916 if (IsLoad) {
1917 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1918 if (!is64BitVector)
1919 ResTyElts *= 2;
1920 ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(),
1921 MVT::i64, ResTyElts));
1922 }
1923 if (isUpdating)
1924 ResTys.push_back(MVT::i32);
1925 ResTys.push_back(MVT::Other);
1926
Evan Cheng47b7b9f2010-04-16 05:46:06 +00001927 SDValue Pred = getAL(CurDAG);
Bob Wilson226036e2010-03-20 22:13:40 +00001928 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Chengac0869d2009-11-21 06:21:52 +00001929
Bob Wilson1c3ef902011-02-07 17:43:21 +00001930 SmallVector<SDValue, 8> Ops;
Bob Wilsona7c397c2009-10-14 16:19:03 +00001931 Ops.push_back(MemAddr);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001932 Ops.push_back(Align);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001933 if (isUpdating) {
1934 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1935 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
1936 }
Bob Wilson07f6e802010-06-16 21:34:01 +00001937
Bob Wilson8466fa12010-09-13 23:01:35 +00001938 SDValue SuperReg;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001939 SDValue V0 = N->getOperand(Vec0Idx + 0);
1940 SDValue V1 = N->getOperand(Vec0Idx + 1);
Bob Wilson8466fa12010-09-13 23:01:35 +00001941 if (NumVecs == 2) {
1942 if (is64BitVector)
1943 SuperReg = SDValue(PairDRegs(MVT::v2i64, V0, V1), 0);
1944 else
1945 SuperReg = SDValue(PairQRegs(MVT::v4i64, V0, V1), 0);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001946 } else {
Bob Wilson1c3ef902011-02-07 17:43:21 +00001947 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilson8466fa12010-09-13 23:01:35 +00001948 SDValue V3 = (NumVecs == 3)
Bob Wilson1c3ef902011-02-07 17:43:21 +00001949 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
1950 : N->getOperand(Vec0Idx + 3);
Bob Wilson8466fa12010-09-13 23:01:35 +00001951 if (is64BitVector)
1952 SuperReg = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
1953 else
1954 SuperReg = SDValue(QuadQRegs(MVT::v8i64, V0, V1, V2, V3), 0);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001955 }
Bob Wilson8466fa12010-09-13 23:01:35 +00001956 Ops.push_back(SuperReg);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001957 Ops.push_back(getI32Imm(Lane));
Evan Chengac0869d2009-11-21 06:21:52 +00001958 Ops.push_back(Pred);
Bob Wilson226036e2010-03-20 22:13:40 +00001959 Ops.push_back(Reg0);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001960 Ops.push_back(Chain);
1961
Bob Wilson1c3ef902011-02-07 17:43:21 +00001962 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1963 QOpcodes[OpcodeIndex]);
1964 SDNode *VLdLn = CurDAG->getMachineNode(Opc, dl, ResTys,
1965 Ops.data(), Ops.size());
Evan Chengb58a3402011-04-19 00:04:03 +00001966 cast<MachineSDNode>(VLdLn)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson96493442009-10-14 16:46:45 +00001967 if (!IsLoad)
Bob Wilson1c3ef902011-02-07 17:43:21 +00001968 return VLdLn;
Evan Cheng7092c2b2010-05-15 01:36:29 +00001969
Bob Wilson8466fa12010-09-13 23:01:35 +00001970 // Extract the subregisters.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001971 SuperReg = SDValue(VLdLn, 0);
1972 assert(ARM::dsub_7 == ARM::dsub_0+7 &&
1973 ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
1974 unsigned Sub0 = is64BitVector ? ARM::dsub_0 : ARM::qsub_0;
Bob Wilson07f6e802010-06-16 21:34:01 +00001975 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1976 ReplaceUses(SDValue(N, Vec),
Bob Wilson1c3ef902011-02-07 17:43:21 +00001977 CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
1978 ReplaceUses(SDValue(N, NumVecs), SDValue(VLdLn, 1));
1979 if (isUpdating)
1980 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdLn, 2));
Bob Wilsona7c397c2009-10-14 16:19:03 +00001981 return NULL;
1982}
1983
Bob Wilson1c3ef902011-02-07 17:43:21 +00001984SDNode *ARMDAGToDAGISel::SelectVLDDup(SDNode *N, bool isUpdating,
1985 unsigned NumVecs, unsigned *Opcodes) {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001986 assert(NumVecs >=2 && NumVecs <= 4 && "VLDDup NumVecs out-of-range");
1987 DebugLoc dl = N->getDebugLoc();
1988
1989 SDValue MemAddr, Align;
1990 if (!SelectAddrMode6(N, N->getOperand(1), MemAddr, Align))
1991 return NULL;
1992
Evan Chengb58a3402011-04-19 00:04:03 +00001993 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1994 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1995
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001996 SDValue Chain = N->getOperand(0);
1997 EVT VT = N->getValueType(0);
1998
1999 unsigned Alignment = 0;
2000 if (NumVecs != 3) {
2001 Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
2002 unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
2003 if (Alignment > NumBytes)
2004 Alignment = NumBytes;
Bob Wilsona92bac62010-12-10 19:37:42 +00002005 if (Alignment < 8 && Alignment < NumBytes)
2006 Alignment = 0;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002007 // Alignment must be a power of two; make sure of that.
2008 Alignment = (Alignment & -Alignment);
2009 if (Alignment == 1)
2010 Alignment = 0;
2011 }
2012 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
2013
2014 unsigned OpcodeIndex;
2015 switch (VT.getSimpleVT().SimpleTy) {
2016 default: llvm_unreachable("unhandled vld-dup type");
2017 case MVT::v8i8: OpcodeIndex = 0; break;
2018 case MVT::v4i16: OpcodeIndex = 1; break;
2019 case MVT::v2f32:
2020 case MVT::v2i32: OpcodeIndex = 2; break;
2021 }
2022
2023 SDValue Pred = getAL(CurDAG);
2024 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2025 SDValue SuperReg;
2026 unsigned Opc = Opcodes[OpcodeIndex];
Bob Wilson1c3ef902011-02-07 17:43:21 +00002027 SmallVector<SDValue, 6> Ops;
2028 Ops.push_back(MemAddr);
2029 Ops.push_back(Align);
2030 if (isUpdating) {
2031 SDValue Inc = N->getOperand(2);
2032 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
2033 }
2034 Ops.push_back(Pred);
2035 Ops.push_back(Reg0);
2036 Ops.push_back(Chain);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002037
2038 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
Bob Wilson1c3ef902011-02-07 17:43:21 +00002039 std::vector<EVT> ResTys;
Evan Chengb58a3402011-04-19 00:04:03 +00002040 ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), MVT::i64,ResTyElts));
Bob Wilson1c3ef902011-02-07 17:43:21 +00002041 if (isUpdating)
2042 ResTys.push_back(MVT::i32);
2043 ResTys.push_back(MVT::Other);
2044 SDNode *VLdDup =
2045 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
Evan Chengb58a3402011-04-19 00:04:03 +00002046 cast<MachineSDNode>(VLdDup)->setMemRefs(MemOp, MemOp + 1);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002047 SuperReg = SDValue(VLdDup, 0);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002048
2049 // Extract the subregisters.
2050 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2051 unsigned SubIdx = ARM::dsub_0;
2052 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
2053 ReplaceUses(SDValue(N, Vec),
2054 CurDAG->getTargetExtractSubreg(SubIdx+Vec, dl, VT, SuperReg));
Bob Wilson1c3ef902011-02-07 17:43:21 +00002055 ReplaceUses(SDValue(N, NumVecs), SDValue(VLdDup, 1));
2056 if (isUpdating)
2057 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdDup, 2));
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002058 return NULL;
2059}
2060
Bob Wilson78dfbc32010-07-07 00:08:54 +00002061SDNode *ARMDAGToDAGISel::SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs,
2062 unsigned Opc) {
Bob Wilsond491d6e2010-07-06 23:36:25 +00002063 assert(NumVecs >= 2 && NumVecs <= 4 && "VTBL NumVecs out-of-range");
2064 DebugLoc dl = N->getDebugLoc();
2065 EVT VT = N->getValueType(0);
Bob Wilson78dfbc32010-07-07 00:08:54 +00002066 unsigned FirstTblReg = IsExt ? 2 : 1;
Bob Wilsond491d6e2010-07-06 23:36:25 +00002067
2068 // Form a REG_SEQUENCE to force register allocation.
2069 SDValue RegSeq;
Bob Wilson78dfbc32010-07-07 00:08:54 +00002070 SDValue V0 = N->getOperand(FirstTblReg + 0);
2071 SDValue V1 = N->getOperand(FirstTblReg + 1);
Bob Wilsond491d6e2010-07-06 23:36:25 +00002072 if (NumVecs == 2)
2073 RegSeq = SDValue(PairDRegs(MVT::v16i8, V0, V1), 0);
2074 else {
Bob Wilson78dfbc32010-07-07 00:08:54 +00002075 SDValue V2 = N->getOperand(FirstTblReg + 2);
Jim Grosbach3ab56582010-10-21 19:38:40 +00002076 // If it's a vtbl3, form a quad D-register and leave the last part as
Bob Wilsond491d6e2010-07-06 23:36:25 +00002077 // an undef.
2078 SDValue V3 = (NumVecs == 3)
2079 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
Bob Wilson78dfbc32010-07-07 00:08:54 +00002080 : N->getOperand(FirstTblReg + 3);
Bob Wilsond491d6e2010-07-06 23:36:25 +00002081 RegSeq = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
2082 }
2083
Bob Wilson78dfbc32010-07-07 00:08:54 +00002084 SmallVector<SDValue, 6> Ops;
2085 if (IsExt)
2086 Ops.push_back(N->getOperand(1));
Bob Wilsonbd916c52010-09-13 23:55:10 +00002087 Ops.push_back(RegSeq);
Bob Wilson78dfbc32010-07-07 00:08:54 +00002088 Ops.push_back(N->getOperand(FirstTblReg + NumVecs));
Bob Wilsond491d6e2010-07-06 23:36:25 +00002089 Ops.push_back(getAL(CurDAG)); // predicate
2090 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // predicate register
Bob Wilson78dfbc32010-07-07 00:08:54 +00002091 return CurDAG->getMachineNode(Opc, dl, VT, Ops.data(), Ops.size());
Bob Wilsond491d6e2010-07-06 23:36:25 +00002092}
2093
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002094SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDNode *N,
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002095 bool isSigned) {
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002096 if (!Subtarget->hasV6T2Ops())
2097 return NULL;
Bob Wilson96493442009-10-14 16:46:45 +00002098
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002099 unsigned Opc = isSigned ? (Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX)
2100 : (Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX);
2101
2102
2103 // For unsigned extracts, check for a shift right and mask
2104 unsigned And_imm = 0;
2105 if (N->getOpcode() == ISD::AND) {
2106 if (isOpcWithIntImmediate(N, ISD::AND, And_imm)) {
2107
2108 // The immediate is a mask of the low bits iff imm & (imm+1) == 0
2109 if (And_imm & (And_imm + 1))
2110 return NULL;
2111
2112 unsigned Srl_imm = 0;
2113 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL,
2114 Srl_imm)) {
2115 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
2116
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002117 // Note: The width operand is encoded as width-1.
2118 unsigned Width = CountTrailingOnes_32(And_imm) - 1;
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002119 unsigned LSB = Srl_imm;
2120 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2121 SDValue Ops[] = { N->getOperand(0).getOperand(0),
2122 CurDAG->getTargetConstant(LSB, MVT::i32),
2123 CurDAG->getTargetConstant(Width, MVT::i32),
2124 getAL(CurDAG), Reg0 };
2125 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
2126 }
2127 }
2128 return NULL;
2129 }
2130
2131 // Otherwise, we're looking for a shift of a shift
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002132 unsigned Shl_imm = 0;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002133 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, Shl_imm)) {
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002134 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
2135 unsigned Srl_imm = 0;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002136 if (isInt32Immediate(N->getOperand(1), Srl_imm)) {
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002137 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002138 // Note: The width operand is encoded as width-1.
2139 unsigned Width = 32 - Srl_imm - 1;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002140 int LSB = Srl_imm - Shl_imm;
Evan Cheng8000c6c2009-10-22 00:40:00 +00002141 if (LSB < 0)
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002142 return NULL;
2143 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002144 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002145 CurDAG->getTargetConstant(LSB, MVT::i32),
2146 CurDAG->getTargetConstant(Width, MVT::i32),
2147 getAL(CurDAG), Reg0 };
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002148 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002149 }
2150 }
2151 return NULL;
2152}
2153
Evan Cheng9ef48352009-11-20 00:54:03 +00002154SDNode *ARMDAGToDAGISel::
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002155SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002156 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
2157 SDValue CPTmp0;
2158 SDValue CPTmp1;
Chris Lattner52a261b2010-09-21 20:31:19 +00002159 if (SelectT2ShifterOperandReg(TrueVal, CPTmp0, CPTmp1)) {
Evan Cheng9ef48352009-11-20 00:54:03 +00002160 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
2161 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
2162 unsigned Opc = 0;
2163 switch (SOShOp) {
2164 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
2165 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
2166 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
2167 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
2168 default:
2169 llvm_unreachable("Unknown so_reg opcode!");
2170 break;
2171 }
2172 SDValue SOShImm =
2173 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
2174 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2175 SDValue Ops[] = { FalseVal, CPTmp0, SOShImm, CC, CCR, InFlag };
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002176 return CurDAG->SelectNodeTo(N, Opc, MVT::i32,Ops, 6);
Evan Cheng9ef48352009-11-20 00:54:03 +00002177 }
2178 return 0;
2179}
2180
2181SDNode *ARMDAGToDAGISel::
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002182SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002183 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
2184 SDValue CPTmp0;
2185 SDValue CPTmp1;
2186 SDValue CPTmp2;
Owen Anderson152d4a42011-07-21 23:38:37 +00002187 if (SelectImmShifterOperand(TrueVal, CPTmp0, CPTmp2)) {
Evan Cheng9ef48352009-11-20 00:54:03 +00002188 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
Owen Andersone0a03142011-07-22 18:30:30 +00002189 SDValue Ops[] = { FalseVal, CPTmp0, CPTmp2, CC, CCR, InFlag };
2190 return CurDAG->SelectNodeTo(N, ARM::MOVCCsi, MVT::i32, Ops, 6);
Owen Anderson92a20222011-07-21 18:54:16 +00002191 }
2192
2193 if (SelectRegShifterOperand(TrueVal, CPTmp0, CPTmp1, CPTmp2)) {
2194 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2195 SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CPTmp2, CC, CCR, InFlag };
2196 return CurDAG->SelectNodeTo(N, ARM::MOVCCsr, MVT::i32, Ops, 7);
Evan Cheng9ef48352009-11-20 00:54:03 +00002197 }
2198 return 0;
2199}
2200
2201SDNode *ARMDAGToDAGISel::
Jim Grosbacha4257162010-10-07 00:53:56 +00002202SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng6b194912010-11-17 20:56:30 +00002203 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
Evan Cheng9ef48352009-11-20 00:54:03 +00002204 ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
Evan Chengff96b632010-11-19 23:01:16 +00002205 if (!T)
Evan Cheng9ef48352009-11-20 00:54:03 +00002206 return 0;
2207
Evan Cheng63f35442010-11-13 02:25:14 +00002208 unsigned Opc = 0;
Jim Grosbacha4257162010-10-07 00:53:56 +00002209 unsigned TrueImm = T->getZExtValue();
Evan Cheng6b194912010-11-17 20:56:30 +00002210 if (is_t2_so_imm(TrueImm)) {
2211 Opc = ARM::t2MOVCCi;
2212 } else if (TrueImm <= 0xffff) {
2213 Opc = ARM::t2MOVCCi16;
Evan Cheng63f35442010-11-13 02:25:14 +00002214 } else if (is_t2_so_imm_not(TrueImm)) {
2215 TrueImm = ~TrueImm;
2216 Opc = ARM::t2MVNCCi;
Evan Cheng6b194912010-11-17 20:56:30 +00002217 } else if (TrueVal.getNode()->hasOneUse() && Subtarget->hasV6T2Ops()) {
Evan Cheng63f35442010-11-13 02:25:14 +00002218 // Large immediate.
2219 Opc = ARM::t2MOVCCi32imm;
2220 }
2221
2222 if (Opc) {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002223 SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32);
Evan Cheng9ef48352009-11-20 00:54:03 +00002224 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2225 SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
Evan Cheng63f35442010-11-13 02:25:14 +00002226 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Cheng9ef48352009-11-20 00:54:03 +00002227 }
Evan Cheng63f35442010-11-13 02:25:14 +00002228
Evan Cheng9ef48352009-11-20 00:54:03 +00002229 return 0;
2230}
2231
2232SDNode *ARMDAGToDAGISel::
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002233SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng6b194912010-11-17 20:56:30 +00002234 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
Evan Cheng9ef48352009-11-20 00:54:03 +00002235 ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
2236 if (!T)
2237 return 0;
2238
Evan Cheng63f35442010-11-13 02:25:14 +00002239 unsigned Opc = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002240 unsigned TrueImm = T->getZExtValue();
Evan Cheng875a6ac2010-11-12 22:42:47 +00002241 bool isSoImm = is_so_imm(TrueImm);
Evan Cheng6b194912010-11-17 20:56:30 +00002242 if (isSoImm) {
2243 Opc = ARM::MOVCCi;
2244 } else if (Subtarget->hasV6T2Ops() && TrueImm <= 0xffff) {
2245 Opc = ARM::MOVCCi16;
Evan Cheng63f35442010-11-13 02:25:14 +00002246 } else if (is_so_imm_not(TrueImm)) {
2247 TrueImm = ~TrueImm;
2248 Opc = ARM::MVNCCi;
Evan Cheng6b194912010-11-17 20:56:30 +00002249 } else if (TrueVal.getNode()->hasOneUse() &&
2250 (Subtarget->hasV6T2Ops() || ARM_AM::isSOImmTwoPartVal(TrueImm))) {
Evan Cheng63f35442010-11-13 02:25:14 +00002251 // Large immediate.
2252 Opc = ARM::MOVCCi32imm;
2253 }
2254
2255 if (Opc) {
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002256 SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32);
Evan Cheng9ef48352009-11-20 00:54:03 +00002257 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2258 SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
Evan Cheng63f35442010-11-13 02:25:14 +00002259 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Cheng9ef48352009-11-20 00:54:03 +00002260 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00002261
Evan Cheng9ef48352009-11-20 00:54:03 +00002262 return 0;
2263}
2264
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002265SDNode *ARMDAGToDAGISel::SelectCMOVOp(SDNode *N) {
2266 EVT VT = N->getValueType(0);
2267 SDValue FalseVal = N->getOperand(0);
2268 SDValue TrueVal = N->getOperand(1);
2269 SDValue CC = N->getOperand(2);
2270 SDValue CCR = N->getOperand(3);
2271 SDValue InFlag = N->getOperand(4);
Evan Cheng9ef48352009-11-20 00:54:03 +00002272 assert(CC.getOpcode() == ISD::Constant);
2273 assert(CCR.getOpcode() == ISD::Register);
2274 ARMCC::CondCodes CCVal =
2275 (ARMCC::CondCodes)cast<ConstantSDNode>(CC)->getZExtValue();
Evan Cheng07ba9062009-11-19 21:45:22 +00002276
2277 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
2278 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
2279 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
2280 // Pattern complexity = 18 cost = 1 size = 0
2281 SDValue CPTmp0;
2282 SDValue CPTmp1;
2283 SDValue CPTmp2;
2284 if (Subtarget->isThumb()) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002285 SDNode *Res = SelectT2CMOVShiftOp(N, FalseVal, TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002286 CCVal, CCR, InFlag);
2287 if (!Res)
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002288 Res = SelectT2CMOVShiftOp(N, TrueVal, FalseVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002289 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2290 if (Res)
2291 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00002292 } else {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002293 SDNode *Res = SelectARMCMOVShiftOp(N, FalseVal, TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002294 CCVal, CCR, InFlag);
2295 if (!Res)
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002296 Res = SelectARMCMOVShiftOp(N, TrueVal, FalseVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002297 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2298 if (Res)
2299 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00002300 }
2301
2302 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +00002303 // (imm:i32)<<P:Pred_so_imm>>:$true,
Evan Cheng07ba9062009-11-19 21:45:22 +00002304 // (imm:i32):$cc)
2305 // Emits: (MOVCCi:i32 GPR:i32:$false,
2306 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
2307 // Pattern complexity = 10 cost = 1 size = 0
Evan Cheng9ef48352009-11-20 00:54:03 +00002308 if (Subtarget->isThumb()) {
Jim Grosbacha4257162010-10-07 00:53:56 +00002309 SDNode *Res = SelectT2CMOVImmOp(N, FalseVal, TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002310 CCVal, CCR, InFlag);
2311 if (!Res)
Jim Grosbacha4257162010-10-07 00:53:56 +00002312 Res = SelectT2CMOVImmOp(N, TrueVal, FalseVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002313 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2314 if (Res)
2315 return Res;
2316 } else {
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002317 SDNode *Res = SelectARMCMOVImmOp(N, FalseVal, TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002318 CCVal, CCR, InFlag);
2319 if (!Res)
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002320 Res = SelectARMCMOVImmOp(N, TrueVal, FalseVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002321 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2322 if (Res)
2323 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00002324 }
2325 }
2326
2327 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2328 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2329 // Pattern complexity = 6 cost = 1 size = 0
2330 //
2331 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2332 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2333 // Pattern complexity = 6 cost = 11 size = 0
2334 //
Jim Grosbach3c5edaa2011-03-11 23:15:02 +00002335 // Also VMOVScc and VMOVDcc.
Evan Cheng9ef48352009-11-20 00:54:03 +00002336 SDValue Tmp2 = CurDAG->getTargetConstant(CCVal, MVT::i32);
2337 SDValue Ops[] = { FalseVal, TrueVal, Tmp2, CCR, InFlag };
Evan Cheng07ba9062009-11-19 21:45:22 +00002338 unsigned Opc = 0;
2339 switch (VT.getSimpleVT().SimpleTy) {
2340 default: assert(false && "Illegal conditional move type!");
2341 break;
2342 case MVT::i32:
2343 Opc = Subtarget->isThumb()
2344 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
2345 : ARM::MOVCCr;
2346 break;
2347 case MVT::f32:
2348 Opc = ARM::VMOVScc;
2349 break;
2350 case MVT::f64:
2351 Opc = ARM::VMOVDcc;
2352 break;
2353 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002354 return CurDAG->SelectNodeTo(N, Opc, VT, Ops, 5);
Evan Cheng07ba9062009-11-19 21:45:22 +00002355}
2356
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002357/// Target-specific DAG combining for ISD::XOR.
2358/// Target-independent combining lowers SELECT_CC nodes of the form
2359/// select_cc setg[ge] X, 0, X, -X
2360/// select_cc setgt X, -1, X, -X
2361/// select_cc setl[te] X, 0, -X, X
2362/// select_cc setlt X, 1, -X, X
2363/// which represent Integer ABS into:
2364/// Y = sra (X, size(X)-1); xor (add (X, Y), Y)
2365/// ARM instruction selection detects the latter and matches it to
2366/// ARM::ABS or ARM::t2ABS machine node.
2367SDNode *ARMDAGToDAGISel::SelectABSOp(SDNode *N){
2368 SDValue XORSrc0 = N->getOperand(0);
2369 SDValue XORSrc1 = N->getOperand(1);
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002370 EVT VT = N->getValueType(0);
2371
2372 if (DisableARMIntABS)
2373 return NULL;
2374
2375 if (Subtarget->isThumb1Only())
2376 return NULL;
2377
2378 if (XORSrc0.getOpcode() != ISD::ADD ||
2379 XORSrc1.getOpcode() != ISD::SRA)
2380 return NULL;
2381
2382 SDValue ADDSrc0 = XORSrc0.getOperand(0);
2383 SDValue ADDSrc1 = XORSrc0.getOperand(1);
2384 SDValue SRASrc0 = XORSrc1.getOperand(0);
2385 SDValue SRASrc1 = XORSrc1.getOperand(1);
2386 ConstantSDNode *SRAConstant = dyn_cast<ConstantSDNode>(SRASrc1);
2387 EVT XType = SRASrc0.getValueType();
2388 unsigned Size = XType.getSizeInBits() - 1;
2389
2390 if (ADDSrc1 == XORSrc1 &&
2391 ADDSrc0 == SRASrc0 &&
2392 XType.isInteger() &&
2393 SRAConstant != NULL &&
2394 Size == SRAConstant->getZExtValue()) {
2395
2396 unsigned Opcode = ARM::ABS;
2397 if (Subtarget->isThumb2())
2398 Opcode = ARM::t2ABS;
2399
2400 return CurDAG->SelectNodeTo(N, Opcode, VT, ADDSrc0);
2401 }
2402
2403 return NULL;
2404}
2405
Evan Chengde8aa4e2010-05-05 18:28:36 +00002406SDNode *ARMDAGToDAGISel::SelectConcatVector(SDNode *N) {
2407 // The only time a CONCAT_VECTORS operation can have legal types is when
2408 // two 64-bit vectors are concatenated to a 128-bit vector.
2409 EVT VT = N->getValueType(0);
2410 if (!VT.is128BitVector() || N->getNumOperands() != 2)
2411 llvm_unreachable("unexpected CONCAT_VECTORS");
Bob Wilsona1f544b2010-12-17 01:21:08 +00002412 return PairDRegs(VT, N->getOperand(0), N->getOperand(1));
Evan Chengde8aa4e2010-05-05 18:28:36 +00002413}
2414
Eli Friedman2bdffe42011-08-31 00:31:29 +00002415SDNode *ARMDAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00002416 SmallVector<SDValue, 6> Ops;
2417 Ops.push_back(Node->getOperand(1)); // Ptr
2418 Ops.push_back(Node->getOperand(2)); // Low part of Val1
2419 Ops.push_back(Node->getOperand(3)); // High part of Val1
Owen Andersond84192f2011-08-31 20:00:11 +00002420 if (Opc == ARM::ATOMCMPXCHG6432) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00002421 Ops.push_back(Node->getOperand(4)); // Low part of Val2
2422 Ops.push_back(Node->getOperand(5)); // High part of Val2
2423 }
2424 Ops.push_back(Node->getOperand(0)); // Chain
Eli Friedman2bdffe42011-08-31 00:31:29 +00002425 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2426 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Eli Friedman2bdffe42011-08-31 00:31:29 +00002427 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
Eli Friedman4d3f3292011-08-31 17:52:22 +00002428 MVT::i32, MVT::i32, MVT::Other,
2429 Ops.data() ,Ops.size());
Eli Friedman2bdffe42011-08-31 00:31:29 +00002430 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
2431 return ResNode;
2432}
2433
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002434SDNode *ARMDAGToDAGISel::Select(SDNode *N) {
Dale Johannesened2eee62009-02-06 01:31:28 +00002435 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002436
Dan Gohmane8be6c62008-07-17 19:10:17 +00002437 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00002438 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00002439
2440 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00002441 default: break;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00002442 case ISD::XOR: {
2443 // Select special operations if XOR node forms integer ABS pattern
2444 SDNode *ResNode = SelectABSOp(N);
2445 if (ResNode)
2446 return ResNode;
2447 // Other cases are autogenerated.
2448 break;
2449 }
Evan Chenga8e29892007-01-19 07:51:42 +00002450 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002451 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002452 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002453 if (Subtarget->hasThumb2())
2454 // Thumb2-aware targets have the MOVT instruction, so all immediates can
2455 // be done with MOV + MOVT, at worst.
2456 UseCP = 0;
2457 else {
2458 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00002459 UseCP = (Val > 255 && // MOV
2460 ~Val > 255 && // MOV + MVN
2461 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002462 } else
2463 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
2464 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
2465 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
2466 }
2467
Evan Chenga8e29892007-01-19 07:51:42 +00002468 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00002469 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00002470 CurDAG->getTargetConstantPool(ConstantInt::get(
2471 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00002472 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00002473
2474 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00002475 if (Subtarget->isThumb1Only()) {
Evan Cheng47b7b9f2010-04-16 05:46:06 +00002476 SDValue Pred = getAL(CurDAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00002478 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Jim Grosbach3e333632010-12-15 23:52:36 +00002479 ResNode = CurDAG->getMachineNode(ARM::tLDRpci, dl, MVT::i32, MVT::Other,
Dan Gohman602b0c82009-09-25 18:54:59 +00002480 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00002481 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002482 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00002483 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00002485 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00002487 CurDAG->getEntryNode()
2488 };
Dan Gohman602b0c82009-09-25 18:54:59 +00002489 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
Jim Grosbach3e556122010-10-26 22:37:02 +00002490 Ops, 5);
Evan Cheng012f2d92007-01-24 08:53:17 +00002491 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002492 ReplaceUses(SDValue(N, 0), SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00002493 return NULL;
2494 }
Jim Grosbach764ab522009-08-11 15:33:49 +00002495
Evan Chenga8e29892007-01-19 07:51:42 +00002496 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00002497 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002498 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00002499 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00002500 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00002501 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00002502 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00002503 if (Subtarget->isThumb1Only()) {
Jim Grosbach5b815842011-08-24 17:46:13 +00002504 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
2505 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
2506 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, Ops, 4);
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002507 } else {
David Goodwin419c6152009-07-14 18:48:51 +00002508 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
2509 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00002510 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
2511 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2512 CurDAG->getRegister(0, MVT::i32) };
2513 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00002514 }
Evan Chenga8e29892007-01-19 07:51:42 +00002515 }
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002516 case ISD::SRL:
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002517 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002518 return I;
2519 break;
2520 case ISD::SRA:
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002521 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, true))
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002522 return I;
2523 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002524 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002525 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00002526 break;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002527 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002528 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002529 if (!RHSV) break;
2530 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00002531 unsigned ShImm = Log2_32(RHSV-1);
2532 if (ShImm >= 32)
2533 break;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002534 SDValue V = N->getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002535 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2537 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00002538 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00002539 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002541 } else {
2542 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson92a20222011-07-21 18:54:16 +00002543 return CurDAG->SelectNodeTo(N, ARM::ADDrsi, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002544 }
Evan Chenga8e29892007-01-19 07:51:42 +00002545 }
2546 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00002547 unsigned ShImm = Log2_32(RHSV+1);
2548 if (ShImm >= 32)
2549 break;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002550 SDValue V = N->getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002551 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00002552 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2553 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00002554 if (Subtarget->isThumb()) {
Bob Wilson13ef8402010-05-28 00:27:15 +00002555 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
2556 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002557 } else {
2558 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson92a20222011-07-21 18:54:16 +00002559 return CurDAG->SelectNodeTo(N, ARM::RSBrsi, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002560 }
Evan Chenga8e29892007-01-19 07:51:42 +00002561 }
2562 }
2563 break;
Evan Cheng20956592009-10-21 08:15:52 +00002564 case ISD::AND: {
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002565 // Check for unsigned bitfield extract
2566 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
2567 return I;
2568
Evan Cheng20956592009-10-21 08:15:52 +00002569 // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
2570 // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
2571 // are entirely contributed by c2 and lower 16-bits are entirely contributed
2572 // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
2573 // Select it to: "movt x, ((c1 & 0xffff) >> 16)
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002574 EVT VT = N->getValueType(0);
Evan Cheng20956592009-10-21 08:15:52 +00002575 if (VT != MVT::i32)
2576 break;
2577 unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
2578 ? ARM::t2MOVTi16
2579 : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
2580 if (!Opc)
2581 break;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002582 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Evan Cheng20956592009-10-21 08:15:52 +00002583 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2584 if (!N1C)
2585 break;
2586 if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
2587 SDValue N2 = N0.getOperand(1);
2588 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
2589 if (!N2C)
2590 break;
2591 unsigned N1CVal = N1C->getZExtValue();
2592 unsigned N2CVal = N2C->getZExtValue();
2593 if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
2594 (N1CVal & 0xffffU) == 0xffffU &&
2595 (N2CVal & 0xffffU) == 0x0U) {
2596 SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
2597 MVT::i32);
2598 SDValue Ops[] = { N0.getOperand(0), Imm16,
2599 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
2600 return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4);
2601 }
2602 }
2603 break;
2604 }
Jim Grosbache5165492009-11-09 00:11:35 +00002605 case ARMISD::VMOVRRD:
2606 return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32,
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002607 N->getOperand(0), getAL(CurDAG),
Dan Gohman602b0c82009-09-25 18:54:59 +00002608 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00002609 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002610 if (Subtarget->isThumb1Only())
2611 break;
2612 if (Subtarget->isThumb()) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002613 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00002614 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2615 CurDAG->getRegister(0, MVT::i32) };
Jim Grosbach18f30e62010-06-02 21:53:11 +00002616 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32,Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002617 } else {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002618 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00002619 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2620 CurDAG->getRegister(0, MVT::i32) };
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002621 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2622 ARM::UMULL : ARM::UMULLv5,
2623 dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002624 }
Evan Chengee568cf2007-07-05 07:15:27 +00002625 }
Dan Gohman525178c2007-10-08 18:33:35 +00002626 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002627 if (Subtarget->isThumb1Only())
2628 break;
2629 if (Subtarget->isThumb()) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002630 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00002631 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Jim Grosbach18f30e62010-06-02 21:53:11 +00002632 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32,Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002633 } else {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002634 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00002635 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2636 CurDAG->getRegister(0, MVT::i32) };
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002637 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2638 ARM::SMULL : ARM::SMULLv5,
2639 dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002640 }
Evan Chengee568cf2007-07-05 07:15:27 +00002641 }
Evan Chenga8e29892007-01-19 07:51:42 +00002642 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00002643 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002644 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002645 ResNode = SelectT2IndexedLoad(N);
Evan Chenge88d5ce2009-07-02 07:28:31 +00002646 else
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002647 ResNode = SelectARMIndexedLoad(N);
Evan Chengaf4550f2009-07-02 01:23:32 +00002648 if (ResNode)
2649 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00002650 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00002651 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00002652 }
Evan Chengee568cf2007-07-05 07:15:27 +00002653 case ARMISD::BRCOND: {
2654 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2655 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2656 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002657
Evan Chengee568cf2007-07-05 07:15:27 +00002658 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2659 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
2660 // Pattern complexity = 6 cost = 1 size = 0
2661
David Goodwin5e47a9a2009-06-30 18:04:13 +00002662 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2663 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2664 // Pattern complexity = 6 cost = 1 size = 0
2665
Jim Grosbach764ab522009-08-11 15:33:49 +00002666 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00002667 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002668 SDValue Chain = N->getOperand(0);
2669 SDValue N1 = N->getOperand(1);
2670 SDValue N2 = N->getOperand(2);
2671 SDValue N3 = N->getOperand(3);
2672 SDValue InFlag = N->getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00002673 assert(N1.getOpcode() == ISD::BasicBlock);
2674 assert(N2.getOpcode() == ISD::Constant);
2675 assert(N3.getOpcode() == ISD::Register);
2676
Dan Gohman475871a2008-07-27 21:46:04 +00002677 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002678 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00002679 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002680 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00002681 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002682 MVT::Glue, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00002683 Chain = SDValue(ResNode, 0);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002684 if (N->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00002685 InFlag = SDValue(ResNode, 1);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002686 ReplaceUses(SDValue(N, 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00002687 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002688 ReplaceUses(SDValue(N, 0),
Evan Chenged54de42009-11-19 08:16:50 +00002689 SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00002690 return NULL;
2691 }
Evan Cheng07ba9062009-11-19 21:45:22 +00002692 case ARMISD::CMOV:
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002693 return SelectCMOVOp(N);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002694 case ARMISD::VZIP: {
2695 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002696 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002697 switch (VT.getSimpleVT().SimpleTy) {
2698 default: return NULL;
2699 case MVT::v8i8: Opc = ARM::VZIPd8; break;
2700 case MVT::v4i16: Opc = ARM::VZIPd16; break;
2701 case MVT::v2f32:
2702 case MVT::v2i32: Opc = ARM::VZIPd32; break;
2703 case MVT::v16i8: Opc = ARM::VZIPq8; break;
2704 case MVT::v8i16: Opc = ARM::VZIPq16; break;
2705 case MVT::v4f32:
2706 case MVT::v4i32: Opc = ARM::VZIPq32; break;
2707 }
Evan Cheng47b7b9f2010-04-16 05:46:06 +00002708 SDValue Pred = getAL(CurDAG);
Evan Chengac0869d2009-11-21 06:21:52 +00002709 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2710 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2711 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002712 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002713 case ARMISD::VUZP: {
2714 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002715 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002716 switch (VT.getSimpleVT().SimpleTy) {
2717 default: return NULL;
2718 case MVT::v8i8: Opc = ARM::VUZPd8; break;
2719 case MVT::v4i16: Opc = ARM::VUZPd16; break;
2720 case MVT::v2f32:
2721 case MVT::v2i32: Opc = ARM::VUZPd32; break;
2722 case MVT::v16i8: Opc = ARM::VUZPq8; break;
2723 case MVT::v8i16: Opc = ARM::VUZPq16; break;
2724 case MVT::v4f32:
2725 case MVT::v4i32: Opc = ARM::VUZPq32; break;
2726 }
Evan Cheng47b7b9f2010-04-16 05:46:06 +00002727 SDValue Pred = getAL(CurDAG);
Evan Chengac0869d2009-11-21 06:21:52 +00002728 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2729 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2730 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002731 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002732 case ARMISD::VTRN: {
2733 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002734 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002735 switch (VT.getSimpleVT().SimpleTy) {
2736 default: return NULL;
2737 case MVT::v8i8: Opc = ARM::VTRNd8; break;
2738 case MVT::v4i16: Opc = ARM::VTRNd16; break;
2739 case MVT::v2f32:
2740 case MVT::v2i32: Opc = ARM::VTRNd32; break;
2741 case MVT::v16i8: Opc = ARM::VTRNq8; break;
2742 case MVT::v8i16: Opc = ARM::VTRNq16; break;
2743 case MVT::v4f32:
2744 case MVT::v4i32: Opc = ARM::VTRNq32; break;
2745 }
Evan Cheng47b7b9f2010-04-16 05:46:06 +00002746 SDValue Pred = getAL(CurDAG);
Evan Chengac0869d2009-11-21 06:21:52 +00002747 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2748 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2749 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002750 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00002751 case ARMISD::BUILD_VECTOR: {
2752 EVT VecVT = N->getValueType(0);
2753 EVT EltVT = VecVT.getVectorElementType();
2754 unsigned NumElts = VecVT.getVectorNumElements();
Duncan Sandscdfad362010-11-03 12:17:33 +00002755 if (EltVT == MVT::f64) {
Bob Wilson40cbe7d2010-06-04 00:04:02 +00002756 assert(NumElts == 2 && "unexpected type for BUILD_VECTOR");
2757 return PairDRegs(VecVT, N->getOperand(0), N->getOperand(1));
2758 }
Duncan Sandscdfad362010-11-03 12:17:33 +00002759 assert(EltVT == MVT::f32 && "unexpected type for BUILD_VECTOR");
Bob Wilson40cbe7d2010-06-04 00:04:02 +00002760 if (NumElts == 2)
2761 return PairSRegs(VecVT, N->getOperand(0), N->getOperand(1));
2762 assert(NumElts == 4 && "unexpected type for BUILD_VECTOR");
2763 return QuadSRegs(VecVT, N->getOperand(0), N->getOperand(1),
2764 N->getOperand(2), N->getOperand(3));
2765 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00002766
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002767 case ARMISD::VLD2DUP: {
2768 unsigned Opcodes[] = { ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd16Pseudo,
2769 ARM::VLD2DUPd32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002770 return SelectVLDDup(N, false, 2, Opcodes);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002771 }
2772
Bob Wilson86c6d802010-11-29 19:35:29 +00002773 case ARMISD::VLD3DUP: {
2774 unsigned Opcodes[] = { ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd16Pseudo,
2775 ARM::VLD3DUPd32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002776 return SelectVLDDup(N, false, 3, Opcodes);
Bob Wilson86c6d802010-11-29 19:35:29 +00002777 }
2778
Bob Wilson6c4c9822010-11-30 00:00:35 +00002779 case ARMISD::VLD4DUP: {
2780 unsigned Opcodes[] = { ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd16Pseudo,
2781 ARM::VLD4DUPd32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002782 return SelectVLDDup(N, false, 4, Opcodes);
2783 }
2784
2785 case ARMISD::VLD2DUP_UPD: {
2786 unsigned Opcodes[] = { ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd16Pseudo_UPD,
2787 ARM::VLD2DUPd32Pseudo_UPD };
2788 return SelectVLDDup(N, true, 2, Opcodes);
2789 }
2790
2791 case ARMISD::VLD3DUP_UPD: {
2792 unsigned Opcodes[] = { ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd16Pseudo_UPD,
2793 ARM::VLD3DUPd32Pseudo_UPD };
2794 return SelectVLDDup(N, true, 3, Opcodes);
2795 }
2796
2797 case ARMISD::VLD4DUP_UPD: {
2798 unsigned Opcodes[] = { ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd16Pseudo_UPD,
2799 ARM::VLD4DUPd32Pseudo_UPD };
2800 return SelectVLDDup(N, true, 4, Opcodes);
2801 }
2802
2803 case ARMISD::VLD1_UPD: {
Jim Grosbach10b90a92011-10-24 21:45:13 +00002804 unsigned DOpcodes[] = { ARM::VLD1d8wb_fixed, ARM::VLD1d16wb_fixed,
2805 ARM::VLD1d32wb_fixed, ARM::VLD1d64wb_fixed };
2806 unsigned QOpcodes[] = { ARM::VLD1q8PseudoWB_fixed,
2807 ARM::VLD1q16PseudoWB_fixed,
2808 ARM::VLD1q32PseudoWB_fixed,
2809 ARM::VLD1q64PseudoWB_fixed };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002810 return SelectVLD(N, true, 1, DOpcodes, QOpcodes, 0);
2811 }
2812
2813 case ARMISD::VLD2_UPD: {
2814 unsigned DOpcodes[] = { ARM::VLD2d8Pseudo_UPD, ARM::VLD2d16Pseudo_UPD,
Jim Grosbach10b90a92011-10-24 21:45:13 +00002815 ARM::VLD2d32Pseudo_UPD, ARM::VLD1q64PseudoWB_fixed};
Bob Wilson1c3ef902011-02-07 17:43:21 +00002816 unsigned QOpcodes[] = { ARM::VLD2q8Pseudo_UPD, ARM::VLD2q16Pseudo_UPD,
2817 ARM::VLD2q32Pseudo_UPD };
2818 return SelectVLD(N, true, 2, DOpcodes, QOpcodes, 0);
2819 }
2820
2821 case ARMISD::VLD3_UPD: {
2822 unsigned DOpcodes[] = { ARM::VLD3d8Pseudo_UPD, ARM::VLD3d16Pseudo_UPD,
Jim Grosbach10b90a92011-10-24 21:45:13 +00002823 ARM::VLD3d32Pseudo_UPD, ARM::VLD1q64PseudoWB_fixed};
Bob Wilson1c3ef902011-02-07 17:43:21 +00002824 unsigned QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
2825 ARM::VLD3q16Pseudo_UPD,
2826 ARM::VLD3q32Pseudo_UPD };
2827 unsigned QOpcodes1[] = { ARM::VLD3q8oddPseudo_UPD,
2828 ARM::VLD3q16oddPseudo_UPD,
2829 ARM::VLD3q32oddPseudo_UPD };
2830 return SelectVLD(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2831 }
2832
2833 case ARMISD::VLD4_UPD: {
2834 unsigned DOpcodes[] = { ARM::VLD4d8Pseudo_UPD, ARM::VLD4d16Pseudo_UPD,
Jim Grosbach10b90a92011-10-24 21:45:13 +00002835 ARM::VLD4d32Pseudo_UPD, ARM::VLD1q64PseudoWB_fixed};
Bob Wilson1c3ef902011-02-07 17:43:21 +00002836 unsigned QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
2837 ARM::VLD4q16Pseudo_UPD,
2838 ARM::VLD4q32Pseudo_UPD };
2839 unsigned QOpcodes1[] = { ARM::VLD4q8oddPseudo_UPD,
2840 ARM::VLD4q16oddPseudo_UPD,
2841 ARM::VLD4q32oddPseudo_UPD };
2842 return SelectVLD(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2843 }
2844
2845 case ARMISD::VLD2LN_UPD: {
2846 unsigned DOpcodes[] = { ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd16Pseudo_UPD,
2847 ARM::VLD2LNd32Pseudo_UPD };
2848 unsigned QOpcodes[] = { ARM::VLD2LNq16Pseudo_UPD,
2849 ARM::VLD2LNq32Pseudo_UPD };
2850 return SelectVLDSTLane(N, true, true, 2, DOpcodes, QOpcodes);
2851 }
2852
2853 case ARMISD::VLD3LN_UPD: {
2854 unsigned DOpcodes[] = { ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd16Pseudo_UPD,
2855 ARM::VLD3LNd32Pseudo_UPD };
2856 unsigned QOpcodes[] = { ARM::VLD3LNq16Pseudo_UPD,
2857 ARM::VLD3LNq32Pseudo_UPD };
2858 return SelectVLDSTLane(N, true, true, 3, DOpcodes, QOpcodes);
2859 }
2860
2861 case ARMISD::VLD4LN_UPD: {
2862 unsigned DOpcodes[] = { ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd16Pseudo_UPD,
2863 ARM::VLD4LNd32Pseudo_UPD };
2864 unsigned QOpcodes[] = { ARM::VLD4LNq16Pseudo_UPD,
2865 ARM::VLD4LNq32Pseudo_UPD };
2866 return SelectVLDSTLane(N, true, true, 4, DOpcodes, QOpcodes);
2867 }
2868
2869 case ARMISD::VST1_UPD: {
Jim Grosbach4334e032011-10-31 21:50:31 +00002870 unsigned DOpcodes[] = { ARM::VST1d8wb_fixed, ARM::VST1d16wb_fixed,
2871 ARM::VST1d32wb_fixed, ARM::VST1d64wb_fixed };
2872 unsigned QOpcodes[] = { ARM::VST1q8PseudoWB_fixed,
2873 ARM::VST1q16PseudoWB_fixed,
2874 ARM::VST1q32PseudoWB_fixed,
2875 ARM::VST1q64PseudoWB_fixed };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002876 return SelectVST(N, true, 1, DOpcodes, QOpcodes, 0);
2877 }
2878
2879 case ARMISD::VST2_UPD: {
2880 unsigned DOpcodes[] = { ARM::VST2d8Pseudo_UPD, ARM::VST2d16Pseudo_UPD,
Jim Grosbach4334e032011-10-31 21:50:31 +00002881 ARM::VST2d32Pseudo_UPD, ARM::VST1q64PseudoWB_fixed};
Bob Wilson1c3ef902011-02-07 17:43:21 +00002882 unsigned QOpcodes[] = { ARM::VST2q8Pseudo_UPD, ARM::VST2q16Pseudo_UPD,
2883 ARM::VST2q32Pseudo_UPD };
2884 return SelectVST(N, true, 2, DOpcodes, QOpcodes, 0);
2885 }
2886
2887 case ARMISD::VST3_UPD: {
2888 unsigned DOpcodes[] = { ARM::VST3d8Pseudo_UPD, ARM::VST3d16Pseudo_UPD,
Jim Grosbachd5ca2012011-11-29 22:38:04 +00002889 ARM::VST3d32Pseudo_UPD,ARM::VST1d64TPseudoWB_fixed};
Bob Wilson1c3ef902011-02-07 17:43:21 +00002890 unsigned QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
2891 ARM::VST3q16Pseudo_UPD,
2892 ARM::VST3q32Pseudo_UPD };
2893 unsigned QOpcodes1[] = { ARM::VST3q8oddPseudo_UPD,
2894 ARM::VST3q16oddPseudo_UPD,
2895 ARM::VST3q32oddPseudo_UPD };
2896 return SelectVST(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2897 }
2898
2899 case ARMISD::VST4_UPD: {
2900 unsigned DOpcodes[] = { ARM::VST4d8Pseudo_UPD, ARM::VST4d16Pseudo_UPD,
2901 ARM::VST4d32Pseudo_UPD, ARM::VST1d64QPseudo_UPD };
2902 unsigned QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
2903 ARM::VST4q16Pseudo_UPD,
2904 ARM::VST4q32Pseudo_UPD };
2905 unsigned QOpcodes1[] = { ARM::VST4q8oddPseudo_UPD,
2906 ARM::VST4q16oddPseudo_UPD,
2907 ARM::VST4q32oddPseudo_UPD };
2908 return SelectVST(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2909 }
2910
2911 case ARMISD::VST2LN_UPD: {
2912 unsigned DOpcodes[] = { ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd16Pseudo_UPD,
2913 ARM::VST2LNd32Pseudo_UPD };
2914 unsigned QOpcodes[] = { ARM::VST2LNq16Pseudo_UPD,
2915 ARM::VST2LNq32Pseudo_UPD };
2916 return SelectVLDSTLane(N, false, true, 2, DOpcodes, QOpcodes);
2917 }
2918
2919 case ARMISD::VST3LN_UPD: {
2920 unsigned DOpcodes[] = { ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd16Pseudo_UPD,
2921 ARM::VST3LNd32Pseudo_UPD };
2922 unsigned QOpcodes[] = { ARM::VST3LNq16Pseudo_UPD,
2923 ARM::VST3LNq32Pseudo_UPD };
2924 return SelectVLDSTLane(N, false, true, 3, DOpcodes, QOpcodes);
2925 }
2926
2927 case ARMISD::VST4LN_UPD: {
2928 unsigned DOpcodes[] = { ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd16Pseudo_UPD,
2929 ARM::VST4LNd32Pseudo_UPD };
2930 unsigned QOpcodes[] = { ARM::VST4LNq16Pseudo_UPD,
2931 ARM::VST4LNq32Pseudo_UPD };
2932 return SelectVLDSTLane(N, false, true, 4, DOpcodes, QOpcodes);
Bob Wilson6c4c9822010-11-30 00:00:35 +00002933 }
2934
Bob Wilson31fb12f2009-08-26 17:39:53 +00002935 case ISD::INTRINSIC_VOID:
2936 case ISD::INTRINSIC_W_CHAIN: {
2937 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Bob Wilson31fb12f2009-08-26 17:39:53 +00002938 switch (IntNo) {
2939 default:
Bob Wilson429009b2010-05-06 16:05:26 +00002940 break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00002941
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002942 case Intrinsic::arm_ldrexd: {
2943 SDValue MemAddr = N->getOperand(2);
2944 DebugLoc dl = N->getDebugLoc();
2945 SDValue Chain = N->getOperand(0);
2946
2947 unsigned NewOpc = ARM::LDREXD;
2948 if (Subtarget->isThumb() && Subtarget->hasThumb2())
2949 NewOpc = ARM::t2LDREXD;
2950
2951 // arm_ldrexd returns a i64 value in {i32, i32}
2952 std::vector<EVT> ResTys;
2953 ResTys.push_back(MVT::i32);
2954 ResTys.push_back(MVT::i32);
2955 ResTys.push_back(MVT::Other);
2956
2957 // place arguments in the right order
2958 SmallVector<SDValue, 7> Ops;
2959 Ops.push_back(MemAddr);
2960 Ops.push_back(getAL(CurDAG));
2961 Ops.push_back(CurDAG->getRegister(0, MVT::i32));
2962 Ops.push_back(Chain);
2963 SDNode *Ld = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops.data(),
2964 Ops.size());
2965 // Transfer memoperands.
2966 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2967 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
2968 cast<MachineSDNode>(Ld)->setMemRefs(MemOp, MemOp + 1);
2969
2970 // Until there's support for specifing explicit register constraints
2971 // like the use of even/odd register pair, hardcode ldrexd to always
2972 // use the pair [R0, R1] to hold the load result.
2973 Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ARM::R0,
2974 SDValue(Ld, 0), SDValue(0,0));
2975 Chain = CurDAG->getCopyToReg(Chain, dl, ARM::R1,
2976 SDValue(Ld, 1), Chain.getValue(1));
2977
2978 // Remap uses.
2979 SDValue Glue = Chain.getValue(1);
2980 if (!SDValue(N, 0).use_empty()) {
2981 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2982 ARM::R0, MVT::i32, Glue);
2983 Glue = Result.getValue(2);
2984 ReplaceUses(SDValue(N, 0), Result);
2985 }
2986 if (!SDValue(N, 1).use_empty()) {
2987 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2988 ARM::R1, MVT::i32, Glue);
2989 Glue = Result.getValue(2);
2990 ReplaceUses(SDValue(N, 1), Result);
2991 }
2992
2993 ReplaceUses(SDValue(N, 2), SDValue(Ld, 2));
2994 return NULL;
2995 }
2996
2997 case Intrinsic::arm_strexd: {
2998 DebugLoc dl = N->getDebugLoc();
2999 SDValue Chain = N->getOperand(0);
3000 SDValue Val0 = N->getOperand(2);
3001 SDValue Val1 = N->getOperand(3);
3002 SDValue MemAddr = N->getOperand(4);
3003
3004 // Until there's support for specifing explicit register constraints
3005 // like the use of even/odd register pair, hardcode strexd to always
3006 // use the pair [R2, R3] to hold the i64 (i32, i32) value to be stored.
3007 Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ARM::R2, Val0,
3008 SDValue(0, 0));
3009 Chain = CurDAG->getCopyToReg(Chain, dl, ARM::R3, Val1, Chain.getValue(1));
3010
3011 SDValue Glue = Chain.getValue(1);
3012 Val0 = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3013 ARM::R2, MVT::i32, Glue);
3014 Glue = Val0.getValue(1);
3015 Val1 = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
3016 ARM::R3, MVT::i32, Glue);
3017
3018 // Store exclusive double return a i32 value which is the return status
3019 // of the issued store.
3020 std::vector<EVT> ResTys;
3021 ResTys.push_back(MVT::i32);
3022 ResTys.push_back(MVT::Other);
3023
3024 // place arguments in the right order
3025 SmallVector<SDValue, 7> Ops;
3026 Ops.push_back(Val0);
3027 Ops.push_back(Val1);
3028 Ops.push_back(MemAddr);
3029 Ops.push_back(getAL(CurDAG));
3030 Ops.push_back(CurDAG->getRegister(0, MVT::i32));
3031 Ops.push_back(Chain);
3032
3033 unsigned NewOpc = ARM::STREXD;
3034 if (Subtarget->isThumb() && Subtarget->hasThumb2())
3035 NewOpc = ARM::t2STREXD;
3036
3037 SDNode *St = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops.data(),
3038 Ops.size());
3039 // Transfer memoperands.
3040 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
3041 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
3042 cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1);
3043
3044 return St;
3045 }
3046
Bob Wilson621f1952010-03-23 05:25:43 +00003047 case Intrinsic::arm_neon_vld1: {
3048 unsigned DOpcodes[] = { ARM::VLD1d8, ARM::VLD1d16,
3049 ARM::VLD1d32, ARM::VLD1d64 };
Bob Wilsonffde0802010-09-02 16:00:54 +00003050 unsigned QOpcodes[] = { ARM::VLD1q8Pseudo, ARM::VLD1q16Pseudo,
3051 ARM::VLD1q32Pseudo, ARM::VLD1q64Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003052 return SelectVLD(N, false, 1, DOpcodes, QOpcodes, 0);
Bob Wilson621f1952010-03-23 05:25:43 +00003053 }
3054
Bob Wilson31fb12f2009-08-26 17:39:53 +00003055 case Intrinsic::arm_neon_vld2: {
Bob Wilsonffde0802010-09-02 16:00:54 +00003056 unsigned DOpcodes[] = { ARM::VLD2d8Pseudo, ARM::VLD2d16Pseudo,
3057 ARM::VLD2d32Pseudo, ARM::VLD1q64Pseudo };
3058 unsigned QOpcodes[] = { ARM::VLD2q8Pseudo, ARM::VLD2q16Pseudo,
3059 ARM::VLD2q32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003060 return SelectVLD(N, false, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003061 }
3062
3063 case Intrinsic::arm_neon_vld3: {
Bob Wilsonf5721912010-09-03 18:16:02 +00003064 unsigned DOpcodes[] = { ARM::VLD3d8Pseudo, ARM::VLD3d16Pseudo,
3065 ARM::VLD3d32Pseudo, ARM::VLD1d64TPseudo };
3066 unsigned QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
3067 ARM::VLD3q16Pseudo_UPD,
3068 ARM::VLD3q32Pseudo_UPD };
Bob Wilson7de68142011-02-07 17:43:15 +00003069 unsigned QOpcodes1[] = { ARM::VLD3q8oddPseudo,
3070 ARM::VLD3q16oddPseudo,
3071 ARM::VLD3q32oddPseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003072 return SelectVLD(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003073 }
3074
3075 case Intrinsic::arm_neon_vld4: {
Bob Wilsonf5721912010-09-03 18:16:02 +00003076 unsigned DOpcodes[] = { ARM::VLD4d8Pseudo, ARM::VLD4d16Pseudo,
3077 ARM::VLD4d32Pseudo, ARM::VLD1d64QPseudo };
3078 unsigned QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
3079 ARM::VLD4q16Pseudo_UPD,
3080 ARM::VLD4q32Pseudo_UPD };
Bob Wilson7de68142011-02-07 17:43:15 +00003081 unsigned QOpcodes1[] = { ARM::VLD4q8oddPseudo,
3082 ARM::VLD4q16oddPseudo,
3083 ARM::VLD4q32oddPseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003084 return SelectVLD(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003085 }
3086
Bob Wilson243fcc52009-09-01 04:26:28 +00003087 case Intrinsic::arm_neon_vld2lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003088 unsigned DOpcodes[] = { ARM::VLD2LNd8Pseudo, ARM::VLD2LNd16Pseudo,
3089 ARM::VLD2LNd32Pseudo };
3090 unsigned QOpcodes[] = { ARM::VLD2LNq16Pseudo, ARM::VLD2LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003091 return SelectVLDSTLane(N, true, false, 2, DOpcodes, QOpcodes);
Bob Wilson243fcc52009-09-01 04:26:28 +00003092 }
3093
3094 case Intrinsic::arm_neon_vld3lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003095 unsigned DOpcodes[] = { ARM::VLD3LNd8Pseudo, ARM::VLD3LNd16Pseudo,
3096 ARM::VLD3LNd32Pseudo };
3097 unsigned QOpcodes[] = { ARM::VLD3LNq16Pseudo, ARM::VLD3LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003098 return SelectVLDSTLane(N, true, false, 3, DOpcodes, QOpcodes);
Bob Wilson243fcc52009-09-01 04:26:28 +00003099 }
3100
3101 case Intrinsic::arm_neon_vld4lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003102 unsigned DOpcodes[] = { ARM::VLD4LNd8Pseudo, ARM::VLD4LNd16Pseudo,
3103 ARM::VLD4LNd32Pseudo };
3104 unsigned QOpcodes[] = { ARM::VLD4LNq16Pseudo, ARM::VLD4LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003105 return SelectVLDSTLane(N, true, false, 4, DOpcodes, QOpcodes);
Bob Wilson243fcc52009-09-01 04:26:28 +00003106 }
3107
Bob Wilson11d98992010-03-23 06:20:33 +00003108 case Intrinsic::arm_neon_vst1: {
3109 unsigned DOpcodes[] = { ARM::VST1d8, ARM::VST1d16,
3110 ARM::VST1d32, ARM::VST1d64 };
Bob Wilsone5ce4f62010-08-28 05:12:57 +00003111 unsigned QOpcodes[] = { ARM::VST1q8Pseudo, ARM::VST1q16Pseudo,
3112 ARM::VST1q32Pseudo, ARM::VST1q64Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003113 return SelectVST(N, false, 1, DOpcodes, QOpcodes, 0);
Bob Wilson11d98992010-03-23 06:20:33 +00003114 }
3115
Bob Wilson31fb12f2009-08-26 17:39:53 +00003116 case Intrinsic::arm_neon_vst2: {
Bob Wilsone5ce4f62010-08-28 05:12:57 +00003117 unsigned DOpcodes[] = { ARM::VST2d8Pseudo, ARM::VST2d16Pseudo,
3118 ARM::VST2d32Pseudo, ARM::VST1q64Pseudo };
3119 unsigned QOpcodes[] = { ARM::VST2q8Pseudo, ARM::VST2q16Pseudo,
3120 ARM::VST2q32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003121 return SelectVST(N, false, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003122 }
3123
3124 case Intrinsic::arm_neon_vst3: {
Bob Wilson01ba4612010-08-26 18:51:29 +00003125 unsigned DOpcodes[] = { ARM::VST3d8Pseudo, ARM::VST3d16Pseudo,
3126 ARM::VST3d32Pseudo, ARM::VST1d64TPseudo };
3127 unsigned QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
3128 ARM::VST3q16Pseudo_UPD,
3129 ARM::VST3q32Pseudo_UPD };
Bob Wilson7de68142011-02-07 17:43:15 +00003130 unsigned QOpcodes1[] = { ARM::VST3q8oddPseudo,
3131 ARM::VST3q16oddPseudo,
3132 ARM::VST3q32oddPseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003133 return SelectVST(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003134 }
3135
3136 case Intrinsic::arm_neon_vst4: {
Bob Wilson709d5922010-08-25 23:27:42 +00003137 unsigned DOpcodes[] = { ARM::VST4d8Pseudo, ARM::VST4d16Pseudo,
Bob Wilson70e48b22010-08-26 05:33:30 +00003138 ARM::VST4d32Pseudo, ARM::VST1d64QPseudo };
Bob Wilson709d5922010-08-25 23:27:42 +00003139 unsigned QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
3140 ARM::VST4q16Pseudo_UPD,
3141 ARM::VST4q32Pseudo_UPD };
Bob Wilson7de68142011-02-07 17:43:15 +00003142 unsigned QOpcodes1[] = { ARM::VST4q8oddPseudo,
3143 ARM::VST4q16oddPseudo,
3144 ARM::VST4q32oddPseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003145 return SelectVST(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003146 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00003147
3148 case Intrinsic::arm_neon_vst2lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003149 unsigned DOpcodes[] = { ARM::VST2LNd8Pseudo, ARM::VST2LNd16Pseudo,
3150 ARM::VST2LNd32Pseudo };
3151 unsigned QOpcodes[] = { ARM::VST2LNq16Pseudo, ARM::VST2LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003152 return SelectVLDSTLane(N, false, false, 2, DOpcodes, QOpcodes);
Bob Wilson8a3198b2009-09-01 18:51:56 +00003153 }
3154
3155 case Intrinsic::arm_neon_vst3lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003156 unsigned DOpcodes[] = { ARM::VST3LNd8Pseudo, ARM::VST3LNd16Pseudo,
3157 ARM::VST3LNd32Pseudo };
3158 unsigned QOpcodes[] = { ARM::VST3LNq16Pseudo, ARM::VST3LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003159 return SelectVLDSTLane(N, false, false, 3, DOpcodes, QOpcodes);
Bob Wilson8a3198b2009-09-01 18:51:56 +00003160 }
3161
3162 case Intrinsic::arm_neon_vst4lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003163 unsigned DOpcodes[] = { ARM::VST4LNd8Pseudo, ARM::VST4LNd16Pseudo,
3164 ARM::VST4LNd32Pseudo };
3165 unsigned QOpcodes[] = { ARM::VST4LNq16Pseudo, ARM::VST4LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003166 return SelectVLDSTLane(N, false, false, 4, DOpcodes, QOpcodes);
Bob Wilson8a3198b2009-09-01 18:51:56 +00003167 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00003168 }
Bob Wilson429009b2010-05-06 16:05:26 +00003169 break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00003170 }
Evan Chengde8aa4e2010-05-05 18:28:36 +00003171
Bob Wilsond491d6e2010-07-06 23:36:25 +00003172 case ISD::INTRINSIC_WO_CHAIN: {
3173 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3174 switch (IntNo) {
3175 default:
3176 break;
3177
3178 case Intrinsic::arm_neon_vtbl2:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003179 return SelectVTBL(N, false, 2, ARM::VTBL2Pseudo);
Bob Wilsond491d6e2010-07-06 23:36:25 +00003180 case Intrinsic::arm_neon_vtbl3:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003181 return SelectVTBL(N, false, 3, ARM::VTBL3Pseudo);
Bob Wilsond491d6e2010-07-06 23:36:25 +00003182 case Intrinsic::arm_neon_vtbl4:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003183 return SelectVTBL(N, false, 4, ARM::VTBL4Pseudo);
Bob Wilson78dfbc32010-07-07 00:08:54 +00003184
3185 case Intrinsic::arm_neon_vtbx2:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003186 return SelectVTBL(N, true, 2, ARM::VTBX2Pseudo);
Bob Wilson78dfbc32010-07-07 00:08:54 +00003187 case Intrinsic::arm_neon_vtbx3:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003188 return SelectVTBL(N, true, 3, ARM::VTBX3Pseudo);
Bob Wilson78dfbc32010-07-07 00:08:54 +00003189 case Intrinsic::arm_neon_vtbx4:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003190 return SelectVTBL(N, true, 4, ARM::VTBX4Pseudo);
Bob Wilsond491d6e2010-07-06 23:36:25 +00003191 }
3192 break;
3193 }
3194
Bill Wendling69a05a72011-03-14 23:02:38 +00003195 case ARMISD::VTBL1: {
3196 DebugLoc dl = N->getDebugLoc();
3197 EVT VT = N->getValueType(0);
3198 SmallVector<SDValue, 6> Ops;
3199
3200 Ops.push_back(N->getOperand(0));
3201 Ops.push_back(N->getOperand(1));
3202 Ops.push_back(getAL(CurDAG)); // Predicate
3203 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register
3204 return CurDAG->getMachineNode(ARM::VTBL1, dl, VT, Ops.data(), Ops.size());
3205 }
3206 case ARMISD::VTBL2: {
3207 DebugLoc dl = N->getDebugLoc();
3208 EVT VT = N->getValueType(0);
3209
3210 // Form a REG_SEQUENCE to force register allocation.
3211 SDValue V0 = N->getOperand(0);
3212 SDValue V1 = N->getOperand(1);
3213 SDValue RegSeq = SDValue(PairDRegs(MVT::v16i8, V0, V1), 0);
3214
3215 SmallVector<SDValue, 6> Ops;
3216 Ops.push_back(RegSeq);
3217 Ops.push_back(N->getOperand(2));
3218 Ops.push_back(getAL(CurDAG)); // Predicate
3219 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register
3220 return CurDAG->getMachineNode(ARM::VTBL2Pseudo, dl, VT,
3221 Ops.data(), Ops.size());
3222 }
3223
Bob Wilson429009b2010-05-06 16:05:26 +00003224 case ISD::CONCAT_VECTORS:
Evan Chengde8aa4e2010-05-05 18:28:36 +00003225 return SelectConcatVector(N);
Eli Friedman2bdffe42011-08-31 00:31:29 +00003226
3227 case ARMISD::ATOMOR64_DAG:
3228 return SelectAtomic64(N, ARM::ATOMOR6432);
3229 case ARMISD::ATOMXOR64_DAG:
3230 return SelectAtomic64(N, ARM::ATOMXOR6432);
3231 case ARMISD::ATOMADD64_DAG:
3232 return SelectAtomic64(N, ARM::ATOMADD6432);
3233 case ARMISD::ATOMSUB64_DAG:
3234 return SelectAtomic64(N, ARM::ATOMSUB6432);
3235 case ARMISD::ATOMNAND64_DAG:
3236 return SelectAtomic64(N, ARM::ATOMNAND6432);
3237 case ARMISD::ATOMAND64_DAG:
3238 return SelectAtomic64(N, ARM::ATOMAND6432);
3239 case ARMISD::ATOMSWAP64_DAG:
3240 return SelectAtomic64(N, ARM::ATOMSWAP6432);
Eli Friedman4d3f3292011-08-31 17:52:22 +00003241 case ARMISD::ATOMCMPXCHG64_DAG:
3242 return SelectAtomic64(N, ARM::ATOMCMPXCHG6432);
Evan Chengde8aa4e2010-05-05 18:28:36 +00003243 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00003244
Dan Gohmaneeb3a002010-01-05 01:24:18 +00003245 return SelectCode(N);
Evan Chenga8e29892007-01-19 07:51:42 +00003246}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003247
Bob Wilson224c2442009-05-19 05:53:42 +00003248bool ARMDAGToDAGISel::
3249SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
3250 std::vector<SDValue> &OutOps) {
3251 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00003252 // Require the address to be in a register. That is safe for all ARM
3253 // variants and it is hard to do anything much smarter without knowing
3254 // how the operand is used.
3255 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00003256 return false;
3257}
3258
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003259/// createARMISelDag - This pass converts a legalized DAG into a
3260/// ARM-specific DAG, ready for instruction scheduling.
3261///
Bob Wilson522ce972009-09-28 14:30:20 +00003262FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
3263 CodeGenOpt::Level OptLevel) {
3264 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003265}