blob: e05589eb5bae80c3e23a1a25de1226b4282745eb [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
Dale Johannesen51e28e62010-06-03 21:09:53 +000014#define DEBUG_TYPE "arm-isel"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000015#include "ARM.h"
Evan Cheng48575f62010-12-05 22:04:16 +000016#include "ARMBaseInstrInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMTargetMachine.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMAddressingModes.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000019#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
23#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000024#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000031#include "llvm/Target/TargetOptions.h"
Evan Cheng94cc6d32010-05-04 20:39:49 +000032#include "llvm/Support/CommandLine.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000033#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/ErrorHandling.h"
36#include "llvm/Support/raw_ostream.h"
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038using namespace llvm;
39
Evan Chenga2c519b2010-07-30 23:33:54 +000040static cl::opt<bool>
41DisableShifterOp("disable-shifter-op", cl::Hidden,
42 cl::desc("Disable isel of shifter-op"),
43 cl::init(false));
44
Evan Cheng48575f62010-12-05 22:04:16 +000045static cl::opt<bool>
46CheckVMLxHazard("check-vmlx-hazard", cl::Hidden,
47 cl::desc("Check fp vmla / vmls hazard at isel time"),
Bob Wilson84c5eed2011-04-19 18:11:57 +000048 cl::init(true));
Evan Cheng48575f62010-12-05 22:04:16 +000049
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050//===--------------------------------------------------------------------===//
51/// ARMDAGToDAGISel - ARM specific code to select ARM machine
52/// instructions for SelectionDAG operations.
53///
54namespace {
Jim Grosbach82891622010-09-29 19:03:54 +000055
56enum AddrMode2Type {
57 AM2_BASE, // Simple AM2 (+-imm12)
58 AM2_SHOP // Shifter-op AM2
59};
60
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000061class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000062 ARMBaseTargetMachine &TM;
Evan Cheng48575f62010-12-05 22:04:16 +000063 const ARMBaseInstrInfo *TII;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000064
Evan Chenga8e29892007-01-19 07:51:42 +000065 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
66 /// make the right decision when generating code for different targets.
67 const ARMSubtarget *Subtarget;
68
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000069public:
Bob Wilson522ce972009-09-28 14:30:20 +000070 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
71 CodeGenOpt::Level OptLevel)
72 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Cheng48575f62010-12-05 22:04:16 +000073 TII(static_cast<const ARMBaseInstrInfo*>(TM.getInstrInfo())),
74 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000075 }
76
Evan Chenga8e29892007-01-19 07:51:42 +000077 virtual const char *getPassName() const {
78 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000079 }
80
Bob Wilsonaf4a8912009-10-08 18:51:31 +000081 /// getI32Imm - Return a target constant of type i32 with the specified
82 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000083 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000084 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000085 }
86
Dan Gohmaneeb3a002010-01-05 01:24:18 +000087 SDNode *Select(SDNode *N);
Evan Cheng014bf212010-02-15 19:41:07 +000088
Evan Cheng48575f62010-12-05 22:04:16 +000089
90 bool hasNoVMLxHazardUse(SDNode *N) const;
Evan Chengf40deed2010-10-27 23:41:30 +000091 bool isShifterOpProfitable(const SDValue &Shift,
92 ARM_AM::ShiftOpc ShOpcVal, unsigned ShAmt);
Owen Anderson92a20222011-07-21 18:54:16 +000093 bool SelectRegShifterOperand(SDValue N, SDValue &A,
94 SDValue &B, SDValue &C,
95 bool CheckProfitability = true);
96 bool SelectImmShifterOperand(SDValue N, SDValue &A,
Owen Anderson152d4a42011-07-21 23:38:37 +000097 SDValue &B, bool CheckProfitability = true);
98 bool SelectShiftRegShifterOperand(SDValue N, SDValue &A,
Owen Anderson099e5552011-03-18 19:46:58 +000099 SDValue &B, SDValue &C) {
100 // Don't apply the profitability check
Owen Anderson152d4a42011-07-21 23:38:37 +0000101 return SelectRegShifterOperand(N, A, B, C, false);
102 }
103 bool SelectShiftImmShifterOperand(SDValue N, SDValue &A,
104 SDValue &B) {
105 // Don't apply the profitability check
106 return SelectImmShifterOperand(N, A, B, false);
Owen Anderson099e5552011-03-18 19:46:58 +0000107 }
108
Jim Grosbach3e556122010-10-26 22:37:02 +0000109 bool SelectAddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
110 bool SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset, SDValue &Opc);
111
Jim Grosbach82891622010-09-29 19:03:54 +0000112 AddrMode2Type SelectAddrMode2Worker(SDValue N, SDValue &Base,
113 SDValue &Offset, SDValue &Opc);
114 bool SelectAddrMode2Base(SDValue N, SDValue &Base, SDValue &Offset,
115 SDValue &Opc) {
116 return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_BASE;
117 }
118
119 bool SelectAddrMode2ShOp(SDValue N, SDValue &Base, SDValue &Offset,
120 SDValue &Opc) {
121 return SelectAddrMode2Worker(N, Base, Offset, Opc) == AM2_SHOP;
122 }
123
124 bool SelectAddrMode2(SDValue N, SDValue &Base, SDValue &Offset,
125 SDValue &Opc) {
126 SelectAddrMode2Worker(N, Base, Offset, Opc);
Jim Grosbach3e556122010-10-26 22:37:02 +0000127// return SelectAddrMode2ShOp(N, Base, Offset, Opc);
Jim Grosbach82891622010-09-29 19:03:54 +0000128 // This always matches one way or another.
129 return true;
130 }
131
Owen Anderson793e7962011-07-26 20:54:26 +0000132 bool SelectAddrMode2OffsetReg(SDNode *Op, SDValue N,
133 SDValue &Offset, SDValue &Opc);
134 bool SelectAddrMode2OffsetImm(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000135 SDValue &Offset, SDValue &Opc);
Owen Andersonc4e16de2011-08-29 20:16:50 +0000136 bool SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N,
137 SDValue &Offset, SDValue &Opc);
Jim Grosbach19dec202011-08-05 20:35:44 +0000138 bool SelectAddrOffsetNone(SDValue N, SDValue &Base);
Chris Lattner52a261b2010-09-21 20:31:19 +0000139 bool SelectAddrMode3(SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000140 SDValue &Offset, SDValue &Opc);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000141 bool SelectAddrMode3Offset(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000142 SDValue &Offset, SDValue &Opc);
Chris Lattner52a261b2010-09-21 20:31:19 +0000143 bool SelectAddrMode5(SDValue N, SDValue &Base,
Dan Gohman475871a2008-07-27 21:46:04 +0000144 SDValue &Offset);
Bob Wilson665814b2010-11-01 23:40:51 +0000145 bool SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,SDValue &Align);
Bob Wilsonda525062011-02-25 06:42:42 +0000146 bool SelectAddrMode6Offset(SDNode *Op, SDValue N, SDValue &Offset);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000148 bool SelectAddrModePC(SDValue N, SDValue &Offset, SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Bill Wendlingf4caf692010-12-14 03:36:38 +0000150 // Thumb Addressing Modes:
Chris Lattner52a261b2010-09-21 20:31:19 +0000151 bool SelectThumbAddrModeRR(SDValue N, SDValue &Base, SDValue &Offset);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000152 bool SelectThumbAddrModeRI(SDValue N, SDValue &Base, SDValue &Offset,
153 unsigned Scale);
154 bool SelectThumbAddrModeRI5S1(SDValue N, SDValue &Base, SDValue &Offset);
155 bool SelectThumbAddrModeRI5S2(SDValue N, SDValue &Base, SDValue &Offset);
156 bool SelectThumbAddrModeRI5S4(SDValue N, SDValue &Base, SDValue &Offset);
157 bool SelectThumbAddrModeImm5S(SDValue N, unsigned Scale, SDValue &Base,
158 SDValue &OffImm);
159 bool SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
160 SDValue &OffImm);
161 bool SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
162 SDValue &OffImm);
163 bool SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
164 SDValue &OffImm);
Chris Lattner52a261b2010-09-21 20:31:19 +0000165 bool SelectThumbAddrModeSP(SDValue N, SDValue &Base, SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Bill Wendlingf4caf692010-12-14 03:36:38 +0000167 // Thumb 2 Addressing Modes:
Chris Lattner52a261b2010-09-21 20:31:19 +0000168 bool SelectT2ShifterOperandReg(SDValue N,
Evan Cheng9cb9e672009-06-27 02:26:13 +0000169 SDValue &BaseReg, SDValue &Opc);
Chris Lattner52a261b2010-09-21 20:31:19 +0000170 bool SelectT2AddrModeImm12(SDValue N, SDValue &Base, SDValue &OffImm);
171 bool SelectT2AddrModeImm8(SDValue N, SDValue &Base,
Evan Cheng055b0312009-06-29 07:51:04 +0000172 SDValue &OffImm);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000173 bool SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
Evan Chenge88d5ce2009-07-02 07:28:31 +0000174 SDValue &OffImm);
Chris Lattner52a261b2010-09-21 20:31:19 +0000175 bool SelectT2AddrModeSoReg(SDValue N, SDValue &Base,
Evan Cheng055b0312009-06-29 07:51:04 +0000176 SDValue &OffReg, SDValue &ShImm);
177
Evan Cheng875a6ac2010-11-12 22:42:47 +0000178 inline bool is_so_imm(unsigned Imm) const {
179 return ARM_AM::getSOImmVal(Imm) != -1;
180 }
181
182 inline bool is_so_imm_not(unsigned Imm) const {
183 return ARM_AM::getSOImmVal(~Imm) != -1;
184 }
185
186 inline bool is_t2_so_imm(unsigned Imm) const {
187 return ARM_AM::getT2SOImmVal(Imm) != -1;
188 }
189
190 inline bool is_t2_so_imm_not(unsigned Imm) const {
191 return ARM_AM::getT2SOImmVal(~Imm) != -1;
192 }
193
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000194 // Include the pieces autogenerated from the target description.
195#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000196
197private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000198 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
199 /// ARM.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000200 SDNode *SelectARMIndexedLoad(SDNode *N);
201 SDNode *SelectT2IndexedLoad(SDNode *N);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000202
Bob Wilson621f1952010-03-23 05:25:43 +0000203 /// SelectVLD - Select NEON load intrinsics. NumVecs should be
204 /// 1, 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson3e36f132009-10-14 17:28:52 +0000205 /// loads of D registers and even subregs and odd subregs of Q registers.
Bob Wilson621f1952010-03-23 05:25:43 +0000206 /// For NumVecs <= 2, QOpcodes1 is not used.
Bob Wilson1c3ef902011-02-07 17:43:21 +0000207 SDNode *SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
208 unsigned *DOpcodes,
Bob Wilson3e36f132009-10-14 17:28:52 +0000209 unsigned *QOpcodes0, unsigned *QOpcodes1);
210
Bob Wilson24f995d2009-10-14 18:32:29 +0000211 /// SelectVST - Select NEON store intrinsics. NumVecs should
Bob Wilson11d98992010-03-23 06:20:33 +0000212 /// be 1, 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson24f995d2009-10-14 18:32:29 +0000213 /// stores of D registers and even subregs and odd subregs of Q registers.
Bob Wilson11d98992010-03-23 06:20:33 +0000214 /// For NumVecs <= 2, QOpcodes1 is not used.
Bob Wilson1c3ef902011-02-07 17:43:21 +0000215 SDNode *SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
216 unsigned *DOpcodes,
Bob Wilson24f995d2009-10-14 18:32:29 +0000217 unsigned *QOpcodes0, unsigned *QOpcodes1);
218
Bob Wilson96493442009-10-14 16:46:45 +0000219 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilsona7c397c2009-10-14 16:19:03 +0000220 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson8466fa12010-09-13 23:01:35 +0000221 /// load/store of D registers and Q registers.
Bob Wilson1c3ef902011-02-07 17:43:21 +0000222 SDNode *SelectVLDSTLane(SDNode *N, bool IsLoad,
223 bool isUpdating, unsigned NumVecs,
Bob Wilson8466fa12010-09-13 23:01:35 +0000224 unsigned *DOpcodes, unsigned *QOpcodes);
Bob Wilsona7c397c2009-10-14 16:19:03 +0000225
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000226 /// SelectVLDDup - Select NEON load-duplicate intrinsics. NumVecs
227 /// should be 2, 3 or 4. The opcode array specifies the instructions used
228 /// for loading D registers. (Q registers are not supported.)
Bob Wilson1c3ef902011-02-07 17:43:21 +0000229 SDNode *SelectVLDDup(SDNode *N, bool isUpdating, unsigned NumVecs,
230 unsigned *Opcodes);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000231
Bob Wilson78dfbc32010-07-07 00:08:54 +0000232 /// SelectVTBL - Select NEON VTBL and VTBX intrinsics. NumVecs should be 2,
233 /// 3 or 4. These are custom-selected so that a REG_SEQUENCE can be
234 /// generated to force the table registers to be consecutive.
235 SDNode *SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs, unsigned Opc);
Bob Wilsond491d6e2010-07-06 23:36:25 +0000236
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000237 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Jim Grosbach3a1287b2010-04-22 23:24:18 +0000238 SDNode *SelectV6T2BitfieldExtractOp(SDNode *N, bool isSigned);
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000239
Evan Cheng07ba9062009-11-19 21:45:22 +0000240 /// SelectCMOVOp - Select CMOV instructions for ARM.
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000241 SDNode *SelectCMOVOp(SDNode *N);
242 SDNode *SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +0000243 ARMCC::CondCodes CCVal, SDValue CCR,
244 SDValue InFlag);
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000245 SDNode *SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +0000246 ARMCC::CondCodes CCVal, SDValue CCR,
247 SDValue InFlag);
Jim Grosbacha4257162010-10-07 00:53:56 +0000248 SDNode *SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +0000249 ARMCC::CondCodes CCVal, SDValue CCR,
250 SDValue InFlag);
Jim Grosbach3bbdcea2010-10-07 00:42:42 +0000251 SDNode *SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +0000252 ARMCC::CondCodes CCVal, SDValue CCR,
253 SDValue InFlag);
Evan Cheng07ba9062009-11-19 21:45:22 +0000254
Evan Chengde8aa4e2010-05-05 18:28:36 +0000255 SDNode *SelectConcatVector(SDNode *N);
256
Eli Friedman2bdffe42011-08-31 00:31:29 +0000257 SDNode *SelectAtomic64(SDNode *Node, unsigned Opc);
258
Evan Chengaf4550f2009-07-02 01:23:32 +0000259 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
260 /// inline asm expressions.
261 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
262 char ConstraintCode,
263 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000264
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000265 // Form pairs of consecutive S, D, or Q registers.
266 SDNode *PairSRegs(EVT VT, SDValue V0, SDValue V1);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000267 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Evan Cheng603afbf2010-05-10 17:34:18 +0000268 SDNode *PairQRegs(EVT VT, SDValue V0, SDValue V1);
269
Bob Wilson40cbe7d2010-06-04 00:04:02 +0000270 // Form sequences of 4 consecutive S, D, or Q registers.
271 SDNode *QuadSRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
Evan Cheng603afbf2010-05-10 17:34:18 +0000272 SDNode *QuadDRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
Evan Cheng8f6de382010-05-16 03:27:48 +0000273 SDNode *QuadQRegs(EVT VT, SDValue V0, SDValue V1, SDValue V2, SDValue V3);
Bob Wilson665814b2010-11-01 23:40:51 +0000274
275 // Get the alignment operand for a NEON VLD or VST instruction.
276 SDValue GetVLDSTAlign(SDValue Align, unsigned NumVecs, bool is64BitVector);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000277};
Evan Chenga8e29892007-01-19 07:51:42 +0000278}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000279
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000280/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
281/// operand. If so Imm will receive the 32-bit value.
282static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
283 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
284 Imm = cast<ConstantSDNode>(N)->getZExtValue();
285 return true;
286 }
287 return false;
288}
289
290// isInt32Immediate - This method tests to see if a constant operand.
291// If so Imm will receive the 32 bit value.
292static bool isInt32Immediate(SDValue N, unsigned &Imm) {
293 return isInt32Immediate(N.getNode(), Imm);
294}
295
296// isOpcWithIntImmediate - This method tests to see if the node is a specific
297// opcode and that it has a immediate integer right operand.
298// If so Imm will receive the 32 bit value.
299static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
300 return N->getOpcode() == Opc &&
301 isInt32Immediate(N->getOperand(1).getNode(), Imm);
302}
303
Daniel Dunbarec91d522011-01-19 15:12:16 +0000304/// \brief Check whether a particular node is a constant value representable as
305/// (N * Scale) where (N in [\arg RangeMin, \arg RangeMax).
306///
307/// \param ScaledConstant [out] - On success, the pre-scaled constant value.
308static bool isScaledConstantInRange(SDValue Node, unsigned Scale,
309 int RangeMin, int RangeMax,
310 int &ScaledConstant) {
311 assert(Scale && "Invalid scale!");
312
313 // Check that this is a constant.
314 const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Node);
315 if (!C)
316 return false;
317
318 ScaledConstant = (int) C->getZExtValue();
319 if ((ScaledConstant % Scale) != 0)
320 return false;
321
322 ScaledConstant /= Scale;
323 return ScaledConstant >= RangeMin && ScaledConstant < RangeMax;
324}
325
Evan Cheng48575f62010-12-05 22:04:16 +0000326/// hasNoVMLxHazardUse - Return true if it's desirable to select a FP MLA / MLS
327/// node. VFP / NEON fp VMLA / VMLS instructions have special RAW hazards (at
328/// least on current ARM implementations) which should be avoidded.
329bool ARMDAGToDAGISel::hasNoVMLxHazardUse(SDNode *N) const {
330 if (OptLevel == CodeGenOpt::None)
331 return true;
332
333 if (!CheckVMLxHazard)
334 return true;
335
336 if (!Subtarget->isCortexA8() && !Subtarget->isCortexA9())
337 return true;
338
339 if (!N->hasOneUse())
340 return false;
341
342 SDNode *Use = *N->use_begin();
343 if (Use->getOpcode() == ISD::CopyToReg)
344 return true;
345 if (Use->isMachineOpcode()) {
Evan Chenge837dea2011-06-28 19:10:37 +0000346 const MCInstrDesc &MCID = TII->get(Use->getMachineOpcode());
347 if (MCID.mayStore())
Evan Cheng48575f62010-12-05 22:04:16 +0000348 return true;
Evan Chenge837dea2011-06-28 19:10:37 +0000349 unsigned Opcode = MCID.getOpcode();
Evan Cheng48575f62010-12-05 22:04:16 +0000350 if (Opcode == ARM::VMOVRS || Opcode == ARM::VMOVRRD)
351 return true;
352 // vmlx feeding into another vmlx. We actually want to unfold
353 // the use later in the MLxExpansion pass. e.g.
354 // vmla
355 // vmla (stall 8 cycles)
356 //
357 // vmul (5 cycles)
358 // vadd (5 cycles)
359 // vmla
360 // This adds up to about 18 - 19 cycles.
361 //
362 // vmla
363 // vmul (stall 4 cycles)
364 // vadd adds up to about 14 cycles.
365 return TII->isFpMLxInstruction(Opcode);
366 }
367
368 return false;
369}
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000370
Evan Chengf40deed2010-10-27 23:41:30 +0000371bool ARMDAGToDAGISel::isShifterOpProfitable(const SDValue &Shift,
372 ARM_AM::ShiftOpc ShOpcVal,
373 unsigned ShAmt) {
374 if (!Subtarget->isCortexA9())
375 return true;
376 if (Shift.hasOneUse())
377 return true;
378 // R << 2 is free.
379 return ShOpcVal == ARM_AM::lsl && ShAmt == 2;
380}
381
Owen Anderson92a20222011-07-21 18:54:16 +0000382bool ARMDAGToDAGISel::SelectImmShifterOperand(SDValue N,
Evan Cheng055b0312009-06-29 07:51:04 +0000383 SDValue &BaseReg,
Owen Anderson099e5552011-03-18 19:46:58 +0000384 SDValue &Opc,
385 bool CheckProfitability) {
Evan Chenga2c519b2010-07-30 23:33:54 +0000386 if (DisableShifterOp)
387 return false;
388
Evan Chengee04a6d2011-07-20 23:34:39 +0000389 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Cheng055b0312009-06-29 07:51:04 +0000390
391 // Don't match base register only case. That is matched to a separate
392 // lower complexity pattern with explicit register operand.
393 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000394
Evan Cheng055b0312009-06-29 07:51:04 +0000395 BaseReg = N.getOperand(0);
396 unsigned ShImmVal = 0;
Owen Anderson92a20222011-07-21 18:54:16 +0000397 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
398 if (!RHS) return false;
Owen Anderson92a20222011-07-21 18:54:16 +0000399 ShImmVal = RHS->getZExtValue() & 31;
Evan Chengf40deed2010-10-27 23:41:30 +0000400 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
401 MVT::i32);
402 return true;
403}
404
Owen Anderson92a20222011-07-21 18:54:16 +0000405bool ARMDAGToDAGISel::SelectRegShifterOperand(SDValue N,
406 SDValue &BaseReg,
407 SDValue &ShReg,
408 SDValue &Opc,
409 bool CheckProfitability) {
410 if (DisableShifterOp)
411 return false;
412
413 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
414
415 // Don't match base register only case. That is matched to a separate
416 // lower complexity pattern with explicit register operand.
417 if (ShOpcVal == ARM_AM::no_shift) return false;
418
419 BaseReg = N.getOperand(0);
420 unsigned ShImmVal = 0;
421 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
422 if (RHS) return false;
423
424 ShReg = N.getOperand(1);
425 if (CheckProfitability && !isShifterOpProfitable(N, ShOpcVal, ShImmVal))
426 return false;
427 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
428 MVT::i32);
429 return true;
430}
431
432
Jim Grosbach3e556122010-10-26 22:37:02 +0000433bool ARMDAGToDAGISel::SelectAddrModeImm12(SDValue N,
434 SDValue &Base,
435 SDValue &OffImm) {
436 // Match simple R + imm12 operands.
437
438 // Base only.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000439 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
440 !CurDAG->isBaseWithConstantOffset(N)) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000441 if (N.getOpcode() == ISD::FrameIndex) {
Chris Lattner0a9481f2011-02-13 22:25:43 +0000442 // Match frame index.
Jim Grosbach3e556122010-10-26 22:37:02 +0000443 int FI = cast<FrameIndexSDNode>(N)->getIndex();
444 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
445 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
446 return true;
Chris Lattner0a9481f2011-02-13 22:25:43 +0000447 }
Owen Anderson099e5552011-03-18 19:46:58 +0000448
Chris Lattner0a9481f2011-02-13 22:25:43 +0000449 if (N.getOpcode() == ARMISD::Wrapper &&
450 !(Subtarget->useMovt() &&
451 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000452 Base = N.getOperand(0);
453 } else
454 Base = N;
455 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
456 return true;
457 }
458
459 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
460 int RHSC = (int)RHS->getZExtValue();
461 if (N.getOpcode() == ISD::SUB)
462 RHSC = -RHSC;
463
464 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
465 Base = N.getOperand(0);
466 if (Base.getOpcode() == ISD::FrameIndex) {
467 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
468 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
469 }
470 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
471 return true;
472 }
473 }
474
475 // Base only.
476 Base = N;
477 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
478 return true;
479}
480
481
482
483bool ARMDAGToDAGISel::SelectLdStSOReg(SDValue N, SDValue &Base, SDValue &Offset,
484 SDValue &Opc) {
Evan Chengf40deed2010-10-27 23:41:30 +0000485 if (N.getOpcode() == ISD::MUL &&
486 (!Subtarget->isCortexA9() || N.hasOneUse())) {
Jim Grosbach3e556122010-10-26 22:37:02 +0000487 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
488 // X * [3,5,9] -> X + X * [2,4,8] etc.
489 int RHSC = (int)RHS->getZExtValue();
490 if (RHSC & 1) {
491 RHSC = RHSC & ~1;
492 ARM_AM::AddrOpc AddSub = ARM_AM::add;
493 if (RHSC < 0) {
494 AddSub = ARM_AM::sub;
495 RHSC = - RHSC;
496 }
497 if (isPowerOf2_32(RHSC)) {
498 unsigned ShAmt = Log2_32(RHSC);
499 Base = Offset = N.getOperand(0);
500 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
501 ARM_AM::lsl),
502 MVT::i32);
503 return true;
504 }
505 }
506 }
507 }
508
Chris Lattner0a9481f2011-02-13 22:25:43 +0000509 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
510 // ISD::OR that is equivalent to an ISD::ADD.
511 !CurDAG->isBaseWithConstantOffset(N))
Jim Grosbach3e556122010-10-26 22:37:02 +0000512 return false;
513
514 // Leave simple R +/- imm12 operands for LDRi12
Chris Lattner0a9481f2011-02-13 22:25:43 +0000515 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::OR) {
Daniel Dunbarec91d522011-01-19 15:12:16 +0000516 int RHSC;
517 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
518 -0x1000+1, 0x1000, RHSC)) // 12 bits.
519 return false;
Jim Grosbach3e556122010-10-26 22:37:02 +0000520 }
521
Evan Chengf40deed2010-10-27 23:41:30 +0000522 if (Subtarget->isCortexA9() && !N.hasOneUse())
523 // Compute R +/- (R << N) and reuse it.
524 return false;
525
Jim Grosbach3e556122010-10-26 22:37:02 +0000526 // Otherwise this is R +/- [possibly shifted] R.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000527 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::SUB ? ARM_AM::sub:ARM_AM::add;
Evan Chengee04a6d2011-07-20 23:34:39 +0000528 ARM_AM::ShiftOpc ShOpcVal =
529 ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode());
Jim Grosbach3e556122010-10-26 22:37:02 +0000530 unsigned ShAmt = 0;
531
532 Base = N.getOperand(0);
533 Offset = N.getOperand(1);
534
535 if (ShOpcVal != ARM_AM::no_shift) {
536 // Check to see if the RHS of the shift is a constant, if not, we can't fold
537 // it.
538 if (ConstantSDNode *Sh =
539 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
540 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +0000541 if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
542 Offset = N.getOperand(1).getOperand(0);
543 else {
544 ShAmt = 0;
545 ShOpcVal = ARM_AM::no_shift;
546 }
Jim Grosbach3e556122010-10-26 22:37:02 +0000547 } else {
548 ShOpcVal = ARM_AM::no_shift;
549 }
550 }
551
552 // Try matching (R shl C) + (R).
Chris Lattner0a9481f2011-02-13 22:25:43 +0000553 if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
Evan Chengf40deed2010-10-27 23:41:30 +0000554 !(Subtarget->isCortexA9() || N.getOperand(0).hasOneUse())) {
Evan Chengee04a6d2011-07-20 23:34:39 +0000555 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode());
Jim Grosbach3e556122010-10-26 22:37:02 +0000556 if (ShOpcVal != ARM_AM::no_shift) {
557 // Check to see if the RHS of the shift is a constant, if not, we can't
558 // fold it.
559 if (ConstantSDNode *Sh =
560 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
561 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +0000562 if (!Subtarget->isCortexA9() ||
563 (N.hasOneUse() &&
564 isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt))) {
565 Offset = N.getOperand(0).getOperand(0);
566 Base = N.getOperand(1);
567 } else {
568 ShAmt = 0;
569 ShOpcVal = ARM_AM::no_shift;
570 }
Jim Grosbach3e556122010-10-26 22:37:02 +0000571 } else {
572 ShOpcVal = ARM_AM::no_shift;
573 }
574 }
575 }
576
577 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
578 MVT::i32);
579 return true;
580}
581
582
583
584
585//-----
586
Jim Grosbach82891622010-09-29 19:03:54 +0000587AddrMode2Type ARMDAGToDAGISel::SelectAddrMode2Worker(SDValue N,
588 SDValue &Base,
589 SDValue &Offset,
590 SDValue &Opc) {
Evan Chengf40deed2010-10-27 23:41:30 +0000591 if (N.getOpcode() == ISD::MUL &&
592 (!Subtarget->isCortexA9() || N.hasOneUse())) {
Evan Chenga13fd102007-03-13 21:05:54 +0000593 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
594 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000595 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000596 if (RHSC & 1) {
597 RHSC = RHSC & ~1;
598 ARM_AM::AddrOpc AddSub = ARM_AM::add;
599 if (RHSC < 0) {
600 AddSub = ARM_AM::sub;
601 RHSC = - RHSC;
602 }
603 if (isPowerOf2_32(RHSC)) {
604 unsigned ShAmt = Log2_32(RHSC);
605 Base = Offset = N.getOperand(0);
606 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
607 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 MVT::i32);
Jim Grosbach82891622010-09-29 19:03:54 +0000609 return AM2_SHOP;
Evan Chenga13fd102007-03-13 21:05:54 +0000610 }
611 }
612 }
613 }
614
Chris Lattner0a9481f2011-02-13 22:25:43 +0000615 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
616 // ISD::OR that is equivalent to an ADD.
617 !CurDAG->isBaseWithConstantOffset(N)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000618 Base = N;
619 if (N.getOpcode() == ISD::FrameIndex) {
620 int FI = cast<FrameIndexSDNode>(N)->getIndex();
621 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000622 } else if (N.getOpcode() == ARMISD::Wrapper &&
623 !(Subtarget->useMovt() &&
624 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000625 Base = N.getOperand(0);
626 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000628 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
629 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000630 MVT::i32);
Jim Grosbach82891622010-09-29 19:03:54 +0000631 return AM2_BASE;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000632 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000633
Evan Chenga8e29892007-01-19 07:51:42 +0000634 // Match simple R +/- imm12 operands.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000635 if (N.getOpcode() != ISD::SUB) {
Daniel Dunbarec91d522011-01-19 15:12:16 +0000636 int RHSC;
637 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
638 -0x1000+1, 0x1000, RHSC)) { // 12 bits.
639 Base = N.getOperand(0);
640 if (Base.getOpcode() == ISD::FrameIndex) {
641 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
642 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000643 }
Daniel Dunbarec91d522011-01-19 15:12:16 +0000644 Offset = CurDAG->getRegister(0, MVT::i32);
645
646 ARM_AM::AddrOpc AddSub = ARM_AM::add;
647 if (RHSC < 0) {
648 AddSub = ARM_AM::sub;
649 RHSC = - RHSC;
650 }
651 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
652 ARM_AM::no_shift),
653 MVT::i32);
654 return AM2_BASE;
Evan Chenga8e29892007-01-19 07:51:42 +0000655 }
Jim Grosbachbe912322010-09-29 17:32:29 +0000656 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000657
Evan Chengf40deed2010-10-27 23:41:30 +0000658 if (Subtarget->isCortexA9() && !N.hasOneUse()) {
659 // Compute R +/- (R << N) and reuse it.
660 Base = N;
661 Offset = CurDAG->getRegister(0, MVT::i32);
662 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
663 ARM_AM::no_shift),
664 MVT::i32);
665 return AM2_BASE;
666 }
667
Johnny Chen6a3b5ee2009-10-27 17:25:15 +0000668 // Otherwise this is R +/- [possibly shifted] R.
Chris Lattner0a9481f2011-02-13 22:25:43 +0000669 ARM_AM::AddrOpc AddSub = N.getOpcode() != ISD::SUB ? ARM_AM::add:ARM_AM::sub;
Evan Chengee04a6d2011-07-20 23:34:39 +0000670 ARM_AM::ShiftOpc ShOpcVal =
671 ARM_AM::getShiftOpcForNode(N.getOperand(1).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +0000672 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000673
Evan Chenga8e29892007-01-19 07:51:42 +0000674 Base = N.getOperand(0);
675 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000676
Evan Chenga8e29892007-01-19 07:51:42 +0000677 if (ShOpcVal != ARM_AM::no_shift) {
678 // Check to see if the RHS of the shift is a constant, if not, we can't fold
679 // it.
680 if (ConstantSDNode *Sh =
681 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000682 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +0000683 if (isShifterOpProfitable(Offset, ShOpcVal, ShAmt))
684 Offset = N.getOperand(1).getOperand(0);
685 else {
686 ShAmt = 0;
687 ShOpcVal = ARM_AM::no_shift;
688 }
Evan Chenga8e29892007-01-19 07:51:42 +0000689 } else {
690 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000691 }
692 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694 // Try matching (R shl C) + (R).
Chris Lattner0a9481f2011-02-13 22:25:43 +0000695 if (N.getOpcode() != ISD::SUB && ShOpcVal == ARM_AM::no_shift &&
Evan Chengf40deed2010-10-27 23:41:30 +0000696 !(Subtarget->isCortexA9() || N.getOperand(0).hasOneUse())) {
Evan Chengee04a6d2011-07-20 23:34:39 +0000697 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0).getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +0000698 if (ShOpcVal != ARM_AM::no_shift) {
699 // Check to see if the RHS of the shift is a constant, if not, we can't
700 // fold it.
701 if (ConstantSDNode *Sh =
702 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +0000704 if (!Subtarget->isCortexA9() ||
705 (N.hasOneUse() &&
706 isShifterOpProfitable(N.getOperand(0), ShOpcVal, ShAmt))) {
707 Offset = N.getOperand(0).getOperand(0);
708 Base = N.getOperand(1);
709 } else {
710 ShAmt = 0;
711 ShOpcVal = ARM_AM::no_shift;
712 }
Evan Chenga8e29892007-01-19 07:51:42 +0000713 } else {
714 ShOpcVal = ARM_AM::no_shift;
715 }
716 }
717 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000718
Evan Chenga8e29892007-01-19 07:51:42 +0000719 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000720 MVT::i32);
Jim Grosbach82891622010-09-29 19:03:54 +0000721 return AM2_SHOP;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000722}
723
Owen Anderson793e7962011-07-26 20:54:26 +0000724bool ARMDAGToDAGISel::SelectAddrMode2OffsetReg(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000725 SDValue &Offset, SDValue &Opc) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000726 unsigned Opcode = Op->getOpcode();
Evan Chenga8e29892007-01-19 07:51:42 +0000727 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
728 ? cast<LoadSDNode>(Op)->getAddressingMode()
729 : cast<StoreSDNode>(Op)->getAddressingMode();
730 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
731 ? ARM_AM::add : ARM_AM::sub;
Daniel Dunbarec91d522011-01-19 15:12:16 +0000732 int Val;
Owen Anderson793e7962011-07-26 20:54:26 +0000733 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val))
734 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000735
736 Offset = N;
Evan Chengee04a6d2011-07-20 23:34:39 +0000737 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Chenga8e29892007-01-19 07:51:42 +0000738 unsigned ShAmt = 0;
739 if (ShOpcVal != ARM_AM::no_shift) {
740 // Check to see if the RHS of the shift is a constant, if not, we can't fold
741 // it.
742 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000743 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +0000744 if (isShifterOpProfitable(N, ShOpcVal, ShAmt))
745 Offset = N.getOperand(0);
746 else {
747 ShAmt = 0;
748 ShOpcVal = ARM_AM::no_shift;
749 }
Evan Chenga8e29892007-01-19 07:51:42 +0000750 } else {
751 ShOpcVal = ARM_AM::no_shift;
752 }
753 }
754
755 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000757 return true;
758}
759
Owen Andersonc4e16de2011-08-29 20:16:50 +0000760bool ARMDAGToDAGISel::SelectAddrMode2OffsetImmPre(SDNode *Op, SDValue N,
761 SDValue &Offset, SDValue &Opc) {
Owen Andersond84192f2011-08-31 20:00:11 +0000762 unsigned Opcode = Op->getOpcode();
763 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
764 ? cast<LoadSDNode>(Op)->getAddressingMode()
765 : cast<StoreSDNode>(Op)->getAddressingMode();
766 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
767 ? ARM_AM::add : ARM_AM::sub;
Owen Andersonc4e16de2011-08-29 20:16:50 +0000768 int Val;
769 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
Owen Andersond84192f2011-08-31 20:00:11 +0000770 if (AddSub == ARM_AM::sub) Val *= -1;
Owen Andersonc4e16de2011-08-29 20:16:50 +0000771 Offset = CurDAG->getRegister(0, MVT::i32);
772 Opc = CurDAG->getTargetConstant(Val, MVT::i32);
773 return true;
774 }
775
776 return false;
777}
778
779
Owen Anderson793e7962011-07-26 20:54:26 +0000780bool ARMDAGToDAGISel::SelectAddrMode2OffsetImm(SDNode *Op, SDValue N,
781 SDValue &Offset, SDValue &Opc) {
782 unsigned Opcode = Op->getOpcode();
783 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
784 ? cast<LoadSDNode>(Op)->getAddressingMode()
785 : cast<StoreSDNode>(Op)->getAddressingMode();
786 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
787 ? ARM_AM::add : ARM_AM::sub;
788 int Val;
789 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x1000, Val)) { // 12 bits.
790 Offset = CurDAG->getRegister(0, MVT::i32);
791 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
792 ARM_AM::no_shift),
793 MVT::i32);
794 return true;
795 }
796
797 return false;
798}
799
Jim Grosbach19dec202011-08-05 20:35:44 +0000800bool ARMDAGToDAGISel::SelectAddrOffsetNone(SDValue N, SDValue &Base) {
801 Base = N;
802 return true;
803}
Evan Chenga8e29892007-01-19 07:51:42 +0000804
Chris Lattner52a261b2010-09-21 20:31:19 +0000805bool ARMDAGToDAGISel::SelectAddrMode3(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000806 SDValue &Base, SDValue &Offset,
807 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000808 if (N.getOpcode() == ISD::SUB) {
809 // X - C is canonicalize to X + -C, no need to handle it here.
810 Base = N.getOperand(0);
811 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000813 return true;
814 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000815
Chris Lattner0a9481f2011-02-13 22:25:43 +0000816 if (!CurDAG->isBaseWithConstantOffset(N)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000817 Base = N;
818 if (N.getOpcode() == ISD::FrameIndex) {
819 int FI = cast<FrameIndexSDNode>(N)->getIndex();
820 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
821 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 Offset = CurDAG->getRegister(0, MVT::i32);
823 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000824 return true;
825 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000826
Evan Chenga8e29892007-01-19 07:51:42 +0000827 // If the RHS is +/- imm8, fold into addr mode.
Daniel Dunbarec91d522011-01-19 15:12:16 +0000828 int RHSC;
829 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/1,
830 -256 + 1, 256, RHSC)) { // 8 bits.
831 Base = N.getOperand(0);
832 if (Base.getOpcode() == ISD::FrameIndex) {
833 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
834 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000835 }
Daniel Dunbarec91d522011-01-19 15:12:16 +0000836 Offset = CurDAG->getRegister(0, MVT::i32);
837
838 ARM_AM::AddrOpc AddSub = ARM_AM::add;
839 if (RHSC < 0) {
840 AddSub = ARM_AM::sub;
Chris Lattner0a9481f2011-02-13 22:25:43 +0000841 RHSC = -RHSC;
Daniel Dunbarec91d522011-01-19 15:12:16 +0000842 }
843 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
844 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000845 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000846
Evan Chenga8e29892007-01-19 07:51:42 +0000847 Base = N.getOperand(0);
848 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000850 return true;
851}
852
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000853bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDNode *Op, SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000854 SDValue &Offset, SDValue &Opc) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +0000855 unsigned Opcode = Op->getOpcode();
Evan Chenga8e29892007-01-19 07:51:42 +0000856 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
857 ? cast<LoadSDNode>(Op)->getAddressingMode()
858 : cast<StoreSDNode>(Op)->getAddressingMode();
859 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
860 ? ARM_AM::add : ARM_AM::sub;
Daniel Dunbarec91d522011-01-19 15:12:16 +0000861 int Val;
862 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 256, Val)) { // 12 bits.
863 Offset = CurDAG->getRegister(0, MVT::i32);
864 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
865 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000866 }
867
868 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000870 return true;
871}
872
Jim Grosbach3ab56582010-10-21 19:38:40 +0000873bool ARMDAGToDAGISel::SelectAddrMode5(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000874 SDValue &Base, SDValue &Offset) {
Chris Lattner0a9481f2011-02-13 22:25:43 +0000875 if (!CurDAG->isBaseWithConstantOffset(N)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000876 Base = N;
877 if (N.getOpcode() == ISD::FrameIndex) {
878 int FI = cast<FrameIndexSDNode>(N)->getIndex();
879 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000880 } else if (N.getOpcode() == ARMISD::Wrapper &&
881 !(Subtarget->useMovt() &&
882 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000883 Base = N.getOperand(0);
884 }
885 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000887 return true;
888 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000889
Evan Chenga8e29892007-01-19 07:51:42 +0000890 // If the RHS is +/- imm8, fold into addr mode.
Daniel Dunbarec91d522011-01-19 15:12:16 +0000891 int RHSC;
892 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4,
893 -256 + 1, 256, RHSC)) {
894 Base = N.getOperand(0);
895 if (Base.getOpcode() == ISD::FrameIndex) {
896 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
897 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000898 }
Daniel Dunbarec91d522011-01-19 15:12:16 +0000899
900 ARM_AM::AddrOpc AddSub = ARM_AM::add;
901 if (RHSC < 0) {
902 AddSub = ARM_AM::sub;
Chris Lattner0a9481f2011-02-13 22:25:43 +0000903 RHSC = -RHSC;
Daniel Dunbarec91d522011-01-19 15:12:16 +0000904 }
905 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
906 MVT::i32);
907 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000908 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000909
Evan Chenga8e29892007-01-19 07:51:42 +0000910 Base = N;
911 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000913 return true;
914}
915
Bob Wilson665814b2010-11-01 23:40:51 +0000916bool ARMDAGToDAGISel::SelectAddrMode6(SDNode *Parent, SDValue N, SDValue &Addr,
917 SDValue &Align) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000918 Addr = N;
Bob Wilson665814b2010-11-01 23:40:51 +0000919
920 unsigned Alignment = 0;
921 if (LSBaseSDNode *LSN = dyn_cast<LSBaseSDNode>(Parent)) {
922 // This case occurs only for VLD1-lane/dup and VST1-lane instructions.
923 // The maximum alignment is equal to the memory size being referenced.
924 unsigned LSNAlign = LSN->getAlignment();
925 unsigned MemSize = LSN->getMemoryVT().getSizeInBits() / 8;
926 if (LSNAlign > MemSize && MemSize > 1)
927 Alignment = MemSize;
928 } else {
929 // All other uses of addrmode6 are for intrinsics. For now just record
930 // the raw alignment value; it will be refined later based on the legal
931 // alignment operands for the intrinsic.
932 Alignment = cast<MemIntrinsicSDNode>(Parent)->getAlignment();
933 }
934
935 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000936 return true;
937}
938
Bob Wilsonda525062011-02-25 06:42:42 +0000939bool ARMDAGToDAGISel::SelectAddrMode6Offset(SDNode *Op, SDValue N,
940 SDValue &Offset) {
941 LSBaseSDNode *LdSt = cast<LSBaseSDNode>(Op);
942 ISD::MemIndexedMode AM = LdSt->getAddressingMode();
943 if (AM != ISD::POST_INC)
944 return false;
945 Offset = N;
946 if (ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N)) {
947 if (NC->getZExtValue() * 8 == LdSt->getMemoryVT().getSizeInBits())
948 Offset = CurDAG->getRegister(0, MVT::i32);
949 }
950 return true;
951}
952
Chris Lattner52a261b2010-09-21 20:31:19 +0000953bool ARMDAGToDAGISel::SelectAddrModePC(SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000954 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000955 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
956 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000957 SDValue N1 = N.getOperand(1);
Evan Cheng9fe20092011-01-20 08:34:58 +0000958 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
959 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000960 return true;
961 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000962
Evan Chenga8e29892007-01-19 07:51:42 +0000963 return false;
964}
965
Bill Wendlingf4caf692010-12-14 03:36:38 +0000966
967//===----------------------------------------------------------------------===//
968// Thumb Addressing Modes
969//===----------------------------------------------------------------------===//
970
Chris Lattner52a261b2010-09-21 20:31:19 +0000971bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue N,
Dan Gohman475871a2008-07-27 21:46:04 +0000972 SDValue &Base, SDValue &Offset){
Chris Lattner0a9481f2011-02-13 22:25:43 +0000973 if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N)) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000974 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
Dan Gohmane368b462010-06-18 14:22:04 +0000975 if (!NC || !NC->isNullValue())
Evan Cheng2f297df2009-07-11 07:08:13 +0000976 return false;
977
978 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000979 return true;
980 }
981
Evan Chenga8e29892007-01-19 07:51:42 +0000982 Base = N.getOperand(0);
983 Offset = N.getOperand(1);
984 return true;
985}
986
Evan Cheng79d43262007-01-24 02:21:22 +0000987bool
Bill Wendlingf4caf692010-12-14 03:36:38 +0000988ARMDAGToDAGISel::SelectThumbAddrModeRI(SDValue N, SDValue &Base,
989 SDValue &Offset, unsigned Scale) {
Evan Cheng79d43262007-01-24 02:21:22 +0000990 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000991 SDValue TmpBase, TmpOffImm;
Chris Lattner52a261b2010-09-21 20:31:19 +0000992 if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
Evan Cheng79d43262007-01-24 02:21:22 +0000993 return false; // We want to select tLDRspi / tSTRspi instead.
Bill Wendlingf4caf692010-12-14 03:36:38 +0000994
Evan Cheng012f2d92007-01-24 08:53:17 +0000995 if (N.getOpcode() == ARMISD::Wrapper &&
996 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
997 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000998 }
999
Chris Lattner0a9481f2011-02-13 22:25:43 +00001000 if (!CurDAG->isBaseWithConstantOffset(N))
Bill Wendlingbc4224b2010-12-15 01:03:19 +00001001 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001002
Evan Chengad0e4652007-02-06 00:22:06 +00001003 // Thumb does not have [sp, r] address mode.
1004 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1005 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1006 if ((LHSR && LHSR->getReg() == ARM::SP) ||
Bill Wendlingbc4224b2010-12-15 01:03:19 +00001007 (RHSR && RHSR->getReg() == ARM::SP))
1008 return false;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001009
Daniel Dunbarec91d522011-01-19 15:12:16 +00001010 // FIXME: Why do we explicitly check for a match here and then return false?
1011 // Presumably to allow something else to match, but shouldn't this be
1012 // documented?
1013 int RHSC;
1014 if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC))
1015 return false;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001016
1017 Base = N.getOperand(0);
1018 Offset = N.getOperand(1);
1019 return true;
1020}
1021
1022bool
1023ARMDAGToDAGISel::SelectThumbAddrModeRI5S1(SDValue N,
1024 SDValue &Base,
1025 SDValue &Offset) {
1026 return SelectThumbAddrModeRI(N, Base, Offset, 1);
1027}
1028
1029bool
1030ARMDAGToDAGISel::SelectThumbAddrModeRI5S2(SDValue N,
1031 SDValue &Base,
1032 SDValue &Offset) {
1033 return SelectThumbAddrModeRI(N, Base, Offset, 2);
1034}
1035
1036bool
1037ARMDAGToDAGISel::SelectThumbAddrModeRI5S4(SDValue N,
1038 SDValue &Base,
1039 SDValue &Offset) {
1040 return SelectThumbAddrModeRI(N, Base, Offset, 4);
1041}
1042
1043bool
1044ARMDAGToDAGISel::SelectThumbAddrModeImm5S(SDValue N, unsigned Scale,
1045 SDValue &Base, SDValue &OffImm) {
1046 if (Scale == 4) {
1047 SDValue TmpBase, TmpOffImm;
1048 if (SelectThumbAddrModeSP(N, TmpBase, TmpOffImm))
1049 return false; // We want to select tLDRspi / tSTRspi instead.
1050
1051 if (N.getOpcode() == ARMISD::Wrapper &&
1052 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
1053 return false; // We want to select tLDRpci instead.
1054 }
1055
Chris Lattner0a9481f2011-02-13 22:25:43 +00001056 if (!CurDAG->isBaseWithConstantOffset(N)) {
Bill Wendlingf4caf692010-12-14 03:36:38 +00001057 if (N.getOpcode() == ARMISD::Wrapper &&
1058 !(Subtarget->useMovt() &&
1059 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
1060 Base = N.getOperand(0);
1061 } else {
1062 Base = N;
1063 }
1064
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +00001066 return true;
1067 }
1068
Bill Wendlingbc4224b2010-12-15 01:03:19 +00001069 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
1070 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
1071 if ((LHSR && LHSR->getReg() == ARM::SP) ||
1072 (RHSR && RHSR->getReg() == ARM::SP)) {
1073 ConstantSDNode *LHS = dyn_cast<ConstantSDNode>(N.getOperand(0));
1074 ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1));
1075 unsigned LHSC = LHS ? LHS->getZExtValue() : 0;
1076 unsigned RHSC = RHS ? RHS->getZExtValue() : 0;
1077
1078 // Thumb does not have [sp, #imm5] address mode for non-zero imm5.
1079 if (LHSC != 0 || RHSC != 0) return false;
1080
1081 Base = N;
1082 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
1083 return true;
1084 }
1085
Evan Chenga8e29892007-01-19 07:51:42 +00001086 // If the RHS is + imm5 * scale, fold into addr mode.
Daniel Dunbarec91d522011-01-19 15:12:16 +00001087 int RHSC;
1088 if (isScaledConstantInRange(N.getOperand(1), Scale, 0, 32, RHSC)) {
1089 Base = N.getOperand(0);
1090 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1091 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001092 }
1093
Evan Chengc38f2bc2007-01-23 22:59:13 +00001094 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001095 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +00001096 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001097}
1098
Bill Wendlingf4caf692010-12-14 03:36:38 +00001099bool
1100ARMDAGToDAGISel::SelectThumbAddrModeImm5S4(SDValue N, SDValue &Base,
1101 SDValue &OffImm) {
1102 return SelectThumbAddrModeImm5S(N, 4, Base, OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +00001103}
1104
Bill Wendlingf4caf692010-12-14 03:36:38 +00001105bool
1106ARMDAGToDAGISel::SelectThumbAddrModeImm5S2(SDValue N, SDValue &Base,
1107 SDValue &OffImm) {
1108 return SelectThumbAddrModeImm5S(N, 2, Base, OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +00001109}
1110
Bill Wendlingf4caf692010-12-14 03:36:38 +00001111bool
1112ARMDAGToDAGISel::SelectThumbAddrModeImm5S1(SDValue N, SDValue &Base,
1113 SDValue &OffImm) {
1114 return SelectThumbAddrModeImm5S(N, 1, Base, OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +00001115}
1116
Chris Lattner52a261b2010-09-21 20:31:19 +00001117bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue N,
1118 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +00001119 if (N.getOpcode() == ISD::FrameIndex) {
1120 int FI = cast<FrameIndexSDNode>(N)->getIndex();
1121 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001122 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001123 return true;
1124 }
Evan Cheng79d43262007-01-24 02:21:22 +00001125
Chris Lattner0a9481f2011-02-13 22:25:43 +00001126 if (!CurDAG->isBaseWithConstantOffset(N))
Evan Chengad0e4652007-02-06 00:22:06 +00001127 return false;
1128
1129 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +00001130 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
1131 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +00001132 // If the RHS is + imm8 * scale, fold into addr mode.
Daniel Dunbarec91d522011-01-19 15:12:16 +00001133 int RHSC;
1134 if (isScaledConstantInRange(N.getOperand(1), /*Scale=*/4, 0, 256, RHSC)) {
1135 Base = N.getOperand(0);
1136 if (Base.getOpcode() == ISD::FrameIndex) {
1137 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1138 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng79d43262007-01-24 02:21:22 +00001139 }
Daniel Dunbarec91d522011-01-19 15:12:16 +00001140 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1141 return true;
Evan Cheng79d43262007-01-24 02:21:22 +00001142 }
1143 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001144
Evan Chenga8e29892007-01-19 07:51:42 +00001145 return false;
1146}
1147
Bill Wendlingf4caf692010-12-14 03:36:38 +00001148
1149//===----------------------------------------------------------------------===//
1150// Thumb 2 Addressing Modes
1151//===----------------------------------------------------------------------===//
1152
1153
Chris Lattner52a261b2010-09-21 20:31:19 +00001154bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue N, SDValue &BaseReg,
Evan Cheng9cb9e672009-06-27 02:26:13 +00001155 SDValue &Opc) {
Evan Chenga2c519b2010-07-30 23:33:54 +00001156 if (DisableShifterOp)
1157 return false;
1158
Evan Chengee04a6d2011-07-20 23:34:39 +00001159 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOpcode());
Evan Cheng9cb9e672009-06-27 02:26:13 +00001160
1161 // Don't match base register only case. That is matched to a separate
1162 // lower complexity pattern with explicit register operand.
1163 if (ShOpcVal == ARM_AM::no_shift) return false;
1164
1165 BaseReg = N.getOperand(0);
1166 unsigned ShImmVal = 0;
1167 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1168 ShImmVal = RHS->getZExtValue() & 31;
1169 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
1170 return true;
1171 }
1172
1173 return false;
1174}
1175
Chris Lattner52a261b2010-09-21 20:31:19 +00001176bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue N,
Evan Cheng055b0312009-06-29 07:51:04 +00001177 SDValue &Base, SDValue &OffImm) {
1178 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +00001179
Evan Cheng3a214252009-08-11 08:52:18 +00001180 // Base only.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001181 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1182 !CurDAG->isBaseWithConstantOffset(N)) {
David Goodwin31e7eba2009-07-20 15:55:39 +00001183 if (N.getOpcode() == ISD::FrameIndex) {
Chris Lattner0a9481f2011-02-13 22:25:43 +00001184 // Match frame index.
David Goodwin31e7eba2009-07-20 15:55:39 +00001185 int FI = cast<FrameIndexSDNode>(N)->getIndex();
1186 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001187 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +00001188 return true;
Chris Lattner0a9481f2011-02-13 22:25:43 +00001189 }
Owen Anderson099e5552011-03-18 19:46:58 +00001190
Chris Lattner0a9481f2011-02-13 22:25:43 +00001191 if (N.getOpcode() == ARMISD::Wrapper &&
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001192 !(Subtarget->useMovt() &&
1193 N.getOperand(0).getOpcode() == ISD::TargetGlobalAddress)) {
Evan Cheng3a214252009-08-11 08:52:18 +00001194 Base = N.getOperand(0);
1195 if (Base.getOpcode() == ISD::TargetConstantPool)
1196 return false; // We want to select t2LDRpci instead.
1197 } else
1198 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +00001199 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +00001200 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +00001201 }
Evan Cheng055b0312009-06-29 07:51:04 +00001202
1203 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Chris Lattner52a261b2010-09-21 20:31:19 +00001204 if (SelectT2AddrModeImm8(N, Base, OffImm))
Evan Cheng3a214252009-08-11 08:52:18 +00001205 // Let t2LDRi8 handle (R - imm8).
1206 return false;
1207
Evan Cheng055b0312009-06-29 07:51:04 +00001208 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +00001209 if (N.getOpcode() == ISD::SUB)
1210 RHSC = -RHSC;
1211
1212 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +00001213 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +00001214 if (Base.getOpcode() == ISD::FrameIndex) {
1215 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1216 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
1217 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +00001219 return true;
1220 }
1221 }
1222
Evan Cheng3a214252009-08-11 08:52:18 +00001223 // Base only.
1224 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +00001226 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001227}
1228
Chris Lattner52a261b2010-09-21 20:31:19 +00001229bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue N,
Evan Cheng055b0312009-06-29 07:51:04 +00001230 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +00001231 // Match simple R - imm8 operands.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001232 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB &&
1233 !CurDAG->isBaseWithConstantOffset(N))
1234 return false;
Owen Anderson099e5552011-03-18 19:46:58 +00001235
Chris Lattner0a9481f2011-02-13 22:25:43 +00001236 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1237 int RHSC = (int)RHS->getSExtValue();
1238 if (N.getOpcode() == ISD::SUB)
1239 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +00001240
Chris Lattner0a9481f2011-02-13 22:25:43 +00001241 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
1242 Base = N.getOperand(0);
1243 if (Base.getOpcode() == ISD::FrameIndex) {
1244 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
1245 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Evan Cheng055b0312009-06-29 07:51:04 +00001246 }
Chris Lattner0a9481f2011-02-13 22:25:43 +00001247 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
1248 return true;
Evan Cheng055b0312009-06-29 07:51:04 +00001249 }
1250 }
1251
1252 return false;
1253}
1254
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001255bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDNode *Op, SDValue N,
Evan Chenge88d5ce2009-07-02 07:28:31 +00001256 SDValue &OffImm){
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001257 unsigned Opcode = Op->getOpcode();
Evan Chenge88d5ce2009-07-02 07:28:31 +00001258 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
1259 ? cast<LoadSDNode>(Op)->getAddressingMode()
1260 : cast<StoreSDNode>(Op)->getAddressingMode();
Daniel Dunbarec91d522011-01-19 15:12:16 +00001261 int RHSC;
1262 if (isScaledConstantInRange(N, /*Scale=*/1, 0, 0x100, RHSC)) { // 8 bits.
1263 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
1264 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
1265 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
1266 return true;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001267 }
1268
1269 return false;
1270}
1271
Chris Lattner52a261b2010-09-21 20:31:19 +00001272bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue N,
Evan Cheng055b0312009-06-29 07:51:04 +00001273 SDValue &Base,
1274 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +00001275 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
Chris Lattner0a9481f2011-02-13 22:25:43 +00001276 if (N.getOpcode() != ISD::ADD && !CurDAG->isBaseWithConstantOffset(N))
Evan Cheng3a214252009-08-11 08:52:18 +00001277 return false;
Evan Cheng055b0312009-06-29 07:51:04 +00001278
Evan Cheng3a214252009-08-11 08:52:18 +00001279 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
1280 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1281 int RHSC = (int)RHS->getZExtValue();
1282 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
1283 return false;
1284 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +00001285 return false;
1286 }
1287
Evan Chengf40deed2010-10-27 23:41:30 +00001288 if (Subtarget->isCortexA9() && !N.hasOneUse()) {
1289 // Compute R + (R << [1,2,3]) and reuse it.
1290 Base = N;
1291 return false;
1292 }
1293
Evan Cheng055b0312009-06-29 07:51:04 +00001294 // Look for (R + R) or (R + (R << [1,2,3])).
1295 unsigned ShAmt = 0;
1296 Base = N.getOperand(0);
1297 OffReg = N.getOperand(1);
1298
1299 // Swap if it is ((R << c) + R).
Evan Chengee04a6d2011-07-20 23:34:39 +00001300 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg.getOpcode());
Evan Cheng055b0312009-06-29 07:51:04 +00001301 if (ShOpcVal != ARM_AM::lsl) {
Evan Chengee04a6d2011-07-20 23:34:39 +00001302 ShOpcVal = ARM_AM::getShiftOpcForNode(Base.getOpcode());
Evan Cheng055b0312009-06-29 07:51:04 +00001303 if (ShOpcVal == ARM_AM::lsl)
1304 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +00001305 }
1306
Evan Cheng055b0312009-06-29 07:51:04 +00001307 if (ShOpcVal == ARM_AM::lsl) {
1308 // Check to see if the RHS of the shift is a constant, if not, we can't fold
1309 // it.
1310 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
1311 ShAmt = Sh->getZExtValue();
Evan Chengf40deed2010-10-27 23:41:30 +00001312 if (ShAmt < 4 && isShifterOpProfitable(OffReg, ShOpcVal, ShAmt))
1313 OffReg = OffReg.getOperand(0);
1314 else {
Evan Cheng055b0312009-06-29 07:51:04 +00001315 ShAmt = 0;
1316 ShOpcVal = ARM_AM::no_shift;
Evan Chengf40deed2010-10-27 23:41:30 +00001317 }
Evan Cheng055b0312009-06-29 07:51:04 +00001318 } else {
1319 ShOpcVal = ARM_AM::no_shift;
1320 }
David Goodwin7ecc8502009-07-15 15:50:19 +00001321 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001322
Owen Anderson825b72b2009-08-11 20:47:22 +00001323 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +00001324
1325 return true;
1326}
1327
1328//===--------------------------------------------------------------------===//
1329
Evan Chengee568cf2007-07-05 07:15:27 +00001330/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +00001331static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +00001333}
1334
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001335SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDNode *N) {
1336 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Chengaf4550f2009-07-02 01:23:32 +00001337 ISD::MemIndexedMode AM = LD->getAddressingMode();
1338 if (AM == ISD::UNINDEXED)
1339 return NULL;
1340
Owen Andersone50ed302009-08-10 22:56:29 +00001341 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +00001342 SDValue Offset, AMOpc;
1343 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1344 unsigned Opcode = 0;
1345 bool Match = false;
Owen Andersonc4e16de2011-08-29 20:16:50 +00001346 if (LoadedVT == MVT::i32 && isPre &&
1347 SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) {
1348 Opcode = ARM::LDR_PRE_IMM;
1349 Match = true;
1350 } else if (LoadedVT == MVT::i32 && !isPre &&
Owen Anderson793e7962011-07-26 20:54:26 +00001351 SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) {
Owen Andersonc4e16de2011-08-29 20:16:50 +00001352 Opcode = ARM::LDR_POST_IMM;
Evan Chengaf4550f2009-07-02 01:23:32 +00001353 Match = true;
Owen Anderson793e7962011-07-26 20:54:26 +00001354 } else if (LoadedVT == MVT::i32 &&
1355 SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) {
Owen Anderson9ab0f252011-08-26 20:43:14 +00001356 Opcode = isPre ? ARM::LDR_PRE_REG : ARM::LDR_POST_REG;
Owen Anderson793e7962011-07-26 20:54:26 +00001357 Match = true;
1358
Owen Anderson825b72b2009-08-11 20:47:22 +00001359 } else if (LoadedVT == MVT::i16 &&
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001360 SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengaf4550f2009-07-02 01:23:32 +00001361 Match = true;
1362 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
1363 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
1364 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +00001365 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +00001366 if (LD->getExtensionType() == ISD::SEXTLOAD) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001367 if (SelectAddrMode3Offset(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengaf4550f2009-07-02 01:23:32 +00001368 Match = true;
1369 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
1370 }
1371 } else {
Owen Andersonc4e16de2011-08-29 20:16:50 +00001372 if (isPre &&
1373 SelectAddrMode2OffsetImmPre(N, LD->getOffset(), Offset, AMOpc)) {
Evan Chengaf4550f2009-07-02 01:23:32 +00001374 Match = true;
Owen Andersonc4e16de2011-08-29 20:16:50 +00001375 Opcode = ARM::LDRB_PRE_IMM;
1376 } else if (!isPre &&
1377 SelectAddrMode2OffsetImm(N, LD->getOffset(), Offset, AMOpc)) {
1378 Match = true;
1379 Opcode = ARM::LDRB_POST_IMM;
Owen Anderson793e7962011-07-26 20:54:26 +00001380 } else if (SelectAddrMode2OffsetReg(N, LD->getOffset(), Offset, AMOpc)) {
1381 Match = true;
Owen Anderson9ab0f252011-08-26 20:43:14 +00001382 Opcode = isPre ? ARM::LDRB_PRE_REG : ARM::LDRB_POST_REG;
Evan Chengaf4550f2009-07-02 01:23:32 +00001383 }
1384 }
1385 }
1386
1387 if (Match) {
Owen Anderson2b568fb2011-08-26 21:12:37 +00001388 if (Opcode == ARM::LDR_PRE_IMM || Opcode == ARM::LDRB_PRE_IMM) {
1389 SDValue Chain = LD->getChain();
1390 SDValue Base = LD->getBasePtr();
1391 SDValue Ops[]= { Base, AMOpc, getAL(CurDAG),
1392 CurDAG->getRegister(0, MVT::i32), Chain };
Jim Grosbachb04546f2011-09-13 20:30:37 +00001393 return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32,
1394 MVT::i32, MVT::Other, Ops, 5);
Owen Anderson2b568fb2011-08-26 21:12:37 +00001395 } else {
1396 SDValue Chain = LD->getChain();
1397 SDValue Base = LD->getBasePtr();
1398 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
1399 CurDAG->getRegister(0, MVT::i32), Chain };
Jim Grosbachb04546f2011-09-13 20:30:37 +00001400 return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32,
1401 MVT::i32, MVT::Other, Ops, 6);
Owen Anderson2b568fb2011-08-26 21:12:37 +00001402 }
Evan Chengaf4550f2009-07-02 01:23:32 +00001403 }
1404
1405 return NULL;
1406}
1407
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001408SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDNode *N) {
1409 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001410 ISD::MemIndexedMode AM = LD->getAddressingMode();
1411 if (AM == ISD::UNINDEXED)
1412 return NULL;
1413
Owen Andersone50ed302009-08-10 22:56:29 +00001414 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +00001415 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001416 SDValue Offset;
1417 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
1418 unsigned Opcode = 0;
1419 bool Match = false;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001420 if (SelectT2AddrModeImm8Offset(N, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001421 switch (LoadedVT.getSimpleVT().SimpleTy) {
1422 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +00001423 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
1424 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +00001426 if (isSExtLd)
1427 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
1428 else
1429 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001430 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001431 case MVT::i8:
1432 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +00001433 if (isSExtLd)
1434 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
1435 else
1436 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001437 break;
1438 default:
1439 return NULL;
1440 }
1441 Match = true;
1442 }
1443
1444 if (Match) {
1445 SDValue Chain = LD->getChain();
1446 SDValue Base = LD->getBasePtr();
1447 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001448 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001449 return CurDAG->getMachineNode(Opcode, N->getDebugLoc(), MVT::i32, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00001450 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +00001451 }
1452
1453 return NULL;
1454}
1455
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001456/// PairSRegs - Form a D register from a pair of S registers.
1457///
1458SDNode *ARMDAGToDAGISel::PairSRegs(EVT VT, SDValue V0, SDValue V1) {
1459 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001460 SDValue RegClass =
1461 CurDAG->getTargetConstant(ARM::DPR_VFP2RegClassID, MVT::i32);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001462 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1463 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001464 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
1465 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001466}
1467
Evan Cheng603afbf2010-05-10 17:34:18 +00001468/// PairDRegs - Form a quad register from a pair of D registers.
1469///
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001470SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
1471 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001472 SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, MVT::i32);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00001473 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1474 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001475 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
1476 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5);
Bob Wilson3bf12ab2009-10-06 22:01:59 +00001477}
1478
Evan Cheng7f687192010-05-14 00:21:45 +00001479/// PairQRegs - Form 4 consecutive D registers from a pair of Q registers.
Evan Cheng603afbf2010-05-10 17:34:18 +00001480///
1481SDNode *ARMDAGToDAGISel::PairQRegs(EVT VT, SDValue V0, SDValue V1) {
1482 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001483 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00001484 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1485 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001486 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1 };
1487 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 5);
Evan Cheng603afbf2010-05-10 17:34:18 +00001488}
1489
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001490/// QuadSRegs - Form 4 consecutive S registers.
1491///
1492SDNode *ARMDAGToDAGISel::QuadSRegs(EVT VT, SDValue V0, SDValue V1,
1493 SDValue V2, SDValue V3) {
1494 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001495 SDValue RegClass =
1496 CurDAG->getTargetConstant(ARM::QPR_VFP2RegClassID, MVT::i32);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001497 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::ssub_0, MVT::i32);
1498 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::ssub_1, MVT::i32);
1499 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::ssub_2, MVT::i32);
1500 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::ssub_3, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001501 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1502 V2, SubReg2, V3, SubReg3 };
1503 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9);
Bob Wilson40cbe7d2010-06-04 00:04:02 +00001504}
1505
Evan Cheng7f687192010-05-14 00:21:45 +00001506/// QuadDRegs - Form 4 consecutive D registers.
Evan Cheng603afbf2010-05-10 17:34:18 +00001507///
1508SDNode *ARMDAGToDAGISel::QuadDRegs(EVT VT, SDValue V0, SDValue V1,
1509 SDValue V2, SDValue V3) {
1510 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001511 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00001512 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::dsub_0, MVT::i32);
1513 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::dsub_1, MVT::i32);
1514 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::dsub_2, MVT::i32);
1515 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::dsub_3, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001516 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1517 V2, SubReg2, V3, SubReg3 };
1518 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9);
Evan Cheng603afbf2010-05-10 17:34:18 +00001519}
1520
Evan Cheng8f6de382010-05-16 03:27:48 +00001521/// QuadQRegs - Form 4 consecutive Q registers.
1522///
1523SDNode *ARMDAGToDAGISel::QuadQRegs(EVT VT, SDValue V0, SDValue V1,
1524 SDValue V2, SDValue V3) {
1525 DebugLoc dl = V0.getNode()->getDebugLoc();
Owen Anderson1300f302011-06-16 18:17:13 +00001526 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, MVT::i32);
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00001527 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::qsub_0, MVT::i32);
1528 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::qsub_1, MVT::i32);
1529 SDValue SubReg2 = CurDAG->getTargetConstant(ARM::qsub_2, MVT::i32);
1530 SDValue SubReg3 = CurDAG->getTargetConstant(ARM::qsub_3, MVT::i32);
Owen Anderson1300f302011-06-16 18:17:13 +00001531 const SDValue Ops[] = { RegClass, V0, SubReg0, V1, SubReg1,
1532 V2, SubReg2, V3, SubReg3 };
1533 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, dl, VT, Ops, 9);
Evan Cheng8f6de382010-05-16 03:27:48 +00001534}
1535
Bob Wilson2a6e6162010-09-23 23:42:37 +00001536/// GetVLDSTAlign - Get the alignment (in bytes) for the alignment operand
1537/// of a NEON VLD or VST instruction. The supported values depend on the
1538/// number of registers being loaded.
Bob Wilson665814b2010-11-01 23:40:51 +00001539SDValue ARMDAGToDAGISel::GetVLDSTAlign(SDValue Align, unsigned NumVecs,
1540 bool is64BitVector) {
Bob Wilson2a6e6162010-09-23 23:42:37 +00001541 unsigned NumRegs = NumVecs;
1542 if (!is64BitVector && NumVecs < 3)
1543 NumRegs *= 2;
1544
Bob Wilson665814b2010-11-01 23:40:51 +00001545 unsigned Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
Bob Wilson2a6e6162010-09-23 23:42:37 +00001546 if (Alignment >= 32 && NumRegs == 4)
Bob Wilson665814b2010-11-01 23:40:51 +00001547 Alignment = 32;
1548 else if (Alignment >= 16 && (NumRegs == 2 || NumRegs == 4))
1549 Alignment = 16;
1550 else if (Alignment >= 8)
1551 Alignment = 8;
1552 else
1553 Alignment = 0;
1554
1555 return CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilson2a6e6162010-09-23 23:42:37 +00001556}
1557
Bob Wilson1c3ef902011-02-07 17:43:21 +00001558SDNode *ARMDAGToDAGISel::SelectVLD(SDNode *N, bool isUpdating, unsigned NumVecs,
Bob Wilson3e36f132009-10-14 17:28:52 +00001559 unsigned *DOpcodes, unsigned *QOpcodes0,
1560 unsigned *QOpcodes1) {
Bob Wilson621f1952010-03-23 05:25:43 +00001561 assert(NumVecs >= 1 && NumVecs <= 4 && "VLD NumVecs out-of-range");
Bob Wilson3e36f132009-10-14 17:28:52 +00001562 DebugLoc dl = N->getDebugLoc();
1563
Bob Wilson226036e2010-03-20 22:13:40 +00001564 SDValue MemAddr, Align;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001565 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1566 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Bob Wilson3e36f132009-10-14 17:28:52 +00001567 return NULL;
1568
1569 SDValue Chain = N->getOperand(0);
1570 EVT VT = N->getValueType(0);
1571 bool is64BitVector = VT.is64BitVector();
Bob Wilson665814b2010-11-01 23:40:51 +00001572 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
Bob Wilson40ff01a2010-09-23 21:43:54 +00001573
Bob Wilson3e36f132009-10-14 17:28:52 +00001574 unsigned OpcodeIndex;
1575 switch (VT.getSimpleVT().SimpleTy) {
1576 default: llvm_unreachable("unhandled vld type");
1577 // Double-register operations:
1578 case MVT::v8i8: OpcodeIndex = 0; break;
1579 case MVT::v4i16: OpcodeIndex = 1; break;
1580 case MVT::v2f32:
1581 case MVT::v2i32: OpcodeIndex = 2; break;
1582 case MVT::v1i64: OpcodeIndex = 3; break;
1583 // Quad-register operations:
1584 case MVT::v16i8: OpcodeIndex = 0; break;
1585 case MVT::v8i16: OpcodeIndex = 1; break;
1586 case MVT::v4f32:
1587 case MVT::v4i32: OpcodeIndex = 2; break;
Bob Wilson621f1952010-03-23 05:25:43 +00001588 case MVT::v2i64: OpcodeIndex = 3;
Bob Wilson11d98992010-03-23 06:20:33 +00001589 assert(NumVecs == 1 && "v2i64 type only supported for VLD1");
Bob Wilson621f1952010-03-23 05:25:43 +00001590 break;
Bob Wilson3e36f132009-10-14 17:28:52 +00001591 }
1592
Bob Wilsonf5721912010-09-03 18:16:02 +00001593 EVT ResTy;
1594 if (NumVecs == 1)
1595 ResTy = VT;
1596 else {
1597 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1598 if (!is64BitVector)
1599 ResTyElts *= 2;
1600 ResTy = EVT::getVectorVT(*CurDAG->getContext(), MVT::i64, ResTyElts);
1601 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00001602 std::vector<EVT> ResTys;
1603 ResTys.push_back(ResTy);
1604 if (isUpdating)
1605 ResTys.push_back(MVT::i32);
1606 ResTys.push_back(MVT::Other);
Bob Wilsonf5721912010-09-03 18:16:02 +00001607
Evan Cheng47b7b9f2010-04-16 05:46:06 +00001608 SDValue Pred = getAL(CurDAG);
Bob Wilson226036e2010-03-20 22:13:40 +00001609 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001610 SDNode *VLd;
1611 SmallVector<SDValue, 7> Ops;
Evan Chenge9e2ba02010-05-10 21:26:24 +00001612
Bob Wilson1c3ef902011-02-07 17:43:21 +00001613 // Double registers and VLD1/VLD2 quad registers are directly supported.
1614 if (is64BitVector || NumVecs <= 2) {
1615 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1616 QOpcodes0[OpcodeIndex]);
1617 Ops.push_back(MemAddr);
1618 Ops.push_back(Align);
1619 if (isUpdating) {
1620 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1621 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
Evan Chenge9e2ba02010-05-10 21:26:24 +00001622 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00001623 Ops.push_back(Pred);
1624 Ops.push_back(Reg0);
1625 Ops.push_back(Chain);
1626 VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
Bob Wilsonffde0802010-09-02 16:00:54 +00001627
Bob Wilson3e36f132009-10-14 17:28:52 +00001628 } else {
1629 // Otherwise, quad registers are loaded with two separate instructions,
1630 // where one loads the even registers and the other loads the odd registers.
Bob Wilsonf5721912010-09-03 18:16:02 +00001631 EVT AddrTy = MemAddr.getValueType();
Bob Wilson3e36f132009-10-14 17:28:52 +00001632
Bob Wilson1c3ef902011-02-07 17:43:21 +00001633 // Load the even subregs. This is always an updating load, so that it
1634 // provides the address to the second load for the odd subregs.
Bob Wilsonf5721912010-09-03 18:16:02 +00001635 SDValue ImplDef =
1636 SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, ResTy), 0);
1637 const SDValue OpsA[] = { MemAddr, Align, Reg0, ImplDef, Pred, Reg0, Chain };
Bob Wilson7de68142011-02-07 17:43:15 +00001638 SDNode *VLdA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
1639 ResTy, AddrTy, MVT::Other, OpsA, 7);
Bob Wilsonf5721912010-09-03 18:16:02 +00001640 Chain = SDValue(VLdA, 2);
Bob Wilson3e36f132009-10-14 17:28:52 +00001641
Bob Wilson24f995d2009-10-14 18:32:29 +00001642 // Load the odd subregs.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001643 Ops.push_back(SDValue(VLdA, 1));
1644 Ops.push_back(Align);
1645 if (isUpdating) {
1646 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1647 assert(isa<ConstantSDNode>(Inc.getNode()) &&
1648 "only constant post-increment update allowed for VLD3/4");
1649 (void)Inc;
1650 Ops.push_back(Reg0);
1651 }
1652 Ops.push_back(SDValue(VLdA, 0));
1653 Ops.push_back(Pred);
1654 Ops.push_back(Reg0);
1655 Ops.push_back(Chain);
1656 VLd = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys,
1657 Ops.data(), Ops.size());
Bob Wilsonf5721912010-09-03 18:16:02 +00001658 }
Bob Wilson3e36f132009-10-14 17:28:52 +00001659
Evan Chengb58a3402011-04-19 00:04:03 +00001660 // Transfer memoperands.
1661 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1662 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1663 cast<MachineSDNode>(VLd)->setMemRefs(MemOp, MemOp + 1);
1664
Bob Wilson1c3ef902011-02-07 17:43:21 +00001665 if (NumVecs == 1)
1666 return VLd;
1667
1668 // Extract out the subregisters.
1669 SDValue SuperReg = SDValue(VLd, 0);
1670 assert(ARM::dsub_7 == ARM::dsub_0+7 &&
1671 ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
1672 unsigned Sub0 = (is64BitVector ? ARM::dsub_0 : ARM::qsub_0);
1673 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1674 ReplaceUses(SDValue(N, Vec),
1675 CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
1676 ReplaceUses(SDValue(N, NumVecs), SDValue(VLd, 1));
1677 if (isUpdating)
1678 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLd, 2));
Bob Wilson3e36f132009-10-14 17:28:52 +00001679 return NULL;
1680}
1681
Bob Wilson1c3ef902011-02-07 17:43:21 +00001682SDNode *ARMDAGToDAGISel::SelectVST(SDNode *N, bool isUpdating, unsigned NumVecs,
Bob Wilson24f995d2009-10-14 18:32:29 +00001683 unsigned *DOpcodes, unsigned *QOpcodes0,
1684 unsigned *QOpcodes1) {
Bob Wilsond491d6e2010-07-06 23:36:25 +00001685 assert(NumVecs >= 1 && NumVecs <= 4 && "VST NumVecs out-of-range");
Bob Wilson24f995d2009-10-14 18:32:29 +00001686 DebugLoc dl = N->getDebugLoc();
1687
Bob Wilson226036e2010-03-20 22:13:40 +00001688 SDValue MemAddr, Align;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001689 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1690 unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
1691 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Bob Wilson24f995d2009-10-14 18:32:29 +00001692 return NULL;
1693
Evan Chengb58a3402011-04-19 00:04:03 +00001694 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1695 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1696
Bob Wilson24f995d2009-10-14 18:32:29 +00001697 SDValue Chain = N->getOperand(0);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001698 EVT VT = N->getOperand(Vec0Idx).getValueType();
Bob Wilson24f995d2009-10-14 18:32:29 +00001699 bool is64BitVector = VT.is64BitVector();
Bob Wilson665814b2010-11-01 23:40:51 +00001700 Align = GetVLDSTAlign(Align, NumVecs, is64BitVector);
Bob Wilson2a6e6162010-09-23 23:42:37 +00001701
Bob Wilson24f995d2009-10-14 18:32:29 +00001702 unsigned OpcodeIndex;
1703 switch (VT.getSimpleVT().SimpleTy) {
1704 default: llvm_unreachable("unhandled vst type");
1705 // Double-register operations:
1706 case MVT::v8i8: OpcodeIndex = 0; break;
1707 case MVT::v4i16: OpcodeIndex = 1; break;
1708 case MVT::v2f32:
1709 case MVT::v2i32: OpcodeIndex = 2; break;
1710 case MVT::v1i64: OpcodeIndex = 3; break;
1711 // Quad-register operations:
1712 case MVT::v16i8: OpcodeIndex = 0; break;
1713 case MVT::v8i16: OpcodeIndex = 1; break;
1714 case MVT::v4f32:
1715 case MVT::v4i32: OpcodeIndex = 2; break;
Bob Wilson11d98992010-03-23 06:20:33 +00001716 case MVT::v2i64: OpcodeIndex = 3;
1717 assert(NumVecs == 1 && "v2i64 type only supported for VST1");
1718 break;
Bob Wilson24f995d2009-10-14 18:32:29 +00001719 }
1720
Bob Wilson1c3ef902011-02-07 17:43:21 +00001721 std::vector<EVT> ResTys;
1722 if (isUpdating)
1723 ResTys.push_back(MVT::i32);
1724 ResTys.push_back(MVT::Other);
1725
Evan Cheng47b7b9f2010-04-16 05:46:06 +00001726 SDValue Pred = getAL(CurDAG);
Bob Wilson226036e2010-03-20 22:13:40 +00001727 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001728 SmallVector<SDValue, 7> Ops;
Evan Chengac0869d2009-11-21 06:21:52 +00001729
Bob Wilson1c3ef902011-02-07 17:43:21 +00001730 // Double registers and VST1/VST2 quad registers are directly supported.
1731 if (is64BitVector || NumVecs <= 2) {
Bob Wilson7de68142011-02-07 17:43:15 +00001732 SDValue SrcReg;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001733 if (NumVecs == 1) {
Bob Wilson1c3ef902011-02-07 17:43:21 +00001734 SrcReg = N->getOperand(Vec0Idx);
1735 } else if (is64BitVector) {
Evan Cheng0ce537a2010-05-11 01:19:40 +00001736 // Form a REG_SEQUENCE to force register allocation.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001737 SDValue V0 = N->getOperand(Vec0Idx + 0);
1738 SDValue V1 = N->getOperand(Vec0Idx + 1);
Evan Cheng0ce537a2010-05-11 01:19:40 +00001739 if (NumVecs == 2)
Bob Wilson7de68142011-02-07 17:43:15 +00001740 SrcReg = SDValue(PairDRegs(MVT::v2i64, V0, V1), 0);
Evan Cheng0ce537a2010-05-11 01:19:40 +00001741 else {
Bob Wilson1c3ef902011-02-07 17:43:21 +00001742 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilson7de68142011-02-07 17:43:15 +00001743 // If it's a vst3, form a quad D-register and leave the last part as
Evan Cheng0ce537a2010-05-11 01:19:40 +00001744 // an undef.
1745 SDValue V3 = (NumVecs == 3)
1746 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,dl,VT), 0)
Bob Wilson1c3ef902011-02-07 17:43:21 +00001747 : N->getOperand(Vec0Idx + 3);
Bob Wilson7de68142011-02-07 17:43:15 +00001748 SrcReg = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
Evan Cheng0ce537a2010-05-11 01:19:40 +00001749 }
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001750 } else {
1751 // Form a QQ register.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001752 SDValue Q0 = N->getOperand(Vec0Idx);
1753 SDValue Q1 = N->getOperand(Vec0Idx + 1);
Bob Wilson7de68142011-02-07 17:43:15 +00001754 SrcReg = SDValue(PairQRegs(MVT::v4i64, Q0, Q1), 0);
Bob Wilson24f995d2009-10-14 18:32:29 +00001755 }
Bob Wilson1c3ef902011-02-07 17:43:21 +00001756
1757 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1758 QOpcodes0[OpcodeIndex]);
1759 Ops.push_back(MemAddr);
1760 Ops.push_back(Align);
1761 if (isUpdating) {
1762 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1763 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
1764 }
1765 Ops.push_back(SrcReg);
1766 Ops.push_back(Pred);
1767 Ops.push_back(Reg0);
1768 Ops.push_back(Chain);
Evan Chengb58a3402011-04-19 00:04:03 +00001769 SDNode *VSt =
1770 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
1771
1772 // Transfer memoperands.
1773 cast<MachineSDNode>(VSt)->setMemRefs(MemOp, MemOp + 1);
1774
1775 return VSt;
Bob Wilson24f995d2009-10-14 18:32:29 +00001776 }
1777
1778 // Otherwise, quad registers are stored with two separate instructions,
1779 // where one stores the even registers and the other stores the odd registers.
Evan Cheng7189fd02010-05-15 07:53:37 +00001780
Bob Wilson07f6e802010-06-16 21:34:01 +00001781 // Form the QQQQ REG_SEQUENCE.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001782 SDValue V0 = N->getOperand(Vec0Idx + 0);
1783 SDValue V1 = N->getOperand(Vec0Idx + 1);
1784 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001785 SDValue V3 = (NumVecs == 3)
1786 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
Bob Wilson1c3ef902011-02-07 17:43:21 +00001787 : N->getOperand(Vec0Idx + 3);
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001788 SDValue RegSeq = SDValue(QuadQRegs(MVT::v8i64, V0, V1, V2, V3), 0);
Bob Wilson07f6e802010-06-16 21:34:01 +00001789
Bob Wilson1c3ef902011-02-07 17:43:21 +00001790 // Store the even D registers. This is always an updating store, so that it
1791 // provides the address to the second store for the odd subregs.
Bob Wilson7de68142011-02-07 17:43:15 +00001792 const SDValue OpsA[] = { MemAddr, Align, Reg0, RegSeq, Pred, Reg0, Chain };
1793 SDNode *VStA = CurDAG->getMachineNode(QOpcodes0[OpcodeIndex], dl,
1794 MemAddr.getValueType(),
1795 MVT::Other, OpsA, 7);
Evan Chengb58a3402011-04-19 00:04:03 +00001796 cast<MachineSDNode>(VStA)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson07f6e802010-06-16 21:34:01 +00001797 Chain = SDValue(VStA, 1);
1798
1799 // Store the odd D registers.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001800 Ops.push_back(SDValue(VStA, 0));
1801 Ops.push_back(Align);
1802 if (isUpdating) {
1803 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1804 assert(isa<ConstantSDNode>(Inc.getNode()) &&
1805 "only constant post-increment update allowed for VST3/4");
1806 (void)Inc;
1807 Ops.push_back(Reg0);
1808 }
1809 Ops.push_back(RegSeq);
1810 Ops.push_back(Pred);
1811 Ops.push_back(Reg0);
1812 Ops.push_back(Chain);
Evan Chengb58a3402011-04-19 00:04:03 +00001813 SDNode *VStB = CurDAG->getMachineNode(QOpcodes1[OpcodeIndex], dl, ResTys,
1814 Ops.data(), Ops.size());
1815 cast<MachineSDNode>(VStB)->setMemRefs(MemOp, MemOp + 1);
1816 return VStB;
Bob Wilson24f995d2009-10-14 18:32:29 +00001817}
1818
Dan Gohmaneeb3a002010-01-05 01:24:18 +00001819SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDNode *N, bool IsLoad,
Bob Wilson1c3ef902011-02-07 17:43:21 +00001820 bool isUpdating, unsigned NumVecs,
1821 unsigned *DOpcodes,
Bob Wilson8466fa12010-09-13 23:01:35 +00001822 unsigned *QOpcodes) {
Bob Wilson96493442009-10-14 16:46:45 +00001823 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001824 DebugLoc dl = N->getDebugLoc();
1825
Bob Wilson226036e2010-03-20 22:13:40 +00001826 SDValue MemAddr, Align;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001827 unsigned AddrOpIdx = isUpdating ? 1 : 2;
1828 unsigned Vec0Idx = 3; // AddrOpIdx + (isUpdating ? 2 : 1)
1829 if (!SelectAddrMode6(N, N->getOperand(AddrOpIdx), MemAddr, Align))
Bob Wilsona7c397c2009-10-14 16:19:03 +00001830 return NULL;
1831
Evan Chengb58a3402011-04-19 00:04:03 +00001832 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1833 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1834
Bob Wilsona7c397c2009-10-14 16:19:03 +00001835 SDValue Chain = N->getOperand(0);
1836 unsigned Lane =
Bob Wilson1c3ef902011-02-07 17:43:21 +00001837 cast<ConstantSDNode>(N->getOperand(Vec0Idx + NumVecs))->getZExtValue();
1838 EVT VT = N->getOperand(Vec0Idx).getValueType();
Bob Wilsona7c397c2009-10-14 16:19:03 +00001839 bool is64BitVector = VT.is64BitVector();
1840
Bob Wilson665814b2010-11-01 23:40:51 +00001841 unsigned Alignment = 0;
Bob Wilson3454ed92010-10-19 00:16:32 +00001842 if (NumVecs != 3) {
Bob Wilson665814b2010-11-01 23:40:51 +00001843 Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
Bob Wilson3454ed92010-10-19 00:16:32 +00001844 unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
1845 if (Alignment > NumBytes)
1846 Alignment = NumBytes;
Bob Wilsona92bac62010-12-10 19:37:42 +00001847 if (Alignment < 8 && Alignment < NumBytes)
1848 Alignment = 0;
Bob Wilson3454ed92010-10-19 00:16:32 +00001849 // Alignment must be a power of two; make sure of that.
1850 Alignment = (Alignment & -Alignment);
Bob Wilson665814b2010-11-01 23:40:51 +00001851 if (Alignment == 1)
1852 Alignment = 0;
Bob Wilson3454ed92010-10-19 00:16:32 +00001853 }
Bob Wilson665814b2010-11-01 23:40:51 +00001854 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
Bob Wilson3454ed92010-10-19 00:16:32 +00001855
Bob Wilsona7c397c2009-10-14 16:19:03 +00001856 unsigned OpcodeIndex;
1857 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson96493442009-10-14 16:46:45 +00001858 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001859 // Double-register operations:
1860 case MVT::v8i8: OpcodeIndex = 0; break;
1861 case MVT::v4i16: OpcodeIndex = 1; break;
1862 case MVT::v2f32:
1863 case MVT::v2i32: OpcodeIndex = 2; break;
1864 // Quad-register operations:
1865 case MVT::v8i16: OpcodeIndex = 0; break;
1866 case MVT::v4f32:
1867 case MVT::v4i32: OpcodeIndex = 1; break;
1868 }
1869
Bob Wilson1c3ef902011-02-07 17:43:21 +00001870 std::vector<EVT> ResTys;
1871 if (IsLoad) {
1872 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
1873 if (!is64BitVector)
1874 ResTyElts *= 2;
1875 ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(),
1876 MVT::i64, ResTyElts));
1877 }
1878 if (isUpdating)
1879 ResTys.push_back(MVT::i32);
1880 ResTys.push_back(MVT::Other);
1881
Evan Cheng47b7b9f2010-04-16 05:46:06 +00001882 SDValue Pred = getAL(CurDAG);
Bob Wilson226036e2010-03-20 22:13:40 +00001883 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Chengac0869d2009-11-21 06:21:52 +00001884
Bob Wilson1c3ef902011-02-07 17:43:21 +00001885 SmallVector<SDValue, 8> Ops;
Bob Wilsona7c397c2009-10-14 16:19:03 +00001886 Ops.push_back(MemAddr);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001887 Ops.push_back(Align);
Bob Wilson1c3ef902011-02-07 17:43:21 +00001888 if (isUpdating) {
1889 SDValue Inc = N->getOperand(AddrOpIdx + 1);
1890 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
1891 }
Bob Wilson07f6e802010-06-16 21:34:01 +00001892
Bob Wilson8466fa12010-09-13 23:01:35 +00001893 SDValue SuperReg;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001894 SDValue V0 = N->getOperand(Vec0Idx + 0);
1895 SDValue V1 = N->getOperand(Vec0Idx + 1);
Bob Wilson8466fa12010-09-13 23:01:35 +00001896 if (NumVecs == 2) {
1897 if (is64BitVector)
1898 SuperReg = SDValue(PairDRegs(MVT::v2i64, V0, V1), 0);
1899 else
1900 SuperReg = SDValue(PairQRegs(MVT::v4i64, V0, V1), 0);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001901 } else {
Bob Wilson1c3ef902011-02-07 17:43:21 +00001902 SDValue V2 = N->getOperand(Vec0Idx + 2);
Bob Wilson8466fa12010-09-13 23:01:35 +00001903 SDValue V3 = (NumVecs == 3)
Bob Wilson1c3ef902011-02-07 17:43:21 +00001904 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
1905 : N->getOperand(Vec0Idx + 3);
Bob Wilson8466fa12010-09-13 23:01:35 +00001906 if (is64BitVector)
1907 SuperReg = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
1908 else
1909 SuperReg = SDValue(QuadQRegs(MVT::v8i64, V0, V1, V2, V3), 0);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001910 }
Bob Wilson8466fa12010-09-13 23:01:35 +00001911 Ops.push_back(SuperReg);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001912 Ops.push_back(getI32Imm(Lane));
Evan Chengac0869d2009-11-21 06:21:52 +00001913 Ops.push_back(Pred);
Bob Wilson226036e2010-03-20 22:13:40 +00001914 Ops.push_back(Reg0);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001915 Ops.push_back(Chain);
1916
Bob Wilson1c3ef902011-02-07 17:43:21 +00001917 unsigned Opc = (is64BitVector ? DOpcodes[OpcodeIndex] :
1918 QOpcodes[OpcodeIndex]);
1919 SDNode *VLdLn = CurDAG->getMachineNode(Opc, dl, ResTys,
1920 Ops.data(), Ops.size());
Evan Chengb58a3402011-04-19 00:04:03 +00001921 cast<MachineSDNode>(VLdLn)->setMemRefs(MemOp, MemOp + 1);
Bob Wilson96493442009-10-14 16:46:45 +00001922 if (!IsLoad)
Bob Wilson1c3ef902011-02-07 17:43:21 +00001923 return VLdLn;
Evan Cheng7092c2b2010-05-15 01:36:29 +00001924
Bob Wilson8466fa12010-09-13 23:01:35 +00001925 // Extract the subregisters.
Bob Wilson1c3ef902011-02-07 17:43:21 +00001926 SuperReg = SDValue(VLdLn, 0);
1927 assert(ARM::dsub_7 == ARM::dsub_0+7 &&
1928 ARM::qsub_3 == ARM::qsub_0+3 && "Unexpected subreg numbering");
1929 unsigned Sub0 = is64BitVector ? ARM::dsub_0 : ARM::qsub_0;
Bob Wilson07f6e802010-06-16 21:34:01 +00001930 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1931 ReplaceUses(SDValue(N, Vec),
Bob Wilson1c3ef902011-02-07 17:43:21 +00001932 CurDAG->getTargetExtractSubreg(Sub0 + Vec, dl, VT, SuperReg));
1933 ReplaceUses(SDValue(N, NumVecs), SDValue(VLdLn, 1));
1934 if (isUpdating)
1935 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdLn, 2));
Bob Wilsona7c397c2009-10-14 16:19:03 +00001936 return NULL;
1937}
1938
Bob Wilson1c3ef902011-02-07 17:43:21 +00001939SDNode *ARMDAGToDAGISel::SelectVLDDup(SDNode *N, bool isUpdating,
1940 unsigned NumVecs, unsigned *Opcodes) {
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001941 assert(NumVecs >=2 && NumVecs <= 4 && "VLDDup NumVecs out-of-range");
1942 DebugLoc dl = N->getDebugLoc();
1943
1944 SDValue MemAddr, Align;
1945 if (!SelectAddrMode6(N, N->getOperand(1), MemAddr, Align))
1946 return NULL;
1947
Evan Chengb58a3402011-04-19 00:04:03 +00001948 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
1949 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
1950
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001951 SDValue Chain = N->getOperand(0);
1952 EVT VT = N->getValueType(0);
1953
1954 unsigned Alignment = 0;
1955 if (NumVecs != 3) {
1956 Alignment = cast<ConstantSDNode>(Align)->getZExtValue();
1957 unsigned NumBytes = NumVecs * VT.getVectorElementType().getSizeInBits()/8;
1958 if (Alignment > NumBytes)
1959 Alignment = NumBytes;
Bob Wilsona92bac62010-12-10 19:37:42 +00001960 if (Alignment < 8 && Alignment < NumBytes)
1961 Alignment = 0;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001962 // Alignment must be a power of two; make sure of that.
1963 Alignment = (Alignment & -Alignment);
1964 if (Alignment == 1)
1965 Alignment = 0;
1966 }
1967 Align = CurDAG->getTargetConstant(Alignment, MVT::i32);
1968
1969 unsigned OpcodeIndex;
1970 switch (VT.getSimpleVT().SimpleTy) {
1971 default: llvm_unreachable("unhandled vld-dup type");
1972 case MVT::v8i8: OpcodeIndex = 0; break;
1973 case MVT::v4i16: OpcodeIndex = 1; break;
1974 case MVT::v2f32:
1975 case MVT::v2i32: OpcodeIndex = 2; break;
1976 }
1977
1978 SDValue Pred = getAL(CurDAG);
1979 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1980 SDValue SuperReg;
1981 unsigned Opc = Opcodes[OpcodeIndex];
Bob Wilson1c3ef902011-02-07 17:43:21 +00001982 SmallVector<SDValue, 6> Ops;
1983 Ops.push_back(MemAddr);
1984 Ops.push_back(Align);
1985 if (isUpdating) {
1986 SDValue Inc = N->getOperand(2);
1987 Ops.push_back(isa<ConstantSDNode>(Inc.getNode()) ? Reg0 : Inc);
1988 }
1989 Ops.push_back(Pred);
1990 Ops.push_back(Reg0);
1991 Ops.push_back(Chain);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001992
1993 unsigned ResTyElts = (NumVecs == 3) ? 4 : NumVecs;
Bob Wilson1c3ef902011-02-07 17:43:21 +00001994 std::vector<EVT> ResTys;
Evan Chengb58a3402011-04-19 00:04:03 +00001995 ResTys.push_back(EVT::getVectorVT(*CurDAG->getContext(), MVT::i64,ResTyElts));
Bob Wilson1c3ef902011-02-07 17:43:21 +00001996 if (isUpdating)
1997 ResTys.push_back(MVT::i32);
1998 ResTys.push_back(MVT::Other);
1999 SDNode *VLdDup =
2000 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), Ops.size());
Evan Chengb58a3402011-04-19 00:04:03 +00002001 cast<MachineSDNode>(VLdDup)->setMemRefs(MemOp, MemOp + 1);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002002 SuperReg = SDValue(VLdDup, 0);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002003
2004 // Extract the subregisters.
2005 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
2006 unsigned SubIdx = ARM::dsub_0;
2007 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
2008 ReplaceUses(SDValue(N, Vec),
2009 CurDAG->getTargetExtractSubreg(SubIdx+Vec, dl, VT, SuperReg));
Bob Wilson1c3ef902011-02-07 17:43:21 +00002010 ReplaceUses(SDValue(N, NumVecs), SDValue(VLdDup, 1));
2011 if (isUpdating)
2012 ReplaceUses(SDValue(N, NumVecs + 1), SDValue(VLdDup, 2));
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002013 return NULL;
2014}
2015
Bob Wilson78dfbc32010-07-07 00:08:54 +00002016SDNode *ARMDAGToDAGISel::SelectVTBL(SDNode *N, bool IsExt, unsigned NumVecs,
2017 unsigned Opc) {
Bob Wilsond491d6e2010-07-06 23:36:25 +00002018 assert(NumVecs >= 2 && NumVecs <= 4 && "VTBL NumVecs out-of-range");
2019 DebugLoc dl = N->getDebugLoc();
2020 EVT VT = N->getValueType(0);
Bob Wilson78dfbc32010-07-07 00:08:54 +00002021 unsigned FirstTblReg = IsExt ? 2 : 1;
Bob Wilsond491d6e2010-07-06 23:36:25 +00002022
2023 // Form a REG_SEQUENCE to force register allocation.
2024 SDValue RegSeq;
Bob Wilson78dfbc32010-07-07 00:08:54 +00002025 SDValue V0 = N->getOperand(FirstTblReg + 0);
2026 SDValue V1 = N->getOperand(FirstTblReg + 1);
Bob Wilsond491d6e2010-07-06 23:36:25 +00002027 if (NumVecs == 2)
2028 RegSeq = SDValue(PairDRegs(MVT::v16i8, V0, V1), 0);
2029 else {
Bob Wilson78dfbc32010-07-07 00:08:54 +00002030 SDValue V2 = N->getOperand(FirstTblReg + 2);
Jim Grosbach3ab56582010-10-21 19:38:40 +00002031 // If it's a vtbl3, form a quad D-register and leave the last part as
Bob Wilsond491d6e2010-07-06 23:36:25 +00002032 // an undef.
2033 SDValue V3 = (NumVecs == 3)
2034 ? SDValue(CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF, dl, VT), 0)
Bob Wilson78dfbc32010-07-07 00:08:54 +00002035 : N->getOperand(FirstTblReg + 3);
Bob Wilsond491d6e2010-07-06 23:36:25 +00002036 RegSeq = SDValue(QuadDRegs(MVT::v4i64, V0, V1, V2, V3), 0);
2037 }
2038
Bob Wilson78dfbc32010-07-07 00:08:54 +00002039 SmallVector<SDValue, 6> Ops;
2040 if (IsExt)
2041 Ops.push_back(N->getOperand(1));
Bob Wilsonbd916c52010-09-13 23:55:10 +00002042 Ops.push_back(RegSeq);
Bob Wilson78dfbc32010-07-07 00:08:54 +00002043 Ops.push_back(N->getOperand(FirstTblReg + NumVecs));
Bob Wilsond491d6e2010-07-06 23:36:25 +00002044 Ops.push_back(getAL(CurDAG)); // predicate
2045 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // predicate register
Bob Wilson78dfbc32010-07-07 00:08:54 +00002046 return CurDAG->getMachineNode(Opc, dl, VT, Ops.data(), Ops.size());
Bob Wilsond491d6e2010-07-06 23:36:25 +00002047}
2048
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002049SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDNode *N,
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002050 bool isSigned) {
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002051 if (!Subtarget->hasV6T2Ops())
2052 return NULL;
Bob Wilson96493442009-10-14 16:46:45 +00002053
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002054 unsigned Opc = isSigned ? (Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX)
2055 : (Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX);
2056
2057
2058 // For unsigned extracts, check for a shift right and mask
2059 unsigned And_imm = 0;
2060 if (N->getOpcode() == ISD::AND) {
2061 if (isOpcWithIntImmediate(N, ISD::AND, And_imm)) {
2062
2063 // The immediate is a mask of the low bits iff imm & (imm+1) == 0
2064 if (And_imm & (And_imm + 1))
2065 return NULL;
2066
2067 unsigned Srl_imm = 0;
2068 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SRL,
2069 Srl_imm)) {
2070 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
2071
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002072 // Note: The width operand is encoded as width-1.
2073 unsigned Width = CountTrailingOnes_32(And_imm) - 1;
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002074 unsigned LSB = Srl_imm;
2075 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
2076 SDValue Ops[] = { N->getOperand(0).getOperand(0),
2077 CurDAG->getTargetConstant(LSB, MVT::i32),
2078 CurDAG->getTargetConstant(Width, MVT::i32),
2079 getAL(CurDAG), Reg0 };
2080 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
2081 }
2082 }
2083 return NULL;
2084 }
2085
2086 // Otherwise, we're looking for a shift of a shift
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002087 unsigned Shl_imm = 0;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002088 if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::SHL, Shl_imm)) {
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002089 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
2090 unsigned Srl_imm = 0;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002091 if (isInt32Immediate(N->getOperand(1), Srl_imm)) {
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002092 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002093 // Note: The width operand is encoded as width-1.
2094 unsigned Width = 32 - Srl_imm - 1;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002095 int LSB = Srl_imm - Shl_imm;
Evan Cheng8000c6c2009-10-22 00:40:00 +00002096 if (LSB < 0)
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002097 return NULL;
2098 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002099 SDValue Ops[] = { N->getOperand(0).getOperand(0),
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002100 CurDAG->getTargetConstant(LSB, MVT::i32),
2101 CurDAG->getTargetConstant(Width, MVT::i32),
2102 getAL(CurDAG), Reg0 };
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002103 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002104 }
2105 }
2106 return NULL;
2107}
2108
Evan Cheng9ef48352009-11-20 00:54:03 +00002109SDNode *ARMDAGToDAGISel::
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002110SelectT2CMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002111 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
2112 SDValue CPTmp0;
2113 SDValue CPTmp1;
Chris Lattner52a261b2010-09-21 20:31:19 +00002114 if (SelectT2ShifterOperandReg(TrueVal, CPTmp0, CPTmp1)) {
Evan Cheng9ef48352009-11-20 00:54:03 +00002115 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
2116 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
2117 unsigned Opc = 0;
2118 switch (SOShOp) {
2119 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
2120 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
2121 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
2122 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
2123 default:
2124 llvm_unreachable("Unknown so_reg opcode!");
2125 break;
2126 }
2127 SDValue SOShImm =
2128 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
2129 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2130 SDValue Ops[] = { FalseVal, CPTmp0, SOShImm, CC, CCR, InFlag };
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002131 return CurDAG->SelectNodeTo(N, Opc, MVT::i32,Ops, 6);
Evan Cheng9ef48352009-11-20 00:54:03 +00002132 }
2133 return 0;
2134}
2135
2136SDNode *ARMDAGToDAGISel::
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002137SelectARMCMOVShiftOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002138 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
2139 SDValue CPTmp0;
2140 SDValue CPTmp1;
2141 SDValue CPTmp2;
Owen Anderson152d4a42011-07-21 23:38:37 +00002142 if (SelectImmShifterOperand(TrueVal, CPTmp0, CPTmp2)) {
Evan Cheng9ef48352009-11-20 00:54:03 +00002143 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
Owen Andersone0a03142011-07-22 18:30:30 +00002144 SDValue Ops[] = { FalseVal, CPTmp0, CPTmp2, CC, CCR, InFlag };
2145 return CurDAG->SelectNodeTo(N, ARM::MOVCCsi, MVT::i32, Ops, 6);
Owen Anderson92a20222011-07-21 18:54:16 +00002146 }
2147
2148 if (SelectRegShifterOperand(TrueVal, CPTmp0, CPTmp1, CPTmp2)) {
2149 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2150 SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CPTmp2, CC, CCR, InFlag };
2151 return CurDAG->SelectNodeTo(N, ARM::MOVCCsr, MVT::i32, Ops, 7);
Evan Cheng9ef48352009-11-20 00:54:03 +00002152 }
2153 return 0;
2154}
2155
2156SDNode *ARMDAGToDAGISel::
Jim Grosbacha4257162010-10-07 00:53:56 +00002157SelectT2CMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng6b194912010-11-17 20:56:30 +00002158 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
Evan Cheng9ef48352009-11-20 00:54:03 +00002159 ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
Evan Chengff96b632010-11-19 23:01:16 +00002160 if (!T)
Evan Cheng9ef48352009-11-20 00:54:03 +00002161 return 0;
2162
Evan Cheng63f35442010-11-13 02:25:14 +00002163 unsigned Opc = 0;
Jim Grosbacha4257162010-10-07 00:53:56 +00002164 unsigned TrueImm = T->getZExtValue();
Evan Cheng6b194912010-11-17 20:56:30 +00002165 if (is_t2_so_imm(TrueImm)) {
2166 Opc = ARM::t2MOVCCi;
2167 } else if (TrueImm <= 0xffff) {
2168 Opc = ARM::t2MOVCCi16;
Evan Cheng63f35442010-11-13 02:25:14 +00002169 } else if (is_t2_so_imm_not(TrueImm)) {
2170 TrueImm = ~TrueImm;
2171 Opc = ARM::t2MVNCCi;
Evan Cheng6b194912010-11-17 20:56:30 +00002172 } else if (TrueVal.getNode()->hasOneUse() && Subtarget->hasV6T2Ops()) {
Evan Cheng63f35442010-11-13 02:25:14 +00002173 // Large immediate.
2174 Opc = ARM::t2MOVCCi32imm;
2175 }
2176
2177 if (Opc) {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002178 SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32);
Evan Cheng9ef48352009-11-20 00:54:03 +00002179 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2180 SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
Evan Cheng63f35442010-11-13 02:25:14 +00002181 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Cheng9ef48352009-11-20 00:54:03 +00002182 }
Evan Cheng63f35442010-11-13 02:25:14 +00002183
Evan Cheng9ef48352009-11-20 00:54:03 +00002184 return 0;
2185}
2186
2187SDNode *ARMDAGToDAGISel::
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002188SelectARMCMOVImmOp(SDNode *N, SDValue FalseVal, SDValue TrueVal,
Evan Cheng6b194912010-11-17 20:56:30 +00002189 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
Evan Cheng9ef48352009-11-20 00:54:03 +00002190 ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
2191 if (!T)
2192 return 0;
2193
Evan Cheng63f35442010-11-13 02:25:14 +00002194 unsigned Opc = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002195 unsigned TrueImm = T->getZExtValue();
Evan Cheng875a6ac2010-11-12 22:42:47 +00002196 bool isSoImm = is_so_imm(TrueImm);
Evan Cheng6b194912010-11-17 20:56:30 +00002197 if (isSoImm) {
2198 Opc = ARM::MOVCCi;
2199 } else if (Subtarget->hasV6T2Ops() && TrueImm <= 0xffff) {
2200 Opc = ARM::MOVCCi16;
Evan Cheng63f35442010-11-13 02:25:14 +00002201 } else if (is_so_imm_not(TrueImm)) {
2202 TrueImm = ~TrueImm;
2203 Opc = ARM::MVNCCi;
Evan Cheng6b194912010-11-17 20:56:30 +00002204 } else if (TrueVal.getNode()->hasOneUse() &&
2205 (Subtarget->hasV6T2Ops() || ARM_AM::isSOImmTwoPartVal(TrueImm))) {
Evan Cheng63f35442010-11-13 02:25:14 +00002206 // Large immediate.
2207 Opc = ARM::MOVCCi32imm;
2208 }
2209
2210 if (Opc) {
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002211 SDValue True = CurDAG->getTargetConstant(TrueImm, MVT::i32);
Evan Cheng9ef48352009-11-20 00:54:03 +00002212 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
2213 SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
Evan Cheng63f35442010-11-13 02:25:14 +00002214 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Cheng9ef48352009-11-20 00:54:03 +00002215 }
Andrew Trick6e8f4c42010-12-24 04:28:06 +00002216
Evan Cheng9ef48352009-11-20 00:54:03 +00002217 return 0;
2218}
2219
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002220SDNode *ARMDAGToDAGISel::SelectCMOVOp(SDNode *N) {
2221 EVT VT = N->getValueType(0);
2222 SDValue FalseVal = N->getOperand(0);
2223 SDValue TrueVal = N->getOperand(1);
2224 SDValue CC = N->getOperand(2);
2225 SDValue CCR = N->getOperand(3);
2226 SDValue InFlag = N->getOperand(4);
Evan Cheng9ef48352009-11-20 00:54:03 +00002227 assert(CC.getOpcode() == ISD::Constant);
2228 assert(CCR.getOpcode() == ISD::Register);
2229 ARMCC::CondCodes CCVal =
2230 (ARMCC::CondCodes)cast<ConstantSDNode>(CC)->getZExtValue();
Evan Cheng07ba9062009-11-19 21:45:22 +00002231
2232 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
2233 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
2234 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
2235 // Pattern complexity = 18 cost = 1 size = 0
2236 SDValue CPTmp0;
2237 SDValue CPTmp1;
2238 SDValue CPTmp2;
2239 if (Subtarget->isThumb()) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002240 SDNode *Res = SelectT2CMOVShiftOp(N, FalseVal, TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002241 CCVal, CCR, InFlag);
2242 if (!Res)
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002243 Res = SelectT2CMOVShiftOp(N, TrueVal, FalseVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002244 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2245 if (Res)
2246 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00002247 } else {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002248 SDNode *Res = SelectARMCMOVShiftOp(N, FalseVal, TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002249 CCVal, CCR, InFlag);
2250 if (!Res)
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002251 Res = SelectARMCMOVShiftOp(N, TrueVal, FalseVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002252 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2253 if (Res)
2254 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00002255 }
2256
2257 // Pattern: (ARMcmov:i32 GPR:i32:$false,
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +00002258 // (imm:i32)<<P:Pred_so_imm>>:$true,
Evan Cheng07ba9062009-11-19 21:45:22 +00002259 // (imm:i32):$cc)
2260 // Emits: (MOVCCi:i32 GPR:i32:$false,
2261 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
2262 // Pattern complexity = 10 cost = 1 size = 0
Evan Cheng9ef48352009-11-20 00:54:03 +00002263 if (Subtarget->isThumb()) {
Jim Grosbacha4257162010-10-07 00:53:56 +00002264 SDNode *Res = SelectT2CMOVImmOp(N, FalseVal, TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002265 CCVal, CCR, InFlag);
2266 if (!Res)
Jim Grosbacha4257162010-10-07 00:53:56 +00002267 Res = SelectT2CMOVImmOp(N, TrueVal, FalseVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002268 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2269 if (Res)
2270 return Res;
2271 } else {
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002272 SDNode *Res = SelectARMCMOVImmOp(N, FalseVal, TrueVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002273 CCVal, CCR, InFlag);
2274 if (!Res)
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002275 Res = SelectARMCMOVImmOp(N, TrueVal, FalseVal,
Evan Cheng9ef48352009-11-20 00:54:03 +00002276 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
2277 if (Res)
2278 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00002279 }
2280 }
2281
2282 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2283 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2284 // Pattern complexity = 6 cost = 1 size = 0
2285 //
2286 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2287 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
2288 // Pattern complexity = 6 cost = 11 size = 0
2289 //
Jim Grosbach3c5edaa2011-03-11 23:15:02 +00002290 // Also VMOVScc and VMOVDcc.
Evan Cheng9ef48352009-11-20 00:54:03 +00002291 SDValue Tmp2 = CurDAG->getTargetConstant(CCVal, MVT::i32);
2292 SDValue Ops[] = { FalseVal, TrueVal, Tmp2, CCR, InFlag };
Evan Cheng07ba9062009-11-19 21:45:22 +00002293 unsigned Opc = 0;
2294 switch (VT.getSimpleVT().SimpleTy) {
2295 default: assert(false && "Illegal conditional move type!");
2296 break;
2297 case MVT::i32:
2298 Opc = Subtarget->isThumb()
2299 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
2300 : ARM::MOVCCr;
2301 break;
2302 case MVT::f32:
2303 Opc = ARM::VMOVScc;
2304 break;
2305 case MVT::f64:
2306 Opc = ARM::VMOVDcc;
2307 break;
2308 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002309 return CurDAG->SelectNodeTo(N, Opc, VT, Ops, 5);
Evan Cheng07ba9062009-11-19 21:45:22 +00002310}
2311
Evan Chengde8aa4e2010-05-05 18:28:36 +00002312SDNode *ARMDAGToDAGISel::SelectConcatVector(SDNode *N) {
2313 // The only time a CONCAT_VECTORS operation can have legal types is when
2314 // two 64-bit vectors are concatenated to a 128-bit vector.
2315 EVT VT = N->getValueType(0);
2316 if (!VT.is128BitVector() || N->getNumOperands() != 2)
2317 llvm_unreachable("unexpected CONCAT_VECTORS");
Bob Wilsona1f544b2010-12-17 01:21:08 +00002318 return PairDRegs(VT, N->getOperand(0), N->getOperand(1));
Evan Chengde8aa4e2010-05-05 18:28:36 +00002319}
2320
Eli Friedman2bdffe42011-08-31 00:31:29 +00002321SDNode *ARMDAGToDAGISel::SelectAtomic64(SDNode *Node, unsigned Opc) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00002322 SmallVector<SDValue, 6> Ops;
2323 Ops.push_back(Node->getOperand(1)); // Ptr
2324 Ops.push_back(Node->getOperand(2)); // Low part of Val1
2325 Ops.push_back(Node->getOperand(3)); // High part of Val1
Owen Andersond84192f2011-08-31 20:00:11 +00002326 if (Opc == ARM::ATOMCMPXCHG6432) {
Eli Friedman4d3f3292011-08-31 17:52:22 +00002327 Ops.push_back(Node->getOperand(4)); // Low part of Val2
2328 Ops.push_back(Node->getOperand(5)); // High part of Val2
2329 }
2330 Ops.push_back(Node->getOperand(0)); // Chain
Eli Friedman2bdffe42011-08-31 00:31:29 +00002331 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2332 MemOp[0] = cast<MemSDNode>(Node)->getMemOperand();
Eli Friedman2bdffe42011-08-31 00:31:29 +00002333 SDNode *ResNode = CurDAG->getMachineNode(Opc, Node->getDebugLoc(),
Eli Friedman4d3f3292011-08-31 17:52:22 +00002334 MVT::i32, MVT::i32, MVT::Other,
2335 Ops.data() ,Ops.size());
Eli Friedman2bdffe42011-08-31 00:31:29 +00002336 cast<MachineSDNode>(ResNode)->setMemRefs(MemOp, MemOp + 1);
2337 return ResNode;
2338}
2339
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002340SDNode *ARMDAGToDAGISel::Select(SDNode *N) {
Dale Johannesened2eee62009-02-06 01:31:28 +00002341 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002342
Dan Gohmane8be6c62008-07-17 19:10:17 +00002343 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00002344 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00002345
2346 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00002347 default: break;
2348 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002349 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002350 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002351 if (Subtarget->hasThumb2())
2352 // Thumb2-aware targets have the MOVT instruction, so all immediates can
2353 // be done with MOV + MOVT, at worst.
2354 UseCP = 0;
2355 else {
2356 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00002357 UseCP = (Val > 255 && // MOV
2358 ~Val > 255 && // MOV + MVN
2359 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002360 } else
2361 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
2362 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
2363 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
2364 }
2365
Evan Chenga8e29892007-01-19 07:51:42 +00002366 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00002367 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00002368 CurDAG->getTargetConstantPool(ConstantInt::get(
2369 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00002370 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00002371
2372 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00002373 if (Subtarget->isThumb1Only()) {
Evan Cheng47b7b9f2010-04-16 05:46:06 +00002374 SDValue Pred = getAL(CurDAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00002375 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00002376 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Jim Grosbach3e333632010-12-15 23:52:36 +00002377 ResNode = CurDAG->getMachineNode(ARM::tLDRpci, dl, MVT::i32, MVT::Other,
Dan Gohman602b0c82009-09-25 18:54:59 +00002378 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00002379 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00002381 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00002382 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00002383 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00002384 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00002385 CurDAG->getEntryNode()
2386 };
Dan Gohman602b0c82009-09-25 18:54:59 +00002387 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
Jim Grosbach3e556122010-10-26 22:37:02 +00002388 Ops, 5);
Evan Cheng012f2d92007-01-24 08:53:17 +00002389 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002390 ReplaceUses(SDValue(N, 0), SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00002391 return NULL;
2392 }
Jim Grosbach764ab522009-08-11 15:33:49 +00002393
Evan Chenga8e29892007-01-19 07:51:42 +00002394 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00002395 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002396 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00002397 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00002398 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00002399 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00002400 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00002401 if (Subtarget->isThumb1Only()) {
Jim Grosbach5b815842011-08-24 17:46:13 +00002402 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
2403 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
2404 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, Ops, 4);
Jim Grosbach30eae3c2009-04-07 20:34:09 +00002405 } else {
David Goodwin419c6152009-07-14 18:48:51 +00002406 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
2407 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00002408 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
2409 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2410 CurDAG->getRegister(0, MVT::i32) };
2411 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00002412 }
Evan Chenga8e29892007-01-19 07:51:42 +00002413 }
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002414 case ISD::SRL:
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002415 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002416 return I;
2417 break;
2418 case ISD::SRA:
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002419 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, true))
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002420 return I;
2421 break;
Evan Chenga8e29892007-01-19 07:51:42 +00002422 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002423 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00002424 break;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002425 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002426 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002427 if (!RHSV) break;
2428 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00002429 unsigned ShImm = Log2_32(RHSV-1);
2430 if (ShImm >= 32)
2431 break;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002432 SDValue V = N->getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002433 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00002434 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2435 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00002436 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00002437 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00002438 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002439 } else {
2440 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson92a20222011-07-21 18:54:16 +00002441 return CurDAG->SelectNodeTo(N, ARM::ADDrsi, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002442 }
Evan Chenga8e29892007-01-19 07:51:42 +00002443 }
2444 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00002445 unsigned ShImm = Log2_32(RHSV+1);
2446 if (ShImm >= 32)
2447 break;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002448 SDValue V = N->getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002449 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
2451 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00002452 if (Subtarget->isThumb()) {
Bob Wilson13ef8402010-05-28 00:27:15 +00002453 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
2454 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002455 } else {
2456 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson92a20222011-07-21 18:54:16 +00002457 return CurDAG->SelectNodeTo(N, ARM::RSBrsi, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00002458 }
Evan Chenga8e29892007-01-19 07:51:42 +00002459 }
2460 }
2461 break;
Evan Cheng20956592009-10-21 08:15:52 +00002462 case ISD::AND: {
Jim Grosbach3a1287b2010-04-22 23:24:18 +00002463 // Check for unsigned bitfield extract
2464 if (SDNode *I = SelectV6T2BitfieldExtractOp(N, false))
2465 return I;
2466
Evan Cheng20956592009-10-21 08:15:52 +00002467 // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
2468 // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
2469 // are entirely contributed by c2 and lower 16-bits are entirely contributed
2470 // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
2471 // Select it to: "movt x, ((c1 & 0xffff) >> 16)
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002472 EVT VT = N->getValueType(0);
Evan Cheng20956592009-10-21 08:15:52 +00002473 if (VT != MVT::i32)
2474 break;
2475 unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
2476 ? ARM::t2MOVTi16
2477 : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
2478 if (!Opc)
2479 break;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002480 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Evan Cheng20956592009-10-21 08:15:52 +00002481 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
2482 if (!N1C)
2483 break;
2484 if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
2485 SDValue N2 = N0.getOperand(1);
2486 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
2487 if (!N2C)
2488 break;
2489 unsigned N1CVal = N1C->getZExtValue();
2490 unsigned N2CVal = N2C->getZExtValue();
2491 if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
2492 (N1CVal & 0xffffU) == 0xffffU &&
2493 (N2CVal & 0xffffU) == 0x0U) {
2494 SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
2495 MVT::i32);
2496 SDValue Ops[] = { N0.getOperand(0), Imm16,
2497 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
2498 return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4);
2499 }
2500 }
2501 break;
2502 }
Jim Grosbache5165492009-11-09 00:11:35 +00002503 case ARMISD::VMOVRRD:
2504 return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32,
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002505 N->getOperand(0), getAL(CurDAG),
Dan Gohman602b0c82009-09-25 18:54:59 +00002506 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00002507 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002508 if (Subtarget->isThumb1Only())
2509 break;
2510 if (Subtarget->isThumb()) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002511 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00002512 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2513 CurDAG->getRegister(0, MVT::i32) };
Jim Grosbach18f30e62010-06-02 21:53:11 +00002514 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32,Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002515 } else {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002516 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00002517 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2518 CurDAG->getRegister(0, MVT::i32) };
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002519 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2520 ARM::UMULL : ARM::UMULLv5,
2521 dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002522 }
Evan Chengee568cf2007-07-05 07:15:27 +00002523 }
Dan Gohman525178c2007-10-08 18:33:35 +00002524 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002525 if (Subtarget->isThumb1Only())
2526 break;
2527 if (Subtarget->isThumb()) {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002528 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Jim Grosbach18f30e62010-06-02 21:53:11 +00002530 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32,Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002531 } else {
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002532 SDValue Ops[] = { N->getOperand(0), N->getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00002533 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
2534 CurDAG->getRegister(0, MVT::i32) };
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002535 return CurDAG->getMachineNode(Subtarget->hasV6Ops() ?
2536 ARM::SMULL : ARM::SMULLv5,
2537 dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002538 }
Evan Chengee568cf2007-07-05 07:15:27 +00002539 }
Evan Chenga8e29892007-01-19 07:51:42 +00002540 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00002541 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002542 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002543 ResNode = SelectT2IndexedLoad(N);
Evan Chenge88d5ce2009-07-02 07:28:31 +00002544 else
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002545 ResNode = SelectARMIndexedLoad(N);
Evan Chengaf4550f2009-07-02 01:23:32 +00002546 if (ResNode)
2547 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00002548 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00002549 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00002550 }
Evan Chengee568cf2007-07-05 07:15:27 +00002551 case ARMISD::BRCOND: {
2552 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2553 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2554 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002555
Evan Chengee568cf2007-07-05 07:15:27 +00002556 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2557 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
2558 // Pattern complexity = 6 cost = 1 size = 0
2559
David Goodwin5e47a9a2009-06-30 18:04:13 +00002560 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
2561 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
2562 // Pattern complexity = 6 cost = 1 size = 0
2563
Jim Grosbach764ab522009-08-11 15:33:49 +00002564 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00002565 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002566 SDValue Chain = N->getOperand(0);
2567 SDValue N1 = N->getOperand(1);
2568 SDValue N2 = N->getOperand(2);
2569 SDValue N3 = N->getOperand(3);
2570 SDValue InFlag = N->getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00002571 assert(N1.getOpcode() == ISD::BasicBlock);
2572 assert(N2.getOpcode() == ISD::Constant);
2573 assert(N3.getOpcode() == ISD::Register);
2574
Dan Gohman475871a2008-07-27 21:46:04 +00002575 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002576 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002578 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00002579 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002580 MVT::Glue, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00002581 Chain = SDValue(ResNode, 0);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002582 if (N->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00002583 InFlag = SDValue(ResNode, 1);
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002584 ReplaceUses(SDValue(N, 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00002585 }
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002586 ReplaceUses(SDValue(N, 0),
Evan Chenged54de42009-11-19 08:16:50 +00002587 SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00002588 return NULL;
2589 }
Evan Cheng07ba9062009-11-19 21:45:22 +00002590 case ARMISD::CMOV:
Dan Gohmaneeb3a002010-01-05 01:24:18 +00002591 return SelectCMOVOp(N);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002592 case ARMISD::VZIP: {
2593 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002594 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002595 switch (VT.getSimpleVT().SimpleTy) {
2596 default: return NULL;
2597 case MVT::v8i8: Opc = ARM::VZIPd8; break;
2598 case MVT::v4i16: Opc = ARM::VZIPd16; break;
2599 case MVT::v2f32:
2600 case MVT::v2i32: Opc = ARM::VZIPd32; break;
2601 case MVT::v16i8: Opc = ARM::VZIPq8; break;
2602 case MVT::v8i16: Opc = ARM::VZIPq16; break;
2603 case MVT::v4f32:
2604 case MVT::v4i32: Opc = ARM::VZIPq32; break;
2605 }
Evan Cheng47b7b9f2010-04-16 05:46:06 +00002606 SDValue Pred = getAL(CurDAG);
Evan Chengac0869d2009-11-21 06:21:52 +00002607 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2608 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2609 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002610 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002611 case ARMISD::VUZP: {
2612 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002613 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002614 switch (VT.getSimpleVT().SimpleTy) {
2615 default: return NULL;
2616 case MVT::v8i8: Opc = ARM::VUZPd8; break;
2617 case MVT::v4i16: Opc = ARM::VUZPd16; break;
2618 case MVT::v2f32:
2619 case MVT::v2i32: Opc = ARM::VUZPd32; break;
2620 case MVT::v16i8: Opc = ARM::VUZPq8; break;
2621 case MVT::v8i16: Opc = ARM::VUZPq16; break;
2622 case MVT::v4f32:
2623 case MVT::v4i32: Opc = ARM::VUZPq32; break;
2624 }
Evan Cheng47b7b9f2010-04-16 05:46:06 +00002625 SDValue Pred = getAL(CurDAG);
Evan Chengac0869d2009-11-21 06:21:52 +00002626 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2627 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2628 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002629 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002630 case ARMISD::VTRN: {
2631 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002632 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002633 switch (VT.getSimpleVT().SimpleTy) {
2634 default: return NULL;
2635 case MVT::v8i8: Opc = ARM::VTRNd8; break;
2636 case MVT::v4i16: Opc = ARM::VTRNd16; break;
2637 case MVT::v2f32:
2638 case MVT::v2i32: Opc = ARM::VTRNd32; break;
2639 case MVT::v16i8: Opc = ARM::VTRNq8; break;
2640 case MVT::v8i16: Opc = ARM::VTRNq16; break;
2641 case MVT::v4f32:
2642 case MVT::v4i32: Opc = ARM::VTRNq32; break;
2643 }
Evan Cheng47b7b9f2010-04-16 05:46:06 +00002644 SDValue Pred = getAL(CurDAG);
Evan Chengac0869d2009-11-21 06:21:52 +00002645 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
2646 SDValue Ops[] = { N->getOperand(0), N->getOperand(1), Pred, PredReg };
2647 return CurDAG->getMachineNode(Opc, dl, VT, VT, Ops, 4);
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00002648 }
Bob Wilson40cbe7d2010-06-04 00:04:02 +00002649 case ARMISD::BUILD_VECTOR: {
2650 EVT VecVT = N->getValueType(0);
2651 EVT EltVT = VecVT.getVectorElementType();
2652 unsigned NumElts = VecVT.getVectorNumElements();
Duncan Sandscdfad362010-11-03 12:17:33 +00002653 if (EltVT == MVT::f64) {
Bob Wilson40cbe7d2010-06-04 00:04:02 +00002654 assert(NumElts == 2 && "unexpected type for BUILD_VECTOR");
2655 return PairDRegs(VecVT, N->getOperand(0), N->getOperand(1));
2656 }
Duncan Sandscdfad362010-11-03 12:17:33 +00002657 assert(EltVT == MVT::f32 && "unexpected type for BUILD_VECTOR");
Bob Wilson40cbe7d2010-06-04 00:04:02 +00002658 if (NumElts == 2)
2659 return PairSRegs(VecVT, N->getOperand(0), N->getOperand(1));
2660 assert(NumElts == 4 && "unexpected type for BUILD_VECTOR");
2661 return QuadSRegs(VecVT, N->getOperand(0), N->getOperand(1),
2662 N->getOperand(2), N->getOperand(3));
2663 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00002664
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002665 case ARMISD::VLD2DUP: {
2666 unsigned Opcodes[] = { ARM::VLD2DUPd8Pseudo, ARM::VLD2DUPd16Pseudo,
2667 ARM::VLD2DUPd32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002668 return SelectVLDDup(N, false, 2, Opcodes);
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00002669 }
2670
Bob Wilson86c6d802010-11-29 19:35:29 +00002671 case ARMISD::VLD3DUP: {
2672 unsigned Opcodes[] = { ARM::VLD3DUPd8Pseudo, ARM::VLD3DUPd16Pseudo,
2673 ARM::VLD3DUPd32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002674 return SelectVLDDup(N, false, 3, Opcodes);
Bob Wilson86c6d802010-11-29 19:35:29 +00002675 }
2676
Bob Wilson6c4c9822010-11-30 00:00:35 +00002677 case ARMISD::VLD4DUP: {
2678 unsigned Opcodes[] = { ARM::VLD4DUPd8Pseudo, ARM::VLD4DUPd16Pseudo,
2679 ARM::VLD4DUPd32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002680 return SelectVLDDup(N, false, 4, Opcodes);
2681 }
2682
2683 case ARMISD::VLD2DUP_UPD: {
2684 unsigned Opcodes[] = { ARM::VLD2DUPd8Pseudo_UPD, ARM::VLD2DUPd16Pseudo_UPD,
2685 ARM::VLD2DUPd32Pseudo_UPD };
2686 return SelectVLDDup(N, true, 2, Opcodes);
2687 }
2688
2689 case ARMISD::VLD3DUP_UPD: {
2690 unsigned Opcodes[] = { ARM::VLD3DUPd8Pseudo_UPD, ARM::VLD3DUPd16Pseudo_UPD,
2691 ARM::VLD3DUPd32Pseudo_UPD };
2692 return SelectVLDDup(N, true, 3, Opcodes);
2693 }
2694
2695 case ARMISD::VLD4DUP_UPD: {
2696 unsigned Opcodes[] = { ARM::VLD4DUPd8Pseudo_UPD, ARM::VLD4DUPd16Pseudo_UPD,
2697 ARM::VLD4DUPd32Pseudo_UPD };
2698 return SelectVLDDup(N, true, 4, Opcodes);
2699 }
2700
2701 case ARMISD::VLD1_UPD: {
2702 unsigned DOpcodes[] = { ARM::VLD1d8_UPD, ARM::VLD1d16_UPD,
2703 ARM::VLD1d32_UPD, ARM::VLD1d64_UPD };
2704 unsigned QOpcodes[] = { ARM::VLD1q8Pseudo_UPD, ARM::VLD1q16Pseudo_UPD,
2705 ARM::VLD1q32Pseudo_UPD, ARM::VLD1q64Pseudo_UPD };
2706 return SelectVLD(N, true, 1, DOpcodes, QOpcodes, 0);
2707 }
2708
2709 case ARMISD::VLD2_UPD: {
2710 unsigned DOpcodes[] = { ARM::VLD2d8Pseudo_UPD, ARM::VLD2d16Pseudo_UPD,
2711 ARM::VLD2d32Pseudo_UPD, ARM::VLD1q64Pseudo_UPD };
2712 unsigned QOpcodes[] = { ARM::VLD2q8Pseudo_UPD, ARM::VLD2q16Pseudo_UPD,
2713 ARM::VLD2q32Pseudo_UPD };
2714 return SelectVLD(N, true, 2, DOpcodes, QOpcodes, 0);
2715 }
2716
2717 case ARMISD::VLD3_UPD: {
2718 unsigned DOpcodes[] = { ARM::VLD3d8Pseudo_UPD, ARM::VLD3d16Pseudo_UPD,
2719 ARM::VLD3d32Pseudo_UPD, ARM::VLD1d64TPseudo_UPD };
2720 unsigned QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
2721 ARM::VLD3q16Pseudo_UPD,
2722 ARM::VLD3q32Pseudo_UPD };
2723 unsigned QOpcodes1[] = { ARM::VLD3q8oddPseudo_UPD,
2724 ARM::VLD3q16oddPseudo_UPD,
2725 ARM::VLD3q32oddPseudo_UPD };
2726 return SelectVLD(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2727 }
2728
2729 case ARMISD::VLD4_UPD: {
2730 unsigned DOpcodes[] = { ARM::VLD4d8Pseudo_UPD, ARM::VLD4d16Pseudo_UPD,
2731 ARM::VLD4d32Pseudo_UPD, ARM::VLD1d64QPseudo_UPD };
2732 unsigned QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
2733 ARM::VLD4q16Pseudo_UPD,
2734 ARM::VLD4q32Pseudo_UPD };
2735 unsigned QOpcodes1[] = { ARM::VLD4q8oddPseudo_UPD,
2736 ARM::VLD4q16oddPseudo_UPD,
2737 ARM::VLD4q32oddPseudo_UPD };
2738 return SelectVLD(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2739 }
2740
2741 case ARMISD::VLD2LN_UPD: {
2742 unsigned DOpcodes[] = { ARM::VLD2LNd8Pseudo_UPD, ARM::VLD2LNd16Pseudo_UPD,
2743 ARM::VLD2LNd32Pseudo_UPD };
2744 unsigned QOpcodes[] = { ARM::VLD2LNq16Pseudo_UPD,
2745 ARM::VLD2LNq32Pseudo_UPD };
2746 return SelectVLDSTLane(N, true, true, 2, DOpcodes, QOpcodes);
2747 }
2748
2749 case ARMISD::VLD3LN_UPD: {
2750 unsigned DOpcodes[] = { ARM::VLD3LNd8Pseudo_UPD, ARM::VLD3LNd16Pseudo_UPD,
2751 ARM::VLD3LNd32Pseudo_UPD };
2752 unsigned QOpcodes[] = { ARM::VLD3LNq16Pseudo_UPD,
2753 ARM::VLD3LNq32Pseudo_UPD };
2754 return SelectVLDSTLane(N, true, true, 3, DOpcodes, QOpcodes);
2755 }
2756
2757 case ARMISD::VLD4LN_UPD: {
2758 unsigned DOpcodes[] = { ARM::VLD4LNd8Pseudo_UPD, ARM::VLD4LNd16Pseudo_UPD,
2759 ARM::VLD4LNd32Pseudo_UPD };
2760 unsigned QOpcodes[] = { ARM::VLD4LNq16Pseudo_UPD,
2761 ARM::VLD4LNq32Pseudo_UPD };
2762 return SelectVLDSTLane(N, true, true, 4, DOpcodes, QOpcodes);
2763 }
2764
2765 case ARMISD::VST1_UPD: {
2766 unsigned DOpcodes[] = { ARM::VST1d8_UPD, ARM::VST1d16_UPD,
2767 ARM::VST1d32_UPD, ARM::VST1d64_UPD };
2768 unsigned QOpcodes[] = { ARM::VST1q8Pseudo_UPD, ARM::VST1q16Pseudo_UPD,
2769 ARM::VST1q32Pseudo_UPD, ARM::VST1q64Pseudo_UPD };
2770 return SelectVST(N, true, 1, DOpcodes, QOpcodes, 0);
2771 }
2772
2773 case ARMISD::VST2_UPD: {
2774 unsigned DOpcodes[] = { ARM::VST2d8Pseudo_UPD, ARM::VST2d16Pseudo_UPD,
2775 ARM::VST2d32Pseudo_UPD, ARM::VST1q64Pseudo_UPD };
2776 unsigned QOpcodes[] = { ARM::VST2q8Pseudo_UPD, ARM::VST2q16Pseudo_UPD,
2777 ARM::VST2q32Pseudo_UPD };
2778 return SelectVST(N, true, 2, DOpcodes, QOpcodes, 0);
2779 }
2780
2781 case ARMISD::VST3_UPD: {
2782 unsigned DOpcodes[] = { ARM::VST3d8Pseudo_UPD, ARM::VST3d16Pseudo_UPD,
2783 ARM::VST3d32Pseudo_UPD, ARM::VST1d64TPseudo_UPD };
2784 unsigned QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
2785 ARM::VST3q16Pseudo_UPD,
2786 ARM::VST3q32Pseudo_UPD };
2787 unsigned QOpcodes1[] = { ARM::VST3q8oddPseudo_UPD,
2788 ARM::VST3q16oddPseudo_UPD,
2789 ARM::VST3q32oddPseudo_UPD };
2790 return SelectVST(N, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
2791 }
2792
2793 case ARMISD::VST4_UPD: {
2794 unsigned DOpcodes[] = { ARM::VST4d8Pseudo_UPD, ARM::VST4d16Pseudo_UPD,
2795 ARM::VST4d32Pseudo_UPD, ARM::VST1d64QPseudo_UPD };
2796 unsigned QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
2797 ARM::VST4q16Pseudo_UPD,
2798 ARM::VST4q32Pseudo_UPD };
2799 unsigned QOpcodes1[] = { ARM::VST4q8oddPseudo_UPD,
2800 ARM::VST4q16oddPseudo_UPD,
2801 ARM::VST4q32oddPseudo_UPD };
2802 return SelectVST(N, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
2803 }
2804
2805 case ARMISD::VST2LN_UPD: {
2806 unsigned DOpcodes[] = { ARM::VST2LNd8Pseudo_UPD, ARM::VST2LNd16Pseudo_UPD,
2807 ARM::VST2LNd32Pseudo_UPD };
2808 unsigned QOpcodes[] = { ARM::VST2LNq16Pseudo_UPD,
2809 ARM::VST2LNq32Pseudo_UPD };
2810 return SelectVLDSTLane(N, false, true, 2, DOpcodes, QOpcodes);
2811 }
2812
2813 case ARMISD::VST3LN_UPD: {
2814 unsigned DOpcodes[] = { ARM::VST3LNd8Pseudo_UPD, ARM::VST3LNd16Pseudo_UPD,
2815 ARM::VST3LNd32Pseudo_UPD };
2816 unsigned QOpcodes[] = { ARM::VST3LNq16Pseudo_UPD,
2817 ARM::VST3LNq32Pseudo_UPD };
2818 return SelectVLDSTLane(N, false, true, 3, DOpcodes, QOpcodes);
2819 }
2820
2821 case ARMISD::VST4LN_UPD: {
2822 unsigned DOpcodes[] = { ARM::VST4LNd8Pseudo_UPD, ARM::VST4LNd16Pseudo_UPD,
2823 ARM::VST4LNd32Pseudo_UPD };
2824 unsigned QOpcodes[] = { ARM::VST4LNq16Pseudo_UPD,
2825 ARM::VST4LNq32Pseudo_UPD };
2826 return SelectVLDSTLane(N, false, true, 4, DOpcodes, QOpcodes);
Bob Wilson6c4c9822010-11-30 00:00:35 +00002827 }
2828
Bob Wilson31fb12f2009-08-26 17:39:53 +00002829 case ISD::INTRINSIC_VOID:
2830 case ISD::INTRINSIC_W_CHAIN: {
2831 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Bob Wilson31fb12f2009-08-26 17:39:53 +00002832 switch (IntNo) {
2833 default:
Bob Wilson429009b2010-05-06 16:05:26 +00002834 break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00002835
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002836 case Intrinsic::arm_ldrexd: {
2837 SDValue MemAddr = N->getOperand(2);
2838 DebugLoc dl = N->getDebugLoc();
2839 SDValue Chain = N->getOperand(0);
2840
2841 unsigned NewOpc = ARM::LDREXD;
2842 if (Subtarget->isThumb() && Subtarget->hasThumb2())
2843 NewOpc = ARM::t2LDREXD;
2844
2845 // arm_ldrexd returns a i64 value in {i32, i32}
2846 std::vector<EVT> ResTys;
2847 ResTys.push_back(MVT::i32);
2848 ResTys.push_back(MVT::i32);
2849 ResTys.push_back(MVT::Other);
2850
2851 // place arguments in the right order
2852 SmallVector<SDValue, 7> Ops;
2853 Ops.push_back(MemAddr);
2854 Ops.push_back(getAL(CurDAG));
2855 Ops.push_back(CurDAG->getRegister(0, MVT::i32));
2856 Ops.push_back(Chain);
2857 SDNode *Ld = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops.data(),
2858 Ops.size());
2859 // Transfer memoperands.
2860 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2861 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
2862 cast<MachineSDNode>(Ld)->setMemRefs(MemOp, MemOp + 1);
2863
2864 // Until there's support for specifing explicit register constraints
2865 // like the use of even/odd register pair, hardcode ldrexd to always
2866 // use the pair [R0, R1] to hold the load result.
2867 Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ARM::R0,
2868 SDValue(Ld, 0), SDValue(0,0));
2869 Chain = CurDAG->getCopyToReg(Chain, dl, ARM::R1,
2870 SDValue(Ld, 1), Chain.getValue(1));
2871
2872 // Remap uses.
2873 SDValue Glue = Chain.getValue(1);
2874 if (!SDValue(N, 0).use_empty()) {
2875 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2876 ARM::R0, MVT::i32, Glue);
2877 Glue = Result.getValue(2);
2878 ReplaceUses(SDValue(N, 0), Result);
2879 }
2880 if (!SDValue(N, 1).use_empty()) {
2881 SDValue Result = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2882 ARM::R1, MVT::i32, Glue);
2883 Glue = Result.getValue(2);
2884 ReplaceUses(SDValue(N, 1), Result);
2885 }
2886
2887 ReplaceUses(SDValue(N, 2), SDValue(Ld, 2));
2888 return NULL;
2889 }
2890
2891 case Intrinsic::arm_strexd: {
2892 DebugLoc dl = N->getDebugLoc();
2893 SDValue Chain = N->getOperand(0);
2894 SDValue Val0 = N->getOperand(2);
2895 SDValue Val1 = N->getOperand(3);
2896 SDValue MemAddr = N->getOperand(4);
2897
2898 // Until there's support for specifing explicit register constraints
2899 // like the use of even/odd register pair, hardcode strexd to always
2900 // use the pair [R2, R3] to hold the i64 (i32, i32) value to be stored.
2901 Chain = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, ARM::R2, Val0,
2902 SDValue(0, 0));
2903 Chain = CurDAG->getCopyToReg(Chain, dl, ARM::R3, Val1, Chain.getValue(1));
2904
2905 SDValue Glue = Chain.getValue(1);
2906 Val0 = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2907 ARM::R2, MVT::i32, Glue);
2908 Glue = Val0.getValue(1);
2909 Val1 = CurDAG->getCopyFromReg(CurDAG->getEntryNode(), dl,
2910 ARM::R3, MVT::i32, Glue);
2911
2912 // Store exclusive double return a i32 value which is the return status
2913 // of the issued store.
2914 std::vector<EVT> ResTys;
2915 ResTys.push_back(MVT::i32);
2916 ResTys.push_back(MVT::Other);
2917
2918 // place arguments in the right order
2919 SmallVector<SDValue, 7> Ops;
2920 Ops.push_back(Val0);
2921 Ops.push_back(Val1);
2922 Ops.push_back(MemAddr);
2923 Ops.push_back(getAL(CurDAG));
2924 Ops.push_back(CurDAG->getRegister(0, MVT::i32));
2925 Ops.push_back(Chain);
2926
2927 unsigned NewOpc = ARM::STREXD;
2928 if (Subtarget->isThumb() && Subtarget->hasThumb2())
2929 NewOpc = ARM::t2STREXD;
2930
2931 SDNode *St = CurDAG->getMachineNode(NewOpc, dl, ResTys, Ops.data(),
2932 Ops.size());
2933 // Transfer memoperands.
2934 MachineSDNode::mmo_iterator MemOp = MF->allocateMemRefsArray(1);
2935 MemOp[0] = cast<MemIntrinsicSDNode>(N)->getMemOperand();
2936 cast<MachineSDNode>(St)->setMemRefs(MemOp, MemOp + 1);
2937
2938 return St;
2939 }
2940
Bob Wilson621f1952010-03-23 05:25:43 +00002941 case Intrinsic::arm_neon_vld1: {
2942 unsigned DOpcodes[] = { ARM::VLD1d8, ARM::VLD1d16,
2943 ARM::VLD1d32, ARM::VLD1d64 };
Bob Wilsonffde0802010-09-02 16:00:54 +00002944 unsigned QOpcodes[] = { ARM::VLD1q8Pseudo, ARM::VLD1q16Pseudo,
2945 ARM::VLD1q32Pseudo, ARM::VLD1q64Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002946 return SelectVLD(N, false, 1, DOpcodes, QOpcodes, 0);
Bob Wilson621f1952010-03-23 05:25:43 +00002947 }
2948
Bob Wilson31fb12f2009-08-26 17:39:53 +00002949 case Intrinsic::arm_neon_vld2: {
Bob Wilsonffde0802010-09-02 16:00:54 +00002950 unsigned DOpcodes[] = { ARM::VLD2d8Pseudo, ARM::VLD2d16Pseudo,
2951 ARM::VLD2d32Pseudo, ARM::VLD1q64Pseudo };
2952 unsigned QOpcodes[] = { ARM::VLD2q8Pseudo, ARM::VLD2q16Pseudo,
2953 ARM::VLD2q32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002954 return SelectVLD(N, false, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00002955 }
2956
2957 case Intrinsic::arm_neon_vld3: {
Bob Wilsonf5721912010-09-03 18:16:02 +00002958 unsigned DOpcodes[] = { ARM::VLD3d8Pseudo, ARM::VLD3d16Pseudo,
2959 ARM::VLD3d32Pseudo, ARM::VLD1d64TPseudo };
2960 unsigned QOpcodes0[] = { ARM::VLD3q8Pseudo_UPD,
2961 ARM::VLD3q16Pseudo_UPD,
2962 ARM::VLD3q32Pseudo_UPD };
Bob Wilson7de68142011-02-07 17:43:15 +00002963 unsigned QOpcodes1[] = { ARM::VLD3q8oddPseudo,
2964 ARM::VLD3q16oddPseudo,
2965 ARM::VLD3q32oddPseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002966 return SelectVLD(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00002967 }
2968
2969 case Intrinsic::arm_neon_vld4: {
Bob Wilsonf5721912010-09-03 18:16:02 +00002970 unsigned DOpcodes[] = { ARM::VLD4d8Pseudo, ARM::VLD4d16Pseudo,
2971 ARM::VLD4d32Pseudo, ARM::VLD1d64QPseudo };
2972 unsigned QOpcodes0[] = { ARM::VLD4q8Pseudo_UPD,
2973 ARM::VLD4q16Pseudo_UPD,
2974 ARM::VLD4q32Pseudo_UPD };
Bob Wilson7de68142011-02-07 17:43:15 +00002975 unsigned QOpcodes1[] = { ARM::VLD4q8oddPseudo,
2976 ARM::VLD4q16oddPseudo,
2977 ARM::VLD4q32oddPseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002978 return SelectVLD(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00002979 }
2980
Bob Wilson243fcc52009-09-01 04:26:28 +00002981 case Intrinsic::arm_neon_vld2lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00002982 unsigned DOpcodes[] = { ARM::VLD2LNd8Pseudo, ARM::VLD2LNd16Pseudo,
2983 ARM::VLD2LNd32Pseudo };
2984 unsigned QOpcodes[] = { ARM::VLD2LNq16Pseudo, ARM::VLD2LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002985 return SelectVLDSTLane(N, true, false, 2, DOpcodes, QOpcodes);
Bob Wilson243fcc52009-09-01 04:26:28 +00002986 }
2987
2988 case Intrinsic::arm_neon_vld3lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00002989 unsigned DOpcodes[] = { ARM::VLD3LNd8Pseudo, ARM::VLD3LNd16Pseudo,
2990 ARM::VLD3LNd32Pseudo };
2991 unsigned QOpcodes[] = { ARM::VLD3LNq16Pseudo, ARM::VLD3LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002992 return SelectVLDSTLane(N, true, false, 3, DOpcodes, QOpcodes);
Bob Wilson243fcc52009-09-01 04:26:28 +00002993 }
2994
2995 case Intrinsic::arm_neon_vld4lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00002996 unsigned DOpcodes[] = { ARM::VLD4LNd8Pseudo, ARM::VLD4LNd16Pseudo,
2997 ARM::VLD4LNd32Pseudo };
2998 unsigned QOpcodes[] = { ARM::VLD4LNq16Pseudo, ARM::VLD4LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00002999 return SelectVLDSTLane(N, true, false, 4, DOpcodes, QOpcodes);
Bob Wilson243fcc52009-09-01 04:26:28 +00003000 }
3001
Bob Wilson11d98992010-03-23 06:20:33 +00003002 case Intrinsic::arm_neon_vst1: {
3003 unsigned DOpcodes[] = { ARM::VST1d8, ARM::VST1d16,
3004 ARM::VST1d32, ARM::VST1d64 };
Bob Wilsone5ce4f62010-08-28 05:12:57 +00003005 unsigned QOpcodes[] = { ARM::VST1q8Pseudo, ARM::VST1q16Pseudo,
3006 ARM::VST1q32Pseudo, ARM::VST1q64Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003007 return SelectVST(N, false, 1, DOpcodes, QOpcodes, 0);
Bob Wilson11d98992010-03-23 06:20:33 +00003008 }
3009
Bob Wilson31fb12f2009-08-26 17:39:53 +00003010 case Intrinsic::arm_neon_vst2: {
Bob Wilsone5ce4f62010-08-28 05:12:57 +00003011 unsigned DOpcodes[] = { ARM::VST2d8Pseudo, ARM::VST2d16Pseudo,
3012 ARM::VST2d32Pseudo, ARM::VST1q64Pseudo };
3013 unsigned QOpcodes[] = { ARM::VST2q8Pseudo, ARM::VST2q16Pseudo,
3014 ARM::VST2q32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003015 return SelectVST(N, false, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003016 }
3017
3018 case Intrinsic::arm_neon_vst3: {
Bob Wilson01ba4612010-08-26 18:51:29 +00003019 unsigned DOpcodes[] = { ARM::VST3d8Pseudo, ARM::VST3d16Pseudo,
3020 ARM::VST3d32Pseudo, ARM::VST1d64TPseudo };
3021 unsigned QOpcodes0[] = { ARM::VST3q8Pseudo_UPD,
3022 ARM::VST3q16Pseudo_UPD,
3023 ARM::VST3q32Pseudo_UPD };
Bob Wilson7de68142011-02-07 17:43:15 +00003024 unsigned QOpcodes1[] = { ARM::VST3q8oddPseudo,
3025 ARM::VST3q16oddPseudo,
3026 ARM::VST3q32oddPseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003027 return SelectVST(N, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003028 }
3029
3030 case Intrinsic::arm_neon_vst4: {
Bob Wilson709d5922010-08-25 23:27:42 +00003031 unsigned DOpcodes[] = { ARM::VST4d8Pseudo, ARM::VST4d16Pseudo,
Bob Wilson70e48b22010-08-26 05:33:30 +00003032 ARM::VST4d32Pseudo, ARM::VST1d64QPseudo };
Bob Wilson709d5922010-08-25 23:27:42 +00003033 unsigned QOpcodes0[] = { ARM::VST4q8Pseudo_UPD,
3034 ARM::VST4q16Pseudo_UPD,
3035 ARM::VST4q32Pseudo_UPD };
Bob Wilson7de68142011-02-07 17:43:15 +00003036 unsigned QOpcodes1[] = { ARM::VST4q8oddPseudo,
3037 ARM::VST4q16oddPseudo,
3038 ARM::VST4q32oddPseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003039 return SelectVST(N, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00003040 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00003041
3042 case Intrinsic::arm_neon_vst2lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003043 unsigned DOpcodes[] = { ARM::VST2LNd8Pseudo, ARM::VST2LNd16Pseudo,
3044 ARM::VST2LNd32Pseudo };
3045 unsigned QOpcodes[] = { ARM::VST2LNq16Pseudo, ARM::VST2LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003046 return SelectVLDSTLane(N, false, false, 2, DOpcodes, QOpcodes);
Bob Wilson8a3198b2009-09-01 18:51:56 +00003047 }
3048
3049 case Intrinsic::arm_neon_vst3lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003050 unsigned DOpcodes[] = { ARM::VST3LNd8Pseudo, ARM::VST3LNd16Pseudo,
3051 ARM::VST3LNd32Pseudo };
3052 unsigned QOpcodes[] = { ARM::VST3LNq16Pseudo, ARM::VST3LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003053 return SelectVLDSTLane(N, false, false, 3, DOpcodes, QOpcodes);
Bob Wilson8a3198b2009-09-01 18:51:56 +00003054 }
3055
3056 case Intrinsic::arm_neon_vst4lane: {
Bob Wilson8466fa12010-09-13 23:01:35 +00003057 unsigned DOpcodes[] = { ARM::VST4LNd8Pseudo, ARM::VST4LNd16Pseudo,
3058 ARM::VST4LNd32Pseudo };
3059 unsigned QOpcodes[] = { ARM::VST4LNq16Pseudo, ARM::VST4LNq32Pseudo };
Bob Wilson1c3ef902011-02-07 17:43:21 +00003060 return SelectVLDSTLane(N, false, false, 4, DOpcodes, QOpcodes);
Bob Wilson8a3198b2009-09-01 18:51:56 +00003061 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00003062 }
Bob Wilson429009b2010-05-06 16:05:26 +00003063 break;
Bob Wilson31fb12f2009-08-26 17:39:53 +00003064 }
Evan Chengde8aa4e2010-05-05 18:28:36 +00003065
Bob Wilsond491d6e2010-07-06 23:36:25 +00003066 case ISD::INTRINSIC_WO_CHAIN: {
3067 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3068 switch (IntNo) {
3069 default:
3070 break;
3071
3072 case Intrinsic::arm_neon_vtbl2:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003073 return SelectVTBL(N, false, 2, ARM::VTBL2Pseudo);
Bob Wilsond491d6e2010-07-06 23:36:25 +00003074 case Intrinsic::arm_neon_vtbl3:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003075 return SelectVTBL(N, false, 3, ARM::VTBL3Pseudo);
Bob Wilsond491d6e2010-07-06 23:36:25 +00003076 case Intrinsic::arm_neon_vtbl4:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003077 return SelectVTBL(N, false, 4, ARM::VTBL4Pseudo);
Bob Wilson78dfbc32010-07-07 00:08:54 +00003078
3079 case Intrinsic::arm_neon_vtbx2:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003080 return SelectVTBL(N, true, 2, ARM::VTBX2Pseudo);
Bob Wilson78dfbc32010-07-07 00:08:54 +00003081 case Intrinsic::arm_neon_vtbx3:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003082 return SelectVTBL(N, true, 3, ARM::VTBX3Pseudo);
Bob Wilson78dfbc32010-07-07 00:08:54 +00003083 case Intrinsic::arm_neon_vtbx4:
Bob Wilsonbd916c52010-09-13 23:55:10 +00003084 return SelectVTBL(N, true, 4, ARM::VTBX4Pseudo);
Bob Wilsond491d6e2010-07-06 23:36:25 +00003085 }
3086 break;
3087 }
3088
Bill Wendling69a05a72011-03-14 23:02:38 +00003089 case ARMISD::VTBL1: {
3090 DebugLoc dl = N->getDebugLoc();
3091 EVT VT = N->getValueType(0);
3092 SmallVector<SDValue, 6> Ops;
3093
3094 Ops.push_back(N->getOperand(0));
3095 Ops.push_back(N->getOperand(1));
3096 Ops.push_back(getAL(CurDAG)); // Predicate
3097 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register
3098 return CurDAG->getMachineNode(ARM::VTBL1, dl, VT, Ops.data(), Ops.size());
3099 }
3100 case ARMISD::VTBL2: {
3101 DebugLoc dl = N->getDebugLoc();
3102 EVT VT = N->getValueType(0);
3103
3104 // Form a REG_SEQUENCE to force register allocation.
3105 SDValue V0 = N->getOperand(0);
3106 SDValue V1 = N->getOperand(1);
3107 SDValue RegSeq = SDValue(PairDRegs(MVT::v16i8, V0, V1), 0);
3108
3109 SmallVector<SDValue, 6> Ops;
3110 Ops.push_back(RegSeq);
3111 Ops.push_back(N->getOperand(2));
3112 Ops.push_back(getAL(CurDAG)); // Predicate
3113 Ops.push_back(CurDAG->getRegister(0, MVT::i32)); // Predicate Register
3114 return CurDAG->getMachineNode(ARM::VTBL2Pseudo, dl, VT,
3115 Ops.data(), Ops.size());
3116 }
3117
Bob Wilson429009b2010-05-06 16:05:26 +00003118 case ISD::CONCAT_VECTORS:
Evan Chengde8aa4e2010-05-05 18:28:36 +00003119 return SelectConcatVector(N);
Eli Friedman2bdffe42011-08-31 00:31:29 +00003120
3121 case ARMISD::ATOMOR64_DAG:
3122 return SelectAtomic64(N, ARM::ATOMOR6432);
3123 case ARMISD::ATOMXOR64_DAG:
3124 return SelectAtomic64(N, ARM::ATOMXOR6432);
3125 case ARMISD::ATOMADD64_DAG:
3126 return SelectAtomic64(N, ARM::ATOMADD6432);
3127 case ARMISD::ATOMSUB64_DAG:
3128 return SelectAtomic64(N, ARM::ATOMSUB6432);
3129 case ARMISD::ATOMNAND64_DAG:
3130 return SelectAtomic64(N, ARM::ATOMNAND6432);
3131 case ARMISD::ATOMAND64_DAG:
3132 return SelectAtomic64(N, ARM::ATOMAND6432);
3133 case ARMISD::ATOMSWAP64_DAG:
3134 return SelectAtomic64(N, ARM::ATOMSWAP6432);
Eli Friedman4d3f3292011-08-31 17:52:22 +00003135 case ARMISD::ATOMCMPXCHG64_DAG:
3136 return SelectAtomic64(N, ARM::ATOMCMPXCHG6432);
Evan Chengde8aa4e2010-05-05 18:28:36 +00003137 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00003138
Dan Gohmaneeb3a002010-01-05 01:24:18 +00003139 return SelectCode(N);
Evan Chenga8e29892007-01-19 07:51:42 +00003140}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003141
Bob Wilson224c2442009-05-19 05:53:42 +00003142bool ARMDAGToDAGISel::
3143SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
3144 std::vector<SDValue> &OutOps) {
3145 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00003146 // Require the address to be in a register. That is safe for all ARM
3147 // variants and it is hard to do anything much smarter without knowing
3148 // how the operand is used.
3149 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00003150 return false;
3151}
3152
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003153/// createARMISelDag - This pass converts a legalized DAG into a
3154/// ARM-specific DAG, ready for instruction scheduling.
3155///
Bob Wilson522ce972009-09-28 14:30:20 +00003156FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
3157 CodeGenOpt::Level OptLevel) {
3158 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003159}