blob: 41ce9039d747588800832e81381d63520d767a22 [file] [log] [blame]
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001//===-- ARMISelDAGToDAG.cpp - A dag to dag inst selector for ARM ----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines an instruction selector for the ARM target.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARM.h"
Evan Chenge5ad88e2008-12-10 21:54:21 +000015#include "ARMAddressingModes.h"
Evan Chenga8e29892007-01-19 07:51:42 +000016#include "ARMISelLowering.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000017#include "ARMTargetMachine.h"
Rafael Espindola84b19be2006-07-16 01:02:57 +000018#include "llvm/CallingConv.h"
Evan Chenga8e29892007-01-19 07:51:42 +000019#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020#include "llvm/DerivedTypes.h"
21#include "llvm/Function.h"
22#include "llvm/Intrinsics.h"
Owen Anderson9adc0ab2009-07-14 23:09:55 +000023#include "llvm/LLVMContext.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
27#include "llvm/CodeGen/SelectionDAG.h"
28#include "llvm/CodeGen/SelectionDAGISel.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/Target/TargetLowering.h"
Chris Lattner72939122007-05-03 00:32:00 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner3d62d782008-02-03 05:43:57 +000031#include "llvm/Support/Compiler.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
35
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000036using namespace llvm;
37
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000038//===--------------------------------------------------------------------===//
39/// ARMDAGToDAGISel - ARM specific code to select ARM machine
40/// instructions for SelectionDAG operations.
41///
42namespace {
43class ARMDAGToDAGISel : public SelectionDAGISel {
Anton Korobeynikovd49ea772009-06-26 21:28:53 +000044 ARMBaseTargetMachine &TM;
Evan Cheng3f7eb8e2008-09-18 07:24:33 +000045
Evan Chenga8e29892007-01-19 07:51:42 +000046 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
47 /// make the right decision when generating code for different targets.
48 const ARMSubtarget *Subtarget;
49
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000050public:
Bob Wilson522ce972009-09-28 14:30:20 +000051 explicit ARMDAGToDAGISel(ARMBaseTargetMachine &tm,
52 CodeGenOpt::Level OptLevel)
53 : SelectionDAGISel(tm, OptLevel), TM(tm),
Evan Chenga8e29892007-01-19 07:51:42 +000054 Subtarget(&TM.getSubtarget<ARMSubtarget>()) {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000055 }
56
Evan Chenga8e29892007-01-19 07:51:42 +000057 virtual const char *getPassName() const {
58 return "ARM Instruction Selection";
Anton Korobeynikov52237112009-06-17 18:13:58 +000059 }
60
Bob Wilsonaf4a8912009-10-08 18:51:31 +000061 /// getI32Imm - Return a target constant of type i32 with the specified
62 /// value.
Anton Korobeynikov52237112009-06-17 18:13:58 +000063 inline SDValue getI32Imm(unsigned Imm) {
Owen Anderson825b72b2009-08-11 20:47:22 +000064 return CurDAG->getTargetConstant(Imm, MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000065 }
66
Dan Gohman475871a2008-07-27 21:46:04 +000067 SDNode *Select(SDValue Op);
Dan Gohmanf350b272008-08-23 02:25:05 +000068 virtual void InstructionSelect();
Evan Cheng055b0312009-06-29 07:51:04 +000069 bool SelectShifterOperandReg(SDValue Op, SDValue N, SDValue &A,
70 SDValue &B, SDValue &C);
Dan Gohman475871a2008-07-27 21:46:04 +000071 bool SelectAddrMode2(SDValue Op, SDValue N, SDValue &Base,
72 SDValue &Offset, SDValue &Opc);
73 bool SelectAddrMode2Offset(SDValue Op, SDValue N,
74 SDValue &Offset, SDValue &Opc);
75 bool SelectAddrMode3(SDValue Op, SDValue N, SDValue &Base,
76 SDValue &Offset, SDValue &Opc);
77 bool SelectAddrMode3Offset(SDValue Op, SDValue N,
78 SDValue &Offset, SDValue &Opc);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +000079 bool SelectAddrMode4(SDValue Op, SDValue N, SDValue &Addr,
80 SDValue &Mode);
Dan Gohman475871a2008-07-27 21:46:04 +000081 bool SelectAddrMode5(SDValue Op, SDValue N, SDValue &Base,
82 SDValue &Offset);
Bob Wilson8b024a52009-07-01 23:16:05 +000083 bool SelectAddrMode6(SDValue Op, SDValue N, SDValue &Addr, SDValue &Update,
Jim Grosbach8a5ec862009-11-07 21:25:39 +000084 SDValue &Opc, SDValue &Align);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000085
Dan Gohman475871a2008-07-27 21:46:04 +000086 bool SelectAddrModePC(SDValue Op, SDValue N, SDValue &Offset,
Bob Wilson8b024a52009-07-01 23:16:05 +000087 SDValue &Label);
Evan Chenga8e29892007-01-19 07:51:42 +000088
Dan Gohman475871a2008-07-27 21:46:04 +000089 bool SelectThumbAddrModeRR(SDValue Op, SDValue N, SDValue &Base,
90 SDValue &Offset);
91 bool SelectThumbAddrModeRI5(SDValue Op, SDValue N, unsigned Scale,
92 SDValue &Base, SDValue &OffImm,
93 SDValue &Offset);
94 bool SelectThumbAddrModeS1(SDValue Op, SDValue N, SDValue &Base,
95 SDValue &OffImm, SDValue &Offset);
96 bool SelectThumbAddrModeS2(SDValue Op, SDValue N, SDValue &Base,
97 SDValue &OffImm, SDValue &Offset);
98 bool SelectThumbAddrModeS4(SDValue Op, SDValue N, SDValue &Base,
99 SDValue &OffImm, SDValue &Offset);
100 bool SelectThumbAddrModeSP(SDValue Op, SDValue N, SDValue &Base,
101 SDValue &OffImm);
Evan Chenga8e29892007-01-19 07:51:42 +0000102
Evan Cheng9cb9e672009-06-27 02:26:13 +0000103 bool SelectT2ShifterOperandReg(SDValue Op, SDValue N,
104 SDValue &BaseReg, SDValue &Opc);
Evan Cheng055b0312009-06-29 07:51:04 +0000105 bool SelectT2AddrModeImm12(SDValue Op, SDValue N, SDValue &Base,
106 SDValue &OffImm);
107 bool SelectT2AddrModeImm8(SDValue Op, SDValue N, SDValue &Base,
108 SDValue &OffImm);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000109 bool SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
110 SDValue &OffImm);
David Goodwin6647cea2009-06-30 22:50:01 +0000111 bool SelectT2AddrModeImm8s4(SDValue Op, SDValue N, SDValue &Base,
112 SDValue &OffImm);
Evan Cheng055b0312009-06-29 07:51:04 +0000113 bool SelectT2AddrModeSoReg(SDValue Op, SDValue N, SDValue &Base,
114 SDValue &OffReg, SDValue &ShImm);
115
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000116 // Include the pieces autogenerated from the target description.
117#include "ARMGenDAGISel.inc"
Bob Wilson224c2442009-05-19 05:53:42 +0000118
119private:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000120 /// SelectARMIndexedLoad - Indexed (pre/post inc/dec) load matching code for
121 /// ARM.
Evan Chengaf4550f2009-07-02 01:23:32 +0000122 SDNode *SelectARMIndexedLoad(SDValue Op);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000123 SDNode *SelectT2IndexedLoad(SDValue Op);
124
Evan Cheng86198642009-08-07 00:34:42 +0000125 /// SelectDYN_ALLOC - Select dynamic alloc for Thumb.
126 SDNode *SelectDYN_ALLOC(SDValue Op);
Evan Chengaf4550f2009-07-02 01:23:32 +0000127
Bob Wilson3e36f132009-10-14 17:28:52 +0000128 /// SelectVLD - Select NEON load intrinsics. NumVecs should
129 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
130 /// loads of D registers and even subregs and odd subregs of Q registers.
131 /// For NumVecs == 2, QOpcodes1 is not used.
132 SDNode *SelectVLD(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
133 unsigned *QOpcodes0, unsigned *QOpcodes1);
134
Bob Wilson24f995d2009-10-14 18:32:29 +0000135 /// SelectVST - Select NEON store intrinsics. NumVecs should
136 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
137 /// stores of D registers and even subregs and odd subregs of Q registers.
138 /// For NumVecs == 2, QOpcodes1 is not used.
139 SDNode *SelectVST(SDValue Op, unsigned NumVecs, unsigned *DOpcodes,
140 unsigned *QOpcodes0, unsigned *QOpcodes1);
141
Bob Wilson96493442009-10-14 16:46:45 +0000142 /// SelectVLDSTLane - Select NEON load/store lane intrinsics. NumVecs should
Bob Wilsona7c397c2009-10-14 16:19:03 +0000143 /// be 2, 3 or 4. The opcode arrays specify the instructions used for
Bob Wilson96493442009-10-14 16:46:45 +0000144 /// load/store of D registers and even subregs and odd subregs of Q registers.
145 SDNode *SelectVLDSTLane(SDValue Op, bool IsLoad, unsigned NumVecs,
146 unsigned *DOpcodes, unsigned *QOpcodes0,
147 unsigned *QOpcodes1);
Bob Wilsona7c397c2009-10-14 16:19:03 +0000148
Sandeep Patel4e1ed882009-10-13 20:25:58 +0000149 /// SelectV6T2BitfieldExtractOp - Select SBFX/UBFX instructions for ARM.
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000150 SDNode *SelectV6T2BitfieldExtractOp(SDValue Op, unsigned Opc);
151
Evan Cheng07ba9062009-11-19 21:45:22 +0000152 /// SelectCMOVOp - Select CMOV instructions for ARM.
153 SDNode *SelectCMOVOp(SDValue Op);
Evan Cheng9ef48352009-11-20 00:54:03 +0000154 SDNode *SelectT2CMOVShiftOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
155 ARMCC::CondCodes CCVal, SDValue CCR,
156 SDValue InFlag);
157 SDNode *SelectARMCMOVShiftOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
158 ARMCC::CondCodes CCVal, SDValue CCR,
159 SDValue InFlag);
160 SDNode *SelectT2CMOVSoImmOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
161 ARMCC::CondCodes CCVal, SDValue CCR,
162 SDValue InFlag);
163 SDNode *SelectARMCMOVSoImmOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
164 ARMCC::CondCodes CCVal, SDValue CCR,
165 SDValue InFlag);
Evan Cheng07ba9062009-11-19 21:45:22 +0000166
Evan Chengaf4550f2009-07-02 01:23:32 +0000167 /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for
168 /// inline asm expressions.
169 virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op,
170 char ConstraintCode,
171 std::vector<SDValue> &OutOps);
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000172
173 /// PairDRegs - Insert a pair of double registers into an implicit def to
174 /// form a quad register.
175 SDNode *PairDRegs(EVT VT, SDValue V0, SDValue V1);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000176};
Evan Chenga8e29892007-01-19 07:51:42 +0000177}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000178
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000179/// isInt32Immediate - This method tests to see if the node is a 32-bit constant
180/// operand. If so Imm will receive the 32-bit value.
181static bool isInt32Immediate(SDNode *N, unsigned &Imm) {
182 if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) {
183 Imm = cast<ConstantSDNode>(N)->getZExtValue();
184 return true;
185 }
186 return false;
187}
188
189// isInt32Immediate - This method tests to see if a constant operand.
190// If so Imm will receive the 32 bit value.
191static bool isInt32Immediate(SDValue N, unsigned &Imm) {
192 return isInt32Immediate(N.getNode(), Imm);
193}
194
195// isOpcWithIntImmediate - This method tests to see if the node is a specific
196// opcode and that it has a immediate integer right operand.
197// If so Imm will receive the 32 bit value.
198static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) {
199 return N->getOpcode() == Opc &&
200 isInt32Immediate(N->getOperand(1).getNode(), Imm);
201}
202
203
Dan Gohmanf350b272008-08-23 02:25:05 +0000204void ARMDAGToDAGISel::InstructionSelect() {
David Greene8ad4c002008-10-27 21:56:29 +0000205 SelectRoot(*CurDAG);
Dan Gohmanf350b272008-08-23 02:25:05 +0000206 CurDAG->RemoveDeadNodes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000207}
208
Evan Cheng055b0312009-06-29 07:51:04 +0000209bool ARMDAGToDAGISel::SelectShifterOperandReg(SDValue Op,
210 SDValue N,
211 SDValue &BaseReg,
212 SDValue &ShReg,
213 SDValue &Opc) {
214 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
215
216 // Don't match base register only case. That is matched to a separate
217 // lower complexity pattern with explicit register operand.
218 if (ShOpcVal == ARM_AM::no_shift) return false;
Jim Grosbach764ab522009-08-11 15:33:49 +0000219
Evan Cheng055b0312009-06-29 07:51:04 +0000220 BaseReg = N.getOperand(0);
221 unsigned ShImmVal = 0;
222 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 ShReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000224 ShImmVal = RHS->getZExtValue() & 31;
225 } else {
226 ShReg = N.getOperand(1);
227 }
228 Opc = CurDAG->getTargetConstant(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000230 return true;
231}
232
Dan Gohman475871a2008-07-27 21:46:04 +0000233bool ARMDAGToDAGISel::SelectAddrMode2(SDValue Op, SDValue N,
234 SDValue &Base, SDValue &Offset,
235 SDValue &Opc) {
Evan Chenga13fd102007-03-13 21:05:54 +0000236 if (N.getOpcode() == ISD::MUL) {
237 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
238 // X * [3,5,9] -> X + X * [2,4,8] etc.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 int RHSC = (int)RHS->getZExtValue();
Evan Chenga13fd102007-03-13 21:05:54 +0000240 if (RHSC & 1) {
241 RHSC = RHSC & ~1;
242 ARM_AM::AddrOpc AddSub = ARM_AM::add;
243 if (RHSC < 0) {
244 AddSub = ARM_AM::sub;
245 RHSC = - RHSC;
246 }
247 if (isPowerOf2_32(RHSC)) {
248 unsigned ShAmt = Log2_32(RHSC);
249 Base = Offset = N.getOperand(0);
250 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt,
251 ARM_AM::lsl),
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 MVT::i32);
Evan Chenga13fd102007-03-13 21:05:54 +0000253 return true;
254 }
255 }
256 }
257 }
258
Evan Chenga8e29892007-01-19 07:51:42 +0000259 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
260 Base = N;
261 if (N.getOpcode() == ISD::FrameIndex) {
262 int FI = cast<FrameIndexSDNode>(N)->getIndex();
263 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
264 } else if (N.getOpcode() == ARMISD::Wrapper) {
265 Base = N.getOperand(0);
266 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(ARM_AM::add, 0,
269 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000271 return true;
272 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000273
Evan Chenga8e29892007-01-19 07:51:42 +0000274 // Match simple R +/- imm12 operands.
275 if (N.getOpcode() == ISD::ADD)
276 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000277 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000278 if ((RHSC >= 0 && RHSC < 0x1000) ||
279 (RHSC < 0 && RHSC > -0x1000)) { // 12 bits.
Evan Chenga8e29892007-01-19 07:51:42 +0000280 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000281 if (Base.getOpcode() == ISD::FrameIndex) {
282 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
283 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
284 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000286
287 ARM_AM::AddrOpc AddSub = ARM_AM::add;
288 if (RHSC < 0) {
289 AddSub = ARM_AM::sub;
290 RHSC = - RHSC;
291 }
292 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, RHSC,
Evan Chenga8e29892007-01-19 07:51:42 +0000293 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000295 return true;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000296 }
Evan Chenga8e29892007-01-19 07:51:42 +0000297 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000298
Johnny Chen6a3b5ee2009-10-27 17:25:15 +0000299 // Otherwise this is R +/- [possibly shifted] R.
Evan Chenga8e29892007-01-19 07:51:42 +0000300 ARM_AM::AddrOpc AddSub = N.getOpcode() == ISD::ADD ? ARM_AM::add:ARM_AM::sub;
301 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(1));
302 unsigned ShAmt = 0;
Jim Grosbach764ab522009-08-11 15:33:49 +0000303
Evan Chenga8e29892007-01-19 07:51:42 +0000304 Base = N.getOperand(0);
305 Offset = N.getOperand(1);
Jim Grosbach764ab522009-08-11 15:33:49 +0000306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 if (ShOpcVal != ARM_AM::no_shift) {
308 // Check to see if the RHS of the shift is a constant, if not, we can't fold
309 // it.
310 if (ConstantSDNode *Sh =
311 dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000312 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000313 Offset = N.getOperand(1).getOperand(0);
314 } else {
315 ShOpcVal = ARM_AM::no_shift;
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000316 }
317 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000318
Evan Chenga8e29892007-01-19 07:51:42 +0000319 // Try matching (R shl C) + (R).
320 if (N.getOpcode() == ISD::ADD && ShOpcVal == ARM_AM::no_shift) {
321 ShOpcVal = ARM_AM::getShiftOpcForNode(N.getOperand(0));
322 if (ShOpcVal != ARM_AM::no_shift) {
323 // Check to see if the RHS of the shift is a constant, if not, we can't
324 // fold it.
325 if (ConstantSDNode *Sh =
326 dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000327 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000328 Offset = N.getOperand(0).getOperand(0);
329 Base = N.getOperand(1);
330 } else {
331 ShOpcVal = ARM_AM::no_shift;
332 }
333 }
334 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000335
Evan Chenga8e29892007-01-19 07:51:42 +0000336 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 MVT::i32);
Rafael Espindola6e8c6492006-11-08 17:07:32 +0000338 return true;
339}
340
Dan Gohman475871a2008-07-27 21:46:04 +0000341bool ARMDAGToDAGISel::SelectAddrMode2Offset(SDValue Op, SDValue N,
342 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000343 unsigned Opcode = Op.getOpcode();
344 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
345 ? cast<LoadSDNode>(Op)->getAddressingMode()
346 : cast<StoreSDNode>(Op)->getAddressingMode();
347 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
348 ? ARM_AM::add : ARM_AM::sub;
349 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000350 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000351 if (Val >= 0 && Val < 0x1000) { // 12 bits.
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000353 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, Val,
354 ARM_AM::no_shift),
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000356 return true;
357 }
358 }
359
360 Offset = N;
361 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
362 unsigned ShAmt = 0;
363 if (ShOpcVal != ARM_AM::no_shift) {
364 // Check to see if the RHS of the shift is a constant, if not, we can't fold
365 // it.
366 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000367 ShAmt = Sh->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000368 Offset = N.getOperand(0);
369 } else {
370 ShOpcVal = ARM_AM::no_shift;
371 }
372 }
373
374 Opc = CurDAG->getTargetConstant(ARM_AM::getAM2Opc(AddSub, ShAmt, ShOpcVal),
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 MVT::i32);
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000376 return true;
377}
378
Evan Chenga8e29892007-01-19 07:51:42 +0000379
Dan Gohman475871a2008-07-27 21:46:04 +0000380bool ARMDAGToDAGISel::SelectAddrMode3(SDValue Op, SDValue N,
381 SDValue &Base, SDValue &Offset,
382 SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000383 if (N.getOpcode() == ISD::SUB) {
384 // X - C is canonicalize to X + -C, no need to handle it here.
385 Base = N.getOperand(0);
386 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::sub, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000388 return true;
389 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000390
Evan Chenga8e29892007-01-19 07:51:42 +0000391 if (N.getOpcode() != ISD::ADD) {
392 Base = N;
393 if (N.getOpcode() == ISD::FrameIndex) {
394 int FI = cast<FrameIndexSDNode>(N)->getIndex();
395 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
396 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 Offset = CurDAG->getRegister(0, MVT::i32);
398 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000399 return true;
400 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000401
Evan Chenga8e29892007-01-19 07:51:42 +0000402 // If the RHS is +/- imm8, fold into addr mode.
403 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000404 int RHSC = (int)RHS->getZExtValue();
Evan Chenge966d642007-01-24 02:45:25 +0000405 if ((RHSC >= 0 && RHSC < 256) ||
406 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000407 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000408 if (Base.getOpcode() == ISD::FrameIndex) {
409 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
410 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
411 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 Offset = CurDAG->getRegister(0, MVT::i32);
Evan Chenge966d642007-01-24 02:45:25 +0000413
414 ARM_AM::AddrOpc AddSub = ARM_AM::add;
415 if (RHSC < 0) {
416 AddSub = ARM_AM::sub;
417 RHSC = - RHSC;
418 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, RHSC),MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000420 return true;
421 }
422 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000423
Evan Chenga8e29892007-01-19 07:51:42 +0000424 Base = N.getOperand(0);
425 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(ARM_AM::add, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000427 return true;
428}
429
Dan Gohman475871a2008-07-27 21:46:04 +0000430bool ARMDAGToDAGISel::SelectAddrMode3Offset(SDValue Op, SDValue N,
431 SDValue &Offset, SDValue &Opc) {
Evan Chenga8e29892007-01-19 07:51:42 +0000432 unsigned Opcode = Op.getOpcode();
433 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
434 ? cast<LoadSDNode>(Op)->getAddressingMode()
435 : cast<StoreSDNode>(Op)->getAddressingMode();
436 ARM_AM::AddrOpc AddSub = (AM == ISD::PRE_INC || AM == ISD::POST_INC)
437 ? ARM_AM::add : ARM_AM::sub;
438 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000439 int Val = (int)C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000440 if (Val >= 0 && Val < 256) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 Offset = CurDAG->getRegister(0, MVT::i32);
442 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, Val), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000443 return true;
444 }
445 }
446
447 Offset = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 Opc = CurDAG->getTargetConstant(ARM_AM::getAM3Opc(AddSub, 0), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000449 return true;
450}
451
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000452bool ARMDAGToDAGISel::SelectAddrMode4(SDValue Op, SDValue N,
453 SDValue &Addr, SDValue &Mode) {
454 Addr = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 Mode = CurDAG->getTargetConstant(0, MVT::i32);
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000456 return true;
457}
Evan Chenga8e29892007-01-19 07:51:42 +0000458
Dan Gohman475871a2008-07-27 21:46:04 +0000459bool ARMDAGToDAGISel::SelectAddrMode5(SDValue Op, SDValue N,
460 SDValue &Base, SDValue &Offset) {
Evan Chenga8e29892007-01-19 07:51:42 +0000461 if (N.getOpcode() != ISD::ADD) {
462 Base = N;
463 if (N.getOpcode() == ISD::FrameIndex) {
464 int FI = cast<FrameIndexSDNode>(N)->getIndex();
465 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
466 } else if (N.getOpcode() == ARMISD::Wrapper) {
467 Base = N.getOperand(0);
468 }
469 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000471 return true;
472 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000473
Evan Chenga8e29892007-01-19 07:51:42 +0000474 // If the RHS is +/- imm8, fold into addr mode.
475 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000476 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000477 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied by 4.
478 RHSC >>= 2;
Evan Chenge966d642007-01-24 02:45:25 +0000479 if ((RHSC >= 0 && RHSC < 256) ||
480 (RHSC < 0 && RHSC > -256)) { // note -256 itself isn't allowed.
Evan Chenga8e29892007-01-19 07:51:42 +0000481 Base = N.getOperand(0);
Evan Chenge966d642007-01-24 02:45:25 +0000482 if (Base.getOpcode() == ISD::FrameIndex) {
483 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
484 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
485 }
486
487 ARM_AM::AddrOpc AddSub = ARM_AM::add;
488 if (RHSC < 0) {
489 AddSub = ARM_AM::sub;
490 RHSC = - RHSC;
491 }
492 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(AddSub, RHSC),
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000494 return true;
495 }
496 }
497 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000498
Evan Chenga8e29892007-01-19 07:51:42 +0000499 Base = N;
500 Offset = CurDAG->getTargetConstant(ARM_AM::getAM5Opc(ARM_AM::add, 0),
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000502 return true;
503}
504
Bob Wilson8b024a52009-07-01 23:16:05 +0000505bool ARMDAGToDAGISel::SelectAddrMode6(SDValue Op, SDValue N,
506 SDValue &Addr, SDValue &Update,
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000507 SDValue &Opc, SDValue &Align) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000508 Addr = N;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000509 // Default to no writeback.
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 Update = CurDAG->getRegister(0, MVT::i32);
511 Opc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(false), MVT::i32);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000512 // Default to no alignment.
513 Align = CurDAG->getTargetConstant(0, MVT::i32);
Bob Wilson8b024a52009-07-01 23:16:05 +0000514 return true;
515}
516
Dan Gohman475871a2008-07-27 21:46:04 +0000517bool ARMDAGToDAGISel::SelectAddrModePC(SDValue Op, SDValue N,
Evan Chengbba9f5f2009-08-14 19:01:37 +0000518 SDValue &Offset, SDValue &Label) {
Evan Chenga8e29892007-01-19 07:51:42 +0000519 if (N.getOpcode() == ARMISD::PIC_ADD && N.hasOneUse()) {
520 Offset = N.getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000521 SDValue N1 = N.getOperand(1);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000522 Label = CurDAG->getTargetConstant(cast<ConstantSDNode>(N1)->getZExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000524 return true;
525 }
526 return false;
527}
528
Dan Gohman475871a2008-07-27 21:46:04 +0000529bool ARMDAGToDAGISel::SelectThumbAddrModeRR(SDValue Op, SDValue N,
530 SDValue &Base, SDValue &Offset){
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000531 // FIXME dl should come from the parent load or store, not the address
532 DebugLoc dl = Op.getDebugLoc();
Evan Chengc38f2bc2007-01-23 22:59:13 +0000533 if (N.getOpcode() != ISD::ADD) {
Evan Cheng2f297df2009-07-11 07:08:13 +0000534 ConstantSDNode *NC = dyn_cast<ConstantSDNode>(N);
535 if (!NC || NC->getZExtValue() != 0)
536 return false;
537
538 Base = Offset = N;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000539 return true;
540 }
541
Evan Chenga8e29892007-01-19 07:51:42 +0000542 Base = N.getOperand(0);
543 Offset = N.getOperand(1);
544 return true;
545}
546
Evan Cheng79d43262007-01-24 02:21:22 +0000547bool
Dan Gohman475871a2008-07-27 21:46:04 +0000548ARMDAGToDAGISel::SelectThumbAddrModeRI5(SDValue Op, SDValue N,
549 unsigned Scale, SDValue &Base,
550 SDValue &OffImm, SDValue &Offset) {
Evan Cheng79d43262007-01-24 02:21:22 +0000551 if (Scale == 4) {
Dan Gohman475871a2008-07-27 21:46:04 +0000552 SDValue TmpBase, TmpOffImm;
Evan Cheng79d43262007-01-24 02:21:22 +0000553 if (SelectThumbAddrModeSP(Op, N, TmpBase, TmpOffImm))
554 return false; // We want to select tLDRspi / tSTRspi instead.
Evan Cheng012f2d92007-01-24 08:53:17 +0000555 if (N.getOpcode() == ARMISD::Wrapper &&
556 N.getOperand(0).getOpcode() == ISD::TargetConstantPool)
557 return false; // We want to select tLDRpci instead.
Evan Cheng79d43262007-01-24 02:21:22 +0000558 }
559
Evan Chenga8e29892007-01-19 07:51:42 +0000560 if (N.getOpcode() != ISD::ADD) {
561 Base = (N.getOpcode() == ARMISD::Wrapper) ? N.getOperand(0) : N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 Offset = CurDAG->getRegister(0, MVT::i32);
563 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000564 return true;
565 }
566
Evan Chengad0e4652007-02-06 00:22:06 +0000567 // Thumb does not have [sp, r] address mode.
568 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
569 RegisterSDNode *RHSR = dyn_cast<RegisterSDNode>(N.getOperand(1));
570 if ((LHSR && LHSR->getReg() == ARM::SP) ||
571 (RHSR && RHSR->getReg() == ARM::SP)) {
572 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 Offset = CurDAG->getRegister(0, MVT::i32);
574 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengad0e4652007-02-06 00:22:06 +0000575 return true;
576 }
577
Evan Chenga8e29892007-01-19 07:51:42 +0000578 // If the RHS is + imm5 * scale, fold into addr mode.
579 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000580 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000581 if ((RHSC & (Scale-1)) == 0) { // The constant is implicitly multiplied.
582 RHSC /= Scale;
583 if (RHSC >= 0 && RHSC < 32) {
584 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000585 Offset = CurDAG->getRegister(0, MVT::i32);
586 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000587 return true;
588 }
589 }
590 }
591
Evan Chengc38f2bc2007-01-23 22:59:13 +0000592 Base = N.getOperand(0);
593 Offset = N.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chengc38f2bc2007-01-23 22:59:13 +0000595 return true;
Evan Chenga8e29892007-01-19 07:51:42 +0000596}
597
Dan Gohman475871a2008-07-27 21:46:04 +0000598bool ARMDAGToDAGISel::SelectThumbAddrModeS1(SDValue Op, SDValue N,
599 SDValue &Base, SDValue &OffImm,
600 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000601 return SelectThumbAddrModeRI5(Op, N, 1, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000602}
603
Dan Gohman475871a2008-07-27 21:46:04 +0000604bool ARMDAGToDAGISel::SelectThumbAddrModeS2(SDValue Op, SDValue N,
605 SDValue &Base, SDValue &OffImm,
606 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000607 return SelectThumbAddrModeRI5(Op, N, 2, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000608}
609
Dan Gohman475871a2008-07-27 21:46:04 +0000610bool ARMDAGToDAGISel::SelectThumbAddrModeS4(SDValue Op, SDValue N,
611 SDValue &Base, SDValue &OffImm,
612 SDValue &Offset) {
Evan Chengcea117d2007-01-30 02:35:32 +0000613 return SelectThumbAddrModeRI5(Op, N, 4, Base, OffImm, Offset);
Evan Chenga8e29892007-01-19 07:51:42 +0000614}
615
Dan Gohman475871a2008-07-27 21:46:04 +0000616bool ARMDAGToDAGISel::SelectThumbAddrModeSP(SDValue Op, SDValue N,
617 SDValue &Base, SDValue &OffImm) {
Evan Chenga8e29892007-01-19 07:51:42 +0000618 if (N.getOpcode() == ISD::FrameIndex) {
619 int FI = cast<FrameIndexSDNode>(N)->getIndex();
620 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000622 return true;
623 }
Evan Cheng79d43262007-01-24 02:21:22 +0000624
Evan Chengad0e4652007-02-06 00:22:06 +0000625 if (N.getOpcode() != ISD::ADD)
626 return false;
627
628 RegisterSDNode *LHSR = dyn_cast<RegisterSDNode>(N.getOperand(0));
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000629 if (N.getOperand(0).getOpcode() == ISD::FrameIndex ||
630 (LHSR && LHSR->getReg() == ARM::SP)) {
Evan Cheng79d43262007-01-24 02:21:22 +0000631 // If the RHS is + imm8 * scale, fold into addr mode.
632 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000633 int RHSC = (int)RHS->getZExtValue();
Evan Cheng79d43262007-01-24 02:21:22 +0000634 if ((RHSC & 3) == 0) { // The constant is implicitly multiplied.
635 RHSC >>= 2;
636 if (RHSC >= 0 && RHSC < 256) {
Evan Chengad0e4652007-02-06 00:22:06 +0000637 Base = N.getOperand(0);
Evan Cheng8c1a73a2007-02-06 09:11:20 +0000638 if (Base.getOpcode() == ISD::FrameIndex) {
639 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
640 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
641 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng79d43262007-01-24 02:21:22 +0000643 return true;
644 }
645 }
646 }
647 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000648
Evan Chenga8e29892007-01-19 07:51:42 +0000649 return false;
650}
651
Evan Cheng9cb9e672009-06-27 02:26:13 +0000652bool ARMDAGToDAGISel::SelectT2ShifterOperandReg(SDValue Op, SDValue N,
653 SDValue &BaseReg,
654 SDValue &Opc) {
655 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(N);
656
657 // Don't match base register only case. That is matched to a separate
658 // lower complexity pattern with explicit register operand.
659 if (ShOpcVal == ARM_AM::no_shift) return false;
660
661 BaseReg = N.getOperand(0);
662 unsigned ShImmVal = 0;
663 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
664 ShImmVal = RHS->getZExtValue() & 31;
665 Opc = getI32Imm(ARM_AM::getSORegOpc(ShOpcVal, ShImmVal));
666 return true;
667 }
668
669 return false;
670}
671
Evan Cheng055b0312009-06-29 07:51:04 +0000672bool ARMDAGToDAGISel::SelectT2AddrModeImm12(SDValue Op, SDValue N,
673 SDValue &Base, SDValue &OffImm) {
674 // Match simple R + imm12 operands.
David Goodwin31e7eba2009-07-20 15:55:39 +0000675
Evan Cheng3a214252009-08-11 08:52:18 +0000676 // Base only.
677 if (N.getOpcode() != ISD::ADD && N.getOpcode() != ISD::SUB) {
David Goodwin31e7eba2009-07-20 15:55:39 +0000678 if (N.getOpcode() == ISD::FrameIndex) {
Evan Cheng3a214252009-08-11 08:52:18 +0000679 // Match frame index...
David Goodwin31e7eba2009-07-20 15:55:39 +0000680 int FI = cast<FrameIndexSDNode>(N)->getIndex();
681 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
David Goodwin31e7eba2009-07-20 15:55:39 +0000683 return true;
Evan Cheng3a214252009-08-11 08:52:18 +0000684 } else if (N.getOpcode() == ARMISD::Wrapper) {
685 Base = N.getOperand(0);
686 if (Base.getOpcode() == ISD::TargetConstantPool)
687 return false; // We want to select t2LDRpci instead.
688 } else
689 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000691 return true;
David Goodwin31e7eba2009-07-20 15:55:39 +0000692 }
Evan Cheng055b0312009-06-29 07:51:04 +0000693
694 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
Evan Cheng3a214252009-08-11 08:52:18 +0000695 if (SelectT2AddrModeImm8(Op, N, Base, OffImm))
696 // Let t2LDRi8 handle (R - imm8).
697 return false;
698
Evan Cheng055b0312009-06-29 07:51:04 +0000699 int RHSC = (int)RHS->getZExtValue();
David Goodwind8c95b52009-07-30 18:56:48 +0000700 if (N.getOpcode() == ISD::SUB)
701 RHSC = -RHSC;
702
703 if (RHSC >= 0 && RHSC < 0x1000) { // 12 bits (unsigned)
Evan Cheng055b0312009-06-29 07:51:04 +0000704 Base = N.getOperand(0);
David Goodwind8c95b52009-07-30 18:56:48 +0000705 if (Base.getOpcode() == ISD::FrameIndex) {
706 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
707 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
708 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000709 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000710 return true;
711 }
712 }
713
Evan Cheng3a214252009-08-11 08:52:18 +0000714 // Base only.
715 Base = N;
Owen Anderson825b72b2009-08-11 20:47:22 +0000716 OffImm = CurDAG->getTargetConstant(0, MVT::i32);
Evan Cheng3a214252009-08-11 08:52:18 +0000717 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000718}
719
720bool ARMDAGToDAGISel::SelectT2AddrModeImm8(SDValue Op, SDValue N,
721 SDValue &Base, SDValue &OffImm) {
David Goodwind8c95b52009-07-30 18:56:48 +0000722 // Match simple R - imm8 operands.
Evan Cheng3a214252009-08-11 08:52:18 +0000723 if (N.getOpcode() == ISD::ADD || N.getOpcode() == ISD::SUB) {
David Goodwin07337c02009-07-30 22:45:52 +0000724 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
725 int RHSC = (int)RHS->getSExtValue();
726 if (N.getOpcode() == ISD::SUB)
727 RHSC = -RHSC;
Jim Grosbach764ab522009-08-11 15:33:49 +0000728
Evan Cheng3a214252009-08-11 08:52:18 +0000729 if ((RHSC >= -255) && (RHSC < 0)) { // 8 bits (always negative)
730 Base = N.getOperand(0);
David Goodwin07337c02009-07-30 22:45:52 +0000731 if (Base.getOpcode() == ISD::FrameIndex) {
732 int FI = cast<FrameIndexSDNode>(Base)->getIndex();
733 Base = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
734 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin07337c02009-07-30 22:45:52 +0000736 return true;
Evan Cheng055b0312009-06-29 07:51:04 +0000737 }
Evan Cheng055b0312009-06-29 07:51:04 +0000738 }
739 }
740
741 return false;
742}
743
Evan Chenge88d5ce2009-07-02 07:28:31 +0000744bool ARMDAGToDAGISel::SelectT2AddrModeImm8Offset(SDValue Op, SDValue N,
745 SDValue &OffImm){
746 unsigned Opcode = Op.getOpcode();
747 ISD::MemIndexedMode AM = (Opcode == ISD::LOAD)
748 ? cast<LoadSDNode>(Op)->getAddressingMode()
749 : cast<StoreSDNode>(Op)->getAddressingMode();
750 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N)) {
751 int RHSC = (int)RHS->getZExtValue();
752 if (RHSC >= 0 && RHSC < 0x100) { // 8 bits.
David Goodwin4cb73522009-07-14 21:29:29 +0000753 OffImm = ((AM == ISD::PRE_INC) || (AM == ISD::POST_INC))
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 ? CurDAG->getTargetConstant(RHSC, MVT::i32)
755 : CurDAG->getTargetConstant(-RHSC, MVT::i32);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000756 return true;
757 }
758 }
759
760 return false;
761}
762
David Goodwin6647cea2009-06-30 22:50:01 +0000763bool ARMDAGToDAGISel::SelectT2AddrModeImm8s4(SDValue Op, SDValue N,
764 SDValue &Base, SDValue &OffImm) {
765 if (N.getOpcode() == ISD::ADD) {
766 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
767 int RHSC = (int)RHS->getZExtValue();
Evan Cheng5c874172009-07-09 22:21:59 +0000768 if (((RHSC & 0x3) == 0) &&
769 ((RHSC >= 0 && RHSC < 0x400) || (RHSC < 0 && RHSC > -0x400))) { // 8 bits.
David Goodwin6647cea2009-06-30 22:50:01 +0000770 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 OffImm = CurDAG->getTargetConstant(RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000772 return true;
773 }
774 }
775 } else if (N.getOpcode() == ISD::SUB) {
776 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
777 int RHSC = (int)RHS->getZExtValue();
778 if (((RHSC & 0x3) == 0) && (RHSC >= 0 && RHSC < 0x400)) { // 8 bits.
779 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 OffImm = CurDAG->getTargetConstant(-RHSC, MVT::i32);
David Goodwin6647cea2009-06-30 22:50:01 +0000781 return true;
782 }
783 }
784 }
785
786 return false;
787}
788
Evan Cheng055b0312009-06-29 07:51:04 +0000789bool ARMDAGToDAGISel::SelectT2AddrModeSoReg(SDValue Op, SDValue N,
790 SDValue &Base,
791 SDValue &OffReg, SDValue &ShImm) {
Evan Cheng3a214252009-08-11 08:52:18 +0000792 // (R - imm8) should be handled by t2LDRi8. The rest are handled by t2LDRi12.
793 if (N.getOpcode() != ISD::ADD)
794 return false;
Evan Cheng055b0312009-06-29 07:51:04 +0000795
Evan Cheng3a214252009-08-11 08:52:18 +0000796 // Leave (R + imm12) for t2LDRi12, (R - imm8) for t2LDRi8.
797 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
798 int RHSC = (int)RHS->getZExtValue();
799 if (RHSC >= 0 && RHSC < 0x1000) // 12 bits (unsigned)
800 return false;
801 else if (RHSC < 0 && RHSC >= -255) // 8 bits
David Goodwind8c95b52009-07-30 18:56:48 +0000802 return false;
803 }
804
Evan Cheng055b0312009-06-29 07:51:04 +0000805 // Look for (R + R) or (R + (R << [1,2,3])).
806 unsigned ShAmt = 0;
807 Base = N.getOperand(0);
808 OffReg = N.getOperand(1);
809
810 // Swap if it is ((R << c) + R).
811 ARM_AM::ShiftOpc ShOpcVal = ARM_AM::getShiftOpcForNode(OffReg);
812 if (ShOpcVal != ARM_AM::lsl) {
813 ShOpcVal = ARM_AM::getShiftOpcForNode(Base);
814 if (ShOpcVal == ARM_AM::lsl)
815 std::swap(Base, OffReg);
Jim Grosbach764ab522009-08-11 15:33:49 +0000816 }
817
Evan Cheng055b0312009-06-29 07:51:04 +0000818 if (ShOpcVal == ARM_AM::lsl) {
819 // Check to see if the RHS of the shift is a constant, if not, we can't fold
820 // it.
821 if (ConstantSDNode *Sh = dyn_cast<ConstantSDNode>(OffReg.getOperand(1))) {
822 ShAmt = Sh->getZExtValue();
823 if (ShAmt >= 4) {
824 ShAmt = 0;
825 ShOpcVal = ARM_AM::no_shift;
826 } else
827 OffReg = OffReg.getOperand(0);
828 } else {
829 ShOpcVal = ARM_AM::no_shift;
830 }
David Goodwin7ecc8502009-07-15 15:50:19 +0000831 }
Jim Grosbach764ab522009-08-11 15:33:49 +0000832
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 ShImm = CurDAG->getTargetConstant(ShAmt, MVT::i32);
Evan Cheng055b0312009-06-29 07:51:04 +0000834
835 return true;
836}
837
838//===--------------------------------------------------------------------===//
839
Evan Chengee568cf2007-07-05 07:15:27 +0000840/// getAL - Returns a ARMCC::AL immediate node.
Dan Gohman475871a2008-07-27 21:46:04 +0000841static inline SDValue getAL(SelectionDAG *CurDAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 return CurDAG->getTargetConstant((uint64_t)ARMCC::AL, MVT::i32);
Evan Cheng44bec522007-05-15 01:29:07 +0000843}
844
Evan Chengaf4550f2009-07-02 01:23:32 +0000845SDNode *ARMDAGToDAGISel::SelectARMIndexedLoad(SDValue Op) {
846 LoadSDNode *LD = cast<LoadSDNode>(Op);
847 ISD::MemIndexedMode AM = LD->getAddressingMode();
848 if (AM == ISD::UNINDEXED)
849 return NULL;
850
Owen Andersone50ed302009-08-10 22:56:29 +0000851 EVT LoadedVT = LD->getMemoryVT();
Evan Chengaf4550f2009-07-02 01:23:32 +0000852 SDValue Offset, AMOpc;
853 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
854 unsigned Opcode = 0;
855 bool Match = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 if (LoadedVT == MVT::i32 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000857 SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
858 Opcode = isPre ? ARM::LDR_PRE : ARM::LDR_POST;
859 Match = true;
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 } else if (LoadedVT == MVT::i16 &&
Evan Chengaf4550f2009-07-02 01:23:32 +0000861 SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
862 Match = true;
863 Opcode = (LD->getExtensionType() == ISD::SEXTLOAD)
864 ? (isPre ? ARM::LDRSH_PRE : ARM::LDRSH_POST)
865 : (isPre ? ARM::LDRH_PRE : ARM::LDRH_POST);
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 } else if (LoadedVT == MVT::i8 || LoadedVT == MVT::i1) {
Evan Chengaf4550f2009-07-02 01:23:32 +0000867 if (LD->getExtensionType() == ISD::SEXTLOAD) {
868 if (SelectAddrMode3Offset(Op, LD->getOffset(), Offset, AMOpc)) {
869 Match = true;
870 Opcode = isPre ? ARM::LDRSB_PRE : ARM::LDRSB_POST;
871 }
872 } else {
873 if (SelectAddrMode2Offset(Op, LD->getOffset(), Offset, AMOpc)) {
874 Match = true;
875 Opcode = isPre ? ARM::LDRB_PRE : ARM::LDRB_POST;
876 }
877 }
878 }
879
880 if (Match) {
881 SDValue Chain = LD->getChain();
882 SDValue Base = LD->getBasePtr();
883 SDValue Ops[]= { Base, Offset, AMOpc, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000885 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
886 MVT::Other, Ops, 6);
Evan Chengaf4550f2009-07-02 01:23:32 +0000887 }
888
889 return NULL;
890}
891
Evan Chenge88d5ce2009-07-02 07:28:31 +0000892SDNode *ARMDAGToDAGISel::SelectT2IndexedLoad(SDValue Op) {
893 LoadSDNode *LD = cast<LoadSDNode>(Op);
894 ISD::MemIndexedMode AM = LD->getAddressingMode();
895 if (AM == ISD::UNINDEXED)
896 return NULL;
897
Owen Andersone50ed302009-08-10 22:56:29 +0000898 EVT LoadedVT = LD->getMemoryVT();
Evan Cheng4fbb9962009-07-02 23:16:11 +0000899 bool isSExtLd = LD->getExtensionType() == ISD::SEXTLOAD;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000900 SDValue Offset;
901 bool isPre = (AM == ISD::PRE_INC) || (AM == ISD::PRE_DEC);
902 unsigned Opcode = 0;
903 bool Match = false;
904 if (SelectT2AddrModeImm8Offset(Op, LD->getOffset(), Offset)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000905 switch (LoadedVT.getSimpleVT().SimpleTy) {
906 case MVT::i32:
Evan Chenge88d5ce2009-07-02 07:28:31 +0000907 Opcode = isPre ? ARM::t2LDR_PRE : ARM::t2LDR_POST;
908 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 case MVT::i16:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000910 if (isSExtLd)
911 Opcode = isPre ? ARM::t2LDRSH_PRE : ARM::t2LDRSH_POST;
912 else
913 Opcode = isPre ? ARM::t2LDRH_PRE : ARM::t2LDRH_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000914 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 case MVT::i8:
916 case MVT::i1:
Evan Cheng4fbb9962009-07-02 23:16:11 +0000917 if (isSExtLd)
918 Opcode = isPre ? ARM::t2LDRSB_PRE : ARM::t2LDRSB_POST;
919 else
920 Opcode = isPre ? ARM::t2LDRB_PRE : ARM::t2LDRB_POST;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000921 break;
922 default:
923 return NULL;
924 }
925 Match = true;
926 }
927
928 if (Match) {
929 SDValue Chain = LD->getChain();
930 SDValue Base = LD->getBasePtr();
931 SDValue Ops[]= { Base, Offset, getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 CurDAG->getRegister(0, MVT::i32), Chain };
Dan Gohman602b0c82009-09-25 18:54:59 +0000933 return CurDAG->getMachineNode(Opcode, Op.getDebugLoc(), MVT::i32, MVT::i32,
934 MVT::Other, Ops, 5);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000935 }
936
937 return NULL;
938}
939
Evan Cheng86198642009-08-07 00:34:42 +0000940SDNode *ARMDAGToDAGISel::SelectDYN_ALLOC(SDValue Op) {
941 SDNode *N = Op.getNode();
942 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +0000943 EVT VT = Op.getValueType();
Evan Cheng86198642009-08-07 00:34:42 +0000944 SDValue Chain = Op.getOperand(0);
945 SDValue Size = Op.getOperand(1);
946 SDValue Align = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 SDValue SP = CurDAG->getRegister(ARM::SP, MVT::i32);
Evan Cheng86198642009-08-07 00:34:42 +0000948 int32_t AlignVal = cast<ConstantSDNode>(Align)->getSExtValue();
949 if (AlignVal < 0)
950 // We need to align the stack. Use Thumb1 tAND which is the only thumb
951 // instruction that can read and write SP. This matches to a pseudo
952 // instruction that has a chain to ensure the result is written back to
953 // the stack pointer.
Dan Gohman602b0c82009-09-25 18:54:59 +0000954 SP = SDValue(CurDAG->getMachineNode(ARM::tANDsp, dl, VT, SP, Align), 0);
Evan Cheng86198642009-08-07 00:34:42 +0000955
956 bool isC = isa<ConstantSDNode>(Size);
957 uint32_t C = isC ? cast<ConstantSDNode>(Size)->getZExtValue() : ~0UL;
958 // Handle the most common case for both Thumb1 and Thumb2:
959 // tSUBspi - immediate is between 0 ... 508 inclusive.
960 if (C <= 508 && ((C & 3) == 0))
961 // FIXME: tSUBspi encode scale 4 implicitly.
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 return CurDAG->SelectNodeTo(N, ARM::tSUBspi_, VT, MVT::Other, SP,
963 CurDAG->getTargetConstant(C/4, MVT::i32),
Evan Cheng86198642009-08-07 00:34:42 +0000964 Chain);
965
966 if (Subtarget->isThumb1Only()) {
Evan Chengb89030a2009-08-11 23:00:31 +0000967 // Use tADDspr since Thumb1 does not have a sub r, sp, r. ARMISelLowering
Evan Cheng86198642009-08-07 00:34:42 +0000968 // should have negated the size operand already. FIXME: We can't insert
969 // new target independent node at this stage so we are forced to negate
Jim Grosbach764ab522009-08-11 15:33:49 +0000970 // it earlier. Is there a better solution?
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 return CurDAG->SelectNodeTo(N, ARM::tADDspr_, VT, MVT::Other, SP, Size,
Evan Cheng86198642009-08-07 00:34:42 +0000972 Chain);
973 } else if (Subtarget->isThumb2()) {
974 if (isC && Predicate_t2_so_imm(Size.getNode())) {
975 // t2SUBrSPi
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
977 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000978 } else if (isC && Predicate_imm0_4095(Size.getNode())) {
979 // t2SUBrSPi12
Owen Anderson825b72b2009-08-11 20:47:22 +0000980 SDValue Ops[] = { SP, CurDAG->getTargetConstant(C, MVT::i32), Chain };
981 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPi12_, VT, MVT::Other, Ops, 3);
Evan Cheng86198642009-08-07 00:34:42 +0000982 } else {
983 // t2SUBrSPs
984 SDValue Ops[] = { SP, Size,
985 getI32Imm(ARM_AM::getSORegOpc(ARM_AM::lsl,0)), Chain };
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 return CurDAG->SelectNodeTo(N, ARM::t2SUBrSPs_, VT, MVT::Other, Ops, 4);
Evan Cheng86198642009-08-07 00:34:42 +0000987 }
988 }
989
990 // FIXME: Add ADD / SUB sp instructions for ARM.
991 return 0;
992}
Evan Chenga8e29892007-01-19 07:51:42 +0000993
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000994/// PairDRegs - Insert a pair of double registers into an implicit def to
995/// form a quad register.
996SDNode *ARMDAGToDAGISel::PairDRegs(EVT VT, SDValue V0, SDValue V1) {
997 DebugLoc dl = V0.getNode()->getDebugLoc();
998 SDValue Undef =
999 SDValue(CurDAG->getMachineNode(TargetInstrInfo::IMPLICIT_DEF, dl, VT), 0);
1000 SDValue SubReg0 = CurDAG->getTargetConstant(ARM::DSUBREG_0, MVT::i32);
1001 SDValue SubReg1 = CurDAG->getTargetConstant(ARM::DSUBREG_1, MVT::i32);
1002 SDNode *Pair = CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
1003 VT, Undef, V0, SubReg0);
1004 return CurDAG->getMachineNode(TargetInstrInfo::INSERT_SUBREG, dl,
1005 VT, SDValue(Pair, 0), V1, SubReg1);
1006}
1007
Bob Wilsona7c397c2009-10-14 16:19:03 +00001008/// GetNEONSubregVT - Given a type for a 128-bit NEON vector, return the type
1009/// for a 64-bit subregister of the vector.
1010static EVT GetNEONSubregVT(EVT VT) {
1011 switch (VT.getSimpleVT().SimpleTy) {
1012 default: llvm_unreachable("unhandled NEON type");
1013 case MVT::v16i8: return MVT::v8i8;
1014 case MVT::v8i16: return MVT::v4i16;
1015 case MVT::v4f32: return MVT::v2f32;
1016 case MVT::v4i32: return MVT::v2i32;
1017 case MVT::v2i64: return MVT::v1i64;
1018 }
1019}
1020
Bob Wilson3e36f132009-10-14 17:28:52 +00001021SDNode *ARMDAGToDAGISel::SelectVLD(SDValue Op, unsigned NumVecs,
1022 unsigned *DOpcodes, unsigned *QOpcodes0,
1023 unsigned *QOpcodes1) {
1024 assert(NumVecs >=2 && NumVecs <= 4 && "VLD NumVecs out-of-range");
1025 SDNode *N = Op.getNode();
1026 DebugLoc dl = N->getDebugLoc();
1027
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001028 SDValue MemAddr, MemUpdate, MemOpc, Align;
1029 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilson3e36f132009-10-14 17:28:52 +00001030 return NULL;
1031
1032 SDValue Chain = N->getOperand(0);
1033 EVT VT = N->getValueType(0);
1034 bool is64BitVector = VT.is64BitVector();
1035
1036 unsigned OpcodeIndex;
1037 switch (VT.getSimpleVT().SimpleTy) {
1038 default: llvm_unreachable("unhandled vld type");
1039 // Double-register operations:
1040 case MVT::v8i8: OpcodeIndex = 0; break;
1041 case MVT::v4i16: OpcodeIndex = 1; break;
1042 case MVT::v2f32:
1043 case MVT::v2i32: OpcodeIndex = 2; break;
1044 case MVT::v1i64: OpcodeIndex = 3; break;
1045 // Quad-register operations:
1046 case MVT::v16i8: OpcodeIndex = 0; break;
1047 case MVT::v8i16: OpcodeIndex = 1; break;
1048 case MVT::v4f32:
1049 case MVT::v4i32: OpcodeIndex = 2; break;
1050 }
1051
1052 if (is64BitVector) {
1053 unsigned Opc = DOpcodes[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001054 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Align, Chain };
Bob Wilson3e36f132009-10-14 17:28:52 +00001055 std::vector<EVT> ResTys(NumVecs, VT);
1056 ResTys.push_back(MVT::Other);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001057 return CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 5);
Bob Wilson3e36f132009-10-14 17:28:52 +00001058 }
1059
1060 EVT RegVT = GetNEONSubregVT(VT);
1061 if (NumVecs == 2) {
1062 // Quad registers are directly supported for VLD2,
1063 // loading 2 pairs of D regs.
1064 unsigned Opc = QOpcodes0[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001065 const SDValue Ops[] = { MemAddr, MemUpdate, MemOpc, Align, Chain };
Bob Wilson3e36f132009-10-14 17:28:52 +00001066 std::vector<EVT> ResTys(4, VT);
1067 ResTys.push_back(MVT::Other);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001068 SDNode *VLd = CurDAG->getMachineNode(Opc, dl, ResTys, Ops, 5);
Bob Wilson3e36f132009-10-14 17:28:52 +00001069 Chain = SDValue(VLd, 4);
1070
1071 // Combine the even and odd subregs to produce the result.
1072 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1073 SDNode *Q = PairDRegs(VT, SDValue(VLd, 2*Vec), SDValue(VLd, 2*Vec+1));
1074 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1075 }
1076 } else {
1077 // Otherwise, quad registers are loaded with two separate instructions,
1078 // where one loads the even registers and the other loads the odd registers.
1079
1080 // Enable writeback to the address register.
1081 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1082
1083 std::vector<EVT> ResTys(NumVecs, RegVT);
1084 ResTys.push_back(MemAddr.getValueType());
1085 ResTys.push_back(MVT::Other);
1086
Bob Wilson24f995d2009-10-14 18:32:29 +00001087 // Load the even subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001088 unsigned Opc = QOpcodes0[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001089 const SDValue OpsA[] = { MemAddr, MemUpdate, MemOpc, Align, Chain };
1090 SDNode *VLdA = CurDAG->getMachineNode(Opc, dl, ResTys, OpsA, 5);
Bob Wilson3e36f132009-10-14 17:28:52 +00001091 Chain = SDValue(VLdA, NumVecs+1);
1092
Bob Wilson24f995d2009-10-14 18:32:29 +00001093 // Load the odd subregs.
Bob Wilson3e36f132009-10-14 17:28:52 +00001094 Opc = QOpcodes1[OpcodeIndex];
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001095 const SDValue OpsB[] = { SDValue(VLdA, NumVecs), MemUpdate, MemOpc,
1096 Align, Chain };
1097 SDNode *VLdB = CurDAG->getMachineNode(Opc, dl, ResTys, OpsB, 5);
Bob Wilson3e36f132009-10-14 17:28:52 +00001098 Chain = SDValue(VLdB, NumVecs+1);
1099
1100 // Combine the even and odd subregs to produce the result.
1101 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1102 SDNode *Q = PairDRegs(VT, SDValue(VLdA, Vec), SDValue(VLdB, Vec));
1103 ReplaceUses(SDValue(N, Vec), SDValue(Q, 0));
1104 }
1105 }
1106 ReplaceUses(SDValue(N, NumVecs), Chain);
1107 return NULL;
1108}
1109
Bob Wilson24f995d2009-10-14 18:32:29 +00001110SDNode *ARMDAGToDAGISel::SelectVST(SDValue Op, unsigned NumVecs,
1111 unsigned *DOpcodes, unsigned *QOpcodes0,
1112 unsigned *QOpcodes1) {
1113 assert(NumVecs >=2 && NumVecs <= 4 && "VST NumVecs out-of-range");
1114 SDNode *N = Op.getNode();
1115 DebugLoc dl = N->getDebugLoc();
1116
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001117 SDValue MemAddr, MemUpdate, MemOpc, Align;
1118 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilson24f995d2009-10-14 18:32:29 +00001119 return NULL;
1120
1121 SDValue Chain = N->getOperand(0);
1122 EVT VT = N->getOperand(3).getValueType();
1123 bool is64BitVector = VT.is64BitVector();
1124
1125 unsigned OpcodeIndex;
1126 switch (VT.getSimpleVT().SimpleTy) {
1127 default: llvm_unreachable("unhandled vst type");
1128 // Double-register operations:
1129 case MVT::v8i8: OpcodeIndex = 0; break;
1130 case MVT::v4i16: OpcodeIndex = 1; break;
1131 case MVT::v2f32:
1132 case MVT::v2i32: OpcodeIndex = 2; break;
1133 case MVT::v1i64: OpcodeIndex = 3; break;
1134 // Quad-register operations:
1135 case MVT::v16i8: OpcodeIndex = 0; break;
1136 case MVT::v8i16: OpcodeIndex = 1; break;
1137 case MVT::v4f32:
1138 case MVT::v4i32: OpcodeIndex = 2; break;
1139 }
1140
1141 SmallVector<SDValue, 8> Ops;
1142 Ops.push_back(MemAddr);
1143 Ops.push_back(MemUpdate);
1144 Ops.push_back(MemOpc);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001145 Ops.push_back(Align);
Bob Wilson24f995d2009-10-14 18:32:29 +00001146
1147 if (is64BitVector) {
1148 unsigned Opc = DOpcodes[OpcodeIndex];
1149 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1150 Ops.push_back(N->getOperand(Vec+3));
1151 Ops.push_back(Chain);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001152 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+5);
Bob Wilson24f995d2009-10-14 18:32:29 +00001153 }
1154
1155 EVT RegVT = GetNEONSubregVT(VT);
1156 if (NumVecs == 2) {
1157 // Quad registers are directly supported for VST2,
1158 // storing 2 pairs of D regs.
1159 unsigned Opc = QOpcodes0[OpcodeIndex];
1160 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1161 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1162 N->getOperand(Vec+3)));
1163 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
1164 N->getOperand(Vec+3)));
1165 }
1166 Ops.push_back(Chain);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001167 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), 9);
Bob Wilson24f995d2009-10-14 18:32:29 +00001168 }
1169
1170 // Otherwise, quad registers are stored with two separate instructions,
1171 // where one stores the even registers and the other stores the odd registers.
1172
1173 // Enable writeback to the address register.
1174 MemOpc = CurDAG->getTargetConstant(ARM_AM::getAM6Opc(true), MVT::i32);
1175
1176 // Store the even subregs.
1177 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1178 Ops.push_back(CurDAG->getTargetExtractSubreg(ARM::DSUBREG_0, dl, RegVT,
1179 N->getOperand(Vec+3)));
1180 Ops.push_back(Chain);
1181 unsigned Opc = QOpcodes0[OpcodeIndex];
1182 SDNode *VStA = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001183 MVT::Other, Ops.data(), NumVecs+5);
Bob Wilson24f995d2009-10-14 18:32:29 +00001184 Chain = SDValue(VStA, 1);
1185
1186 // Store the odd subregs.
1187 Ops[0] = SDValue(VStA, 0); // MemAddr
1188 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001189 Ops[Vec+4] = CurDAG->getTargetExtractSubreg(ARM::DSUBREG_1, dl, RegVT,
Bob Wilson24f995d2009-10-14 18:32:29 +00001190 N->getOperand(Vec+3));
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001191 Ops[NumVecs+4] = Chain;
Bob Wilson24f995d2009-10-14 18:32:29 +00001192 Opc = QOpcodes1[OpcodeIndex];
1193 SDNode *VStB = CurDAG->getMachineNode(Opc, dl, MemAddr.getValueType(),
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001194 MVT::Other, Ops.data(), NumVecs+5);
Bob Wilson24f995d2009-10-14 18:32:29 +00001195 Chain = SDValue(VStB, 1);
1196 ReplaceUses(SDValue(N, 0), Chain);
1197 return NULL;
1198}
1199
Bob Wilson96493442009-10-14 16:46:45 +00001200SDNode *ARMDAGToDAGISel::SelectVLDSTLane(SDValue Op, bool IsLoad,
1201 unsigned NumVecs, unsigned *DOpcodes,
1202 unsigned *QOpcodes0,
1203 unsigned *QOpcodes1) {
1204 assert(NumVecs >=2 && NumVecs <= 4 && "VLDSTLane NumVecs out-of-range");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001205 SDNode *N = Op.getNode();
1206 DebugLoc dl = N->getDebugLoc();
1207
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001208 SDValue MemAddr, MemUpdate, MemOpc, Align;
1209 if (!SelectAddrMode6(Op, N->getOperand(2), MemAddr, MemUpdate, MemOpc, Align))
Bob Wilsona7c397c2009-10-14 16:19:03 +00001210 return NULL;
1211
1212 SDValue Chain = N->getOperand(0);
1213 unsigned Lane =
1214 cast<ConstantSDNode>(N->getOperand(NumVecs+3))->getZExtValue();
Bob Wilson96493442009-10-14 16:46:45 +00001215 EVT VT = IsLoad ? N->getValueType(0) : N->getOperand(3).getValueType();
Bob Wilsona7c397c2009-10-14 16:19:03 +00001216 bool is64BitVector = VT.is64BitVector();
1217
Bob Wilson96493442009-10-14 16:46:45 +00001218 // Quad registers are handled by load/store of subregs. Find the subreg info.
Bob Wilsona7c397c2009-10-14 16:19:03 +00001219 unsigned NumElts = 0;
1220 int SubregIdx = 0;
1221 EVT RegVT = VT;
1222 if (!is64BitVector) {
1223 RegVT = GetNEONSubregVT(VT);
1224 NumElts = RegVT.getVectorNumElements();
1225 SubregIdx = (Lane < NumElts) ? ARM::DSUBREG_0 : ARM::DSUBREG_1;
1226 }
1227
1228 unsigned OpcodeIndex;
1229 switch (VT.getSimpleVT().SimpleTy) {
Bob Wilson96493442009-10-14 16:46:45 +00001230 default: llvm_unreachable("unhandled vld/vst lane type");
Bob Wilsona7c397c2009-10-14 16:19:03 +00001231 // Double-register operations:
1232 case MVT::v8i8: OpcodeIndex = 0; break;
1233 case MVT::v4i16: OpcodeIndex = 1; break;
1234 case MVT::v2f32:
1235 case MVT::v2i32: OpcodeIndex = 2; break;
1236 // Quad-register operations:
1237 case MVT::v8i16: OpcodeIndex = 0; break;
1238 case MVT::v4f32:
1239 case MVT::v4i32: OpcodeIndex = 1; break;
1240 }
1241
1242 SmallVector<SDValue, 9> Ops;
1243 Ops.push_back(MemAddr);
1244 Ops.push_back(MemUpdate);
1245 Ops.push_back(MemOpc);
Jim Grosbach8a5ec862009-11-07 21:25:39 +00001246 Ops.push_back(Align);
Bob Wilsona7c397c2009-10-14 16:19:03 +00001247
1248 unsigned Opc = 0;
1249 if (is64BitVector) {
1250 Opc = DOpcodes[OpcodeIndex];
1251 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1252 Ops.push_back(N->getOperand(Vec+3));
1253 } else {
1254 // Check if this is loading the even or odd subreg of a Q register.
1255 if (Lane < NumElts) {
1256 Opc = QOpcodes0[OpcodeIndex];
1257 } else {
1258 Lane -= NumElts;
1259 Opc = QOpcodes1[OpcodeIndex];
1260 }
1261 // Extract the subregs of the input vector.
1262 for (unsigned Vec = 0; Vec < NumVecs; ++Vec)
1263 Ops.push_back(CurDAG->getTargetExtractSubreg(SubregIdx, dl, RegVT,
1264 N->getOperand(Vec+3)));
1265 }
1266 Ops.push_back(getI32Imm(Lane));
1267 Ops.push_back(Chain);
1268
Bob Wilson96493442009-10-14 16:46:45 +00001269 if (!IsLoad)
1270 return CurDAG->getMachineNode(Opc, dl, MVT::Other, Ops.data(), NumVecs+5);
1271
Bob Wilsona7c397c2009-10-14 16:19:03 +00001272 std::vector<EVT> ResTys(NumVecs, RegVT);
1273 ResTys.push_back(MVT::Other);
1274 SDNode *VLdLn =
1275 CurDAG->getMachineNode(Opc, dl, ResTys, Ops.data(), NumVecs+5);
1276 // For a 64-bit vector load to D registers, nothing more needs to be done.
1277 if (is64BitVector)
1278 return VLdLn;
1279
1280 // For 128-bit vectors, take the 64-bit results of the load and insert them
1281 // as subregs into the result.
1282 for (unsigned Vec = 0; Vec < NumVecs; ++Vec) {
1283 SDValue QuadVec = CurDAG->getTargetInsertSubreg(SubregIdx, dl, VT,
1284 N->getOperand(Vec+3),
1285 SDValue(VLdLn, Vec));
1286 ReplaceUses(SDValue(N, Vec), QuadVec);
1287 }
1288
1289 Chain = SDValue(VLdLn, NumVecs);
1290 ReplaceUses(SDValue(N, NumVecs), Chain);
1291 return NULL;
1292}
1293
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001294SDNode *ARMDAGToDAGISel::SelectV6T2BitfieldExtractOp(SDValue Op,
1295 unsigned Opc) {
1296 if (!Subtarget->hasV6T2Ops())
1297 return NULL;
Bob Wilson96493442009-10-14 16:46:45 +00001298
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001299 unsigned Shl_imm = 0;
1300 if (isOpcWithIntImmediate(Op.getOperand(0).getNode(), ISD::SHL, Shl_imm)){
1301 assert(Shl_imm > 0 && Shl_imm < 32 && "bad amount in shift node!");
1302 unsigned Srl_imm = 0;
1303 if (isInt32Immediate(Op.getOperand(1), Srl_imm)) {
1304 assert(Srl_imm > 0 && Srl_imm < 32 && "bad amount in shift node!");
1305 unsigned Width = 32 - Srl_imm;
1306 int LSB = Srl_imm - Shl_imm;
Evan Cheng8000c6c2009-10-22 00:40:00 +00001307 if (LSB < 0)
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001308 return NULL;
1309 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
1310 SDValue Ops[] = { Op.getOperand(0).getOperand(0),
1311 CurDAG->getTargetConstant(LSB, MVT::i32),
1312 CurDAG->getTargetConstant(Width, MVT::i32),
1313 getAL(CurDAG), Reg0 };
1314 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32, Ops, 5);
1315 }
1316 }
1317 return NULL;
1318}
1319
Evan Cheng9ef48352009-11-20 00:54:03 +00001320SDNode *ARMDAGToDAGISel::
1321SelectT2CMOVShiftOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
1322 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1323 SDValue CPTmp0;
1324 SDValue CPTmp1;
1325 if (SelectT2ShifterOperandReg(Op, TrueVal, CPTmp0, CPTmp1)) {
1326 unsigned SOVal = cast<ConstantSDNode>(CPTmp1)->getZExtValue();
1327 unsigned SOShOp = ARM_AM::getSORegShOp(SOVal);
1328 unsigned Opc = 0;
1329 switch (SOShOp) {
1330 case ARM_AM::lsl: Opc = ARM::t2MOVCClsl; break;
1331 case ARM_AM::lsr: Opc = ARM::t2MOVCClsr; break;
1332 case ARM_AM::asr: Opc = ARM::t2MOVCCasr; break;
1333 case ARM_AM::ror: Opc = ARM::t2MOVCCror; break;
1334 default:
1335 llvm_unreachable("Unknown so_reg opcode!");
1336 break;
1337 }
1338 SDValue SOShImm =
1339 CurDAG->getTargetConstant(ARM_AM::getSORegOffset(SOVal), MVT::i32);
1340 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
1341 SDValue Ops[] = { FalseVal, CPTmp0, SOShImm, CC, CCR, InFlag };
1342 return CurDAG->SelectNodeTo(Op.getNode(), Opc, MVT::i32,Ops, 6);
1343 }
1344 return 0;
1345}
1346
1347SDNode *ARMDAGToDAGISel::
1348SelectARMCMOVShiftOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
1349 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1350 SDValue CPTmp0;
1351 SDValue CPTmp1;
1352 SDValue CPTmp2;
1353 if (SelectShifterOperandReg(Op, TrueVal, CPTmp0, CPTmp1, CPTmp2)) {
1354 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
1355 SDValue Ops[] = { FalseVal, CPTmp0, CPTmp1, CPTmp2, CC, CCR, InFlag };
1356 return CurDAG->SelectNodeTo(Op.getNode(), ARM::MOVCCs, MVT::i32, Ops, 7);
1357 }
1358 return 0;
1359}
1360
1361SDNode *ARMDAGToDAGISel::
1362SelectT2CMOVSoImmOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
1363 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1364 ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
1365 if (!T)
1366 return 0;
1367
1368 if (Predicate_t2_so_imm(TrueVal.getNode())) {
1369 SDValue True = CurDAG->getTargetConstant(T->getZExtValue(), MVT::i32);
1370 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
1371 SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
1372 return CurDAG->SelectNodeTo(Op.getNode(),
1373 ARM::t2MOVCCi, MVT::i32, Ops, 5);
1374 }
1375 return 0;
1376}
1377
1378SDNode *ARMDAGToDAGISel::
1379SelectARMCMOVSoImmOp(SDValue Op, SDValue FalseVal, SDValue TrueVal,
1380 ARMCC::CondCodes CCVal, SDValue CCR, SDValue InFlag) {
1381 ConstantSDNode *T = dyn_cast<ConstantSDNode>(TrueVal);
1382 if (!T)
1383 return 0;
1384
1385 if (Predicate_so_imm(TrueVal.getNode())) {
1386 SDValue True = CurDAG->getTargetConstant(T->getZExtValue(), MVT::i32);
1387 SDValue CC = CurDAG->getTargetConstant(CCVal, MVT::i32);
1388 SDValue Ops[] = { FalseVal, True, CC, CCR, InFlag };
1389 return CurDAG->SelectNodeTo(Op.getNode(),
1390 ARM::MOVCCi, MVT::i32, Ops, 5);
1391 }
1392 return 0;
1393}
1394
Evan Cheng07ba9062009-11-19 21:45:22 +00001395SDNode *ARMDAGToDAGISel::SelectCMOVOp(SDValue Op) {
1396 EVT VT = Op.getValueType();
Evan Cheng9ef48352009-11-20 00:54:03 +00001397 SDValue FalseVal = Op.getOperand(0);
1398 SDValue TrueVal = Op.getOperand(1);
1399 SDValue CC = Op.getOperand(2);
1400 SDValue CCR = Op.getOperand(3);
Evan Cheng07ba9062009-11-19 21:45:22 +00001401 SDValue InFlag = Op.getOperand(4);
Evan Cheng9ef48352009-11-20 00:54:03 +00001402 assert(CC.getOpcode() == ISD::Constant);
1403 assert(CCR.getOpcode() == ISD::Register);
1404 ARMCC::CondCodes CCVal =
1405 (ARMCC::CondCodes)cast<ConstantSDNode>(CC)->getZExtValue();
Evan Cheng07ba9062009-11-19 21:45:22 +00001406
1407 if (!Subtarget->isThumb1Only() && VT == MVT::i32) {
1408 // Pattern: (ARMcmov:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1409 // Emits: (MOVCCs:i32 GPR:i32:$false, so_reg:i32:$true, (imm:i32):$cc)
1410 // Pattern complexity = 18 cost = 1 size = 0
1411 SDValue CPTmp0;
1412 SDValue CPTmp1;
1413 SDValue CPTmp2;
1414 if (Subtarget->isThumb()) {
Evan Cheng9ef48352009-11-20 00:54:03 +00001415 SDNode *Res = SelectT2CMOVShiftOp(Op, FalseVal, TrueVal,
1416 CCVal, CCR, InFlag);
1417 if (!Res)
1418 Res = SelectT2CMOVShiftOp(Op, TrueVal, FalseVal,
1419 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
1420 if (Res)
1421 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00001422 } else {
Evan Cheng9ef48352009-11-20 00:54:03 +00001423 SDNode *Res = SelectARMCMOVShiftOp(Op, FalseVal, TrueVal,
1424 CCVal, CCR, InFlag);
1425 if (!Res)
1426 Res = SelectARMCMOVShiftOp(Op, TrueVal, FalseVal,
1427 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
1428 if (Res)
1429 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00001430 }
1431
1432 // Pattern: (ARMcmov:i32 GPR:i32:$false,
1433 // (imm:i32)<<P:Predicate_so_imm>>:$true,
1434 // (imm:i32):$cc)
1435 // Emits: (MOVCCi:i32 GPR:i32:$false,
1436 // (so_imm:i32 (imm:i32):$true), (imm:i32):$cc)
1437 // Pattern complexity = 10 cost = 1 size = 0
Evan Cheng9ef48352009-11-20 00:54:03 +00001438 if (Subtarget->isThumb()) {
1439 SDNode *Res = SelectT2CMOVSoImmOp(Op, FalseVal, TrueVal,
1440 CCVal, CCR, InFlag);
1441 if (!Res)
1442 Res = SelectT2CMOVSoImmOp(Op, TrueVal, FalseVal,
1443 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
1444 if (Res)
1445 return Res;
1446 } else {
1447 SDNode *Res = SelectARMCMOVSoImmOp(Op, FalseVal, TrueVal,
1448 CCVal, CCR, InFlag);
1449 if (!Res)
1450 Res = SelectARMCMOVSoImmOp(Op, TrueVal, FalseVal,
1451 ARMCC::getOppositeCondition(CCVal), CCR, InFlag);
1452 if (Res)
1453 return Res;
Evan Cheng07ba9062009-11-19 21:45:22 +00001454 }
1455 }
1456
1457 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1458 // Emits: (MOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1459 // Pattern complexity = 6 cost = 1 size = 0
1460 //
1461 // Pattern: (ARMcmov:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1462 // Emits: (tMOVCCr:i32 GPR:i32:$false, GPR:i32:$true, (imm:i32):$cc)
1463 // Pattern complexity = 6 cost = 11 size = 0
1464 //
1465 // Also FCPYScc and FCPYDcc.
Evan Cheng9ef48352009-11-20 00:54:03 +00001466 SDValue Tmp2 = CurDAG->getTargetConstant(CCVal, MVT::i32);
1467 SDValue Ops[] = { FalseVal, TrueVal, Tmp2, CCR, InFlag };
Evan Cheng07ba9062009-11-19 21:45:22 +00001468 unsigned Opc = 0;
1469 switch (VT.getSimpleVT().SimpleTy) {
1470 default: assert(false && "Illegal conditional move type!");
1471 break;
1472 case MVT::i32:
1473 Opc = Subtarget->isThumb()
1474 ? (Subtarget->hasThumb2() ? ARM::t2MOVCCr : ARM::tMOVCCr_pseudo)
1475 : ARM::MOVCCr;
1476 break;
1477 case MVT::f32:
1478 Opc = ARM::VMOVScc;
1479 break;
1480 case MVT::f64:
1481 Opc = ARM::VMOVDcc;
1482 break;
1483 }
1484 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
1485}
1486
Dan Gohman475871a2008-07-27 21:46:04 +00001487SDNode *ARMDAGToDAGISel::Select(SDValue Op) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001488 SDNode *N = Op.getNode();
Dale Johannesened2eee62009-02-06 01:31:28 +00001489 DebugLoc dl = N->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001490
Dan Gohmane8be6c62008-07-17 19:10:17 +00001491 if (N->isMachineOpcode())
Evan Chenga8e29892007-01-19 07:51:42 +00001492 return NULL; // Already selected.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001493
1494 switch (N->getOpcode()) {
Evan Chenga8e29892007-01-19 07:51:42 +00001495 default: break;
1496 case ISD::Constant: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001497 unsigned Val = cast<ConstantSDNode>(N)->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001498 bool UseCP = true;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001499 if (Subtarget->hasThumb2())
1500 // Thumb2-aware targets have the MOVT instruction, so all immediates can
1501 // be done with MOV + MOVT, at worst.
1502 UseCP = 0;
1503 else {
1504 if (Subtarget->isThumb()) {
Bob Wilsone64e3cf2009-06-22 17:29:13 +00001505 UseCP = (Val > 255 && // MOV
1506 ~Val > 255 && // MOV + MVN
1507 !ARM_AM::isThumbImmShiftedVal(Val)); // MOV + LSL
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001508 } else
1509 UseCP = (ARM_AM::getSOImmVal(Val) == -1 && // MOV
1510 ARM_AM::getSOImmVal(~Val) == -1 && // MVN
1511 !ARM_AM::isSOImmTwoPartVal(Val)); // two instrs.
1512 }
1513
Evan Chenga8e29892007-01-19 07:51:42 +00001514 if (UseCP) {
Dan Gohman475871a2008-07-27 21:46:04 +00001515 SDValue CPIdx =
Owen Anderson1d0be152009-08-13 21:58:54 +00001516 CurDAG->getTargetConstantPool(ConstantInt::get(
1517 Type::getInt32Ty(*CurDAG->getContext()), Val),
Evan Chenga8e29892007-01-19 07:51:42 +00001518 TLI.getPointerTy());
Evan Cheng012f2d92007-01-24 08:53:17 +00001519
1520 SDNode *ResNode;
Evan Cheng446c4282009-07-11 06:43:01 +00001521 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 SDValue Pred = CurDAG->getTargetConstant(0xEULL, MVT::i32);
1523 SDValue PredReg = CurDAG->getRegister(0, MVT::i32);
Evan Cheng446c4282009-07-11 06:43:01 +00001524 SDValue Ops[] = { CPIdx, Pred, PredReg, CurDAG->getEntryNode() };
Dan Gohman602b0c82009-09-25 18:54:59 +00001525 ResNode = CurDAG->getMachineNode(ARM::tLDRcp, dl, MVT::i32, MVT::Other,
1526 Ops, 4);
Evan Cheng446c4282009-07-11 06:43:01 +00001527 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00001528 SDValue Ops[] = {
Jim Grosbach764ab522009-08-11 15:33:49 +00001529 CPIdx,
Owen Anderson825b72b2009-08-11 20:47:22 +00001530 CurDAG->getRegister(0, MVT::i32),
1531 CurDAG->getTargetConstant(0, MVT::i32),
Evan Chengee568cf2007-07-05 07:15:27 +00001532 getAL(CurDAG),
Owen Anderson825b72b2009-08-11 20:47:22 +00001533 CurDAG->getRegister(0, MVT::i32),
Evan Cheng012f2d92007-01-24 08:53:17 +00001534 CurDAG->getEntryNode()
1535 };
Dan Gohman602b0c82009-09-25 18:54:59 +00001536 ResNode=CurDAG->getMachineNode(ARM::LDRcp, dl, MVT::i32, MVT::Other,
1537 Ops, 6);
Evan Cheng012f2d92007-01-24 08:53:17 +00001538 }
Dan Gohman475871a2008-07-27 21:46:04 +00001539 ReplaceUses(Op, SDValue(ResNode, 0));
Evan Chenga8e29892007-01-19 07:51:42 +00001540 return NULL;
1541 }
Jim Grosbach764ab522009-08-11 15:33:49 +00001542
Evan Chenga8e29892007-01-19 07:51:42 +00001543 // Other cases are autogenerated.
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001544 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001545 }
Rafael Espindolaf819a492006-11-09 13:58:55 +00001546 case ISD::FrameIndex: {
Evan Chenga8e29892007-01-19 07:51:42 +00001547 // Selects to ADDri FI, 0 which in turn will become ADDri SP, imm.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001548 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Dan Gohman475871a2008-07-27 21:46:04 +00001549 SDValue TFI = CurDAG->getTargetFrameIndex(FI, TLI.getPointerTy());
David Goodwinf1daf7d2009-07-08 23:10:31 +00001550 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 return CurDAG->SelectNodeTo(N, ARM::tADDrSPi, MVT::i32, TFI,
1552 CurDAG->getTargetConstant(0, MVT::i32));
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001553 } else {
David Goodwin419c6152009-07-14 18:48:51 +00001554 unsigned Opc = ((Subtarget->isThumb() && Subtarget->hasThumb2()) ?
1555 ARM::t2ADDri : ARM::ADDri);
Owen Anderson825b72b2009-08-11 20:47:22 +00001556 SDValue Ops[] = { TFI, CurDAG->getTargetConstant(0, MVT::i32),
1557 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1558 CurDAG->getRegister(0, MVT::i32) };
1559 return CurDAG->SelectNodeTo(N, Opc, MVT::i32, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001560 }
Evan Chenga8e29892007-01-19 07:51:42 +00001561 }
Evan Cheng86198642009-08-07 00:34:42 +00001562 case ARMISD::DYN_ALLOC:
1563 return SelectDYN_ALLOC(Op);
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001564 case ISD::SRL:
1565 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1566 Subtarget->isThumb() ? ARM::t2UBFX : ARM::UBFX))
1567 return I;
1568 break;
1569 case ISD::SRA:
1570 if (SDNode *I = SelectV6T2BitfieldExtractOp(Op,
1571 Subtarget->isThumb() ? ARM::t2SBFX : ARM::SBFX))
1572 return I;
1573 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001574 case ISD::MUL:
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001575 if (Subtarget->isThumb1Only())
Evan Cheng79d43262007-01-24 02:21:22 +00001576 break;
Evan Chenga8e29892007-01-19 07:51:42 +00001577 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001578 unsigned RHSV = C->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00001579 if (!RHSV) break;
1580 if (isPowerOf2_32(RHSV-1)) { // 2^n+1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001581 unsigned ShImm = Log2_32(RHSV-1);
1582 if (ShImm >= 32)
1583 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001584 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001585 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001586 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1587 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001588 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001589 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 return CurDAG->SelectNodeTo(N, ARM::t2ADDrs, MVT::i32, Ops, 6);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001591 } else {
1592 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 return CurDAG->SelectNodeTo(N, ARM::ADDrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001594 }
Evan Chenga8e29892007-01-19 07:51:42 +00001595 }
1596 if (isPowerOf2_32(RHSV+1)) { // 2^n-1?
Evan Chengaf9e7a72009-07-21 00:31:12 +00001597 unsigned ShImm = Log2_32(RHSV+1);
1598 if (ShImm >= 32)
1599 break;
Dan Gohman475871a2008-07-27 21:46:04 +00001600 SDValue V = Op.getOperand(0);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001601 ShImm = ARM_AM::getSORegOpc(ARM_AM::lsl, ShImm);
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 SDValue ShImmOp = CurDAG->getTargetConstant(ShImm, MVT::i32);
1603 SDValue Reg0 = CurDAG->getRegister(0, MVT::i32);
Evan Cheng78dd9db2009-07-22 18:08:05 +00001604 if (Subtarget->isThumb()) {
Evan Chengaf9e7a72009-07-21 00:31:12 +00001605 SDValue Ops[] = { V, V, ShImmOp, getAL(CurDAG), Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 return CurDAG->SelectNodeTo(N, ARM::t2RSBrs, MVT::i32, Ops, 5);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001607 } else {
1608 SDValue Ops[] = { V, V, Reg0, ShImmOp, getAL(CurDAG), Reg0, Reg0 };
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 return CurDAG->SelectNodeTo(N, ARM::RSBrs, MVT::i32, Ops, 7);
Evan Chengaf9e7a72009-07-21 00:31:12 +00001610 }
Evan Chenga8e29892007-01-19 07:51:42 +00001611 }
1612 }
1613 break;
Evan Cheng20956592009-10-21 08:15:52 +00001614 case ISD::AND: {
1615 // (and (or x, c2), c1) and top 16-bits of c1 and c2 match, lower 16-bits
1616 // of c1 are 0xffff, and lower 16-bit of c2 are 0. That is, the top 16-bits
1617 // are entirely contributed by c2 and lower 16-bits are entirely contributed
1618 // by x. That's equal to (or (and x, 0xffff), (and c1, 0xffff0000)).
1619 // Select it to: "movt x, ((c1 & 0xffff) >> 16)
1620 EVT VT = Op.getValueType();
1621 if (VT != MVT::i32)
1622 break;
1623 unsigned Opc = (Subtarget->isThumb() && Subtarget->hasThumb2())
1624 ? ARM::t2MOVTi16
1625 : (Subtarget->hasV6T2Ops() ? ARM::MOVTi16 : 0);
1626 if (!Opc)
1627 break;
1628 SDValue N0 = Op.getOperand(0), N1 = Op.getOperand(1);
1629 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
1630 if (!N1C)
1631 break;
1632 if (N0.getOpcode() == ISD::OR && N0.getNode()->hasOneUse()) {
1633 SDValue N2 = N0.getOperand(1);
1634 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N2);
1635 if (!N2C)
1636 break;
1637 unsigned N1CVal = N1C->getZExtValue();
1638 unsigned N2CVal = N2C->getZExtValue();
1639 if ((N1CVal & 0xffff0000U) == (N2CVal & 0xffff0000U) &&
1640 (N1CVal & 0xffffU) == 0xffffU &&
1641 (N2CVal & 0xffffU) == 0x0U) {
1642 SDValue Imm16 = CurDAG->getTargetConstant((N2CVal & 0xFFFF0000U) >> 16,
1643 MVT::i32);
1644 SDValue Ops[] = { N0.getOperand(0), Imm16,
1645 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
1646 return CurDAG->getMachineNode(Opc, dl, VT, Ops, 4);
1647 }
1648 }
1649 break;
1650 }
Jim Grosbache5165492009-11-09 00:11:35 +00001651 case ARMISD::VMOVRRD:
1652 return CurDAG->getMachineNode(ARM::VMOVRRD, dl, MVT::i32, MVT::i32,
Dan Gohman602b0c82009-09-25 18:54:59 +00001653 Op.getOperand(0), getAL(CurDAG),
1654 CurDAG->getRegister(0, MVT::i32));
Dan Gohman525178c2007-10-08 18:33:35 +00001655 case ISD::UMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001656 if (Subtarget->isThumb1Only())
1657 break;
1658 if (Subtarget->isThumb()) {
1659 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1661 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001662 return CurDAG->getMachineNode(ARM::t2UMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001663 } else {
1664 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1666 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001667 return CurDAG->getMachineNode(ARM::UMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001668 }
Evan Chengee568cf2007-07-05 07:15:27 +00001669 }
Dan Gohman525178c2007-10-08 18:33:35 +00001670 case ISD::SMUL_LOHI: {
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001671 if (Subtarget->isThumb1Only())
1672 break;
1673 if (Subtarget->isThumb()) {
1674 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001676 return CurDAG->getMachineNode(ARM::t2SMULL, dl, MVT::i32, MVT::i32, Ops,4);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001677 } else {
1678 SDValue Ops[] = { Op.getOperand(0), Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 getAL(CurDAG), CurDAG->getRegister(0, MVT::i32),
1680 CurDAG->getRegister(0, MVT::i32) };
Dan Gohman602b0c82009-09-25 18:54:59 +00001681 return CurDAG->getMachineNode(ARM::SMULL, dl, MVT::i32, MVT::i32, Ops, 5);
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001682 }
Evan Chengee568cf2007-07-05 07:15:27 +00001683 }
Evan Chenga8e29892007-01-19 07:51:42 +00001684 case ISD::LOAD: {
Evan Chenge88d5ce2009-07-02 07:28:31 +00001685 SDNode *ResNode = 0;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00001686 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00001687 ResNode = SelectT2IndexedLoad(Op);
1688 else
1689 ResNode = SelectARMIndexedLoad(Op);
Evan Chengaf4550f2009-07-02 01:23:32 +00001690 if (ResNode)
1691 return ResNode;
Evan Chenga8e29892007-01-19 07:51:42 +00001692 // Other cases are autogenerated.
Rafael Espindolaf819a492006-11-09 13:58:55 +00001693 break;
Rafael Espindola337c4ad62006-06-12 12:28:08 +00001694 }
Evan Chengee568cf2007-07-05 07:15:27 +00001695 case ARMISD::BRCOND: {
1696 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1697 // Emits: (Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1698 // Pattern complexity = 6 cost = 1 size = 0
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001699
Evan Chengee568cf2007-07-05 07:15:27 +00001700 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1701 // Emits: (tBcc:void (bb:Other):$dst, (imm:i32):$cc)
1702 // Pattern complexity = 6 cost = 1 size = 0
1703
David Goodwin5e47a9a2009-06-30 18:04:13 +00001704 // Pattern: (ARMbrcond:void (bb:Other):$dst, (imm:i32):$cc)
1705 // Emits: (t2Bcc:void (bb:Other):$dst, (imm:i32):$cc)
1706 // Pattern complexity = 6 cost = 1 size = 0
1707
Jim Grosbach764ab522009-08-11 15:33:49 +00001708 unsigned Opc = Subtarget->isThumb() ?
David Goodwin5e47a9a2009-06-30 18:04:13 +00001709 ((Subtarget->hasThumb2()) ? ARM::t2Bcc : ARM::tBcc) : ARM::Bcc;
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SDValue Chain = Op.getOperand(0);
1711 SDValue N1 = Op.getOperand(1);
1712 SDValue N2 = Op.getOperand(2);
1713 SDValue N3 = Op.getOperand(3);
1714 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001715 assert(N1.getOpcode() == ISD::BasicBlock);
1716 assert(N2.getOpcode() == ISD::Constant);
1717 assert(N3.getOpcode() == ISD::Register);
1718
Dan Gohman475871a2008-07-27 21:46:04 +00001719 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001720 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001722 SDValue Ops[] = { N1, Tmp2, N3, Chain, InFlag };
Dan Gohman602b0c82009-09-25 18:54:59 +00001723 SDNode *ResNode = CurDAG->getMachineNode(Opc, dl, MVT::Other,
1724 MVT::Flag, Ops, 5);
Dan Gohman475871a2008-07-27 21:46:04 +00001725 Chain = SDValue(ResNode, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001726 if (Op.getNode()->getNumValues() == 2) {
Dan Gohman475871a2008-07-27 21:46:04 +00001727 InFlag = SDValue(ResNode, 1);
Gabor Greifba36cb52008-08-28 21:40:38 +00001728 ReplaceUses(SDValue(Op.getNode(), 1), InFlag);
Chris Lattnera47b9bc2008-02-03 03:20:59 +00001729 }
Evan Chenged54de42009-11-19 08:16:50 +00001730 ReplaceUses(SDValue(Op.getNode(), 0),
1731 SDValue(Chain.getNode(), Chain.getResNo()));
Evan Chengee568cf2007-07-05 07:15:27 +00001732 return NULL;
1733 }
Evan Cheng07ba9062009-11-19 21:45:22 +00001734 case ARMISD::CMOV:
1735 return SelectCMOVOp(Op);
Evan Chengee568cf2007-07-05 07:15:27 +00001736 case ARMISD::CNEG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001737 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue N0 = Op.getOperand(0);
1739 SDValue N1 = Op.getOperand(1);
1740 SDValue N2 = Op.getOperand(2);
1741 SDValue N3 = Op.getOperand(3);
1742 SDValue InFlag = Op.getOperand(4);
Evan Chengee568cf2007-07-05 07:15:27 +00001743 assert(N2.getOpcode() == ISD::Constant);
1744 assert(N3.getOpcode() == ISD::Register);
1745
Dan Gohman475871a2008-07-27 21:46:04 +00001746 SDValue Tmp2 = CurDAG->getTargetConstant(((unsigned)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001747 cast<ConstantSDNode>(N2)->getZExtValue()),
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001749 SDValue Ops[] = { N0, N1, Tmp2, N3, InFlag };
Evan Chengee568cf2007-07-05 07:15:27 +00001750 unsigned Opc = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001751 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengee568cf2007-07-05 07:15:27 +00001752 default: assert(false && "Illegal conditional move type!");
1753 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 case MVT::f32:
Jim Grosbache5165492009-11-09 00:11:35 +00001755 Opc = ARM::VNEGScc;
Evan Chengee568cf2007-07-05 07:15:27 +00001756 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 case MVT::f64:
Jim Grosbache5165492009-11-09 00:11:35 +00001758 Opc = ARM::VNEGDcc;
Evan Chenge5ad88e2008-12-10 21:54:21 +00001759 break;
Evan Chengee568cf2007-07-05 07:15:27 +00001760 }
Gabor Greifba36cb52008-08-28 21:40:38 +00001761 return CurDAG->SelectNodeTo(Op.getNode(), Opc, VT, Ops, 5);
Evan Chengee568cf2007-07-05 07:15:27 +00001762 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001763
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001764 case ARMISD::VZIP: {
1765 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001766 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001767 switch (VT.getSimpleVT().SimpleTy) {
1768 default: return NULL;
1769 case MVT::v8i8: Opc = ARM::VZIPd8; break;
1770 case MVT::v4i16: Opc = ARM::VZIPd16; break;
1771 case MVT::v2f32:
1772 case MVT::v2i32: Opc = ARM::VZIPd32; break;
1773 case MVT::v16i8: Opc = ARM::VZIPq8; break;
1774 case MVT::v8i16: Opc = ARM::VZIPq16; break;
1775 case MVT::v4f32:
1776 case MVT::v4i32: Opc = ARM::VZIPq32; break;
1777 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001778 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1779 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001780 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001781 case ARMISD::VUZP: {
1782 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001783 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001784 switch (VT.getSimpleVT().SimpleTy) {
1785 default: return NULL;
1786 case MVT::v8i8: Opc = ARM::VUZPd8; break;
1787 case MVT::v4i16: Opc = ARM::VUZPd16; break;
1788 case MVT::v2f32:
1789 case MVT::v2i32: Opc = ARM::VUZPd32; break;
1790 case MVT::v16i8: Opc = ARM::VUZPq8; break;
1791 case MVT::v8i16: Opc = ARM::VUZPq16; break;
1792 case MVT::v4f32:
1793 case MVT::v4i32: Opc = ARM::VUZPq32; break;
1794 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001795 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1796 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001797 }
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001798 case ARMISD::VTRN: {
1799 unsigned Opc = 0;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001800 EVT VT = N->getValueType(0);
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00001801 switch (VT.getSimpleVT().SimpleTy) {
1802 default: return NULL;
1803 case MVT::v8i8: Opc = ARM::VTRNd8; break;
1804 case MVT::v4i16: Opc = ARM::VTRNd16; break;
1805 case MVT::v2f32:
1806 case MVT::v2i32: Opc = ARM::VTRNd32; break;
1807 case MVT::v16i8: Opc = ARM::VTRNq8; break;
1808 case MVT::v8i16: Opc = ARM::VTRNq16; break;
1809 case MVT::v4f32:
1810 case MVT::v4i32: Opc = ARM::VTRNq32; break;
1811 }
Dan Gohman602b0c82009-09-25 18:54:59 +00001812 return CurDAG->getMachineNode(Opc, dl, VT, VT,
1813 N->getOperand(0), N->getOperand(1));
Anton Korobeynikov62e84f12009-08-21 12:40:50 +00001814 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001815
1816 case ISD::INTRINSIC_VOID:
1817 case ISD::INTRINSIC_W_CHAIN: {
1818 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
Bob Wilson31fb12f2009-08-26 17:39:53 +00001819 switch (IntNo) {
1820 default:
1821 break;
1822
1823 case Intrinsic::arm_neon_vld2: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001824 unsigned DOpcodes[] = { ARM::VLD2d8, ARM::VLD2d16,
1825 ARM::VLD2d32, ARM::VLD2d64 };
1826 unsigned QOpcodes[] = { ARM::VLD2q8, ARM::VLD2q16, ARM::VLD2q32 };
1827 return SelectVLD(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001828 }
1829
1830 case Intrinsic::arm_neon_vld3: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001831 unsigned DOpcodes[] = { ARM::VLD3d8, ARM::VLD3d16,
1832 ARM::VLD3d32, ARM::VLD3d64 };
1833 unsigned QOpcodes0[] = { ARM::VLD3q8a, ARM::VLD3q16a, ARM::VLD3q32a };
1834 unsigned QOpcodes1[] = { ARM::VLD3q8b, ARM::VLD3q16b, ARM::VLD3q32b };
1835 return SelectVLD(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001836 }
1837
1838 case Intrinsic::arm_neon_vld4: {
Bob Wilson3e36f132009-10-14 17:28:52 +00001839 unsigned DOpcodes[] = { ARM::VLD4d8, ARM::VLD4d16,
1840 ARM::VLD4d32, ARM::VLD4d64 };
1841 unsigned QOpcodes0[] = { ARM::VLD4q8a, ARM::VLD4q16a, ARM::VLD4q32a };
1842 unsigned QOpcodes1[] = { ARM::VLD4q8b, ARM::VLD4q16b, ARM::VLD4q32b };
1843 return SelectVLD(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001844 }
1845
Bob Wilson243fcc52009-09-01 04:26:28 +00001846 case Intrinsic::arm_neon_vld2lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001847 unsigned DOpcodes[] = { ARM::VLD2LNd8, ARM::VLD2LNd16, ARM::VLD2LNd32 };
1848 unsigned QOpcodes0[] = { ARM::VLD2LNq16a, ARM::VLD2LNq32a };
1849 unsigned QOpcodes1[] = { ARM::VLD2LNq16b, ARM::VLD2LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001850 return SelectVLDSTLane(Op, true, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001851 }
1852
1853 case Intrinsic::arm_neon_vld3lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001854 unsigned DOpcodes[] = { ARM::VLD3LNd8, ARM::VLD3LNd16, ARM::VLD3LNd32 };
1855 unsigned QOpcodes0[] = { ARM::VLD3LNq16a, ARM::VLD3LNq32a };
1856 unsigned QOpcodes1[] = { ARM::VLD3LNq16b, ARM::VLD3LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001857 return SelectVLDSTLane(Op, true, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001858 }
1859
1860 case Intrinsic::arm_neon_vld4lane: {
Bob Wilsona7c397c2009-10-14 16:19:03 +00001861 unsigned DOpcodes[] = { ARM::VLD4LNd8, ARM::VLD4LNd16, ARM::VLD4LNd32 };
1862 unsigned QOpcodes0[] = { ARM::VLD4LNq16a, ARM::VLD4LNq32a };
1863 unsigned QOpcodes1[] = { ARM::VLD4LNq16b, ARM::VLD4LNq32b };
Bob Wilson96493442009-10-14 16:46:45 +00001864 return SelectVLDSTLane(Op, true, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson243fcc52009-09-01 04:26:28 +00001865 }
1866
Bob Wilson31fb12f2009-08-26 17:39:53 +00001867 case Intrinsic::arm_neon_vst2: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001868 unsigned DOpcodes[] = { ARM::VST2d8, ARM::VST2d16,
1869 ARM::VST2d32, ARM::VST2d64 };
1870 unsigned QOpcodes[] = { ARM::VST2q8, ARM::VST2q16, ARM::VST2q32 };
1871 return SelectVST(Op, 2, DOpcodes, QOpcodes, 0);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001872 }
1873
1874 case Intrinsic::arm_neon_vst3: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001875 unsigned DOpcodes[] = { ARM::VST3d8, ARM::VST3d16,
1876 ARM::VST3d32, ARM::VST3d64 };
1877 unsigned QOpcodes0[] = { ARM::VST3q8a, ARM::VST3q16a, ARM::VST3q32a };
1878 unsigned QOpcodes1[] = { ARM::VST3q8b, ARM::VST3q16b, ARM::VST3q32b };
1879 return SelectVST(Op, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001880 }
1881
1882 case Intrinsic::arm_neon_vst4: {
Bob Wilson24f995d2009-10-14 18:32:29 +00001883 unsigned DOpcodes[] = { ARM::VST4d8, ARM::VST4d16,
1884 ARM::VST4d32, ARM::VST4d64 };
1885 unsigned QOpcodes0[] = { ARM::VST4q8a, ARM::VST4q16a, ARM::VST4q32a };
1886 unsigned QOpcodes1[] = { ARM::VST4q8b, ARM::VST4q16b, ARM::VST4q32b };
1887 return SelectVST(Op, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson31fb12f2009-08-26 17:39:53 +00001888 }
Bob Wilson8a3198b2009-09-01 18:51:56 +00001889
1890 case Intrinsic::arm_neon_vst2lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001891 unsigned DOpcodes[] = { ARM::VST2LNd8, ARM::VST2LNd16, ARM::VST2LNd32 };
1892 unsigned QOpcodes0[] = { ARM::VST2LNq16a, ARM::VST2LNq32a };
1893 unsigned QOpcodes1[] = { ARM::VST2LNq16b, ARM::VST2LNq32b };
1894 return SelectVLDSTLane(Op, false, 2, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001895 }
1896
1897 case Intrinsic::arm_neon_vst3lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001898 unsigned DOpcodes[] = { ARM::VST3LNd8, ARM::VST3LNd16, ARM::VST3LNd32 };
1899 unsigned QOpcodes0[] = { ARM::VST3LNq16a, ARM::VST3LNq32a };
1900 unsigned QOpcodes1[] = { ARM::VST3LNq16b, ARM::VST3LNq32b };
1901 return SelectVLDSTLane(Op, false, 3, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001902 }
1903
1904 case Intrinsic::arm_neon_vst4lane: {
Bob Wilson96493442009-10-14 16:46:45 +00001905 unsigned DOpcodes[] = { ARM::VST4LNd8, ARM::VST4LNd16, ARM::VST4LNd32 };
1906 unsigned QOpcodes0[] = { ARM::VST4LNq16a, ARM::VST4LNq32a };
1907 unsigned QOpcodes1[] = { ARM::VST4LNq16b, ARM::VST4LNq32b };
1908 return SelectVLDSTLane(Op, false, 4, DOpcodes, QOpcodes0, QOpcodes1);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001909 }
Bob Wilson31fb12f2009-08-26 17:39:53 +00001910 }
1911 }
Evan Chenge5ad88e2008-12-10 21:54:21 +00001912 }
1913
Evan Chenga8e29892007-01-19 07:51:42 +00001914 return SelectCode(Op);
1915}
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001916
Bob Wilson224c2442009-05-19 05:53:42 +00001917bool ARMDAGToDAGISel::
1918SelectInlineAsmMemoryOperand(const SDValue &Op, char ConstraintCode,
1919 std::vector<SDValue> &OutOps) {
1920 assert(ConstraintCode == 'm' && "unexpected asm memory constraint");
Bob Wilson765cc0b2009-10-13 20:50:28 +00001921 // Require the address to be in a register. That is safe for all ARM
1922 // variants and it is hard to do anything much smarter without knowing
1923 // how the operand is used.
1924 OutOps.push_back(Op);
Bob Wilson224c2442009-05-19 05:53:42 +00001925 return false;
1926}
1927
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001928/// createARMISelDag - This pass converts a legalized DAG into a
1929/// ARM-specific DAG, ready for instruction scheduling.
1930///
Bob Wilson522ce972009-09-28 14:30:20 +00001931FunctionPass *llvm::createARMISelDag(ARMBaseTargetMachine &TM,
1932 CodeGenOpt::Level OptLevel) {
1933 return new ARMDAGToDAGISel(TM, OptLevel);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001934}