blob: 6e7408fcb220e274f9907a573a3a3dd33e473b69 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017
Chris Lattner47f01f12005-09-08 19:50:41 +000018//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000019// PowerPC specific transformation functions and pattern fragments.
20//
Nate Begeman8d948322005-10-19 01:12:32 +000021
Nate Begeman2d5aff72005-10-19 18:42:01 +000022def SHL32 : SDNodeXForm<imm, [{
23 // Transformation function: 31 - imm
24 return getI32Imm(31 - N->getValue());
25}]>;
26
27def SHL64 : SDNodeXForm<imm, [{
28 // Transformation function: 63 - imm
29 return getI32Imm(63 - N->getValue());
30}]>;
31
32def SRL32 : SDNodeXForm<imm, [{
33 // Transformation function: 32 - imm
34 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
35}]>;
36
37def SRL64 : SDNodeXForm<imm, [{
38 // Transformation function: 64 - imm
39 return N->getValue() ? getI32Imm(64 - N->getValue()) : getI32Imm(0);
40}]>;
41
Chris Lattner2eb25172005-09-09 00:39:56 +000042def LO16 : SDNodeXForm<imm, [{
43 // Transformation function: get the low 16 bits.
44 return getI32Imm((unsigned short)N->getValue());
45}]>;
46
47def HI16 : SDNodeXForm<imm, [{
48 // Transformation function: shift the immediate value down into the low bits.
49 return getI32Imm((unsigned)N->getValue() >> 16);
50}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000051
Chris Lattner79d0e9f2005-09-28 23:07:13 +000052def HA16 : SDNodeXForm<imm, [{
53 // Transformation function: shift the immediate value down into the low bits.
54 signed int Val = N->getValue();
55 return getI32Imm((Val - (signed short)Val) >> 16);
56}]>;
57
58
Chris Lattner3e63ead2005-09-08 17:33:10 +000059def immSExt16 : PatLeaf<(imm), [{
60 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
61 // field. Used by instructions like 'addi'.
62 return (int)N->getValue() == (short)N->getValue();
63}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000064def immZExt16 : PatLeaf<(imm), [{
65 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
66 // field. Used by instructions like 'ori'.
67 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000068}], LO16>;
69
Chris Lattner3e63ead2005-09-08 17:33:10 +000070def imm16Shifted : PatLeaf<(imm), [{
71 // imm16Shifted predicate - True if only bits in the top 16-bits of the
72 // immediate are set. Used by instructions like 'addis'.
73 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000074}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000075
Chris Lattnerbfde0802005-09-08 17:40:49 +000076/*
77// Example of a legalize expander: Only for PPC64.
78def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
79 [(set f64:$tmp , (FCTIDZ f64:$src)),
80 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
81 (store f64:$tmp, i32:$tmpFI),
82 (set i64:$dst, (load i32:$tmpFI))],
83 Subtarget_PPC64>;
84*/
Chris Lattner3e63ead2005-09-08 17:33:10 +000085
Chris Lattner47f01f12005-09-08 19:50:41 +000086//===----------------------------------------------------------------------===//
87// PowerPC Flag Definitions.
88
Chris Lattner0bdc6f12005-04-19 04:32:54 +000089class isPPC64 { bit PPC64 = 1; }
90class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000091class isDOT {
92 list<Register> Defs = [CR0];
93 bit RC = 1;
94}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000095
Chris Lattner47f01f12005-09-08 19:50:41 +000096
97
98//===----------------------------------------------------------------------===//
99// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000100
Chris Lattner4345a4a2005-09-14 20:53:05 +0000101def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000102 let PrintMethod = "printU5ImmOperand";
103}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000104def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000105 let PrintMethod = "printU6ImmOperand";
106}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000107def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000108 let PrintMethod = "printS16ImmOperand";
109}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000110def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000111 let PrintMethod = "printU16ImmOperand";
112}
Chris Lattner841d12d2005-10-18 16:51:22 +0000113def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
114 let PrintMethod = "printS16X4ImmOperand";
115}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000116def target : Operand<i32> {
117 let PrintMethod = "printBranchOperand";
118}
119def piclabel: Operand<i32> {
120 let PrintMethod = "printPICLabel";
121}
Nate Begemaned428532004-09-04 05:00:00 +0000122def symbolHi: Operand<i32> {
123 let PrintMethod = "printSymbolHi";
124}
125def symbolLo: Operand<i32> {
126 let PrintMethod = "printSymbolLo";
127}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000128def crbitm: Operand<i8> {
129 let PrintMethod = "printcrbitm";
130}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000131
Chris Lattner47f01f12005-09-08 19:50:41 +0000132
133
134//===----------------------------------------------------------------------===//
135// PowerPC Instruction Definitions.
136
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000137// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000138def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000139
Nate Begemanb816f022004-10-07 22:30:03 +0000140let isLoad = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000141def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
142def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000143}
Chris Lattner2b544002005-08-24 23:08:16 +0000144def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
Chris Lattner919c0322005-10-01 01:35:02 +0000145def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">;
146def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000147
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000148// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
149// scheduler into a branch sequence.
150let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
151 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
152 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner919c0322005-10-01 01:35:02 +0000153 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
154 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
155 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000156 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000157}
158
159
Chris Lattner47f01f12005-09-08 19:50:41 +0000160let isTerminator = 1 in {
161 let isReturn = 1 in
162 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
163 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
164}
165
Chris Lattner7a823bd2005-02-15 20:26:49 +0000166let Defs = [LR] in
167 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000168
Misha Brukmanb2edb442004-06-28 18:23:35 +0000169let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000170 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
171 target:$true, target:$false),
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000172 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000173 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
174//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
175 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
176//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000177
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000178 // FIXME: 4*CR# needs to be added to the BI field!
179 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000180 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000181 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000182 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000183 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000184 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000185 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000186 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000187 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000188 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000189 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000190 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000191 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000192}
193
Chris Lattnerfc879282005-05-15 20:11:44 +0000194let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000195 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000196 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
197 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000198 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000199 CR0,CR1,CR5,CR6,CR7] in {
200 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000201 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
202 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
203 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000204}
205
Nate Begeman07aada82004-08-30 02:28:06 +0000206// D-Form instructions. Most instructions that perform an operation on a
207// register and an immediate are of this type.
208//
Nate Begemanb816f022004-10-07 22:30:03 +0000209let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000210def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000211 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000212def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000213 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000214def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000215 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000216def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000217 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000218def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000219 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000220def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000221 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000222}
Chris Lattner57226fb2005-04-19 04:59:28 +0000223def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000224 "addi $rD, $rA, $imm",
225 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000226def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000227 "addic $rD, $rA, $imm",
228 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000229def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000230 "addic. $rD, $rA, $imm",
231 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000232def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000233 "addis $rD, $rA, $imm",
234 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000235def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000236 "la $rD, $sym($rA)",
237 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000238def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000239 "mulli $rD, $rA, $imm",
240 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000241def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000242 "subfic $rD, $rA, $imm",
Chris Lattnere0255742005-09-28 22:47:06 +0000243 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000244def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000245 "li $rD, $imm",
246 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000247def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000248 "lis $rD, $imm",
249 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000250let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000251def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000252 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000253def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000254 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000255def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000256 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000257def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000258 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000259def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000260 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000261}
Chris Lattner57226fb2005-04-19 04:59:28 +0000262def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000263 "andi. $dst, $src1, $src2",
264 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000265def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000266 "andis. $dst, $src1, $src2",
267 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000268def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000269 "ori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000270 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000271def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000272 "oris $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000273 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000274def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000275 "xori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000276 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000277def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000278 "xoris $dst, $src1, $src2",
Chris Lattner4345a4a2005-09-14 20:53:05 +0000279 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000280def NOP : DForm_4_zero<24, (ops), "nop">;
281def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000282 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000283def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000284 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000285def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
286 "cmpdi $crD, $rA, $imm">, isPPC64;
287def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000288 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000289def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000290 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000291def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
292 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000293let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000294def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000295 "lfs $rD, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000296def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000297 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000298}
299let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000300def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000301 "stfs $rS, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000302def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000303 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000304}
Nate Begemaned428532004-09-04 05:00:00 +0000305
306// DS-Form instructions. Load/Store instructions available in PPC-64
307//
Nate Begemanb816f022004-10-07 22:30:03 +0000308let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000309def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000310 "lwa $rT, $DS($rA)">, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000311def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000312 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000313}
314let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000315def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000316 "std $rT, $DS($rA)">, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000317def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000318 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000319}
Nate Begemanc3306122004-08-21 05:56:39 +0000320
Nate Begeman07aada82004-08-30 02:28:06 +0000321// X-Form instructions. Most instructions that perform an operation on a
322// register and another register are of this type.
323//
Nate Begemanb816f022004-10-07 22:30:03 +0000324let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000325def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000326 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000327def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000328 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000329def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000330 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000331def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
332 "lwax $dst, $base, $index">, isPPC64;
333def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000334 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000335def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
336 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000337}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000338def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
339 "nand $rA, $rS, $rB",
340 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000341def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000342 "and $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000343 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000344def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000345 "and. $rA, $rS, $rB",
346 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000347def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000348 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000349 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000350def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000351 "or $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000352 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000353def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
354 "or $rA, $rS, $rB",
355 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000356def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
357 "or $rA, $rS, $rB",
358 []>;
359def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
360 "or $rA, $rS, $rB",
361 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000362def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
363 "nor $rA, $rS, $rB",
364 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000365def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000366 "or. $rA, $rS, $rB",
367 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000368def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000369 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000370 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
371def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
372 "eqv $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000373 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000374def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
375 "xor $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000376 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000377def SLD : XForm_6<31, 27, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000378 "sld $rA, $rS, $rB",
Nate Begeman2d5aff72005-10-19 18:42:01 +0000379 [(set G8RC:$rA, (shl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000380def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000381 "slw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000382 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000383def SRD : XForm_6<31, 539, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000384 "srd $rA, $rS, $rB",
Nate Begeman2d5aff72005-10-19 18:42:01 +0000385 [(set G8RC:$rA, (srl G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000386def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000387 "srw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000388 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000389def SRAD : XForm_6<31, 794, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000390 "srad $rA, $rS, $rB",
Nate Begeman2d5aff72005-10-19 18:42:01 +0000391 [(set G8RC:$rA, (sra G8RC:$rS, G8RC:$rB))]>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000392def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000393 "sraw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000394 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000395let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000396def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000397 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000398def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000399 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000400def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000401 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000402def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000403 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000404def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
405 "stdx $rS, $rA, $rB">, isPPC64;
406def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
407 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000408}
Chris Lattner883059f2005-04-19 05:15:18 +0000409def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Chris Lattner67ab1182005-09-29 23:34:24 +0000410 "srawi $rA, $rS, $SH",
411 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000412def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000413 "cntlzw $rA, $rS",
414 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000415def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000416 "extsb $rA, $rS",
417 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000418def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000419 "extsh $rA, $rS",
420 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000421def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000422 "extsw $rA, $rS",
423 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000424def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000425 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000426def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000427 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000428def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000429 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000430def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
431 "cmpd $crD, $rA, $rB">, isPPC64;
432def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000433 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000434def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
435 "cmpld $crD, $rA, $rB">, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000436//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
437// "fcmpo $crD, $fA, $fB">;
438def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000439 "fcmpu $crD, $fA, $fB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000440def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
441 "fcmpu $crD, $fA, $fB">;
442
Nate Begemanb816f022004-10-07 22:30:03 +0000443let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000444def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000445 "lfsx $dst, $base, $index">;
Chris Lattner919c0322005-10-01 01:35:02 +0000446def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000447 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000448}
Chris Lattner919c0322005-10-01 01:35:02 +0000449def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000450 "fcfid $frD, $frB",
451 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000452def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000453 "fctidz $frD, $frB",
454 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000455def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000456 "fctiwz $frD, $frB",
457 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000458def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000459 "frsp $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000460 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000461def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000462 "fsqrt $frD, $frB",
Chris Lattner919c0322005-10-01 01:35:02 +0000463 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
464def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000465 "fsqrts $frD, $frB",
Chris Lattnere0b2e632005-10-15 21:44:15 +0000466 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000467
468/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
469def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
470 "fmr $frD, $frB",
471 []>; // (set F4RC:$frD, F4RC:$frB)
472def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
473 "fmr $frD, $frB",
474 []>; // (set F8RC:$frD, F8RC:$frB)
475def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
476 "fmr $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000477 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000478
479// These are artificially split into two different forms, for 4/8 byte FP.
480def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
481 "fabs $frD, $frB",
482 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
483def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
484 "fabs $frD, $frB",
485 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
486def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
487 "fnabs $frD, $frB",
488 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
489def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
490 "fnabs $frD, $frB",
491 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
492def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
493 "fneg $frD, $frB",
494 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
495def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
496 "fneg $frD, $frB",
497 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
498
Nate Begemanadeb43d2005-07-20 22:42:00 +0000499
Nate Begemanb816f022004-10-07 22:30:03 +0000500let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000501def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000502 "stfsx $frS, $rA, $rB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000503def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000504 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000505}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000506
Nate Begeman07aada82004-08-30 02:28:06 +0000507// XL-Form instructions. condition register logical ops.
508//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000509def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000510 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000511
512// XFX-Form instructions. Instructions that deal with SPRs
513//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000514// Note that although LR should be listed as `8' and CTR as `9' in the SPR
515// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
516// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000517def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
518def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
519def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000520def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000521 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000522def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
523 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000524def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
525def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000526
Nate Begeman07aada82004-08-30 02:28:06 +0000527// XS-Form instructions. Just 'sradi'
528//
Chris Lattner883059f2005-04-19 05:15:18 +0000529def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000530 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000531
532// XO-Form instructions. Arithmetic instructions that can set overflow bit
533//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000534def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000535 "add $rT, $rA, $rB",
536 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000537def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
538 "add $rT, $rA, $rB",
539 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000540def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000541 "addc $rT, $rA, $rB",
542 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000543def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000544 "adde $rT, $rA, $rB",
545 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000546def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000547 "divd $rT, $rA, $rB",
548 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000549def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000550 "divdu $rT, $rA, $rB",
551 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000552def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000553 "divw $rT, $rA, $rB",
554 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000555def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000556 "divwu $rT, $rA, $rB",
557 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000558def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000559 "mulhw $rT, $rA, $rB",
560 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000561def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000562 "mulhwu $rT, $rA, $rB",
563 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000564def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000565 "mulld $rT, $rA, $rB",
566 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000567def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000568 "mullw $rT, $rA, $rB",
569 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000570def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000571 "subf $rT, $rA, $rB",
572 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000573def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000574 "subfc $rT, $rA, $rB",
575 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000576def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000577 "subfe $rT, $rA, $rB",
578 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000579def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000580 "addme $rT, $rA",
581 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000582def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000583 "addze $rT, $rA",
584 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000585def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000586 "neg $rT, $rA",
587 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000588def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000589 "subfze $rT, $rA",
590 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000591
592// A-Form instructions. Most of the instructions executed in the FPU are of
593// this type.
594//
Chris Lattner14522e32005-04-19 05:21:30 +0000595def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000596 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000597 "fmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000598 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
599 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000600def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000601 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000602 "fmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000603 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
604 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000605def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000606 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000607 "fmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000608 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
609 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000610def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000611 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000612 "fmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000613 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
614 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000615def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000616 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000617 "fnmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000618 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
619 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000620def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000621 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000622 "fnmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000623 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
624 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000625def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000626 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000627 "fnmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000628 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
629 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000630def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000631 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000632 "fnmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000633 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
634 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000635// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
636// having 4 of these, force the comparison to always be an 8-byte double (code
637// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000638// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000639def FSELD : AForm_1<63, 23,
640 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
641 "fsel $FRT, $FRA, $FRC, $FRB",
642 []>;
643def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000644 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
645 "fsel $FRT, $FRA, $FRC, $FRB",
646 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000647def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000648 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000649 "fadd $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000650 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000651def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000652 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000653 "fadds $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000654 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000655def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000656 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000657 "fdiv $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000658 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000659def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000660 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000661 "fdivs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000662 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000663def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000664 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000665 "fmul $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000666 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000667def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000668 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000669 "fmuls $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000670 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000671def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000672 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000673 "fsub $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000674 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000675def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000676 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000677 "fsubs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000678 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000679
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000680// M-Form instructions. rotate and mask instructions.
681//
Chris Lattner043870d2005-09-09 18:17:41 +0000682let isTwoAddress = 1, isCommutable = 1 in {
683// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000684def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000685 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000686 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME",
687 []>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000688def RLDIMI : MDForm_1<30, 3,
689 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000690 "rldimi $rA, $rS, $SH, $MB",
691 []>, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000692}
Chris Lattner14522e32005-04-19 05:21:30 +0000693def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000694 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000695 "rlwinm $rA, $rS, $SH, $MB, $ME",
696 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000697def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000698 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000699 "rlwinm. $rA, $rS, $SH, $MB, $ME",
700 []>, isDOT;
Chris Lattner14522e32005-04-19 05:21:30 +0000701def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000702 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000703 "rlwnm $rA, $rS, $rB, $MB, $ME",
704 []>;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000705
706// MD-Form instructions. 64 bit rotate instructions.
707//
Chris Lattner14522e32005-04-19 05:21:30 +0000708def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000709 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000710 "rldicl $rA, $rS, $SH, $MB",
711 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000712def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000713 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000714 "rldicr $rA, $rS, $SH, $ME",
715 []>, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000716
Chris Lattner2eb25172005-09-09 00:39:56 +0000717//===----------------------------------------------------------------------===//
718// PowerPC Instruction Patterns
719//
720
Chris Lattner30e21a42005-09-26 22:20:16 +0000721// Arbitrary immediate support. Implement in terms of LIS/ORI.
722def : Pat<(i32 imm:$imm),
723 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000724
725// Implement the 'not' operation with the NOR instruction.
726def NOT : Pat<(not GPRC:$in),
727 (NOR GPRC:$in, GPRC:$in)>;
728
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000729// ADD an arbitrary immediate.
730def : Pat<(add GPRC:$in, imm:$imm),
731 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
732// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000733def : Pat<(or GPRC:$in, imm:$imm),
734 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000735// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000736def : Pat<(xor GPRC:$in, imm:$imm),
737 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000738
739def : Pat<(zext GPRC:$in),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000740 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000741def : Pat<(anyext GPRC:$in),
742 (OR4To8 GPRC:$in, GPRC:$in)>;
743def : Pat<(trunc G8RC:$in),
744 (OR8To4 G8RC:$in, G8RC:$in)>;
745
Nate Begeman2d5aff72005-10-19 18:42:01 +0000746// SHL
747def : Pat<(shl GPRC:$in, imm:$imm),
748 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
749def : Pat<(shl G8RC:$in, imm:$imm),
750 (RLDICR G8RC:$in, imm:$imm, (SHL64 imm:$imm))>;
751// SRL
752def : Pat<(srl GPRC:$in, imm:$imm),
753 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
754def : Pat<(srl G8RC:$in, imm:$imm),
755 (RLDICL G8RC:$in, (SRL64 imm:$imm), imm:$imm)>;
756
Chris Lattnerea874f32005-09-24 00:41:58 +0000757// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000758/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000759def : Pattern<(xor GPRC:$in, imm:$imm),
760 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
761 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000762*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000763
764
Chris Lattner2eb25172005-09-09 00:39:56 +0000765//===----------------------------------------------------------------------===//
766// PowerPCInstrInfo Definition
767//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000768def PowerPCInstrInfo : InstrInfo {
769 let PHIInst = PHI;
770
771 let TSFlagsFields = [ "VMX", "PPC64" ];
772 let TSFlagsShifts = [ 0, 1 ];
773
774 let isLittleEndianEncoding = 1;
775}
Chris Lattner2eb25172005-09-09 00:39:56 +0000776