blob: e9a55b5be23a8e0e6dce2e906f5009045ed0ada8 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017
Chris Lattner47f01f12005-09-08 19:50:41 +000018//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000019// PowerPC specific transformation functions and pattern fragments.
20//
Nate Begeman8d948322005-10-19 01:12:32 +000021
Chris Lattner2eb25172005-09-09 00:39:56 +000022def LO16 : SDNodeXForm<imm, [{
23 // Transformation function: get the low 16 bits.
24 return getI32Imm((unsigned short)N->getValue());
25}]>;
26
27def HI16 : SDNodeXForm<imm, [{
28 // Transformation function: shift the immediate value down into the low bits.
29 return getI32Imm((unsigned)N->getValue() >> 16);
30}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000031
Chris Lattner79d0e9f2005-09-28 23:07:13 +000032def HA16 : SDNodeXForm<imm, [{
33 // Transformation function: shift the immediate value down into the low bits.
34 signed int Val = N->getValue();
35 return getI32Imm((Val - (signed short)Val) >> 16);
36}]>;
37
38
Chris Lattner3e63ead2005-09-08 17:33:10 +000039def immSExt16 : PatLeaf<(imm), [{
40 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
41 // field. Used by instructions like 'addi'.
42 return (int)N->getValue() == (short)N->getValue();
43}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000044def immZExt16 : PatLeaf<(imm), [{
45 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
46 // field. Used by instructions like 'ori'.
47 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000048}], LO16>;
49
Chris Lattner3e63ead2005-09-08 17:33:10 +000050def imm16Shifted : PatLeaf<(imm), [{
51 // imm16Shifted predicate - True if only bits in the top 16-bits of the
52 // immediate are set. Used by instructions like 'addis'.
53 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000054}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000055
Chris Lattnerbfde0802005-09-08 17:40:49 +000056/*
57// Example of a legalize expander: Only for PPC64.
58def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
59 [(set f64:$tmp , (FCTIDZ f64:$src)),
60 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
61 (store f64:$tmp, i32:$tmpFI),
62 (set i64:$dst, (load i32:$tmpFI))],
63 Subtarget_PPC64>;
64*/
Chris Lattner3e63ead2005-09-08 17:33:10 +000065
Chris Lattner47f01f12005-09-08 19:50:41 +000066//===----------------------------------------------------------------------===//
67// PowerPC Flag Definitions.
68
Chris Lattner0bdc6f12005-04-19 04:32:54 +000069class isPPC64 { bit PPC64 = 1; }
70class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000071class isDOT {
72 list<Register> Defs = [CR0];
73 bit RC = 1;
74}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000075
Chris Lattner47f01f12005-09-08 19:50:41 +000076
77
78//===----------------------------------------------------------------------===//
79// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +000080
Chris Lattner4345a4a2005-09-14 20:53:05 +000081def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +000082 let PrintMethod = "printU5ImmOperand";
83}
Chris Lattner4345a4a2005-09-14 20:53:05 +000084def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +000085 let PrintMethod = "printU6ImmOperand";
86}
Chris Lattner4345a4a2005-09-14 20:53:05 +000087def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +000088 let PrintMethod = "printS16ImmOperand";
89}
Chris Lattner4345a4a2005-09-14 20:53:05 +000090def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +000091 let PrintMethod = "printU16ImmOperand";
92}
Chris Lattner841d12d2005-10-18 16:51:22 +000093def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
94 let PrintMethod = "printS16X4ImmOperand";
95}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000096def target : Operand<i32> {
97 let PrintMethod = "printBranchOperand";
98}
99def piclabel: Operand<i32> {
100 let PrintMethod = "printPICLabel";
101}
Nate Begemaned428532004-09-04 05:00:00 +0000102def symbolHi: Operand<i32> {
103 let PrintMethod = "printSymbolHi";
104}
105def symbolLo: Operand<i32> {
106 let PrintMethod = "printSymbolLo";
107}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000108def crbitm: Operand<i8> {
109 let PrintMethod = "printcrbitm";
110}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000111
Chris Lattner47f01f12005-09-08 19:50:41 +0000112
113
114//===----------------------------------------------------------------------===//
115// PowerPC Instruction Definitions.
116
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000117// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000118def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000119
Nate Begemanb816f022004-10-07 22:30:03 +0000120let isLoad = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000121def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
122def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000123}
Chris Lattner2b544002005-08-24 23:08:16 +0000124def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
Chris Lattner919c0322005-10-01 01:35:02 +0000125def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">;
126def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000127
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000128// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
129// scheduler into a branch sequence.
130let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
131 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
132 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner919c0322005-10-01 01:35:02 +0000133 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
134 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
135 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000136 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000137}
138
139
Chris Lattner47f01f12005-09-08 19:50:41 +0000140let isTerminator = 1 in {
141 let isReturn = 1 in
142 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
143 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
144}
145
Chris Lattner7a823bd2005-02-15 20:26:49 +0000146let Defs = [LR] in
147 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000148
Misha Brukmanb2edb442004-06-28 18:23:35 +0000149let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000150 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
151 target:$true, target:$false),
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000152 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000153 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
154//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
155 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
156//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000157
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000158 // FIXME: 4*CR# needs to be added to the BI field!
159 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000160 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000161 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000162 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000163 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000164 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000165 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000166 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000167 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000168 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000169 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000170 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000171 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000172}
173
Chris Lattnerfc879282005-05-15 20:11:44 +0000174let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000175 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000176 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
177 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000178 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000179 CR0,CR1,CR5,CR6,CR7] in {
180 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000181 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
182 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
183 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000184}
185
Nate Begeman07aada82004-08-30 02:28:06 +0000186// D-Form instructions. Most instructions that perform an operation on a
187// register and an immediate are of this type.
188//
Nate Begemanb816f022004-10-07 22:30:03 +0000189let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000190def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000191 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000192def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000193 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000194def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000195 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000196def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000197 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000198def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000199 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000200def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000201 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000202}
Chris Lattner57226fb2005-04-19 04:59:28 +0000203def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000204 "addi $rD, $rA, $imm",
205 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000206def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000207 "addic $rD, $rA, $imm",
208 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000209def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000210 "addic. $rD, $rA, $imm",
211 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000212def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000213 "addis $rD, $rA, $imm",
214 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000215def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000216 "la $rD, $sym($rA)",
217 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000218def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000219 "mulli $rD, $rA, $imm",
220 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000221def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000222 "subfic $rD, $rA, $imm",
Chris Lattnere0255742005-09-28 22:47:06 +0000223 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000224def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000225 "li $rD, $imm",
226 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000227def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000228 "lis $rD, $imm",
229 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000230let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000231def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000232 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000233def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000234 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000235def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000236 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000237def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000238 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000239def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000240 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000241}
Chris Lattner57226fb2005-04-19 04:59:28 +0000242def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000243 "andi. $dst, $src1, $src2",
244 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000245def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000246 "andis. $dst, $src1, $src2",
247 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000248def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000249 "ori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000250 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000251def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000252 "oris $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000253 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000254def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000255 "xori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000256 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000257def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000258 "xoris $dst, $src1, $src2",
Chris Lattner4345a4a2005-09-14 20:53:05 +0000259 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000260def NOP : DForm_4_zero<24, (ops), "nop">;
261def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000262 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000263def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000264 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000265def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
266 "cmpdi $crD, $rA, $imm">, isPPC64;
267def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000268 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000269def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000270 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000271def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
272 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000273let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000274def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000275 "lfs $rD, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000276def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000277 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000278}
279let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000280def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000281 "stfs $rS, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000282def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000283 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000284}
Nate Begemaned428532004-09-04 05:00:00 +0000285
286// DS-Form instructions. Load/Store instructions available in PPC-64
287//
Nate Begemanb816f022004-10-07 22:30:03 +0000288let isLoad = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000289def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000290 "lwa $rT, $DS($rA)">, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000291def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000292 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000293}
294let isStore = 1 in {
Chris Lattner841d12d2005-10-18 16:51:22 +0000295def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000296 "std $rT, $DS($rA)">, isPPC64;
Chris Lattner841d12d2005-10-18 16:51:22 +0000297def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16immX4:$DS, GPRC:$rA),
Chris Lattner57226fb2005-04-19 04:59:28 +0000298 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000299}
Nate Begemanc3306122004-08-21 05:56:39 +0000300
Nate Begeman07aada82004-08-30 02:28:06 +0000301// X-Form instructions. Most instructions that perform an operation on a
302// register and another register are of this type.
303//
Nate Begemanb816f022004-10-07 22:30:03 +0000304let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000305def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000306 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000307def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000308 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000309def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000310 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000311def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
312 "lwax $dst, $base, $index">, isPPC64;
313def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000314 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000315def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
316 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000317}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000318def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
319 "nand $rA, $rS, $rB",
320 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000321def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000322 "and $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000323 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000324def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000325 "and. $rA, $rS, $rB",
326 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000327def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000328 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000329 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000330def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000331 "or $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000332 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000333def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
334 "or $rA, $rS, $rB",
335 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Nate Begeman8d948322005-10-19 01:12:32 +0000336def OR4To8 : XForm_6<31, 444, (ops G8RC:$rA, GPRC:$rS, GPRC:$rB),
337 "or $rA, $rS, $rB",
338 []>;
339def OR8To4 : XForm_6<31, 444, (ops GPRC:$rA, G8RC:$rS, G8RC:$rB),
340 "or $rA, $rS, $rB",
341 []>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000342def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
343 "nor $rA, $rS, $rB",
344 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000345def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000346 "or. $rA, $rS, $rB",
347 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000348def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000349 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000350 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
351def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
352 "eqv $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000353 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000354def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
355 "xor $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000356 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000357def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000358 "sld $rA, $rS, $rB",
359 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000360def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000361 "slw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000362 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000363def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000364 "srd $rA, $rS, $rB",
365 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000366def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000367 "srw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000368 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000369def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000370 "srad $rA, $rS, $rB",
371 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000372def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000373 "sraw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000374 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000375let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000376def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000377 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000378def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000379 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000380def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000381 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000382def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000383 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000384def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
385 "stdx $rS, $rA, $rB">, isPPC64;
386def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
387 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000388}
Chris Lattner883059f2005-04-19 05:15:18 +0000389def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Chris Lattner67ab1182005-09-29 23:34:24 +0000390 "srawi $rA, $rS, $SH",
391 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000392def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000393 "cntlzw $rA, $rS",
394 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000395def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000396 "extsb $rA, $rS",
397 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000398def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000399 "extsh $rA, $rS",
400 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000401def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000402 "extsw $rA, $rS",
403 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000404def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000405 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000406def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000407 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000408def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000409 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000410def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
411 "cmpd $crD, $rA, $rB">, isPPC64;
412def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000413 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000414def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
415 "cmpld $crD, $rA, $rB">, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000416//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
417// "fcmpo $crD, $fA, $fB">;
418def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000419 "fcmpu $crD, $fA, $fB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000420def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
421 "fcmpu $crD, $fA, $fB">;
422
Nate Begemanb816f022004-10-07 22:30:03 +0000423let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000424def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000425 "lfsx $dst, $base, $index">;
Chris Lattner919c0322005-10-01 01:35:02 +0000426def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000427 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000428}
Chris Lattner919c0322005-10-01 01:35:02 +0000429def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000430 "fcfid $frD, $frB",
431 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000432def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000433 "fctidz $frD, $frB",
434 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000435def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000436 "fctiwz $frD, $frB",
437 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000438def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000439 "frsp $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000440 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000441def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000442 "fsqrt $frD, $frB",
Chris Lattner919c0322005-10-01 01:35:02 +0000443 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
444def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000445 "fsqrts $frD, $frB",
Chris Lattnere0b2e632005-10-15 21:44:15 +0000446 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000447
448/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
449def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
450 "fmr $frD, $frB",
451 []>; // (set F4RC:$frD, F4RC:$frB)
452def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
453 "fmr $frD, $frB",
454 []>; // (set F8RC:$frD, F8RC:$frB)
455def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
456 "fmr $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000457 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000458
459// These are artificially split into two different forms, for 4/8 byte FP.
460def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
461 "fabs $frD, $frB",
462 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
463def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
464 "fabs $frD, $frB",
465 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
466def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
467 "fnabs $frD, $frB",
468 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
469def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
470 "fnabs $frD, $frB",
471 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
472def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
473 "fneg $frD, $frB",
474 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
475def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
476 "fneg $frD, $frB",
477 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
478
Nate Begemanadeb43d2005-07-20 22:42:00 +0000479
Nate Begemanb816f022004-10-07 22:30:03 +0000480let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000481def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000482 "stfsx $frS, $rA, $rB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000483def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000484 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000485}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000486
Nate Begeman07aada82004-08-30 02:28:06 +0000487// XL-Form instructions. condition register logical ops.
488//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000489def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000490 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000491
492// XFX-Form instructions. Instructions that deal with SPRs
493//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000494// Note that although LR should be listed as `8' and CTR as `9' in the SPR
495// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
496// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000497def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
498def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
499def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000500def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000501 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000502def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
503 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000504def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
505def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000506
Nate Begeman07aada82004-08-30 02:28:06 +0000507// XS-Form instructions. Just 'sradi'
508//
Chris Lattner883059f2005-04-19 05:15:18 +0000509def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000510 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000511
512// XO-Form instructions. Arithmetic instructions that can set overflow bit
513//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000514def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000515 "add $rT, $rA, $rB",
516 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000517def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
518 "add $rT, $rA, $rB",
519 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000520def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000521 "addc $rT, $rA, $rB",
522 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000523def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000524 "adde $rT, $rA, $rB",
525 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000526def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000527 "divd $rT, $rA, $rB",
528 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000529def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000530 "divdu $rT, $rA, $rB",
531 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000532def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000533 "divw $rT, $rA, $rB",
534 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000535def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000536 "divwu $rT, $rA, $rB",
537 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000538def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000539 "mulhw $rT, $rA, $rB",
540 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000541def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000542 "mulhwu $rT, $rA, $rB",
543 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000544def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000545 "mulld $rT, $rA, $rB",
546 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000547def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000548 "mullw $rT, $rA, $rB",
549 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000550def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000551 "subf $rT, $rA, $rB",
552 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000553def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000554 "subfc $rT, $rA, $rB",
555 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000556def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000557 "subfe $rT, $rA, $rB",
558 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000559def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000560 "addme $rT, $rA",
561 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000562def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000563 "addze $rT, $rA",
564 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000565def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000566 "neg $rT, $rA",
567 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000568def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000569 "subfze $rT, $rA",
570 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000571
572// A-Form instructions. Most of the instructions executed in the FPU are of
573// this type.
574//
Chris Lattner14522e32005-04-19 05:21:30 +0000575def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000576 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000577 "fmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000578 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
579 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000580def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000581 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000582 "fmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000583 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
584 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000585def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000586 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000587 "fmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000588 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
589 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000590def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000591 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000592 "fmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000593 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
594 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000595def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000596 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000597 "fnmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000598 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
599 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000600def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000601 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000602 "fnmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000603 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
604 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000605def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000606 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000607 "fnmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000608 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
609 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000610def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000611 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000612 "fnmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000613 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
614 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000615// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
616// having 4 of these, force the comparison to always be an 8-byte double (code
617// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000618// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000619def FSELD : AForm_1<63, 23,
620 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
621 "fsel $FRT, $FRA, $FRC, $FRB",
622 []>;
623def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000624 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
625 "fsel $FRT, $FRA, $FRC, $FRB",
626 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000627def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000628 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000629 "fadd $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000630 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000631def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000632 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000633 "fadds $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000634 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000635def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000636 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000637 "fdiv $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000638 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000639def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000640 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000641 "fdivs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000642 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000643def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000644 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000645 "fmul $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000646 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000647def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000648 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000649 "fmuls $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000650 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000651def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000652 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000653 "fsub $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000654 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000655def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000656 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000657 "fsubs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000658 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000659
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000660// M-Form instructions. rotate and mask instructions.
661//
Chris Lattner043870d2005-09-09 18:17:41 +0000662let isTwoAddress = 1, isCommutable = 1 in {
663// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000664def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000665 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
666 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000667def RLDIMI : MDForm_1<30, 3,
668 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
669 "rldimi $rA, $rS, $SH, $MB">, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000670}
Chris Lattner14522e32005-04-19 05:21:30 +0000671def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000672 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
673 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000674def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000675 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000676 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
677def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000678 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
679 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000680
681// MD-Form instructions. 64 bit rotate instructions.
682//
Chris Lattner14522e32005-04-19 05:21:30 +0000683def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000684 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000685 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000686def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000687 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000688 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000689
Chris Lattner2eb25172005-09-09 00:39:56 +0000690//===----------------------------------------------------------------------===//
691// PowerPC Instruction Patterns
692//
693
Chris Lattner30e21a42005-09-26 22:20:16 +0000694// Arbitrary immediate support. Implement in terms of LIS/ORI.
695def : Pat<(i32 imm:$imm),
696 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000697
698// Implement the 'not' operation with the NOR instruction.
699def NOT : Pat<(not GPRC:$in),
700 (NOR GPRC:$in, GPRC:$in)>;
701
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000702// ADD an arbitrary immediate.
703def : Pat<(add GPRC:$in, imm:$imm),
704 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
705// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000706def : Pat<(or GPRC:$in, imm:$imm),
707 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000708// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000709def : Pat<(xor GPRC:$in, imm:$imm),
710 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000711
712def : Pat<(zext GPRC:$in),
Chris Lattnerf6cd1472005-10-19 04:32:04 +0000713 (RLDICL (OR4To8 GPRC:$in, GPRC:$in), 0, 32)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000714def : Pat<(anyext GPRC:$in),
715 (OR4To8 GPRC:$in, GPRC:$in)>;
716def : Pat<(trunc G8RC:$in),
717 (OR8To4 G8RC:$in, G8RC:$in)>;
718
Chris Lattnerea874f32005-09-24 00:41:58 +0000719// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000720/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000721def : Pattern<(xor GPRC:$in, imm:$imm),
722 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
723 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000724*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000725
726
Chris Lattner2eb25172005-09-09 00:39:56 +0000727//===----------------------------------------------------------------------===//
728// PowerPCInstrInfo Definition
729//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000730def PowerPCInstrInfo : InstrInfo {
731 let PHIInst = PHI;
732
733 let TSFlagsFields = [ "VMX", "PPC64" ];
734 let TSFlagsShifts = [ 0, 1 ];
735
736 let isLittleEndianEncoding = 1;
737}
Chris Lattner2eb25172005-09-09 00:39:56 +0000738