blob: 87fdcef6d4b9941f41e2eb8bc66c1e227867752d [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
53// Break imm's up into two pieces: an immediate + a left shift.
54// This uses thumb_immshifted to match and thumb_immshifted_val and
55// thumb_immshifted_shamt to get the val/shift pieces.
56def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
77// t_addrmode_rr := reg + reg
78//
79def t_addrmode_rr : Operand<i32>,
80 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
81 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000082 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000083}
84
Evan Chengc38f2bc2007-01-23 22:59:13 +000085// t_addrmode_s4 := reg + reg
86// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000087//
Evan Chengc38f2bc2007-01-23 22:59:13 +000088def t_addrmode_s4 : Operand<i32>,
89 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
90 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000091 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000092}
Evan Chengc38f2bc2007-01-23 22:59:13 +000093
94// t_addrmode_s2 := reg + reg
95// reg + imm5 * 2
96//
97def t_addrmode_s2 : Operand<i32>,
98 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
99 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000100 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000101}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000102
103// t_addrmode_s1 := reg + reg
104// reg + imm5
105//
106def t_addrmode_s1 : Operand<i32>,
107 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
108 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000109 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000110}
111
112// t_addrmode_sp := sp + imm8 * 4
113//
114def t_addrmode_sp : Operand<i32>,
115 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
116 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000117 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000118}
119
120//===----------------------------------------------------------------------===//
121// Miscellaneous Instructions.
122//
123
Jim Grosbach4642ad32010-02-22 23:10:38 +0000124// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
125// from removing one half of the matched pairs. That breaks PEI, which assumes
126// these will always be in pairs, and asserts if it finds otherwise. Better way?
127let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000128def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000129PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000130 "${:comment} tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000131 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000132
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000133def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000134PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000135 "${:comment} tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000136 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000137}
Evan Cheng44bec522007-05-15 01:29:07 +0000138
Johnny Chenbd2c6232010-02-25 03:28:51 +0000139def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
140 [/* For disassembly only; pattern left blank */]>,
141 T1Encoding<0b101111> {
142 let Inst{9-8} = 0b11;
143 let Inst{7-0} = 0b00000000;
144}
145
Johnny Chend86d2692010-02-25 17:51:03 +0000146def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
147 [/* For disassembly only; pattern left blank */]>,
148 T1Encoding<0b101111> {
149 let Inst{9-8} = 0b11;
150 let Inst{7-0} = 0b00010000;
151}
152
153def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
154 [/* For disassembly only; pattern left blank */]>,
155 T1Encoding<0b101111> {
156 let Inst{9-8} = 0b11;
157 let Inst{7-0} = 0b00100000;
158}
159
160def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
161 [/* For disassembly only; pattern left blank */]>,
162 T1Encoding<0b101111> {
163 let Inst{9-8} = 0b11;
164 let Inst{7-0} = 0b00110000;
165}
166
167def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
168 [/* For disassembly only; pattern left blank */]>,
169 T1Encoding<0b101111> {
170 let Inst{9-8} = 0b11;
171 let Inst{7-0} = 0b01000000;
172}
173
174def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
175 [/* For disassembly only; pattern left blank */]>,
176 T1Encoding<0b101101> {
177 let Inst{9-5} = 0b10010;
178 let Inst{3} = 1;
179}
180
181def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
182 [/* For disassembly only; pattern left blank */]>,
183 T1Encoding<0b101101> {
184 let Inst{9-5} = 0b10010;
185 let Inst{3} = 0;
186}
187
Johnny Chenc6f7b272010-02-11 18:12:29 +0000188// The i32imm operand $val can be used by a debugger to store more information
189// about the breakpoint.
190def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
191 [/* For disassembly only; pattern left blank */]>,
192 T1Encoding<0b101111> {
193 let Inst{9-8} = 0b10;
194}
195
Johnny Chen93042d12010-03-02 18:14:57 +0000196// Change Processor State is a system instruction -- for disassembly only.
197// The singleton $opt operand contains the following information:
198// opt{4-0} = mode ==> don't care
199// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
200// opt{8-6} = AIF from Inst{2-0}
201// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
202//
203// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
204// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000205def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000206 [/* For disassembly only; pattern left blank */]>,
207 T1Misc<0b0110011>;
208
Evan Cheng35d6c412009-08-04 23:47:55 +0000209// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000210let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000211def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000212 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chend68e1192009-12-15 17:24:14 +0000213 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
214 T1Special<{0,0,?,?}> {
215 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
216}
Evan Chenga8e29892007-01-19 07:51:42 +0000217
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000218// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000219def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000220 "add\t$dst, pc, $rhs", []>,
221 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000222
223// ADD rd, sp, #imm8
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000224def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000225 "add\t$dst, $sp, $rhs", []>,
226 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000227
228// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000229def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000230 "add\t$dst, $rhs", []>,
231 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000232
Evan Cheng86198642009-08-07 00:34:42 +0000233// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000234def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000235 "sub\t$dst, $rhs", []>,
236 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000237
Evan Chengb89030a2009-08-11 23:00:31 +0000238// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000239def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000240 "add\t$dst, $rhs", []>,
241 T1Special<{0,0,?,?}> {
242 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
243}
Evan Cheng86198642009-08-07 00:34:42 +0000244
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000245// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000246def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000247 "add\t$dst, $rhs", []>,
248 T1Special<{0,0,?,?}> {
249 // A8.6.9 Encoding T2
250 let Inst{7} = 1;
251 let Inst{2-0} = 0b101;
252}
Evan Cheng86198642009-08-07 00:34:42 +0000253
Evan Chenga8e29892007-01-19 07:51:42 +0000254//===----------------------------------------------------------------------===//
255// Control Flow Instructions.
256//
257
Jim Grosbachc732adf2009-09-30 01:35:11 +0000258let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000259 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
260 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
261 let Inst{6-3} = 0b1110; // Rm = lr
262 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000263 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000264 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000265 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000266}
Evan Chenga8e29892007-01-19 07:51:42 +0000267
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000268// Indirect branches
269let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000270 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000271 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000272 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000273 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000274 let Inst{2-0} = 0b111;
275 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000276}
277
Evan Chenga8e29892007-01-19 07:51:42 +0000278// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000279let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
280 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000281def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_Br,
282 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000283 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000284
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000285let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000286 Defs = [R0, R1, R2, R3, R12, LR,
287 D0, D1, D2, D3, D4, D5, D6, D7,
288 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000289 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000290 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000291 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000292 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000293 "bl\t${func:call}",
294 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000295 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000296
Evan Chengb6207242009-08-01 00:16:10 +0000297 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000298 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000299 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000300 "blx\t${func:call}",
301 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000302 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000303
Evan Chengb6207242009-08-01 00:16:10 +0000304 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000305 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000306 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000307 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000308 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
309 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000310
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000311 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000312 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000313 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000314 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000315 [(ARMcall_nolink tGPR:$func)]>,
316 Requires<[IsThumb1Only, IsNotDarwin]>;
317}
318
319// On Darwin R9 is call-clobbered.
320let isCall = 1,
321 Defs = [R0, R1, R2, R3, R9, R12, LR,
322 D0, D1, D2, D3, D4, D5, D6, D7,
323 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000324 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000325 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000326 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000327 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000328 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000329 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000330 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000331
Evan Chengb6207242009-08-01 00:16:10 +0000332 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000333 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000334 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000335 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000336 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000337 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000338
Evan Chengb6207242009-08-01 00:16:10 +0000339 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000340 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000341 "blx\t$func",
342 [(ARMtcall GPR:$func)]>,
343 Requires<[IsThumb, HasV5T, IsDarwin]>,
344 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000345
346 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000347 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000348 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000349 "mov\tlr, pc\n\tbx\t$func",
350 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000351 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000352}
353
Evan Chengffbacca2007-07-21 00:34:19 +0000354let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000355 let isBarrier = 1 in {
356 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000357 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000358 "b\t$target", [(br bb:$target)]>,
359 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Evan Cheng225dfe92007-01-30 01:13:37 +0000361 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000362 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000363 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000364 "bl\t$target\t${:comment} far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000365
David Goodwin5e47a9a2009-06-30 18:04:13 +0000366 def tBR_JTr : T1JTI<(outs),
367 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +0000368 IIC_Br, "mov\tpc, $target\n\t.align\t2$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000369 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
370 Encoding16 {
371 let Inst{15-7} = 0b010001101;
372 let Inst{2-0} = 0b111;
373 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000374 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000375}
376
Evan Chengc85e8322007-07-05 07:13:32 +0000377// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000378// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000379let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000380 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000381 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000382 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
383 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Evan Chengde17fb62009-10-31 23:46:45 +0000385// Compare and branch on zero / non-zero
386let isBranch = 1, isTerminator = 1 in {
387 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000388 "cbz\t$cmp, $target", []>,
389 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000390
391 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000392 "cbnz\t$cmp, $target", []>,
393 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000394}
395
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000396// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
397// A8.6.16 B: Encoding T1
398// If Inst{11-8} == 0b1111 then SEE SVC
399let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000400def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000401 Encoding16 {
402 let Inst{15-12} = 0b1101;
403 let Inst{11-8} = 0b1111;
404}
405}
406
Evan Chengfb3611d2010-05-11 07:26:32 +0000407// A8.6.16 B: Encoding T1
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000408// If Inst{11-8} == 0b1110 then UNDEFINED
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000409// FIXME: Temporary emitted as raw bytes until this pseudo-op will be added to
410// binutils
Evan Chengfb3611d2010-05-11 07:26:32 +0000411let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000412def tTRAP : TI<(outs), (ins), IIC_Br,
Bob Wilson7f43fd82010-05-17 20:31:13 +0000413 ".short 0xdefe ${:comment} trap", [(trap)]>, Encoding16 {
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000414 let Inst{15-12} = 0b1101;
415 let Inst{11-8} = 0b1110;
416}
417
Evan Chenga8e29892007-01-19 07:51:42 +0000418//===----------------------------------------------------------------------===//
419// Load Store Instructions.
420//
421
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000422let canFoldAsLoad = 1, isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000423def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000424 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000425 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
426 T1LdSt<0b100>;
Jim Grosbach64171712010-02-16 21:07:46 +0000427def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Johnny Chen51bc5612010-01-14 22:42:17 +0000428 "ldr", "\t$dst, $addr",
429 []>,
430 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000431
David Goodwin5d598aa2009-08-19 18:00:44 +0000432def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000433 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000434 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
435 T1LdSt<0b110>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000436def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
437 "ldrb", "\t$dst, $addr",
438 []>,
439 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000440
David Goodwin5d598aa2009-08-19 18:00:44 +0000441def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000442 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000443 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
444 T1LdSt<0b101>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000445def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
446 "ldrh", "\t$dst, $addr",
447 []>,
448 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000449
Evan Cheng2f297df2009-07-11 07:08:13 +0000450let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000451def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000452 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000453 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
454 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000455
Evan Cheng2f297df2009-07-11 07:08:13 +0000456let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000457def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000458 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000459 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
460 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000461
Dan Gohman15511cf2008-12-03 18:15:48 +0000462let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000463def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000464 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000465 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
466 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000467
Evan Cheng8e59ea92007-02-07 00:06:56 +0000468// Special instruction for restore. It cannot clobber condition register
469// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000470let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000471def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000472 "ldr", "\t$dst, $addr", []>,
473 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000474
Evan Cheng012f2d92007-01-24 08:53:17 +0000475// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000476// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000477let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000478def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000479 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000480 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
481 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000482
483// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000484let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
485 isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000486def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000487 "ldr", "\t$dst, $addr", []>,
488 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000489
David Goodwin5d598aa2009-08-19 18:00:44 +0000490def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000491 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000492 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
493 T1LdSt<0b000>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000494def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
495 "str", "\t$src, $addr",
496 []>,
497 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000498
David Goodwin5d598aa2009-08-19 18:00:44 +0000499def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000500 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000501 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
502 T1LdSt<0b010>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000503def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
504 "strb", "\t$src, $addr",
505 []>,
506 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000507
David Goodwin5d598aa2009-08-19 18:00:44 +0000508def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000509 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000510 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
511 T1LdSt<0b001>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000512def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
513 "strh", "\t$src, $addr",
514 []>,
515 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000516
David Goodwin5d598aa2009-08-19 18:00:44 +0000517def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000518 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000519 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
520 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000521
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000522let mayStore = 1, neverHasSideEffects = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000523// Special instruction for spill. It cannot clobber condition register
524// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000525def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chend68e1192009-12-15 17:24:14 +0000526 "str", "\t$src, $addr", []>,
527 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000528}
529
530//===----------------------------------------------------------------------===//
531// Load / store multiple Instructions.
532//
533
Evan Cheng4b322e52009-08-11 21:11:32 +0000534// These requires base address to be written back or one of the loaded regs.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000535let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Cheng4b322e52009-08-11 21:11:32 +0000536def tLDM : T1I<(outs),
Bob Wilson815baeb2010-03-13 01:08:20 +0000537 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000538 IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +0000539 "ldm${addr:submode}${p}\t$addr, $dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000540 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000541
Bob Wilson815baeb2010-03-13 01:08:20 +0000542def tLDM_UPD : T1It<(outs tGPR:$wb),
543 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
544 IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +0000545 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000546 "$addr.addr = $wb", []>,
547 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000548} // mayLoad, neverHasSideEffects = 1, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +0000549
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000550let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000551def tSTM_UPD : T1It<(outs tGPR:$wb),
552 (ins addrmode4:$addr, pred:$p, reglist:$srcs, variable_ops),
553 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +0000554 "stm${addr:submode}${p}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000555 "$addr.addr = $wb", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000556 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000557
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000558let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000559def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_Br,
560 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000561 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000562
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000563let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000564def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops), IIC_Br,
565 "push${p}\t$srcs", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000566 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000567
568//===----------------------------------------------------------------------===//
569// Arithmetic Instructions.
570//
571
David Goodwinc9ee1182009-06-25 22:49:55 +0000572// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000573let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000574def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000575 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000576 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
577 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000578
David Goodwinc9ee1182009-06-25 22:49:55 +0000579// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000580def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000581 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000582 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
583 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000584
David Goodwin5d598aa2009-08-19 18:00:44 +0000585def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000586 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000587 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
588 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000589
David Goodwinc9ee1182009-06-25 22:49:55 +0000590// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000591let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000592def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000593 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000594 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
595 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000596
Evan Chengcd799b92009-06-12 20:46:18 +0000597let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000598def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000599 "add", "\t$dst, $rhs", []>,
600 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000601
David Goodwinc9ee1182009-06-25 22:49:55 +0000602// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000603let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000604def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000605 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000606 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
607 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000608
David Goodwinc9ee1182009-06-25 22:49:55 +0000609// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000610def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000611 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000612 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
613 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000614
David Goodwinc9ee1182009-06-25 22:49:55 +0000615// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000616def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000617 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000618 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
619 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000620
David Goodwinc9ee1182009-06-25 22:49:55 +0000621// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000622def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000623 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000624 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
625 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000626
David Goodwinc9ee1182009-06-25 22:49:55 +0000627// CMN register
628let Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000629//FIXME: Disable CMN, as CCodes are backwards from compare expectations
630// Compare-to-zero still works out, just not the relationals
631//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
632// "cmn", "\t$lhs, $rhs",
633// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
634// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000635def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000636 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000637 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
638 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000639}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000640
David Goodwinc9ee1182009-06-25 22:49:55 +0000641// CMP immediate
642let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000643def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000644 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000645 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
646 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000647def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000648 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000649 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
650 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000651}
652
653// CMP register
654let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000655def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000656 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000657 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
658 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000659def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000660 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000661 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
662 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000663
David Goodwin5d598aa2009-08-19 18:00:44 +0000664def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000665 "cmp", "\t$lhs, $rhs", []>,
666 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000667def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000668 "cmp", "\t$lhs, $rhs", []>,
669 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000670}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000671
Evan Chenga8e29892007-01-19 07:51:42 +0000672
David Goodwinc9ee1182009-06-25 22:49:55 +0000673// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000674let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000675def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000676 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000677 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
678 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000679
David Goodwinc9ee1182009-06-25 22:49:55 +0000680// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000681def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000682 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000683 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
684 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000685
David Goodwinc9ee1182009-06-25 22:49:55 +0000686// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000687def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000688 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000689 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
690 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000691
David Goodwinc9ee1182009-06-25 22:49:55 +0000692// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000693def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000694 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000695 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
696 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000697
David Goodwinc9ee1182009-06-25 22:49:55 +0000698// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000699def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000700 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000701 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
702 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000703
David Goodwinc9ee1182009-06-25 22:49:55 +0000704// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000705def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000706 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000707 [(set tGPR:$dst, imm0_255:$src)]>,
708 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000709
710// TODO: A7-73: MOV(2) - mov setting flag.
711
712
Evan Chengcd799b92009-06-12 20:46:18 +0000713let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000714// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000715def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000716 "mov\t$dst, $src", []>,
717 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000718let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000719def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000720 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000721 let Inst{15-6} = 0b0000000000;
722}
Evan Cheng446c4282009-07-11 06:43:01 +0000723
724// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000725def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000726 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000727 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000728def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000729 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000730 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000731def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000732 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000733 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000734} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000735
David Goodwinc9ee1182009-06-25 22:49:55 +0000736// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000737let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000738def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000739 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000740 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
741 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000742
David Goodwinc9ee1182009-06-25 22:49:55 +0000743// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000744def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000745 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000746 [(set tGPR:$dst, (not tGPR:$src))]>,
747 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000748
David Goodwinc9ee1182009-06-25 22:49:55 +0000749// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000750let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000751def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000752 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000753 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
754 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000755
David Goodwinc9ee1182009-06-25 22:49:55 +0000756// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000757def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000758 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000759 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000760 Requires<[IsThumb1Only, HasV6]>,
761 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000762
David Goodwin5d598aa2009-08-19 18:00:44 +0000763def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000764 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000765 [(set tGPR:$dst,
766 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
767 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
768 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
769 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000770 Requires<[IsThumb1Only, HasV6]>,
771 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000772
David Goodwin5d598aa2009-08-19 18:00:44 +0000773def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000774 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000775 [(set tGPR:$dst,
776 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000777 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000778 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000779 Requires<[IsThumb1Only, HasV6]>,
780 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000781
David Goodwinc9ee1182009-06-25 22:49:55 +0000782// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000783def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000784 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000785 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
786 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000787
788// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000789def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000790 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000791 [(set tGPR:$dst, (ineg tGPR:$src))]>,
792 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000793
David Goodwinc9ee1182009-06-25 22:49:55 +0000794// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000795let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000796def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000797 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000798 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
799 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000800
David Goodwinc9ee1182009-06-25 22:49:55 +0000801// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000802def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000803 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000804 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
805 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000806
David Goodwin5d598aa2009-08-19 18:00:44 +0000807def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000808 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000809 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
810 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000811
David Goodwinc9ee1182009-06-25 22:49:55 +0000812// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000813def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000814 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000815 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
816 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000817
818// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000819
David Goodwinc9ee1182009-06-25 22:49:55 +0000820// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000821def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000822 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000823 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000824 Requires<[IsThumb1Only, HasV6]>,
825 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000826
827// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000828def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000829 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000830 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000831 Requires<[IsThumb1Only, HasV6]>,
832 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000833
David Goodwinc9ee1182009-06-25 22:49:55 +0000834// test
Evan Chenge864b742009-06-26 00:19:07 +0000835let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000836def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000837 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000838 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
839 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000840
David Goodwinc9ee1182009-06-25 22:49:55 +0000841// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000842def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000843 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000844 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000845 Requires<[IsThumb1Only, HasV6]>,
846 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000847
848// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000849def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000850 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000851 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000852 Requires<[IsThumb1Only, HasV6]>,
853 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000854
855
Jim Grosbach80dc1162010-02-16 21:23:02 +0000856// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000857// Expanded after instruction selection into a branch sequence.
858let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000859 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000860 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Anton Korobeynikovbd91ea52010-05-16 09:15:36 +0000861 NoItinerary, "${:comment} tMOVCCr $cc",
Evan Chengc9721652009-08-12 02:03:03 +0000862 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000863
Evan Cheng007ea272009-08-12 05:17:19 +0000864
865// 16-bit movcc in IT blocks for Thumb2.
Evan Chengea420b22010-05-19 01:52:25 +0000866let neverHasSideEffects = 1 in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000867def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000868 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000869 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000870
Jim Grosbach41527782010-02-09 19:51:37 +0000871def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000872 "mov", "\t$dst, $rhs", []>,
873 T1General<{1,0,0,?,?}>;
Evan Chengea420b22010-05-19 01:52:25 +0000874} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +0000875
Evan Chenga8e29892007-01-19 07:51:42 +0000876// tLEApcrel - Load a pc-relative address into a register without offending the
877// assembler.
Evan Chengea420b22010-05-19 01:52:25 +0000878let neverHasSideEffects = 1 in {
Evan Cheng9085f982010-05-19 07:28:01 +0000879let isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000880def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000881 "adr$p\t$dst, #$label", []>,
882 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000883
Jim Grosbacha967d112010-06-21 21:27:27 +0000884} // neverHasSideEffects
Evan Chenga1efbbd2009-08-14 00:32:16 +0000885def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000886 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000887 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
888 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000889
Evan Chenga8e29892007-01-19 07:51:42 +0000890//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000891// TLS Instructions
892//
893
894// __aeabi_read_tp preserves the registers r1-r3.
895let isCall = 1,
896 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000897 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
898 "bl\t__aeabi_read_tp",
899 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000900}
901
Jim Grosbachd1228742009-12-01 18:10:36 +0000902// SJLJ Exception handling intrinsics
903// eh_sjlj_setjmp() is an instruction sequence to store the return
904// address and save #0 in R0 for the non-longjmp case.
905// Since by its nature we may be coming from some other function to get
906// here, and we're using the stack frame for the containing function to
907// save/restore registers, we can't keep anything live in regs across
908// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
909// when we get here from a longjmp(). We force everthing out of registers
910// except for our own input by listing the relevant registers in Defs. By
911// doing so, we also cause the prologue/epilogue code to actively preserve
912// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +0000913// $val is a scratch register for our use.
Jim Grosbachd1228742009-12-01 18:10:36 +0000914let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +0000915 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ], hasSideEffects = 1,
916 isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000917 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbachd1228742009-12-01 18:10:36 +0000918 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbachc9792a32010-05-28 17:51:20 +0000919 "mov\t$val, pc\t${:comment} begin eh.setjmp\n\t"
920 "adds\t$val, #7\n\t"
921 "str\t$val, [$src, #4]\n\t"
922 "movs\tr0, #0\n\t"
923 "b\t1f\n\t"
924 "movs\tr0, #1\t${:comment} end eh.setjmp\n\t"
Jim Grosbachd1228742009-12-01 18:10:36 +0000925 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000926 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000927}
Jim Grosbach5eb19512010-05-22 01:06:18 +0000928
929// FIXME: Non-Darwin version(s)
930let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
931 Defs = [ R7, LR, SP ] in {
932def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
933 AddrModeNone, SizeSpecial, IndexModeNone,
934 Pseudo, NoItinerary,
935 "ldr\t$scratch, [$src, #8]\n\t"
936 "mov\tsp, $scratch\n\t"
937 "ldr\t$scratch, [$src, #4]\n\t"
938 "ldr\tr7, [$src]\n\t"
939 "bx\t$scratch", "",
940 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
941 Requires<[IsThumb, IsDarwin]>;
942}
943
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000944//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000945// Non-Instruction Patterns
946//
947
Evan Cheng892837a2009-07-10 02:09:04 +0000948// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000949def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
950 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
951def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000952 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000953def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
954 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000955
956// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000957def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
958 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
959def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
960 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
961def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
962 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000963
Evan Chenga8e29892007-01-19 07:51:42 +0000964// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000965def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
966def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000967
Evan Chengd85ac4d2007-01-27 02:29:45 +0000968// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000969def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
970 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000971
Evan Chenga8e29892007-01-19 07:51:42 +0000972// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000973def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000974 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000975def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000976 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000977
978def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000979 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000980def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000981 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000982
983// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000984def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
985 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
986def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
987 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000988
989// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000990def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
991 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000992
Evan Chengb60c02e2007-01-26 19:13:16 +0000993// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000994def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
995def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
996def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000997
Evan Cheng0e87e232009-08-28 00:31:43 +0000998// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000999// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +00001000def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001001 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
1002 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +00001003def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +00001004 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
1005 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001006
Evan Cheng0e87e232009-08-28 00:31:43 +00001007def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
1008 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
1009def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
1010 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001011
Evan Chenga8e29892007-01-19 07:51:42 +00001012// Large immediate handling.
1013
1014// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001015def : T1Pat<(i32 thumb_immshifted:$src),
1016 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1017 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001018
Evan Cheng9cb9e672009-06-27 02:26:13 +00001019def : T1Pat<(i32 imm0_255_comp:$src),
1020 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001021
1022// Pseudo instruction that combines ldr from constpool and add pc. This should
1023// be expanded into two instructions late to allow if-conversion and
1024// scheduling.
1025let isReMaterializable = 1 in
1026def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach18f30e62010-06-02 21:53:11 +00001027 NoItinerary,
1028 "${:comment} ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
Evan Chengb9803a82009-11-06 23:52:48 +00001029 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1030 imm:$cp))]>,
1031 Requires<[IsThumb1Only]>;