blob: adf1adcb610a762618bfc7bf1c070907ed58fdaa [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
19 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
20
Evan Chenga8e29892007-01-19 07:51:42 +000021def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000022 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000023}]>;
24def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000025 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000026}]>;
27
28
29/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
30def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000031 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000032}]>;
33def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000034 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000035}], imm_neg_XFORM>;
36
37def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000038 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000039}]>;
40def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000041 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000042}]>;
43
44def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000045 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000046}]>;
47def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000048 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000049 return Val >= 8 && Val < 256;
50}], imm_neg_XFORM>;
51
52// Break imm's up into two pieces: an immediate + a left shift.
53// This uses thumb_immshifted to match and thumb_immshifted_val and
54// thumb_immshifted_shamt to get the val/shift pieces.
55def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000056 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000057}]>;
58
59def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000060 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000061 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000062}]>;
63
64def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000065 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000066 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000067}]>;
68
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000069// Scaled 4 immediate.
70def t_imm_s4 : Operand<i32> {
71 let PrintMethod = "printThumbS4ImmOperand";
72}
73
Evan Chenga8e29892007-01-19 07:51:42 +000074// Define Thumb specific addressing modes.
75
76// t_addrmode_rr := reg + reg
77//
78def t_addrmode_rr : Operand<i32>,
79 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
80 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000081 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000082}
83
Evan Chengc38f2bc2007-01-23 22:59:13 +000084// t_addrmode_s4 := reg + reg
85// reg + imm5 * 4
Evan Chenga8e29892007-01-19 07:51:42 +000086//
Evan Chengc38f2bc2007-01-23 22:59:13 +000087def t_addrmode_s4 : Operand<i32>,
88 ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> {
89 let PrintMethod = "printThumbAddrModeS4Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000090 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +000091}
Evan Chengc38f2bc2007-01-23 22:59:13 +000092
93// t_addrmode_s2 := reg + reg
94// reg + imm5 * 2
95//
96def t_addrmode_s2 : Operand<i32>,
97 ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> {
98 let PrintMethod = "printThumbAddrModeS2Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +000099 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000100}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000101
102// t_addrmode_s1 := reg + reg
103// reg + imm5
104//
105def t_addrmode_s1 : Operand<i32>,
106 ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> {
107 let PrintMethod = "printThumbAddrModeS1Operand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000108 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000109}
110
111// t_addrmode_sp := sp + imm8 * 4
112//
113def t_addrmode_sp : Operand<i32>,
114 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
115 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000116 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Evan Chenga8e29892007-01-19 07:51:42 +0000117}
118
119//===----------------------------------------------------------------------===//
120// Miscellaneous Instructions.
121//
122
Jim Grosbach4642ad32010-02-22 23:10:38 +0000123// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
124// from removing one half of the matched pairs. That breaks PEI, which assumes
125// these will always be in pairs, and asserts if it finds otherwise. Better way?
126let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000127def tADJCALLSTACKUP :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000128PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000129 "@ tADJCALLSTACKUP $amt1",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000130 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000131
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000132def tADJCALLSTACKDOWN :
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000133PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
Evan Cheng44bec522007-05-15 01:29:07 +0000134 "@ tADJCALLSTACKDOWN $amt",
David Goodwinf1daf7d2009-07-08 23:10:31 +0000135 [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000136}
Evan Cheng44bec522007-05-15 01:29:07 +0000137
Johnny Chenbd2c6232010-02-25 03:28:51 +0000138def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
139 [/* For disassembly only; pattern left blank */]>,
140 T1Encoding<0b101111> {
141 let Inst{9-8} = 0b11;
142 let Inst{7-0} = 0b00000000;
143}
144
Johnny Chend86d2692010-02-25 17:51:03 +0000145def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
146 [/* For disassembly only; pattern left blank */]>,
147 T1Encoding<0b101111> {
148 let Inst{9-8} = 0b11;
149 let Inst{7-0} = 0b00010000;
150}
151
152def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
153 [/* For disassembly only; pattern left blank */]>,
154 T1Encoding<0b101111> {
155 let Inst{9-8} = 0b11;
156 let Inst{7-0} = 0b00100000;
157}
158
159def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
160 [/* For disassembly only; pattern left blank */]>,
161 T1Encoding<0b101111> {
162 let Inst{9-8} = 0b11;
163 let Inst{7-0} = 0b00110000;
164}
165
166def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
167 [/* For disassembly only; pattern left blank */]>,
168 T1Encoding<0b101111> {
169 let Inst{9-8} = 0b11;
170 let Inst{7-0} = 0b01000000;
171}
172
173def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
174 [/* For disassembly only; pattern left blank */]>,
175 T1Encoding<0b101101> {
176 let Inst{9-5} = 0b10010;
177 let Inst{3} = 1;
178}
179
180def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
181 [/* For disassembly only; pattern left blank */]>,
182 T1Encoding<0b101101> {
183 let Inst{9-5} = 0b10010;
184 let Inst{3} = 0;
185}
186
Johnny Chenc6f7b272010-02-11 18:12:29 +0000187// The i32imm operand $val can be used by a debugger to store more information
188// about the breakpoint.
189def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
190 [/* For disassembly only; pattern left blank */]>,
191 T1Encoding<0b101111> {
192 let Inst{9-8} = 0b10;
193}
194
Johnny Chen93042d12010-03-02 18:14:57 +0000195// Change Processor State is a system instruction -- for disassembly only.
196// The singleton $opt operand contains the following information:
197// opt{4-0} = mode ==> don't care
198// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
199// opt{8-6} = AIF from Inst{2-0}
200// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
201//
202// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
203// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000204def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000205 [/* For disassembly only; pattern left blank */]>,
206 T1Misc<0b0110011>;
207
Evan Cheng35d6c412009-08-04 23:47:55 +0000208// For both thumb1 and thumb2.
Evan Chengeaa91b02007-06-19 01:26:51 +0000209let isNotDuplicable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000210def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000211 "\n$cp:\n\tadd\t$dst, pc",
Johnny Chend68e1192009-12-15 17:24:14 +0000212 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
213 T1Special<{0,0,?,?}> {
214 let Inst{6-3} = 0b1111; // A8.6.6 Rm = pc
215}
Evan Chenga8e29892007-01-19 07:51:42 +0000216
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000217// PC relative add.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000218def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000219 "add\t$dst, pc, $rhs", []>,
220 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000221
222// ADD rd, sp, #imm8
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000223def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000224 "add\t$dst, $sp, $rhs", []>,
225 T1Encoding<{1,0,1,0,1,?}>; // A6.2 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000226
227// ADD sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000228def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000229 "add\t$dst, $rhs", []>,
230 T1Misc<{0,0,0,0,0,?,?}>; // A6.2.5 & A8.6.8
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000231
Evan Cheng86198642009-08-07 00:34:42 +0000232// SUB sp, sp, #imm7
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000233def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000234 "sub\t$dst, $rhs", []>,
235 T1Misc<{0,0,0,0,1,?,?}>; // A6.2.5 & A8.6.215
Evan Cheng86198642009-08-07 00:34:42 +0000236
Evan Chengb89030a2009-08-11 23:00:31 +0000237// ADD rm, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000238def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000239 "add\t$dst, $rhs", []>,
240 T1Special<{0,0,?,?}> {
241 let Inst{6-3} = 0b1101; // A8.6.9 Encoding T1
242}
Evan Cheng86198642009-08-07 00:34:42 +0000243
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000244// ADD sp, rm
David Goodwin5d598aa2009-08-19 18:00:44 +0000245def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000246 "add\t$dst, $rhs", []>,
247 T1Special<{0,0,?,?}> {
248 // A8.6.9 Encoding T2
249 let Inst{7} = 1;
250 let Inst{2-0} = 0b101;
251}
Evan Cheng86198642009-08-07 00:34:42 +0000252
253// Pseudo instruction that will expand into a tSUBspi + a copy.
Dan Gohman533297b2009-10-29 18:10:34 +0000254let usesCustomInserter = 1 in { // Expanded after instruction selection.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000255def tSUBspi_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs),
256 NoItinerary, "@ sub\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000257
258def tADDspr_ : PseudoInst<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000259 NoItinerary, "@ add\t$dst, $rhs", []>;
Evan Cheng86198642009-08-07 00:34:42 +0000260
261let Defs = [CPSR] in
262def tANDsp : PseudoInst<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs),
Evan Cheng699beba2009-10-27 00:08:59 +0000263 NoItinerary, "@ and\t$dst, $rhs", []>;
Dan Gohman533297b2009-10-29 18:10:34 +0000264} // usesCustomInserter
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000265
Evan Chenga8e29892007-01-19 07:51:42 +0000266//===----------------------------------------------------------------------===//
267// Control Flow Instructions.
268//
269
Jim Grosbachc732adf2009-09-30 01:35:11 +0000270let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +0000271 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr", [(ARMretflag)]>,
272 T1Special<{1,1,0,?}> { // A6.2.3 & A8.6.25
273 let Inst{6-3} = 0b1110; // Rm = lr
274 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000275 // Alternative return instruction used by vararg functions.
Jim Grosbach80dc1162010-02-16 21:23:02 +0000276 def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), IIC_Br, "bx\t$target",[]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000277 T1Special<{1,1,0,?}>; // A6.2.3 & A8.6.25
Evan Cheng9d945f72007-02-01 01:49:46 +0000278}
Evan Chenga8e29892007-01-19 07:51:42 +0000279
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000280// Indirect branches
281let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bob Wilsonaf14e662009-11-03 06:29:56 +0000282 def tBRIND : TI<(outs), (ins GPR:$dst), IIC_Br, "mov\tpc, $dst",
Johnny Chend68e1192009-12-15 17:24:14 +0000283 [(brind GPR:$dst)]>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000284 T1Special<{1,0,1,?}> {
Johnny Chen12360912010-01-13 21:00:26 +0000285 // <Rd> = Inst{7:2-0} = pc
Johnny Chend68e1192009-12-15 17:24:14 +0000286 let Inst{2-0} = 0b111;
287 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000291let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
292 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000293def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_Br,
294 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000295 T1Misc<{1,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000296
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000297let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +0000298 Defs = [R0, R1, R2, R3, R12, LR,
299 D0, D1, D2, D3, D4, D5, D6, D7,
300 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000301 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000302 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000303 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000304 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000305 "bl\t${func:call}",
306 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000307 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000308
Evan Chengb6207242009-08-01 00:16:10 +0000309 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000310 def tBLXi : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000311 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000312 "blx\t${func:call}",
313 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000314 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000315
Evan Chengb6207242009-08-01 00:16:10 +0000316 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000317 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000318 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000319 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000320 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
321 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000322
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000323 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000324 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000325 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000326 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000327 [(ARMcall_nolink tGPR:$func)]>,
328 Requires<[IsThumb1Only, IsNotDarwin]>;
329}
330
331// On Darwin R9 is call-clobbered.
332let isCall = 1,
333 Defs = [R0, R1, R2, R3, R9, R12, LR,
334 D0, D1, D2, D3, D4, D5, D6, D7,
335 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +0000336 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Chengb6207242009-08-01 00:16:10 +0000337 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000338 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach64171712010-02-16 21:07:46 +0000339 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000340 "bl\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000341 [(ARMtcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000342 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000343
Evan Chengb6207242009-08-01 00:16:10 +0000344 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000345 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Jim Grosbach64171712010-02-16 21:07:46 +0000346 (outs), (ins i32imm:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000347 "blx\t${func:call}",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000348 [(ARMcall tglobaladdr:$func)]>,
Evan Chengb6207242009-08-01 00:16:10 +0000349 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000350
Evan Chengb6207242009-08-01 00:16:10 +0000351 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000352 def tBLXr_r9 : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000353 "blx\t$func",
354 [(ARMtcall GPR:$func)]>,
355 Requires<[IsThumb, HasV5T, IsDarwin]>,
356 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000357
358 // ARMv4T
Johnny Chend68e1192009-12-15 17:24:14 +0000359 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000360 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000361 "mov\tlr, pc\n\tbx\t$func",
362 [(ARMcall_nolink tGPR:$func)]>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000363 Requires<[IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000364}
365
Evan Chengffbacca2007-07-21 00:34:19 +0000366let isBranch = 1, isTerminator = 1 in {
Evan Cheng3f8602c2007-05-16 21:53:43 +0000367 let isBarrier = 1 in {
368 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000369 def tB : T1I<(outs), (ins brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000370 "b\t$target", [(br bb:$target)]>,
371 T1Encoding<{1,1,1,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000372
Evan Cheng225dfe92007-01-30 01:13:37 +0000373 // Far jump
Evan Cheng53c67c02009-08-07 05:45:07 +0000374 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000375 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000376 "bl\t$target\t@ far jump",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000377
David Goodwin5e47a9a2009-06-30 18:04:13 +0000378 def tBR_JTr : T1JTI<(outs),
379 (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng699beba2009-10-27 00:08:59 +0000380 IIC_Br, "mov\tpc, $target\n\t.align\t2\n$jt",
Johnny Chenbbc71b22009-12-16 02:32:54 +0000381 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>,
382 Encoding16 {
383 let Inst{15-7} = 0b010001101;
384 let Inst{2-0} = 0b111;
385 }
Evan Cheng3f8602c2007-05-16 21:53:43 +0000386 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000387}
388
Evan Chengc85e8322007-07-05 07:13:32 +0000389// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000390// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000391let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +0000392 def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000393 "b$cc\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000394 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
395 T1Encoding<{1,1,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000396
Evan Chengde17fb62009-10-31 23:46:45 +0000397// Compare and branch on zero / non-zero
398let isBranch = 1, isTerminator = 1 in {
399 def tCBZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000400 "cbz\t$cmp, $target", []>,
401 T1Misc<{0,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000402
403 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, brtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000404 "cbnz\t$cmp, $target", []>,
405 T1Misc<{1,0,?,1,?,?,?}>;
Evan Chengde17fb62009-10-31 23:46:45 +0000406}
407
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000408// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
409// A8.6.16 B: Encoding T1
410// If Inst{11-8} == 0b1111 then SEE SVC
411let isCall = 1 in {
Johnny Chenbd2c6232010-02-25 03:28:51 +0000412def tSVC : T1pI<(outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc", []>,
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000413 Encoding16 {
414 let Inst{15-12} = 0b1101;
415 let Inst{11-8} = 0b1111;
416}
417}
418
419// A8.6.16 B: Encoding T1 -- for disassembly only
420// If Inst{11-8} == 0b1110 then UNDEFINED
421def tTRAP : T1I<(outs), (ins), IIC_Br, "trap", []>, Encoding16 {
422 let Inst{15-12} = 0b1101;
423 let Inst{11-8} = 0b1110;
424}
425
Evan Chenga8e29892007-01-19 07:51:42 +0000426//===----------------------------------------------------------------------===//
427// Load Store Instructions.
428//
429
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000430let canFoldAsLoad = 1, isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +0000431def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000432 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000433 [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>,
434 T1LdSt<0b100>;
Jim Grosbach64171712010-02-16 21:07:46 +0000435def tLDRi: T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), IIC_iLoadr,
Johnny Chen51bc5612010-01-14 22:42:17 +0000436 "ldr", "\t$dst, $addr",
437 []>,
438 T1LdSt4Imm<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000439
David Goodwin5d598aa2009-08-19 18:00:44 +0000440def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000441 "ldrb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000442 [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>,
443 T1LdSt<0b110>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000444def tLDRBi: T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), IIC_iLoadr,
445 "ldrb", "\t$dst, $addr",
446 []>,
447 T1LdSt1Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000448
David Goodwin5d598aa2009-08-19 18:00:44 +0000449def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000450 "ldrh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000451 [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>,
452 T1LdSt<0b101>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000453def tLDRHi: T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), IIC_iLoadr,
454 "ldrh", "\t$dst, $addr",
455 []>,
456 T1LdSt2Imm<{1,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000457
Evan Cheng2f297df2009-07-11 07:08:13 +0000458let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000459def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000460 "ldrsb", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000461 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>,
462 T1LdSt<0b011>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000463
Evan Cheng2f297df2009-07-11 07:08:13 +0000464let AddedComplexity = 10 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000465def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), IIC_iLoadr,
Evan Cheng699beba2009-10-27 00:08:59 +0000466 "ldrsh", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000467 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>,
468 T1LdSt<0b111>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000469
Dan Gohman15511cf2008-12-03 18:15:48 +0000470let canFoldAsLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000471def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Evan Cheng699beba2009-10-27 00:08:59 +0000472 "ldr", "\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000473 [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>,
474 T1LdStSP<{1,?,?}>;
Evan Cheng012f2d92007-01-24 08:53:17 +0000475
Evan Cheng8e59ea92007-02-07 00:06:56 +0000476// Special instruction for restore. It cannot clobber condition register
477// when it's expanded by eliminateCallFramePseudoInstr().
Dan Gohman15511cf2008-12-03 18:15:48 +0000478let canFoldAsLoad = 1, mayLoad = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000479def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000480 "ldr", "\t$dst, $addr", []>,
481 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000482
Evan Cheng012f2d92007-01-24 08:53:17 +0000483// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000484// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000485let canFoldAsLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000486def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Evan Chengb9f51cb2009-11-04 07:38:48 +0000487 "ldr", ".n\t$dst, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000488 [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>,
489 T1Encoding<{0,1,0,0,1,?}>; // A6.2 & A8.6.59
Evan Chengfa775d02007-03-19 07:20:03 +0000490
491// Special LDR for loads from non-pc-relative constpools.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000492let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000493def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), IIC_iLoadi,
Johnny Chend68e1192009-12-15 17:24:14 +0000494 "ldr", "\t$dst, $addr", []>,
495 T1LdStSP<{1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000496
David Goodwin5d598aa2009-08-19 18:00:44 +0000497def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000498 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000499 [(store tGPR:$src, t_addrmode_s4:$addr)]>,
500 T1LdSt<0b000>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000501def tSTRi: T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), IIC_iStorer,
502 "str", "\t$src, $addr",
503 []>,
504 T1LdSt4Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000505
David Goodwin5d598aa2009-08-19 18:00:44 +0000506def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000507 "strb", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000508 [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>,
509 T1LdSt<0b010>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000510def tSTRBi: T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), IIC_iStorer,
511 "strb", "\t$src, $addr",
512 []>,
513 T1LdSt1Imm<{0,?,?}>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000514
David Goodwin5d598aa2009-08-19 18:00:44 +0000515def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
Evan Cheng699beba2009-10-27 00:08:59 +0000516 "strh", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000517 [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>,
518 T1LdSt<0b001>;
Johnny Chen51bc5612010-01-14 22:42:17 +0000519def tSTRHi: T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), IIC_iStorer,
520 "strh", "\t$src, $addr",
521 []>,
522 T1LdSt2Imm<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000523
David Goodwin5d598aa2009-08-19 18:00:44 +0000524def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Evan Cheng699beba2009-10-27 00:08:59 +0000525 "str", "\t$src, $addr",
Johnny Chend68e1192009-12-15 17:24:14 +0000526 [(store tGPR:$src, t_addrmode_sp:$addr)]>,
527 T1LdStSP<{0,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000528
Chris Lattner2e48a702008-01-06 08:36:04 +0000529let mayStore = 1 in {
Evan Cheng8e59ea92007-02-07 00:06:56 +0000530// Special instruction for spill. It cannot clobber condition register
531// when it's expanded by eliminateCallFramePseudoInstr().
David Goodwin5d598aa2009-08-19 18:00:44 +0000532def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStorei,
Johnny Chend68e1192009-12-15 17:24:14 +0000533 "str", "\t$src, $addr", []>,
534 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000535}
536
537//===----------------------------------------------------------------------===//
538// Load / store multiple Instructions.
539//
540
Evan Cheng4b322e52009-08-11 21:11:32 +0000541// These requires base address to be written back or one of the loaded regs.
Bob Wilson815baeb2010-03-13 01:08:20 +0000542let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Evan Cheng4b322e52009-08-11 21:11:32 +0000543def tLDM : T1I<(outs),
Bob Wilson815baeb2010-03-13 01:08:20 +0000544 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
David Goodwin5d598aa2009-08-19 18:00:44 +0000545 IIC_iLoadm,
Bob Wilson815baeb2010-03-13 01:08:20 +0000546 "ldm${addr:submode}${p}\t$addr, $dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000547 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
Evan Chenga8e29892007-01-19 07:51:42 +0000548
Bob Wilson815baeb2010-03-13 01:08:20 +0000549def tLDM_UPD : T1It<(outs tGPR:$wb),
550 (ins addrmode4:$addr, pred:$p, reglist:$dsts, variable_ops),
551 IIC_iLoadm,
Bob Wilsonab346052010-03-16 17:46:45 +0000552 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +0000553 "$addr.addr = $wb", []>,
554 T1Encoding<{1,1,0,0,1,?}>; // A6.2 & A8.6.53
555} // mayLoad, hasExtraDefRegAllocReq
556
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000557let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000558def tSTM_UPD : T1It<(outs tGPR:$wb),
559 (ins addrmode4:$addr, pred:$p, reglist:$srcs, variable_ops),
560 IIC_iStorem,
Bob Wilsonab346052010-03-16 17:46:45 +0000561 "stm${addr:submode}${p}\t$addr!, $srcs",
Bob Wilson815baeb2010-03-13 01:08:20 +0000562 "$addr.addr = $wb", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000563 T1Encoding<{1,1,0,0,0,?}>; // A6.2 & A8.6.189
Evan Cheng4b322e52009-08-11 21:11:32 +0000564
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000565let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000566def tPOP : T1I<(outs), (ins pred:$p, reglist:$dsts, variable_ops), IIC_Br,
567 "pop${p}\t$dsts", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000568 T1Misc<{1,1,0,?,?,?,?}>;
Evan Cheng4b322e52009-08-11 21:11:32 +0000569
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000570let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +0000571def tPUSH : T1I<(outs), (ins pred:$p, reglist:$srcs, variable_ops), IIC_Br,
572 "push${p}\t$srcs", []>,
Johnny Chend68e1192009-12-15 17:24:14 +0000573 T1Misc<{0,1,0,?,?,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000574
575//===----------------------------------------------------------------------===//
576// Arithmetic Instructions.
577//
578
David Goodwinc9ee1182009-06-25 22:49:55 +0000579// Add with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000580let isCommutable = 1, Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000581def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000582 "adc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000583 [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>,
584 T1DataProcessing<0b0101>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000585
David Goodwinc9ee1182009-06-25 22:49:55 +0000586// Add immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000587def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000588 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000589 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>,
590 T1General<0b01110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000591
David Goodwin5d598aa2009-08-19 18:00:44 +0000592def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000593 "add", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000594 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>,
595 T1General<{1,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000596
David Goodwinc9ee1182009-06-25 22:49:55 +0000597// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000598let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000599def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000600 "add", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000601 [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>,
602 T1General<0b01100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000603
Evan Chengcd799b92009-06-12 20:46:18 +0000604let neverHasSideEffects = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000605def tADDhirr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000606 "add", "\t$dst, $rhs", []>,
607 T1Special<{0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000608
David Goodwinc9ee1182009-06-25 22:49:55 +0000609// And register
Evan Cheng446c4282009-07-11 06:43:01 +0000610let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000611def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000612 "and", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000613 [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>,
614 T1DataProcessing<0b0000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000615
David Goodwinc9ee1182009-06-25 22:49:55 +0000616// ASR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000617def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000618 "asr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000619 [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>,
620 T1General<{0,1,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000621
David Goodwinc9ee1182009-06-25 22:49:55 +0000622// ASR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000623def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000624 "asr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000625 [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>,
626 T1DataProcessing<0b0100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000627
David Goodwinc9ee1182009-06-25 22:49:55 +0000628// BIC register
David Goodwin5d598aa2009-08-19 18:00:44 +0000629def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000630 "bic", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000631 [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>,
632 T1DataProcessing<0b1110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000633
David Goodwinc9ee1182009-06-25 22:49:55 +0000634// CMN register
635let Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000636//FIXME: Disable CMN, as CCodes are backwards from compare expectations
637// Compare-to-zero still works out, just not the relationals
638//def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
639// "cmn", "\t$lhs, $rhs",
640// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>,
641// T1DataProcessing<0b1011>;
Johnny Chencaedfbc2009-12-16 23:36:52 +0000642def tCMNz : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000643 "cmn", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000644 [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>,
645 T1DataProcessing<0b1011>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000646}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000647
David Goodwinc9ee1182009-06-25 22:49:55 +0000648// CMP immediate
649let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000650def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000651 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000652 [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>,
653 T1General<{1,0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000654def tCMPzi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMPi,
Evan Cheng699beba2009-10-27 00:08:59 +0000655 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000656 [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>,
657 T1General<{1,0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000658}
659
660// CMP register
661let Defs = [CPSR] in {
David Goodwin5d598aa2009-08-19 18:00:44 +0000662def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000663 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000664 [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>,
665 T1DataProcessing<0b1010>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000666def tCMPzr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000667 "cmp", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000668 [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>,
669 T1DataProcessing<0b1010>;
Evan Cheng446c4282009-07-11 06:43:01 +0000670
David Goodwin5d598aa2009-08-19 18:00:44 +0000671def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000672 "cmp", "\t$lhs, $rhs", []>,
673 T1Special<{0,1,?,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000674def tCMPzhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), IIC_iCMPr,
Johnny Chend68e1192009-12-15 17:24:14 +0000675 "cmp", "\t$lhs, $rhs", []>,
676 T1Special<{0,1,?,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000677}
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000678
Evan Chenga8e29892007-01-19 07:51:42 +0000679
David Goodwinc9ee1182009-06-25 22:49:55 +0000680// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +0000681let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000682def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000683 "eor", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000684 [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>,
685 T1DataProcessing<0b0001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000686
David Goodwinc9ee1182009-06-25 22:49:55 +0000687// LSL immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000688def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000689 "lsl", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000690 [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>,
691 T1General<{0,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000692
David Goodwinc9ee1182009-06-25 22:49:55 +0000693// LSL register
David Goodwin5d598aa2009-08-19 18:00:44 +0000694def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000695 "lsl", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000696 [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>,
697 T1DataProcessing<0b0010>;
Evan Chenga8e29892007-01-19 07:51:42 +0000698
David Goodwinc9ee1182009-06-25 22:49:55 +0000699// LSR immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000700def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iMOVsi,
Evan Cheng699beba2009-10-27 00:08:59 +0000701 "lsr", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000702 [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>,
703 T1General<{0,0,1,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000704
David Goodwinc9ee1182009-06-25 22:49:55 +0000705// LSR register
David Goodwin5d598aa2009-08-19 18:00:44 +0000706def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000707 "lsr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000708 [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>,
709 T1DataProcessing<0b0011>;
Evan Chenga8e29892007-01-19 07:51:42 +0000710
David Goodwinc9ee1182009-06-25 22:49:55 +0000711// move register
David Goodwin5d598aa2009-08-19 18:00:44 +0000712def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), IIC_iMOVi,
Evan Cheng699beba2009-10-27 00:08:59 +0000713 "mov", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000714 [(set tGPR:$dst, imm0_255:$src)]>,
715 T1General<{1,0,0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000716
717// TODO: A7-73: MOV(2) - mov setting flag.
718
719
Evan Chengcd799b92009-06-12 20:46:18 +0000720let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +0000721// FIXME: Make this predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000722def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000723 "mov\t$dst, $src", []>,
724 T1Special<0b1000>;
Evan Cheng446c4282009-07-11 06:43:01 +0000725let Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000726def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chenbbc71b22009-12-16 02:32:54 +0000727 "movs\t$dst, $src", []>, Encoding16 {
Johnny Chend68e1192009-12-15 17:24:14 +0000728 let Inst{15-6} = 0b0000000000;
729}
Evan Cheng446c4282009-07-11 06:43:01 +0000730
731// FIXME: Make these predicable.
David Goodwin5d598aa2009-08-19 18:00:44 +0000732def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000733 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000734 T1Special<{1,0,0,?}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000735def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000736 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000737 T1Special<{1,0,?,0}>;
David Goodwin5d598aa2009-08-19 18:00:44 +0000738def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000739 "mov\t$dst, $src", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000740 T1Special<{1,0,?,?}>;
Evan Chengcd799b92009-06-12 20:46:18 +0000741} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +0000742
David Goodwinc9ee1182009-06-25 22:49:55 +0000743// multiply register
Evan Cheng446c4282009-07-11 06:43:01 +0000744let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000745def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMUL32,
Johnny Chencb721da2010-03-03 23:15:43 +0000746 "mul", "\t$dst, $rhs, $dst", /* A8.6.105 MUL Encoding T1 */
Johnny Chend68e1192009-12-15 17:24:14 +0000747 [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>,
748 T1DataProcessing<0b1101>;
Evan Chenga8e29892007-01-19 07:51:42 +0000749
David Goodwinc9ee1182009-06-25 22:49:55 +0000750// move inverse register
David Goodwin5d598aa2009-08-19 18:00:44 +0000751def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iMOVr,
Evan Cheng699beba2009-10-27 00:08:59 +0000752 "mvn", "\t$dst, $src",
Johnny Chend68e1192009-12-15 17:24:14 +0000753 [(set tGPR:$dst, (not tGPR:$src))]>,
754 T1DataProcessing<0b1111>;
Evan Chenga8e29892007-01-19 07:51:42 +0000755
David Goodwinc9ee1182009-06-25 22:49:55 +0000756// bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +0000757let isCommutable = 1 in
David Goodwin5d598aa2009-08-19 18:00:44 +0000758def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000759 "orr", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000760 [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>,
761 T1DataProcessing<0b1100>;
Evan Chenga8e29892007-01-19 07:51:42 +0000762
David Goodwinc9ee1182009-06-25 22:49:55 +0000763// swaps
David Goodwin5d598aa2009-08-19 18:00:44 +0000764def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000765 "rev", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000766 [(set tGPR:$dst, (bswap tGPR:$src))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000767 Requires<[IsThumb1Only, HasV6]>,
768 T1Misc<{1,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000769
David Goodwin5d598aa2009-08-19 18:00:44 +0000770def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000771 "rev16", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000772 [(set tGPR:$dst,
773 (or (and (srl tGPR:$src, (i32 8)), 0xFF),
774 (or (and (shl tGPR:$src, (i32 8)), 0xFF00),
775 (or (and (srl tGPR:$src, (i32 8)), 0xFF0000),
776 (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000777 Requires<[IsThumb1Only, HasV6]>,
778 T1Misc<{1,0,1,0,0,1,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000779
David Goodwin5d598aa2009-08-19 18:00:44 +0000780def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000781 "revsh", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000782 [(set tGPR:$dst,
783 (sext_inreg
Evan Cheng51f39962009-08-18 05:43:23 +0000784 (or (srl (and tGPR:$src, 0xFF00), (i32 8)),
Evan Cheng446c4282009-07-11 06:43:01 +0000785 (shl tGPR:$src, (i32 8))), i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000786 Requires<[IsThumb1Only, HasV6]>,
787 T1Misc<{1,0,1,0,1,1,?}>;
Evan Cheng446c4282009-07-11 06:43:01 +0000788
David Goodwinc9ee1182009-06-25 22:49:55 +0000789// rotate right register
David Goodwin5d598aa2009-08-19 18:00:44 +0000790def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iMOVsr,
Evan Cheng699beba2009-10-27 00:08:59 +0000791 "ror", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000792 [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>,
793 T1DataProcessing<0b0111>;
Evan Cheng446c4282009-07-11 06:43:01 +0000794
795// negate register
David Goodwin5d598aa2009-08-19 18:00:44 +0000796def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000797 "rsb", "\t$dst, $src, #0",
Johnny Chend68e1192009-12-15 17:24:14 +0000798 [(set tGPR:$dst, (ineg tGPR:$src))]>,
799 T1DataProcessing<0b1001>;
Evan Chenga8e29892007-01-19 07:51:42 +0000800
David Goodwinc9ee1182009-06-25 22:49:55 +0000801// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +0000802let Uses = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000803def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000804 "sbc", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000805 [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>,
806 T1DataProcessing<0b0110>;
Evan Chenga8e29892007-01-19 07:51:42 +0000807
David Goodwinc9ee1182009-06-25 22:49:55 +0000808// Subtract immediate
David Goodwin5d598aa2009-08-19 18:00:44 +0000809def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000810 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000811 [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>,
812 T1General<0b01111>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000813
David Goodwin5d598aa2009-08-19 18:00:44 +0000814def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iALUi,
Evan Cheng699beba2009-10-27 00:08:59 +0000815 "sub", "\t$dst, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000816 [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>,
817 T1General<{1,1,1,?,?}>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000818
David Goodwinc9ee1182009-06-25 22:49:55 +0000819// subtract register
David Goodwin5d598aa2009-08-19 18:00:44 +0000820def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), IIC_iALUr,
Evan Cheng699beba2009-10-27 00:08:59 +0000821 "sub", "\t$dst, $lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000822 [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>,
823 T1General<0b01101>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000824
825// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +0000826
David Goodwinc9ee1182009-06-25 22:49:55 +0000827// sign-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000828def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000829 "sxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000830 [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000831 Requires<[IsThumb1Only, HasV6]>,
832 T1Misc<{0,0,1,0,0,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000833
834// sign-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000835def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000836 "sxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000837 [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000838 Requires<[IsThumb1Only, HasV6]>,
839 T1Misc<{0,0,1,0,0,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000840
David Goodwinc9ee1182009-06-25 22:49:55 +0000841// test
Evan Chenge864b742009-06-26 00:19:07 +0000842let isCommutable = 1, Defs = [CPSR] in
David Goodwin5d598aa2009-08-19 18:00:44 +0000843def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), IIC_iCMPr,
Evan Cheng699beba2009-10-27 00:08:59 +0000844 "tst", "\t$lhs, $rhs",
Johnny Chend68e1192009-12-15 17:24:14 +0000845 [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>,
846 T1DataProcessing<0b1000>;
Evan Chenga8e29892007-01-19 07:51:42 +0000847
David Goodwinc9ee1182009-06-25 22:49:55 +0000848// zero-extend byte
David Goodwin5d598aa2009-08-19 18:00:44 +0000849def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000850 "uxtb", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000851 [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000852 Requires<[IsThumb1Only, HasV6]>,
853 T1Misc<{0,0,1,0,1,1,?}>;
David Goodwinc9ee1182009-06-25 22:49:55 +0000854
855// zero-extend short
David Goodwin5d598aa2009-08-19 18:00:44 +0000856def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), IIC_iUNAr,
Evan Cheng699beba2009-10-27 00:08:59 +0000857 "uxth", "\t$dst, $src",
Evan Cheng446c4282009-07-11 06:43:01 +0000858 [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000859 Requires<[IsThumb1Only, HasV6]>,
860 T1Misc<{0,0,1,0,1,0,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000861
862
Jim Grosbach80dc1162010-02-16 21:23:02 +0000863// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +0000864// Expanded after instruction selection into a branch sequence.
865let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +0000866 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +0000867 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
868 NoItinerary, "@ tMOVCCr $cc",
869 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000870
Evan Cheng007ea272009-08-12 05:17:19 +0000871
872// 16-bit movcc in IT blocks for Thumb2.
David Goodwin5d598aa2009-08-19 18:00:44 +0000873def tMOVCCr : T1pIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iCMOVr,
Johnny Chend68e1192009-12-15 17:24:14 +0000874 "mov", "\t$dst, $rhs", []>,
Johnny Cheneb231ce2010-01-18 20:15:56 +0000875 T1Special<{1,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000876
Jim Grosbach41527782010-02-09 19:51:37 +0000877def tMOVCCi : T1pIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), IIC_iCMOVi,
Johnny Chend68e1192009-12-15 17:24:14 +0000878 "mov", "\t$dst, $rhs", []>,
879 T1General<{1,0,0,?,?}>;
Evan Cheng007ea272009-08-12 05:17:19 +0000880
Evan Chenga8e29892007-01-19 07:51:42 +0000881// tLEApcrel - Load a pc-relative address into a register without offending the
882// assembler.
David Goodwin5d598aa2009-08-19 18:00:44 +0000883def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label, pred:$p), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000884 "adr$p\t$dst, #$label", []>,
885 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chenga8e29892007-01-19 07:51:42 +0000886
Evan Chenga1efbbd2009-08-14 00:32:16 +0000887def tLEApcrelJT : T1I<(outs tGPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +0000888 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Johnny Chend68e1192009-12-15 17:24:14 +0000889 IIC_iALUi, "adr$p\t$dst, #${label}_${id}", []>,
890 T1Encoding<{1,0,1,0,0,?}>; // A6.2 & A8.6.10
Evan Chengd85ac4d2007-01-27 02:29:45 +0000891
Evan Chenga8e29892007-01-19 07:51:42 +0000892//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000893// TLS Instructions
894//
895
896// __aeabi_read_tp preserves the registers r1-r3.
897let isCall = 1,
898 Defs = [R0, LR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000899 def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
900 "bl\t__aeabi_read_tp",
901 [(set R0, ARMthread_pointer)]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000902}
903
Jim Grosbachd1228742009-12-01 18:10:36 +0000904// SJLJ Exception handling intrinsics
905// eh_sjlj_setjmp() is an instruction sequence to store the return
906// address and save #0 in R0 for the non-longjmp case.
907// Since by its nature we may be coming from some other function to get
908// here, and we're using the stack frame for the containing function to
909// save/restore registers, we can't keep anything live in regs across
910// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
911// when we get here from a longjmp(). We force everthing out of registers
912// except for our own input by listing the relevant registers in Defs. By
913// doing so, we also cause the prologue/epilogue code to actively preserve
914// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +0000915// The current SP is passed in $val, and we reuse the reg as a scratch.
Jim Grosbachd1228742009-12-01 18:10:36 +0000916let Defs =
917 [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ] in {
Jim Grosbacha87ded22010-02-08 23:22:00 +0000918 def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
Jim Grosbachd1228742009-12-01 18:10:36 +0000919 AddrModeNone, SizeSpecial, NoItinerary,
Jim Grosbacha87ded22010-02-08 23:22:00 +0000920 "str\t$val, [$src, #8]\t@ begin eh.setjmp\n"
921 "\tmov\t$val, pc\n"
922 "\tadds\t$val, #9\n"
923 "\tstr\t$val, [$src, #4]\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000924 "\tmovs\tr0, #0\n"
925 "\tb\t1f\n"
Jim Grosbachc90a1532010-01-27 00:07:20 +0000926 "\tmovs\tr0, #1\t@ end eh.setjmp\n"
Jim Grosbachd1228742009-12-01 18:10:36 +0000927 "1:", "",
Jim Grosbacha87ded22010-02-08 23:22:00 +0000928 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbachd1228742009-12-01 18:10:36 +0000929}
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000930//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000931// Non-Instruction Patterns
932//
933
Evan Cheng892837a2009-07-10 02:09:04 +0000934// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000935def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
936 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
937def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +0000938 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +0000939def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
940 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000941
942// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +0000943def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
944 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
945def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
946 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
947def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
948 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +0000949
Evan Chenga8e29892007-01-19 07:51:42 +0000950// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +0000951def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
952def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +0000953
Evan Chengd85ac4d2007-01-27 02:29:45 +0000954// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +0000955def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
956 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +0000957
Evan Chenga8e29892007-01-19 07:51:42 +0000958// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000959def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000960 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000961def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000962 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000963
964def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000965 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000966def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +0000967 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000968
969// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +0000970def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
971 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
972def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
973 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000974
975// zextload i1 -> zextload i8
Evan Chengf3c21b82009-06-30 02:15:48 +0000976def : T1Pat<(zextloadi1 t_addrmode_s1:$addr),
977 (tLDRB t_addrmode_s1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000978
Evan Chengb60c02e2007-01-26 19:13:16 +0000979// extload -> zextload
Evan Chengf3c21b82009-06-30 02:15:48 +0000980def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
981def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>;
982def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +0000983
Evan Cheng0e87e232009-08-28 00:31:43 +0000984// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +0000985// ldr{b|h} + sxt{b|h} instead.
Evan Cheng3ecadc82009-07-21 18:15:26 +0000986def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000987 (tSXTB (tLDRB t_addrmode_s1:$addr))>,
988 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng3ecadc82009-07-21 18:15:26 +0000989def : T1Pat<(sextloadi16 t_addrmode_s2:$addr),
Evan Cheng0e87e232009-08-28 00:31:43 +0000990 (tSXTH (tLDRH t_addrmode_s2:$addr))>,
991 Requires<[IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000992
Evan Cheng0e87e232009-08-28 00:31:43 +0000993def : T1Pat<(sextloadi8 t_addrmode_s1:$addr),
994 (tASRri (tLSLri (tLDRB t_addrmode_s1:$addr), 24), 24)>;
995def : T1Pat<(sextloadi16 t_addrmode_s1:$addr),
996 (tASRri (tLSLri (tLDRH t_addrmode_s1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +0000997
Evan Chenga8e29892007-01-19 07:51:42 +0000998// Large immediate handling.
999
1000// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001001def : T1Pat<(i32 thumb_immshifted:$src),
1002 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1003 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001004
Evan Cheng9cb9e672009-06-27 02:26:13 +00001005def : T1Pat<(i32 imm0_255_comp:$src),
1006 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001007
1008// Pseudo instruction that combines ldr from constpool and add pc. This should
1009// be expanded into two instructions late to allow if-conversion and
1010// scheduling.
1011let isReMaterializable = 1 in
1012def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
1013 NoItinerary, "@ ldr.n\t$dst, $addr\n$cp:\n\tadd\t$dst, pc",
1014 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1015 imm:$cp))]>,
1016 Requires<[IsThumb1Only]>;